memory.ld.in 3.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /**
  2. * ESP32-C2 Linker Script Memory Layout
  3. * This file describes the memory layout (memory blocks) by virtual memory addresses.
  4. * This linker script is passed through the C preprocessor to include configuration options.
  5. * Please use preprocessor features sparingly!
  6. * Restrict to simple macros with numeric values, and/or #if/#endif blocks.
  7. */
  8. #include "sdkconfig.h"
  9. #include "ld.common"
  10. #define SRAM_IRAM_START 0x4037C000
  11. #define SRAM_DRAM_START 0x3FCA0000
  12. #define ICACHE_SIZE 0x4000 /* ICache size is fixed to 16KB on ESP32-C2 */
  13. #define I_D_SRAM_OFFSET (SRAM_IRAM_START - SRAM_DRAM_START + ICACHE_SIZE)
  14. #define SRAM_DRAM_END 0x403AEB70 - I_D_SRAM_OFFSET /* 2nd stage bootloader iram_loader_seg start address */
  15. #define SRAM_IRAM_ORG (SRAM_IRAM_START + ICACHE_SIZE)
  16. #define SRAM_DRAM_ORG (SRAM_DRAM_START)
  17. #define I_D_SRAM_SIZE SRAM_DRAM_END - SRAM_DRAM_ORG
  18. #define DRAM0_0_SEG_LEN I_D_SRAM_SIZE
  19. MEMORY
  20. {
  21. /**
  22. * All these values assume the flash cache is on, and have the blocks this uses subtracted from the length
  23. * of the various regions. The 'data access port' dram/drom regions map to the same iram/irom regions but
  24. * are connected to the data port of the CPU and eg allow byte-wise access.
  25. */
  26. /* IRAM for PRO CPU. */
  27. iram0_0_seg (RX) : org = SRAM_IRAM_ORG, len = I_D_SRAM_SIZE
  28. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  29. /* Flash mapped instruction data */
  30. iram0_2_seg (RX) : org = 0x42000020, len = 0x400000-0x20
  31. /**
  32. * (0x20 offset above is a convenience for the app binary image generation.
  33. * Flash cache has 64KB pages. The .bin file which is flashed to the chip
  34. * has a 0x18 byte file header, and each segment has a 0x08 byte segment
  35. * header. Setting this offset makes it simple to meet the flash cache MMU's
  36. * constraint that (paddr % 64KB == vaddr % 64KB).)
  37. */
  38. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  39. /**
  40. * Shared data RAM, excluding memory reserved for ROM bss/data/stack.
  41. * Enabling Bluetooth & Trace Memory features in menuconfig will decrease the amount of RAM available.
  42. */
  43. dram0_0_seg (RW) : org = SRAM_DRAM_ORG, len = DRAM0_0_SEG_LEN
  44. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  45. /* Flash mapped constant data */
  46. drom0_0_seg (R) : org = 0x3C000020, len = 0x400000-0x20
  47. /* (See iram0_2_seg for meaning of 0x20 offset in the above.) */
  48. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  49. }
  50. /* Heap ends at top of dram0_0_seg */
  51. _heap_end = 0x40000000;
  52. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  53. REGION_ALIAS("default_code_seg", iram0_2_seg);
  54. #else
  55. REGION_ALIAS("default_code_seg", iram0_0_seg);
  56. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  57. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  58. REGION_ALIAS("default_rodata_seg", drom0_0_seg);
  59. #else
  60. REGION_ALIAS("default_rodata_seg", dram0_0_seg);
  61. #endif // CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  62. /**
  63. * If rodata default segment is placed in `drom0_0_seg`, then flash's first rodata section must
  64. * also be first in the segment.
  65. */
  66. #if CONFIG_APP_BUILD_USE_FLASH_SECTIONS
  67. ASSERT(_flash_rodata_dummy_start == ORIGIN(default_rodata_seg),
  68. ".flash_rodata_dummy section must be placed at the beginning of the rodata segment.")
  69. #endif
  70. #if CONFIG_ESP_SYSTEM_USE_EH_FRAME
  71. ASSERT ((__eh_frame_end > __eh_frame), "Error: eh_frame size is null!");
  72. ASSERT ((__eh_frame_hdr_end > __eh_frame_hdr), "Error: eh_frame_hdr size is null!");
  73. #endif