| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576 |
- /*
- * SPDX-FileCopyrightText: 2023 Espressif Systems (Shanghai) CO LTD
- *
- * SPDX-License-Identifier: Apache-2.0
- */
- #include "hal/clk_tree_hal.h"
- #include "hal/clk_tree_ll.h"
- #include "soc/rtc.h"
- #include "hal/assert.h"
- #include "hal/log.h"
- static const char *CLK_HAL_TAG = "clk_hal";
- uint32_t clk_hal_soc_root_get_freq_mhz(soc_cpu_clk_src_t cpu_clk_src)
- {
- switch (cpu_clk_src) {
- case SOC_CPU_CLK_SRC_XTAL:
- return clk_hal_xtal_get_freq_mhz();
- case SOC_CPU_CLK_SRC_PLL:
- return clk_ll_bbpll_get_freq_mhz();
- case SOC_CPU_CLK_SRC_RC_FAST:
- return SOC_CLK_RC_FAST_FREQ_APPROX / MHZ;
- default:
- // Unknown CPU_CLK mux input
- HAL_ASSERT(false);
- return 0;
- }
- }
- uint32_t clk_hal_cpu_get_freq_hz(void)
- {
- soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
- uint32_t divider = (source == SOC_CPU_CLK_SRC_PLL) ? clk_ll_cpu_get_hs_divider() : clk_ll_cpu_get_ls_divider();
- return clk_hal_soc_root_get_freq_mhz(source) * MHZ / divider;
- }
- uint32_t clk_hal_ahb_get_freq_hz(void)
- {
- soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
- uint32_t divider = (source == SOC_CPU_CLK_SRC_PLL) ? clk_ll_ahb_get_hs_divider() : clk_ll_ahb_get_ls_divider();
- return clk_hal_soc_root_get_freq_mhz(source) * MHZ / divider;
- }
- uint32_t clk_hal_apb_get_freq_hz(void)
- {
- return clk_hal_ahb_get_freq_hz() / clk_ll_apb_get_divider();
- }
- uint32_t clk_hal_lp_slow_get_freq_hz(void)
- {
- switch (clk_ll_rtc_slow_get_src()) {
- case SOC_RTC_SLOW_CLK_SRC_RC_SLOW:
- return SOC_CLK_RC_SLOW_FREQ_APPROX;
- case SOC_RTC_SLOW_CLK_SRC_XTAL32K:
- return SOC_CLK_XTAL32K_FREQ_APPROX;
- case SOC_RTC_SLOW_CLK_SRC_OSC_SLOW:
- return SOC_CLK_OSC_SLOW_FREQ_APPROX;
- case SOC_RTC_SLOW_CLK_SRC_RC32K:
- return SOC_CLK_RC32K_FREQ_APPROX;
- default:
- // Unknown RTC_SLOW_CLK mux input
- HAL_ASSERT(false);
- return 0;
- }
- }
- uint32_t clk_hal_xtal_get_freq_mhz(void)
- {
- uint32_t freq = clk_ll_xtal_load_freq_mhz();
- if (freq == 0) {
- HAL_LOGW(CLK_HAL_TAG, "invalid RTC_XTAL_FREQ_REG value, assume 40MHz");
- return (uint32_t)RTC_XTAL_FREQ_40M;
- }
- return freq;
- }
|