clk_tree_hal.c 2.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * SPDX-FileCopyrightText: 2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "hal/clk_tree_hal.h"
  7. #include "hal/clk_tree_ll.h"
  8. #include "soc/rtc.h"
  9. #include "hal/assert.h"
  10. #include "hal/log.h"
  11. static const char *CLK_HAL_TAG = "clk_hal";
  12. uint32_t clk_hal_soc_root_get_freq_mhz(soc_cpu_clk_src_t cpu_clk_src)
  13. {
  14. switch (cpu_clk_src) {
  15. case SOC_CPU_CLK_SRC_XTAL:
  16. return clk_hal_xtal_get_freq_mhz();
  17. case SOC_CPU_CLK_SRC_PLL:
  18. return clk_ll_bbpll_get_freq_mhz();
  19. case SOC_CPU_CLK_SRC_RC_FAST:
  20. return SOC_CLK_RC_FAST_FREQ_APPROX / MHZ;
  21. default:
  22. // Unknown CPU_CLK mux input
  23. HAL_ASSERT(false);
  24. return 0;
  25. }
  26. }
  27. uint32_t clk_hal_cpu_get_freq_hz(void)
  28. {
  29. soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
  30. uint32_t divider = (source == SOC_CPU_CLK_SRC_PLL) ? clk_ll_cpu_get_hs_divider() : clk_ll_cpu_get_ls_divider();
  31. return clk_hal_soc_root_get_freq_mhz(source) * MHZ / divider;
  32. }
  33. uint32_t clk_hal_ahb_get_freq_hz(void)
  34. {
  35. soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
  36. uint32_t divider = (source == SOC_CPU_CLK_SRC_PLL) ? clk_ll_ahb_get_hs_divider() : clk_ll_ahb_get_ls_divider();
  37. return clk_hal_soc_root_get_freq_mhz(source) * MHZ / divider;
  38. }
  39. uint32_t clk_hal_apb_get_freq_hz(void)
  40. {
  41. return clk_hal_ahb_get_freq_hz() / clk_ll_apb_get_divider();
  42. }
  43. uint32_t clk_hal_lp_slow_get_freq_hz(void)
  44. {
  45. switch (clk_ll_rtc_slow_get_src()) {
  46. case SOC_RTC_SLOW_CLK_SRC_RC_SLOW:
  47. return SOC_CLK_RC_SLOW_FREQ_APPROX;
  48. case SOC_RTC_SLOW_CLK_SRC_XTAL32K:
  49. return SOC_CLK_XTAL32K_FREQ_APPROX;
  50. case SOC_RTC_SLOW_CLK_SRC_OSC_SLOW:
  51. return SOC_CLK_OSC_SLOW_FREQ_APPROX;
  52. case SOC_RTC_SLOW_CLK_SRC_RC32K:
  53. return SOC_CLK_RC32K_FREQ_APPROX;
  54. default:
  55. // Unknown RTC_SLOW_CLK mux input
  56. HAL_ASSERT(false);
  57. return 0;
  58. }
  59. }
  60. uint32_t clk_hal_xtal_get_freq_mhz(void)
  61. {
  62. uint32_t freq = clk_ll_xtal_load_freq_mhz();
  63. if (freq == 0) {
  64. HAL_LOGW(CLK_HAL_TAG, "invalid RTC_XTAL_FREQ_REG value, assume 40MHz");
  65. return (uint32_t)RTC_XTAL_FREQ_40M;
  66. }
  67. return freq;
  68. }