clk_tree_hal.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * SPDX-FileCopyrightText: 2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include "hal/clk_tree_hal.h"
  7. #include "hal/clk_tree_ll.h"
  8. #include "soc/rtc.h"
  9. #include "hal/assert.h"
  10. #include "hal/log.h"
  11. static const char *CLK_HAL_TAG = "clk_hal";
  12. uint32_t clk_hal_soc_root_get_freq_mhz(soc_cpu_clk_src_t cpu_clk_src)
  13. {
  14. switch (cpu_clk_src) {
  15. case SOC_CPU_CLK_SRC_XTAL:
  16. return clk_hal_xtal_get_freq_mhz();
  17. case SOC_CPU_CLK_SRC_PLL:
  18. return clk_ll_bbpll_get_freq_mhz();
  19. case SOC_CPU_CLK_SRC_RC_FAST:
  20. return SOC_CLK_RC_FAST_FREQ_APPROX / MHZ;
  21. default:
  22. // Unknown CPU_CLK mux input
  23. HAL_ASSERT(false);
  24. return 0;
  25. }
  26. }
  27. uint32_t clk_hal_cpu_get_freq_hz(void)
  28. {
  29. soc_cpu_clk_src_t source = clk_ll_cpu_get_src();
  30. switch (source) {
  31. case SOC_CPU_CLK_SRC_PLL: {
  32. // PLL 320MHz, CPU 240MHz is an undetermined state
  33. uint32_t pll_freq_mhz = clk_ll_bbpll_get_freq_mhz();
  34. uint32_t cpu_freq_mhz = clk_ll_cpu_get_freq_mhz_from_pll();
  35. if (pll_freq_mhz == CLK_LL_PLL_320M_FREQ_MHZ && cpu_freq_mhz == CLK_LL_PLL_240M_FREQ_MHZ) {
  36. HAL_LOGE(CLK_HAL_TAG, "Invalid cpu config");
  37. return 0;
  38. }
  39. return cpu_freq_mhz * MHZ;
  40. }
  41. default: // SOC_CPU_CLK_SRC_XTAL, SOC_CPU_CLK_SRC_RC_FAST...
  42. return clk_hal_soc_root_get_freq_mhz(source) * MHZ / clk_ll_cpu_get_divider();
  43. }
  44. }
  45. uint32_t clk_hal_ahb_get_freq_hz(void)
  46. {
  47. // AHB_CLK path is highly dependent on CPU_CLK path
  48. switch (clk_ll_cpu_get_src()) {
  49. case SOC_CPU_CLK_SRC_PLL:
  50. // AHB_CLK is a fixed value when CPU_CLK is clocked from PLL
  51. return CLK_LL_AHB_MAX_FREQ_MHZ * MHZ;
  52. default: // SOC_CPU_CLK_SRC_XTAL, SOC_CPU_CLK_SRC_RC_FAST...
  53. return clk_hal_cpu_get_freq_hz();
  54. }
  55. }
  56. uint32_t clk_hal_apb_get_freq_hz(void)
  57. {
  58. return clk_hal_ahb_get_freq_hz();
  59. }
  60. uint32_t clk_hal_lp_slow_get_freq_hz(void)
  61. {
  62. switch (clk_ll_rtc_slow_get_src()) {
  63. case SOC_RTC_SLOW_CLK_SRC_RC_SLOW:
  64. return SOC_CLK_RC_SLOW_FREQ_APPROX;
  65. case SOC_RTC_SLOW_CLK_SRC_XTAL32K:
  66. return SOC_CLK_XTAL32K_FREQ_APPROX;
  67. case SOC_RTC_SLOW_CLK_SRC_RC_FAST_D256:
  68. return SOC_CLK_RC_FAST_D256_FREQ_APPROX;
  69. default:
  70. // Unknown RTC_SLOW_CLK mux input
  71. HAL_ASSERT(false);
  72. return 0;
  73. }
  74. }
  75. uint32_t clk_hal_xtal_get_freq_mhz(void)
  76. {
  77. uint32_t freq = clk_ll_xtal_load_freq_mhz();
  78. if (freq == 0) {
  79. HAL_LOGW(CLK_HAL_TAG, "invalid RTC_XTAL_FREQ_REG value, assume 40MHz");
  80. return (uint32_t)RTC_XTAL_FREQ_40M;
  81. }
  82. return freq;
  83. }