apb_ctrl_reg.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. // Copyright 2020 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #ifndef _SOC_APB_CTRL_REG_H_
  15. #define _SOC_APB_CTRL_REG_H_
  16. #ifdef __cplusplus
  17. extern "C" {
  18. #endif
  19. #include "soc.h"
  20. #define APB_CTRL_SYSCLK_CONF_REG (DR_REG_APB_CTRL_BASE + 0x000)
  21. /* APB_CTRL_RST_TICK_CNT : R/W ;bitpos:[12] ;default: 1'b0 ; */
  22. /*description: */
  23. #define APB_CTRL_RST_TICK_CNT (BIT(12))
  24. #define APB_CTRL_RST_TICK_CNT_M (BIT(12))
  25. #define APB_CTRL_RST_TICK_CNT_V 0x1
  26. #define APB_CTRL_RST_TICK_CNT_S 12
  27. /* APB_CTRL_CLK_EN : R/W ;bitpos:[11] ;default: 1'b0 ; */
  28. /*description: */
  29. #define APB_CTRL_CLK_EN (BIT(11))
  30. #define APB_CTRL_CLK_EN_M (BIT(11))
  31. #define APB_CTRL_CLK_EN_V 0x1
  32. #define APB_CTRL_CLK_EN_S 11
  33. /* APB_CTRL_CLK_320M_EN : R/W ;bitpos:[10] ;default: 1'b0 ; */
  34. /*description: */
  35. #define APB_CTRL_CLK_320M_EN (BIT(10))
  36. #define APB_CTRL_CLK_320M_EN_M (BIT(10))
  37. #define APB_CTRL_CLK_320M_EN_V 0x1
  38. #define APB_CTRL_CLK_320M_EN_S 10
  39. /* APB_CTRL_PRE_DIV_CNT : R/W ;bitpos:[9:0] ;default: 10'h1 ; */
  40. /*description: */
  41. #define APB_CTRL_PRE_DIV_CNT 0x000003FF
  42. #define APB_CTRL_PRE_DIV_CNT_M ((APB_CTRL_PRE_DIV_CNT_V)<<(APB_CTRL_PRE_DIV_CNT_S))
  43. #define APB_CTRL_PRE_DIV_CNT_V 0x3FF
  44. #define APB_CTRL_PRE_DIV_CNT_S 0
  45. #define APB_CTRL_TICK_CONF_REG (DR_REG_APB_CTRL_BASE + 0x004)
  46. /* APB_CTRL_TICK_ENABLE : R/W ;bitpos:[16] ;default: 1'd1 ; */
  47. /*description: */
  48. #define APB_CTRL_TICK_ENABLE (BIT(16))
  49. #define APB_CTRL_TICK_ENABLE_M (BIT(16))
  50. #define APB_CTRL_TICK_ENABLE_V 0x1
  51. #define APB_CTRL_TICK_ENABLE_S 16
  52. /* APB_CTRL_CK8M_TICK_NUM : R/W ;bitpos:[15:8] ;default: 8'd7 ; */
  53. /*description: */
  54. #define APB_CTRL_CK8M_TICK_NUM 0x000000FF
  55. #define APB_CTRL_CK8M_TICK_NUM_M ((APB_CTRL_CK8M_TICK_NUM_V)<<(APB_CTRL_CK8M_TICK_NUM_S))
  56. #define APB_CTRL_CK8M_TICK_NUM_V 0xFF
  57. #define APB_CTRL_CK8M_TICK_NUM_S 8
  58. /* APB_CTRL_XTAL_TICK_NUM : R/W ;bitpos:[7:0] ;default: 8'd39 ; */
  59. /*description: */
  60. #define APB_CTRL_XTAL_TICK_NUM 0x000000FF
  61. #define APB_CTRL_XTAL_TICK_NUM_M ((APB_CTRL_XTAL_TICK_NUM_V)<<(APB_CTRL_XTAL_TICK_NUM_S))
  62. #define APB_CTRL_XTAL_TICK_NUM_V 0xFF
  63. #define APB_CTRL_XTAL_TICK_NUM_S 0
  64. #define APB_CTRL_CLK_OUT_EN_REG (DR_REG_APB_CTRL_BASE + 0x008)
  65. /* APB_CTRL_CLK_XTAL_OEN : R/W ;bitpos:[10] ;default: 1'b1 ; */
  66. /*description: */
  67. #define APB_CTRL_CLK_XTAL_OEN (BIT(10))
  68. #define APB_CTRL_CLK_XTAL_OEN_M (BIT(10))
  69. #define APB_CTRL_CLK_XTAL_OEN_V 0x1
  70. #define APB_CTRL_CLK_XTAL_OEN_S 10
  71. /* APB_CTRL_CLK40X_BB_OEN : R/W ;bitpos:[9] ;default: 1'b1 ; */
  72. /*description: */
  73. #define APB_CTRL_CLK40X_BB_OEN (BIT(9))
  74. #define APB_CTRL_CLK40X_BB_OEN_M (BIT(9))
  75. #define APB_CTRL_CLK40X_BB_OEN_V 0x1
  76. #define APB_CTRL_CLK40X_BB_OEN_S 9
  77. /* APB_CTRL_CLK_DAC_CPU_OEN : R/W ;bitpos:[8] ;default: 1'b1 ; */
  78. /*description: */
  79. #define APB_CTRL_CLK_DAC_CPU_OEN (BIT(8))
  80. #define APB_CTRL_CLK_DAC_CPU_OEN_M (BIT(8))
  81. #define APB_CTRL_CLK_DAC_CPU_OEN_V 0x1
  82. #define APB_CTRL_CLK_DAC_CPU_OEN_S 8
  83. /* APB_CTRL_CLK_ADC_INF_OEN : R/W ;bitpos:[7] ;default: 1'b1 ; */
  84. /*description: */
  85. #define APB_CTRL_CLK_ADC_INF_OEN (BIT(7))
  86. #define APB_CTRL_CLK_ADC_INF_OEN_M (BIT(7))
  87. #define APB_CTRL_CLK_ADC_INF_OEN_V 0x1
  88. #define APB_CTRL_CLK_ADC_INF_OEN_S 7
  89. /* APB_CTRL_CLK_320M_OEN : R/W ;bitpos:[6] ;default: 1'b1 ; */
  90. /*description: */
  91. #define APB_CTRL_CLK_320M_OEN (BIT(6))
  92. #define APB_CTRL_CLK_320M_OEN_M (BIT(6))
  93. #define APB_CTRL_CLK_320M_OEN_V 0x1
  94. #define APB_CTRL_CLK_320M_OEN_S 6
  95. /* APB_CTRL_CLK160_OEN : R/W ;bitpos:[5] ;default: 1'b1 ; */
  96. /*description: */
  97. #define APB_CTRL_CLK160_OEN (BIT(5))
  98. #define APB_CTRL_CLK160_OEN_M (BIT(5))
  99. #define APB_CTRL_CLK160_OEN_V 0x1
  100. #define APB_CTRL_CLK160_OEN_S 5
  101. /* APB_CTRL_CLK80_OEN : R/W ;bitpos:[4] ;default: 1'b1 ; */
  102. /*description: */
  103. #define APB_CTRL_CLK80_OEN (BIT(4))
  104. #define APB_CTRL_CLK80_OEN_M (BIT(4))
  105. #define APB_CTRL_CLK80_OEN_V 0x1
  106. #define APB_CTRL_CLK80_OEN_S 4
  107. /* APB_CTRL_CLK_BB_OEN : R/W ;bitpos:[3] ;default: 1'b1 ; */
  108. /*description: */
  109. #define APB_CTRL_CLK_BB_OEN (BIT(3))
  110. #define APB_CTRL_CLK_BB_OEN_M (BIT(3))
  111. #define APB_CTRL_CLK_BB_OEN_V 0x1
  112. #define APB_CTRL_CLK_BB_OEN_S 3
  113. /* APB_CTRL_CLK44_OEN : R/W ;bitpos:[2] ;default: 1'b1 ; */
  114. /*description: */
  115. #define APB_CTRL_CLK44_OEN (BIT(2))
  116. #define APB_CTRL_CLK44_OEN_M (BIT(2))
  117. #define APB_CTRL_CLK44_OEN_V 0x1
  118. #define APB_CTRL_CLK44_OEN_S 2
  119. /* APB_CTRL_CLK22_OEN : R/W ;bitpos:[1] ;default: 1'b1 ; */
  120. /*description: */
  121. #define APB_CTRL_CLK22_OEN (BIT(1))
  122. #define APB_CTRL_CLK22_OEN_M (BIT(1))
  123. #define APB_CTRL_CLK22_OEN_V 0x1
  124. #define APB_CTRL_CLK22_OEN_S 1
  125. /* APB_CTRL_CLK20_OEN : R/W ;bitpos:[0] ;default: 1'b1 ; */
  126. /*description: */
  127. #define APB_CTRL_CLK20_OEN (BIT(0))
  128. #define APB_CTRL_CLK20_OEN_M (BIT(0))
  129. #define APB_CTRL_CLK20_OEN_V 0x1
  130. #define APB_CTRL_CLK20_OEN_S 0
  131. #define APB_CTRL_WIFI_BB_CFG_REG (DR_REG_APB_CTRL_BASE + 0x00C)
  132. /* APB_CTRL_WIFI_BB_CFG : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
  133. /*description: */
  134. #define APB_CTRL_WIFI_BB_CFG 0xFFFFFFFF
  135. #define APB_CTRL_WIFI_BB_CFG_M ((APB_CTRL_WIFI_BB_CFG_V)<<(APB_CTRL_WIFI_BB_CFG_S))
  136. #define APB_CTRL_WIFI_BB_CFG_V 0xFFFFFFFF
  137. #define APB_CTRL_WIFI_BB_CFG_S 0
  138. #define APB_CTRL_WIFI_BB_CFG_2_REG (DR_REG_APB_CTRL_BASE + 0x010)
  139. /* APB_CTRL_WIFI_BB_CFG_2 : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
  140. /*description: */
  141. #define APB_CTRL_WIFI_BB_CFG_2 0xFFFFFFFF
  142. #define APB_CTRL_WIFI_BB_CFG_2_M ((APB_CTRL_WIFI_BB_CFG_2_V)<<(APB_CTRL_WIFI_BB_CFG_2_S))
  143. #define APB_CTRL_WIFI_BB_CFG_2_V 0xFFFFFFFF
  144. #define APB_CTRL_WIFI_BB_CFG_2_S 0
  145. #define APB_CTRL_WIFI_CLK_EN_REG (DR_REG_APB_CTRL_BASE + 0x014)
  146. /* APB_CTRL_WIFI_CLK_EN : R/W ;bitpos:[31:0] ;default: 32'hfffce030 ; */
  147. /*description: */
  148. #define APB_CTRL_WIFI_CLK_EN 0xFFFFFFFF
  149. #define APB_CTRL_WIFI_CLK_EN_M ((APB_CTRL_WIFI_CLK_EN_V)<<(APB_CTRL_WIFI_CLK_EN_S))
  150. #define APB_CTRL_WIFI_CLK_EN_V 0xFFFFFFFF
  151. #define APB_CTRL_WIFI_CLK_EN_S 0
  152. #define APB_CTRL_WIFI_RST_EN_REG (DR_REG_APB_CTRL_BASE + 0x018)
  153. /* APB_CTRL_WIFI_RST : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
  154. /*description: */
  155. #define APB_CTRL_WIFI_RST 0xFFFFFFFF
  156. #define APB_CTRL_WIFI_RST_M ((APB_CTRL_WIFI_RST_V)<<(APB_CTRL_WIFI_RST_S))
  157. #define APB_CTRL_WIFI_RST_V 0xFFFFFFFF
  158. #define APB_CTRL_WIFI_RST_S 0
  159. #define APB_CTRL_HOST_INF_SEL_REG (DR_REG_APB_CTRL_BASE + 0x01C)
  160. /* APB_CTRL_PERI_IO_SWAP : R/W ;bitpos:[7:0] ;default: 8'h0 ; */
  161. /*description: */
  162. #define APB_CTRL_PERI_IO_SWAP 0x000000FF
  163. #define APB_CTRL_PERI_IO_SWAP_M ((APB_CTRL_PERI_IO_SWAP_V)<<(APB_CTRL_PERI_IO_SWAP_S))
  164. #define APB_CTRL_PERI_IO_SWAP_V 0xFF
  165. #define APB_CTRL_PERI_IO_SWAP_S 0
  166. #define APB_CTRL_EXT_MEM_PMS_LOCK_REG (DR_REG_APB_CTRL_BASE + 0x020)
  167. /* APB_CTRL_EXT_MEM_PMS_LOCK : R/W ;bitpos:[0] ;default: 1'b0 ; */
  168. /*description: */
  169. #define APB_CTRL_EXT_MEM_PMS_LOCK (BIT(0))
  170. #define APB_CTRL_EXT_MEM_PMS_LOCK_M (BIT(0))
  171. #define APB_CTRL_EXT_MEM_PMS_LOCK_V 0x1
  172. #define APB_CTRL_EXT_MEM_PMS_LOCK_S 0
  173. #define APB_CTRL_FLASH_ACE0_ATTR_REG (DR_REG_APB_CTRL_BASE + 0x028)
  174. /* APB_CTRL_FLASH_ACE0_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
  175. /*description: */
  176. #define APB_CTRL_FLASH_ACE0_ATTR 0x00000003
  177. #define APB_CTRL_FLASH_ACE0_ATTR_M ((APB_CTRL_FLASH_ACE0_ATTR_V)<<(APB_CTRL_FLASH_ACE0_ATTR_S))
  178. #define APB_CTRL_FLASH_ACE0_ATTR_V 0x3
  179. #define APB_CTRL_FLASH_ACE0_ATTR_S 0
  180. #define APB_CTRL_FLASH_ACE1_ATTR_REG (DR_REG_APB_CTRL_BASE + 0x02C)
  181. /* APB_CTRL_FLASH_ACE1_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
  182. /*description: */
  183. #define APB_CTRL_FLASH_ACE1_ATTR 0x00000003
  184. #define APB_CTRL_FLASH_ACE1_ATTR_M ((APB_CTRL_FLASH_ACE1_ATTR_V)<<(APB_CTRL_FLASH_ACE1_ATTR_S))
  185. #define APB_CTRL_FLASH_ACE1_ATTR_V 0x3
  186. #define APB_CTRL_FLASH_ACE1_ATTR_S 0
  187. #define APB_CTRL_FLASH_ACE2_ATTR_REG (DR_REG_APB_CTRL_BASE + 0x030)
  188. /* APB_CTRL_FLASH_ACE2_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
  189. /*description: */
  190. #define APB_CTRL_FLASH_ACE2_ATTR 0x00000003
  191. #define APB_CTRL_FLASH_ACE2_ATTR_M ((APB_CTRL_FLASH_ACE2_ATTR_V)<<(APB_CTRL_FLASH_ACE2_ATTR_S))
  192. #define APB_CTRL_FLASH_ACE2_ATTR_V 0x3
  193. #define APB_CTRL_FLASH_ACE2_ATTR_S 0
  194. #define APB_CTRL_FLASH_ACE3_ATTR_REG (DR_REG_APB_CTRL_BASE + 0x034)
  195. /* APB_CTRL_FLASH_ACE3_ATTR : R/W ;bitpos:[1:0] ;default: 2'h3 ; */
  196. /*description: */
  197. #define APB_CTRL_FLASH_ACE3_ATTR 0x00000003
  198. #define APB_CTRL_FLASH_ACE3_ATTR_M ((APB_CTRL_FLASH_ACE3_ATTR_V)<<(APB_CTRL_FLASH_ACE3_ATTR_S))
  199. #define APB_CTRL_FLASH_ACE3_ATTR_V 0x3
  200. #define APB_CTRL_FLASH_ACE3_ATTR_S 0
  201. #define APB_CTRL_FLASH_ACE0_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x038)
  202. /* APB_CTRL_FLASH_ACE0_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h0 ; */
  203. /*description: */
  204. #define APB_CTRL_FLASH_ACE0_ADDR_S 0xFFFFFFFF
  205. #define APB_CTRL_FLASH_ACE0_ADDR_S_M ((APB_CTRL_FLASH_ACE0_ADDR_S_V)<<(APB_CTRL_FLASH_ACE0_ADDR_S_S))
  206. #define APB_CTRL_FLASH_ACE0_ADDR_S_V 0xFFFFFFFF
  207. #define APB_CTRL_FLASH_ACE0_ADDR_S_S 0
  208. #define APB_CTRL_FLASH_ACE1_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x03C)
  209. /* APB_CTRL_FLASH_ACE1_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h400000 ; */
  210. /*description: */
  211. #define APB_CTRL_FLASH_ACE1_ADDR_S 0xFFFFFFFF
  212. #define APB_CTRL_FLASH_ACE1_ADDR_S_M ((APB_CTRL_FLASH_ACE1_ADDR_S_V)<<(APB_CTRL_FLASH_ACE1_ADDR_S_S))
  213. #define APB_CTRL_FLASH_ACE1_ADDR_S_V 0xFFFFFFFF
  214. #define APB_CTRL_FLASH_ACE1_ADDR_S_S 0
  215. #define APB_CTRL_FLASH_ACE2_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x040)
  216. /* APB_CTRL_FLASH_ACE2_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'h800000 ; */
  217. /*description: */
  218. #define APB_CTRL_FLASH_ACE2_ADDR_S 0xFFFFFFFF
  219. #define APB_CTRL_FLASH_ACE2_ADDR_S_M ((APB_CTRL_FLASH_ACE2_ADDR_S_V)<<(APB_CTRL_FLASH_ACE2_ADDR_S_S))
  220. #define APB_CTRL_FLASH_ACE2_ADDR_S_V 0xFFFFFFFF
  221. #define APB_CTRL_FLASH_ACE2_ADDR_S_S 0
  222. #define APB_CTRL_FLASH_ACE3_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x044)
  223. /* APB_CTRL_FLASH_ACE3_ADDR_S : R/W ;bitpos:[31:0] ;default: 32'hC00000 ; */
  224. /*description: */
  225. #define APB_CTRL_FLASH_ACE3_ADDR_S 0xFFFFFFFF
  226. #define APB_CTRL_FLASH_ACE3_ADDR_S_M ((APB_CTRL_FLASH_ACE3_ADDR_S_V)<<(APB_CTRL_FLASH_ACE3_ADDR_S_S))
  227. #define APB_CTRL_FLASH_ACE3_ADDR_S_V 0xFFFFFFFF
  228. #define APB_CTRL_FLASH_ACE3_ADDR_S_S 0
  229. #define APB_CTRL_FLASH_ACE0_SIZE_REG (DR_REG_APB_CTRL_BASE + 0x048)
  230. /* APB_CTRL_FLASH_ACE0_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
  231. /*description: */
  232. #define APB_CTRL_FLASH_ACE0_SIZE 0x00001FFF
  233. #define APB_CTRL_FLASH_ACE0_SIZE_M ((APB_CTRL_FLASH_ACE0_SIZE_V)<<(APB_CTRL_FLASH_ACE0_SIZE_S))
  234. #define APB_CTRL_FLASH_ACE0_SIZE_V 0x1FFF
  235. #define APB_CTRL_FLASH_ACE0_SIZE_S 0
  236. #define APB_CTRL_FLASH_ACE1_SIZE_REG (DR_REG_APB_CTRL_BASE + 0x04C)
  237. /* APB_CTRL_FLASH_ACE1_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
  238. /*description: */
  239. #define APB_CTRL_FLASH_ACE1_SIZE 0x00001FFF
  240. #define APB_CTRL_FLASH_ACE1_SIZE_M ((APB_CTRL_FLASH_ACE1_SIZE_V)<<(APB_CTRL_FLASH_ACE1_SIZE_S))
  241. #define APB_CTRL_FLASH_ACE1_SIZE_V 0x1FFF
  242. #define APB_CTRL_FLASH_ACE1_SIZE_S 0
  243. #define APB_CTRL_FLASH_ACE2_SIZE_REG (DR_REG_APB_CTRL_BASE + 0x050)
  244. /* APB_CTRL_FLASH_ACE2_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
  245. /*description: */
  246. #define APB_CTRL_FLASH_ACE2_SIZE 0x00001FFF
  247. #define APB_CTRL_FLASH_ACE2_SIZE_M ((APB_CTRL_FLASH_ACE2_SIZE_V)<<(APB_CTRL_FLASH_ACE2_SIZE_S))
  248. #define APB_CTRL_FLASH_ACE2_SIZE_V 0x1FFF
  249. #define APB_CTRL_FLASH_ACE2_SIZE_S 0
  250. #define APB_CTRL_FLASH_ACE3_SIZE_REG (DR_REG_APB_CTRL_BASE + 0x054)
  251. /* APB_CTRL_FLASH_ACE3_SIZE : R/W ;bitpos:[12:0] ;default: 13'h400 ; */
  252. /*description: */
  253. #define APB_CTRL_FLASH_ACE3_SIZE 0x00001FFF
  254. #define APB_CTRL_FLASH_ACE3_SIZE_M ((APB_CTRL_FLASH_ACE3_SIZE_V)<<(APB_CTRL_FLASH_ACE3_SIZE_S))
  255. #define APB_CTRL_FLASH_ACE3_SIZE_V 0x1FFF
  256. #define APB_CTRL_FLASH_ACE3_SIZE_S 0
  257. #define APB_CTRL_SPI_MEM_PMS_CTRL_REG (DR_REG_APB_CTRL_BASE + 0x088)
  258. /* APB_CTRL_SPI_MEM_REJECT_CDE : RO ;bitpos:[6:2] ;default: 5'h0 ; */
  259. /*description: */
  260. #define APB_CTRL_SPI_MEM_REJECT_CDE 0x0000001F
  261. #define APB_CTRL_SPI_MEM_REJECT_CDE_M ((APB_CTRL_SPI_MEM_REJECT_CDE_V)<<(APB_CTRL_SPI_MEM_REJECT_CDE_S))
  262. #define APB_CTRL_SPI_MEM_REJECT_CDE_V 0x1F
  263. #define APB_CTRL_SPI_MEM_REJECT_CDE_S 2
  264. /* APB_CTRL_SPI_MEM_REJECT_CLR : WOD ;bitpos:[1] ;default: 1'b0 ; */
  265. /*description: */
  266. #define APB_CTRL_SPI_MEM_REJECT_CLR (BIT(1))
  267. #define APB_CTRL_SPI_MEM_REJECT_CLR_M (BIT(1))
  268. #define APB_CTRL_SPI_MEM_REJECT_CLR_V 0x1
  269. #define APB_CTRL_SPI_MEM_REJECT_CLR_S 1
  270. /* APB_CTRL_SPI_MEM_REJECT_INT : RO ;bitpos:[0] ;default: 1'b0 ; */
  271. /*description: */
  272. #define APB_CTRL_SPI_MEM_REJECT_INT (BIT(0))
  273. #define APB_CTRL_SPI_MEM_REJECT_INT_M (BIT(0))
  274. #define APB_CTRL_SPI_MEM_REJECT_INT_V 0x1
  275. #define APB_CTRL_SPI_MEM_REJECT_INT_S 0
  276. #define APB_CTRL_SPI_MEM_REJECT_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x08C)
  277. /* APB_CTRL_SPI_MEM_REJECT_ADDR : RO ;bitpos:[31:0] ;default: 32'h0 ; */
  278. /*description: */
  279. #define APB_CTRL_SPI_MEM_REJECT_ADDR 0xFFFFFFFF
  280. #define APB_CTRL_SPI_MEM_REJECT_ADDR_M ((APB_CTRL_SPI_MEM_REJECT_ADDR_V)<<(APB_CTRL_SPI_MEM_REJECT_ADDR_S))
  281. #define APB_CTRL_SPI_MEM_REJECT_ADDR_V 0xFFFFFFFF
  282. #define APB_CTRL_SPI_MEM_REJECT_ADDR_S 0
  283. #define APB_CTRL_SDIO_CTRL_REG (DR_REG_APB_CTRL_BASE + 0x090)
  284. /* APB_CTRL_SDIO_WIN_ACCESS_EN : R/W ;bitpos:[0] ;default: 1'h0 ; */
  285. /*description: */
  286. #define APB_CTRL_SDIO_WIN_ACCESS_EN (BIT(0))
  287. #define APB_CTRL_SDIO_WIN_ACCESS_EN_M (BIT(0))
  288. #define APB_CTRL_SDIO_WIN_ACCESS_EN_V 0x1
  289. #define APB_CTRL_SDIO_WIN_ACCESS_EN_S 0
  290. #define APB_CTRL_REDCY_SIG0_REG (DR_REG_APB_CTRL_BASE + 0x094)
  291. /* APB_CTRL_REDCY_ANDOR : RO ;bitpos:[31] ;default: 1'h0 ; */
  292. /*description: */
  293. #define APB_CTRL_REDCY_ANDOR (BIT(31))
  294. #define APB_CTRL_REDCY_ANDOR_M (BIT(31))
  295. #define APB_CTRL_REDCY_ANDOR_V 0x1
  296. #define APB_CTRL_REDCY_ANDOR_S 31
  297. /* APB_CTRL_REDCY_SIG0 : R/W ;bitpos:[30:0] ;default: 31'h0 ; */
  298. /*description: */
  299. #define APB_CTRL_REDCY_SIG0 0x7FFFFFFF
  300. #define APB_CTRL_REDCY_SIG0_M ((APB_CTRL_REDCY_SIG0_V)<<(APB_CTRL_REDCY_SIG0_S))
  301. #define APB_CTRL_REDCY_SIG0_V 0x7FFFFFFF
  302. #define APB_CTRL_REDCY_SIG0_S 0
  303. #define APB_CTRL_REDCY_SIG1_REG (DR_REG_APB_CTRL_BASE + 0x098)
  304. /* APB_CTRL_REDCY_NANDOR : RO ;bitpos:[31] ;default: 1'h0 ; */
  305. /*description: */
  306. #define APB_CTRL_REDCY_NANDOR (BIT(31))
  307. #define APB_CTRL_REDCY_NANDOR_M (BIT(31))
  308. #define APB_CTRL_REDCY_NANDOR_V 0x1
  309. #define APB_CTRL_REDCY_NANDOR_S 31
  310. /* APB_CTRL_REDCY_SIG1 : R/W ;bitpos:[30:0] ;default: 31'h0 ; */
  311. /*description: */
  312. #define APB_CTRL_REDCY_SIG1 0x7FFFFFFF
  313. #define APB_CTRL_REDCY_SIG1_M ((APB_CTRL_REDCY_SIG1_V)<<(APB_CTRL_REDCY_SIG1_S))
  314. #define APB_CTRL_REDCY_SIG1_V 0x7FFFFFFF
  315. #define APB_CTRL_REDCY_SIG1_S 0
  316. #define APB_CTRL_FRONT_END_MEM_PD_REG (DR_REG_APB_CTRL_BASE + 0x09C)
  317. /* APB_CTRL_DC_MEM_FORCE_PD : R/W ;bitpos:[5] ;default: 1'b0 ; */
  318. /*description: */
  319. #define APB_CTRL_DC_MEM_FORCE_PD (BIT(5))
  320. #define APB_CTRL_DC_MEM_FORCE_PD_M (BIT(5))
  321. #define APB_CTRL_DC_MEM_FORCE_PD_V 0x1
  322. #define APB_CTRL_DC_MEM_FORCE_PD_S 5
  323. /* APB_CTRL_DC_MEM_FORCE_PU : R/W ;bitpos:[4] ;default: 1'b1 ; */
  324. /*description: */
  325. #define APB_CTRL_DC_MEM_FORCE_PU (BIT(4))
  326. #define APB_CTRL_DC_MEM_FORCE_PU_M (BIT(4))
  327. #define APB_CTRL_DC_MEM_FORCE_PU_V 0x1
  328. #define APB_CTRL_DC_MEM_FORCE_PU_S 4
  329. /* APB_CTRL_PBUS_MEM_FORCE_PD : R/W ;bitpos:[3] ;default: 1'b0 ; */
  330. /*description: */
  331. #define APB_CTRL_PBUS_MEM_FORCE_PD (BIT(3))
  332. #define APB_CTRL_PBUS_MEM_FORCE_PD_M (BIT(3))
  333. #define APB_CTRL_PBUS_MEM_FORCE_PD_V 0x1
  334. #define APB_CTRL_PBUS_MEM_FORCE_PD_S 3
  335. /* APB_CTRL_PBUS_MEM_FORCE_PU : R/W ;bitpos:[2] ;default: 1'b1 ; */
  336. /*description: */
  337. #define APB_CTRL_PBUS_MEM_FORCE_PU (BIT(2))
  338. #define APB_CTRL_PBUS_MEM_FORCE_PU_M (BIT(2))
  339. #define APB_CTRL_PBUS_MEM_FORCE_PU_V 0x1
  340. #define APB_CTRL_PBUS_MEM_FORCE_PU_S 2
  341. /* APB_CTRL_AGC_MEM_FORCE_PD : R/W ;bitpos:[1] ;default: 1'b0 ; */
  342. /*description: */
  343. #define APB_CTRL_AGC_MEM_FORCE_PD (BIT(1))
  344. #define APB_CTRL_AGC_MEM_FORCE_PD_M (BIT(1))
  345. #define APB_CTRL_AGC_MEM_FORCE_PD_V 0x1
  346. #define APB_CTRL_AGC_MEM_FORCE_PD_S 1
  347. /* APB_CTRL_AGC_MEM_FORCE_PU : R/W ;bitpos:[0] ;default: 1'b1 ; */
  348. /*description: */
  349. #define APB_CTRL_AGC_MEM_FORCE_PU (BIT(0))
  350. #define APB_CTRL_AGC_MEM_FORCE_PU_M (BIT(0))
  351. #define APB_CTRL_AGC_MEM_FORCE_PU_V 0x1
  352. #define APB_CTRL_AGC_MEM_FORCE_PU_S 0
  353. #define APB_CTRL_RETENTION_CTRL_REG (DR_REG_APB_CTRL_BASE + 0x0A0)
  354. /* APB_CTRL_NOBYPASS_CPU_ISO_RST : R/W ;bitpos:[27] ;default: 1'b0 ; */
  355. /*description: */
  356. #define APB_CTRL_NOBYPASS_CPU_ISO_RST (BIT(27))
  357. #define APB_CTRL_NOBYPASS_CPU_ISO_RST_M (BIT(27))
  358. #define APB_CTRL_NOBYPASS_CPU_ISO_RST_V 0x1
  359. #define APB_CTRL_NOBYPASS_CPU_ISO_RST_S 27
  360. /* APB_CTRL_RETENTION_LINK_ADDR : R/W ;bitpos:[26:0] ;default: 27'd0 ; */
  361. /*description: */
  362. #define APB_CTRL_RETENTION_LINK_ADDR 0x07FFFFFF
  363. #define APB_CTRL_RETENTION_LINK_ADDR_M ((APB_CTRL_RETENTION_LINK_ADDR_V)<<(APB_CTRL_RETENTION_LINK_ADDR_S))
  364. #define APB_CTRL_RETENTION_LINK_ADDR_V 0x7FFFFFF
  365. #define APB_CTRL_RETENTION_LINK_ADDR_S 0
  366. #define APB_CTRL_CLKGATE_FORCE_ON_REG (DR_REG_APB_CTRL_BASE + 0x0A4)
  367. /* APB_CTRL_SRAM_CLKGATE_FORCE_ON : R/W ;bitpos:[5:2] ;default: ~4'b0 ; */
  368. /*description: */
  369. #define APB_CTRL_SRAM_CLKGATE_FORCE_ON 0x0000000F
  370. #define APB_CTRL_SRAM_CLKGATE_FORCE_ON_M ((APB_CTRL_SRAM_CLKGATE_FORCE_ON_V)<<(APB_CTRL_SRAM_CLKGATE_FORCE_ON_S))
  371. #define APB_CTRL_SRAM_CLKGATE_FORCE_ON_V 0xF
  372. #define APB_CTRL_SRAM_CLKGATE_FORCE_ON_S 2
  373. /* APB_CTRL_ROM_CLKGATE_FORCE_ON : R/W ;bitpos:[1:0] ;default: ~2'b0 ; */
  374. /*description: */
  375. #define APB_CTRL_ROM_CLKGATE_FORCE_ON 0x00000003
  376. #define APB_CTRL_ROM_CLKGATE_FORCE_ON_M ((APB_CTRL_ROM_CLKGATE_FORCE_ON_V)<<(APB_CTRL_ROM_CLKGATE_FORCE_ON_S))
  377. #define APB_CTRL_ROM_CLKGATE_FORCE_ON_V 0x3
  378. #define APB_CTRL_ROM_CLKGATE_FORCE_ON_S 0
  379. #define APB_CTRL_MEM_POWER_DOWN_REG (DR_REG_APB_CTRL_BASE + 0x0A8)
  380. /* APB_CTRL_SRAM_POWER_DOWN : R/W ;bitpos:[5:2] ;default: 4'b0 ; */
  381. /*description: */
  382. #define APB_CTRL_SRAM_POWER_DOWN 0x0000000F
  383. #define APB_CTRL_SRAM_POWER_DOWN_M ((APB_CTRL_SRAM_POWER_DOWN_V)<<(APB_CTRL_SRAM_POWER_DOWN_S))
  384. #define APB_CTRL_SRAM_POWER_DOWN_V 0xF
  385. #define APB_CTRL_SRAM_POWER_DOWN_S 2
  386. /* APB_CTRL_ROM_POWER_DOWN : R/W ;bitpos:[1:0] ;default: 2'b0 ; */
  387. /*description: */
  388. #define APB_CTRL_ROM_POWER_DOWN 0x00000003
  389. #define APB_CTRL_ROM_POWER_DOWN_M ((APB_CTRL_ROM_POWER_DOWN_V)<<(APB_CTRL_ROM_POWER_DOWN_S))
  390. #define APB_CTRL_ROM_POWER_DOWN_V 0x3
  391. #define APB_CTRL_ROM_POWER_DOWN_S 0
  392. #define APB_CTRL_MEM_POWER_UP_REG (DR_REG_APB_CTRL_BASE + 0x0AC)
  393. /* APB_CTRL_SRAM_POWER_UP : R/W ;bitpos:[5:2] ;default: ~4'b0 ; */
  394. /*description: */
  395. #define APB_CTRL_SRAM_POWER_UP 0x0000000F
  396. #define APB_CTRL_SRAM_POWER_UP_M ((APB_CTRL_SRAM_POWER_UP_V)<<(APB_CTRL_SRAM_POWER_UP_S))
  397. #define APB_CTRL_SRAM_POWER_UP_V 0xF
  398. #define APB_CTRL_SRAM_POWER_UP_S 2
  399. /* APB_CTRL_ROM_POWER_UP : R/W ;bitpos:[1:0] ;default: ~2'b0 ; */
  400. /*description: */
  401. #define APB_CTRL_ROM_POWER_UP 0x00000003
  402. #define APB_CTRL_ROM_POWER_UP_M ((APB_CTRL_ROM_POWER_UP_V)<<(APB_CTRL_ROM_POWER_UP_S))
  403. #define APB_CTRL_ROM_POWER_UP_V 0x3
  404. #define APB_CTRL_ROM_POWER_UP_S 0
  405. #define APB_CTRL_RND_DATA_REG (DR_REG_APB_CTRL_BASE + 0x0B0)
  406. /* APB_CTRL_RND_DATA : RO ;bitpos:[31:0] ;default: 32'b0 ; */
  407. /*description: */
  408. #define APB_CTRL_RND_DATA 0xFFFFFFFF
  409. #define APB_CTRL_RND_DATA_M ((APB_CTRL_RND_DATA_V)<<(APB_CTRL_RND_DATA_S))
  410. #define APB_CTRL_RND_DATA_V 0xFFFFFFFF
  411. #define APB_CTRL_RND_DATA_S 0
  412. #define APB_CTRL_PERI_BACKUP_CONFIG_REG (DR_REG_APB_CTRL_BASE + 0x0B4)
  413. /* APB_CTRL_PERI_BACKUP_ENA : R/W ;bitpos:[31] ;default: 1'b0 ; */
  414. /*description: */
  415. #define APB_CTRL_PERI_BACKUP_ENA (BIT(31))
  416. #define APB_CTRL_PERI_BACKUP_ENA_M (BIT(31))
  417. #define APB_CTRL_PERI_BACKUP_ENA_V 0x1
  418. #define APB_CTRL_PERI_BACKUP_ENA_S 31
  419. /* APB_CTRL_PERI_BACKUP_TO_MEM : R/W ;bitpos:[30] ;default: 1'b0 ; */
  420. /*description: */
  421. #define APB_CTRL_PERI_BACKUP_TO_MEM (BIT(30))
  422. #define APB_CTRL_PERI_BACKUP_TO_MEM_M (BIT(30))
  423. #define APB_CTRL_PERI_BACKUP_TO_MEM_V 0x1
  424. #define APB_CTRL_PERI_BACKUP_TO_MEM_S 30
  425. /* APB_CTRL_PERI_BACKUP_START : WO ;bitpos:[29] ;default: 1'b0 ; */
  426. /*description: */
  427. #define APB_CTRL_PERI_BACKUP_START (BIT(29))
  428. #define APB_CTRL_PERI_BACKUP_START_M (BIT(29))
  429. #define APB_CTRL_PERI_BACKUP_START_V 0x1
  430. #define APB_CTRL_PERI_BACKUP_START_S 29
  431. /* APB_CTRL_PERI_BACKUP_SIZE : R/W ;bitpos:[28:19] ;default: 10'd0 ; */
  432. /*description: */
  433. #define APB_CTRL_PERI_BACKUP_SIZE 0x000003FF
  434. #define APB_CTRL_PERI_BACKUP_SIZE_M ((APB_CTRL_PERI_BACKUP_SIZE_V)<<(APB_CTRL_PERI_BACKUP_SIZE_S))
  435. #define APB_CTRL_PERI_BACKUP_SIZE_V 0x3FF
  436. #define APB_CTRL_PERI_BACKUP_SIZE_S 19
  437. /* APB_CTRL_PERI_BACKUP_TOUT_THRES : R/W ;bitpos:[18:9] ;default: 10'd50 ; */
  438. /*description: */
  439. #define APB_CTRL_PERI_BACKUP_TOUT_THRES 0x000003FF
  440. #define APB_CTRL_PERI_BACKUP_TOUT_THRES_M ((APB_CTRL_PERI_BACKUP_TOUT_THRES_V)<<(APB_CTRL_PERI_BACKUP_TOUT_THRES_S))
  441. #define APB_CTRL_PERI_BACKUP_TOUT_THRES_V 0x3FF
  442. #define APB_CTRL_PERI_BACKUP_TOUT_THRES_S 9
  443. /* APB_CTRL_PERI_BACKUP_BURST_LIMIT : R/W ;bitpos:[8:4] ;default: 5'd8 ; */
  444. /*description: */
  445. #define APB_CTRL_PERI_BACKUP_BURST_LIMIT 0x0000001F
  446. #define APB_CTRL_PERI_BACKUP_BURST_LIMIT_M ((APB_CTRL_PERI_BACKUP_BURST_LIMIT_V)<<(APB_CTRL_PERI_BACKUP_BURST_LIMIT_S))
  447. #define APB_CTRL_PERI_BACKUP_BURST_LIMIT_V 0x1F
  448. #define APB_CTRL_PERI_BACKUP_BURST_LIMIT_S 4
  449. /* APB_CTRL_PERI_BACKUP_FLOW_ERR : RO ;bitpos:[2:1] ;default: 2'd0 ; */
  450. /*description: */
  451. #define APB_CTRL_PERI_BACKUP_FLOW_ERR 0x00000003
  452. #define APB_CTRL_PERI_BACKUP_FLOW_ERR_M ((APB_CTRL_PERI_BACKUP_FLOW_ERR_V)<<(APB_CTRL_PERI_BACKUP_FLOW_ERR_S))
  453. #define APB_CTRL_PERI_BACKUP_FLOW_ERR_V 0x3
  454. #define APB_CTRL_PERI_BACKUP_FLOW_ERR_S 1
  455. #define APB_CTRL_PERI_BACKUP_APB_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x0B8)
  456. /* APB_CTRL_BACKUP_APB_START_ADDR : R/W ;bitpos:[31:0] ;default: 32'd0 ; */
  457. /*description: */
  458. #define APB_CTRL_BACKUP_APB_START_ADDR 0xFFFFFFFF
  459. #define APB_CTRL_BACKUP_APB_START_ADDR_M ((APB_CTRL_BACKUP_APB_START_ADDR_V)<<(APB_CTRL_BACKUP_APB_START_ADDR_S))
  460. #define APB_CTRL_BACKUP_APB_START_ADDR_V 0xFFFFFFFF
  461. #define APB_CTRL_BACKUP_APB_START_ADDR_S 0
  462. #define APB_CTRL_PERI_BACKUP_MEM_ADDR_REG (DR_REG_APB_CTRL_BASE + 0x0BC)
  463. /* APB_CTRL_BACKUP_MEM_START_ADDR : R/W ;bitpos:[31:0] ;default: 32'd0 ; */
  464. /*description: */
  465. #define APB_CTRL_BACKUP_MEM_START_ADDR 0xFFFFFFFF
  466. #define APB_CTRL_BACKUP_MEM_START_ADDR_M ((APB_CTRL_BACKUP_MEM_START_ADDR_V)<<(APB_CTRL_BACKUP_MEM_START_ADDR_S))
  467. #define APB_CTRL_BACKUP_MEM_START_ADDR_V 0xFFFFFFFF
  468. #define APB_CTRL_BACKUP_MEM_START_ADDR_S 0
  469. #define APB_CTRL_PERI_BACKUP_INT_RAW_REG (DR_REG_APB_CTRL_BASE + 0x0C0)
  470. /* APB_CTRL_PERI_BACKUP_ERR_INT_RAW : RO ;bitpos:[1] ;default: 1'd0 ; */
  471. /*description: */
  472. #define APB_CTRL_PERI_BACKUP_ERR_INT_RAW (BIT(1))
  473. #define APB_CTRL_PERI_BACKUP_ERR_INT_RAW_M (BIT(1))
  474. #define APB_CTRL_PERI_BACKUP_ERR_INT_RAW_V 0x1
  475. #define APB_CTRL_PERI_BACKUP_ERR_INT_RAW_S 1
  476. /* APB_CTRL_PERI_BACKUP_DONE_INT_RAW : RO ;bitpos:[0] ;default: 1'd0 ; */
  477. /*description: */
  478. #define APB_CTRL_PERI_BACKUP_DONE_INT_RAW (BIT(0))
  479. #define APB_CTRL_PERI_BACKUP_DONE_INT_RAW_M (BIT(0))
  480. #define APB_CTRL_PERI_BACKUP_DONE_INT_RAW_V 0x1
  481. #define APB_CTRL_PERI_BACKUP_DONE_INT_RAW_S 0
  482. #define APB_CTRL_PERI_BACKUP_INT_ST_REG (DR_REG_APB_CTRL_BASE + 0x0C4)
  483. /* APB_CTRL_PERI_BACKUP_ERR_INT_ST : RO ;bitpos:[1] ;default: 1'd0 ; */
  484. /*description: */
  485. #define APB_CTRL_PERI_BACKUP_ERR_INT_ST (BIT(1))
  486. #define APB_CTRL_PERI_BACKUP_ERR_INT_ST_M (BIT(1))
  487. #define APB_CTRL_PERI_BACKUP_ERR_INT_ST_V 0x1
  488. #define APB_CTRL_PERI_BACKUP_ERR_INT_ST_S 1
  489. /* APB_CTRL_PERI_BACKUP_DONE_INT_ST : RO ;bitpos:[0] ;default: 1'd0 ; */
  490. /*description: */
  491. #define APB_CTRL_PERI_BACKUP_DONE_INT_ST (BIT(0))
  492. #define APB_CTRL_PERI_BACKUP_DONE_INT_ST_M (BIT(0))
  493. #define APB_CTRL_PERI_BACKUP_DONE_INT_ST_V 0x1
  494. #define APB_CTRL_PERI_BACKUP_DONE_INT_ST_S 0
  495. #define APB_CTRL_PERI_BACKUP_INT_ENA_REG (DR_REG_APB_CTRL_BASE + 0x0C8)
  496. /* APB_CTRL_PERI_BACKUP_ERR_INT_ENA : R/W ;bitpos:[1] ;default: 1'd0 ; */
  497. /*description: */
  498. #define APB_CTRL_PERI_BACKUP_ERR_INT_ENA (BIT(1))
  499. #define APB_CTRL_PERI_BACKUP_ERR_INT_ENA_M (BIT(1))
  500. #define APB_CTRL_PERI_BACKUP_ERR_INT_ENA_V 0x1
  501. #define APB_CTRL_PERI_BACKUP_ERR_INT_ENA_S 1
  502. /* APB_CTRL_PERI_BACKUP_DONE_INT_ENA : R/W ;bitpos:[0] ;default: 1'd0 ; */
  503. /*description: */
  504. #define APB_CTRL_PERI_BACKUP_DONE_INT_ENA (BIT(0))
  505. #define APB_CTRL_PERI_BACKUP_DONE_INT_ENA_M (BIT(0))
  506. #define APB_CTRL_PERI_BACKUP_DONE_INT_ENA_V 0x1
  507. #define APB_CTRL_PERI_BACKUP_DONE_INT_ENA_S 0
  508. #define APB_CTRL_PERI_BACKUP_INT_CLR_REG (DR_REG_APB_CTRL_BASE + 0x0D0)
  509. /* APB_CTRL_PERI_BACKUP_ERR_INT_CLR : WO ;bitpos:[1] ;default: 1'd0 ; */
  510. /*description: */
  511. #define APB_CTRL_PERI_BACKUP_ERR_INT_CLR (BIT(1))
  512. #define APB_CTRL_PERI_BACKUP_ERR_INT_CLR_M (BIT(1))
  513. #define APB_CTRL_PERI_BACKUP_ERR_INT_CLR_V 0x1
  514. #define APB_CTRL_PERI_BACKUP_ERR_INT_CLR_S 1
  515. /* APB_CTRL_PERI_BACKUP_DONE_INT_CLR : WO ;bitpos:[0] ;default: 1'd0 ; */
  516. /*description: */
  517. #define APB_CTRL_PERI_BACKUP_DONE_INT_CLR (BIT(0))
  518. #define APB_CTRL_PERI_BACKUP_DONE_INT_CLR_M (BIT(0))
  519. #define APB_CTRL_PERI_BACKUP_DONE_INT_CLR_V 0x1
  520. #define APB_CTRL_PERI_BACKUP_DONE_INT_CLR_S 0
  521. #define APB_CTRL_DATE_REG (DR_REG_APB_CTRL_BASE + 0x3FC)
  522. /* APB_CTRL_DATE : R/W ;bitpos:[31:0] ;default: 32'h2007210 ; */
  523. /*description: Version control*/
  524. #define APB_CTRL_DATE 0xFFFFFFFF
  525. #define APB_CTRL_DATE_M ((APB_CTRL_DATE_V)<<(APB_CTRL_DATE_S))
  526. #define APB_CTRL_DATE_V 0xFFFFFFFF
  527. #define APB_CTRL_DATE_S 0
  528. #ifdef __cplusplus
  529. }
  530. #endif
  531. #endif /*_SOC_APB_CTRL_REG_H_ */