cache.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2016/11/02 Urey the first version
  9. */
  10. #include <rtthread.h>
  11. #include <board.h>
  12. #include <rthw.h>
  13. #include "../common/mips.h"
  14. #define CONFIG_SYS_DCACHE_SIZE 16384
  15. #define CONFIG_SYS_ICACHE_SIZE 16384
  16. #define CONFIG_SYS_CACHELINE_SIZE 32
  17. #define K0_TO_K1() \
  18. do { \
  19. unsigned long __k0_addr; \
  20. \
  21. __asm__ __volatile__( \
  22. "la %0, 1f\n\t" \
  23. "or %0, %0, %1\n\t" \
  24. "jr %0\n\t" \
  25. "nop\n\t" \
  26. "1: nop\n" \
  27. : "=&r"(__k0_addr) \
  28. : "r" (0x20000000) ); \
  29. } while(0)
  30. #define K1_TO_K0() \
  31. do { \
  32. unsigned long __k0_addr; \
  33. __asm__ __volatile__( \
  34. "nop;nop;nop;nop;nop;nop;nop\n\t" \
  35. "la %0, 1f\n\t" \
  36. "jr %0\n\t" \
  37. "nop\n\t" \
  38. "1: nop\n" \
  39. : "=&r" (__k0_addr)); \
  40. } while (0)
  41. #define INVALIDATE_BTB() \
  42. do { \
  43. unsigned long tmp; \
  44. __asm__ __volatile__( \
  45. ".set mips32\n\t" \
  46. "mfc0 %0, $16, 7\n\t" \
  47. "nop\n\t" \
  48. "ori %0, 2\n\t" \
  49. "mtc0 %0, $16, 7\n\t" \
  50. "nop\n\t" \
  51. ".set mips2\n\t" \
  52. : "=&r" (tmp)); \
  53. } while (0)
  54. #define __sync() \
  55. __asm__ __volatile__( \
  56. ".set push\n\t" \
  57. ".set noreorder\n\t" \
  58. ".set mips2\n\t" \
  59. "sync\n\t" \
  60. ".set pop" \
  61. : /* no output */ \
  62. : /* no input */ \
  63. : "memory")
  64. #if defined(JZ4775) || defined(X1000)
  65. #define SYNC_WB() \
  66. do { \
  67. __asm__ __volatile__ ( \
  68. "sync\n\t" \
  69. "lw $0, %0\n\t" \
  70. : \
  71. :"m"(*(int *)0xa0000000) \
  72. :"memory"); \
  73. } while (0)
  74. #else
  75. #error "not define sync wb"
  76. #define SYNC_WB() __asm__ __volatile__ ("sync")
  77. #endif
  78. #undef cache_op
  79. #define cache_op(op, addr) \
  80. __asm__ __volatile__( \
  81. ".set push\n" \
  82. ".set noreorder\n" \
  83. ".set mips3\n" \
  84. "cache %0, %1\n" \
  85. ".set pop\n" \
  86. : \
  87. : "i" (op), "R" (*(unsigned char *)(addr)))
  88. void rt_hw_dcache_flush_line(rt_uint32_t addr)
  89. {
  90. cache_op(HIT_WRITEBACK_INV_D, addr);
  91. SYNC_WB();
  92. }
  93. void rt_hw_dcache_flush_range(rt_uint32_t start_addr, rt_uint32_t size)
  94. {
  95. rt_uint32_t lsize = CONFIG_SYS_CACHELINE_SIZE;
  96. rt_uint32_t addr = start_addr & ~(lsize - 1);
  97. rt_uint32_t aend = (start_addr + size - 1) & ~(lsize - 1);
  98. rt_uint32_t writebuffer;
  99. for (; addr <= aend; addr += lsize)
  100. {
  101. cache_op(HIT_WRITEBACK_INV_D, addr);
  102. }
  103. SYNC_WB();
  104. }
  105. void rt_hw_dcache_flush_all(void)
  106. {
  107. rt_uint32_t addr;
  108. for (addr = CKSEG0; addr < CKSEG0 + CONFIG_SYS_DCACHE_SIZE; addr += CONFIG_SYS_CACHELINE_SIZE)
  109. {
  110. cache_op(INDEX_WRITEBACK_INV_D, addr);
  111. }
  112. SYNC_WB();
  113. }
  114. void rt_hw_dcache_invalidate_range(rt_uint32_t start_addr,rt_uint32_t size)
  115. {
  116. rt_uint32_t lsize = CONFIG_SYS_CACHELINE_SIZE;
  117. rt_uint32_t addr = start_addr & ~(lsize - 1);
  118. rt_uint32_t aend = (start_addr + size - 1) & ~(lsize - 1);
  119. for (; addr <= aend; addr += lsize)
  120. cache_op(HIT_INVALIDATE_D, addr);
  121. }
  122. void rt_hw_dcache_invalidate_all(void)
  123. {
  124. rt_uint32_t addr;
  125. for (addr = CKSEG0; addr < CKSEG0 + CONFIG_SYS_DCACHE_SIZE; addr += CONFIG_SYS_CACHELINE_SIZE)
  126. {
  127. cache_op(INDEX_STORE_TAG_D, addr);
  128. }
  129. SYNC_WB();
  130. }
  131. void rt_hw_icache_flush_line(rt_uint32_t addr)
  132. {
  133. cache_op(HIT_INVALIDATE_I, addr);
  134. }
  135. void rt_hw_icache_flush_all(void)
  136. {
  137. rt_uint32_t addr;
  138. asm volatile ("mtc0 $0, $28"); /* Clear Taglo */
  139. asm volatile ("mtc0 $0, $29"); /* Clear TagHi */
  140. for (addr = CKSEG0; addr < CKSEG0 + CONFIG_SYS_DCACHE_SIZE; addr += CONFIG_SYS_CACHELINE_SIZE)
  141. {
  142. cache_op(INDEX_STORE_TAG_I, addr);
  143. }
  144. INVALIDATE_BTB();
  145. }
  146. void rt_hw_icache_invalidate_all(void)
  147. {
  148. rt_uint32_t i;
  149. K0_TO_K1();
  150. asm volatile (".set noreorder\n"
  151. ".set mips32\n\t"
  152. "mtc0\t$0,$28\n\t"
  153. "mtc0\t$0,$29\n"
  154. ".set mips0\n"
  155. ".set reorder\n");
  156. for (i = CKSEG0; i < CKSEG0 + CONFIG_SYS_ICACHE_SIZE; i += CONFIG_SYS_CACHELINE_SIZE)
  157. cache_op(INDEX_STORE_TAG_I, i);
  158. K1_TO_K0();
  159. INVALIDATE_BTB();
  160. }
  161. void rt_hw_flush_cache_all(void)
  162. {
  163. rt_hw_dcache_flush_all();
  164. rt_hw_icache_flush_all();
  165. }