drv_gpio.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. * 2023-10-09 CDT support HC32F448
  10. * 2024-06-12 CDT support external interrupt for HC32F448/HC32F472
  11. * 2025-07-16 CDT Support HC32F334
  12. */
  13. #include <rtthread.h>
  14. #include <rthw.h>
  15. #include "drv_gpio.h"
  16. #include "board_config.h"
  17. #if defined(RT_USING_PIN)
  18. #if defined(BSP_USING_GPIO)
  19. #define GPIO_PIN_INDEX(pin) ((uint8_t)((pin) & 0x0F))
  20. #define PIN_NUM(port, pin) (((((port) & 0x0F) << 4) | ((pin) & 0x0F)))
  21. #define GPIO_PORT(pin) ((uint8_t)(((pin) >> 4) & 0x0F))
  22. #define GPIO_PIN(pin) ((uint16_t)(0x01U << GPIO_PIN_INDEX(pin)))
  23. #if defined (HC32F4A0) || defined (HC32F4A8)
  24. #define PIN_MAX_NUM ((GPIO_PORT_I * 16) + (__CLZ(__RBIT(GPIO_PIN_13))) + 1)
  25. #elif defined (HC32F460)
  26. #define PIN_MAX_NUM ((GPIO_PORT_H * 16) + (__CLZ(__RBIT(GPIO_PIN_02))) + 1)
  27. #elif defined (HC32F448)
  28. #define PIN_MAX_NUM ((GPIO_PORT_H * 16) + (__CLZ(__RBIT(GPIO_PIN_02))) + 1)
  29. #elif defined (HC32F472)
  30. #define PIN_MAX_NUM ((GPIO_PORT_F * 16) + (__CLZ(__RBIT(GPIO_PIN_08))) + 1)
  31. #elif defined (HC32F334)
  32. #define PIN_MAX_NUM ((GPIO_PORT_F * 16) + (__CLZ(__RBIT(GPIO_PIN_03))) + 1)
  33. #endif
  34. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  35. #ifndef HC32_PIN_CONFIG
  36. #define HC32_PIN_CONFIG(pin, callback, config) \
  37. { \
  38. .pinbit = pin, \
  39. .irq_callback = callback, \
  40. .irq_config = config, \
  41. }
  42. #endif /* HC32_PIN_CONFIG */
  43. static void extint0_irq_handler(void);
  44. static void extint1_irq_handler(void);
  45. static void extint2_irq_handler(void);
  46. static void extint3_irq_handler(void);
  47. static void extint4_irq_handler(void);
  48. static void extint5_irq_handler(void);
  49. static void extint6_irq_handler(void);
  50. static void extint7_irq_handler(void);
  51. static void extint8_irq_handler(void);
  52. static void extint9_irq_handler(void);
  53. static void extint10_irq_handler(void);
  54. static void extint11_irq_handler(void);
  55. static void extint12_irq_handler(void);
  56. static void extint13_irq_handler(void);
  57. static void extint14_irq_handler(void);
  58. static void extint15_irq_handler(void);
  59. static struct hc32_pin_irq_map pin_irq_map[] =
  60. {
  61. HC32_PIN_CONFIG(GPIO_PIN_00, extint0_irq_handler, EXTINT0_IRQ_CONFIG),
  62. HC32_PIN_CONFIG(GPIO_PIN_01, extint1_irq_handler, EXTINT1_IRQ_CONFIG),
  63. HC32_PIN_CONFIG(GPIO_PIN_02, extint2_irq_handler, EXTINT2_IRQ_CONFIG),
  64. HC32_PIN_CONFIG(GPIO_PIN_03, extint3_irq_handler, EXTINT3_IRQ_CONFIG),
  65. HC32_PIN_CONFIG(GPIO_PIN_04, extint4_irq_handler, EXTINT4_IRQ_CONFIG),
  66. HC32_PIN_CONFIG(GPIO_PIN_05, extint5_irq_handler, EXTINT5_IRQ_CONFIG),
  67. HC32_PIN_CONFIG(GPIO_PIN_06, extint6_irq_handler, EXTINT6_IRQ_CONFIG),
  68. HC32_PIN_CONFIG(GPIO_PIN_07, extint7_irq_handler, EXTINT7_IRQ_CONFIG),
  69. HC32_PIN_CONFIG(GPIO_PIN_08, extint8_irq_handler, EXTINT8_IRQ_CONFIG),
  70. HC32_PIN_CONFIG(GPIO_PIN_09, extint9_irq_handler, EXTINT9_IRQ_CONFIG),
  71. HC32_PIN_CONFIG(GPIO_PIN_10, extint10_irq_handler, EXTINT10_IRQ_CONFIG),
  72. HC32_PIN_CONFIG(GPIO_PIN_11, extint11_irq_handler, EXTINT11_IRQ_CONFIG),
  73. HC32_PIN_CONFIG(GPIO_PIN_12, extint12_irq_handler, EXTINT12_IRQ_CONFIG),
  74. HC32_PIN_CONFIG(GPIO_PIN_13, extint13_irq_handler, EXTINT13_IRQ_CONFIG),
  75. HC32_PIN_CONFIG(GPIO_PIN_14, extint14_irq_handler, EXTINT14_IRQ_CONFIG),
  76. HC32_PIN_CONFIG(GPIO_PIN_15, extint15_irq_handler, EXTINT15_IRQ_CONFIG),
  77. };
  78. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  79. {
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. {-1, 0, RT_NULL, RT_NULL},
  85. {-1, 0, RT_NULL, RT_NULL},
  86. {-1, 0, RT_NULL, RT_NULL},
  87. {-1, 0, RT_NULL, RT_NULL},
  88. {-1, 0, RT_NULL, RT_NULL},
  89. {-1, 0, RT_NULL, RT_NULL},
  90. {-1, 0, RT_NULL, RT_NULL},
  91. {-1, 0, RT_NULL, RT_NULL},
  92. {-1, 0, RT_NULL, RT_NULL},
  93. {-1, 0, RT_NULL, RT_NULL},
  94. {-1, 0, RT_NULL, RT_NULL},
  95. {-1, 0, RT_NULL, RT_NULL},
  96. };
  97. static void pin_irq_handler(rt_uint16_t pinbit)
  98. {
  99. rt_int32_t irqindex = -1;
  100. if (SET == EXTINT_GetExtIntStatus(pinbit))
  101. {
  102. EXTINT_ClearExtIntStatus(pinbit);
  103. irqindex = __CLZ(__RBIT(pinbit));
  104. if (pin_irq_hdr_tab[irqindex].hdr)
  105. {
  106. pin_irq_hdr_tab[irqindex].hdr(pin_irq_hdr_tab[irqindex].args);
  107. }
  108. }
  109. }
  110. static void extint0_irq_handler(void)
  111. {
  112. rt_interrupt_enter();
  113. pin_irq_handler(pin_irq_map[0].pinbit);
  114. rt_interrupt_leave();
  115. }
  116. static void extint1_irq_handler(void)
  117. {
  118. rt_interrupt_enter();
  119. pin_irq_handler(pin_irq_map[1].pinbit);
  120. rt_interrupt_leave();
  121. }
  122. static void extint2_irq_handler(void)
  123. {
  124. rt_interrupt_enter();
  125. pin_irq_handler(pin_irq_map[2].pinbit);
  126. rt_interrupt_leave();
  127. }
  128. static void extint3_irq_handler(void)
  129. {
  130. rt_interrupt_enter();
  131. pin_irq_handler(pin_irq_map[3].pinbit);
  132. rt_interrupt_leave();
  133. }
  134. static void extint4_irq_handler(void)
  135. {
  136. rt_interrupt_enter();
  137. pin_irq_handler(pin_irq_map[4].pinbit);
  138. rt_interrupt_leave();
  139. }
  140. static void extint5_irq_handler(void)
  141. {
  142. rt_interrupt_enter();
  143. pin_irq_handler(pin_irq_map[5].pinbit);
  144. rt_interrupt_leave();
  145. }
  146. static void extint6_irq_handler(void)
  147. {
  148. rt_interrupt_enter();
  149. pin_irq_handler(pin_irq_map[6].pinbit);
  150. rt_interrupt_leave();
  151. }
  152. static void extint7_irq_handler(void)
  153. {
  154. rt_interrupt_enter();
  155. pin_irq_handler(pin_irq_map[7].pinbit);
  156. rt_interrupt_leave();
  157. }
  158. static void extint8_irq_handler(void)
  159. {
  160. rt_interrupt_enter();
  161. pin_irq_handler(pin_irq_map[8].pinbit);
  162. rt_interrupt_leave();
  163. }
  164. static void extint9_irq_handler(void)
  165. {
  166. rt_interrupt_enter();
  167. pin_irq_handler(pin_irq_map[9].pinbit);
  168. rt_interrupt_leave();
  169. }
  170. static void extint10_irq_handler(void)
  171. {
  172. rt_interrupt_enter();
  173. pin_irq_handler(pin_irq_map[10].pinbit);
  174. rt_interrupt_leave();
  175. }
  176. static void extint11_irq_handler(void)
  177. {
  178. rt_interrupt_enter();
  179. pin_irq_handler(pin_irq_map[11].pinbit);
  180. rt_interrupt_leave();
  181. }
  182. static void extint12_irq_handler(void)
  183. {
  184. rt_interrupt_enter();
  185. pin_irq_handler(pin_irq_map[12].pinbit);
  186. rt_interrupt_leave();
  187. }
  188. static void extint13_irq_handler(void)
  189. {
  190. rt_interrupt_enter();
  191. pin_irq_handler(pin_irq_map[13].pinbit);
  192. rt_interrupt_leave();
  193. }
  194. static void extint14_irq_handler(void)
  195. {
  196. rt_interrupt_enter();
  197. pin_irq_handler(pin_irq_map[14].pinbit);
  198. rt_interrupt_leave();
  199. }
  200. static void extint15_irq_handler(void)
  201. {
  202. rt_interrupt_enter();
  203. pin_irq_handler(pin_irq_map[15].pinbit);
  204. rt_interrupt_leave();
  205. }
  206. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  207. void EXTINT00_SWINT16_Handler(void)
  208. {
  209. extint0_irq_handler();
  210. }
  211. void EXTINT01_SWINT17_Handler(void)
  212. {
  213. extint1_irq_handler();
  214. }
  215. void EXTINT02_SWINT18_Handler(void)
  216. {
  217. extint2_irq_handler();
  218. }
  219. void EXTINT03_SWINT19_Handler(void)
  220. {
  221. extint3_irq_handler();
  222. }
  223. void EXTINT04_SWINT20_Handler(void)
  224. {
  225. extint4_irq_handler();
  226. }
  227. void EXTINT05_SWINT21_Handler(void)
  228. {
  229. extint5_irq_handler();
  230. }
  231. void EXTINT06_SWINT22_Handler(void)
  232. {
  233. extint6_irq_handler();
  234. }
  235. void EXTINT07_SWINT23_Handler(void)
  236. {
  237. extint7_irq_handler();
  238. }
  239. void EXTINT08_SWINT24_Handler(void)
  240. {
  241. extint8_irq_handler();
  242. }
  243. void EXTINT09_SWINT25_Handler(void)
  244. {
  245. extint9_irq_handler();
  246. }
  247. void EXTINT10_SWINT26_Handler(void)
  248. {
  249. extint10_irq_handler();
  250. }
  251. void EXTINT11_SWINT27_Handler(void)
  252. {
  253. extint11_irq_handler();
  254. }
  255. void EXTINT12_SWINT28_Handler(void)
  256. {
  257. extint12_irq_handler();
  258. }
  259. void EXTINT13_SWINT29_Handler(void)
  260. {
  261. extint13_irq_handler();
  262. }
  263. void EXTINT14_SWINT30_Handler(void)
  264. {
  265. extint14_irq_handler();
  266. }
  267. void EXTINT15_SWINT31_Handler(void)
  268. {
  269. extint15_irq_handler();
  270. }
  271. #endif
  272. static void hc32_pin_mode(struct rt_device *device, rt_base_t pin, rt_uint8_t mode)
  273. {
  274. stc_gpio_init_t stcGpioInit;
  275. if (pin >= PIN_MAX_NUM)
  276. {
  277. return;
  278. }
  279. GPIO_StructInit(&stcGpioInit);
  280. switch (mode)
  281. {
  282. case PIN_MODE_OUTPUT:
  283. stcGpioInit.u16PinDir = PIN_DIR_OUT;
  284. stcGpioInit.u16PinOutputType = PIN_OUT_TYPE_CMOS;
  285. break;
  286. case PIN_MODE_INPUT:
  287. stcGpioInit.u16PinDir = PIN_DIR_IN;
  288. break;
  289. case PIN_MODE_INPUT_PULLUP:
  290. stcGpioInit.u16PinDir = PIN_DIR_IN;
  291. stcGpioInit.u16PullUp = PIN_PU_ON;
  292. break;
  293. case PIN_MODE_INPUT_PULLDOWN:
  294. stcGpioInit.u16PinDir = PIN_DIR_IN;
  295. stcGpioInit.u16PullUp = PIN_PU_OFF;
  296. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  297. stcGpioInit.u16PullDown = PIN_PD_ON;
  298. #endif
  299. break;
  300. case PIN_MODE_OUTPUT_OD:
  301. stcGpioInit.u16PinDir = PIN_DIR_OUT;
  302. stcGpioInit.u16PinOutputType = PIN_OUT_TYPE_NMOS;
  303. break;
  304. default:
  305. break;
  306. }
  307. GPIO_Init(GPIO_PORT(pin), GPIO_PIN(pin), &stcGpioInit);
  308. }
  309. static void hc32_pin_write(struct rt_device *device, rt_base_t pin, rt_uint8_t value)
  310. {
  311. uint8_t gpio_port;
  312. uint16_t gpio_pin;
  313. if (pin < PIN_MAX_NUM)
  314. {
  315. gpio_port = GPIO_PORT(pin);
  316. gpio_pin = GPIO_PIN(pin);
  317. if (PIN_LOW == value)
  318. {
  319. GPIO_ResetPins(gpio_port, gpio_pin);
  320. }
  321. else
  322. {
  323. GPIO_SetPins(gpio_port, gpio_pin);
  324. }
  325. }
  326. }
  327. static rt_ssize_t hc32_pin_read(struct rt_device *device, rt_base_t pin)
  328. {
  329. uint8_t gpio_port;
  330. uint16_t gpio_pin;
  331. int value = PIN_LOW;
  332. if (pin < PIN_MAX_NUM)
  333. {
  334. gpio_port = GPIO_PORT(pin);
  335. gpio_pin = GPIO_PIN(pin);
  336. if (PIN_RESET == GPIO_ReadInputPins(gpio_port, gpio_pin))
  337. {
  338. value = PIN_LOW;
  339. }
  340. else
  341. {
  342. value = PIN_HIGH;
  343. }
  344. }
  345. else
  346. {
  347. return -RT_EINVAL;
  348. }
  349. return value;
  350. }
  351. static rt_err_t hc32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  352. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  353. {
  354. rt_base_t level;
  355. rt_int32_t irqindex = -1;
  356. if (pin >= PIN_MAX_NUM)
  357. {
  358. return -RT_ENOSYS;
  359. }
  360. irqindex = GPIO_PIN_INDEX(pin);
  361. if (irqindex >= ITEM_NUM(pin_irq_map))
  362. {
  363. return -RT_ENOSYS;
  364. }
  365. level = rt_hw_interrupt_disable();
  366. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  367. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  368. pin_irq_hdr_tab[irqindex].mode == mode &&
  369. pin_irq_hdr_tab[irqindex].args == args)
  370. {
  371. rt_hw_interrupt_enable(level);
  372. return RT_EOK;
  373. }
  374. if (pin_irq_hdr_tab[irqindex].pin != -1)
  375. {
  376. rt_hw_interrupt_enable(level);
  377. return -RT_EBUSY;
  378. }
  379. pin_irq_hdr_tab[irqindex].pin = pin;
  380. pin_irq_hdr_tab[irqindex].hdr = hdr;
  381. pin_irq_hdr_tab[irqindex].mode = mode;
  382. pin_irq_hdr_tab[irqindex].args = args;
  383. rt_hw_interrupt_enable(level);
  384. return RT_EOK;
  385. }
  386. static rt_err_t hc32_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  387. {
  388. rt_base_t level;
  389. rt_int32_t irqindex = -1;
  390. if (pin >= PIN_MAX_NUM)
  391. {
  392. return -RT_ENOSYS;
  393. }
  394. irqindex = GPIO_PIN_INDEX(pin);
  395. if (irqindex >= ITEM_NUM(pin_irq_map))
  396. {
  397. return -RT_ENOSYS;
  398. }
  399. level = rt_hw_interrupt_disable();
  400. if (pin_irq_hdr_tab[irqindex].pin == -1)
  401. {
  402. rt_hw_interrupt_enable(level);
  403. return RT_EOK;
  404. }
  405. pin_irq_hdr_tab[irqindex].pin = -1;
  406. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  407. pin_irq_hdr_tab[irqindex].mode = 0;
  408. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  409. rt_hw_interrupt_enable(level);
  410. return RT_EOK;
  411. }
  412. static void gpio_irq_config(uint8_t u8Port, uint16_t u16Pin, uint16_t u16ExInt)
  413. {
  414. __IO uint16_t *PCRx;
  415. uint16_t pin_num;
  416. pin_num = __CLZ(__RBIT(u16Pin));
  417. PCRx = (__IO uint16_t *)((uint32_t)(&CM_GPIO->PCRA0) + ((uint32_t)u8Port * 0x40UL) + (pin_num * 4UL));
  418. MODIFY_REG16(*PCRx, GPIO_PCR_INTE, u16ExInt);
  419. }
  420. static rt_err_t hc32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  421. {
  422. struct hc32_pin_irq_map *irq_map;
  423. rt_base_t level;
  424. rt_int32_t irqindex = -1;
  425. stc_extint_init_t stcExtIntInit;
  426. uint8_t gpio_port;
  427. uint16_t gpio_pin;
  428. if ((pin >= PIN_MAX_NUM) || ((PIN_IRQ_ENABLE != enabled) && (PIN_IRQ_DISABLE != enabled)))
  429. {
  430. return -RT_ENOSYS;
  431. }
  432. irqindex = GPIO_PIN_INDEX(pin);
  433. if (irqindex >= ITEM_NUM(pin_irq_map))
  434. {
  435. return -RT_ENOSYS;
  436. }
  437. irq_map = &pin_irq_map[irqindex];
  438. gpio_port = GPIO_PORT(pin);
  439. gpio_pin = GPIO_PIN(pin);
  440. if (enabled == PIN_IRQ_ENABLE)
  441. {
  442. level = rt_hw_interrupt_disable();
  443. if (pin_irq_hdr_tab[irqindex].pin == -1)
  444. {
  445. rt_hw_interrupt_enable(level);
  446. return -RT_ENOSYS;
  447. }
  448. /* Exint config */
  449. EXTINT_StructInit(&stcExtIntInit);
  450. switch (pin_irq_hdr_tab[irqindex].mode)
  451. {
  452. case PIN_IRQ_MODE_RISING:
  453. stcExtIntInit.u32Edge = EXTINT_TRIG_RISING;
  454. break;
  455. case PIN_IRQ_MODE_FALLING:
  456. stcExtIntInit.u32Edge = EXTINT_TRIG_FALLING;
  457. break;
  458. case PIN_IRQ_MODE_RISING_FALLING:
  459. stcExtIntInit.u32Edge = EXTINT_TRIG_BOTH;
  460. break;
  461. case PIN_IRQ_MODE_LOW_LEVEL:
  462. stcExtIntInit.u32Edge = EXTINT_TRIG_LOW;
  463. break;
  464. }
  465. EXTINT_Init(gpio_pin, &stcExtIntInit);
  466. NVIC_EnableIRQ(irq_map->irq_config.irq_num);
  467. gpio_irq_config(gpio_port, gpio_pin, PIN_EXTINT_ON);
  468. }
  469. else
  470. {
  471. level = rt_hw_interrupt_disable();
  472. gpio_irq_config(gpio_port, gpio_pin, PIN_EXTINT_OFF);
  473. NVIC_DisableIRQ(irq_map->irq_config.irq_num);
  474. }
  475. rt_hw_interrupt_enable(level);
  476. return RT_EOK;
  477. }
  478. static rt_base_t hc32_pin_get(const char *name)
  479. {
  480. rt_base_t pin = 0;
  481. int hw_port_num, hw_pin_num = 0;
  482. int i, name_len;
  483. name_len = rt_strlen(name);
  484. if ((name_len < 4) || (name_len >= 6))
  485. {
  486. return -RT_EINVAL;
  487. }
  488. if ((name[0] != 'P') || (name[2] != '.'))
  489. {
  490. return -RT_EINVAL;
  491. }
  492. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  493. {
  494. hw_port_num = (int)(name[1] - 'A');
  495. }
  496. else
  497. {
  498. return -RT_EINVAL;
  499. }
  500. for (i = 3; i < name_len; i++)
  501. {
  502. hw_pin_num *= 10;
  503. hw_pin_num += name[i] - '0';
  504. }
  505. if (hw_pin_num > 0xF)
  506. {
  507. return -RT_EINVAL;
  508. }
  509. pin = PIN_NUM(hw_port_num, hw_pin_num);
  510. return pin;
  511. }
  512. static const struct rt_pin_ops hc32_pin_ops =
  513. {
  514. hc32_pin_mode,
  515. hc32_pin_write,
  516. hc32_pin_read,
  517. hc32_pin_attach_irq,
  518. hc32_pin_detach_irq,
  519. hc32_pin_irq_enable,
  520. hc32_pin_get,
  521. };
  522. int rt_hw_pin_init(void)
  523. {
  524. uint8_t u32MaxExtInt;
  525. /* register extint */
  526. u32MaxExtInt = ITEM_NUM(pin_irq_map);
  527. for (uint8_t i = 0; i < u32MaxExtInt; i++)
  528. {
  529. hc32_install_irq_handler(&pin_irq_map[i].irq_config, pin_irq_map[i].irq_callback, RT_FALSE);
  530. }
  531. return rt_device_pin_register("pin", &hc32_pin_ops, RT_NULL);
  532. }
  533. #endif
  534. #endif /* RT_USING_PIN */