drv_gpio.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2023-01-31 shelton add support f421/f425
  10. * 2023-04-08 shelton add support f423
  11. * 2023-10-18 shelton add support f402/f405
  12. * 2024-04-12 shelton add support a403a and a423
  13. */
  14. #include "drv_common.h"
  15. #include "drv_gpio.h"
  16. #ifdef RT_USING_PIN
  17. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  20. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  21. defined (SOC_SERIES_AT32F421) || defined (SOC_SERIES_AT32F425) || \
  22. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  23. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423)
  24. #define PIN_ATPORTSOURCE(pin) (scfg_port_source_type)((uint8_t)(((pin) & 0xF0u) >> 4))
  25. #define PIN_ATPINSOURCE(pin) (scfg_pins_source_type)((uint8_t)((pin) & 0xFu))
  26. #else
  27. #define PIN_ATPORTSOURCE(pin) (gpio_port_source_type)((uint8_t)(((pin) & 0xF0u) >> 4))
  28. #define PIN_ATPINSOURCE(pin) (gpio_pins_source_type)((uint8_t)((pin) & 0xFu))
  29. #endif
  30. #define PIN_ATPORT(pin) ((gpio_type *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  31. #define PIN_ATPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  32. #if defined(GPIOZ)
  33. #define __AT32_PORT_MAX 12u
  34. #elif defined(GPIOK)
  35. #define __AT32_PORT_MAX 11u
  36. #elif defined(GPIOJ)
  37. #define __AT32_PORT_MAX 10u
  38. #elif defined(GPIOI)
  39. #define __AT32_PORT_MAX 9u
  40. #elif defined(GPIOH)
  41. #define __AT32_PORT_MAX 8u
  42. #elif defined(GPIOG)
  43. #define __AT32_PORT_MAX 7u
  44. #elif defined(GPIOF)
  45. #define __AT32_PORT_MAX 6u
  46. #elif defined(GPIOE)
  47. #define __AT32_PORT_MAX 5u
  48. #elif defined(GPIOD)
  49. #define __AT32_PORT_MAX 4u
  50. #elif defined(GPIOC)
  51. #define __AT32_PORT_MAX 3u
  52. #elif defined(GPIOB)
  53. #define __AT32_PORT_MAX 2u
  54. #elif defined(GPIOA)
  55. #define __AT32_PORT_MAX 1u
  56. #else
  57. #define __AT32_PORT_MAX 0u
  58. #error Unsupported AT32 GPIO peripheral.
  59. #endif
  60. #define PIN_ATPORT_MAX __AT32_PORT_MAX
  61. #if defined (SOC_SERIES_AT32F421) || defined (SOC_SERIES_AT32F425)
  62. static const struct pin_irq_map pin_irq_map[] =
  63. {
  64. {GPIO_PINS_0, EXINT_LINE_0, EXINT1_0_IRQn},
  65. {GPIO_PINS_1, EXINT_LINE_1, EXINT1_0_IRQn},
  66. {GPIO_PINS_2, EXINT_LINE_2, EXINT3_2_IRQn},
  67. {GPIO_PINS_3, EXINT_LINE_3, EXINT3_2_IRQn},
  68. {GPIO_PINS_4, EXINT_LINE_4, EXINT15_4_IRQn},
  69. {GPIO_PINS_5, EXINT_LINE_5, EXINT15_4_IRQn},
  70. {GPIO_PINS_6, EXINT_LINE_6, EXINT15_4_IRQn},
  71. {GPIO_PINS_7, EXINT_LINE_7, EXINT15_4_IRQn},
  72. {GPIO_PINS_8, EXINT_LINE_8, EXINT15_4_IRQn},
  73. {GPIO_PINS_9, EXINT_LINE_9, EXINT15_4_IRQn},
  74. {GPIO_PINS_10, EXINT_LINE_10, EXINT15_4_IRQn},
  75. {GPIO_PINS_11, EXINT_LINE_11, EXINT15_4_IRQn},
  76. {GPIO_PINS_12, EXINT_LINE_12, EXINT15_4_IRQn},
  77. {GPIO_PINS_13, EXINT_LINE_13, EXINT15_4_IRQn},
  78. {GPIO_PINS_14, EXINT_LINE_14, EXINT15_4_IRQn},
  79. {GPIO_PINS_15, EXINT_LINE_15, EXINT15_4_IRQn},
  80. };
  81. #else
  82. static const struct pin_irq_map pin_irq_map[] =
  83. {
  84. {GPIO_PINS_0, EXINT_LINE_0, EXINT0_IRQn},
  85. {GPIO_PINS_1, EXINT_LINE_1, EXINT1_IRQn},
  86. {GPIO_PINS_2, EXINT_LINE_2, EXINT2_IRQn},
  87. {GPIO_PINS_3, EXINT_LINE_3, EXINT3_IRQn},
  88. {GPIO_PINS_4, EXINT_LINE_4, EXINT4_IRQn},
  89. {GPIO_PINS_5, EXINT_LINE_5, EXINT9_5_IRQn},
  90. {GPIO_PINS_6, EXINT_LINE_6, EXINT9_5_IRQn},
  91. {GPIO_PINS_7, EXINT_LINE_7, EXINT9_5_IRQn},
  92. {GPIO_PINS_8, EXINT_LINE_8, EXINT9_5_IRQn},
  93. {GPIO_PINS_9, EXINT_LINE_9, EXINT9_5_IRQn},
  94. {GPIO_PINS_10, EXINT_LINE_10, EXINT15_10_IRQn},
  95. {GPIO_PINS_11, EXINT_LINE_11, EXINT15_10_IRQn},
  96. {GPIO_PINS_12, EXINT_LINE_12, EXINT15_10_IRQn},
  97. {GPIO_PINS_13, EXINT_LINE_13, EXINT15_10_IRQn},
  98. {GPIO_PINS_14, EXINT_LINE_14, EXINT15_10_IRQn},
  99. {GPIO_PINS_15, EXINT_LINE_15, EXINT15_10_IRQn},
  100. };
  101. #endif
  102. static struct rt_pin_irq_hdr pin_irq_handler_tab[] =
  103. {
  104. {-1, 0, RT_NULL, RT_NULL},
  105. {-1, 0, RT_NULL, RT_NULL},
  106. {-1, 0, RT_NULL, RT_NULL},
  107. {-1, 0, RT_NULL, RT_NULL},
  108. {-1, 0, RT_NULL, RT_NULL},
  109. {-1, 0, RT_NULL, RT_NULL},
  110. {-1, 0, RT_NULL, RT_NULL},
  111. {-1, 0, RT_NULL, RT_NULL},
  112. {-1, 0, RT_NULL, RT_NULL},
  113. {-1, 0, RT_NULL, RT_NULL},
  114. {-1, 0, RT_NULL, RT_NULL},
  115. {-1, 0, RT_NULL, RT_NULL},
  116. {-1, 0, RT_NULL, RT_NULL},
  117. {-1, 0, RT_NULL, RT_NULL},
  118. {-1, 0, RT_NULL, RT_NULL},
  119. {-1, 0, RT_NULL, RT_NULL},
  120. };
  121. static uint32_t pin_irq_enable_mask = 0;
  122. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  123. static rt_base_t at32_pin_get(const char *name)
  124. {
  125. rt_base_t pin = 0;
  126. int hw_port_num, hw_pin_num = 0;
  127. int i, name_len;
  128. name_len = rt_strlen(name);
  129. if ((name_len < 4) || (name_len >= 6))
  130. {
  131. return -RT_EINVAL;
  132. }
  133. if ((name[0] != 'P') || (name[2] != '.'))
  134. {
  135. return -RT_EINVAL;
  136. }
  137. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  138. {
  139. hw_port_num = (int)(name[1] - 'A');
  140. }
  141. else
  142. {
  143. return -RT_EINVAL;
  144. }
  145. for (i = 3; i < name_len; i++)
  146. {
  147. hw_pin_num *= 10;
  148. hw_pin_num += name[i] - '0';
  149. }
  150. pin = PIN_NUM(hw_port_num, hw_pin_num);
  151. return pin;
  152. }
  153. static void at32_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  154. {
  155. gpio_type *gpio_port;
  156. uint16_t gpio_pin;
  157. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  158. {
  159. gpio_port = PIN_ATPORT(pin);
  160. gpio_pin = PIN_ATPIN(pin);
  161. }
  162. else
  163. {
  164. return;
  165. }
  166. gpio_bits_write(gpio_port, gpio_pin, (confirm_state)value);
  167. }
  168. static rt_ssize_t at32_pin_read(rt_device_t dev, rt_base_t pin)
  169. {
  170. gpio_type *gpio_port;
  171. uint16_t gpio_pin;
  172. int value;
  173. value = PIN_LOW;
  174. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  175. {
  176. gpio_port = PIN_ATPORT(pin);
  177. gpio_pin = PIN_ATPIN(pin);
  178. value = gpio_input_data_bit_read(gpio_port, gpio_pin);
  179. }
  180. else
  181. {
  182. return -RT_EINVAL;
  183. }
  184. return value;
  185. }
  186. static void at32_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  187. {
  188. gpio_init_type gpio_init_struct;
  189. gpio_type *gpio_port;
  190. uint16_t gpio_pin;
  191. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  192. {
  193. gpio_port = PIN_ATPORT(pin);
  194. gpio_pin = PIN_ATPIN(pin);
  195. }
  196. else
  197. {
  198. return;
  199. }
  200. /* configure gpio_init_struct */
  201. gpio_default_para_init(&gpio_init_struct);
  202. gpio_init_struct.gpio_pins = gpio_pin;
  203. gpio_init_struct.gpio_mode = GPIO_MODE_OUTPUT;
  204. gpio_init_struct.gpio_out_type = GPIO_OUTPUT_PUSH_PULL;
  205. gpio_init_struct.gpio_pull = GPIO_PULL_NONE;
  206. gpio_init_struct.gpio_drive_strength = GPIO_DRIVE_STRENGTH_STRONGER;
  207. if (mode == PIN_MODE_OUTPUT)
  208. {
  209. /* output setting */
  210. gpio_init_struct.gpio_mode = GPIO_MODE_OUTPUT;
  211. gpio_init_struct.gpio_out_type = GPIO_OUTPUT_PUSH_PULL;
  212. gpio_init_struct.gpio_pull = GPIO_PULL_NONE;
  213. }
  214. else if (mode == PIN_MODE_INPUT)
  215. {
  216. /* input setting: not pull. */
  217. gpio_init_struct.gpio_mode = GPIO_MODE_INPUT;
  218. gpio_init_struct.gpio_pull = GPIO_PULL_NONE;
  219. }
  220. else if (mode == PIN_MODE_INPUT_PULLUP)
  221. {
  222. /* input setting: pull up. */
  223. gpio_init_struct.gpio_mode = GPIO_MODE_INPUT;
  224. gpio_init_struct.gpio_pull = GPIO_PULL_UP;
  225. }
  226. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  227. {
  228. /* input setting: pull down. */
  229. gpio_init_struct.gpio_mode = GPIO_MODE_INPUT;
  230. gpio_init_struct.gpio_pull = GPIO_PULL_DOWN;
  231. }
  232. else if (mode == PIN_MODE_OUTPUT_OD)
  233. {
  234. /* output setting: od. */
  235. gpio_init_struct.gpio_mode = GPIO_MODE_OUTPUT;
  236. gpio_init_struct.gpio_out_type = GPIO_OUTPUT_OPEN_DRAIN;
  237. }
  238. gpio_init(gpio_port, &gpio_init_struct);
  239. }
  240. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  241. {
  242. rt_int32_t i;
  243. for (i = 0; i < 32; i++)
  244. {
  245. if (((rt_uint32_t)0x01 << i) == bit)
  246. {
  247. return i;
  248. }
  249. }
  250. return -1;
  251. }
  252. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  253. {
  254. rt_int32_t mapindex = bit2bitno(pinbit);
  255. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  256. {
  257. return RT_NULL;
  258. }
  259. return &pin_irq_map[mapindex];
  260. };
  261. static rt_err_t at32_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  262. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  263. {
  264. uint16_t gpio_pin;
  265. rt_base_t level;
  266. rt_int32_t irqindex = -1;
  267. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  268. {
  269. gpio_pin = PIN_ATPIN(pin);
  270. }
  271. else
  272. {
  273. return -RT_EINVAL;
  274. }
  275. irqindex = bit2bitno(gpio_pin);
  276. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  277. {
  278. return -RT_EINVAL;
  279. }
  280. level = rt_hw_interrupt_disable();
  281. if (pin_irq_handler_tab[irqindex].pin == pin &&
  282. pin_irq_handler_tab[irqindex].hdr == hdr &&
  283. pin_irq_handler_tab[irqindex].mode == mode &&
  284. pin_irq_handler_tab[irqindex].args == args)
  285. {
  286. rt_hw_interrupt_enable(level);
  287. return RT_EOK;
  288. }
  289. if (pin_irq_handler_tab[irqindex].pin != -1)
  290. {
  291. rt_hw_interrupt_enable(level);
  292. return -RT_EBUSY;
  293. }
  294. pin_irq_handler_tab[irqindex].pin = pin;
  295. pin_irq_handler_tab[irqindex].hdr = hdr;
  296. pin_irq_handler_tab[irqindex].mode = mode;
  297. pin_irq_handler_tab[irqindex].args = args;
  298. rt_hw_interrupt_enable(level);
  299. return RT_EOK;
  300. }
  301. static rt_err_t at32_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  302. {
  303. uint16_t gpio_pin;
  304. rt_base_t level;
  305. rt_int32_t irqindex = -1;
  306. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  307. {
  308. gpio_pin = PIN_ATPIN(pin);
  309. }
  310. else
  311. {
  312. return -RT_EINVAL;
  313. }
  314. irqindex = bit2bitno(gpio_pin);
  315. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  316. {
  317. return -RT_EINVAL;
  318. }
  319. level = rt_hw_interrupt_disable();
  320. if (pin_irq_handler_tab[irqindex].pin == -1)
  321. {
  322. rt_hw_interrupt_enable(level);
  323. return RT_EOK;
  324. }
  325. pin_irq_handler_tab[irqindex].pin = -1;
  326. pin_irq_handler_tab[irqindex].hdr = RT_NULL;
  327. pin_irq_handler_tab[irqindex].mode = 0;
  328. pin_irq_handler_tab[irqindex].args = RT_NULL;
  329. rt_hw_interrupt_enable(level);
  330. return RT_EOK;
  331. }
  332. static rt_err_t at32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  333. rt_uint8_t enabled)
  334. {
  335. gpio_init_type gpio_init_struct;
  336. exint_init_type exint_init_struct;
  337. gpio_type *gpio_port;
  338. IRQn_Type irqn;
  339. uint16_t gpio_pin;
  340. const struct pin_irq_map *irqmap;
  341. rt_base_t level;
  342. rt_int32_t irqindex = -1;
  343. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  344. {
  345. gpio_port = PIN_ATPORT(pin);
  346. gpio_pin = PIN_ATPIN(pin);
  347. }
  348. else
  349. {
  350. return -RT_EINVAL;
  351. }
  352. if (enabled == PIN_IRQ_ENABLE)
  353. {
  354. irqindex = bit2bitno(gpio_pin);
  355. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  356. {
  357. return -RT_EINVAL;
  358. }
  359. level = rt_hw_interrupt_disable();
  360. if (pin_irq_handler_tab[irqindex].pin == -1)
  361. {
  362. rt_hw_interrupt_enable(level);
  363. return -RT_EINVAL;
  364. }
  365. irqmap = &pin_irq_map[irqindex];
  366. /* configure gpio_init_struct */
  367. gpio_default_para_init(&gpio_init_struct);
  368. exint_default_para_init(&exint_init_struct);
  369. gpio_init_struct.gpio_pins = irqmap->pinbit;
  370. gpio_init_struct.gpio_drive_strength = GPIO_DRIVE_STRENGTH_STRONGER;
  371. exint_init_struct.line_select = irqmap->pinbit;
  372. exint_init_struct.line_mode = EXINT_LINE_INTERRUPUT;
  373. exint_init_struct.line_enable = TRUE;
  374. switch (pin_irq_handler_tab[irqindex].mode)
  375. {
  376. case PIN_IRQ_MODE_RISING:
  377. exint_init_struct.line_polarity = EXINT_TRIGGER_RISING_EDGE;
  378. break;
  379. case PIN_IRQ_MODE_FALLING:
  380. exint_init_struct.line_polarity = EXINT_TRIGGER_FALLING_EDGE;
  381. break;
  382. case PIN_IRQ_MODE_RISING_FALLING:
  383. exint_init_struct.line_polarity = EXINT_TRIGGER_BOTH_EDGE;
  384. break;
  385. }
  386. gpio_init(gpio_port, &gpio_init_struct);
  387. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  388. defined (SOC_SERIES_AT32F421) || defined (SOC_SERIES_AT32F425) || \
  389. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  390. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423)
  391. scfg_exint_line_config(PIN_ATPORTSOURCE(pin), PIN_ATPINSOURCE(pin));
  392. #else
  393. gpio_exint_line_config(PIN_ATPORTSOURCE(pin), PIN_ATPINSOURCE(pin));
  394. #endif
  395. exint_init(&exint_init_struct);
  396. nvic_irq_enable(irqmap->irqno, 5, 0);
  397. pin_irq_enable_mask |= irqmap->pinbit;
  398. rt_hw_interrupt_enable(level);
  399. }
  400. else if (enabled == PIN_IRQ_DISABLE)
  401. {
  402. irqmap = get_pin_irq_map(gpio_pin);
  403. if (irqmap == RT_NULL)
  404. {
  405. return -RT_EINVAL;
  406. }
  407. level = rt_hw_interrupt_disable();
  408. pin_irq_enable_mask &= ~irqmap->pinbit;
  409. if ((irqmap->pinbit >= GPIO_PINS_5) && (irqmap->pinbit <= GPIO_PINS_9))
  410. {
  411. if (!(pin_irq_enable_mask & (GPIO_PINS_5 | GPIO_PINS_6 | GPIO_PINS_7 | GPIO_PINS_8 | GPIO_PINS_9)))
  412. {
  413. irqn = irqmap->irqno;
  414. }
  415. }
  416. else if ((irqmap->pinbit >= GPIO_PINS_10) && (irqmap->pinbit <= GPIO_PINS_15))
  417. {
  418. if (!(pin_irq_enable_mask & (GPIO_PINS_10 | GPIO_PINS_11 | GPIO_PINS_12 | GPIO_PINS_13 | GPIO_PINS_14 | GPIO_PINS_15)))
  419. {
  420. irqn = irqmap->irqno;
  421. }
  422. }
  423. else
  424. {
  425. irqn = irqmap->irqno;
  426. }
  427. nvic_irq_disable(irqn);
  428. rt_hw_interrupt_enable(level);
  429. }
  430. else
  431. {
  432. return -RT_EINVAL;
  433. }
  434. return RT_EOK;
  435. }
  436. const static struct rt_pin_ops _at32_pin_ops =
  437. {
  438. at32_pin_mode,
  439. at32_pin_write,
  440. at32_pin_read,
  441. at32_pin_attach_irq,
  442. at32_pin_dettach_irq,
  443. at32_pin_irq_enable,
  444. at32_pin_get,
  445. };
  446. rt_inline void pin_irq_handler(int irqno)
  447. {
  448. exint_flag_clear(pin_irq_map[irqno].lineno);
  449. if (pin_irq_handler_tab[irqno].hdr)
  450. {
  451. pin_irq_handler_tab[irqno].hdr(pin_irq_handler_tab[irqno].args);
  452. }
  453. }
  454. void gpio_exint_handler(uint16_t GPIO_Pin)
  455. {
  456. pin_irq_handler(bit2bitno(GPIO_Pin));
  457. }
  458. #if defined (SOC_SERIES_AT32F421) || defined (SOC_SERIES_AT32F425)
  459. void EXINT1_0_IRQHandler(void)
  460. {
  461. rt_interrupt_enter();
  462. if (RESET != exint_flag_get(EXINT_LINE_0))
  463. {
  464. gpio_exint_handler(GPIO_PINS_0);
  465. }
  466. if (RESET != exint_flag_get(EXINT_LINE_1))
  467. {
  468. gpio_exint_handler(GPIO_PINS_1);
  469. }
  470. rt_interrupt_leave();
  471. }
  472. void EXINT3_2_IRQHandler(void)
  473. {
  474. rt_interrupt_enter();
  475. if (RESET != exint_flag_get(EXINT_LINE_2))
  476. {
  477. gpio_exint_handler(GPIO_PINS_2);
  478. }
  479. if (RESET != exint_flag_get(EXINT_LINE_3))
  480. {
  481. gpio_exint_handler(GPIO_PINS_3);
  482. }
  483. rt_interrupt_leave();
  484. }
  485. void EXINT15_4_IRQHandler(void)
  486. {
  487. rt_interrupt_enter();
  488. if (RESET != exint_flag_get(EXINT_LINE_4))
  489. {
  490. gpio_exint_handler(GPIO_PINS_4);
  491. }
  492. if (RESET != exint_flag_get(EXINT_LINE_5))
  493. {
  494. gpio_exint_handler(GPIO_PINS_5);
  495. }
  496. if (RESET != exint_flag_get(EXINT_LINE_6))
  497. {
  498. gpio_exint_handler(GPIO_PINS_6);
  499. }
  500. if (RESET != exint_flag_get(EXINT_LINE_7))
  501. {
  502. gpio_exint_handler(GPIO_PINS_7);
  503. }
  504. if (RESET != exint_flag_get(EXINT_LINE_8))
  505. {
  506. gpio_exint_handler(GPIO_PINS_8);
  507. }
  508. if (RESET != exint_flag_get(EXINT_LINE_9))
  509. {
  510. gpio_exint_handler(GPIO_PINS_9);
  511. }
  512. if (RESET != exint_flag_get(EXINT_LINE_10))
  513. {
  514. gpio_exint_handler(GPIO_PINS_10);
  515. }
  516. if (RESET != exint_flag_get(EXINT_LINE_11))
  517. {
  518. gpio_exint_handler(GPIO_PINS_11);
  519. }
  520. if (RESET != exint_flag_get(EXINT_LINE_12))
  521. {
  522. gpio_exint_handler(GPIO_PINS_12);
  523. }
  524. if (RESET != exint_flag_get(EXINT_LINE_13))
  525. {
  526. gpio_exint_handler(GPIO_PINS_13);
  527. }
  528. if (RESET != exint_flag_get(EXINT_LINE_14))
  529. {
  530. gpio_exint_handler(GPIO_PINS_14);
  531. }
  532. if (RESET != exint_flag_get(EXINT_LINE_15))
  533. {
  534. gpio_exint_handler(GPIO_PINS_15);
  535. }
  536. rt_interrupt_leave();
  537. }
  538. #else
  539. void EXINT0_IRQHandler(void)
  540. {
  541. rt_interrupt_enter();
  542. gpio_exint_handler(GPIO_PINS_0);
  543. rt_interrupt_leave();
  544. }
  545. void EXINT1_IRQHandler(void)
  546. {
  547. rt_interrupt_enter();
  548. gpio_exint_handler(GPIO_PINS_1);
  549. rt_interrupt_leave();
  550. }
  551. void EXINT2_IRQHandler(void)
  552. {
  553. rt_interrupt_enter();
  554. gpio_exint_handler(GPIO_PINS_2);
  555. rt_interrupt_leave();
  556. }
  557. void EXINT3_IRQHandler(void)
  558. {
  559. rt_interrupt_enter();
  560. gpio_exint_handler(GPIO_PINS_3);
  561. rt_interrupt_leave();
  562. }
  563. void EXINT4_IRQHandler(void)
  564. {
  565. rt_interrupt_enter();
  566. gpio_exint_handler(GPIO_PINS_4);
  567. rt_interrupt_leave();
  568. }
  569. void EXINT9_5_IRQHandler(void)
  570. {
  571. rt_interrupt_enter();
  572. if (RESET != exint_flag_get(EXINT_LINE_5))
  573. {
  574. gpio_exint_handler(GPIO_PINS_5);
  575. }
  576. if (RESET != exint_flag_get(EXINT_LINE_6))
  577. {
  578. gpio_exint_handler(GPIO_PINS_6);
  579. }
  580. if (RESET != exint_flag_get(EXINT_LINE_7))
  581. {
  582. gpio_exint_handler(GPIO_PINS_7);
  583. }
  584. if (RESET != exint_flag_get(EXINT_LINE_8))
  585. {
  586. gpio_exint_handler(GPIO_PINS_8);
  587. }
  588. if (RESET != exint_flag_get(EXINT_LINE_9))
  589. {
  590. gpio_exint_handler(GPIO_PINS_9);
  591. }
  592. rt_interrupt_leave();
  593. }
  594. void EXINT15_10_IRQHandler(void)
  595. {
  596. rt_interrupt_enter();
  597. if (RESET != exint_flag_get(EXINT_LINE_10))
  598. {
  599. gpio_exint_handler(GPIO_PINS_10);
  600. }
  601. if (RESET != exint_flag_get(EXINT_LINE_11))
  602. {
  603. gpio_exint_handler(GPIO_PINS_11);
  604. }
  605. if (RESET != exint_flag_get(EXINT_LINE_12))
  606. {
  607. gpio_exint_handler(GPIO_PINS_12);
  608. }
  609. if (RESET != exint_flag_get(EXINT_LINE_13))
  610. {
  611. gpio_exint_handler(GPIO_PINS_13);
  612. }
  613. if (RESET != exint_flag_get(EXINT_LINE_14))
  614. {
  615. gpio_exint_handler(GPIO_PINS_14);
  616. }
  617. if (RESET != exint_flag_get(EXINT_LINE_15))
  618. {
  619. gpio_exint_handler(GPIO_PINS_15);
  620. }
  621. rt_interrupt_leave();
  622. }
  623. #endif
  624. int rt_hw_pin_init(void)
  625. {
  626. #ifdef GPIOA
  627. crm_periph_clock_enable(CRM_GPIOA_PERIPH_CLOCK, TRUE);
  628. #endif
  629. #ifdef GPIOB
  630. crm_periph_clock_enable(CRM_GPIOB_PERIPH_CLOCK, TRUE);
  631. #endif
  632. #ifdef GPIOC
  633. crm_periph_clock_enable(CRM_GPIOC_PERIPH_CLOCK, TRUE);
  634. #endif
  635. #ifdef GPIOD
  636. crm_periph_clock_enable(CRM_GPIOD_PERIPH_CLOCK, TRUE);
  637. #endif
  638. #ifdef GPIOE
  639. crm_periph_clock_enable(CRM_GPIOE_PERIPH_CLOCK, TRUE);
  640. #endif
  641. #ifdef GPIOF
  642. crm_periph_clock_enable(CRM_GPIOF_PERIPH_CLOCK, TRUE);
  643. #endif
  644. #ifdef GPIOG
  645. crm_periph_clock_enable(CRM_GPIOG_PERIPH_CLOCK, TRUE);
  646. #endif
  647. #ifdef GPIOH
  648. crm_periph_clock_enable(CRM_GPIOH_PERIPH_CLOCK, TRUE);
  649. #endif
  650. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  651. defined (SOC_SERIES_AT32F421) || defined (SOC_SERIES_AT32F425) || \
  652. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  653. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423)
  654. crm_periph_clock_enable(CRM_SCFG_PERIPH_CLOCK, TRUE);
  655. #else
  656. crm_periph_clock_enable(CRM_IOMUX_PERIPH_CLOCK, TRUE);
  657. #endif
  658. return rt_device_pin_register("pin", &_at32_pin_ops, RT_NULL);
  659. }
  660. INIT_BOARD_EXPORT(rt_hw_pin_init);
  661. #endif /* RT_USING_PIN */