board.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Email: opensource_embedded@phytium.com.cn
  7. *
  8. * Change Logs:
  9. * Date Author Notes
  10. * 2022-10-26 huanghe first commit
  11. * 2022-10-26 zhugengyu support aarch64
  12. * 2023-04-13 zhugengyu support RT-Smart
  13. * 2023-07-27 zhugengyu update aarch32 gtimer usage
  14. *
  15. */
  16. #include "rtconfig.h"
  17. #include <rthw.h>
  18. #include <rtthread.h>
  19. #include <mmu.h>
  20. #include <mm_aspace.h> /* TODO: why need application space when RT_SMART off */
  21. #include <mm_page.h>
  22. #ifdef RT_USING_SMART
  23. #include <page.h>
  24. #include <lwp_arch.h>
  25. #endif
  26. #include <gicv3.h>
  27. #if defined(TARGET_ARMV8_AARCH64)
  28. #include <psci.h>
  29. #include <gtimer.h>
  30. #include <cpuport.h>
  31. #else
  32. #include "fgeneric_timer.h" /* for aarch32 */
  33. #endif
  34. #include <interrupt.h>
  35. #include <board.h>
  36. #include "fdebug.h"
  37. #include "fprintk.h"
  38. #include "fearly_uart.h"
  39. #include "fcpu_info.h"
  40. #include "fiopad.h"
  41. #ifdef RT_USING_SMP
  42. #include "fpsci.h"
  43. #endif
  44. #define LOG_DEBUG_TAG "BOARD"
  45. #define BSP_LOG_ERROR(format, ...) FT_DEBUG_PRINT_E(LOG_DEBUG_TAG, format, ##__VA_ARGS__)
  46. #define BSP_LOG_WARN(format, ...) FT_DEBUG_PRINT_W(LOG_DEBUG_TAG, format, ##__VA_ARGS__)
  47. #define BSP_LOG_INFO(format, ...) FT_DEBUG_PRINT_I(LOG_DEBUG_TAG, format, ##__VA_ARGS__)
  48. #define BSP_LOG_DEBUG(format, ...) FT_DEBUG_PRINT_D(LOG_DEBUG_TAG, format, ##__VA_ARGS__)
  49. FIOPadCtrl iopad_ctrl;
  50. /* mmu config */
  51. extern struct mem_desc platform_mem_desc[];
  52. extern const rt_uint32_t platform_mem_desc_size;
  53. void idle_wfi(void)
  54. {
  55. asm volatile("wfi");
  56. }
  57. /**
  58. * This function will initialize board
  59. */
  60. extern size_t MMUTable[];
  61. rt_region_t init_page_region =
  62. {
  63. PAGE_START,
  64. PAGE_END
  65. };
  66. #if defined(TARGET_ARMV8_AARCH64) /* AARCH64 */
  67. /* aarch64 use kernel gtimer */
  68. #else /* AARCH32 */
  69. /* aarch32 implment gtimer by bsp */
  70. static rt_uint32_t timer_step;
  71. void rt_hw_timer_isr(int vector, void *parameter)
  72. {
  73. GenericTimerSetTimerCompareValue(GENERIC_TIMER_ID0, timer_step);
  74. rt_tick_increase();
  75. }
  76. int rt_hw_timer_init(void)
  77. {
  78. rt_hw_interrupt_install(GENERIC_TIMER_NS_IRQ_NUM, rt_hw_timer_isr, RT_NULL, "tick");
  79. rt_hw_interrupt_umask(GENERIC_TIMER_NS_IRQ_NUM);
  80. timer_step = GenericTimerFrequecy();
  81. timer_step /= RT_TICK_PER_SECOND;
  82. GenericTimerSetTimerCompareValue(GENERIC_TIMER_ID0, timer_step);
  83. GenericTimerInterruptEnable(GENERIC_TIMER_ID0);
  84. GenericTimerStart(GENERIC_TIMER_ID0);
  85. return 0;
  86. }
  87. INIT_BOARD_EXPORT(rt_hw_timer_init);
  88. #endif
  89. #ifdef RT_USING_SMP
  90. void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler);
  91. #endif
  92. #if defined(TARGET_ARMV8_AARCH64)
  93. void rt_hw_board_aarch64_init(void)
  94. {
  95. /* AARCH64 */
  96. #if defined(RT_USING_SMART)
  97. /* 1. init rt_kernel_space table (aspace.start = KERNEL_VADDR_START , aspace.size = ), 2. init io map range (rt_ioremap_start \ rt_ioremap_size) 3. */
  98. rt_hw_mmu_map_init(&rt_kernel_space, (void *)0xfffffffff0000000, 0x10000000, MMUTable, PV_OFFSET);
  99. #else
  100. rt_hw_mmu_map_init(&rt_kernel_space, (void *)0x80000000, 0x10000000, MMUTable, 0);
  101. #endif
  102. rt_page_init(init_page_region);
  103. rt_hw_mmu_setup(&rt_kernel_space, platform_mem_desc, platform_mem_desc_size);
  104. /* init memory pool */
  105. #ifdef RT_USING_HEAP
  106. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  107. #endif
  108. rt_hw_interrupt_init();
  109. rt_hw_gtimer_init();
  110. FEarlyUartProbe();
  111. FIOPadCfgInitialize(&iopad_ctrl, FIOPadLookupConfig(FIOPAD0_ID));
  112. #ifdef RT_USING_SMART
  113. iopad_ctrl.config.base_address = (uintptr)rt_ioremap((void *)iopad_ctrl.config.base_address, 0x2000);
  114. #endif
  115. /* compoent init */
  116. #ifdef RT_USING_COMPONENTS_INIT
  117. rt_components_board_init();
  118. #endif
  119. /* shell init */
  120. #if defined(RT_USING_CONSOLE) && defined(RT_USING_DEVICE)
  121. /* set console device */
  122. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  123. #endif
  124. rt_thread_idle_sethook(idle_wfi);
  125. #ifdef RT_USING_SMP
  126. FPsciInit();
  127. /* install IPI handle */
  128. rt_hw_interrupt_set_priority(RT_SCHEDULE_IPI, 16);
  129. rt_hw_ipi_handler_install(RT_SCHEDULE_IPI, rt_scheduler_ipi_handler);
  130. rt_hw_interrupt_umask(RT_SCHEDULE_IPI);
  131. #endif
  132. }
  133. #else
  134. void rt_hw_board_aarch32_init(void)
  135. {
  136. #if defined(RT_USING_SMART)
  137. /* set io map range is 0xf0000000 ~ 0x10000000 , Memory Protection start address is 0xf0000000 - rt_mpr_size */
  138. rt_hw_mmu_map_init(&rt_kernel_space, (void *)0xf0000000, 0x10000000, MMUTable, PV_OFFSET);
  139. rt_page_init(init_page_region);
  140. /* rt_kernel_space 在start_gcc.S 中被初始化,此函数将iomap 空间放置在kernel space 上 */
  141. rt_hw_mmu_ioremap_init(&rt_kernel_space, (void *)0xf0000000, 0x10000000);
  142. /* */
  143. arch_kuser_init(&rt_kernel_space, (void *)0xffff0000);
  144. #else
  145. /*
  146. map kernel space memory (totally 1GB = 0x10000000), pv_offset = 0 if not RT_SMART:
  147. 0x80000000 ~ 0x80100000: kernel stack
  148. 0x80100000 ~ __bss_end: kernel code and data
  149. */
  150. rt_hw_mmu_map_init(&rt_kernel_space, (void *)0x80000000, 0x10000000, MMUTable, 0);
  151. rt_hw_mmu_ioremap_init(&rt_kernel_space, (void *)0x80000000, 0x10000000);
  152. #endif
  153. /* init memory pool */
  154. #ifdef RT_USING_HEAP
  155. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  156. #endif
  157. extern int rt_hw_cpu_id(void);
  158. u32 cpu_id, cpu_offset = 0;
  159. GetCpuId(&cpu_id);
  160. #if defined(FT_GIC_REDISTRUBUTIOR_OFFSET)
  161. cpu_offset = FT_GIC_REDISTRUBUTIOR_OFFSET ;
  162. #endif
  163. rt_uint32_t redist_addr = 0;
  164. FEarlyUartProbe();
  165. FIOPadCfgInitialize(&iopad_ctrl, FIOPadLookupConfig(FIOPAD0_ID));
  166. #if defined(RT_USING_SMART)
  167. redist_addr = (uint32_t)rt_ioremap(GICV3_RD_BASE_ADDR, 4 * 128 * 1024);
  168. iopad_ctrl.config.base_address = (uintptr)rt_ioremap((void *)iopad_ctrl.config.base_address, 0x2000);
  169. #else
  170. redist_addr = GICV3_RD_BASE_ADDR;
  171. #endif
  172. arm_gic_redist_address_set(0, redist_addr + (cpu_id + cpu_offset) * GICV3_RD_OFFSET, rt_hw_cpu_id());
  173. #if defined(TARGET_E2000Q) || defined(TARGET_PHYTIUMPI)
  174. #if RT_CPUS_NR == 2
  175. arm_gic_redist_address_set(0, redist_addr + 3 * GICV3_RD_OFFSET, 1);
  176. #elif RT_CPUS_NR == 3
  177. arm_gic_redist_address_set(0, redist_addr + 3 * GICV3_RD_OFFSET, 1);
  178. arm_gic_redist_address_set(0, redist_addr, 2);
  179. #elif RT_CPUS_NR == 4
  180. arm_gic_redist_address_set(0, redist_addr + 3 * GICV3_RD_OFFSET, 1);
  181. arm_gic_redist_address_set(0, redist_addr, 2);
  182. arm_gic_redist_address_set(0, redist_addr + GICV3_RD_OFFSET, 3);
  183. #endif
  184. #else
  185. #if RT_CPUS_NR == 2
  186. arm_gic_redist_address_set(0, redist_addr + (1 + cpu_offset) * GICV3_RD_OFFSET, 1);
  187. #elif RT_CPUS_NR == 3
  188. arm_gic_redist_address_set(0, redist_addr + (1 + cpu_offset) * GICV3_RD_OFFSET, 1);
  189. arm_gic_redist_address_set(0, redist_addr + (2 + cpu_offset) * GICV3_RD_OFFSET, 2);
  190. #elif RT_CPUS_NR == 4
  191. arm_gic_redist_address_set(0, redist_addr + (1 + cpu_offset) * GICV3_RD_OFFSET, 1);
  192. arm_gic_redist_address_set(0, redist_addr + (2 + cpu_offset) * GICV3_RD_OFFSET, 2);
  193. arm_gic_redist_address_set(0, redist_addr + (3 + cpu_offset) * GICV3_RD_OFFSET, 3);
  194. #endif
  195. #endif
  196. rt_hw_interrupt_init();
  197. /* compoent init */
  198. #ifdef RT_USING_COMPONENTS_INIT
  199. rt_components_board_init();
  200. #endif
  201. /* shell init */
  202. #if defined(RT_USING_CONSOLE) && defined(RT_USING_DEVICE)
  203. /* set console device */
  204. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  205. #endif
  206. rt_thread_idle_sethook(idle_wfi);
  207. #ifdef RT_USING_SMP
  208. FPsciInit();
  209. /* install IPI handle */
  210. rt_hw_interrupt_set_priority(RT_SCHEDULE_IPI, 16);
  211. rt_hw_ipi_handler_install(RT_SCHEDULE_IPI, rt_scheduler_ipi_handler);
  212. rt_hw_interrupt_umask(RT_SCHEDULE_IPI);
  213. #endif
  214. }
  215. #endif
  216. /**
  217. * This function will initialize hardware board
  218. */
  219. void rt_hw_board_init(void)
  220. {
  221. #if defined(TARGET_ARMV8_AARCH64)
  222. rt_hw_board_aarch64_init();
  223. #else
  224. rt_hw_board_aarch32_init();
  225. #endif
  226. }