drv_gpio.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Email: opensource_embedded@phytium.com.cn
  7. *
  8. * Change Logs:
  9. * Date Author Notes
  10. * 2023/7/24 liqiaozhong first add, support intr
  11. * 2024/6/3 zhangyan Adaptive drive
  12. *
  13. */
  14. #include "rtconfig.h"
  15. #include <rtthread.h>
  16. #include <rtdevice.h>
  17. #include "interrupt.h"
  18. #define LOG_TAG "gpio_drv"
  19. #include "drv_log.h"
  20. #ifdef RT_USING_SMART
  21. #include "ioremap.h"
  22. #endif
  23. #if defined(TARGET_E2000)
  24. #include "fparameters.h"
  25. #endif
  26. #include "fkernel.h"
  27. #include "fcpu_info.h"
  28. #include "ftypes.h"
  29. #include "fio_mux.h"
  30. #include "board.h"
  31. #include "fiopad.h"
  32. #include "fgpio.h"
  33. #include "drv_gpio.h"
  34. /**************************** Type Definitions *******************************/
  35. /***************** Macros (Inline Functions) Definitions *********************/
  36. /************************** Variable Definitions *****************************/
  37. static FGpio gpio_device[FGPIO_NUM];
  38. extern FGpioIntrMap fgpio_intr_map[FGPIO_CTRL_NUM];
  39. /*******************************Api Functions*********************************/
  40. static void FGpioOpsSetupIRQ(FGpio *ctrl)
  41. {
  42. rt_uint32_t cpu_id = rt_hw_cpu_id();
  43. u32 irq_num = ctrl->config.irq_num;
  44. LOG_D("In FGpioOpsSetupIRQ() -> cpu_id %d, irq_num %d\r\n", cpu_id, irq_num);
  45. rt_hw_interrupt_set_target_cpus(irq_num, cpu_id);
  46. rt_hw_interrupt_set_priority(irq_num, 0xd0); /* setup interrupt */
  47. rt_hw_interrupt_install(irq_num, FGpioInterruptHandler, NULL, NULL); /* register intr handler */
  48. rt_hw_interrupt_umask(irq_num);
  49. return;
  50. }
  51. /* on E2000, if u want use GPIO-4-11, set pin = FGPIO_OPS_PIN_INDEX(4, 0, 11) */
  52. static void drv_pin_mode(struct rt_device *device, rt_base_t pin, rt_uint8_t mode)
  53. {
  54. FGpio *instance = (FGpio *)device->user_data;
  55. FError err = FGPIO_SUCCESS;
  56. u32 index = (u32)pin;
  57. if (index >= FGPIO_NUM)
  58. {
  59. LOG_E("ctrl_id too large!!!");
  60. return;
  61. }
  62. FGpioConfig input_cfg = *FGpioLookupConfig(index);
  63. rt_memset(&instance[index], 0, sizeof(FGpio));
  64. #ifdef RT_USING_SMART
  65. input_cfg.base_addr = (uintptr)rt_ioremap((void *)input_cfg.base_addr, 0x1000);
  66. #endif
  67. err = FGpioCfgInitialize(&instance[index], &input_cfg);
  68. if (FGPIO_SUCCESS != err)
  69. {
  70. LOG_E("Ctrl: %d init fail!!!\n");
  71. }
  72. FIOPadSetGpioMux(instance[index].config.ctrl, instance[index].config.pin);
  73. switch (mode)
  74. {
  75. case PIN_MODE_OUTPUT:
  76. FGpioSetDirection(&instance[index], FGPIO_DIR_OUTPUT);
  77. break;
  78. case PIN_MODE_INPUT:
  79. FGpioSetDirection(&instance[index], FGPIO_DIR_INPUT);
  80. break;
  81. default:
  82. rt_kprintf("Not support mode %d!!!\n", mode);
  83. break;
  84. }
  85. }
  86. void drv_pin_write(struct rt_device *device, rt_base_t pin, rt_uint8_t value)
  87. {
  88. FGpio *instance = (FGpio *)device->user_data;
  89. u32 index = (u32)pin;
  90. FGpioSetOutputValue(&instance[index], (value == PIN_HIGH) ? FGPIO_PIN_HIGH : FGPIO_PIN_LOW);
  91. }
  92. rt_ssize_t drv_pin_read(struct rt_device *device, rt_base_t pin)
  93. {
  94. FGpio *instance = (FGpio *)device->user_data;
  95. u32 index = (u32)pin;
  96. return FGpioGetInputValue(&instance[index]) == FGPIO_PIN_HIGH ? PIN_HIGH : PIN_LOW;
  97. }
  98. rt_err_t drv_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  99. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  100. {
  101. FGpio *instance = (FGpio *)device->user_data;
  102. u32 index = (u32)pin;
  103. rt_base_t level;
  104. #ifdef RT_USING_SMART
  105. FGpioIntrMap *map = &fgpio_intr_map[instance[index].config.ctrl];
  106. map->base_addr = (uintptr)rt_ioremap((void *)map->base_addr, 0x1000);
  107. #endif
  108. level = rt_hw_interrupt_disable();
  109. FGpioOpsSetupIRQ(&instance[index]);
  110. switch (mode)
  111. {
  112. case PIN_IRQ_MODE_RISING:
  113. FGpioSetInterruptType(&instance[index], FGPIO_IRQ_TYPE_EDGE_RISING);
  114. break;
  115. case PIN_IRQ_MODE_FALLING:
  116. FGpioSetInterruptType(&instance[index], FGPIO_IRQ_TYPE_EDGE_FALLING);
  117. break;
  118. case PIN_IRQ_MODE_LOW_LEVEL:
  119. FGpioSetInterruptType(&instance[index], FGPIO_IRQ_TYPE_LEVEL_LOW);
  120. break;
  121. case PIN_IRQ_MODE_HIGH_LEVEL:
  122. FGpioSetInterruptType(&instance[index], FGPIO_IRQ_TYPE_LEVEL_HIGH);
  123. break;
  124. default:
  125. LOG_E("Do not spport irq_mode: %d\n", mode);
  126. break;
  127. }
  128. FGpioRegisterInterruptCB(&instance[index], (FGpioInterruptCallback)hdr, args); /* register intr callback */
  129. rt_hw_interrupt_enable(level);
  130. return RT_EOK;
  131. }
  132. rt_err_t drv_pin_detach_irq(struct rt_device *device, rt_base_t pin)
  133. {
  134. FGpio *instance = (FGpio *)device->user_data;
  135. u32 index = (u32)pin;
  136. FGpioIntrMap *map = &fgpio_intr_map[instance[index].config.ctrl];
  137. rt_base_t level;
  138. level = rt_hw_interrupt_disable();
  139. if (instance[index].config.cap == FGPIO_CAP_IRQ_BY_PIN)
  140. {
  141. map->irq_cbs[instance[index].config.pin] = NULL;
  142. }
  143. rt_hw_interrupt_enable(level);
  144. return RT_EOK;
  145. }
  146. rt_err_t drv_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint8_t enabled)
  147. {
  148. FGpio *instance = (FGpio *)device->user_data;
  149. u32 index = (u32)pin;
  150. FGpioSetInterruptMask(&instance[index], enabled);
  151. return RT_EOK;
  152. }
  153. const struct rt_pin_ops drv_pin_ops =
  154. {
  155. .pin_mode = drv_pin_mode,
  156. .pin_write = drv_pin_write,
  157. .pin_read = drv_pin_read,
  158. .pin_attach_irq = drv_pin_attach_irq,
  159. .pin_detach_irq = drv_pin_detach_irq,
  160. .pin_irq_enable = drv_pin_irq_enable,
  161. .pin_get = RT_NULL
  162. };
  163. int ft_pin_init(void)
  164. {
  165. rt_err_t ret = RT_EOK;
  166. ret = rt_device_pin_register("pin", &drv_pin_ops, gpio_device);
  167. rt_kprintf("Register pin with return: %d\n", ret);
  168. return ret;
  169. }
  170. INIT_DEVICE_EXPORT(ft_pin_init);