| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379 |
- <?xml version="1.0" encoding="UTF-8"?>
- <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
- <name>CMSIS</name>
- <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
- <vendor>ARM</vendor>
- <!-- <license>license.txt</license> -->
- <url>http://www.keil.com/pack/</url>
- <releases>
- <release version="5.2.1-dev3">
- Active development...
- CMSIS-NN: 1.0.0
- - Initial contribution of the bare metal Neural Network Library.
- </release>
- <release version="5.2.1-dev2">
- Updated company brand.
- </release>
- <release version="5.2.1-dev1">
- CMSIS-RTOS2:
- - RTX 5.3.0 (see revision history for details)
- - OS Tick API 1.0.1
- </release>
- <release version="5.2.0" date="2017-11-16">
- CMSIS-Core(M): 5.1.0 (see revision history for details)
- - Added MPU Functions for ARMv8-M for Cortex-M23/M33.
- - Added compiler_iccarm.h to replace compiler_iar.h shipped with the compiler.
- CMSIS-Core(A): 1.1.0 (see revision history for details)
- - Added compiler_iccarm.h.
- - Added additional access functions for physical timer.
- CMSIS-DAP: 1.2.0 (see revision history for details)
- CMSIS-DSP: 1.5.2 (see revision history for details)
- CMSIS-Driver 2.6.0(see revision history for details):
- - CAN Driver API V1.2.0
- - NAND Driver API V2.3.0
- CMSIS-RTOS:
- - RTX: added variant for Infineon XMC4 series affected by PMU_CM.001 errata.
- CMSIS-RTOS2:
- - API 2.1.2 (see revision history for details)
- - RTX 5.2.3 (see revision history for details)
- Devices:
- - Added GCC startup and linker script for Cortex-A9.
- - Added device ARMCM0plus_MPU for Cortex-M0+ with MPU.
- - Added IAR startup code for Cortex-A9
- </release>
- <release version="5.1.1" date="2017-09-19">
- CMSIS-RTOS2:
- - RTX 5.2.1 (see revision history for details)
- </release>
- <release version="5.1.0" date="2017-08-04">
- CMSIS-Core(M): 5.0.2 (see revision history for details)
- - Changed Version Control macros to be core agnostic.
- - Added MPU Functions for ARMv7-M for Cortex-M0+/M3/M4/M7.
- CMSIS-Core(A): 1.0.0 (see revision history for details)
- - Initial release
- - IRQ Controller API 1.0.0
- CMSIS-Driver: 2.05 (see revision history for details)
- - All typedefs related to status have been made volatile.
- CMSIS-RTOS2:
- - API 2.1.1 (see revision history for details)
- - RTX 5.2.0 (see revision history for details)
- - OS Tick API 1.0.0
- CMSIS-DSP: 1.5.2 (see revision history for details)
- - Fixed GNU Compiler specific diagnostics.
- CMSIS-PACK: 1.5.0 (see revision history for details)
- - added System Description File (*.SDF) Format
- CMSIS-Zone: 0.0.1 (Preview)
- - Initial specification draft
- </release>
- <release version="5.0.1" date="2017-02-03">
- Package Description:
- - added taxonomy for Cclass RTOS
- CMSIS-RTOS2:
- - API 2.1 (see revision history for details)
- - RTX 5.1.0 (see revision history for details)
- CMSIS-Core: 5.0.1 (see revision history for details)
- - Added __PACKED_STRUCT macro
- - Added uVisior support
- - Updated cmsis_armcc.h: corrected macro __ARM_ARCH_6M__
- - Updated template for secure main function (main_s.c)
- - Updated template for Context Management for ARMv8-M TrustZone (tz_context.c)
- CMSIS-DSP: 1.5.1 (see revision history for details)
- - added ARMv8M DSP libraries.
- CMSIS-PACK:1.4.9 (see revision history for details)
- - added Pack Index File specification and schema file
- </release>
- <release version="5.0.0" date="2016-11-11">
- Changed open source license to Apache 2.0
- CMSIS_Core:
- - Added support for Cortex-M23 and Cortex-M33.
- - Added ARMv8-M device configurations for mainline and baseline.
- - Added CMSE support and thread context management for TrustZone for ARMv8-M
- - Added cmsis_compiler.h to unify compiler behaviour.
- - Updated function SCB_EnableICache (for Cortex-M7).
- - Added functions: NVIC_GetEnableIRQ, SCB_GetFPUType
- CMSIS-RTOS:
- - bug fix in RTX 4.82 (see revision history for details)
- CMSIS-RTOS2:
- - new API including compatibility layer to CMSIS-RTOS
- - reference implementation based on RTX5
- - supports all Cortex-M variants including TrustZone for ARMv8-M
- CMSIS-SVD:
- - reworked SVD format documentation
- - removed SVD file database documentation as SVD files are distributed in packs
- - updated SVDConv for Win32 and Linux
- CMSIS-DSP:
- - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
- - Added DSP libraries build projects to CMSIS pack.
- </release>
- <release version="4.5.0" date="2015-10-28">
- - CMSIS-Core 4.30.0 (see revision history for details)
- - CMSIS-DAP 1.1.0 (unchanged)
- - CMSIS-Driver 2.04.0 (see revision history for details)
- - CMSIS-DSP 1.4.7 (no source code change [still labeled 1.4.5], see revision history for details)
- - CMSIS-PACK 1.4.1 (see revision history for details)
- - CMSIS-RTOS 4.80.0 Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
- - CMSIS-SVD 1.3.1 (see revision history for details)
- </release>
- <release version="4.4.0" date="2015-09-11">
- - CMSIS-Core 4.20 (see revision history for details)
- - CMSIS-DSP 1.4.6 (no source code change [still labeled 1.4.5], see revision history for details)
- - CMSIS-PACK 1.4.0 (adding memory attributes, algorithm style)
- - CMSIS-Driver 2.03.0 (adding CAN [Controller Area Network] API)
- - CMSIS-RTOS
- -- API 1.02 (unchanged)
- -- RTX 4.79 (see revision history for details)
- - CMSIS-SVD 1.3.0 (see revision history for details)
- - CMSIS-DAP 1.1.0 (extended with SWO support)
- </release>
- <release version="4.3.0" date="2015-03-20">
- - CMSIS-Core 4.10 (Cortex-M7 extended Cache Maintenance functions)
- - CMSIS-DSP 1.4.5 (see revision history for details)
- - CMSIS-Driver 2.02 (adding SAI (Serial Audio Interface) API)
- - CMSIS-PACK 1.3.3 (Semantic Versioning, Generator extensions)
- - CMSIS-RTOS
- -- API 1.02 (unchanged)
- -- RTX 4.78 (see revision history for details)
- - CMSIS-SVD 1.2 (unchanged)
- </release>
- <release version="4.2.0" date="2014-09-24">
- Adding Cortex-M7 support
- - CMSIS-Core 4.00 (Cortex-M7 support, corrected C++ include guards in core header files)
- - CMSIS-DSP 1.4.4 (Cortex-M7 support and corrected out of bound issues)
- - CMSIS-PACK 1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
- - CMSIS-SVD 1.2 (Cortex-M7 extensions)
- - CMSIS-RTOS RTX 4.75 (see revision history for details)
- </release>
- <release version="4.1.1" date="2014-06-30">
- - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
- </release>
- <release version="4.1.0" date="2014-06-12">
- - CMSIS-Driver 2.02 (incompatible update)
- - CMSIS-Pack 1.3 (see revision history for details)
- - CMSIS-DSP 1.4.2 (unchanged)
- - CMSIS-Core 3.30 (unchanged)
- - CMSIS-RTOS RTX 4.74 (unchanged)
- - CMSIS-RTOS API 1.02 (unchanged)
- - CMSIS-SVD 1.10 (unchanged)
- PACK:
- - removed G++ specific files from PACK
- - added Component Startup variant "C Startup"
- - added Pack Checking Utility
- - updated conditions to reflect tool-chain dependency
- - added Taxonomy for Graphics
- - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
- </release>
- <release version="4.0.0">
- - CMSIS-Driver 2.00 Preliminary (incompatible update)
- - CMSIS-Pack 1.1 Preliminary
- - CMSIS-DSP 1.4.2 (see revision history for details)
- - CMSIS-Core 3.30 (see revision history for details)
- - CMSIS-RTOS RTX 4.74 (see revision history for details)
- - CMSIS-RTOS API 1.02 (unchanged)
- - CMSIS-SVD 1.10 (unchanged)
- </release>
- <release version="3.20.4">
- - CMSIS-RTOS 4.74 (see revision history for details)
- - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
- </release>
- <release version="3.20.3">
- - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
- - CMSIS-RTOS 4.73 (see revision history for details)
- </release>
- <release version="3.20.2">
- - CMSIS-Pack documentation has been added
- - CMSIS-Drivers header and documentation have been added to PACK
- - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
- </release>
- <release version="3.20.1">
- - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
- - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
- </release>
- <release version="3.20.0">
- The software portions that are deployed in the application program are now under a BSD license which allows usage
- of CMSIS components in any commercial or open source projects. The Pack Description file Arm.CMSIS.pdsc describes the use cases
- The individual components have been update as listed below:
- - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
- - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
- - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
- - CMSIS-SVD is unchanged.
- </release>
- </releases>
- <taxonomy>
- <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
- <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
- <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
- <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
- <description Cclass="File System">File Drive Support and File System</description>
- <description Cclass="Graphics">Graphical User Interface</description>
- <description Cclass="Network">Network Stack using Internet Protocols</description>
- <description Cclass="USB">Universal Serial Bus Stack</description>
- <description Cclass="Compiler">Compiler Software Extensions</description>
- <description Cclass="RTOS">Real-time Operating System</description>
- </taxonomy>
- <devices>
- <!-- ****************************** Cortex-M0 ****************************** -->
- <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
- <description>
- The Cortex-M0 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM0">
- <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M0P ****************************** -->
- <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
- <description>
- The Cortex-M0+ processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM0P">
- <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
- </device>
- <device Dname="ARMCM0P_MPU">
- <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus_MPU.h" define="ARMCM0P_MPU"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M3 ****************************** -->
- <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
- <description>
- The Cortex-M3 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM3">
- <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M4 ****************************** -->
- <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
- <description>
- The Cortex-M4 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM4">
- <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h" define="ARMCM4"/>
- </device>
- <device Dname="ARMCM4_FP">
- <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M7 ****************************** -->
- <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
- <description>
- The Cortex-M7 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM7">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
- </device>
- <device Dname="ARMCM7_SP">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
- </device>
- <device Dname="ARMCM7_DP">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M23 ********************** -->
- <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/??_dgug.pdf" title="?? Device Generic Users Guide"/-->
- <description>
- The Arm Cortex-M23 is based on the Armv8-M baseline architecture.
- It is the smallest and most energy efficient Arm processor with Arm TrustZone technology.
- Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM23.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM23">
- <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
- </device>
- <device Dname="ARMCM23_TZ">
- <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M33 ****************************** -->
- <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/??_dgug.pdf" title="?? Device Generic Users Guide"/-->
- <description>
- The Arm Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
- class processor based on the Armv8-M mainline architecture with Arm TrustZone security.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM33.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM33">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- no DSP Instructions, no Floating Point Unit, no TrustZone
- </description>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
- </device>
- <device Dname="ARMCM33_TZ">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- no DSP Instructions, no Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
- </device>
- <device Dname="ARMCM33_DSP_FP">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- DSP Instructions, Single Precision Floating Point Unit, no TrustZone
- </description>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
- </device>
- <device Dname="ARMCM33_DSP_FP_TZ">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- DSP Instructions, Single Precision Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
- </device>
- </family>
- <!-- ****************************** ARMSC000 ****************************** -->
- <family Dfamily="ARM SC000" Dvendor="ARM:82">
- <description>
- The Arm SC000 processor is an entry-level 32-bit Arm Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- </description>
- <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMSC000">
- <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
- </device>
- </family>
- <!-- ****************************** ARMSC300 ****************************** -->
- <family Dfamily="ARM SC300" Dvendor="ARM:82">
- <description>
- The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- </description>
- <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMSC300">
- <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
- </device>
- </family>
- <!-- ****************************** ARMv8-M Baseline ********************** -->
- <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf" title="ARMv8MBL Device Generic Users Guide"/-->
- <description>
- Armv8-M Baseline based device with TrustZone
- </description>
- <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMv8MBL">
- <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
- </device>
- </family>
- <!-- ****************************** ARMv8-M Mainline ****************************** -->
- <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf" title="ARMv8MML Device Generic Users Guide"/-->
- <description>
- Armv8-M Mainline based device with TrustZone
- </description>
- <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMv8MML">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- no DSP Instructions, no Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
- </device>
- <device Dname="ARMv8MML_DSP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- DSP Instructions, no Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
- </device>
- <device Dname="ARMv8MML_SP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- no DSP Instructions, Single Precision Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
- </device>
- <device Dname="ARMv8MML_DSP_SP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- DSP Instructions, Single Precision Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
- </device>
- <device Dname="ARMv8MML_DP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- no DSP Instructions, Double Precision Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
- </device>
- <device Dname="ARMv8MML_DSP_DP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <description>
- DSP Instructions, Double Precision Floating Point Unit, TrustZone
- </description>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
- </device>
- </family>
- <!-- ****************************** Cortex-A5 ****************************** -->
- <family Dfamily="ARM Cortex A5" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0433c/index.html" title="Cortex-A5 Technical Reference Manual"/>
- <description>
- The Arm Cortex-A5 processor is a high-performance, low-power, Arm macrocell with an L1 cache subsystem that provides full
- virtual memory capabilities. The Cortex-A5 processor implements the Armv7-A architecture profile and can execute 32-bit
- Arm instructions and 16-bit and 32-bit Thumb instructions. The Cortex-A5 is the smallest member of the Cortex-A processor family.
- </description>
- <memory id="IROM1" start="0x80000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x80200000" size="0x00200000" init ="0" default="1"/>
- <device Dname="ARMCA5">
- <processor Dcore="Cortex-A5" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
- <compile header="Device/ARM/ARMCA5/Include/ARMCA5.h" define="ARMCA5"/>
- </device>
- </family>
- <!-- ****************************** Cortex-A7 ****************************** -->
- <family Dfamily="ARM Cortex A7" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.ddi0464f/index.html" title="Cortex-A7 MPCore Technical Reference Manual"/>
- <description>
- The Cortex-A7 MPCore processor is a high-performance, low-power processor that implements the Armv7-A architecture.
- The Cortex-A7 MPCore processor has one to four processors in a single multiprocessor device with a L1 cache subsystem,
- an optional integrated GIC, and an optional L2 cache controller.
- </description>
- <memory id="IROM1" start="0x80000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x80200000" size="0x00200000" init ="0" default="1"/>
- <device Dname="ARMCA7">
- <processor Dcore="Cortex-A7" DcoreVersion="r0p5" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
- <compile header="Device/ARM/ARMCA7/Include/ARMCA7.h" define="ARMCA7"/>
- </device>
- </family>
- <!-- ****************************** Cortex-A9 ****************************** -->
- <family Dfamily="ARM Cortex A9" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.100511_0401_10_en/index.html" title="Cortex-A9 Technical Reference Manual"/>
- <description>
- The Cortex-A9 processor is a high-performance, low-power, Arm macrocell with an L1 cache subsystem that provides full virtual memory capabilities.
- The Cortex-A9 processor implements the Armv7-A architecture and runs 32-bit Arm instructions, 16-bit and 32-bit Thumb instructions,
- and 8-bit Java bytecodes in Jazelle state.
- </description>
- <memory id="IROM1" start="0x80000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x80200000" size="0x00200000" init ="0" default="1"/>
- <device Dname="ARMCA9">
- <processor Dcore="Cortex-A9" DcoreVersion="r4p1" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable"/>
- <compile header="Device/ARM/ARMCA9/Include/ARMCA9.h" define="ARMCA9"/>
- </device>
- </family>
- </devices>
- <apis>
- <!-- CMSIS Device API -->
- <api Cclass="Device" Cgroup="IRQ Controller" Capiversion="1.0.0" exclusive="1">
- <description>Device interrupt controller interface</description>
- <files>
- <file category="header" name="CMSIS/Core_A/Include/irq_ctrl.h"/>
- </files>
- </api>
- <api Cclass="Device" Cgroup="OS Tick" Capiversion="1.0.1" exclusive="1">
- <description>RTOS Kernel system tick timer interface</description>
- <files>
- <file category="header" name="CMSIS/RTOS2/Include/os_tick.h"/>
- </files>
- </api>
- <!-- CMSIS-RTOS API -->
- <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0.0" exclusive="1">
- <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
- </files>
- </api>
- <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.1.2" exclusive="1">
- <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
- <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
- </files>
- </api>
- <!-- CMSIS Driver API -->
- <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.3.0" exclusive="0">
- <description>USART Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.2.0" exclusive="0">
- <description>SPI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.1.0" exclusive="0">
- <description>SAI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.3.0" exclusive="0">
- <description>I2C Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.2.0" exclusive="0">
- <description>CAN Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.1.0" exclusive="0">
- <description>Flash Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.3.0" exclusive="0">
- <description>MCI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.3.0" exclusive="0">
- <description>NAND Flash Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.1.0" exclusive="0">
- <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.1.0" exclusive="0">
- <description>Ethernet MAC Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.1.0" exclusive="0">
- <description>Ethernet PHY Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.2.0" exclusive="0">
- <description>USB Device Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.2.0" exclusive="0">
- <description>USB Host Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
- </files>
- </api>
- </apis>
- <!-- conditions are dependency rules that can apply to a component or an individual file -->
- <conditions>
- <!-- compiler -->
- <condition id="ARMCC6">
- <accept Tcompiler="ARMCC" Toptions="AC6"/>
- <accept Tcompiler="ARMCC" Toptions="AC6LTO"/>
- </condition>
- <condition id="ARMCC5">
- <require Tcompiler="ARMCC" Toptions="AC5"/>
- </condition>
- <condition id="ARMCC">
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="GCC">
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="IAR">
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMCC GCC">
- <accept Tcompiler="ARMCC"/>
- <accept Tcompiler="GCC"/>
- </condition>
- <condition id="ARMCC GCC IAR">
- <accept Tcompiler="ARMCC"/>
- <accept Tcompiler="GCC"/>
- <accept Tcompiler="IAR"/>
- </condition>
- <!-- Arm architecture -->
- <condition id="ARMv6-M Device">
- <description>Armv6-M architecture based device</description>
- <accept Dcore="Cortex-M0"/>
- <accept Dcore="Cortex-M0+"/>
- <accept Dcore="SC000"/>
- </condition>
- <condition id="ARMv7-M Device">
- <description>Armv7-M architecture based device</description>
- <accept Dcore="Cortex-M3"/>
- <accept Dcore="Cortex-M4"/>
- <accept Dcore="Cortex-M7"/>
- <accept Dcore="SC300"/>
- </condition>
- <condition id="ARMv8-M Device">
- <description>Armv8-M architecture based device</description>
- <accept Dcore="ARMV8MBL"/>
- <accept Dcore="ARMV8MML"/>
- <accept Dcore="Cortex-M23"/>
- <accept Dcore="Cortex-M33"/>
- </condition>
- <condition id="ARMv8-M TZ Device">
- <description>Armv8-M architecture based device with TrustZone</description>
- <require condition="ARMv8-M Device"/>
- <require Dtz="TZ"/>
- </condition>
- <condition id="ARMv6_7-M Device">
- <description>Armv6_7-M architecture based device</description>
- <accept condition="ARMv6-M Device"/>
- <accept condition="ARMv7-M Device"/>
- </condition>
- <condition id="ARMv6_7_8-M Device">
- <description>Armv6_7_8-M architecture based device</description>
- <accept condition="ARMv6-M Device"/>
- <accept condition="ARMv7-M Device"/>
- <accept condition="ARMv8-M Device"/>
- </condition>
- <condition id="ARMv7-A Device">
- <description>Armv7-A architecture based device</description>
- <accept Dcore="Cortex-A5"/>
- <accept Dcore="Cortex-A7"/>
- <accept Dcore="Cortex-A9"/>
- </condition>
- <!-- ARM core -->
- <condition id="CM0">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
- <accept Dcore="Cortex-M0"/>
- <accept Dcore="Cortex-M0+"/>
- <accept Dcore="SC000"/>
- </condition>
- <condition id="CM3">
- <description>Cortex-M3 or SC300 processor based device</description>
- <accept Dcore="Cortex-M3"/>
- <accept Dcore="SC300"/>
- </condition>
- <condition id="CM4">
- <description>Cortex-M4 processor based device</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM4_FP">
- <description>Cortex-M4 processor based device using Floating Point Unit</description>
- <accept Dcore="Cortex-M4" Dfpu="FPU"/>
- <accept Dcore="Cortex-M4" Dfpu="SP_FPU"/>
- <accept Dcore="Cortex-M4" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM7">
- <description>Cortex-M7 processor based device</description>
- <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM7_FP">
- <description>Cortex-M7 processor based device using Floating Point Unit</description>
- <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
- <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM7_SP">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
- <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
- </condition>
- <condition id="CM7_DP">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
- <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM23">
- <description>Cortex-M23 processor based device</description>
- <require Dcore="Cortex-M23"/>
- </condition>
- <condition id="CM33">
- <description>Cortex-M33 processor based device</description>
- <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM33_FP">
- <description>Cortex-M33 processor based device using Floating Point Unit</description>
- <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
- </condition>
- <condition id="ARMv8MBL">
- <description>Armv8-M Baseline processor based device</description>
- <require Dcore="ARMV8MBL"/>
- </condition>
- <condition id="ARMv8MML">
- <description>Armv8-M Mainline processor based device</description>
- <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
- </condition>
- <condition id="ARMv8MML_FP">
- <description>Armv8-M Mainline processor based device using Floating Point Unit</description>
- <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
- <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU">
- <description>CM33, no DSP, no FPU</description>
- <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM33_DSP_NOFPU">
- <description>CM33, DSP, no FPU</description>
- <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM33_NODSP_SP">
- <description>CM33, no DSP, SP FPU</description>
- <require Dcore="Cortex-M33" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
- </condition>
- <condition id="CM33_DSP_SP">
- <description>CM33, DSP, SP FPU</description>
- <require Dcore="Cortex-M33" Ddsp="DSP" Dfpu="SP_FPU"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU">
- <description>Armv8-M Mainline, no DSP, no FPU</description>
- <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="NO_FPU"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU">
- <description>Armv8-M Mainline, DSP, no FPU</description>
- <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="NO_FPU"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP">
- <description>Armv8-M Mainline, no DSP, SP FPU</description>
- <require Dcore="ARMV8MML" Ddsp="NO_DSP" Dfpu="SP_FPU"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP">
- <description>Armv8-M Mainline, DSP, SP FPU</description>
- <require Dcore="ARMV8MML" Ddsp="DSP" Dfpu="SP_FPU"/>
- </condition>
- <condition id="CA5_CA9">
- <description>Cortex-A5 or Cortex-A9 processor based device</description>
- <accept Dcore="Cortex-A5"/>
- <accept Dcore="Cortex-A9"/>
- </condition>
- <condition id="CA7">
- <description>Cortex-A7 processor based device</description>
- <accept Dcore="Cortex-A7"/>
- </condition>
- <!-- ARMCC compiler -->
- <condition id="CA_ARMCC5">
- <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the Arm Compiler 5</description>
- <require condition="ARMv7-A Device"/>
- <require condition="ARMCC5"/>
- </condition>
- <condition id="CA_ARMCC6">
- <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the Arm Compiler 6</description>
- <require condition="ARMv7-A Device"/>
- <require condition="ARMCC6"/>
- </condition>
- <condition id="CM0_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the Arm Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM0_LE_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM0_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM0_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_ARMCC">
- <description>Cortex-M3 or SC300 processor based device for the Arm Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM3_LE_ARMCC">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM3_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_ARMCC">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM3_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_ARMCC">
- <description>Cortex-M4 processor based device for the Arm Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_LE_ARMCC">
- <description>Cortex-M4 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM4_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_ARMCC">
- <description>Cortex-M4 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM4_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit for the Arm Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_FP_LE_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
- <require condition="CM4_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
- <require condition="CM4_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_ARMCC">
- <description>Cortex-M7 processor based device for the Arm Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_LE_ARMCC">
- <description>Cortex-M7 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM7_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_ARMCC">
- <description>Cortex-M7 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM7_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit for the Arm Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_FP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
- <require condition="CM7_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
- <require condition="CM7_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the Arm Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_SP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the Arm Compiler</description>
- <require condition="CM7_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the Arm Compiler</description>
- <require condition="CM7_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the Arm Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_DP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the Arm Compiler</description>
- <require condition="CM7_DP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the Arm Compiler</description>
- <require condition="CM7_DP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM23_ARMCC">
- <description>Cortex-M23 processor based device for the Arm Compiler</description>
- <require condition="CM23"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM23_LE_ARMCC">
- <description>Cortex-M23 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM23_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM23_BE_ARMCC">
- <description>Cortex-M23 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM23_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_ARMCC">
- <description>Cortex-M33 processor based device for the Arm Compiler</description>
- <require condition="CM33"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_LE_ARMCC">
- <description>Cortex-M33 processor based device in little endian mode for the Arm Compiler</description>
- <require condition="CM33_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_BE_ARMCC">
- <description>Cortex-M33 processor based device in big endian mode for the Arm Compiler</description>
- <require condition="CM33_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_FP_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit for the Arm Compiler</description>
- <require condition="CM33_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_FP_LE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
- <require condition="CM33_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_FP_BE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
- <require condition="CM33_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_ARMCC">
- <description>Cortex-M33 processor, no DSP, no FPU, Arm Compiler</description>
- <require condition="CM33_NODSP_NOFPU"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_ARMCC">
- <description>Cortex-M33 processor, DSP, no FPU, Arm Compiler</description>
- <require condition="CM33_DSP_NOFPU"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_NODSP_SP_ARMCC">
- <description>Cortex-M33 processor, no DSP, SP FPU, Arm Compiler</description>
- <require condition="CM33_NODSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_DSP_SP_ARMCC">
- <description>Cortex-M33 processor, DSP, SP FPU, Arm Compiler</description>
- <require condition="CM33_DSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_LE_ARMCC">
- <description>Cortex-M33 processor, little endian, no DSP, no FPU, Arm Compiler</description>
- <require condition="CM33_NODSP_NOFPU_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_LE_ARMCC">
- <description>Cortex-M33 processor, little endian, DSP, no FPU, Arm Compiler</description>
- <require condition="CM33_DSP_NOFPU_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_NODSP_SP_LE_ARMCC">
- <description>Cortex-M33 processor, little endian, no DSP, SP FPU, Arm Compiler</description>
- <require condition="CM33_NODSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_LE_ARMCC">
- <description>Cortex-M33 processor, little endian, DSP, SP FPU, Arm Compiler</description>
- <require condition="CM33_DSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_ARMCC">
- <description>Armv8-M Baseline processor based device for the Arm Compiler</description>
- <require condition="ARMv8MBL"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MBL_LE_ARMCC">
- <description>Armv8-M Baseline processor based device in little endian mode for the Arm Compiler</description>
- <require condition="ARMv8MBL_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_BE_ARMCC">
- <description>Armv8-M Baseline processor based device in big endian mode for the Arm Compiler</description>
- <require condition="ARMv8MBL_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_ARMCC">
- <description>Armv8-M Mainline processor based device for the Arm Compiler</description>
- <require condition="ARMv8MML"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_LE_ARMCC">
- <description>Armv8-M Mainline processor based device in little endian mode for the Arm Compiler</description>
- <require condition="ARMv8MML_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_BE_ARMCC">
- <description>Armv8-M Mainline processor based device in big endian mode for the Arm Compiler</description>
- <require condition="ARMv8MML_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_ARMCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit for the Arm Compiler</description>
- <require condition="ARMv8MML_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_FP_LE_ARMCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the Arm Compiler</description>
- <require condition="ARMv8MML_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_BE_ARMCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in big endian mode for the Arm Compiler</description>
- <require condition="ARMv8MML_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_ARMCC">
- <description>Armv8-M Mainline, no DSP, no FPU, Arm Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_ARMCC">
- <description>Armv8-M Mainline, DSP, no FPU, Arm Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_ARMCC">
- <description>Armv8-M Mainline, no DSP, SP FPU, Arm Compiler</description>
- <require condition="ARMv8MML_NODSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_ARMCC">
- <description>Armv8-M Mainline, DSP, SP FPU, Arm Compiler</description>
- <require condition="ARMv8MML_DSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_LE_ARMCC">
- <description>Armv8-M Mainline, little endian, no DSP, no FPU, Arm Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_LE_ARMCC">
- <description>Armv8-M Mainline, little endian, DSP, no FPU, Arm Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_LE_ARMCC">
- <description>Armv8-M Mainline, little endian, no DSP, SP FPU, Arm Compiler</description>
- <require condition="ARMv8MML_NODSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
- <description>Armv8-M Mainline, little endian, DSP, SP FPU, Arm Compiler</description>
- <require condition="ARMv8MML_DSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <!-- GCC compiler -->
- <condition id="CA_GCC">
- <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the GCC Compiler</description>
- <require condition="ARMv7-A Device"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM0_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM0_LE_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM0_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM0_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_GCC">
- <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM3_LE_GCC">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM3_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_GCC">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM3_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_GCC">
- <description>Cortex-M4 processor based device for the GCC Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_LE_GCC">
- <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM4_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_GCC">
- <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM4_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_FP_LE_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM4_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM4_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_GCC">
- <description>Cortex-M7 processor based device for the GCC Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_LE_GCC">
- <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM7_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_GCC">
- <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM7_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_FP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM7_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM7_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_SP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="CM7_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="CM7_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_DP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
- <require condition="CM7_DP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
- <require condition="CM7_DP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM23_GCC">
- <description>Cortex-M23 processor based device for the GCC Compiler</description>
- <require condition="CM23"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM23_LE_GCC">
- <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM23_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM23_BE_GCC">
- <description>Cortex-M23 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM23_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_GCC">
- <description>Cortex-M33 processor based device for the GCC Compiler</description>
- <require condition="CM33"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_LE_GCC">
- <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM33_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_BE_GCC">
- <description>Cortex-M33 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM33_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_FP_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM33_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_FP_LE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM33_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_FP_BE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM33_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_GCC">
- <description>CM33, no DSP, no FPU, GCC Compiler</description>
- <require condition="CM33_NODSP_NOFPU"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_GCC">
- <description>CM33, DSP, no FPU, GCC Compiler</description>
- <require condition="CM33_DSP_NOFPU"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_NODSP_SP_GCC">
- <description>CM33, no DSP, SP FPU, GCC Compiler</description>
- <require condition="CM33_NODSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_DSP_SP_GCC">
- <description>CM33, DSP, SP FPU, GCC Compiler</description>
- <require condition="CM33_DSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_LE_GCC">
- <description>CM33, little endian, no DSP, no FPU, GCC Compiler</description>
- <require condition="CM33_NODSP_NOFPU_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_LE_GCC">
- <description>CM33, little endian, DSP, no FPU, GCC Compiler</description>
- <require condition="CM33_DSP_NOFPU_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_NODSP_SP_LE_GCC">
- <description>CM33, little endian, no DSP, SP FPU, GCC Compiler</description>
- <require condition="CM33_NODSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_LE_GCC">
- <description>CM33, little endian, DSP, SP FPU, GCC Compiler</description>
- <require condition="CM33_DSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_GCC">
- <description>Armv8-M Baseline processor based device for the GCC Compiler</description>
- <require condition="ARMv8MBL"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MBL_LE_GCC">
- <description>Armv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MBL_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_BE_GCC">
- <description>Armv8-M Baseline processor based device in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MBL_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_GCC">
- <description>Armv8-M Mainline processor based device for the GCC Compiler</description>
- <require condition="ARMv8MML"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_LE_GCC">
- <description>Armv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_BE_GCC">
- <description>Armv8-M Mainline processor based device in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_GCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="ARMv8MML_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_FP_LE_GCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_BE_GCC">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_GCC">
- <description>Armv8-M Mainline, no DSP, no FPU, GCC Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_GCC">
- <description>Armv8-M Mainline, DSP, no FPU, GCC Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_GCC">
- <description>Armv8-M Mainline, no DSP, SP FPU, GCC Compiler</description>
- <require condition="ARMv8MML_NODSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_GCC">
- <description>Armv8-M Mainline, DSP, SP FPU, GCC Compiler</description>
- <require condition="ARMv8MML_DSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_LE_GCC">
- <description>Armv8-M Mainline, little endian, no DSP, no FPU, GCC Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_LE_GCC">
- <description>Armv8-M Mainline, little endian, DSP, no FPU, GCC Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_LE_GCC">
- <description>Armv8-M Mainline, little endian, no DSP, SP FPU, GCC Compiler</description>
- <require condition="ARMv8MML_NODSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_LE_GCC">
- <description>Armv8-M Mainline, little endian, DSP, SP FPU, GCC Compiler</description>
- <require condition="ARMv8MML_DSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <!-- IAR compiler -->
- <condition id="CA_IAR">
- <description>Cortex-A5, Cortex-A7 or Cortex-A9 processor based device for the IAR Compiler</description>
- <require condition="ARMv7-A Device"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM0_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM0_LE_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM0_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM0_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_IAR">
- <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM3_LE_IAR">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM3_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_IAR">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM3_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_IAR">
- <description>Cortex-M4 processor based device for the IAR Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM4_LE_IAR">
- <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM4_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_IAR">
- <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM4_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM4_FP_LE_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="CM4_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="CM4_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_IAR">
- <description>Cortex-M7 processor based device for the IAR Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_LE_IAR">
- <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM7_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_IAR">
- <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM7_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_FP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="CM7_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="CM7_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_SP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
- <require condition="CM7_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
- <require condition="CM7_SP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_DP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
- <require condition="CM7_DP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
- <require condition="CM7_DP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM23_IAR">
- <description>Cortex-M23 processor based device for the IAR Compiler</description>
- <require condition="CM23"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM23_LE_IAR">
- <description>Cortex-M23 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM23_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM23_BE_IAR">
- <description>Cortex-M23 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM23_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_IAR">
- <description>Cortex-M33 processor based device for the IAR Compiler</description>
- <require condition="CM33"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_LE_IAR">
- <description>Cortex-M33 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM33_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_BE_IAR">
- <description>Cortex-M33 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM33_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_FP_IAR">
- <description>Cortex-M33 processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="CM33_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_FP_LE_IAR">
- <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="CM33_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_FP_BE_IAR">
- <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="CM33_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_IAR">
- <description>CM33, no DSP, no FPU, IAR Compiler</description>
- <require condition="CM33_NODSP_NOFPU"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_IAR">
- <description>CM33, DSP, no FPU, IAR Compiler</description>
- <require condition="CM33_DSP_NOFPU"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_NODSP_SP_IAR">
- <description>CM33, no DSP, SP FPU, IAR Compiler</description>
- <require condition="CM33_NODSP_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_DSP_SP_IAR">
- <description>CM33, DSP, SP FPU, IAR Compiler</description>
- <require condition="CM33_DSP_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM33_NODSP_NOFPU_LE_IAR">
- <description>CM33, little endian, no DSP, no FPU, IAR Compiler</description>
- <require condition="CM33_NODSP_NOFPU_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_NOFPU_LE_IAR">
- <description>CM33, little endian, DSP, no FPU, IAR Compiler</description>
- <require condition="CM33_DSP_NOFPU_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_NODSP_SP_LE_IAR">
- <description>CM33, little endian, no DSP, SP FPU, IAR Compiler</description>
- <require condition="CM33_NODSP_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_LE_IAR">
- <description>CM33, little endian, DSP, SP FPU, IAR Compiler</description>
- <require condition="CM33_DSP_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_IAR">
- <description>Armv8-M Baseline processor based device for the IAR Compiler</description>
- <require condition="ARMv8MBL"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MBL_LE_IAR">
- <description>Armv8-M Baseline processor based device in little endian mode for the IAR Compiler</description>
- <require condition="ARMv8MBL_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_BE_IAR">
- <description>Armv8-M Baseline processor based device in big endian mode for the IAR Compiler</description>
- <require condition="ARMv8MBL_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_IAR">
- <description>Armv8-M Mainline processor based device for the IAR Compiler</description>
- <require condition="ARMv8MML"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_LE_IAR">
- <description>Armv8-M Mainline processor based device in little endian mode for the IAR Compiler</description>
- <require condition="ARMv8MML_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_BE_IAR">
- <description>Armv8-M Mainline processor based device in big endian mode for the IAR Compiler</description>
- <require condition="ARMv8MML_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_IAR">
- <description>Armv8-M Mainline processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="ARMv8MML_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_FP_LE_IAR">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="ARMv8MML_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_BE_IAR">
- <description>Armv8-M Mainline processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="ARMv8MML_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_IAR">
- <description>Armv8-M Mainline, no DSP, no FPU, IAR Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_IAR">
- <description>Armv8-M Mainline, DSP, no FPU, IAR Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_IAR">
- <description>Armv8-M Mainline, no DSP, SP FPU, IAR Compiler</description>
- <require condition="ARMv8MML_NODSP_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_IAR">
- <description>Armv8-M Mainline, DSP, SP FPU, IAR Compiler</description>
- <require condition="ARMv8MML_DSP_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMv8MML_NODSP_NOFPU_LE_IAR">
- <description>Armv8-M Mainline, little endian, no DSP, no FPU, IAR Compiler</description>
- <require condition="ARMv8MML_NODSP_NOFPU_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_NOFPU_LE_IAR">
- <description>Armv8-M Mainline, little endian, DSP, no FPU, IAR Compiler</description>
- <require condition="ARMv8MML_DSP_NOFPU_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_NODSP_SP_LE_IAR">
- <description>Armv8-M Mainline, little endian, no DSP, SP FPU, IAR Compiler</description>
- <require condition="ARMv8MML_NODSP_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_LE_IAR">
- <description>Armv8-M Mainline, little endian, DSP, SP FPU, IAR Compiler</description>
- <require condition="ARMv8MML_DSP_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <!-- conditions selecting single devices and CMSIS Core -->
- <!-- used for component startup, GCC version is used for C-Startup -->
- <condition id="ARMCM0 CMSIS">
- <description>Generic Arm Cortex-M0 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM0"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM0 CMSIS GCC">
- <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM0 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM0+ CMSIS">
- <description>Generic Arm Cortex-M0+ device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM0P*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM0+ CMSIS GCC">
- <description>Generic Arm Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
- <require condition="ARMCM0+ CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM3 CMSIS">
- <description>Generic Arm Cortex-M3 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM3"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM3 CMSIS GCC">
- <description>Generic Arm Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM3 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM4 CMSIS">
- <description>Generic Arm Cortex-M4 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM4*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM4 CMSIS GCC">
- <description>Generic Arm Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM4 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM7 CMSIS">
- <description>Generic Arm Cortex-M7 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM7*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM7 CMSIS GCC">
- <description>Generic Arm Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM7 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM23 CMSIS">
- <description>Generic Arm Cortex-M23 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM23*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM23 CMSIS GCC">
- <description>Generic Arm Cortex-M23 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM23 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM33 CMSIS">
- <description>Generic Arm Cortex-M33 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM33*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM33 CMSIS GCC">
- <description>Generic Arm Cortex-M33 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM33 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMSC000 CMSIS">
- <description>Generic Arm SC000 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMSC000"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMSC000 CMSIS GCC">
- <description>Generic Arm SC000 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMSC000 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMSC300 CMSIS">
- <description>Generic Arm SC300 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMSC300"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMSC300 CMSIS GCC">
- <description>Generic Arm SC300 device startup and dependson CMSIS Core requiring GCC</description>
- <require condition="ARMSC300 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMv8MBL CMSIS">
- <description>Generic Armv8-M Baseline device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMv8MBL CMSIS GCC">
- <description>Generic Armv8-M Baseline device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMv8MBL CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMv8MML CMSIS">
- <description>Generic Armv8-M Mainline device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMv8MML CMSIS GCC">
- <description>Generic Armv8-M Mainline device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMv8MML CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCA5 CMSIS">
- <description>Generic Arm Cortex-A5 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCA5"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCA7 CMSIS">
- <description>Generic Arm Cortex-A7 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCA7"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCA9 CMSIS">
- <description>Generic Arm Cortex-A9 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCA9"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <!-- CMSIS DSP -->
- <condition id="CMSIS DSP">
- <description>Components required for DSP</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
-
- <!-- CMSIS NN -->
- <condition id="CMSIS NN">
- <description>Components required for NN</description>
- <require condition="CMSIS DSP"/>
- </condition>
-
- <!-- RTOS RTX -->
- <condition id="RTOS RTX">
- <description>Components required for RTOS RTX</description>
- <require condition="ARMv6_7-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="Device" Cgroup="Startup"/>
- <deny Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
- </condition>
- <condition id="RTOS RTX IFX">
- <description>Components required for RTOS RTX IFX</description>
- <require condition="ARMv6_7-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Cclass="Device" Cgroup="Startup"/>
- <deny Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
- </condition>
- <condition id="RTOS RTX5">
- <description>Components required for RTOS RTX5</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
- </condition>
- <condition id="RTOS2 RTX5">
- <description>Components required for RTOS2 RTX5</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- </condition>
- <condition id="RTOS2 RTX5 v7-A">
- <description>Components required for RTOS2 RTX5 on Armv7-A</description>
- <require condition="ARMv7-A Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- <require Cclass="Device" Cgroup="OS Tick"/>
- <require Cclass="Device" Cgroup="IRQ Controller"/>
- </condition>
- <condition id="RTOS2 RTX5 Lib">
- <description>Components required for RTOS2 RTX5 Library</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- </condition>
- <condition id="RTOS2 RTX5 NS">
- <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
- <require condition="ARMv8-M TZ Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- </condition>
- <!-- OS Tick -->
- <condition id="OS Tick PTIM">
- <description>Components required for OS Tick Private Timer</description>
- <require condition="CA5_CA9"/>
- <require Cclass="Device" Cgroup="IRQ Controller"/>
- </condition>
- <condition id="OS Tick GTIM">
- <description>Components required for OS Tick Generic Physical Timer</description>
- <require condition="CA7"/>
- <require Cclass="Device" Cgroup="IRQ Controller"/>
- </condition>
- </conditions>
- <components>
- <!-- CMSIS-Core component -->
- <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.2" condition="ARMv6_7_8-M Device" >
- <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/Core/html/index.html"/>
- <file category="include" name="CMSIS/Include/"/>
- <file category="header" name="CMSIS/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
- <!-- Code template -->
- <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c" version="1.1.0" select="Secure mode 'main' module for ARMv8-M"/>
- <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" version="1.1.0" select="RTOS Context Management (TrustZone for ARMv8-M)" />
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="CORE" Cversion="1.0.1" condition="ARMv7-A Device" >
- <description>CMSIS-CORE for Cortex-A</description>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/Core_A/html/index.html"/>
- <file category="include" name="CMSIS/Core_A/Include/"/>
- </files>
- </component>
- <!-- CMSIS-Startup components -->
- <!-- Cortex-M0 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M0 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M0 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M0+ -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS">
- <description>System and Startup for Generic Arm Cortex-M0+ device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M0+ device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M3 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M3 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M3 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M4 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M4 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM4/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M4 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM4/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M7 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M7 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM7/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M7 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM7/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M23 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M23 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM23/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM23/Source/IAR/startup_ARMCM23.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/system_ARMCM23.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M23 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM23/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/system_ARMCM23.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- Cortex-M33 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.1.0" condition="ARMCM33 CMSIS">
- <description>System and Startup for Generic Arm Cortex-M33 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM33/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM33/Source/IAR/startup_ARMCM33.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/system_ARMCM33.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMCM33 CMSIS GCC">
- <description>System and Startup for Generic Arm Cortex-M33 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM33/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/system_ARMCM33.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- Cortex-SC000 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS">
- <description>System and Startup for Generic Arm SC000 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
- <description>System and Startup for Generic Arm SC000 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-SC300 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS">
- <description>System and Startup for Generic Arm SC300 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
- <description>System and Startup for Generic Arm SC300 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- ARMv8MBL -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS">
- <description>System and Startup for Generic Armv8-M Baseline device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
- <description>System and Startup for Generic Armv8-M Baseline device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- ARMv8MML -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.1.0" condition="ARMv8MML CMSIS">
- <description>System and Startup for Generic Armv8-M Mainline device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.1.0" condition="ARMv8MML CMSIS GCC">
- <description>System and Startup for Generic Armv8-M Mainline device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.1.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- Cortex-A5 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMCA5 CMSIS">
- <description>System and Startup for Generic Arm Cortex-A5 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCA5/Include/"/>
- <!-- startup / system / mmu files -->
- <file category="sourceC" name="Device/ARM/ARMCA5/Source/AC5/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC5/ARMCA5.sct" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="sourceC" name="Device/ARM/ARMCA5/Source/AC6/startup_ARMCA5.c" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="linkerScript" name="Device/ARM/ARMCA5/Source/AC6/ARMCA5.sct" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="sourceC" name="Device/ARM/ARMCA5/Source/GCC/startup_ARMCA5.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="other" name="Device/ARM/ARMCA5/Source/GCC/ARMCA5.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCA5/Source/IAR/startup_ARMCA5.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="linkerScript" name="Device/ARM/ARMCA5/Source/IAR/ARMCA5.icf" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCA5/Source/system_ARMCA5.c" version="1.0.0" attr="config"/>
- <file category="sourceC" name="Device/ARM/ARMCA5/Source/mmu_ARMCA5.c" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA5/Include/system_ARMCA5.h" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA5/Include/mem_ARMCA5.h" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-A7 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMCA7 CMSIS">
- <description>System and Startup for Generic Arm Cortex-A7 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCA7/Include/"/>
- <!-- startup / system / mmu files -->
- <file category="sourceC" name="Device/ARM/ARMCA7/Source/AC5/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC5/ARMCA7.sct" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="sourceC" name="Device/ARM/ARMCA7/Source/AC6/startup_ARMCA7.c" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="linkerScript" name="Device/ARM/ARMCA7/Source/AC6/ARMCA7.sct" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="sourceC" name="Device/ARM/ARMCA7/Source/GCC/startup_ARMCA7.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="other" name="Device/ARM/ARMCA7/Source/GCC/ARMCA7.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCA7/Source/IAR/startup_ARMCA7.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="linkerScript" name="Device/ARM/ARMCA7/Source/IAR/ARMCA7.icf" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCA7/Source/system_ARMCA7.c" version="1.0.0" attr="config"/>
- <file category="sourceC" name="Device/ARM/ARMCA7/Source/mmu_ARMCA7.c" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA7/Include/system_ARMCA7.h" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA7/Include/mem_ARMCA7.h" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-A9 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCA9 CMSIS">
- <description>System and Startup for Generic Arm Cortex-A9 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCA9/Include/"/>
- <!-- startup / system / mmu files -->
- <file category="sourceC" name="Device/ARM/ARMCA9/Source/AC5/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC5/ARMCA9.sct" version="1.0.0" attr="config" condition="ARMCC5"/>
- <file category="sourceC" name="Device/ARM/ARMCA9/Source/AC6/startup_ARMCA9.c" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="linkerScript" name="Device/ARM/ARMCA9/Source/AC6/ARMCA9.sct" version="1.0.0" attr="config" condition="ARMCC6"/>
- <file category="sourceC" name="Device/ARM/ARMCA9/Source/GCC/startup_ARMCA9.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="other" name="Device/ARM/ARMCA9/Source/GCC/ARMCA9.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCA9/Source/IAR/startup_ARMCA9.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="linkerScript" name="Device/ARM/ARMCA9/Source/IAR/ARMCA9.icf" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCA9/Source/system_ARMCA9.c" version="1.0.0" attr="config"/>
- <file category="sourceC" name="Device/ARM/ARMCA9/Source/mmu_ARMCA9.c" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA9/Include/system_ARMCA9.h" version="1.0.0" attr="config"/>
- <file category="header" name="Device/ARM/ARMCA9/Include/mem_ARMCA9.h" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- IRQ Controller -->
- <component Cclass="Device" Cgroup="IRQ Controller" Csub="GIC" Capiversion="1.0.0" Cversion="1.0.0" condition="ARMv7-A Device">
- <description>IRQ Controller implementation using GIC</description>
- <files>
- <file category="sourceC" name="CMSIS/Core_A/Source/irq_ctrl_gic.c"/>
- </files>
- </component>
- <!-- OS Tick -->
- <component Cclass="Device" Cgroup="OS Tick" Csub="Private Timer" Capiversion="1.0.1" Cversion="1.0.1" condition="OS Tick PTIM">
- <description>OS Tick implementation using Private Timer</description>
- <files>
- <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_ptim.c"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="OS Tick" Csub="Generic Physical Timer" Capiversion="1.0.1" Cversion="1.0.1" condition="OS Tick GTIM">
- <description>OS Tick implementation using Generic Physical Timer</description>
- <files>
- <file category="sourceC" name="CMSIS/RTOS2/Source/os_tick_gtim.c"/>
- </files>
- </component>
- <!-- CMSIS-DSP component -->
- <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.5.2" condition="CMSIS DSP">
- <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
- <file category="header" name="CMSIS/Include/arm_math.h"/>
- <!-- CPU and Compiler dependent -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_SP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_DP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_DP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_NODSP_NOFPU_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_DSP_NOFPU_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_NODSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_DSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_NODSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLlfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/-->
- <!--file category="library" condition="ARMv8MML_DSP_DP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/-->
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM4_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_DP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_NODSP_NOFPU_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_DSP_NOFPU_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_NODSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_DSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_NODSP_NOFPU_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_DSP_NOFPU_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_NODSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <!--file category="library" condition="ARMv8MML_DP_NOFPU_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/-->
- <!--file category="library" condition="ARMv8MML_DSP_DP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/-->
- </files>
- </component>
-
- <!-- CMSIS-NN component -->
- <component Cclass="CMSIS" Cgroup="NN" Cversion="1.0.0" condition="CMSIS NN">
- <description>CMSIS-NN Neural Network Library</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/NN/html/index.html"/>
- <file category="header" name="CMSIS/NN/Include/arm_nnfunctions.h"/>
- <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_nn_activations_q7.c"/>
- <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_nn_activations_q15.c"/>
- <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_relu_q7.c"/>
- <file category="source" name="CMSIS/NN/Source/ActivationFunctions/arm_relu_q15.c"/>
-
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_RGB.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q15_basic.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q15_fast.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_separable_conv_HWC_q7.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_depthwise_separable_conv_HWC_q7_nonsquare.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_q7_q15.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_nn_mat_mult_kernel_q7_q15_reordered.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_1x1_HWC_q7_fast_nonsquare.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_basic.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_fast.c"/>
- <file category="source" name="CMSIS/NN/Source/ConvolutionFunctions/arm_convolve_HWC_q7_fast_nonsquare.c"/>
-
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q7.c"/>
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q7_opt.c"/>
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q15.c"/>
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_q15_opt.c"/>
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_mat_q7_vec_q15.c"/>
- <file category="source" name="CMSIS/NN/Source/FullyConnectedFunctions/arm_fully_connected_mat_q7_vec_q15_opt.c"/>
-
- <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_reordered_no_shift.c"/>
- <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_nntables.c"/>
- <file category="source" name="CMSIS/NN/Source/NNSupportFunctions/arm_q7_to_q15_no_shift.c"/>
- <file category="source" name="CMSIS/NN/Source/PoolingFunctions/arm_pool_q7_HWC.c"/>
-
- <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_q15.c"/>
- <file category="source" name="CMSIS/NN/Source/SoftmaxFunctions/arm_softmax_q7.c"/>
- </files>
- </component>
- <!-- CMSIS-RTOS Keil RTX component -->
- <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.1" Capiversion="1.0.0" isDefaultVariant="1" condition="RTOS RTX">
- <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
- #define RTE_CMSIS_RTOS_RTX /* CMSIS-RTOS Keil RTX */
- </RTE_Components_h>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
- <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
- <file category="source" attr="config" name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
- <!-- RTX templates -->
- <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c" select="CMSIS-RTOS Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c" select="CMSIS-RTOS Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c" select="CMSIS-RTOS Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c" select="CMSIS-RTOS Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c" select="CMSIS-RTOS Timer"/>
- <!-- tool-chain specific template file -->
- <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="GCC" name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="IAR" name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <!-- CPU and Compiler dependent -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM0_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM3_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_FP_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_FP_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <!-- IAR -->
- <file category="library" condition="CM0_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM0_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM3_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM3_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_FP_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_FP_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_FP_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_FP_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- </files>
- </component>
- <!-- CMSIS-RTOS Keil RTX component (IFX variant) -->
- <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cvariant="IFX" Cversion="4.81.1" Capiversion="1.0.0" condition="RTOS RTX IFX">
- <description>CMSIS-RTOS RTX implementation for Infineon XMC4 series affected by PMU_CM.001 errata</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
- #define RTE_CMSIS_RTOS_RTX /* CMSIS-RTOS Keil RTX */
- </RTE_Components_h>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
- <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
- <file category="source" attr="config" name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
- <!-- RTX templates -->
- <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c" select="CMSIS-RTOS Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c" select="CMSIS-RTOS Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c" select="CMSIS-RTOS Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c" select="CMSIS-RTOS Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c" select="CMSIS-RTOS Timer"/>
- <!-- tool-chain specific template file -->
- <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="GCC" name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="IAR" name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <!-- CPU and Compiler dependent -->
- <!-- ARMCC -->
- <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <!-- GCC -->
- <file category="library" condition="CM4_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <!-- IAR -->
- </files>
- </component>
- <!-- CMSIS-RTOS Keil RTX5 component -->
- <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.3.0" Capiversion="1.0.0" condition="RTOS RTX5">
- <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
- #define RTE_CMSIS_RTOS_RTX5 /* CMSIS-RTOS Keil RTX5 */
- </RTE_Components_h>
- <files>
- <!-- RTX header file -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
- <!-- RTX compatibility module for API V1 -->
- <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
- </files>
- </component>
- <!-- CMSIS-RTOS2 Keil RTX5 component -->
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.3.0" Capiversion="2.1.2" condition="RTOS2 RTX5 Lib">
- <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and Armv8-M (Library)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="header" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.h" version="5.3.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.1.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c" version="2.0.0" select="CMSIS-RTOS2 Events"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c" version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c" version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c" version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c" version="2.0.0" select="CMSIS-RTOS2 Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c" version="2.0.1" select="CMSIS-RTOS2 Timer"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c" version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX library configuration -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
- <!-- RTX libraries (CPU and Compiler dependent) -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
- <!-- IAR -->
- <file category="library" condition="CM0_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM0.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM3_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_FP_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_FP_LE_IAR" name="CMSIS/RTOS2/RTX/Library/IAR/RTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.3.0" Capiversion="2.1.2" condition="RTOS2 RTX5 NS">
- <description>CMSIS-RTOS2 RTX5 for Armv8-M Non-Secure Domain (Library)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS /* CMSIS-RTOS2 Keil RTX5 Armv8-M Non-secure domain */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="header" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.h" version="5.3.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.1.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c" version="2.0.0" select="CMSIS-RTOS2 Events"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c" version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c" version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c" version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c" version="2.0.0" select="CMSIS-RTOS2 Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c" version="2.0.1" select="CMSIS-RTOS2 Timer"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c" version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX library configuration -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
- <!-- RTX libraries (CPU and Compiler dependent) -->
- <!-- ARMCC -->
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <!-- GCC -->
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.3.0" Capiversion="2.1.2" condition="RTOS2 RTX5">
- <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and Armv8-M (Source)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_SOURCE /* CMSIS-RTOS2 Keil RTX5 Source */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="header" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.h" version="5.3.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.1.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c" version="2.0.0" select="CMSIS-RTOS2 Events"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c" version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c" version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c" version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c" version="2.0.0" select="CMSIS-RTOS2 Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c" version="2.0.1" select="CMSIS-RTOS2 Timer"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c" version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX sources (core) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
- <!-- RTX sources (library configuration) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
- <!-- RTX sources (handlers ARMCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s" condition="CM0_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM3_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM4_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s" condition="CM4_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM7_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s" condition="CM7_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s" condition="CM23_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="CM33_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="CM33_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s" condition="ARMv8MBL_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="ARMv8MML_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="ARMv8MML_FP_ARMCC"/>
- <!-- RTX sources (handlers GCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.S" condition="CM0_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S" condition="CM3_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S" condition="CM4_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S" condition="CM4_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.S" condition="CM7_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.S" condition="CM7_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S" condition="CM23_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S" condition="CM33_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="CM33_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.S" condition="ARMv8MBL_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.S" condition="ARMv8MML_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.S" condition="ARMv8MML_FP_GCC"/>
- <!-- RTX sources (handlers IAR) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm0.s" condition="CM0_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s" condition="CM3_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s" condition="CM4_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s" condition="CM4_FP_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm3.s" condition="CM7_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_cm4f.s" condition="CM7_FP_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s" condition="CM23_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s" condition="CM33_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s" condition="CM33_FP_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl.s" condition="ARMv8MBL_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s" condition="ARMv8MML_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml.s" condition="ARMv8MML_FP_IAR"/>
- <!-- OS Tick (SysTick) -->
- <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.3.0" Capiversion="2.1.2" condition="RTOS2 RTX5 v7-A">
- <description>CMSIS-RTOS2 RTX5 for Armv7-A (Source)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_SOURCE /* CMSIS-RTOS2 Keil RTX5 Source */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="header" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.h" version="5.3.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.1.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/handlers.c" version="5.1.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c" version="2.0.0" select="CMSIS-RTOS2 Events"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c" version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c" version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c" version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c" version="2.0.0" select="CMSIS-RTOS2 Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c" version="2.0.1" select="CMSIS-RTOS2 Timer"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c" version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX sources (core) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
- <!-- RTX sources (library configuration) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
- <!-- RTX sources (handlers ARMCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_ca.s" condition="CA_ARMCC5"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S" condition="CA_ARMCC6"/>
- <!-- RTX sources (handlers GCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_ca.S" condition="CA_GCC"/>
- <!-- RTX sources (handlers IAR) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_ca.s" condition="CA_IAR"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.3.0" Capiversion="2.1.2" condition="RTOS2 RTX5 NS">
- <description>CMSIS-RTOS2 RTX5 for Armv8-M Non-Secure Domain (Source)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_SOURCE /* CMSIS-RTOS2 Keil RTX5 Source */
- #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS /* CMSIS-RTOS2 Keil RTX5 Armv8-M Non-secure domain */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="header" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.h" version="5.3.0"/>
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.1.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" version="2.0.0" select="CMSIS-RTOS2 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Events.c" version="2.0.0" select="CMSIS-RTOS2 Events"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MemPool.c" version="2.0.0" select="CMSIS-RTOS2 Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/MsgQueue.c" version="2.0.0" select="CMSIS-RTOS2 Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Mutex.c" version="2.0.0" select="CMSIS-RTOS2 Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Semaphore.c" version="2.0.0" select="CMSIS-RTOS2 Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Thread.c" version="2.0.0" select="CMSIS-RTOS2 Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/Timer.c" version="2.0.1" select="CMSIS-RTOS2 Timer"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/svc_user.c" version="1.0.0" select="CMSIS-RTOS2 SVC User Table"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX sources (core) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evr.c"/>
- <!-- RTX sources (library configuration) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_lib.c"/>
- <!-- RTX sources (ARMCC handlers) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s" condition="CM23_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="CM33_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="CM33_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s" condition="ARMv8MBL_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="ARMv8MML_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="ARMv8MML_FP_ARMCC"/>
- <!-- RTX sources (GCC handlers) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S" condition="CM23_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S" condition="CM33_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="CM33_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.S" condition="ARMv8MBL_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.S" condition="ARMv8MML_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.S" condition="ARMv8MML_FP_GCC"/>
- <!-- RTX sources (IAR handlers) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s" condition="CM23_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s" condition="CM33_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s" condition="CM33_FP_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mbl_ns.s" condition="ARMv8MBL_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s" condition="ARMv8MML_IAR"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/IAR/irq_armv8mml_ns.s" condition="ARMv8MML_FP_IAR"/>
- <!-- OS Tick (SysTick) -->
- <file category="source" name="CMSIS/RTOS2/Source/os_systick.c"/>
- </files>
- </component>
- </components>
- <boards>
- <board name="uVision Simulator" vendor="Keil">
- <description>uVision Simulator</description>
- <mountedDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P_MPU"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MBL"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_SP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMv8MML_DP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM23_TZ"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_TZ"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM33_DSP_FP_TZ"/>
- </board>
- <board name="Fixed Virtual Platform" vendor="ARM">
- <description>Fixed Virtual Platform</description>
- <mountedDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA5"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA7"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCA9"/>
- </board>
- </boards>
- <examples>
- <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
- <description>DSP_Lib Class Marks example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_class_marks_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
- <description>DSP_Lib Convolution example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_convolution_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
- <description>DSP_Lib Dotproduct example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
- <description>DSP_Lib FFT Bin example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
- <description>DSP_Lib FIR example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_fir_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
- <description>DSP_Lib Graphic Equalizer example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
- <description>DSP_Lib Linear Interpolation example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
- <description>DSP_Lib Matrix example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_matrix_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
- <description>DSP_Lib Signal Convergence example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
- <description>DSP_Lib Sinus/Cosinus example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
- <description>DSP_Lib Variance example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_variance_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="NN Library CIFAR10" doc="readme.txt" folder="CMSIS/NN/Examples/ARM/arm_nn_examples/cifar10">
- <description>Neural Network CIFAR10 example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_nnexamples_cifar10.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="CMSIS" Cgroup="NN"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
-
- <example name="NN Library GRU" doc="readme.txt" folder="CMSIS/NN/Examples/ARM/arm_nn_examples/gru">
- <description>Neural Network GRU example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_nnexamples_gru.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="CMSIS" Cgroup="NN"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
-
- <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Blinky">
- <description>CMSIS-RTOS2 Blinky example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="Blinky.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="CMSIS-RTOS2 RTX5 Migration" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Migration">
- <description>CMSIS-RTOS2 mixed API v1 and v2</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="Blinky.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="CMSIS-RTOS2 RTX5 Message Queue" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MsgQueue">
- <description>CMSIS-RTOS2 Message Queue Example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="MsqQueue.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Compiler" Cgroup="EventRecorder"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="CMSIS-RTOS2 RTX5 Memory Pool" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/MemPool">
- <description>CMSIS-RTOS2 Memory Pool Example</description>
- <board name="Fixed Virtual Platform" vendor="ARM"/>
- <project>
- <environment name="uv" load="MemPool.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Compiler" Cgroup="EventRecorder"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="TrustZone for ARMv8-M No RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/NoRTOS">
- <description>Bare-metal secure/non-secure example without RTOS</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="NoRTOS.uvmpw"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="TrustZone for ARMv8-M RTOS" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS">
- <description>Secure/non-secure RTOS example with thread context management</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="RTOS.uvmpw"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="TrustZone for ARMv8-M RTOS Security Tests" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/TrustZoneV8M/RTOS_Faults">
- <description>Secure/non-secure RTOS example with security test cases and system recovery</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="RTOS_Faults.uvmpw"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- </examples>
- </package>
|