Timing.cpp 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. #include "Timing.h"
  2. #ifdef CORTEXM
  3. #define SYSTICK_INITIAL_VALUE 0xFFFFFF
  4. static uint32_t startCycles=0;
  5. #if defined ARMCM0
  6. #include "ARMCM0.h"
  7. #elif defined ARMCM0P
  8. #include "ARMCM0plus.h"
  9. #elif defined ARMCM0P_MPU
  10. #include "ARMCM0plus_MPU.h"
  11. #elif defined ARMCM3
  12. #include "ARMCM3.h"
  13. #elif defined ARMCM4
  14. #include "ARMCM4.h"
  15. #elif defined ARMCM4_FP
  16. #include "ARMCM4_FP.h"
  17. #elif defined ARMCM7
  18. #include "ARMCM7.h"
  19. #elif defined ARMCM7_SP
  20. #include "ARMCM7_SP.h"
  21. #elif defined ARMCM7_DP
  22. #include "ARMCM7_DP.h"
  23. #elif defined (ARMCM33_DSP_FP)
  24. #include "ARMCM33_DSP_FP.h"
  25. #elif defined (ARMCM33_DSP_FP_TZ)
  26. #include "ARMCM33_DSP_FP_TZ.h"
  27. #elif defined ARMSC000
  28. #include "ARMSC000.h"
  29. #elif defined ARMSC300
  30. #include "ARMSC300.h"
  31. #elif defined ARMv8MBL
  32. #include "ARMv8MBL.h"
  33. #elif defined ARMv8MML
  34. #include "ARMv8MML.h"
  35. #elif defined ARMv8MML_DSP
  36. #include "ARMv8MML_DSP.h"
  37. #elif defined ARMv8MML_SP
  38. #include "ARMv8MML_SP.h"
  39. #elif defined ARMv8MML_DSP_SP
  40. #include "ARMv8MML_DSP_SP.h"
  41. #elif defined ARMv8MML_DP
  42. #include "ARMv8MML_DP.h"
  43. #elif defined ARMv8MML_DSP_DP
  44. #include "ARMv8MML_DSP_DP.h"
  45. #elif defined ARMv81MML_DSP_DP_MVE_FP
  46. #include "ARMv81MML_DSP_DP_MVE_FP.h"
  47. #elif defined ARMv7A
  48. /* TODO */
  49. #else
  50. #warning "no appropriate header file found!"
  51. #endif
  52. #endif
  53. #ifdef CORTEXA
  54. #include "cmsis_cp15.h"
  55. unsigned int startCycles;
  56. #define DO_RESET 1
  57. #define ENABLE_DIVIDER 0
  58. #endif
  59. #ifdef EXTBENCH
  60. unsigned long sectionCounter=0;
  61. #endif
  62. void initCycleMeasurement()
  63. {
  64. #ifdef CORTEXM
  65. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk;
  66. SysTick->LOAD = SYSTICK_INITIAL_VALUE;
  67. #endif
  68. #ifdef CORTEXA
  69. // in general enable all counters (including cycle counter)
  70. int32_t value = 1;
  71. // peform reset:
  72. if (DO_RESET)
  73. {
  74. value |= 2; // reset all counters to zero.
  75. value |= 4; // reset cycle counter to zero.
  76. }
  77. if (ENABLE_DIVIDER)
  78. value |= 8; // enable "by 64" divider for CCNT.
  79. value |= 16;
  80. // program the performance-counter control-register:
  81. __set_CP(15, 0, value, 9, 12, 0);
  82. // enable all counters:
  83. __set_CP(15, 0, 0x8000000f, 9, 12, 1);
  84. // clear overflows:
  85. __set_CP(15, 0, 0x8000000f, 9, 12, 3);
  86. #endif
  87. }
  88. void cycleMeasurementStart()
  89. {
  90. #ifndef EXTBENCH
  91. #ifdef CORTEXM
  92. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk;
  93. SysTick->LOAD = SYSTICK_INITIAL_VALUE;
  94. SysTick->CTRL = SysTick_CTRL_ENABLE_Msk | SysTick_CTRL_CLKSOURCE_Msk;
  95. while(SysTick->VAL == 0);
  96. startCycles = SysTick->VAL;
  97. #endif
  98. #ifdef CORTEXA
  99. unsigned int value;
  100. // Read CCNT Register
  101. __get_CP(15, 0, value, 9, 13, 0);
  102. startCycles = value;
  103. #endif
  104. #endif
  105. }
  106. void cycleMeasurementStop()
  107. {
  108. #ifndef EXTBENCH
  109. #ifdef CORTEXM
  110. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk;
  111. SysTick->LOAD = SYSTICK_INITIAL_VALUE;
  112. #endif
  113. #endif
  114. }
  115. Testing::cycles_t getCycles()
  116. {
  117. #ifdef CORTEXM
  118. uint32_t v = SysTick->VAL;
  119. return(startCycles - v);
  120. #endif
  121. #ifdef CORTEXA
  122. unsigned int value;
  123. // Read CCNT Register
  124. asm volatile ("MRC p15, 0, %0, c9, c13, 0\t\n":"=r" (value));
  125. return(value - startCycles);
  126. #endif
  127. return(0);
  128. }