startup_ARMCA5.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /******************************************************************************
  2. * @file startup_ARMCA5.c
  3. * @brief CMSIS Device System Source File for Arm Cortex-A5 Device Series
  4. * @version V1.00
  5. * @date 10. January 2018
  6. *
  7. * @note
  8. *
  9. ******************************************************************************/
  10. /*
  11. * Copyright (c) 2009-2018 Arm Limited. All rights reserved.
  12. *
  13. * SPDX-License-Identifier: Apache-2.0
  14. *
  15. * Licensed under the Apache License, Version 2.0 (the License); you may
  16. * not use this file except in compliance with the License.
  17. * You may obtain a copy of the License at
  18. *
  19. * www.apache.org/licenses/LICENSE-2.0
  20. *
  21. * Unless required by applicable law or agreed to in writing, software
  22. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  23. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  24. * See the License for the specific language governing permissions and
  25. * limitations under the License.
  26. */
  27. #include <ARMCA5.h>
  28. /*----------------------------------------------------------------------------
  29. Definitions
  30. *----------------------------------------------------------------------------*/
  31. #define USR_MODE 0x10 // User mode
  32. #define FIQ_MODE 0x11 // Fast Interrupt Request mode
  33. #define IRQ_MODE 0x12 // Interrupt Request mode
  34. #define SVC_MODE 0x13 // Supervisor mode
  35. #define ABT_MODE 0x17 // Abort mode
  36. #define UND_MODE 0x1B // Undefined Instruction mode
  37. #define SYS_MODE 0x1F // System mode
  38. /*----------------------------------------------------------------------------
  39. Internal References
  40. *----------------------------------------------------------------------------*/
  41. void Vectors (void) __attribute__ ((naked, section("RESET")));
  42. void Reset_Handler (void) __attribute__ ((naked));
  43. /*----------------------------------------------------------------------------
  44. Exception / Interrupt Handler
  45. *----------------------------------------------------------------------------*/
  46. void Undef_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  47. void SVC_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  48. void PAbt_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  49. void DAbt_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  50. void IRQ_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  51. void FIQ_Handler (void) __attribute__ ((weak, alias("Default_Handler")));
  52. /*----------------------------------------------------------------------------
  53. Exception / Interrupt Vector Table
  54. *----------------------------------------------------------------------------*/
  55. void Vectors(void) {
  56. __ASM volatile(
  57. "LDR PC, =Reset_Handler \n"
  58. "LDR PC, =Undef_Handler \n"
  59. "LDR PC, =SVC_Handler \n"
  60. "LDR PC, =PAbt_Handler \n"
  61. "LDR PC, =DAbt_Handler \n"
  62. "NOP \n"
  63. "LDR PC, =IRQ_Handler \n"
  64. "LDR PC, =FIQ_Handler \n"
  65. );
  66. }
  67. /*----------------------------------------------------------------------------
  68. Reset Handler called on controller reset
  69. *----------------------------------------------------------------------------*/
  70. void Reset_Handler(void) {
  71. __ASM volatile(
  72. // Mask interrupts
  73. "CPSID if \n"
  74. // Put any cores other than 0 to sleep
  75. "MRC p15, 0, R0, c0, c0, 5 \n" // Read MPIDR
  76. "ANDS R0, R0, #3 \n"
  77. "goToSleep: \n"
  78. "WFINE \n"
  79. "BNE goToSleep \n"
  80. // Reset SCTLR Settings
  81. "MRC p15, 0, R0, c1, c0, 0 \n" // Read CP15 System Control register
  82. "BIC R0, R0, #(0x1 << 12) \n" // Clear I bit 12 to disable I Cache
  83. "BIC R0, R0, #(0x1 << 2) \n" // Clear C bit 2 to disable D Cache
  84. "BIC R0, R0, #0x1 \n" // Clear M bit 0 to disable MMU
  85. "BIC R0, R0, #(0x1 << 11) \n" // Clear Z bit 11 to disable branch prediction
  86. "BIC R0, R0, #(0x1 << 13) \n" // Clear V bit 13 to disable hivecs
  87. "MCR p15, 0, R0, c1, c0, 0 \n" // Write value back to CP15 System Control register
  88. "ISB \n"
  89. // Configure ACTLR
  90. "MRC p15, 0, r0, c1, c0, 1 \n" // Read CP15 Auxiliary Control Register
  91. "ORR r0, r0, #(1 << 1) \n" // Enable L2 prefetch hint (UNK/WI since r4p1)
  92. "MCR p15, 0, r0, c1, c0, 1 \n" // Write CP15 Auxiliary Control Register
  93. // Set Vector Base Address Register (VBAR) to point to this application's vector table
  94. "LDR R0, =Vectors \n"
  95. "MCR p15, 0, R0, c12, c0, 0 \n"
  96. // Setup Stack for each exceptional mode
  97. "CPS #0x11 \n"
  98. "LDR SP, =Image$$FIQ_STACK$$ZI$$Limit \n"
  99. "CPS #0x12 \n"
  100. "LDR SP, =Image$$IRQ_STACK$$ZI$$Limit \n"
  101. "CPS #0x13 \n"
  102. "LDR SP, =Image$$SVC_STACK$$ZI$$Limit \n"
  103. "CPS #0x17 \n"
  104. "LDR SP, =Image$$ABT_STACK$$ZI$$Limit \n"
  105. "CPS #0x1B \n"
  106. "LDR SP, =Image$$UND_STACK$$ZI$$Limit \n"
  107. "CPS #0x1F \n"
  108. "LDR SP, =Image$$ARM_LIB_STACK$$ZI$$Limit \n"
  109. // Call SystemInit
  110. "BL SystemInit \n"
  111. // Unmask interrupts
  112. "CPSIE if \n"
  113. // Call __main
  114. "BL __main \n"
  115. );
  116. }
  117. /*----------------------------------------------------------------------------
  118. Default Handler for Exceptions / Interrupts
  119. *----------------------------------------------------------------------------*/
  120. void Default_Handler(void) {
  121. while(1);
  122. }