Zip.py 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142
  1. ###########################################
  2. # Project: CMSIS DSP Library
  3. # Title: Zip.py
  4. # Description: Zip two streams
  5. #
  6. # $Date: 06 August 2021
  7. # $Revision: V1.10.0
  8. #
  9. # Target Processor: Cortex-M and Cortex-A cores
  10. # -------------------------------------------------------------------- */
  11. #
  12. # Copyright (C) 2010-2021 ARM Limited or its affiliates. All rights reserved.
  13. #
  14. # SPDX-License-Identifier: Apache-2.0
  15. #
  16. # Licensed under the Apache License, Version 2.0 (the License); you may
  17. # not use this file except in compliance with the License.
  18. # You may obtain a copy of the License at
  19. #
  20. # www.apache.org/licenses/LICENSE-2.0
  21. #
  22. # Unless required by applicable law or agreed to in writing, software
  23. # distributed under the License is distributed on an AS IS BASIS, WITHOUT
  24. # WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  25. # See the License for the specific language governing permissions and
  26. # limitations under the License.
  27. ############################################
  28. from .simu import *
  29. class Unzip(GenericNode):
  30. def __init__(self,inputSize1,inputSize2,outputSize, fifoin1,fifoin2,fifoout):
  31. GenericNode21.__init__(self,inputSize1,inputSize2,outputSize,fifoin1,fifoin2,fifoout)
  32. def run(self):
  33. a1=self.getReadBuffer1()
  34. a2=self.getReadBuffer2()
  35. b=self.getWriteBuffer()
  36. b[::2]=a1
  37. b[1::2]=a2
  38. return(0)