ARMv8MML_DSP_DP.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /**************************************************************************//**
  2. * @file ARMv8MML_DSP_DP.h
  3. * @brief CMSIS Core Peripheral Access Layer Header File for
  4. * ARMv8MML Mainline Device (configured for Armv8-M MainlineARMv8MML
  5. * @version V5.4.0
  6. * @date 03. March 2020
  7. ******************************************************************************/
  8. /*
  9. * Copyright (c) 2009-2020 Arm Limited. All rights reserved.
  10. *
  11. * SPDX-License-Identifier: Apache-2.0
  12. *
  13. * Licensed under the Apache License, Version 2.0 (the License); you may
  14. * not use this file except in compliance with the License.
  15. * You may obtain a copy of the License at
  16. *
  17. * www.apache.org/licenses/LICENSE-2.0
  18. *
  19. * Unless required by applicable law or agreed to in writing, software
  20. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  21. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  22. * See the License for the specific language governing permissions and
  23. * limitations under the License.
  24. */
  25. #ifndef ARMv8MML_DSP_DP_H
  26. #define ARMv8MML_DSP_DP_H
  27. #ifdef __cplusplus
  28. extern "C" {
  29. #endif
  30. /* ------------------------- Interrupt Number Definition ------------------------ */
  31. typedef enum IRQn
  32. {
  33. /* ------------------- Processor Exceptions Numbers ----------------------------- */
  34. NonMaskableInt_IRQn = -14, /* 2 Non Maskable Interrupt */
  35. HardFault_IRQn = -13, /* 3 HardFault Interrupt */
  36. MemoryManagement_IRQn = -12, /* 4 Memory Management Interrupt */
  37. BusFault_IRQn = -11, /* 5 Bus Fault Interrupt */
  38. UsageFault_IRQn = -10, /* 6 Usage Fault Interrupt */
  39. SecureFault_IRQn = -9, /* 7 Secure Fault Interrupt */
  40. SVCall_IRQn = -5, /* 11 SVC Interrupt */
  41. DebugMonitor_IRQn = -4, /* 12 Debug Monitor Interrupt */
  42. PendSV_IRQn = -2, /* 14 PendSV Interrupt */
  43. SysTick_IRQn = -1, /* 15 System Tick Interrupt */
  44. /* ------------------- Processor Interrupt Numbers ------------------------------ */
  45. Interrupt0_IRQn = 0,
  46. Interrupt1_IRQn = 1,
  47. Interrupt2_IRQn = 2,
  48. Interrupt3_IRQn = 3,
  49. Interrupt4_IRQn = 4,
  50. Interrupt5_IRQn = 5,
  51. Interrupt6_IRQn = 6,
  52. Interrupt7_IRQn = 7,
  53. Interrupt8_IRQn = 8,
  54. Interrupt9_IRQn = 9
  55. /* Interrupts 10 .. 480 are left out */
  56. } IRQn_Type;
  57. /* ================================================================================ */
  58. /* ================ Processor and Core Peripheral Section ================ */
  59. /* ================================================================================ */
  60. /* ------- Start of section using anonymous unions and disabling warnings ------- */
  61. #if defined (__CC_ARM)
  62. #pragma push
  63. #pragma anon_unions
  64. #elif defined (__ICCARM__)
  65. #pragma language=extended
  66. #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
  67. #pragma clang diagnostic push
  68. #pragma clang diagnostic ignored "-Wc11-extensions"
  69. #pragma clang diagnostic ignored "-Wreserved-id-macro"
  70. #elif defined (__GNUC__)
  71. /* anonymous unions are enabled by default */
  72. #elif defined (__TMS470__)
  73. /* anonymous unions are enabled by default */
  74. #elif defined (__TASKING__)
  75. #pragma warning 586
  76. #elif defined (__CSMC__)
  77. /* anonymous unions are enabled by default */
  78. #else
  79. #warning Not supported compiler type
  80. #endif
  81. /* -------- Configuration of Core Peripherals ----------------------------------- */
  82. #define __ARMv8MML_REV 0x0001U /* Core revision r0p1 */
  83. #define __SAUREGION_PRESENT 1U /* SAU regions present */
  84. #define __MPU_PRESENT 1U /* MPU present */
  85. #define __VTOR_PRESENT 1U /* VTOR present */
  86. #define __NVIC_PRIO_BITS 3U /* Number of Bits used for Priority Levels */
  87. #define __Vendor_SysTickConfig 0U /* Set to 1 if different SysTick Config is used */
  88. #define __FPU_PRESENT 1U /* FPU present */
  89. #define __FPU_DP 1U /* double precision FPU */
  90. #define __DSP_PRESENT 1U /* DSP extension present */
  91. #define __ICACHE_PRESENT 1U
  92. #define __DCACHE_PRESENT 1U
  93. #include "core_armv8mml.h" /* Processor and core peripherals */
  94. #include "system_ARMv8MML.h" /* System Header */
  95. /* -------- End of section using anonymous unions and disabling warnings -------- */
  96. #if defined (__CC_ARM)
  97. #pragma pop
  98. #elif defined (__ICCARM__)
  99. /* leave anonymous unions enabled */
  100. #elif (defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050))
  101. #pragma clang diagnostic pop
  102. #elif defined (__GNUC__)
  103. /* anonymous unions are enabled by default */
  104. #elif defined (__TMS470__)
  105. /* anonymous unions are enabled by default */
  106. #elif defined (__TASKING__)
  107. #pragma warning restore
  108. #elif defined (__CSMC__)
  109. /* anonymous unions are enabled by default */
  110. #else
  111. #warning Not supported compiler type
  112. #endif
  113. #ifdef __cplusplus
  114. }
  115. #endif
  116. #endif /* ARMv8MML_DSP_DP_H */