| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682 |
- <?xml version="1.0" encoding="UTF-8"?>
- <package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
- <name>CMSIS</name>
- <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
- <vendor>ARM</vendor>
- <!-- <license>CMSIS/CMSIS_END_USER_LICENCE_AGREEMENT.rtf</license> -->
- <url>http://www.keil.com/pack/</url>
- <releases>
- <release version="5.0.0-Beta16">
- CMSIS_Core:
- - Added Cortex-M23, Cortex-M33 support.
- - Added ARMv8MML DSP devices.
- </release>
- <release version="5.0.0-Beta15">
- Reworked conditions.
- </release>
- <release version="5.0.0-Beta14">
- CMSIS-RTOS RTX 4.82 (see revision history for details)
- </release>
- <release version="5.0.0-Beta13" date="2016-10-21">
- Interim Beta Release:
- CMSIS-RTOS2 and RTX implementation:
- - reworked API based on customer feedback
- CMSIS-SVD:
- - reworked SVD format documentation
- </release>
- <release version="5.0.0-Beta12" date="2016-09-29">
- Interim Beta Release:
- CMSIS-RTOS2 and RTX implementation:
- - added context management API for ARMv8-M TrustZone
- - added ARMv8-M support (ARMClang, GCC)
- CMSIS-Core:
- - Updated documentation
- - Added new file cmsis_compiler.h.
- - Deleted deprecated files core_cmfunc.h, core_cminstr.h, core_cmsimd.h.
- - Reworked compiler specific include files.
- - Reworked core dependent include files.
- - Added __PACKED macro.
- CMSIS-DSP:
- - updated library projects
- CMSIS-SVD:
- - removed SVD file database documentation as SVD files are distributed in packs
- - updated SVDConv for Win32 and Linux
- </release>
- <release version="5.0.0-Beta11">
- CMSIS_Core:
- - Added CMSE support to cmsis_gcc.h.
- </release>
- <release version="5.0.0-Beta10">
- CMSIS-RTOS2:
- - Added RTX5 component.
- </release>
- <release version="5.0.0-Beta9">
- CMSIS_Core:
- - Replaced macro __SAU_PRESENT with __SAU_REGION_PRESENT.
- - Reworked SAU register and functions.
- </release>
- <release version="5.0.0-Beta8">
- CMSIS-RTOS:
- - API 2.0
- - RTX 5.0.0-Alpha
- </release>
- <release version="5.0.0-Beta7">
- CMSIS_Core:
- - Added macro __ALIGNED.
- - Updated function SCB_EnableICache.
- </release>
- <release version="5.0.0-Beta6">
- CMSIS_Core:
- - Added SCB_CFSR register bit definitions in core_*.h.
- - Added NVIC_GetEnableIRQ function in core_*.h.
- - Updated core instruction macros in cmsis_gcc.h.
- </release>
- <release version="5.0.0-Beta5">
- CMSIS_DSP:
- - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
- - Added DSP libraries build projects to CMSIS pack.
- </release>
- <release version="5.0.0-Beta4">
- Updated ARMv8MML device files.
- - changes ARMv8MML_FP to ARMv8MML_SP, ARMv8MML_DP.
- Updated CMSIS core files.
- - changes according "CMSIS-Core v8M CMSIS 5.0 feedback".
- </release>
- <release version="5.0.0-Beta3">
- Updated CMSIS ARMv8M core / device files
- - increased SAU regions to 8.
- - moved TZ_SAU_Setup() to partition_#device#.h.
- </release>
- <release version="5.0.0-Beta2">
- - renamed core_*.h to lower case.
- - renamed ARM_v8M?L.svd to ARMv8M?L.svd.
- - updated ARMv8M?L.svd.
- </release>
- <release version="5.0.0-Beta1">
- - added function SCB_GetFPUType() to all CMSIS cores.
- - renamed cmsis_armcc_v6.h to cmsis_armclang.h.
- - updated CMSIS core files to V5.0
- - updated CMSIS Core change log.
- - updated CMSIS DSP_Lib change log.
- - updated CMSIS DSP_Lib libraries.
- </release>
- <release version="5.0.0-Beta" date="2015-12-15">
- Added ARMv8M support to CMSIS-Core.
- - CMSIS-Core 5.0.0 Beta (see revision history for details)
- - CMSIS-RTOS
- -- API 1.02 (unchanged)
- -- RTX 4.81.0 (see revision history for details)
- - CMSIS-SVD 1.3.2 (see revision history for details)
- </release>
- <release version="4.5.0" date="2015-10-28">
- - CMSIS-Core 4.30.0 (see revision history for details)
- - CMSIS-DAP 1.1.0 (unchanged)
- - CMSIS-Driver 2.04.0 (see revision history for details)
- - CMSIS-DSP 1.4.7 (no source code change [still labeled 1.4.5], see revision history for details)
- - CMSIS-PACK 1.4.1 (see revision history for details)
- - CMSIS-RTOS 4.80.0 Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
- - CMSIS-SVD 1.3.1 (see revision history for details)
- </release>
- <release version="4.4.0" date="2015-09-11">
- - CMSIS-Core 4.20 (see revision history for details)
- - CMSIS-DSP 1.4.6 (no source code change [still labeled 1.4.5], see revision history for details)
- - CMSIS-PACK 1.4.0 (adding memory attributes, algorithm style)
- - CMSIS-Driver 2.03.0 (adding CAN [Controller Area Network] API)
- - CMSIS-RTOS
- -- API 1.02 (unchanged)
- -- RTX 4.79 (see revision history for details)
- - CMSIS-SVD 1.3.0 (see revision history for details)
- - CMSIS-DAP 1.1.0 (extended with SWO support)
- </release>
- <release version="4.3.0" date="2015-03-20">
- - CMSIS-Core 4.10 (Cortex-M7 extended Cache Maintenance functions)
- - CMSIS-DSP 1.4.5 (see revision history for details)
- - CMSIS-Driver 2.02 (adding SAI (Serial Audio Interface) API)
- - CMSIS-PACK 1.3.3 (Semantic Versioning, Generator extensions)
- - CMSIS-RTOS
- -- API 1.02 (unchanged)
- -- RTX 4.78 (see revision history for details)
- - CMSIS-SVD 1.2 (unchanged)
- </release>
- <release version="4.2.0" date="2014-09-24">
- Adding Cortex-M7 support
- - CMSIS-Core 4.00 (Cortex-M7 support, corrected C++ include guards in core header files)
- - CMSIS-DSP 1.4.4 (Cortex-M7 support and corrected out of bound issues)
- - CMSIS-PACK 1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
- - CMSIS-SVD 1.2 (Cortex-M7 extensions)
- - CMSIS-RTOS RTX 4.75 (see revision history for details)
- </release>
- <release version="4.1.1" date="2014-06-30">
- - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
- </release>
- <release version="4.1.0" date="2014-06-12">
- - CMSIS-Driver 2.02 (incompatible update)
- - CMSIS-Pack 1.3 (see revision history for details)
- - CMSIS-DSP 1.4.2 (unchanged)
- - CMSIS-Core 3.30 (unchanged)
- - CMSIS-RTOS RTX 4.74 (unchanged)
- - CMSIS-RTOS API 1.02 (unchanged)
- - CMSIS-SVD 1.10 (unchanged)
- PACK:
- - removed G++ specific files from PACK
- - added Component Startup variant "C Startup"
- - added Pack Checking Utility
- - updated conditions to reflect tool-chain dependency
- - added Taxonomy for Graphics
- - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
- </release>
- <release version="4.0.0">
- - CMSIS-Driver 2.00 Preliminary (incompatible update)
- - CMSIS-Pack 1.1 Preliminary
- - CMSIS-DSP 1.4.2 (see revision history for details)
- - CMSIS-Core 3.30 (see revision history for details)
- - CMSIS-RTOS RTX 4.74 (see revision history for details)
- - CMSIS-RTOS API 1.02 (unchanged)
- - CMSIS-SVD 1.10 (unchanged)
- </release>
- <release version="3.20.4">
- - CMSIS-RTOS 4.74 (see revision history for details)
- - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
- </release>
- <release version="3.20.3">
- - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
- - CMSIS-RTOS 4.73 (see revision history for details)
- </release>
- <release version="3.20.2">
- - CMSIS-Pack documentation has been added
- - CMSIS-Drivers header and documentation have been added to PACK
- - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
- </release>
- <release version="3.20.1">
- - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
- - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
- </release>
- <release version="3.20.0">
- The software portions that are deployed in the application program are now under a BSD license which allows usage
- of CMSIS components in any commercial or open source projects. The Pack Description file Arm.CMSIS.pdsc describes the use cases
- The individual components have been update as listed below:
- - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
- - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
- - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
- - CMSIS-SVD is unchanged.
- </release>
- </releases>
- <taxonomy>
- <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
- <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
- <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
- <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
- <description Cclass="File System">File Drive Support and File System</description>
- <description Cclass="Graphics">Graphical User Interface</description>
- <description Cclass="Network">Network Stack using Internet Protocols</description>
- <description Cclass="USB">Universal Serial Bus Stack</description>
- <description Cclass="Compiler">ARM Compiler Software Extensions</description>
- </taxonomy>
- <devices>
- <!-- ****************************** Cortex-M0 ****************************** -->
- <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
- <description>
- The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM0">
- <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M0P ****************************** -->
- <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
- <description>
- The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM0P">
- <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M3 ****************************** -->
- <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
- <description>
- The Cortex-M3 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM3">
- <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M4 ****************************** -->
- <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
- <description>
- The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM4">
- <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h" define="ARMCM4"/>
- </device>
- <device Dname="ARMCM4_FP">
- <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M7 ****************************** -->
- <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
- <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
- <description>
- The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- - upward compatibility with the rest of the Cortex-M processor family.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM7">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
- </device>
- <device Dname="ARMCM7_SP">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
- </device>
- <device Dname="ARMCM7_DP">
- <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M23 ********************** -->
- <family Dfamily="ARM Cortex M23" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/??_dgug.pdf" title="?? Device Generic Users Guide"/-->
- <description>
- The ARM Cortex-M23 is based on the ARMv8-M baseline architecture.
- It is the smallest and most energy efficient ARM processor with ARM TrustZone technology.
- Cortex-M23 is the ideal processor for constrained embedded applications requiring efficient security.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM23.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM23">
- <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM23/Include/ARMCM23.h" define="ARMCM23"/>
- </device>
- <device Dname="ARMCM23_TZ">
- <processor Dcore="Cortex-M23" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM23/Include/ARMCM23_TZ.h" define="ARMCM23_TZ"/>
- </device>
- </family>
- <!-- ****************************** Cortex-M33 ****************************** -->
- <family Dfamily="ARM Cortex M33" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/??_dgug.pdf" title="?? Device Generic Users Guide"/-->
- <description>
- The ARM Cortex-M33 is the most configurable of all Cortex-M processors. It is a full featured microcontroller
- class processor based on the ARMv8-M mainline architecture with ARM TrustZone security.
- </description>
- <debug svd="Device/ARM/SVD/ARMCM33.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMCM33">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33.h" define="ARMCM33"/>
- </device>
- <device Dname="ARMCM33_TZ">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_TZ.h" define="ARMCM33_TZ"/>
- </device>
- <device Dname="ARMCM33_DSP_FP">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="NO_TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP.h" define="ARMCM33_DSP_FP"/>
- </device>
- <device Dname="ARMCM33_DSP_FP_TZ">
- <processor Dcore="Cortex-M33" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMCM33/Include/ARMCM33_DSP_FP_TZ.h" define="ARMCM33_DSP_FP_TZ"/>
- </device>
- </family>
- <!-- ****************************** ARMSC000 ****************************** -->
- <family Dfamily="ARM SC000" Dvendor="ARM:82">
- <description>
- The ARM SC000 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- </description>
- <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMSC000">
- <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
- </device>
- </family>
- <!-- ****************************** ARMSC300 ****************************** -->
- <family Dfamily="ARM SC300" Dvendor="ARM:82">
- <description>
- The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
- - simple, easy-to-use programmers model
- - highly efficient ultra-low power operation
- - excellent code density
- - deterministic, high-performance interrupt handling
- </description>
- <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMSC300">
- <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="NO_FPU" Dmpu="NO_MPU" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
- </device>
- </family>
- <!-- ****************************** ARMv8-M Baseline ********************** -->
- <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf" title="ARMv8MBL Device Generic Users Guide"/-->
- <description>
- ARMv8-M Baseline based device with TrustZone
- </description>
- <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMv8MBL">
- <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
- </device>
- </family>
- <!-- ****************************** ARMv8-M Mainline ****************************** -->
- <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
- <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf" title="ARMv8MML Device Generic Users Guide"/-->
- <description>
- ARMv8-M Mainline based device with TrustZone
- </description>
- <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
- <memory id="IROM1" start="0x00000000" size="0x00200000" startup="1" default="1"/>
- <memory id="IROM2" start="0x00200000" size="0x00200000" startup="0" default="0"/>
- <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
- <memory id="IRAM2" start="0x20200000" size="0x00020000" init ="0" default="0"/>
- <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
- <device Dname="ARMv8MML">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
- </device>
- <device Dname="ARMv8MML_DSP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="NO_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP.h" define="ARMv8MML_DSP"/>
- </device>
- <device Dname="ARMv8MML_SP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
- </device>
- <device Dname="ARMv8MML_DSP_SP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_SP.h" define="ARMv8MML_DSP_SP"/>
- </device>
- <device Dname="ARMv8MML_DP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="NO_DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
- </device>
- <device Dname="ARMv8MML_DSP_DP">
- <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="MPU" Ddsp="DSP" Dtz="TZ" Dendian="Configurable" Dclock="10000000"/>
- <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DSP_DP.h" define="ARMv8MML_DSP_DP"/>
- </device>
- </family>
- </devices>
- <apis>
- <!-- CMSIS-RTOS API -->
- <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0" exclusive="1">
- <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
- </files>
- </api>
- <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.0" exclusive="1">
- <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.02" exclusive="0">
- <description>USART Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.01" exclusive="0">
- <description>SPI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.00" exclusive="0">
- <description>SAI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.02" exclusive="0">
- <description>I2C Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.00" exclusive="0">
- <description>CAN Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
- <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.00" exclusive="0">
- <description>Flash Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.02" exclusive="0">
- <description>MCI Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.01" exclusive="0">
- <description>NAND Flash Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.01" exclusive="0">
- <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.01" exclusive="0">
- <description>Ethernet MAC Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.00" exclusive="0">
- <description>Ethernet PHY Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.01" exclusive="0">
- <description>USB Device Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
- </files>
- </api>
- <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.01" exclusive="0">
- <description>USB Host Driver API for Cortex-M</description>
- <files>
- <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
- <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
- </files>
- </api>
- </apis>
- <!-- conditions are dependency rules that can apply to a component or an individual file -->
- <conditions>
- <!-- compiler -->
- <condition id="ARMCC">
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="GCC">
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="IAR">
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="ARMCC GCC">
- <accept Tcompiler="ARMCC"/>
- <accept Tcompiler="GCC"/>
- </condition>
- <condition id="ARMCC GCC IAR">
- <accept Tcompiler="ARMCC"/>
- <accept Tcompiler="GCC"/>
- <accept Tcompiler="IAR"/>
- </condition>
- <!-- ARM architecture -->
- <condition id="ARMv6-M Device">
- <description>ARMv6-M architecture based device</description>
- <accept Dcore="Cortex-M0"/>
- <accept Dcore="Cortex-M0+"/>
- <accept Dcore="SC000"/>
- </condition>
- <condition id="ARMv7-M Device">
- <description>ARMv7-M architecture based device</description>
- <accept Dcore="Cortex-M3"/>
- <accept Dcore="Cortex-M4"/>
- <accept Dcore="Cortex-M7"/>
- <accept Dcore="SC300"/>
- </condition>
- <condition id="ARMv8-M Device">
- <description>ARMv8-M architecture based device</description>
- <accept Dcore="ARMV8MBL"/>
- <accept Dcore="ARMV8MML"/>
- <accept Dcore="Cortex-M23"/>
- <accept Dcore="Cortex-M33"/>
- </condition>
- <condition id="ARMv8-M TZ Device">
- <description>ARMv8-M architecture based device with TrustZone</description>
- <require condition="ARMv8-M Device"/>
- <require Dtz="TZ"/>
- </condition>
- <condition id="ARMv6_7-M Device">
- <description>ARMv6_7-M architecture based device</description>
- <accept condition="ARMv6-M Device"/>
- <accept condition="ARMv7-M Device"/>
- </condition>
- <condition id="ARMv6_7_8-M Device">
- <description>ARMv6_7_8-M architecture based device</description>
- <accept condition="ARMv6-M Device"/>
- <accept condition="ARMv7-M Device"/>
- <accept condition="ARMv8-M Device"/>
- </condition>
- <!-- ARM core -->
- <condition id="CM0">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device</description>
- <accept Dcore="Cortex-M0"/>
- <accept Dcore="Cortex-M0+"/>
- <accept Dcore="SC000"/>
- </condition>
- <condition id="CM3">
- <description>Cortex-M3 or SC300 processor based device</description>
- <accept Dcore="Cortex-M3"/>
- <accept Dcore="SC300"/>
- </condition>
- <condition id="CM4">
- <description>Cortex-M4 processor based device</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM4_FP">
- <description>Cortex-M4 processor based device using Floating Point Unit</description>
- <require Dcore="Cortex-M4" Dfpu="FPU"/>
- </condition>
- <condition id="CM7">
- <description>Cortex-M7 processor based device</description>
- <require Dcore="Cortex-M7" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM7_FP">
- <description>Cortex-M7 processor based device using Floating Point Unit</description>
- <accept Dcore="Cortex-M7" Dfpu="SP_FPU"/>
- <accept Dcore="Cortex-M7" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM7_SP">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP)</description>
- <require Dcore="Cortex-M7" Dfpu="SP_FPU"/>
- </condition>
- <condition id="CM7_DP">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP)</description>
- <require Dcore="Cortex-M7" Dfpu="DP_FPU"/>
- </condition>
- <condition id="CM23">
- <description>Cortex-M23 processor based device</description>
- <require Dcore="Cortex-M23"/>
- </condition>
- <condition id="CM33">
- <description>Cortex-M33 processor based device</description>
- <require Dcore="Cortex-M33" Dfpu="NO_FPU"/>
- </condition>
- <condition id="CM33_DSP">
- <description>Cortex-M33 processor based device with DSP extension</description>
- <require Dcore="Cortex-M33" Dfpu="NO_FPU" Ddsp="DSP"/>
- </condition>
- <condition id="CM33_FP">
- <description>Cortex-M33 processor based device using Floating Point Unit</description>
- <require Dcore="Cortex-M33" Dfpu="SP_FPU"/>
- </condition>
- <condition id="CM33_SP">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP)</description>
- <require Dcore="Cortex-M33" Dfpu="SP_FPU" Ddsp="NO_DSP"/>
- </condition>
- <condition id="CM33_DSP_SP">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP)</description>
- <require Dcore="Cortex-M33" Dfpu="SP_FPU" Ddsp="DSP"/>
- </condition>
- <condition id="ARMv8MBL">
- <description>ARMv8-M Baseline processor based device</description>
- <require Dcore="ARMV8MBL"/>
- </condition>
- <condition id="ARMv8MML">
- <description>ARMv8-M Mainline processor based device</description>
- <require Dcore="ARMV8MML" Dfpu="NO_FPU"/>
- </condition>
- <condition id="ARMv8MML_DSP">
- <description>ARMv8-M Mainline processor based device with DSP extension</description>
- <require Dcore="ARMV8MML" Dfpu="NO_FPU" Ddsp="DSP"/>
- </condition>
- <condition id="ARMv8MML_FP">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit</description>
- <accept Dcore="ARMV8MML" Dfpu="SP_FPU"/>
- <accept Dcore="ARMV8MML" Dfpu="DP_FPU"/>
- </condition>
- <condition id="ARMv8MML_SP">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP)</description>
- <require Dcore="ARMV8MML" Dfpu="SP_FPU"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP)</description>
- <require Dcore="ARMV8MML" Dfpu="SP_FPU" Ddsp="DSP"/>
- </condition>
- <condition id="ARMv8MML_DP">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP)</description>
- <require Dcore="ARMV8MML" Dfpu="DP_FPU"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP)</description>
- <require Dcore="ARMV8MML" Dfpu="DP_FPU" Ddsp="DSP"/>
- </condition>
- <!-- ARMCC compiler -->
- <condition id="CM0_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the ARM Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM0_LE_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM0_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_ARMCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM0_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_ARMCC">
- <description>Cortex-M3 or SC300 processor based device for the ARM Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM3_LE_ARMCC">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM3_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_ARMCC">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM3_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_ARMCC">
- <description>Cortex-M4 processor based device for the ARM Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_LE_ARMCC">
- <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM4_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_ARMCC">
- <description>Cortex-M4 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM4_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit for the ARM Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_FP_LE_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
- <require condition="CM4_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_ARMCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
- <require condition="CM4_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <!-- XMC 4000 Series devices from Infineon require a special library -->
- <condition id="CM4_LE_ARMCC_STD">
- <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler without Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
- <deny Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_LE_ARMCC_IFX">
- <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler and Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_FP_LE_ARMCC_STD">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler without Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
- <deny Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM4_FP_LE_ARMCC_IFX">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler and Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_ARMCC">
- <description>Cortex-M7 processor based device for the ARM Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_LE_ARMCC">
- <description>Cortex-M7 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM7_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_ARMCC">
- <description>Cortex-M7 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM7_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit for the ARM Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_FP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
- <require condition="CM7_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
- <require condition="CM7_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_SP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
- <require condition="CM7_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
- <require condition="CM7_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM7_DP_LE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
- <require condition="CM7_DP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_ARMCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
- <require condition="CM7_DP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM23_ARMCC">
- <description>Cortex-M23 processor based device for the ARM Compiler</description>
- <require condition="CM23"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM23_LE_ARMCC">
- <description>Cortex-M23 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM23_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM23_BE_ARMCC">
- <description>Cortex-M23 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM23_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_ARMCC">
- <description>Cortex-M33 processor based device for the ARM Compiler</description>
- <require condition="CM33"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_LE_ARMCC">
- <description>Cortex-M33 processor based device in little endian mode for the ARM Compiler</description>
- <require condition="CM33_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_BE_ARMCC">
- <description>Cortex-M33 processor based device in big endian mode for the ARM Compiler</description>
- <require condition="CM33_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_DSP_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension for the ARM Compiler</description>
- <require condition="CM33_DSP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_DSP_LE_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension in little endian mode for the ARM Compiler</description>
- <require condition="CM33_DSP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_BE_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension in big endian mode for the ARM Compiler</description>
- <require condition="CM33_DSP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_FP_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit for the ARM Compiler</description>
- <require condition="CM33_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_FP_LE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
- <require condition="CM33_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_FP_BE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
- <require condition="CM33_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_SP_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
- <require condition="CM33_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_SP_LE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
- <require condition="CM33_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_SP_BE_ARMCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
- <require condition="CM33_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) for the ARM Compiler</description>
- <require condition="CM33_DSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="CM33_DSP_SP_LE_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
- <require condition="CM33_DSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_BE_ARMCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
- <require condition="CM33_DSP_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MBL_ARMCC">
- <description>ARMv8-M Baseline processor based device for the ARM Compiler</description>
- <require condition="ARMv8MBL"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MBL_LE_ARMCC">
- <description>ARMv8-M Baseline processor based device in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MBL_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_BE_ARMCC">
- <description>ARMv8-M Baseline processor based device in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MBL_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_ARMCC">
- <description>ARMv8-M Mainline processor based device for the ARM Compiler</description>
- <require condition="ARMv8MML"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit for the ARM Compiler</description>
- <require condition="ARMv8MML_FP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_FP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_FP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_FP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_SP_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) for the ARM Compiler</description>
- <require condition="ARMv8MML_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_SP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_SP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_SP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_SP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_SP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DP_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) for the ARM Compiler</description>
- <require condition="ARMv8MML_DP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_DP"/>
- <require Tcompiler="ARMCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_LE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in little endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_DP_ARMCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_BE_ARMCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in big endian mode for the ARM Compiler</description>
- <require condition="ARMv8MML_DSP_DP_ARMCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <!-- GCC compiler -->
- <condition id="CM0_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the GCC Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM0_LE_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM0_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_GCC">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM0_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_GCC">
- <description>Cortex-M3 or SC300 processor based device for the GCC Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM3_LE_GCC">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM3_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_GCC">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM3_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_GCC">
- <description>Cortex-M4 processor based device for the GCC Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_LE_GCC">
- <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM4_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_GCC">
- <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM4_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_FP_LE_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM4_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_GCC">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM4_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <!-- XMC 4000 Series devices from Infineon require a special library -->
- <condition id="CM4_LE_GCC_STD">
- <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler without Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
- <deny Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_LE_GCC_IFX">
- <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler and Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_FP_LE_GCC_STD">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler without Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
- <deny Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM4_FP_LE_GCC_IFX">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler and Infineon devices</description>
- <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_GCC">
- <description>Cortex-M7 processor based device for the GCC Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_LE_GCC">
- <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM7_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_GCC">
- <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM7_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_FP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM7_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM7_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_SP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="CM7_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="CM7_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM7_DP_LE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
- <require condition="CM7_DP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_GCC">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
- <require condition="CM7_DP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM23_GCC">
- <description>Cortex-M23 processor based device for the GCC Compiler</description>
- <require condition="CM23"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM23_LE_GCC">
- <description>Cortex-M23 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM23_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM23_BE_GCC">
- <description>Cortex-M23 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM23_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_GCC">
- <description>Cortex-M33 processor based device for the GCC Compiler</description>
- <require condition="CM33"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_LE_GCC">
- <description>Cortex-M33 processor based device in little endian mode for the GCC Compiler</description>
- <require condition="CM33_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_BE_GCC">
- <description>Cortex-M33 processor based device in big endian mode for the GCC Compiler</description>
- <require condition="CM33_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_DSP_GCC">
- <description>Cortex-M33 processor based device with DSP extension for the GCC Compiler</description>
- <require condition="CM33_DSP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_DSP_LE_GCC">
- <description>Cortex-M33 processor based device with DSP extension in little endian mode for the GCC Compiler</description>
- <require condition="CM33_DSP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_BE_GCC">
- <description>Cortex-M33 processor based device with DSP extension in big endian mode for the GCC Compiler</description>
- <require condition="CM33_DSP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_FP_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="CM33_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_FP_LE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="CM33_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_FP_BE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="CM33_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_SP_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="CM33_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_SP_LE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="CM33_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_SP_BE_GCC">
- <description>Cortex-M33 processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="CM33_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_GCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="CM33_DSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="CM33_DSP_SP_LE_GCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="CM33_DSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM33_DSP_SP_BE_GCC">
- <description>Cortex-M33 processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="CM33_DSP_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MBL_GCC">
- <description>ARMv8-M Baseline processor based device for the GCC Compiler</description>
- <require condition="ARMv8MBL"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MBL_LE_GCC">
- <description>ARMv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MBL_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MBL_BE_GCC">
- <description>ARMv8-M Baseline processor based device in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MBL_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_GCC">
- <description>ARMv8-M Mainline processor based device for the GCC Compiler</description>
- <require condition="ARMv8MML"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_LE_GCC">
- <description>ARMv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_BE_GCC">
- <description>ARMv8-M Mainline processor based device in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_LE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_BE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit for the GCC Compiler</description>
- <require condition="ARMv8MML_FP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_FP_LE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_FP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_FP_BE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_FP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_SP_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="ARMv8MML_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_SP_LE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_SP_BE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_SP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_LE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_SP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_SP_BE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (SP) in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_SP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DP_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) for the GCC Compiler</description>
- <require condition="ARMv8MML_DP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DP_LE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DP_BE_GCC">
- <description>ARMv8-M Mainline processor based device using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_DP"/>
- <require Tcompiler="GCC"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_LE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in little endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_DP_GCC"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="ARMv8MML_DSP_DP_BE_GCC">
- <description>ARMv8-M Mainline processor based device with DSP extension using Floating Point Unit (DP) in big endian mode for the GCC Compiler</description>
- <require condition="ARMv8MML_DSP_DP_GCC"/>
- <require Dendian="Big-endian"/>
- </condition>
- <!-- IAR compiler -->
- <condition id="CM0_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device for the IAR Compiler</description>
- <require condition="CM0"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM0_LE_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM0_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM0_BE_IAR">
- <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM0_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM3_IAR">
- <description>Cortex-M3 or SC300 processor based device for the IAR Compiler</description>
- <require condition="CM3"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM3_LE_IAR">
- <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM3_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM3_BE_IAR">
- <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM3_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_IAR">
- <description>Cortex-M4 processor based device for the IAR Compiler</description>
- <require condition="CM4"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM4_LE_IAR">
- <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM4_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_BE_IAR">
- <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM4_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM4_FP_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="CM4_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM4_FP_LE_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="CM4_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM4_FP_BE_IAR">
- <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="CM4_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_IAR">
- <description>Cortex-M7 processor based device for the IAR Compiler</description>
- <require condition="CM7"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_LE_IAR">
- <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
- <require condition="CM7_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_BE_IAR">
- <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
- <require condition="CM7_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_FP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit for the IAR Compiler</description>
- <require condition="CM7_FP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_FP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
- <require condition="CM7_FP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_FP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
- <require condition="CM7_FP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_SP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) for the IAR Compiler</description>
- <require condition="CM7_SP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_SP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in little endian mode for the IAR Compiler</description>
- <require condition="CM7_SP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_SP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (SP) in big endian mode for the IAR Compiler</description>
- <require condition="CM7_SP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <condition id="CM7_DP_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) for the IAR Compiler</description>
- <require condition="CM7_DP"/>
- <require Tcompiler="IAR"/>
- </condition>
- <condition id="CM7_DP_LE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in little endian mode for the IAR Compiler</description>
- <require condition="CM7_DP_IAR"/>
- <require Dendian="Little-endian"/>
- </condition>
- <condition id="CM7_DP_BE_IAR">
- <description>Cortex-M7 processor based device using Floating Point Unit (DP) in big endian mode for the IAR Compiler</description>
- <require condition="CM7_DP_IAR"/>
- <require Dendian="Big-endian"/>
- </condition>
- <!-- conditions selecting single devices and CMSIS Core -->
- <!-- used for component startup, GCC version is used for C-Startup -->
- <condition id="ARMCM0 CMSIS">
- <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM0"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM0 CMSIS GCC">
- <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM0 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM0+ CMSIS">
- <description>Generic ARM Cortex-M0+ device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM0P"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM0+ CMSIS GCC">
- <description>Generic ARM Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
- <require condition="ARMCM0+ CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM3 CMSIS">
- <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM3"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM3 CMSIS GCC">
- <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM3 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM4 CMSIS">
- <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM4*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM4 CMSIS GCC">
- <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM4 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM7 CMSIS">
- <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM7*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM7 CMSIS GCC">
- <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM7 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM23 CMSIS">
- <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM23*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM23 CMSIS GCC">
- <description>Generic ARM Cortex-M23 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM23 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMCM33 CMSIS">
- <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMCM33*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMCM33 CMSIS GCC">
- <description>Generic ARM Cortex-M33 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMCM33 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMSC000 CMSIS">
- <description>Generic ARM SC000 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMSC000"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMSC000 CMSIS GCC">
- <description>Generic ARM SC000 device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMSC000 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMSC300 CMSIS">
- <description>Generic ARM SC300 device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMSC300"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMSC300 CMSIS GCC">
- <description>Generic ARM SC300 device startup and dependson CMSIS Core requiring GCC</description>
- <require condition="ARMSC300 CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMv8MBL CMSIS">
- <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMv8MBL CMSIS GCC">
- <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMv8MBL CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <condition id="ARMv8MML CMSIS">
- <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core</description>
- <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- </condition>
- <condition id="ARMv8MML CMSIS GCC">
- <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core requiring GCC</description>
- <require condition="ARMv8MML CMSIS"/>
- <require condition="GCC"/>
- </condition>
- <!-- CMSIS DSP -->
- <condition id="CMSIS DSP">
- <description>CMSIS DSP Library is for ARM Cortex-M Devices only and is prebuild for one of the compilers ARMCC, GCC or IAR</description>
- <require condition="ARMv6_7-M Device"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require condition="ARMCC GCC"/>
- </condition>
- <!-- RTOS RTX -->
- <condition id="RTOS RTX">
- <description>Components required for RTOS RTX</description>
- <require condition="ARMv6_7-M Device"/>
- <require condition="ARMCC GCC IAR"/>
- <require Cclass="Device" Cgroup="Startup"/>
- <deny Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
- </condition>
- <condition id="RTOS RTX5">
- <description>Components required for RTOS RTX5</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC"/>
- <require Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
- </condition>
- <condition id="RTOS2 RTX5">
- <description>Components required for RTOS2 RTX5</description>
- <require condition="ARMv6_7_8-M Device"/>
- <require condition="ARMCC GCC"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- </condition>
- <condition id="RTOS2 RTX5 NS">
- <description>Components required for RTOS2 RTX5 in Non-Secure Domain</description>
- <require condition="ARMv8-M TZ Device"/>
- <require condition="ARMCC GCC"/>
- <require Cclass="CMSIS" Cgroup="CORE"/>
- <require Cclass="Device" Cgroup="Startup"/>
- </condition>
- </conditions>
- <components>
- <!-- CMSIS-Core component -->
- <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.0" condition="ARMv6_7_8-M Device" >
- <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/Core/html/index.html"/>
- <file category="include" name="CMSIS/Include/"/>
- <file category="header" name="CMSIS/Include/tz_context.h" condition="ARMv8-M TZ Device"/>
- <!-- Code template -->
- <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/main_s.c" select="Secure mode 'main' module for ARMv8-M"/>
- <file category="sourceC" attr="template" condition="ARMv8-M TZ Device" name="CMSIS/Core/Template/ARMv8-M/tz_context.c" select="RTOS Context Management (TrustZone for ARMv8-M)" />
- </files>
- </component>
- <!-- CMSIS-Startup components -->
- <!-- Cortex-M0 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M0 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M0 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M0+ -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS">
- <description>System and Startup for Generic ARM Cortex-M0+ device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M0+ device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M3 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M3 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M3 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M4 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M4 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM4/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M4 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM4/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M7 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M7 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM7/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M7 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM7/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-M23 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M23 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM23/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM23/Source/ARM/startup_ARMCM23.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/system_ARMCM23.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM23 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M23 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM23/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/GCC/startup_ARMCM23.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM23/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM23/Source/system_ARMCM23.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM23/Include/Template/partition_ARMCM23.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- Cortex-M33 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMCM33 CMSIS">
- <description>System and Startup for Generic ARM Cortex-M33 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM33/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMCM33/Source/ARM/startup_ARMCM33.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/system_ARMCM33.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMCM33 CMSIS GCC">
- <description>System and Startup for Generic ARM Cortex-M33 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMCM33/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/GCC/startup_ARMCM33.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMCM33/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMCM33/Source/system_ARMCM33.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMCM33/Include/Template/partition_ARMCM33.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- Cortex-SC000 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS">
- <description>System and Startup for Generic ARM SC000 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
- <description>System and Startup for Generic ARM SC000 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- Cortex-SC300 -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS">
- <description>System and Startup for Generic ARM SC300 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
- <description>System and Startup for Generic ARM SC300 device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
- </files>
- </component>
- <!-- ARMv8MBL -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS">
- <description>System and Startup for Generic ARM ARMv8MBL device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
- <description>System and Startup for Generic ARM ARMv8MBL device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- ARMv8MML -->
- <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMv8MML CMSIS">
- <description>System and Startup for Generic ARM ARMv8MML device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
- <!-- startup / system file -->
- <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s" version="1.0.0" attr="config" condition="ARMCC"/>
- <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MML CMSIS GCC">
- <description>System and Startup for Generic ARM ARMv8MML device</description>
- <files>
- <!-- include folder / device header file -->
- <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
- <!-- startup / system file -->
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c" version="1.0.0" attr="config" condition="GCC"/>
- <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
- <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config"/>
- <!-- SAU configuration -->
- <file category="header" name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.0.0" attr="config" condition="ARMv8-M TZ Device"/>
- </files>
- </component>
- <!-- CMSIS-DSP component -->
- <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.4.6" condition="CMSIS DSP">
- <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
- <file category="header" name="CMSIS/Include/arm_math.h"/>
- <!-- CPU and Compiler dependent -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_SP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_DP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM7_DP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <!--
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_DSP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="CM33_DSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MBLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLl_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_DSP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLld_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLlfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- <file category="library" condition="ARMv8MML_DSP_SP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_ARMv8MMLldfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
- -->
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM4_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM7_DP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <!--
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_DSP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="CM33_DSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MBLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLl_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_DSP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLld_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLlfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- <file category="library" condition="ARMv8MML_DSP_SP_LE_GCC" name="CMSIS/Lib/GCC/libarm_ARMv8MMLldfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
- -->
- </files>
- </component>
- <!-- CMSIS-RTOS Keil RTX component -->
- <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.0" Capiversion="1.0" condition="RTOS RTX">
- <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
- #define RTE_CMSIS_RTOS_RTX /* CMSIS-RTOS Keil RTX */
- </RTE_Components_h>
- <files>
- <!-- CPU independent -->
- <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
- <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
- <file category="source" attr="config" name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
- <!-- RTX templates -->
- <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c" select="CMSIS-RTOS Memory Pool"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c" select="CMSIS-RTOS Message Queue"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c" select="CMSIS-RTOS Mutex"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c" select="CMSIS-RTOS Thread"/>
- <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c" select="CMSIS-RTOS Timer"/>
- <!-- tool-chain specific template file -->
- <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="GCC" name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
- <file category="source" attr="template" condition="IAR" name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
- <!-- CPU and Compiler dependent -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_LE_ARMCC_STD" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_LE_ARMCC_IFX" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC_STD" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_LE_ARMCC_IFX" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM4_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <file category="library" condition="CM7_FP_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM0_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM3_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_LE_GCC_STD" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_LE_GCC_IFX" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC_STD" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_LE_GCC_IFX" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM4_FP_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_FP_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <file category="library" condition="CM7_FP_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
- <!-- IAR -->
- <file category="library" condition="CM0_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM0_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM3_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM3_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_FP_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM4_FP_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_FP_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- <file category="library" condition="CM7_FP_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
- </files>
- </component>
- <!-- CMSIS-RTOS Keil RTX5 component -->
- <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.0.0" Capiversion="1.0" condition="RTOS RTX5">
- <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
- #define RTE_CMSIS_RTOS_RTX5 /* CMSIS-RTOS Keil RTX5 */
- </RTE_Components_h>
- <files>
- <!-- RTX header file -->
- <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
- <!-- RTX compatibility module for API V1 -->
- <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
- </files>
- </component>
- <!-- CMSIS-RTOS2 Keil RTX5 component -->
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library" Cversion="5.0.0" Capiversion="2.0" condition="RTOS2 RTX5">
- <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Library)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX libraries (CPU and Compiler dependent) -->
- <!-- ARMCC -->
- <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_LE_ARMCC_STD" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_FP_LE_ARMCC_STD" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <!-- GCC -->
- <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_LE_GCC_STD" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM4_FP_LE_GCC_STD" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM7_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Library_NS" Cversion="5.0.0" Capiversion="2.0" condition="RTOS2 RTX5 NS">
- <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Library)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX libraries (CPU and Compiler dependent) -->
- <!-- ARMCC -->
- <file category="library" condition="CM23_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib" src="CMSIS/RTOS2/RTX/Source"/>
- <!-- GCC -->
- <file category="library" condition="CM23_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="CM33_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a" src="CMSIS/RTOS2/RTX/Source"/>
- <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source" Cversion="5.0.0" Capiversion="2.0" condition="RTOS2 RTX5">
- <description>CMSIS-RTOS2 RTX5 for Cortex-M, SC000, C300 and ARMv8-M (Source)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_SOURCE /* CMSIS-RTOS2 Keil RTX5 Source */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX sources (core) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
- <!-- RTX sources (handlers ARMCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm0.s" condition="CM0_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM3_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM4_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s" condition="CM4_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm3.s" condition="CM7_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_cm4f.s" condition="CM7_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s" condition="CM23_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="CM33_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="CM33_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl.s" condition="ARMv8MBL_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="ARMv8MML_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml.s" condition="ARMv8MML_FP_ARMCC"/>
- <!-- RTX sources (handlers GCC) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm0.s" condition="CM0_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.s" condition="CM3_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.s" condition="CM4_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.s" condition="CM4_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm3.s" condition="CM7_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_cm4f.s" condition="CM7_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.s" condition="CM23_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.s" condition="CM33_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.s" condition="CM33_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl.s" condition="ARMv8MBL_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml.s" condition="ARMv8MML_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp.s" condition="ARMv8MML_FP_GCC"/>
- </files>
- </component>
- <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Source_NS" Cversion="5.0.0" Capiversion="2.0" condition="RTOS2 RTX5 NS">
- <description>CMSIS-RTOS2 RTX5 for ARMv8-M Non-Secure Domain (Source)</description>
- <RTE_Components_h>
- <!-- the following content goes into file 'RTE_Components.h' -->
- #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
- #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
- #define RTE_CMSIS_RTOS2_RTX5_SOURCE /* CMSIS-RTOS2 Keil RTX5 Source */
- #define RTE_CMSIS_RTOS2_RTX5_ARMV8M_NS /* CMSIS-RTOS2 Keil RTX5 ARMv8-M Non-secure domain */
- </RTE_Components_h>
- <files>
- <!-- RTX documentation -->
- <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
- <!-- RTX header files -->
- <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
- <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
- <!-- RTX configuration -->
- <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
- <!-- RTX templates -->
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
- <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
- <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
- <!-- RTX sources (core) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_kernel.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_thread.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_delay.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_timer.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_evflags.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mutex.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_semaphore.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_memory.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_mempool.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_msgqueue.c"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/rtx_system.c"/>
- <!-- RTX sources (ARMCC handlers) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s" condition="CM23_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="CM33_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="CM33_FP_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mbl_ns.s" condition="ARMv8MBL_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="ARMv8MML_ARMCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/ARM/irq_armv8mml_ns.s" condition="ARMv8MML_FP_ARMCC"/>
- <!-- RTX sources (GCC handlers) -->
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.s" condition="CM23_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.s" condition="CM33_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.s" condition="CM33_FP_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mbl_ns.s" condition="ARMv8MBL_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_ns.s" condition="ARMv8MML_GCC"/>
- <file category="source" name="CMSIS/RTOS2/RTX/Source/GCC/irq_armv8mml_fp_ns.s" condition="ARMv8MML_FP_GCC"/>
- </files>
- </component>
- </components>
- <boards>
- <board name="uVision Simulator" vendor="Keil">
- <description>uVision Simulator</description>
- <mountedDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
- <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_SP"/>
- </board>
- </boards>
- <examples>
- <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
- <description>DSP_Lib Class Marks example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_class_marks_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
- <description>DSP_Lib Convolution example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_convolution_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
- <description>DSP_Lib Dotproduct example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
- <description>DSP_Lib FFT Bin example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
- <description>DSP_Lib FIR example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_fir_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
- <description>DSP_Lib Graphic Equalizer example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
- <description>DSP_Lib Linear Interpolation example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
- <description>DSP_Lib Matrix example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_matrix_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
- <description>DSP_Lib Signal Convergence example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
- <description>DSP_Lib Sinus/Cosinus example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
- <description>DSP_Lib Variance example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="arm_variance_example.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="DSP"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Simulation/RTX5_Blinky">
- <description>CMSIS-RTOS2 Blinky example</description>
- <board name="uVision Simulator" vendor="Keil"/>
- <project>
- <environment name="uv" load="Blinky.uvprojx"/>
- </project>
- <attributes>
- <component Cclass="CMSIS" Cgroup="CORE"/>
- <component Cclass="CMSIS" Cgroup="RTOS2"/>
- <component Cclass="Device" Cgroup="Startup"/>
- <category>Getting Started</category>
- </attributes>
- </example>
- </examples>
- </package>
|