riscv_encoding.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * Copyright (c) 2019 Nuclei Limited. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Licensed under the Apache License, Version 2.0 (the License); you may
  7. * not use this file except in compliance with the License.
  8. * You may obtain a copy of the License at
  9. *
  10. * www.apache.org/licenses/LICENSE-2.0
  11. *
  12. * Unless required by applicable law or agreed to in writing, software
  13. * distributed under the License is distributed on an AS IS BASIS, WITHOUT
  14. * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  15. * See the License for the specific language governing permissions and
  16. * limitations under the License.
  17. */
  18. #ifndef __RISCV_ENCODING_H__
  19. #define __RISCV_ENCODING_H__
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. #include "riscv_bits.h"
  24. /**
  25. * \defgroup NMSIS_Core_CSR_Encoding Core CSR Encodings
  26. * \ingroup NMSIS_Core
  27. * \brief NMSIS Core CSR Encodings
  28. * \details
  29. *
  30. * The following macros are used for CSR encodings
  31. * @{
  32. */
  33. /* === Standard CSR bit mask === */
  34. #define MSTATUS_UIE 0x00000001
  35. #define MSTATUS_SIE 0x00000002
  36. #define MSTATUS_HIE 0x00000004
  37. #define MSTATUS_MIE 0x00000008
  38. #define MSTATUS_UPIE 0x00000010
  39. #define MSTATUS_SPIE 0x00000020
  40. #define MSTATUS_UBE 0x00000040
  41. #define MSTATUS_MPIE 0x00000080
  42. #define MSTATUS_SPP 0x00000100
  43. #define MSTATUS_VS 0x00000600
  44. #define MSTATUS_MPP 0x00001800
  45. #define MSTATUS_FS 0x00006000
  46. #define MSTATUS_XS 0x00018000
  47. #define MSTATUS_MPRV 0x00020000
  48. #define MSTATUS_SUM 0x00040000
  49. #define MSTATUS_MXR 0x00080000
  50. #define MSTATUS_TVM 0x00100000
  51. #define MSTATUS_TW 0x00200000
  52. #define MSTATUS_TSR 0x00400000
  53. #define MSTATUS32_SD 0x80000000
  54. #define MSTATUS_UXL 0x0000000300000000
  55. #define MSTATUS_SXL 0x0000000C00000000
  56. #define MSTATUS_SBE 0x0000001000000000
  57. #define MSTATUS_MBE 0x0000002000000000
  58. #define MSTATUS_GVA 0x0000004000000000
  59. #define MSTATUS_MPV 0x0000008000000000
  60. #define MSTATUS64_SD 0x8000000000000000
  61. #define MSTATUS_FS_INITIAL 0x00002000
  62. #define MSTATUS_FS_CLEAN 0x00004000
  63. #define MSTATUS_FS_DIRTY 0x00006000
  64. #define MSTATUS_VS_INITIAL 0x00000200
  65. #define MSTATUS_VS_CLEAN 0x00000400
  66. #define MSTATUS_VS_DIRTY 0x00000600
  67. #define MSTATUSH_SBE 0x00000010
  68. #define MSTATUSH_MBE 0x00000020
  69. #define MSTATUSH_GVA 0x00000040
  70. #define MSTATUSH_MPV 0x00000080
  71. #define SSTATUS_UIE 0x00000001
  72. #define SSTATUS_SIE 0x00000002
  73. #define SSTATUS_UPIE 0x00000010
  74. #define SSTATUS_SPIE 0x00000020
  75. #define SSTATUS_UBE 0x00000040
  76. #define SSTATUS_SPP 0x00000100
  77. #define SSTATUS_VS 0x00000600
  78. #define SSTATUS_FS 0x00006000
  79. #define SSTATUS_XS 0x00018000
  80. #define SSTATUS_SUM 0x00040000
  81. #define SSTATUS_MXR 0x00080000
  82. #define SSTATUS32_SD 0x80000000
  83. #define SSTATUS_UXL 0x0000000300000000
  84. #define SSTATUS64_SD 0x8000000000000000
  85. #define USTATUS_UIE 0x00000001
  86. #define USTATUS_UPIE 0x00000010
  87. #define DCSR_XDEBUGVER (3U<<30)
  88. #define DCSR_NDRESET (1<<29)
  89. #define DCSR_FULLRESET (1<<28)
  90. #define DCSR_EBREAKM (1<<15)
  91. #define DCSR_EBREAKH (1<<14)
  92. #define DCSR_EBREAKS (1<<13)
  93. #define DCSR_EBREAKU (1<<12)
  94. #define DCSR_STOPCYCLE (1<<10)
  95. #define DCSR_STOPTIME (1<<9)
  96. #define DCSR_CAUSE (7<<6)
  97. #define DCSR_DEBUGINT (1<<5)
  98. #define DCSR_HALT (1<<3)
  99. #define DCSR_STEP (1<<2)
  100. #define DCSR_PRV (3<<0)
  101. #define DCSR_CAUSE_NONE 0
  102. #define DCSR_CAUSE_SWBP 1
  103. #define DCSR_CAUSE_HWBP 2
  104. #define DCSR_CAUSE_DEBUGINT 3
  105. #define DCSR_CAUSE_STEP 4
  106. #define DCSR_CAUSE_HALT 5
  107. #define MCONTROL_TYPE(xlen) (0xfULL<<((xlen)-4))
  108. #define MCONTROL_DMODE(xlen) (1ULL<<((xlen)-5))
  109. #define MCONTROL_MASKMAX(xlen) (0x3fULL<<((xlen)-11))
  110. #define MCONTROL_SELECT (1<<19)
  111. #define MCONTROL_TIMING (1<<18)
  112. #define MCONTROL_ACTION (0x3f<<12)
  113. #define MCONTROL_CHAIN (1<<11)
  114. #define MCONTROL_MATCH (0xf<<7)
  115. #define MCONTROL_M (1<<6)
  116. #define MCONTROL_H (1<<5)
  117. #define MCONTROL_S (1<<4)
  118. #define MCONTROL_U (1<<3)
  119. #define MCONTROL_EXECUTE (1<<2)
  120. #define MCONTROL_STORE (1<<1)
  121. #define MCONTROL_LOAD (1<<0)
  122. #define MCONTROL_TYPE_NONE 0
  123. #define MCONTROL_TYPE_MATCH 2
  124. #define MCONTROL_ACTION_DEBUG_EXCEPTION 0
  125. #define MCONTROL_ACTION_DEBUG_MODE 1
  126. #define MCONTROL_ACTION_TRACE_START 2
  127. #define MCONTROL_ACTION_TRACE_STOP 3
  128. #define MCONTROL_ACTION_TRACE_EMIT 4
  129. #define MCONTROL_MATCH_EQUAL 0
  130. #define MCONTROL_MATCH_NAPOT 1
  131. #define MCONTROL_MATCH_GE 2
  132. #define MCONTROL_MATCH_LT 3
  133. #define MCONTROL_MATCH_MASK_LOW 4
  134. #define MCONTROL_MATCH_MASK_HIGH 5
  135. #define MIP_SSIP (1 << IRQ_S_SOFT)
  136. #define MIP_HSIP (1 << IRQ_H_SOFT)
  137. #define MIP_MSIP (1 << IRQ_M_SOFT)
  138. #define MIP_STIP (1 << IRQ_S_TIMER)
  139. #define MIP_HTIP (1 << IRQ_H_TIMER)
  140. #define MIP_MTIP (1 << IRQ_M_TIMER)
  141. #define MIP_SEIP (1 << IRQ_S_EXT)
  142. #define MIP_HEIP (1 << IRQ_H_EXT)
  143. #define MIP_MEIP (1 << IRQ_M_EXT)
  144. #define MIE_SSIE MIP_SSIP
  145. #define MIE_HSIE MIP_HSIP
  146. #define MIE_MSIE MIP_MSIP
  147. #define MIE_STIE MIP_STIP
  148. #define MIE_HTIE MIP_HTIP
  149. #define MIE_MTIE MIP_MTIP
  150. #define MIE_SEIE MIP_SEIP
  151. #define MIE_HEIE MIP_HEIP
  152. #define MIE_MEIE MIP_MEIP
  153. #define SIP_SSIP MIP_SSIP
  154. #define SIP_STIP MIP_STIP
  155. #define SIP_SEIP MIP_SEIP
  156. #define SIE_SSIE MIP_SSIP
  157. #define SIE_STIE MIP_STIP
  158. #define SIE_SEIE MIP_SEIP
  159. #define MCAUSE_INTR (1ULL << (__riscv_xlen - 1))
  160. #define MCAUSE_CAUSE 0x00000FFFUL
  161. #define SCAUSE_INTR MCAUSE_INTR
  162. #define SCAUSE_CAUSE 0x000003FFUL
  163. #define MENVCFG_CBIE_EN (0x11 << 4)
  164. #define MENVCFG_CBIE_FLUSH (0x01 << 4)
  165. #define MENVCFG_CBIE_INVAL (0x11 << 4)
  166. #define MENVCFG_CBCFE (0x1 << 6)
  167. #define MENVCFG_CBZE (0x1 << 7)
  168. #define SENVCFG_CBIE_EN (0x11 << 4)
  169. #define SENVCFG_CBIE_FLUSH (0x01 << 4)
  170. #define SENVCFG_CBIE_INVAL (0x11 << 4)
  171. #define SENVCFG_CBCFE (0x1 << 6)
  172. #define SENVCFG_CBZE (0x1 << 7)
  173. /* === P-ext CSR bit mask === */
  174. #define UCODE_OV (0x1)
  175. /* === Nuclei custom CSR bit mask === */
  176. #define CSR_MCACHE_CTL_IE 0x00000001
  177. #define CSR_MCACHE_CTL_DE 0x00010000
  178. #define WFE_WFE (0x1)
  179. #define TXEVT_TXEVT (0x1)
  180. #define SLEEPVALUE_SLEEPVALUE (0x1)
  181. #define MCOUNTINHIBIT_IR (1<<2)
  182. #define MCOUNTINHIBIT_CY (1<<0)
  183. #define MILM_CTL_ILM_BPA (((1ULL<<((__riscv_xlen)-10))-1)<<10)
  184. #define MILM_CTL_ILM_ECC_CHK_EN (1<<4)
  185. #define MILM_CTL_ILM_RWECC (1<<3)
  186. #define MILM_CTL_ILM_ECC_INJ_EN (1<<3)
  187. #define MILM_CTL_ILM_ECC_EXCP_EN (1<<2)
  188. #define MILM_CTL_ILM_ECC_EN (1<<1)
  189. #define MILM_CTL_ILM_EN (1<<0)
  190. #define MDLM_CTL_DLM_BPA (((1ULL<<((__riscv_xlen)-10))-1)<<10)
  191. #define MDLM_CTL_DLM_ECC_CHK_EN (1<<4)
  192. #define MDLM_CTL_DLM_RWECC (1<<3)
  193. #define MDLM_CTL_DLM_ECC_INJ_EN (1<<3)
  194. #define MDLM_CTL_DLM_ECC_EXCP_EN (1<<2)
  195. #define MDLM_CTL_DLM_ECC_EN (1<<1)
  196. #define MDLM_CTL_DLM_EN (1<<0)
  197. #define MSUBM_PTYP (0x3<<8)
  198. #define MSUBM_TYP (0x3<<6)
  199. #define MDCAUSE_MDCAUSE (0x7)
  200. #define MMISC_CTL_LDSPEC_ENABLE (1<<12)
  201. #define MMISC_CTL_SIJUMP_ENABLE (1<<11)
  202. #define MMISC_CTL_IMRETURN_ENABLE (1<<10)
  203. #define MMISC_CTL_NMI_CAUSE_FFF (1<<9)
  204. #define MMISC_CTL_CODE_BUS_ERR (1<<8)
  205. #define MMISC_CTL_MISALIGN (1<<6)
  206. #define MMISC_CTL_ZC (1<<7)
  207. #define MMISC_CTL_BPU (1<<3)
  208. #define MCACHE_CTL_IC_EN (1<<0)
  209. #define MCACHE_CTL_IC_SCPD_MOD (1<<1)
  210. #define MCACHE_CTL_IC_ECC_EN (1<<2)
  211. #define MCACHE_CTL_IC_ECC_EXCP_EN (1<<3)
  212. #define MCACHE_CTL_IC_TRAM_ECC_INJ_EN (1<<4)
  213. #define MCACHE_CTL_IC_RWTECC (1<<4)
  214. #define MCACHE_CTL_IC_RWDECC (1<<5)
  215. #define MCACHE_CTL_IC_DRAM_ECC_INJ_EN (1<<5)
  216. #define MCACHE_CTL_IC_PF_EN (1<<6)
  217. #define MCACHE_CTL_IC_CANCEL_EN (1<<7)
  218. #define MCACHE_CTL_IC_ECC_CHK_EN (1<<8)
  219. #define MCACHE_CTL_DC_EN (1<<16)
  220. #define MCACHE_CTL_DC_ECC_EN (1<<17)
  221. #define MCACHE_CTL_DC_ECC_EXCP_EN (1<<18)
  222. #define MCACHE_CTL_DC_TRAM_ECC_INJ_EN (1<<19)
  223. #define MCACHE_CTL_DC_RWTECC (1<<19)
  224. #define MCACHE_CTL_DC_RWDECC (1<<20)
  225. #define MCACHE_CTL_DC_DRAM_ECC_INJ_EN (1<<20)
  226. #define MCACHE_CTL_DC_ECC_CHK_EN (1<<21)
  227. #define MTVT2_MTVT2EN (1<<0)
  228. #define MTVT2_COMMON_CODE_ENTRY (((1ULL<<((__riscv_xlen)-2))-1)<<2)
  229. #define MCFG_INFO_TEE (1<<0)
  230. #define MCFG_INFO_ECC (1<<1)
  231. #define MCFG_INFO_CLIC (1<<2)
  232. #define MCFG_INFO_PLIC (1<<3)
  233. #define MCFG_INFO_FIO (1<<4)
  234. #define MCFG_INFO_PPI (1<<5)
  235. #define MCFG_INFO_NICE (1<<6)
  236. #define MCFG_INFO_ILM (1<<7)
  237. #define MCFG_INFO_DLM (1<<8)
  238. #define MCFG_INFO_ICACHE (1<<9)
  239. #define MCFG_INFO_DCACHE (1<<10)
  240. #define MCFG_INFO_SMP (1<<11)
  241. #define MCFG_INFO_DSP_N1 (1<<12)
  242. #define MCFG_INFO_DSP_N2 (1<<13)
  243. #define MCFG_INFO_DSP_N3 (1<<14)
  244. #define MCFG_INFO_IREGION_EXIST (1<<16)
  245. #define MCFG_INFO_VP (0x3<<17)
  246. #define MICFG_IC_SET (0xF<<0)
  247. #define MICFG_IC_WAY (0x7<<4)
  248. #define MICFG_IC_LSIZE (0x7<<7)
  249. #define MICFG_IC_ECC (0x1<<10)
  250. #define MICFG_ILM_SIZE (0x1F<<16)
  251. #define MICFG_ILM_XONLY (0x1<<21)
  252. #define MICFG_ILM_ECC (0x1<<22)
  253. #define MDCFG_DC_SET (0xF<<0)
  254. #define MDCFG_DC_WAY (0x7<<4)
  255. #define MDCFG_DC_LSIZE (0x7<<7)
  256. #define MDCFG_DC_ECC (0x1<<10)
  257. #define MDCFG_DLM_SIZE (0x1F<<16)
  258. #define MDCFG_DLM_ECC (0x1<<21)
  259. #define MIRGB_INFO_IRG_BASE_ADDR_BOFS (10)
  260. #define MIRGB_INFO_IREGION_SIZE_BOFS (1)
  261. #define MPPICFG_INFO_PPI_SIZE (0x1F<<1)
  262. #define MPPICFG_INFO_PPI_BPA (((1ULL<<((__riscv_xlen)-10))-1)<<10)
  263. #define MFIOCFG_INFO_FIO_SIZE (0x1F<<1)
  264. #define MFIOCFG_INFO_FIO_BPA (((1ULL<<((__riscv_xlen)-10))-1)<<10)
  265. #define MECC_LOCK_ECC_LOCK (0x1)
  266. #define MECC_CODE_CODE (0x1FF)
  267. #define MECC_CODE_RAMID (0x1F<<16)
  268. #define MECC_CODE_SRAMID (0x1F<<24)
  269. #define CCM_SUEN_SUEN (0x1<<0)
  270. #define CCM_DATA_DATA (0x7<<0)
  271. #define CCM_COMMAND_COMMAND (0x1F<<0)
  272. /* IREGION Offsets */
  273. #define IREGION_IINFO_OFS (0x0)
  274. #define IREGION_DEBUG_OFS (0x10000)
  275. #define IREGION_ECLIC_OFS (0x20000)
  276. #define IREGION_TIMER_OFS (0x30000)
  277. #define IREGION_SMP_OFS (0x40000)
  278. #define IREGION_IDU_OFS (0x50000)
  279. #define IREGION_PL2_OFS (0x60000)
  280. #define IREGION_DPREFETCH_OFS (0x70000)
  281. #define IREGION_PLIC_OFS (0x4000000)
  282. /* === Stack protect === */
  283. #define MSTACK_CTRL_MODE (0x1<<2)
  284. #define MSTACK_CTRL_UDF_EN (0x1<<1)
  285. #define MSTACK_CTRL_OVF_TRACK_EN (0x1)
  286. #define SIP_SSIP MIP_SSIP
  287. #define SIP_STIP MIP_STIP
  288. #define PRV_U 0
  289. #define PRV_S 1
  290. #define PRV_H 2
  291. #define PRV_M 3
  292. #define VM_MBARE 0
  293. #define VM_MBB 1
  294. #define VM_MBBID 2
  295. #define VM_SV32 8
  296. #define VM_SV39 9
  297. #define VM_SV48 10
  298. #define SATP32_MODE 0x80000000
  299. #define SATP32_ASID 0x7FC00000
  300. #define SATP32_PPN 0x003FFFFF
  301. #define SATP64_MODE 0xF000000000000000
  302. #define SATP64_ASID 0x0FFFF00000000000
  303. #define SATP64_PPN 0x00000FFFFFFFFFFF
  304. #define SATP_MODE_OFF 0
  305. #define SATP_MODE_SV32 1
  306. #define SATP_MODE_SV39 8
  307. #define SATP_MODE_SV48 9
  308. #define SATP_MODE_SV57 10
  309. #define SATP_MODE_SV64 11
  310. #define IRQ_S_SOFT 1
  311. #define IRQ_H_SOFT 2
  312. #define IRQ_M_SOFT 3
  313. #define IRQ_S_TIMER 5
  314. #define IRQ_H_TIMER 6
  315. #define IRQ_M_TIMER 7
  316. #define IRQ_S_EXT 9
  317. #define IRQ_H_EXT 10
  318. #define IRQ_M_EXT 11
  319. #define IRQ_COP 12
  320. #define IRQ_HOST 13
  321. /* === FPU FRM Rounding Mode === */
  322. /** FPU Round to Nearest, ties to Even*/
  323. #define FRM_RNDMODE_RNE 0x0
  324. /** FPU Round Towards Zero */
  325. #define FRM_RNDMODE_RTZ 0x1
  326. /** FPU Round Down (towards -inf) */
  327. #define FRM_RNDMODE_RDN 0x2
  328. /** FPU Round Up (towards +inf) */
  329. #define FRM_RNDMODE_RUP 0x3
  330. /** FPU Round to nearest, ties to Max Magnitude */
  331. #define FRM_RNDMODE_RMM 0x4
  332. /**
  333. * In instruction's rm, selects dynamic rounding mode.
  334. * In Rounding Mode register, Invalid */
  335. #define FRM_RNDMODE_DYN 0x7
  336. /* === FPU FFLAGS Accrued Exceptions === */
  337. /** FPU Inexact */
  338. #define FFLAGS_AE_NX (1<<0)
  339. /** FPU Underflow */
  340. #define FFLAGS_AE_UF (1<<1)
  341. /** FPU Overflow */
  342. #define FFLAGS_AE_OF (1<<2)
  343. /** FPU Divide by Zero */
  344. #define FFLAGS_AE_DZ (1<<3)
  345. /** FPU Invalid Operation */
  346. #define FFLAGS_AE_NV (1<<4)
  347. /** Floating Point Register f0-f31, eg. f0 -> FREG(0) */
  348. #define FREG(idx) f##idx
  349. /* === PMP CFG Bits === */
  350. #define PMP_R 0x01
  351. #define PMP_W 0x02
  352. #define PMP_X 0x04
  353. #define PMP_A 0x18
  354. #define PMP_A_TOR 0x08
  355. #define PMP_A_NA4 0x10
  356. #define PMP_A_NAPOT 0x18
  357. #define PMP_L 0x80
  358. #define PMP_SHIFT 2
  359. #define PMP_COUNT 16
  360. /* === sPMP CFG Bits === */
  361. #define SPMP_R PMP_R
  362. #define SPMP_W PMP_W
  363. #define SPMP_X PMP_X
  364. #define SPMP_A PMP_A
  365. #define SPMP_A_TOR PMP_A_TOR
  366. #define SPMP_A_NA4 PMP_A_NA4
  367. #define SPMP_A_NAPOT PMP_A_NAPOT
  368. #define SPMP_U 0x40
  369. #define SPMP_L PMP_L
  370. #define SPMP_SHIFT PMP_SHIFT
  371. #define SPMP_COUNT 16
  372. /* === SMPU CFG Bits === */
  373. #define SMPU_R SPMP_R
  374. #define SMPU_W SPMP_W
  375. #define SMPU_X SPMP_X
  376. #define SMPU_A SPMP_A
  377. #define SMPU_A_TOR SPMP_A_TOR
  378. #define SMPU_A_NA4 SPMP_A_NA4
  379. #define SMPU_A_NAPOT SPMP_A_NAPOT
  380. #define SMPU_S 0x80
  381. #define SMPU_SHIFT PMP_SHIFT
  382. // page table entry (PTE) fields
  383. #define PTE_V 0x001 // Valid
  384. #define PTE_R 0x002 // Read
  385. #define PTE_W 0x004 // Write
  386. #define PTE_X 0x008 // Execute
  387. #define PTE_U 0x010 // User
  388. #define PTE_G 0x020 // Global
  389. #define PTE_A 0x040 // Accessed
  390. #define PTE_D 0x080 // Dirty
  391. #define PTE_SOFT 0x300 // Reserved for Software
  392. #define PTE_PPN_SHIFT 10
  393. #define PTE_TABLE(PTE) (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V)
  394. #ifdef __riscv
  395. #ifdef __riscv64
  396. # define MSTATUS_SD MSTATUS64_SD
  397. # define SSTATUS_SD SSTATUS64_SD
  398. # define RISCV_PGLEVEL_BITS 9
  399. #else
  400. # define MSTATUS_SD MSTATUS32_SD
  401. # define SSTATUS_SD SSTATUS32_SD
  402. # define RISCV_PGLEVEL_BITS 10
  403. #endif /* __riscv64 */
  404. #define RISCV_PGSHIFT 12
  405. #define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
  406. #endif /* __riscv */
  407. /**
  408. * \defgroup NMSIS_Core_CSR_Registers Core CSR Registers
  409. * \ingroup NMSIS_Core
  410. * \brief NMSIS Core CSR Register Definitions
  411. * \details
  412. *
  413. * The following macros are used for CSR Register Defintions.
  414. * @{
  415. */
  416. /* === Standard RISC-V CSR Registers === */
  417. #define CSR_USTATUS 0x0
  418. #define CSR_FFLAGS 0x1
  419. #define CSR_FRM 0x2
  420. #define CSR_FCSR 0x3
  421. #define CSR_VSTART 0x8
  422. #define CSR_VXSAT 0x9
  423. #define CSR_VXRM 0xa
  424. #define CSR_VCSR 0xf
  425. #define CSR_SEED 0x15
  426. #define CSR_JVT 0x17
  427. #define CSR_CYCLE 0xc00
  428. #define CSR_TIME 0xc01
  429. #define CSR_INSTRET 0xc02
  430. #define CSR_HPMCOUNTER3 0xc03
  431. #define CSR_HPMCOUNTER4 0xc04
  432. #define CSR_HPMCOUNTER5 0xc05
  433. #define CSR_HPMCOUNTER6 0xc06
  434. #define CSR_HPMCOUNTER7 0xc07
  435. #define CSR_HPMCOUNTER8 0xc08
  436. #define CSR_HPMCOUNTER9 0xc09
  437. #define CSR_HPMCOUNTER10 0xc0a
  438. #define CSR_HPMCOUNTER11 0xc0b
  439. #define CSR_HPMCOUNTER12 0xc0c
  440. #define CSR_HPMCOUNTER13 0xc0d
  441. #define CSR_HPMCOUNTER14 0xc0e
  442. #define CSR_HPMCOUNTER15 0xc0f
  443. #define CSR_HPMCOUNTER16 0xc10
  444. #define CSR_HPMCOUNTER17 0xc11
  445. #define CSR_HPMCOUNTER18 0xc12
  446. #define CSR_HPMCOUNTER19 0xc13
  447. #define CSR_HPMCOUNTER20 0xc14
  448. #define CSR_HPMCOUNTER21 0xc15
  449. #define CSR_HPMCOUNTER22 0xc16
  450. #define CSR_HPMCOUNTER23 0xc17
  451. #define CSR_HPMCOUNTER24 0xc18
  452. #define CSR_HPMCOUNTER25 0xc19
  453. #define CSR_HPMCOUNTER26 0xc1a
  454. #define CSR_HPMCOUNTER27 0xc1b
  455. #define CSR_HPMCOUNTER28 0xc1c
  456. #define CSR_HPMCOUNTER29 0xc1d
  457. #define CSR_HPMCOUNTER30 0xc1e
  458. #define CSR_HPMCOUNTER31 0xc1f
  459. #define CSR_VL 0xc20
  460. #define CSR_VTYPE 0xc21
  461. #define CSR_VLENB 0xc22
  462. #define CSR_SSTATUS 0x100
  463. #define CSR_SEDELEG 0x102
  464. #define CSR_SIDELEG 0x103
  465. #define CSR_SIE 0x104
  466. #define CSR_STVEC 0x105
  467. #define CSR_STVT 0x107
  468. #define CSR_SCOUNTEREN 0x106
  469. #define CSR_SENVCFG 0x10a
  470. #define CSR_SSTATEEN0 0x10c
  471. #define CSR_SSTATEEN1 0x10d
  472. #define CSR_SSTATEEN2 0x10e
  473. #define CSR_SSTATEEN3 0x10f
  474. #define CSR_SSCRATCH 0x140
  475. #define CSR_SEPC 0x141
  476. #define CSR_SCAUSE 0x142
  477. #define CSR_STVAL 0x143
  478. #define CSR_SIP 0x144
  479. #define CSR_STIMECMP 0x14d
  480. #define CSR_SATP 0x180
  481. #define CSR_SCONTEXT 0x5a8
  482. #define CSR_VSSTATUS 0x200
  483. #define CSR_VSIE 0x204
  484. #define CSR_VSTVEC 0x205
  485. #define CSR_VSSCRATCH 0x240
  486. #define CSR_VSEPC 0x241
  487. #define CSR_VSCAUSE 0x242
  488. #define CSR_VSTVAL 0x243
  489. #define CSR_VSIP 0x244
  490. #define CSR_VSTIMECMP 0x24d
  491. #define CSR_VSATP 0x280
  492. #define CSR_HSTATUS 0x600
  493. #define CSR_HEDELEG 0x602
  494. #define CSR_HIDELEG 0x603
  495. #define CSR_HIE 0x604
  496. #define CSR_HTIMEDELTA 0x605
  497. #define CSR_HCOUNTEREN 0x606
  498. #define CSR_HGEIE 0x607
  499. #define CSR_HENVCFG 0x60a
  500. #define CSR_HSTATEEN0 0x60c
  501. #define CSR_HSTATEEN1 0x60d
  502. #define CSR_HSTATEEN2 0x60e
  503. #define CSR_HSTATEEN3 0x60f
  504. #define CSR_HTVAL 0x643
  505. #define CSR_HIP 0x644
  506. #define CSR_HVIP 0x645
  507. #define CSR_HTINST 0x64a
  508. #define CSR_HGATP 0x680
  509. #define CSR_HCONTEXT 0x6a8
  510. #define CSR_HGEIP 0xe12
  511. #define CSR_SCOUNTOVF 0xda0
  512. #define CSR_UTVT 0x7
  513. #define CSR_UNXTI 0x45
  514. #define CSR_UINTSTATUS 0x46
  515. #define CSR_USCRATCHCSW 0x48
  516. #define CSR_USCRATCHCSWL 0x49
  517. #define CSR_STVT 0x107
  518. #define CSR_SNXTI 0x145
  519. #define CSR_SINTSTATUS 0x146
  520. #define CSR_SSCRATCHCSW 0x148
  521. #define CSR_SSCRATCHCSWL 0x149
  522. #define CSR_MTVT 0x307
  523. #define CSR_MNXTI 0x345
  524. #define CSR_MINTSTATUS 0x346
  525. #define CSR_MSCRATCHCSW 0x348
  526. #define CSR_MSCRATCHCSWL 0x349
  527. #define CSR_MSTATUS 0x300
  528. #define CSR_MISA 0x301
  529. #define CSR_MEDELEG 0x302
  530. #define CSR_MIDELEG 0x303
  531. #define CSR_MIE 0x304
  532. #define CSR_MTVEC 0x305
  533. #define CSR_MCOUNTEREN 0x306
  534. #define CSR_MENVCFG 0x30a
  535. #define CSR_MSTATEEN0 0x30c
  536. #define CSR_MSTATEEN1 0x30d
  537. #define CSR_MSTATEEN2 0x30e
  538. #define CSR_MSTATEEN3 0x30f
  539. #define CSR_MCOUNTINHIBIT 0x320
  540. #define CSR_MSCRATCH 0x340
  541. #define CSR_MEPC 0x341
  542. #define CSR_MCAUSE 0x342
  543. #define CSR_MTVAL 0x343
  544. #define CSR_MBADADDR 0x343
  545. #define CSR_MIP 0x344
  546. #define CSR_MTINST 0x34a
  547. #define CSR_MTVAL2 0x34b
  548. #define CSR_PMPCFG0 0x3a0
  549. #define CSR_PMPCFG1 0x3a1
  550. #define CSR_PMPCFG2 0x3a2
  551. #define CSR_PMPCFG3 0x3a3
  552. #define CSR_PMPCFG4 0x3a4
  553. #define CSR_PMPCFG5 0x3a5
  554. #define CSR_PMPCFG6 0x3a6
  555. #define CSR_PMPCFG7 0x3a7
  556. #define CSR_PMPCFG8 0x3a8
  557. #define CSR_PMPCFG9 0x3a9
  558. #define CSR_PMPCFG10 0x3aa
  559. #define CSR_PMPCFG11 0x3ab
  560. #define CSR_PMPCFG12 0x3ac
  561. #define CSR_PMPCFG13 0x3ad
  562. #define CSR_PMPCFG14 0x3ae
  563. #define CSR_PMPCFG15 0x3af
  564. #define CSR_PMPADDR0 0x3b0
  565. #define CSR_PMPADDR1 0x3b1
  566. #define CSR_PMPADDR2 0x3b2
  567. #define CSR_PMPADDR3 0x3b3
  568. #define CSR_PMPADDR4 0x3b4
  569. #define CSR_PMPADDR5 0x3b5
  570. #define CSR_PMPADDR6 0x3b6
  571. #define CSR_PMPADDR7 0x3b7
  572. #define CSR_PMPADDR8 0x3b8
  573. #define CSR_PMPADDR9 0x3b9
  574. #define CSR_PMPADDR10 0x3ba
  575. #define CSR_PMPADDR11 0x3bb
  576. #define CSR_PMPADDR12 0x3bc
  577. #define CSR_PMPADDR13 0x3bd
  578. #define CSR_PMPADDR14 0x3be
  579. #define CSR_PMPADDR15 0x3bf
  580. #define CSR_PMPADDR16 0x3c0
  581. #define CSR_PMPADDR17 0x3c1
  582. #define CSR_PMPADDR18 0x3c2
  583. #define CSR_PMPADDR19 0x3c3
  584. #define CSR_PMPADDR20 0x3c4
  585. #define CSR_PMPADDR21 0x3c5
  586. #define CSR_PMPADDR22 0x3c6
  587. #define CSR_PMPADDR23 0x3c7
  588. #define CSR_PMPADDR24 0x3c8
  589. #define CSR_PMPADDR25 0x3c9
  590. #define CSR_PMPADDR26 0x3ca
  591. #define CSR_PMPADDR27 0x3cb
  592. #define CSR_PMPADDR28 0x3cc
  593. #define CSR_PMPADDR29 0x3cd
  594. #define CSR_PMPADDR30 0x3ce
  595. #define CSR_PMPADDR31 0x3cf
  596. #define CSR_PMPADDR32 0x3d0
  597. #define CSR_PMPADDR33 0x3d1
  598. #define CSR_PMPADDR34 0x3d2
  599. #define CSR_PMPADDR35 0x3d3
  600. #define CSR_PMPADDR36 0x3d4
  601. #define CSR_PMPADDR37 0x3d5
  602. #define CSR_PMPADDR38 0x3d6
  603. #define CSR_PMPADDR39 0x3d7
  604. #define CSR_PMPADDR40 0x3d8
  605. #define CSR_PMPADDR41 0x3d9
  606. #define CSR_PMPADDR42 0x3da
  607. #define CSR_PMPADDR43 0x3db
  608. #define CSR_PMPADDR44 0x3dc
  609. #define CSR_PMPADDR45 0x3dd
  610. #define CSR_PMPADDR46 0x3de
  611. #define CSR_PMPADDR47 0x3df
  612. #define CSR_PMPADDR48 0x3e0
  613. #define CSR_PMPADDR49 0x3e1
  614. #define CSR_PMPADDR50 0x3e2
  615. #define CSR_PMPADDR51 0x3e3
  616. #define CSR_PMPADDR52 0x3e4
  617. #define CSR_PMPADDR53 0x3e5
  618. #define CSR_PMPADDR54 0x3e6
  619. #define CSR_PMPADDR55 0x3e7
  620. #define CSR_PMPADDR56 0x3e8
  621. #define CSR_PMPADDR57 0x3e9
  622. #define CSR_PMPADDR58 0x3ea
  623. #define CSR_PMPADDR59 0x3eb
  624. #define CSR_PMPADDR60 0x3ec
  625. #define CSR_PMPADDR61 0x3ed
  626. #define CSR_PMPADDR62 0x3ee
  627. #define CSR_PMPADDR63 0x3ef
  628. #define CSR_MSECCFG 0x747
  629. #define CSR_TSELECT 0x7a0
  630. #define CSR_TDATA1 0x7a1
  631. #define CSR_TDATA2 0x7a2
  632. #define CSR_TDATA3 0x7a3
  633. #define CSR_TINFO 0x7a4
  634. #define CSR_TCONTROL 0x7a5
  635. #define CSR_MCONTEXT 0x7a8
  636. #define CSR_MSCONTEXT 0x7aa
  637. #define CSR_DCSR 0x7b0
  638. #define CSR_DPC 0x7b1
  639. #define CSR_DSCRATCH0 0x7b2
  640. #define CSR_DSCRATCH1 0x7b3
  641. #define CSR_MCYCLE 0xb00
  642. #define CSR_MINSTRET 0xb02
  643. #define CSR_MHPMCOUNTER3 0xb03
  644. #define CSR_MHPMCOUNTER4 0xb04
  645. #define CSR_MHPMCOUNTER5 0xb05
  646. #define CSR_MHPMCOUNTER6 0xb06
  647. #define CSR_MHPMCOUNTER7 0xb07
  648. #define CSR_MHPMCOUNTER8 0xb08
  649. #define CSR_MHPMCOUNTER9 0xb09
  650. #define CSR_MHPMCOUNTER10 0xb0a
  651. #define CSR_MHPMCOUNTER11 0xb0b
  652. #define CSR_MHPMCOUNTER12 0xb0c
  653. #define CSR_MHPMCOUNTER13 0xb0d
  654. #define CSR_MHPMCOUNTER14 0xb0e
  655. #define CSR_MHPMCOUNTER15 0xb0f
  656. #define CSR_MHPMCOUNTER16 0xb10
  657. #define CSR_MHPMCOUNTER17 0xb11
  658. #define CSR_MHPMCOUNTER18 0xb12
  659. #define CSR_MHPMCOUNTER19 0xb13
  660. #define CSR_MHPMCOUNTER20 0xb14
  661. #define CSR_MHPMCOUNTER21 0xb15
  662. #define CSR_MHPMCOUNTER22 0xb16
  663. #define CSR_MHPMCOUNTER23 0xb17
  664. #define CSR_MHPMCOUNTER24 0xb18
  665. #define CSR_MHPMCOUNTER25 0xb19
  666. #define CSR_MHPMCOUNTER26 0xb1a
  667. #define CSR_MHPMCOUNTER27 0xb1b
  668. #define CSR_MHPMCOUNTER28 0xb1c
  669. #define CSR_MHPMCOUNTER29 0xb1d
  670. #define CSR_MHPMCOUNTER30 0xb1e
  671. #define CSR_MHPMCOUNTER31 0xb1f
  672. #define CSR_MHPMEVENT3 0x323
  673. #define CSR_MHPMEVENT4 0x324
  674. #define CSR_MHPMEVENT5 0x325
  675. #define CSR_MHPMEVENT6 0x326
  676. #define CSR_MHPMEVENT7 0x327
  677. #define CSR_MHPMEVENT8 0x328
  678. #define CSR_MHPMEVENT9 0x329
  679. #define CSR_MHPMEVENT10 0x32a
  680. #define CSR_MHPMEVENT11 0x32b
  681. #define CSR_MHPMEVENT12 0x32c
  682. #define CSR_MHPMEVENT13 0x32d
  683. #define CSR_MHPMEVENT14 0x32e
  684. #define CSR_MHPMEVENT15 0x32f
  685. #define CSR_MHPMEVENT16 0x330
  686. #define CSR_MHPMEVENT17 0x331
  687. #define CSR_MHPMEVENT18 0x332
  688. #define CSR_MHPMEVENT19 0x333
  689. #define CSR_MHPMEVENT20 0x334
  690. #define CSR_MHPMEVENT21 0x335
  691. #define CSR_MHPMEVENT22 0x336
  692. #define CSR_MHPMEVENT23 0x337
  693. #define CSR_MHPMEVENT24 0x338
  694. #define CSR_MHPMEVENT25 0x339
  695. #define CSR_MHPMEVENT26 0x33a
  696. #define CSR_MHPMEVENT27 0x33b
  697. #define CSR_MHPMEVENT28 0x33c
  698. #define CSR_MHPMEVENT29 0x33d
  699. #define CSR_MHPMEVENT30 0x33e
  700. #define CSR_MHPMEVENT31 0x33f
  701. #define CSR_MVENDORID 0xf11
  702. #define CSR_MARCHID 0xf12
  703. #define CSR_MIMPID 0xf13
  704. #define CSR_MHARTID 0xf14
  705. #define CSR_MCONFIGPTR 0xf15
  706. #define CSR_STIMECMPH 0x15d
  707. #define CSR_VSTIMECMPH 0x25d
  708. #define CSR_HTIMEDELTAH 0x615
  709. #define CSR_HENVCFGH 0x61a
  710. #define CSR_HSTATEEN0H 0x61c
  711. #define CSR_HSTATEEN1H 0x61d
  712. #define CSR_HSTATEEN2H 0x61e
  713. #define CSR_HSTATEEN3H 0x61f
  714. #define CSR_CYCLEH 0xc80
  715. #define CSR_TIMEH 0xc81
  716. #define CSR_INSTRETH 0xc82
  717. #define CSR_HPMCOUNTER3H 0xc83
  718. #define CSR_HPMCOUNTER4H 0xc84
  719. #define CSR_HPMCOUNTER5H 0xc85
  720. #define CSR_HPMCOUNTER6H 0xc86
  721. #define CSR_HPMCOUNTER7H 0xc87
  722. #define CSR_HPMCOUNTER8H 0xc88
  723. #define CSR_HPMCOUNTER9H 0xc89
  724. #define CSR_HPMCOUNTER10H 0xc8a
  725. #define CSR_HPMCOUNTER11H 0xc8b
  726. #define CSR_HPMCOUNTER12H 0xc8c
  727. #define CSR_HPMCOUNTER13H 0xc8d
  728. #define CSR_HPMCOUNTER14H 0xc8e
  729. #define CSR_HPMCOUNTER15H 0xc8f
  730. #define CSR_HPMCOUNTER16H 0xc90
  731. #define CSR_HPMCOUNTER17H 0xc91
  732. #define CSR_HPMCOUNTER18H 0xc92
  733. #define CSR_HPMCOUNTER19H 0xc93
  734. #define CSR_HPMCOUNTER20H 0xc94
  735. #define CSR_HPMCOUNTER21H 0xc95
  736. #define CSR_HPMCOUNTER22H 0xc96
  737. #define CSR_HPMCOUNTER23H 0xc97
  738. #define CSR_HPMCOUNTER24H 0xc98
  739. #define CSR_HPMCOUNTER25H 0xc99
  740. #define CSR_HPMCOUNTER26H 0xc9a
  741. #define CSR_HPMCOUNTER27H 0xc9b
  742. #define CSR_HPMCOUNTER28H 0xc9c
  743. #define CSR_HPMCOUNTER29H 0xc9d
  744. #define CSR_HPMCOUNTER30H 0xc9e
  745. #define CSR_HPMCOUNTER31H 0xc9f
  746. #define CSR_MSTATUSH 0x310
  747. #define CSR_MENVCFGH 0x31a
  748. #define CSR_MSTATEEN0H 0x31c
  749. #define CSR_MSTATEEN1H 0x31d
  750. #define CSR_MSTATEEN2H 0x31e
  751. #define CSR_MSTATEEN3H 0x31f
  752. #define CSR_MHPMEVENT3H 0x723
  753. #define CSR_MHPMEVENT4H 0x724
  754. #define CSR_MHPMEVENT5H 0x725
  755. #define CSR_MHPMEVENT6H 0x726
  756. #define CSR_MHPMEVENT7H 0x727
  757. #define CSR_MHPMEVENT8H 0x728
  758. #define CSR_MHPMEVENT9H 0x729
  759. #define CSR_MHPMEVENT10H 0x72a
  760. #define CSR_MHPMEVENT11H 0x72b
  761. #define CSR_MHPMEVENT12H 0x72c
  762. #define CSR_MHPMEVENT13H 0x72d
  763. #define CSR_MHPMEVENT14H 0x72e
  764. #define CSR_MHPMEVENT15H 0x72f
  765. #define CSR_MHPMEVENT16H 0x730
  766. #define CSR_MHPMEVENT17H 0x731
  767. #define CSR_MHPMEVENT18H 0x732
  768. #define CSR_MHPMEVENT19H 0x733
  769. #define CSR_MHPMEVENT20H 0x734
  770. #define CSR_MHPMEVENT21H 0x735
  771. #define CSR_MHPMEVENT22H 0x736
  772. #define CSR_MHPMEVENT23H 0x737
  773. #define CSR_MHPMEVENT24H 0x738
  774. #define CSR_MHPMEVENT25H 0x739
  775. #define CSR_MHPMEVENT26H 0x73a
  776. #define CSR_MHPMEVENT27H 0x73b
  777. #define CSR_MHPMEVENT28H 0x73c
  778. #define CSR_MHPMEVENT29H 0x73d
  779. #define CSR_MHPMEVENT30H 0x73e
  780. #define CSR_MHPMEVENT31H 0x73f
  781. #define CSR_MSECCFGH 0x757
  782. #define CSR_MCYCLEH 0xb80
  783. #define CSR_MINSTRETH 0xb82
  784. #define CSR_MHPMCOUNTER3H 0xb83
  785. #define CSR_MHPMCOUNTER4H 0xb84
  786. #define CSR_MHPMCOUNTER5H 0xb85
  787. #define CSR_MHPMCOUNTER6H 0xb86
  788. #define CSR_MHPMCOUNTER7H 0xb87
  789. #define CSR_MHPMCOUNTER8H 0xb88
  790. #define CSR_MHPMCOUNTER9H 0xb89
  791. #define CSR_MHPMCOUNTER10H 0xb8a
  792. #define CSR_MHPMCOUNTER11H 0xb8b
  793. #define CSR_MHPMCOUNTER12H 0xb8c
  794. #define CSR_MHPMCOUNTER13H 0xb8d
  795. #define CSR_MHPMCOUNTER14H 0xb8e
  796. #define CSR_MHPMCOUNTER15H 0xb8f
  797. #define CSR_MHPMCOUNTER16H 0xb90
  798. #define CSR_MHPMCOUNTER17H 0xb91
  799. #define CSR_MHPMCOUNTER18H 0xb92
  800. #define CSR_MHPMCOUNTER19H 0xb93
  801. #define CSR_MHPMCOUNTER20H 0xb94
  802. #define CSR_MHPMCOUNTER21H 0xb95
  803. #define CSR_MHPMCOUNTER22H 0xb96
  804. #define CSR_MHPMCOUNTER23H 0xb97
  805. #define CSR_MHPMCOUNTER24H 0xb98
  806. #define CSR_MHPMCOUNTER25H 0xb99
  807. #define CSR_MHPMCOUNTER26H 0xb9a
  808. #define CSR_MHPMCOUNTER27H 0xb9b
  809. #define CSR_MHPMCOUNTER28H 0xb9c
  810. #define CSR_MHPMCOUNTER29H 0xb9d
  811. #define CSR_MHPMCOUNTER30H 0xb9e
  812. #define CSR_MHPMCOUNTER31H 0xb9f
  813. /* === TEE CSR Registers === */
  814. #define CSR_SPMPCFG0 0x1A0
  815. #define CSR_SPMPCFG1 0x1A1
  816. #define CSR_SPMPCFG2 0x1A2
  817. #define CSR_SPMPCFG3 0x1A3
  818. #define CSR_SPMPADDR0 0x1B0
  819. #define CSR_SPMPADDR1 0x1B1
  820. #define CSR_SPMPADDR2 0x1B2
  821. #define CSR_SPMPADDR3 0x1B3
  822. #define CSR_SPMPADDR4 0x1B4
  823. #define CSR_SPMPADDR5 0x1B5
  824. #define CSR_SPMPADDR6 0x1B6
  825. #define CSR_SPMPADDR7 0x1B7
  826. #define CSR_SPMPADDR8 0x1B8
  827. #define CSR_SPMPADDR9 0x1B9
  828. #define CSR_SPMPADDR10 0x1BA
  829. #define CSR_SPMPADDR11 0x1BB
  830. #define CSR_SPMPADDR12 0x1BC
  831. #define CSR_SPMPADDR13 0x1BD
  832. #define CSR_SPMPADDR14 0x1BE
  833. #define CSR_SPMPADDR15 0x1BF
  834. #define CSR_SMPUCFG0 0x1A0
  835. #define CSR_SMPUCFG1 0x1A1
  836. #define CSR_SMPUCFG2 0x1A2
  837. #define CSR_SMPUCFG3 0x1A3
  838. #define CSR_SMPUADDR0 0x1B0
  839. #define CSR_SMPUADDR1 0x1B1
  840. #define CSR_SMPUADDR2 0x1B2
  841. #define CSR_SMPUADDR3 0x1B3
  842. #define CSR_SMPUADDR4 0x1B4
  843. #define CSR_SMPUADDR5 0x1B5
  844. #define CSR_SMPUADDR6 0x1B6
  845. #define CSR_SMPUADDR7 0x1B7
  846. #define CSR_SMPUADDR8 0x1B8
  847. #define CSR_SMPUADDR9 0x1B9
  848. #define CSR_SMPUADDR10 0x1BA
  849. #define CSR_SMPUADDR11 0x1BB
  850. #define CSR_SMPUADDR12 0x1BC
  851. #define CSR_SMPUADDR13 0x1BD
  852. #define CSR_SMPUADDR14 0x1BE
  853. #define CSR_SMPUADDR15 0x1BF
  854. #define CSR_SMPUSWITCH0 0x170
  855. #define CSR_SMPUSWITCH1 0x171
  856. /* === CLIC CSR Registers === */
  857. #define CSR_MTVT 0x307
  858. #define CSR_MNXTI 0x345
  859. #define CSR_MINTSTATUS 0x346
  860. #define CSR_MSCRATCHCSW 0x348
  861. #define CSR_MSCRATCHCSWL 0x349
  862. #define CSR_MCLICBASE 0x350
  863. /* === P-Extension Registers === */
  864. #define CSR_UCODE 0x801
  865. /* === Nuclei custom CSR Registers === */
  866. //#define CSR_MCOUNTINHIBIT 0x320
  867. #define CSR_MILM_CTL 0x7C0
  868. #define CSR_MDLM_CTL 0x7C1
  869. #define CSR_MECC_CODE 0x7C2
  870. #define CSR_MNVEC 0x7C3
  871. #define CSR_MSUBM 0x7C4
  872. #define CSR_MDCAUSE 0x7C9
  873. #define CSR_MCACHE_CTL 0x7CA
  874. #define CSR_MMISC_CTL 0x7D0
  875. #define CSR_MSAVESTATUS 0x7D6
  876. #define CSR_MSAVEEPC1 0x7D7
  877. #define CSR_MSAVECAUSE1 0x7D8
  878. #define CSR_MSAVEEPC2 0x7D9
  879. #define CSR_MSAVECAUSE2 0x7DA
  880. #define CSR_MSAVEDCAUSE1 0x7DB
  881. #define CSR_MSAVEDCAUSE2 0x7DC
  882. #define CSR_MTLB_CTL 0x7DD
  883. #define CSR_MECC_LOCK 0x7DE
  884. #define CSR_MFP16MODE 0x7E2
  885. /* mfp16mode is renamed to mmisc_ctl1 */
  886. #define CSR_MMISC_CTL1 0x7E2
  887. #define CSR_LSTEPFORC 0x7E9
  888. #define CSR_PUSHMSUBM 0x7EB
  889. #define CSR_MTVT2 0x7EC
  890. #define CSR_JALMNXTI 0x7ED
  891. #define CSR_PUSHMCAUSE 0x7EE
  892. #define CSR_PUSHMEPC 0x7EF
  893. #define CSR_MPPICFG_INFO 0x7F0
  894. #define CSR_MFIOCFG_INFO 0x7F1
  895. /* === NCDEV === */
  896. #define CSR_MDEVB 0x7F3
  897. #define CSR_MDEVM 0x7F4
  898. #define CSR_MNOCB 0x7F5
  899. #define CSR_MNOCM 0x7F6
  900. #define CSR_MMACRO_DEV_EN 0xBC8
  901. #define CSR_MMACRO_NOC_EN 0xBC9
  902. #define CSR_MMACRO_CA_EN 0xBCA
  903. #define CSR_MATTRI0_BASE 0x7F3
  904. #define CSR_MATTRI0_MASK 0x7F4
  905. #define CSR_MATTRI1_BASE 0x7F5
  906. #define CSR_MATTRI1_MASK 0x7F6
  907. #define CSR_MATTRI2_BASE 0x7F9
  908. #define CSR_MATTRI2_MASK 0x7FA
  909. #define CSR_MATTRI3_BASE 0x7FB
  910. #define CSR_MATTRI3_MASK 0x7FC
  911. #define CSR_MATTRI4_BASE 0x7FD
  912. #define CSR_MATTRI4_MASK 0x7FE
  913. #define CSR_MATTRI5_BASE 0xBE0
  914. #define CSR_MATTRI5_MASK 0xBE1
  915. #define CSR_MATTRI6_BASE 0xBE2
  916. #define CSR_MATTRI6_MASK 0xBE3
  917. #define CSR_MATTRI7_BASE 0xBE4
  918. #define CSR_MATTRI7_MASK 0xBE5
  919. #define CSR_SATTRI0_BASE 0x5F0
  920. #define CSR_SATTRI0_MASK 0x5F1
  921. #define CSR_SATTRI1_BASE 0x5F2
  922. #define CSR_SATTRI1_MASK 0x5F3
  923. #define CSR_SATTRI2_BASE 0x5F4
  924. #define CSR_SATTRI2_MASK 0x5F5
  925. #define CSR_SATTRI3_BASE 0x5F6
  926. #define CSR_SATTRI3_MASK 0x5F7
  927. #define CSR_SATTRI4_BASE 0x5F8
  928. #define CSR_SATTRI4_MASK 0x5F9
  929. #define CSR_SATTRI5_BASE 0x5FA
  930. #define CSR_SATTRI5_MASK 0x5FB
  931. #define CSR_SATTRI6_BASE 0x5FC
  932. #define CSR_SATTRI6_MASK 0x5FD
  933. #define CSR_SATTRI7_BASE 0x5FE
  934. #define CSR_SATTRI7_MASK 0x5FF
  935. /* === IREGION === */
  936. #define CSR_MSMPCFG_INFO 0x7F7
  937. #define CSR_MIRGB_INFO 0x7F7
  938. #define CSR_SLEEPVALUE 0x811
  939. #define CSR_TXEVT 0x812
  940. #define CSR_WFE 0x810
  941. #define CSR_JALSNXTI 0x947
  942. #define CSR_STVT2 0x948
  943. #define CSR_PUSHSCAUSE 0x949
  944. #define CSR_PUSHSEPC 0x94A
  945. #define CSR_SDCAUSE 0x9C0
  946. #define CSR_MICFG_INFO 0xFC0
  947. #define CSR_MDCFG_INFO 0xFC1
  948. #define CSR_MCFG_INFO 0xFC2
  949. #define CSR_MTLBCFG_INFO 0xFC3
  950. /* === ECC === */
  951. #define CSR_MECC_CTL 0xBC0
  952. #define CSR_MECC_STATUS 0xBC4
  953. /* === STL === */
  954. #define CSR_SAFETY_CRC_CTL 0x813
  955. #define CSR_SAFETY_STL_STATUS 0x814
  956. /* === Stack protect === */
  957. #define CSR_MSTACK_CTRL 0x7C6
  958. #define CSR_MSTACK_BOUND 0x7C7
  959. #define CSR_MSTACK_BASE 0x7C8
  960. /* === Nuclei CCM Registers === */
  961. #define CSR_CCM_MBEGINADDR 0x7CB
  962. #define CSR_CCM_MCOMMAND 0x7CC
  963. #define CSR_CCM_MDATA 0x7CD
  964. #define CSR_CCM_SUEN 0x7CE
  965. #define CSR_CCM_SBEGINADDR 0x5CB
  966. #define CSR_CCM_SCOMMAND 0x5CC
  967. #define CSR_CCM_SDATA 0x5CD
  968. #define CSR_CCM_UBEGINADDR 0x4CB
  969. #define CSR_CCM_UCOMMAND 0x4CC
  970. #define CSR_CCM_UDATA 0x4CD
  971. #define CSR_CCM_FPIPE 0x4CF
  972. /** @} */ /** End of Doxygen Group NMSIS_Core_CSR_Registers **/
  973. /* Exception Code in MCAUSE CSR */
  974. #define CAUSE_MISALIGNED_FETCH 0x0
  975. #define CAUSE_FAULT_FETCH 0x1
  976. #define CAUSE_ILLEGAL_INSTRUCTION 0x2
  977. #define CAUSE_BREAKPOINT 0x3
  978. #define CAUSE_MISALIGNED_LOAD 0x4
  979. #define CAUSE_FAULT_LOAD 0x5
  980. #define CAUSE_MISALIGNED_STORE 0x6
  981. #define CAUSE_FAULT_STORE 0x7
  982. #define CAUSE_USER_ECALL 0x8
  983. #define CAUSE_SUPERVISOR_ECALL 0x9
  984. #define CAUSE_HYPERVISOR_ECALL 0xa
  985. #define CAUSE_MACHINE_ECALL 0xb
  986. #define CAUSE_FETCH_PAGE_FAULT 0xc
  987. #define CAUSE_LOAD_PAGE_FAULT 0xd
  988. #define CAUSE_STORE_PAGE_FAULT 0xf
  989. /* Delegatable Exception Code Mask in MCAUSE CSR*/
  990. #define MISALIGNED_FETCH (1 << CAUSE_MISALIGNED_FETCH)
  991. #define FAULT_FETCH (1 << CAUSE_FAULT_FETCH)
  992. #define ILLEGAL_INSTRUCTION (1 << CAUSE_ILLEGAL_INSTRUCTION)
  993. #define BREAKPOINT (1 << CAUSE_BREAKPOINT)
  994. #define MISALIGNED_LOAD (1 << CAUSE_MISALIGNED_LOAD)
  995. #define FAULT_LOAD (1 << CAUSE_FAULT_LOAD)
  996. #define MISALIGNED_STORE (1 << CAUSE_MISALIGNED_STORE)
  997. #define FAULT_STORE (1 << CAUSE_FAULT_STORE)
  998. #define USER_ECALL (1 << CAUSE_USER_ECALL)
  999. #define FETCH_PAGE_FAULT (1 << CAUSE_FETCH_PAGE_FAULT)
  1000. #define LOAD_PAGE_FAULT (1 << CAUSE_LOAD_PAGE_FAULT)
  1001. #define STORE_PAGE_FAULT (1 << CAUSE_STORE_PAGE_FAULT)
  1002. /* Exception Subcode in MDCAUSE CSR */
  1003. #define DCAUSE_FAULT_FETCH_PMP 0x1
  1004. #define DCAUSE_FAULT_FETCH_INST 0x2
  1005. #define DCAUSE_FAULT_LOAD_PMP 0x1
  1006. #define DCAUSE_FAULT_LOAD_INST 0x2
  1007. #define DCAUSE_FAULT_LOAD_NICE 0x3
  1008. #define DCAUSE_FAULT_STORE_PMP 0x1
  1009. #define DCAUSE_FAULT_STORE_INST 0x2
  1010. /** @} */ /** End of Doxygen Group NMSIS_Core_CSR_Encoding **/
  1011. #ifdef __cplusplus
  1012. }
  1013. #endif
  1014. #endif /* __RISCV_ENCODING_H__ */