STM32_Prog_DB_0x449.xml 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. <?xml version="1.0" encoding="UTF-8"?>
  2. <Root xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:noNamespaceSchemaLocation="SCHVerif.xsd">
  3. <Device>
  4. <DeviceID>0x449</DeviceID>
  5. <Vendor>STMicroelectronics</Vendor>
  6. <Type>MCU</Type>
  7. <CPU>Cortex-M7</CPU>
  8. <Name>STM32F74x/STM32F75x</Name>
  9. <Series>STM32F7</Series>
  10. <Description>ARM 32-bit Cortex-M7 based device</Description>
  11. <Configurations>
  12. <!-- JTAG_SWD Interface -->
  13. <Interface name="JTAG_SWD">
  14. <Configuration number="0x0"> <!-- ROM Die -->
  15. <RomLess>
  16. <ReadRegister address="0x1FF0F442" mask="0x40" value="0x00"/>
  17. </RomLess>
  18. </Configuration>
  19. <Configuration number="0x1"> <!-- RomLess Die -->
  20. <RomLess>
  21. <ReadRegister address="0x1FF0F442" mask="0x40" value="0x40"/>
  22. </RomLess>
  23. </Configuration>
  24. </Interface>
  25. <!-- Bootloader Interface -->
  26. <Interface name="Bootloader">
  27. <Configuration number="0x0"> <!-- ROM Die -->
  28. <RomLess>
  29. <ReadRegister address="0x0x08000000" mask="0x00" value="0x00"/>
  30. </RomLess>
  31. </Configuration>
  32. </Interface>
  33. </Configurations>
  34. <!-- Peripherals -->
  35. <Peripherals>
  36. <!-- Embedded SRAM -->
  37. <Peripheral>
  38. <Name>Embedded SRAM</Name>
  39. <Type>Storage</Type>
  40. <Description/>
  41. <ErasedValue>0x00</ErasedValue>
  42. <Access>RWE</Access>
  43. <!-- 320 KB -->
  44. <Configuration>
  45. <Parameters address="0x20000000" name="SRAM" size="0x50000"/>
  46. <Description/>
  47. <Organization>Single</Organization>
  48. <Bank name="Bank 1">
  49. <Field>
  50. <Parameters address="0x20000000" name="SRAM1" occurence="0x1" size="0x50000"/>
  51. </Field>
  52. </Bank>
  53. </Configuration>
  54. </Peripheral>
  55. <!-- Embedded Flash -->
  56. <Peripheral>
  57. <Name>Embedded Flash</Name>
  58. <Type>Storage</Type>
  59. <Description>The Flash memory interface manages CPU AHB I-Code and D-Code accesses to the Flash memory. It implements the erase and program Flash memory operations and the read and write protection mechanisms</Description>
  60. <ErasedValue>0xFF</ErasedValue>
  61. <Access>RWE</Access>
  62. <FlashSize address="0x1FF0F442" default="0x100000"/>
  63. <!-- 1MB single Bank -->
  64. <Configuration config="0">
  65. <Parameters address="0x08000000" name=" 1 Mbytes Embedded Flash" size="0x100000"/>
  66. <Description/>
  67. <Organization>Single</Organization>
  68. <Allignement>0x10</Allignement>
  69. <Bank name="Bank 1">
  70. <Field>
  71. <Parameters address="0x08000000" name="sector0" occurence="0x4" size="0x8000"/>
  72. </Field>
  73. <Field>
  74. <Parameters address="0x08020000" name="sector4" occurence="0x1" size="0x20000"/>
  75. </Field>
  76. <Field>
  77. <Parameters address="0x08040000" name="sector5" occurence="0x3" size="0x40000"/>
  78. </Field>
  79. </Bank>
  80. </Configuration>
  81. <Configuration config="1">
  82. <Parameters address="0x08000000" name=" 64 KByte Embedded Flash" size="0x10000"/>
  83. <Description/>
  84. <Organization>Single</Organization>
  85. <Allignement>0x10</Allignement>
  86. <Bank name="Bank 1">
  87. <Field>
  88. <Parameters address="0x08000000" name="sector0" occurence="0x2" size="0x8000"/>
  89. </Field>
  90. </Bank>
  91. </Configuration>
  92. </Peripheral>
  93. <!-- ITCM Flash-->
  94. <Peripheral>
  95. <Name>ITCM Flash</Name>
  96. <Type>Storage</Type>
  97. <Description>The Flash memory interface manages CPU AHB I-Code and D-Code accesses to the Flash memory. It implements the erase and program Flash memory operations and the read and write protection mechanisms</Description>
  98. <ErasedValue>0xFF</ErasedValue>
  99. <Access>RWE</Access>
  100. <!-- 1MB single Bank -->
  101. <Configuration config="0">
  102. <Parameters address="0x00200000" name=" 1 Mbytes Embedded Flash" size="0x100000"/>
  103. <Description/>
  104. <Organization>Single</Organization>
  105. <Allignement>0x10</Allignement>
  106. <Bank name="Bank 1">
  107. <Field>
  108. <Parameters address="0x00200000" name="sector0" occurence="0x4" size="0x8000"/>
  109. </Field>
  110. <Field>
  111. <Parameters address="0x00220000" name="sector4" occurence="0x1" size="0x20000"/>
  112. </Field>
  113. <Field>
  114. <Parameters address="0x00240000" name="sector5" occurence="0x3" size="0x40000"/>
  115. </Field>
  116. </Bank>
  117. </Configuration>
  118. <Configuration config="1">
  119. <Parameters address="0x00200000" name=" 64 KByte Embedded Flash" size="0x10000"/>
  120. <Description/>
  121. <Organization>Single</Organization>
  122. <Allignement>0x10</Allignement>
  123. <Bank name="Bank 1">
  124. <Field>
  125. <Parameters address="0x00200000" name="sector0" occurence="0x2" size="0x8000"/>
  126. </Field>
  127. </Bank>
  128. </Configuration>
  129. </Peripheral>
  130. <!-- OTP -->
  131. <Peripheral>
  132. <Name>OTP</Name>
  133. <Type>Storage</Type>
  134. <Description>The Data OTP memory block. It contains the one time programmable bits.</Description>
  135. <ErasedValue>0xFF</ErasedValue>
  136. <Access>RW</Access>
  137. <!-- 1 KBytes single bank -->
  138. <Configuration>
  139. <Parameters address="0x1FF0F000" name=" 1 KBytes Data OTP" size="0x200"/>
  140. <Description/>
  141. <Organization>Single</Organization>
  142. <Allignement>0x4</Allignement>
  143. <Bank name="OTP">
  144. <Field>
  145. <Parameters address="0x1FF0F000" name="OTP" occurence="0x1" size="0x200"/>
  146. </Field>
  147. </Bank>
  148. </Configuration>
  149. </Peripheral>
  150. <!-- Mirror Option Bytes -->
  151. <Peripheral>
  152. <Name>MirrorOptionBytes</Name>
  153. <Type>Storage</Type>
  154. <Description>Mirror Option Bytes contains the extra area.</Description>
  155. <ErasedValue>0xFF</ErasedValue>
  156. <Access>RW</Access>
  157. <!-- 44 Bytes single bank -->
  158. <Configuration>
  159. <Parameters address="0x1FFF0000" name=" 44 Bytes Data MirrorOptionBytes" size="0x2C"/>
  160. <Description/>
  161. <Organization>Single</Organization>
  162. <Allignement>0x4</Allignement>
  163. <Bank name="MirrorOptionBytes">
  164. <Field>
  165. <Parameters address="0x1FFF0000" name="MirrorOptionBytes" occurence="0x1" size="0x2C"/>
  166. </Field>
  167. </Bank>
  168. </Configuration>
  169. </Peripheral>
  170. <!-- Option Bytes -->
  171. <Peripheral>
  172. <Name>Option Bytes</Name>
  173. <Type>Configuration</Type>
  174. <Description/>
  175. <Access>RW</Access>
  176. <Bank interface="JTAG_SWD">
  177. <Parameters address="0x40023C14" name="Bank 1" size="0x8"/>
  178. <Category>
  179. <Name>Read Out Protection</Name>
  180. <Field>
  181. <Parameters address="0x40023C14" name="FLASH_OPTCR" size="0x4"/>
  182. <AssignedBits>
  183. <Bit>
  184. <Name>RDP</Name>
  185. <Description>Read protection option byte. The read protection is used to protect the software code stored in Flash memory.</Description>
  186. <BitOffset>0x8</BitOffset>
  187. <BitWidth>0x8</BitWidth>
  188. <Access>RW</Access>
  189. <Values>
  190. <Val value="0xAA">Level 0, no protection</Val>
  191. <Val value="0xBB">or any value other than 0xAA and 0xCC: Level 1, read protection</Val>
  192. <Val value="0xCC">Level 2, chip protection</Val>
  193. </Values>
  194. </Bit>
  195. </AssignedBits>
  196. </Field>
  197. </Category>
  198. <Category>
  199. <Name>BOR Level</Name>
  200. <Field>
  201. <Parameters address="0x40023C14" name="FLASH_OPTCR" size="0x4"/>
  202. <AssignedBits>
  203. <Bit>
  204. <Name>BOR_LEV</Name>
  205. <Description>These bits contain the supply level threshold that activates/releases the reset. They can be written to program a new BOR level value into Flash memory</Description>
  206. <BitOffset>0x2</BitOffset>
  207. <BitWidth>0x2</BitWidth>
  208. <Access>RW</Access>
  209. <Values>
  210. <Val value="0x0">BOR Level 3 (VBOR3), brownout threshold level 3</Val>
  211. <Val value="0x1">BOR Level 2 (VBOR2), brownout threshold level 2</Val>
  212. <Val value="0x2">BOR Level 1 (VBOR1), brownout threshold level 1</Val>
  213. <Val value="0x3">BOR off, POR/PDR reset threshold level is applied</Val>
  214. </Values>
  215. </Bit>
  216. </AssignedBits>
  217. </Field>
  218. </Category>
  219. <Category>
  220. <Name>User Configuration</Name>
  221. <Field>
  222. <Parameters address="0x40023C14" name="FLASH_OPTCR" size="0x4"/>
  223. <AssignedBits>
  224. <Bit>
  225. <Name>IWDG_STOP</Name>
  226. <Description/>
  227. <BitOffset>0x1F</BitOffset>
  228. <BitWidth>0x1</BitWidth>
  229. <Access>RW</Access>
  230. <Values>
  231. <Val value="0x0">Freeze IWDG counter in stop mode</Val>
  232. <Val value="0x1">IWDG counter active in stop mode</Val>
  233. </Values>
  234. </Bit>
  235. <Bit>
  236. <Name>IWDG_STDBY</Name>
  237. <Description/>
  238. <BitOffset>0x1E</BitOffset>
  239. <BitWidth>0x1</BitWidth>
  240. <Access>RW</Access>
  241. <Values>
  242. <Val value="0x0">Freeze IWDG counter in standby mode</Val>
  243. <Val value="0x1">IWDG counter active in standby mode</Val>
  244. </Values>
  245. </Bit>
  246. <Bit>
  247. <Name>WWDG_SW</Name>
  248. <Description/>
  249. <BitOffset>0x4</BitOffset>
  250. <BitWidth>0x1</BitWidth>
  251. <Access>RW</Access>
  252. <Values>
  253. <Val value="0x0">Hardware window watchdog</Val>
  254. <Val value="0x1">Software window watchdog</Val>
  255. </Values>
  256. </Bit>
  257. <Bit>
  258. <Name>IWDG_SW</Name>
  259. <Description/>
  260. <BitOffset>0x5</BitOffset>
  261. <BitWidth>0x1</BitWidth>
  262. <Access>RW</Access>
  263. <Values>
  264. <Val value="0x0">Hardware independant watchdog</Val>
  265. <Val value="0x1">Software independant watchdog</Val>
  266. </Values>
  267. </Bit>
  268. <Bit>
  269. <Name>nRST_STOP</Name>
  270. <Description/>
  271. <BitOffset>0x6</BitOffset>
  272. <BitWidth>0x1</BitWidth>
  273. <Access>RW</Access>
  274. <Values>
  275. <Val value="0x0">Reset generated when entering Stop mode</Val>
  276. <Val value="0x1">No reset generated</Val>
  277. </Values>
  278. </Bit>
  279. <Bit>
  280. <Name>nRST_STDBY</Name>
  281. <Description/>
  282. <BitOffset>0x7</BitOffset>
  283. <BitWidth>0x1</BitWidth>
  284. <Access>RW</Access>
  285. <Values>
  286. <Val value="0x0">Reset generated when entering Standby mode</Val>
  287. <Val value="0x1">No reset generated</Val>
  288. </Values>
  289. </Bit>
  290. </AssignedBits>
  291. </Field>
  292. </Category>
  293. <Category>
  294. <Name>Boot address Option Bytes</Name>
  295. <Field>
  296. <Parameters address="0x40023C18" name="FLASH_OPTCR1" size="0x4"/>
  297. <AssignedBits>
  298. <Bit>
  299. <Name>BOOT_ADD0</Name>
  300. <Description>Define the boot address when BOOT0=0</Description>
  301. <BitOffset>0x0</BitOffset>
  302. <BitWidth>0x10</BitWidth>
  303. <Access>RW</Access>
  304. <Equation multiplier="0x4000" offset="0x0"/>
  305. </Bit>
  306. <Bit>
  307. <Name>BOOT_ADD1</Name>
  308. <Description>Define the boot address when BOOT0=1</Description>
  309. <BitOffset>0x10</BitOffset>
  310. <BitWidth>0x10</BitWidth>
  311. <Access>RW</Access>
  312. <Equation multiplier="0x4000" offset="0x0"/>
  313. </Bit>
  314. </AssignedBits>
  315. </Field>
  316. </Category>
  317. <Category>
  318. <Name>Write Protection</Name>
  319. <Field>
  320. <Parameters address="0x40023C14" name="FLASH_OPTCR" size="0x4"/>
  321. <AssignedBits>
  322. <Bit config="0">
  323. <Name>nWRP0</Name>
  324. <Description/>
  325. <BitOffset>0x10</BitOffset>
  326. <BitWidth>0x8</BitWidth>
  327. <Access>RW</Access>
  328. <Values ByBit="true">
  329. <Val value="0x0">Write protection active on this sector</Val>
  330. <Val value="0x1">Write protection not active on this sector</Val>
  331. </Values>
  332. </Bit>
  333. <Bit config="1">
  334. <Name>nWRP0</Name>
  335. <Description/>
  336. <BitOffset>0x10</BitOffset>
  337. <BitWidth>0x2</BitWidth>
  338. <Access>RW</Access>
  339. <Values ByBit="true">
  340. <Val value="0x0">Write protection active on this sector</Val>
  341. <Val value="0x1">Write protection not active on this sector</Val>
  342. </Values>
  343. </Bit>
  344. </AssignedBits>
  345. </Field>
  346. </Category>
  347. </Bank>
  348. <Bank interface="Bootloader">
  349. <Parameters address="0x1FFF0000" name="Bank 1" size="0x2C"/>
  350. <Category>
  351. <Name>Read Out Protection</Name>
  352. <Field>
  353. <Parameters address="0x1FFF0000" name="FLASH_OPTCR" size="0x4"/>
  354. <AssignedBits>
  355. <Bit>
  356. <Name>RDP</Name>
  357. <Description>Read protection option byte. The read protection is used to protect the software code stored in Flash memory.</Description>
  358. <BitOffset>0x8</BitOffset>
  359. <BitWidth>0x8</BitWidth>
  360. <Access>RW</Access>
  361. <Values>
  362. <Val value="0xAA">Level 0, no protection</Val>
  363. <Val value="0xBB">or any value other than 0xAA and 0xCC: Level 1, read protection</Val>
  364. <Val value="0xCC">Level 2, chip protection</Val>
  365. </Values>
  366. </Bit>
  367. </AssignedBits>
  368. </Field>
  369. </Category>
  370. <Category>
  371. <Name>BOR Level</Name>
  372. <Field>
  373. <Parameters address="0x1FFF0000" name="FLASH_OPTCR" size="0x4"/>
  374. <AssignedBits>
  375. <Bit>
  376. <Name>BOR_LEV</Name>
  377. <Description>These bits contain the supply level threshold that activates/releases the reset. They can be written to program a new BOR level value into Flash memory</Description>
  378. <BitOffset>0x2</BitOffset>
  379. <BitWidth>0x2</BitWidth>
  380. <Access>RW</Access>
  381. <Values>
  382. <Val value="0x0">BOR Level 3 (VBOR3), brownout threshold level 3</Val>
  383. <Val value="0x1">BOR Level 2 (VBOR2), brownout threshold level 2</Val>
  384. <Val value="0x2">BOR Level 1 (VBOR1), brownout threshold level 1</Val>
  385. <Val value="0x3">BOR off, POR/PDR reset threshold level is applied</Val>
  386. </Values>
  387. </Bit>
  388. </AssignedBits>
  389. </Field>
  390. </Category>
  391. <Category>
  392. <Name>User Configuration</Name>
  393. <Field>
  394. <Parameters address="0x1FFF0008" name="FLASH_OPTCR" size="0x4"/>
  395. <AssignedBits>
  396. <Bit>
  397. <Name>IWDG_STOP</Name>
  398. <Description/>
  399. <BitOffset>0xF</BitOffset>
  400. <BitWidth>0x1</BitWidth>
  401. <Access>RW</Access>
  402. <Values>
  403. <Val value="0x0">Freeze IWDG counter in stop mode</Val>
  404. <Val value="0x1">IWDG counter active in stop mode</Val>
  405. </Values>
  406. </Bit>
  407. <Bit>
  408. <Name>IWDG_STDBY</Name>
  409. <Description/>
  410. <BitOffset>0xE</BitOffset>
  411. <BitWidth>0x1</BitWidth>
  412. <Access>RW</Access>
  413. <Values>
  414. <Val value="0x0">Freeze IWDG counter in standby mode</Val>
  415. <Val value="0x1">IWDG counter active in standby mode</Val>
  416. </Values>
  417. </Bit>
  418. </AssignedBits>
  419. </Field>
  420. <Field>
  421. <Parameters address="0x1FFF0000" name="FLASH_OPTCR" size="0x4"/>
  422. <AssignedBits>
  423. <Bit>
  424. <Name>WWDG_SW</Name>
  425. <Description/>
  426. <BitOffset>0x4</BitOffset>
  427. <BitWidth>0x1</BitWidth>
  428. <Access>RW</Access>
  429. <Values>
  430. <Val value="0x0">Hardware window watchdog</Val>
  431. <Val value="0x1">Software window watchdog</Val>
  432. </Values>
  433. </Bit>
  434. <Bit>
  435. <Name>IWDG_SW</Name>
  436. <Description/>
  437. <BitOffset>0x5</BitOffset>
  438. <BitWidth>0x1</BitWidth>
  439. <Access>RW</Access>
  440. <Values>
  441. <Val value="0x0">Hardware independant watchdog</Val>
  442. <Val value="0x1">Software independant watchdog</Val>
  443. </Values>
  444. </Bit>
  445. <Bit>
  446. <Name>nRST_STOP</Name>
  447. <Description/>
  448. <BitOffset>0x6</BitOffset>
  449. <BitWidth>0x1</BitWidth>
  450. <Access>RW</Access>
  451. <Values>
  452. <Val value="0x0">Reset generated when entering Stop mode</Val>
  453. <Val value="0x1">No reset generated</Val>
  454. </Values>
  455. </Bit>
  456. <Bit>
  457. <Name>nRST_STDBY</Name>
  458. <Description/>
  459. <BitOffset>0x7</BitOffset>
  460. <BitWidth>0x1</BitWidth>
  461. <Access>RW</Access>
  462. <Values>
  463. <Val value="0x0">Reset generated when entering Standby mode</Val>
  464. <Val value="0x1">No reset generated</Val>
  465. </Values>
  466. </Bit>
  467. </AssignedBits>
  468. </Field>
  469. </Category>
  470. <Category>
  471. <Name>Boot address Option Bytes</Name>
  472. <Field>
  473. <Parameters address="0x1FFF0010" name="FLASH_OPTCR1" size="0x4"/>
  474. <AssignedBits>
  475. <Bit>
  476. <Name>BOOT_ADD0</Name>
  477. <Description>Define the boot address when BOOT0=0</Description>
  478. <BitOffset>0x0</BitOffset>
  479. <BitWidth>0x10</BitWidth>
  480. <Access>RW</Access>
  481. <Equation multiplier="0x4000" offset="0x0"/>
  482. </Bit>
  483. </AssignedBits>
  484. </Field>
  485. <Field>
  486. <Parameters address="0x1FFF0018" name="FLASH_OPTCR1" size="0x4"/>
  487. <AssignedBits>
  488. <Bit>
  489. <Name>BOOT_ADD1</Name>
  490. <Description>Define the boot address when BOOT0=1</Description>
  491. <BitOffset>0x0</BitOffset>
  492. <BitWidth>0x10</BitWidth>
  493. <Access>RW</Access>
  494. <Equation multiplier="0x4000" offset="0x0"/>
  495. </Bit>
  496. </AssignedBits>
  497. </Field>
  498. </Category>
  499. <Category>
  500. <Name>Write Protection</Name>
  501. <Field>
  502. <Parameters address="0x1FFF0008" name="FLASH_OPTCR1" size="0x4"/>
  503. <AssignedBits>
  504. <Bit>
  505. <Name>nWRP0</Name>
  506. <Description/>
  507. <BitOffset>0x0</BitOffset>
  508. <BitWidth>0x8</BitWidth>
  509. <Access>RW</Access>
  510. <Values ByBit="true">
  511. <Val value="0x0">Write protection active on this sector</Val>
  512. <Val value="0x1">Write protection not active on this sector</Val>
  513. </Values>
  514. </Bit>
  515. </AssignedBits>
  516. </Field>
  517. </Category>
  518. </Bank>
  519. </Peripheral>
  520. </Peripherals>
  521. </Device>
  522. </Root>