c100helper.tcl 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. proc helpC100 {} {
  3. echo "List of useful functions for C100 processor:"
  4. echo "1) reset init: will set up your Telo board"
  5. echo "2) setupNOR: will setup NOR access"
  6. echo "3) showNOR: will show current NOR config registers for 16-bit, 16MB NOR"
  7. echo "4) setupGPIO: will setup GPIOs for Telo board"
  8. echo "5) showGPIO: will show current GPIO config registers"
  9. echo "6) highGPIO5: will set GPIO5=NOR_addr22=1 to access upper 8MB"
  10. echo "7) lowGPIO5: will set GPIO5=NOR_addr22=0 to access lower 8MB"
  11. echo "8) showAmbaClk: will show current config registers for Amba Bus Clock"
  12. echo "9) setupAmbaClk: will setup Amba Bus Clock=165MHz"
  13. echo "10) showArmClk: will show current config registers for Arm Bus Clock"
  14. echo "11) setupArmClk: will setup Amba Bus Clock=450MHz"
  15. echo "12) ooma_board_detect: will show which version of Telo you have"
  16. echo "13) setupDDR2: will configure DDR2 controller, you must have PLLs configured"
  17. echo "14) showDDR2: will show DDR2 config registers"
  18. echo "15) showWatchdog: will show current register config for watchdog"
  19. echo "16) reboot: will trigger watchdog and reboot Telo (hw reset)"
  20. echo "17) bootNOR: will boot Telo from NOR"
  21. echo "18) setupUART0: will configure UART0 for 115200 8N1, PLLs have to be configured"
  22. echo "19) putcUART0: will print a character on UART0"
  23. echo "20) putsUART0: will print a string on UART0"
  24. echo "21) trainDDR2: will run DDR2 training program"
  25. echo "22) flashUBOOT: will program NOR sectors 0-3 with u-boot.bin"
  26. }
  27. source [find mem_helper.tcl]
  28. # read a 64-bit register (memory mapped)
  29. proc mr64bit {reg} {
  30. return [read_memory $reg 32 2]
  31. }
  32. # write a 64-bit register (memory mapped)
  33. proc mw64bit {reg value} {
  34. set high [expr {$value >> 32}]
  35. set low [expr {$value & 0xffffffff}]
  36. #echo [format "mw64bit(0x%x): 0x%08x%08x" $reg $high $low]
  37. mww $reg $low
  38. mww [expr {$reg+4}] $high
  39. }
  40. proc showNOR {} {
  41. echo "This is the current NOR setup"
  42. set EX_CSEN_REG [regs EX_CSEN_REG ]
  43. set EX_CS0_SEG_REG [regs EX_CS0_SEG_REG ]
  44. set EX_CS0_CFG_REG [regs EX_CS0_CFG_REG ]
  45. set EX_CS0_TMG1_REG [regs EX_CS0_TMG1_REG ]
  46. set EX_CS0_TMG2_REG [regs EX_CS0_TMG2_REG ]
  47. set EX_CS0_TMG3_REG [regs EX_CS0_TMG3_REG ]
  48. set EX_CLOCK_DIV_REG [regs EX_CLOCK_DIV_REG ]
  49. set EX_MFSM_REG [regs EX_MFSM_REG ]
  50. set EX_CSFSM_REG [regs EX_CSFSM_REG ]
  51. set EX_WRFSM_REG [regs EX_WRFSM_REG ]
  52. set EX_RDFSM_REG [regs EX_RDFSM_REG ]
  53. echo [format "EX_CSEN_REG (0x%x): 0x%x" $EX_CSEN_REG [mrw $EX_CSEN_REG]]
  54. echo [format "EX_CS0_SEG_REG (0x%x): 0x%x" $EX_CS0_SEG_REG [mrw $EX_CS0_SEG_REG]]
  55. echo [format "EX_CS0_CFG_REG (0x%x): 0x%x" $EX_CS0_CFG_REG [mrw $EX_CS0_CFG_REG]]
  56. echo [format "EX_CS0_TMG1_REG (0x%x): 0x%x" $EX_CS0_TMG1_REG [mrw $EX_CS0_TMG1_REG]]
  57. echo [format "EX_CS0_TMG2_REG (0x%x): 0x%x" $EX_CS0_TMG2_REG [mrw $EX_CS0_TMG2_REG]]
  58. echo [format "EX_CS0_TMG3_REG (0x%x): 0x%x" $EX_CS0_TMG3_REG [mrw $EX_CS0_TMG3_REG]]
  59. echo [format "EX_CLOCK_DIV_REG (0x%x): 0x%x" $EX_CLOCK_DIV_REG [mrw $EX_CLOCK_DIV_REG]]
  60. echo [format "EX_MFSM_REG (0x%x): 0x%x" $EX_MFSM_REG [mrw $EX_MFSM_REG]]
  61. echo [format "EX_CSFSM_REG (0x%x): 0x%x" $EX_CSFSM_REG [mrw $EX_CSFSM_REG]]
  62. echo [format "EX_WRFSM_REG (0x%x): 0x%x" $EX_WRFSM_REG [mrw $EX_WRFSM_REG]]
  63. echo [format "EX_RDFSM_REG (0x%x): 0x%x" $EX_RDFSM_REG [mrw $EX_RDFSM_REG]]
  64. }
  65. proc showGPIO {} {
  66. echo "This is the current GPIO register setup"
  67. # GPIO outputs register
  68. set GPIO_OUTPUT_REG [regs GPIO_OUTPUT_REG]
  69. # GPIO Output Enable register
  70. set GPIO_OE_REG [regs GPIO_OE_REG]
  71. set GPIO_HI_INT_ENABLE_REG [regs GPIO_HI_INT_ENABLE_REG]
  72. set GPIO_LO_INT_ENABLE_REG [regs GPIO_LO_INT_ENABLE_REG]
  73. # GPIO input register
  74. set GPIO_INPUT_REG [regs GPIO_INPUT_REG]
  75. set APB_ACCESS_WS_REG [regs APB_ACCESS_WS_REG]
  76. set MUX_CONF_REG [regs MUX_CONF_REG]
  77. set SYSCONF_REG [regs SYSCONF_REG]
  78. set GPIO_ARM_ID_REG [regs GPIO_ARM_ID_REG]
  79. set GPIO_BOOTSTRAP_REG [regs GPIO_BOOTSTRAP_REG]
  80. set GPIO_LOCK_REG [regs GPIO_LOCK_REG]
  81. set GPIO_IOCTRL_REG [regs GPIO_IOCTRL_REG]
  82. set GPIO_DEVID_REG [regs GPIO_DEVID_REG]
  83. echo [format "GPIO_OUTPUT_REG (0x%x): 0x%x" $GPIO_OUTPUT_REG [mrw $GPIO_OUTPUT_REG]]
  84. echo [format "GPIO_OE_REG (0x%x): 0x%x" $GPIO_OE_REG [mrw $GPIO_OE_REG]]
  85. echo [format "GPIO_HI_INT_ENABLE_REG(0x%x): 0x%x" $GPIO_HI_INT_ENABLE_REG [mrw $GPIO_HI_INT_ENABLE_REG]]
  86. echo [format "GPIO_LO_INT_ENABLE_REG(0x%x): 0x%x" $GPIO_LO_INT_ENABLE_REG [mrw $GPIO_LO_INT_ENABLE_REG]]
  87. echo [format "GPIO_INPUT_REG (0x%x): 0x%x" $GPIO_INPUT_REG [mrw $GPIO_INPUT_REG]]
  88. echo [format "APB_ACCESS_WS_REG (0x%x): 0x%x" $APB_ACCESS_WS_REG [mrw $APB_ACCESS_WS_REG]]
  89. echo [format "MUX_CONF_REG (0x%x): 0x%x" $MUX_CONF_REG [mrw $MUX_CONF_REG]]
  90. echo [format "SYSCONF_REG (0x%x): 0x%x" $SYSCONF_REG [mrw $SYSCONF_REG]]
  91. echo [format "GPIO_ARM_ID_REG (0x%x): 0x%x" $GPIO_ARM_ID_REG [mrw $GPIO_ARM_ID_REG]]
  92. echo [format "GPIO_BOOTSTRAP_REG (0x%x): 0x%x" $GPIO_BOOTSTRAP_REG [mrw $GPIO_BOOTSTRAP_REG]]
  93. echo [format "GPIO_LOCK_REG (0x%x): 0x%x" $GPIO_LOCK_REG [mrw $GPIO_LOCK_REG]]
  94. echo [format "GPIO_IOCTRL_REG (0x%x): 0x%x" $GPIO_IOCTRL_REG [mrw $GPIO_IOCTRL_REG]]
  95. echo [format "GPIO_DEVID_REG (0x%x): 0x%x" $GPIO_DEVID_REG [mrw $GPIO_DEVID_REG]]
  96. }
  97. # converted from u-boot/cpu/arm1136/comcerto/bsp100.c (HAL_get_amba_clk())
  98. proc showAmbaClk {} {
  99. set CFG_REFCLKFREQ [config CFG_REFCLKFREQ]
  100. set CLKCORE_AHB_CLK_CNTRL [regs CLKCORE_AHB_CLK_CNTRL]
  101. set PLL_CLK_BYPASS [regs PLL_CLK_BYPASS]
  102. echo [format "CLKCORE_AHB_CLK_CNTRL (0x%x): 0x%x" $CLKCORE_AHB_CLK_CNTRL [mrw $CLKCORE_AHB_CLK_CNTRL]]
  103. set value [read_memory $CLKCORE_AHB_CLK_CNTRL 32 1]
  104. # see if the PLL is in bypass mode
  105. set bypass [expr {($value & $PLL_CLK_BYPASS) >> 24}]
  106. echo [format "PLL bypass bit: %d" $bypass]
  107. if {$bypass == 1} {
  108. echo [format "Amba Clk is set to REFCLK: %d (MHz)" [expr {$CFG_REFCLKFREQ/1000000}]]
  109. } else {
  110. # nope, extract x,y,w and compute the PLL output freq.
  111. set x [expr {($value & 0x0001F0000) >> 16}]
  112. echo [format "x: %d" $x]
  113. set y [expr {($value & 0x00000007F)}]
  114. echo [format "y: %d" $y]
  115. set w [expr {($value & 0x000000300) >> 8}]
  116. echo [format "w: %d" $w]
  117. echo [format "Amba PLL Clk: %d (MHz)" [expr {($CFG_REFCLKFREQ * $y / (($w + 1) * ($x + 1) * 2))/1000000}]]
  118. }
  119. }
  120. # converted from u-boot/cpu/arm1136/comcerto/bsp100.c (HAL_set_amba_clk())
  121. # this clock is useb by all peripherals (DDR2, ethernet, ebus, etc)
  122. proc setupAmbaClk {} {
  123. set CLKCORE_PLL_STATUS [regs CLKCORE_PLL_STATUS]
  124. set CLKCORE_AHB_CLK_CNTRL [regs CLKCORE_AHB_CLK_CNTRL]
  125. set ARM_PLL_BY_CTRL [regs ARM_PLL_BY_CTRL]
  126. set ARM_AHB_BYP [regs ARM_AHB_BYP]
  127. set PLL_DISABLE [regs PLL_DISABLE]
  128. set PLL_CLK_BYPASS [regs PLL_CLK_BYPASS]
  129. set AHB_PLL_BY_CTRL [regs AHB_PLL_BY_CTRL]
  130. set DIV_BYPASS [regs DIV_BYPASS]
  131. set AHBCLK_PLL_LOCK [regs AHBCLK_PLL_LOCK]
  132. set CFG_REFCLKFREQ [config CFG_REFCLKFREQ]
  133. set CONFIG_SYS_HZ_CLOCK [config CONFIG_SYS_HZ_CLOCK]
  134. set w [config w_amba]
  135. set x [config x_amba]
  136. set y [config y_amba]
  137. echo [format "Setting Amba PLL to lock to %d MHz" [expr {$CONFIG_SYS_HZ_CLOCK/1000000}]]
  138. #echo [format "setupAmbaClk: w= %d" $w]
  139. #echo [format "setupAmbaClk: x= %d" $x]
  140. #echo [format "setupAmbaClk: y= %d" $y]
  141. # set PLL into BYPASS mode using MUX
  142. mmw $CLKCORE_AHB_CLK_CNTRL $PLL_CLK_BYPASS 0x0
  143. # do an internal PLL bypass
  144. mmw $CLKCORE_AHB_CLK_CNTRL $AHB_PLL_BY_CTRL 0x0
  145. # wait 500us (ARM running @24Mhz -> 12000 cycles => 500us)
  146. # openocd smallest resolution is 1ms so, wait 1ms
  147. sleep 1
  148. # disable the PLL
  149. mmw $CLKCORE_AHB_CLK_CNTRL $PLL_DISABLE 0x0
  150. # wait 1ms
  151. sleep 1
  152. # enable the PLL
  153. mmw $CLKCORE_AHB_CLK_CNTRL 0x0 $PLL_DISABLE
  154. sleep 1
  155. # set X, W and X
  156. mmw $CLKCORE_AHB_CLK_CNTRL 0x0 0xFFFFFF
  157. mmw $CLKCORE_AHB_CLK_CNTRL [expr {($x << 16) + ($w << 8) + $y}] 0x0
  158. # wait for PLL to lock
  159. echo "Waiting for Amba PLL to lock"
  160. while {[expr {[mrw $CLKCORE_PLL_STATUS] & $AHBCLK_PLL_LOCK]} == 0} { sleep 1 }
  161. # remove the internal PLL bypass
  162. mmw $CLKCORE_AHB_CLK_CNTRL 0x0 $AHB_PLL_BY_CTRL
  163. # remove PLL from BYPASS mode using MUX
  164. mmw $CLKCORE_AHB_CLK_CNTRL 0x0 $PLL_CLK_BYPASS
  165. }
  166. # converted from u-boot/cpu/arm1136/comcerto/bsp100.c (HAL_get_arm_clk())
  167. proc showArmClk {} {
  168. set CFG_REFCLKFREQ [config CFG_REFCLKFREQ]
  169. set CLKCORE_ARM_CLK_CNTRL [regs CLKCORE_ARM_CLK_CNTRL]
  170. set PLL_CLK_BYPASS [regs PLL_CLK_BYPASS]
  171. echo [format "CLKCORE_ARM_CLK_CNTRL (0x%x): 0x%x" $CLKCORE_ARM_CLK_CNTRL [mrw $CLKCORE_ARM_CLK_CNTRL]]
  172. set value [read_memory $CLKCORE_ARM_CLK_CNTRL 32 1]
  173. # see if the PLL is in bypass mode
  174. set bypass [expr {($value & $PLL_CLK_BYPASS) >> 24}]
  175. echo [format "PLL bypass bit: %d" $bypass]
  176. if {$bypass == 1} {
  177. echo [format "Amba Clk is set to REFCLK: %d (MHz)" [expr {$CFG_REFCLKFREQ/1000000}]]
  178. } else {
  179. # nope, extract x,y,w and compute the PLL output freq.
  180. set x [expr {($value & 0x0001F0000) >> 16}]
  181. echo [format "x: %d" $x]
  182. set y [expr {($value & 0x00000007F)}]
  183. echo [format "y: %d" $y]
  184. set w [expr {($value & 0x000000300) >> 8}]
  185. echo [format "w: %d" $w]
  186. echo [format "Arm PLL Clk: %d (MHz)" [expr {($CFG_REFCLKFREQ * $y / (($w + 1) * ($x + 1) * 2))/1000000}]]
  187. }
  188. }
  189. # converted from u-boot/cpu/arm1136/comcerto/bsp100.c (HAL_set_arm_clk())
  190. # Arm Clock is used by two ARM1136 cores
  191. proc setupArmClk {} {
  192. set CLKCORE_PLL_STATUS [regs CLKCORE_PLL_STATUS]
  193. set CLKCORE_ARM_CLK_CNTRL [regs CLKCORE_ARM_CLK_CNTRL]
  194. set ARM_PLL_BY_CTRL [regs ARM_PLL_BY_CTRL]
  195. set ARM_AHB_BYP [regs ARM_AHB_BYP]
  196. set PLL_DISABLE [regs PLL_DISABLE]
  197. set PLL_CLK_BYPASS [regs PLL_CLK_BYPASS]
  198. set AHB_PLL_BY_CTRL [regs AHB_PLL_BY_CTRL]
  199. set DIV_BYPASS [regs DIV_BYPASS]
  200. set FCLK_PLL_LOCK [regs FCLK_PLL_LOCK]
  201. set CFG_REFCLKFREQ [config CFG_REFCLKFREQ]
  202. set CFG_ARM_CLOCK [config CFG_ARM_CLOCK]
  203. set w [config w_arm]
  204. set x [config x_arm]
  205. set y [config y_arm]
  206. echo [format "Setting Arm PLL to lock to %d MHz" [expr {$CFG_ARM_CLOCK/1000000}]]
  207. #echo [format "setupArmClk: w= %d" $w]
  208. #echo [format "setupArmaClk: x= %d" $x]
  209. #echo [format "setupArmaClk: y= %d" $y]
  210. # set PLL into BYPASS mode using MUX
  211. mmw $CLKCORE_ARM_CLK_CNTRL $PLL_CLK_BYPASS 0x0
  212. # do an internal PLL bypass
  213. mmw $CLKCORE_ARM_CLK_CNTRL $ARM_PLL_BY_CTRL 0x0
  214. # wait 500us (ARM running @24Mhz -> 12000 cycles => 500us)
  215. # openocd smallest resolution is 1ms so, wait 1ms
  216. sleep 1
  217. # disable the PLL
  218. mmw $CLKCORE_ARM_CLK_CNTRL $PLL_DISABLE 0x0
  219. # wait 1ms
  220. sleep 1
  221. # enable the PLL
  222. mmw $CLKCORE_ARM_CLK_CNTRL 0x0 $PLL_DISABLE
  223. sleep 1
  224. # set X, W and X
  225. mmw $CLKCORE_ARM_CLK_CNTRL 0x0 0xFFFFFF
  226. mmw $CLKCORE_ARM_CLK_CNTRL [expr {($x << 16) + ($w << 8) + $y}] 0x0
  227. # wait for PLL to lock
  228. echo "Waiting for Amba PLL to lock"
  229. while {[expr {[mrw $CLKCORE_PLL_STATUS] & $FCLK_PLL_LOCK]} == 0} { sleep 1 }
  230. # remove the internal PLL bypass
  231. mmw $CLKCORE_ARM_CLK_CNTRL 0x0 $ARM_PLL_BY_CTRL
  232. # remove PLL from BYPASS mode using MUX
  233. mmw $CLKCORE_ARM_CLK_CNTRL 0x0 $PLL_CLK_BYPASS
  234. }
  235. proc setupPLL {} {
  236. echo "PLLs setup"
  237. setupAmbaClk
  238. setupArmClk
  239. }
  240. # converted from u-boot/cpu/arm1136/bsp100.c:SoC_mem_init()
  241. proc setupDDR2 {} {
  242. echo "Configuring DDR2"
  243. set MEMORY_BASE_ADDR [regs MEMORY_BASE_ADDR]
  244. set MEMORY_MAX_ADDR [regs MEMORY_MAX_ADDR]
  245. set MEMORY_CR [regs MEMORY_CR]
  246. set BLOCK_RESET_REG [regs BLOCK_RESET_REG]
  247. set DDR_RST [regs DDR_RST]
  248. # put DDR controller in reset (so that it is reset and correctly configured)
  249. # this is only necessary if DDR was previously confiured
  250. # and not reset.
  251. mmw $BLOCK_RESET_REG 0x0 $DDR_RST
  252. set M [expr {1024 * 1024}]
  253. set DDR_SZ_1024M [expr {1024 * $M}]
  254. set DDR_SZ_256M [expr {256 * $M}]
  255. set DDR_SZ_128M [expr {128 * $M}]
  256. set DDR_SZ_64M [expr {64 * $M}]
  257. # ooma_board_detect returns DDR2 memory size
  258. set tmp [ooma_board_detect]
  259. if {$tmp == "128M"} {
  260. echo "DDR2 size 128MB"
  261. set ddr_size $DDR_SZ_128M
  262. } elseif {$tmp == "256M"} {
  263. echo "DDR2 size 256MB"
  264. set ddr_size $DDR_SZ_256M
  265. } else {
  266. echo "Don't know how to handle this DDR2 size?"
  267. }
  268. # Memory setup register
  269. mww $MEMORY_MAX_ADDR [expr {($ddr_size - 1) + $MEMORY_BASE_ADDR}]
  270. # disable ROM remap
  271. mww $MEMORY_CR 0x0
  272. # Take DDR controller out of reset
  273. mmw $BLOCK_RESET_REG $DDR_RST 0x0
  274. # min. 20 ops delay
  275. sleep 1
  276. # This will setup Denali DDR2 controller
  277. if {$tmp == "128M"} {
  278. configureDDR2regs_128M
  279. } elseif {$tmp == "256M"} {
  280. configureDDR2regs_256M
  281. } else {
  282. echo "Don't know how to configure DDR2 setup?"
  283. }
  284. }
  285. proc showDDR2 {} {
  286. set DENALI_CTL_00_DATA [regs DENALI_CTL_00_DATA]
  287. set DENALI_CTL_01_DATA [regs DENALI_CTL_01_DATA]
  288. set DENALI_CTL_02_DATA [regs DENALI_CTL_02_DATA]
  289. set DENALI_CTL_03_DATA [regs DENALI_CTL_03_DATA]
  290. set DENALI_CTL_04_DATA [regs DENALI_CTL_04_DATA]
  291. set DENALI_CTL_05_DATA [regs DENALI_CTL_05_DATA]
  292. set DENALI_CTL_06_DATA [regs DENALI_CTL_06_DATA]
  293. set DENALI_CTL_07_DATA [regs DENALI_CTL_07_DATA]
  294. set DENALI_CTL_08_DATA [regs DENALI_CTL_08_DATA]
  295. set DENALI_CTL_09_DATA [regs DENALI_CTL_09_DATA]
  296. set DENALI_CTL_10_DATA [regs DENALI_CTL_10_DATA]
  297. set DENALI_CTL_11_DATA [regs DENALI_CTL_11_DATA]
  298. set DENALI_CTL_12_DATA [regs DENALI_CTL_12_DATA]
  299. set DENALI_CTL_13_DATA [regs DENALI_CTL_13_DATA]
  300. set DENALI_CTL_14_DATA [regs DENALI_CTL_14_DATA]
  301. set DENALI_CTL_15_DATA [regs DENALI_CTL_15_DATA]
  302. set DENALI_CTL_16_DATA [regs DENALI_CTL_16_DATA]
  303. set DENALI_CTL_17_DATA [regs DENALI_CTL_17_DATA]
  304. set DENALI_CTL_18_DATA [regs DENALI_CTL_18_DATA]
  305. set DENALI_CTL_19_DATA [regs DENALI_CTL_19_DATA]
  306. set DENALI_CTL_20_DATA [regs DENALI_CTL_20_DATA]
  307. set tmp [mr64bit $DENALI_CTL_00_DATA]
  308. echo [format "DENALI_CTL_00_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_00_DATA $tmp(1) $tmp(0)]
  309. set tmp [mr64bit $DENALI_CTL_01_DATA]
  310. echo [format "DENALI_CTL_01_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_01_DATA $tmp(1) $tmp(0)]
  311. set tmp [mr64bit $DENALI_CTL_02_DATA]
  312. echo [format "DENALI_CTL_02_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_02_DATA $tmp(1) $tmp(0)]
  313. set tmp [mr64bit $DENALI_CTL_03_DATA]
  314. echo [format "DENALI_CTL_03_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_03_DATA $tmp(1) $tmp(0)]
  315. set tmp [mr64bit $DENALI_CTL_04_DATA]
  316. echo [format "DENALI_CTL_04_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_04_DATA $tmp(1) $tmp(0)]
  317. set tmp [mr64bit $DENALI_CTL_05_DATA]
  318. echo [format "DENALI_CTL_05_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_05_DATA $tmp(1) $tmp(0)]
  319. set tmp [mr64bit $DENALI_CTL_06_DATA]
  320. echo [format "DENALI_CTL_06_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_06_DATA $tmp(1) $tmp(0)]
  321. set tmp [mr64bit $DENALI_CTL_07_DATA]
  322. echo [format "DENALI_CTL_07_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_07_DATA $tmp(1) $tmp(0)]
  323. set tmp [mr64bit $DENALI_CTL_08_DATA]
  324. echo [format "DENALI_CTL_08_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_08_DATA $tmp(1) $tmp(0)]
  325. set tmp [mr64bit $DENALI_CTL_09_DATA]
  326. echo [format "DENALI_CTL_09_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_09_DATA $tmp(1) $tmp(0)]
  327. set tmp [mr64bit $DENALI_CTL_10_DATA]
  328. echo [format "DENALI_CTL_10_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_10_DATA $tmp(1) $tmp(0)]
  329. set tmp [mr64bit $DENALI_CTL_11_DATA]
  330. echo [format "DENALI_CTL_11_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_11_DATA $tmp(1) $tmp(0)]
  331. set tmp [mr64bit $DENALI_CTL_12_DATA]
  332. echo [format "DENALI_CTL_12_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_12_DATA $tmp(1) $tmp(0)]
  333. set tmp [mr64bit $DENALI_CTL_13_DATA]
  334. echo [format "DENALI_CTL_13_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_13_DATA $tmp(1) $tmp(0)]
  335. set tmp [mr64bit $DENALI_CTL_14_DATA]
  336. echo [format "DENALI_CTL_14_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_14_DATA $tmp(1) $tmp(0)]
  337. set tmp [mr64bit $DENALI_CTL_15_DATA]
  338. echo [format "DENALI_CTL_15_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_15_DATA $tmp(1) $tmp(0)]
  339. set tmp [mr64bit $DENALI_CTL_16_DATA]
  340. echo [format "DENALI_CTL_16_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_16_DATA $tmp(1) $tmp(0)]
  341. set tmp [mr64bit $DENALI_CTL_17_DATA]
  342. echo [format "DENALI_CTL_17_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_17_DATA $tmp(1) $tmp(0)]
  343. set tmp [mr64bit $DENALI_CTL_18_DATA]
  344. echo [format "DENALI_CTL_18_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_18_DATA $tmp(1) $tmp(0)]
  345. set tmp [mr64bit $DENALI_CTL_19_DATA]
  346. echo [format "DENALI_CTL_19_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_19_DATA $tmp(1) $tmp(0)]
  347. set tmp [mr64bit $DENALI_CTL_20_DATA]
  348. echo [format "DENALI_CTL_20_DATA (0x%x): 0x%08x%08x" $DENALI_CTL_20_DATA $tmp(1) $tmp(0)]
  349. }
  350. proc initC100 {} {
  351. # this follows u-boot/cpu/arm1136/start.S
  352. set GPIO_LOCK_REG [regs GPIO_LOCK_REG]
  353. set GPIO_IOCTRL_REG [regs GPIO_IOCTRL_REG]
  354. set GPIO_IOCTRL_VAL [regs GPIO_IOCTRL_VAL]
  355. set APB_ACCESS_WS_REG [regs APB_ACCESS_WS_REG]
  356. set ASA_ARAM_BASEADDR [regs ASA_ARAM_BASEADDR]
  357. set ASA_ARAM_TC_CR_REG [regs ASA_ARAM_TC_CR_REG]
  358. set ASA_EBUS_BASEADDR [regs ASA_EBUS_BASEADDR]
  359. set ASA_EBUS_TC_CR_REG [regs ASA_EBUS_TC_CR_REG]
  360. set ASA_TC_REQIDMAEN [regs ASA_TC_REQIDMAEN]
  361. set ASA_TC_REQTDMEN [regs ASA_TC_REQTDMEN]
  362. set ASA_TC_REQIPSECUSBEN [regs ASA_TC_REQIPSECUSBEN]
  363. set ASA_TC_REQARM0EN [regs ASA_TC_REQARM0EN]
  364. set ASA_TC_REQARM1EN [regs ASA_TC_REQARM1EN]
  365. set ASA_TC_REQMDMAEN [regs ASA_TC_REQMDMAEN]
  366. set INTC_ARM1_CONTROL_REG [regs INTC_ARM1_CONTROL_REG]
  367. # unlock writing to IOCTRL register
  368. mww $GPIO_LOCK_REG $GPIO_IOCTRL_VAL
  369. # enable address lines A15-A21
  370. mmw $GPIO_IOCTRL_REG 0xf 0x0
  371. # set ARM into supervisor mode (SVC32)
  372. # disable IRQ, FIQ
  373. # Do I need this in JTAG mode?
  374. # it really should be done as 'and ~0x1f | 0xd3 but
  375. # openocd does not support this yet
  376. reg cpsr 0xd3
  377. # /*
  378. # * flush v4 I/D caches
  379. # */
  380. # mov r0, #0
  381. # mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  382. arm mcr 15 0 7 7 0 0x0
  383. # mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  384. arm mcr 15 0 8 7 0 0x0
  385. # /*
  386. # * disable MMU stuff and caches
  387. # */
  388. # mrc p15, 0, r0, c1, c0, 0
  389. arm mrc 15 0 1 0 0
  390. # bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  391. # bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  392. # orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  393. # orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  394. # orr r0, r0, #0x00400000 @ set bit 22 (U)
  395. # mcr p15, 0, r0, c1, c0, 0
  396. arm mcr 15 0 1 0 0 0x401002
  397. # This is from bsp_init() in u-boot/boards/mindspeed/ooma-darwin/board.c
  398. # APB init
  399. # // Setting APB Bus Wait states to 1, set post write
  400. # (*(volatile u32*)(APB_ACCESS_WS_REG)) = 0x40;
  401. mww $APB_ACCESS_WS_REG 0x40
  402. # AHB init
  403. # // enable all 6 masters for ARAM
  404. mmw $ASA_ARAM_TC_CR_REG [expr {$ASA_TC_REQIDMAEN | $ASA_TC_REQTDMEN | $ASA_TC_REQIPSECUSBEN | $ASA_TC_REQARM0EN | $ASA_TC_REQARM1EN | $ASA_TC_REQMDMAEN}] 0x0
  405. # // enable all 6 masters for EBUS
  406. mmw $ASA_EBUS_TC_CR_REG [expr {$ASA_TC_REQIDMAEN | $ASA_TC_REQTDMEN | $ASA_TC_REQIPSECUSBEN | $ASA_TC_REQARM0EN | $ASA_TC_REQARM1EN | $ASA_TC_REQMDMAEN}] 0x0
  407. # ARAM init
  408. # // disable pipeline mode in ARAM
  409. # I don't think this is documented anywhere?
  410. mww $INTC_ARM1_CONTROL_REG 0x1
  411. # configure clocks
  412. setupPLL
  413. # setupUART0 must be run before setupDDR2 as setupDDR2 uses UART.
  414. setupUART0
  415. # enable cache
  416. # ? (u-boot does nothing here)
  417. # DDR2 memory init
  418. setupDDR2
  419. putsUART0 "C100 initialization complete.\n"
  420. echo "C100 initialization complete."
  421. }
  422. # show current state of watchdog timer
  423. proc showWatchdog {} {
  424. set TIMER_WDT_HIGH_BOUND [regs TIMER_WDT_HIGH_BOUND]
  425. set TIMER_WDT_CONTROL [regs TIMER_WDT_CONTROL]
  426. set TIMER_WDT_CURRENT_COUNT [regs TIMER_WDT_CURRENT_COUNT]
  427. echo [format "TIMER_WDT_HIGH_BOUND (0x%x): 0x%x" $TIMER_WDT_HIGH_BOUND [mrw $TIMER_WDT_HIGH_BOUND]]
  428. echo [format "TIMER_WDT_CONTROL (0x%x): 0x%x" $TIMER_WDT_CONTROL [mrw $TIMER_WDT_CONTROL]]
  429. echo [format "TIMER_WDT_CURRENT_COUNT (0x%x): 0x%x" $TIMER_WDT_CURRENT_COUNT [mrw $TIMER_WDT_CURRENT_COUNT]]
  430. }
  431. # converted from u-boot/cpu/arm1136/comcerto/intrrupts.c:void reset_cpu (ulong ignored)
  432. # this will trigger watchdog reset
  433. # the sw. reset does not work on C100
  434. # watchdog reset effectively works as hw. reset
  435. proc reboot {} {
  436. set TIMER_WDT_HIGH_BOUND [regs TIMER_WDT_HIGH_BOUND]
  437. set TIMER_WDT_CONTROL [regs TIMER_WDT_CONTROL]
  438. set TIMER_WDT_CURRENT_COUNT [regs TIMER_WDT_CURRENT_COUNT]
  439. # allow the counter to count to high value before triggering
  440. # this is because register writes are slow over JTAG and
  441. # I don't want to miss the high_bound==curr_count condition
  442. mww $TIMER_WDT_HIGH_BOUND 0xffffff
  443. mww $TIMER_WDT_CURRENT_COUNT 0x0
  444. echo "JTAG speed lowered to 100kHz"
  445. adapter speed 100
  446. mww $TIMER_WDT_CONTROL 0x1
  447. # wait until the reset
  448. echo -n "Waiting for watchdog to trigger..."
  449. #while {[mrw $TIMER_WDT_CONTROL] == 1} {
  450. # echo [format "TIMER_WDT_CURRENT_COUNT (0x%x): 0x%x" $TIMER_WDT_CURRENT_COUNT [mrw $TIMER_WDT_CURRENT_COUNT]]
  451. # sleep 1
  452. #
  453. #}
  454. while {[c100.cpu curstate] != "running"} { sleep 1}
  455. echo "done."
  456. echo [format "Note that C100 is in %s state, type halt to stop" [c100.cpu curstate]]
  457. }