imx6sx.cfg 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. #
  3. # Freescale i.MX6SoloX
  4. #
  5. if { [info exists CHIPNAME] } {
  6. set _CHIPNAME $CHIPNAME
  7. } else {
  8. set _CHIPNAME imx6sx
  9. }
  10. # 2x CoreSight Debug Access Port for Cortex-M4 and Cortex-A9
  11. if { [info exists DAP_TAPID] } {
  12. set _DAP_TAPID $DAP_TAPID
  13. } else {
  14. set _DAP_TAPID 0x4ba00477
  15. }
  16. jtag newtap $_CHIPNAME cpu_m4 -irlen 4 -ircapture 0x01 -irmask 0x0f \
  17. -expected-id $_DAP_TAPID
  18. dap create $_CHIPNAME.dap_m4 -chain-position $_CHIPNAME.cpu_m4
  19. jtag newtap $_CHIPNAME cpu_a9 -irlen 4 -ircapture 0x01 -irmask 0x0f \
  20. -expected-id $_DAP_TAPID
  21. dap create $_CHIPNAME.dap_a9 -chain-position $_CHIPNAME.cpu_a9
  22. # SDMA / no IDCODE
  23. jtag newtap $_CHIPNAME sdma -irlen 4 -ircapture 0x00 -irmask 0x0f
  24. # System JTAG Controller
  25. if { [info exists SJC_TAPID] } {
  26. set _SJC_TAPID $SJC_TAPID
  27. } else {
  28. set _SJC_TAPID 0x0891c01d
  29. }
  30. jtag newtap $_CHIPNAME sjc -irlen 5 -ircapture 0x01 -irmask 0x1f \
  31. -expected-id $_SJC_TAPID -ignore-version
  32. # Cortex-A9 (boot core)
  33. target create $_CHIPNAME.cpu_a9 cortex_a -dap $_CHIPNAME.dap_a9 \
  34. -coreid 0 -dbgbase 0x82150000
  35. # Cortex-M4 (default off)
  36. target create $_CHIPNAME.cpu_m4 cortex_m -dap $_CHIPNAME.dap_m4 \
  37. -ap-num 0 -defer-examine
  38. # AHB mem-ap target
  39. target create $_CHIPNAME.ahb mem_ap -dap $_CHIPNAME.dap_a9 -ap-num 0
  40. # Default target is Cortex-A9
  41. targets $_CHIPNAME.cpu_a9