| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697 |
- # SPDX-License-Identifier: GPL-2.0-or-later
- # script for stm32f0x family
- #
- # stm32 devices support SWD transports only.
- #
- source [find target/swj-dp.tcl]
- source [find mem_helper.tcl]
- if { [info exists CHIPNAME] } {
- set _CHIPNAME $CHIPNAME
- } else {
- set _CHIPNAME stm32f0x
- }
- set _ENDIAN little
- # Work-area is a space in RAM used for flash programming
- # By default use 4kB
- if { [info exists WORKAREASIZE] } {
- set _WORKAREASIZE $WORKAREASIZE
- } else {
- set _WORKAREASIZE 0x1000
- }
- # Allow overriding the Flash bank size
- if { [info exists FLASH_SIZE] } {
- set _FLASH_SIZE $FLASH_SIZE
- } else {
- # autodetect size
- set _FLASH_SIZE 0
- }
- #jtag scan chain
- if { [info exists CPUTAPID] } {
- set _CPUTAPID $CPUTAPID
- } else {
- # See STM Document RM0091
- # Section 29.5.3
- set _CPUTAPID 0x0bb11477
- }
- swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
- dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
- set _TARGETNAME $_CHIPNAME.cpu
- target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
- $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
- # flash size will be probed
- set _FLASHNAME $_CHIPNAME.flash
- flash bank $_FLASHNAME stm32f1x 0x08000000 $_FLASH_SIZE 0 0 $_TARGETNAME
- # adapter speed should be <= F_CPU/6. F_CPU after reset is 8MHz, so use F_JTAG = 1MHz
- adapter speed 1000
- adapter srst delay 100
- reset_config srst_nogate
- if {![using_hla]} {
- # if srst is not fitted use SYSRESETREQ to
- # perform a soft reset
- cortex_m reset_config sysresetreq
- }
- proc stm32f0x_default_reset_start {} {
- # Reset clock is HSI (8 MHz)
- adapter speed 1000
- }
- proc stm32f0x_default_examine_end {} {
- # Enable debug during low power modes (uses more power)
- mmw 0x40015804 0x00000006 0 ;# DBGMCU_CR |= DBG_STANDBY | DBG_STOP
- # Stop watchdog counters during halt
- mmw 0x40015808 0x00001800 0 ;# DBGMCU_APB1_FZ |= DBG_IWDG_STOP | DBG_WWDG_STOP
- }
- proc stm32f0x_default_reset_init {} {
- # Configure PLL to boost clock to HSI x 6 (48 MHz)
- mww 0x40021004 0x00100000 ;# RCC_CFGR = PLLMUL[2]
- mmw 0x40021000 0x01000000 0 ;# RCC_CR[31:16] |= PLLON
- mww 0x40022000 0x00000011 ;# FLASH_ACR = PRFTBE | LATENCY[0]
- sleep 10 ;# Wait for PLL to lock
- mmw 0x40021004 0x00000002 0 ;# RCC_CFGR |= SW[1]
- # Boost JTAG frequency
- adapter speed 8000
- }
- # Default hooks
- $_TARGETNAME configure -event examine-end { stm32f0x_default_examine_end }
- $_TARGETNAME configure -event reset-start { stm32f0x_default_reset_start }
- $_TARGETNAME configure -event reset-init { stm32f0x_default_reset_init }
|