atmel_at91sam9260-ek.cfg 3.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. ################################################################################
  3. # Atmel AT91SAM9260-EK eval board
  4. #
  5. # http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3933
  6. #
  7. # Atmel AT91SAM9260 : PLLA = 198.656 MHz, MCK = 99.328 MHz
  8. # OSCSEL configured for external 32.768 kHz crystal
  9. #
  10. # 32-bit SDRAM : 2 x Micron MT48LC16M16A2, 4M x 16Bit x 4 Banks
  11. #
  12. ################################################################################
  13. # We add to the minimal configuration.
  14. source [find target/at91sam9260.cfg]
  15. # By default S1 is open and this means that NTRST is not connected.
  16. # The reset_config in target/at91sam9260.cfg is overridden here.
  17. # (or S1 must be populated with a 0 Ohm resistor)
  18. reset_config srst_only
  19. $_TARGETNAME configure -event reset-start {
  20. # At reset CPU runs at 32.768 kHz.
  21. # JTAG Frequency must be 6 times slower if RCLK is not supported.
  22. jtag_rclk 5
  23. halt
  24. # RSTC_MR : enable user reset, MMU may be enabled... use physical address
  25. mww phys 0xfffffd08 0xa5000501
  26. }
  27. $_TARGETNAME configure -event reset-init {
  28. mww 0xfffffd44 0x00008000 ;# WDT_MR : disable watchdog
  29. mww 0xfffffc20 0x00004001 ;# CKGR_MOR : enable the main oscillator
  30. sleep 20 ;# wait 20 ms
  31. mww 0xfffffc30 0x00000001 ;# PMC_MCKR : switch to main oscillator
  32. sleep 10 ;# wait 10 ms
  33. mww 0xfffffc28 0x2060bf09 ;# CKGR_PLLAR: Set PLLA Register for 198.656 MHz
  34. sleep 20 ;# wait 20 ms
  35. mww 0xfffffc30 0x00000101 ;# PMC_MCKR : Select prescaler (divide by 2)
  36. sleep 10 ;# wait 10 ms
  37. mww 0xfffffc30 0x00000102 ;# PMC_MCKR : Clock from PLLA is selected (99.328 MHz)
  38. sleep 10 ;# wait 10 ms
  39. # Increase JTAG Speed to 6 MHz if RCLK is not supported
  40. jtag_rclk 6000
  41. arm7_9 dcc_downloads enable ;# Enable faster DCC downloads
  42. mww 0xfffff870 0xffff0000 ;# PIO_ASR : Select peripheral function for D15..D31
  43. mww 0xfffff804 0xffff0000 ;# PIO_PDR : Disable PIO function for D15..D31
  44. mww 0xffffef1c 0x00010002 ;# EBI_CSA : Assign EBI Chip Select 1 to SDRAM, VDDIOMSEL set for +3V3 memory
  45. mww 0xffffea08 0x85227259 ;# SDRAMC_CR : Configure SDRAM (2 x Micron MT48LC16M16A2 : 4M x 16Bit x 4 Banks)
  46. mww 0xffffea00 0x1 ;# SDRAMC_MR : issue a NOP command
  47. mww 0x20000000 0
  48. mww 0xffffea00 0x2 ;# SDRAMC_MR : issue an 'All Banks Precharge' command
  49. mww 0x20000000 0
  50. mww 0xffffea00 0x4 ;# SDRAMC_MR : issue 8 x 'Auto-Refresh' Command
  51. mww 0x20000000 0
  52. mww 0xffffea00 0x4
  53. mww 0x20000000 0
  54. mww 0xffffea00 0x4
  55. mww 0x20000000 0
  56. mww 0xffffea00 0x4
  57. mww 0x20000000 0
  58. mww 0xffffea00 0x4
  59. mww 0x20000000 0
  60. mww 0xffffea00 0x4
  61. mww 0x20000000 0
  62. mww 0xffffea00 0x4
  63. mww 0x20000000 0
  64. mww 0xffffea00 0x4
  65. mww 0x20000000 0
  66. mww 0xffffea00 0x3 ;# SDRAMC_MR : issue a 'Load Mode Register' command
  67. mww 0x20000000 0
  68. mww 0xffffea00 0x0 ;# SDRAMC_MR : normal mode
  69. mww 0x20000000 0
  70. mww 0xffffea04 0x2b6 ;# SDRAMC_TR : Set refresh timer count to 7us
  71. }