imx53loco.cfg 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. ##################################################################################
  3. # Author: Wjatscheslaw Stoljarski (Slawa) <wjatscheslaw.stoljarski@kiwigrid.com> #
  4. # Kiwigrid GmbH #
  5. ##################################################################################
  6. # The IMX53LOCO (QSB) board has a single IMX53 chip
  7. source [find target/imx53.cfg]
  8. # Helper for common memory read/modify/write procedures
  9. source [find mem_helper.tcl]
  10. echo "iMX53 Loco board lodaded."
  11. # Set reset type
  12. #reset_config srst_only
  13. adapter speed 3000
  14. # Slow speed to be sure it will work
  15. jtag_rclk 1000
  16. $_TARGETNAME configure -event "reset-start" { jtag_rclk 1000 }
  17. #adapter srst delay 200
  18. #jtag_ntrst_delay 200
  19. $_TARGETNAME configure -event "reset-assert" {
  20. echo "Resetting ...."
  21. #cortex_a dbginit
  22. }
  23. $_TARGETNAME configure -event reset-init { loco_init }
  24. global AIPS1_BASE_ADDR
  25. set AIPS1_BASE_ADDR 0x53F00000
  26. global AIPS2_BASE_ADDR
  27. set AIPS2_BASE_ADDR 0x63F00000
  28. proc loco_init { } {
  29. echo "Reset-init..."
  30. ; # halt the CPU
  31. halt
  32. echo "HW version [format %x [mrw 0x48]]"
  33. dap apsel 1
  34. DCD
  35. ; # ARM errata ID #468414
  36. set tR [arm mrc 15 0 1 0 1]
  37. arm mcr 15 0 1 0 1 [expr {$tR | (1<<5)}] ; # enable L1NEON bit
  38. init_l2cc
  39. init_aips
  40. init_clock
  41. dap apsel 0
  42. ; # Force ARM state
  43. ; #reg cpsr 0x000001D3
  44. arm core_state arm
  45. jtag_rclk 3000
  46. # adapter speed 3000
  47. }
  48. # L2CC Cache setup/invalidation/disable
  49. proc init_l2cc { } {
  50. ; #/* explicitly disable L2 cache */
  51. ; #mrc 15, 0, r0, c1, c0, 1
  52. set tR [arm mrc 15 0 1 0 1]
  53. ; #bic r0, r0, #0x2
  54. ; #mcr 15, 0, r0, c1, c0, 1
  55. arm mcr 15 0 1 0 1 [expr {$tR & ~(1 << 2)}]
  56. ; #/* reconfigure L2 cache aux control reg */
  57. ; #mov r0, #0xC0 /* tag RAM */
  58. ; #add r0, r0, #0x4 /* data RAM */
  59. ; #orr r0, r0, #(1 << 24) /* disable write allocate delay */
  60. ; #orr r0, r0, #(1 << 23) /* disable write allocate combine */
  61. ; #orr r0, r0, #(1 << 22) /* disable write allocate */
  62. ; #mcr 15, 1, r0, c9, c0, 2
  63. arm mcr 15 1 9 0 2 [expr {0xC4 | (1<<24) | (1<<23) | (1<<22)}]
  64. }
  65. # AIPS setup - Only setup MPROTx registers.
  66. # The PACR default values are good.
  67. proc init_aips { } {
  68. ; # Set all MPROTx to be non-bufferable, trusted for R/W,
  69. ; # not forced to user-mode.
  70. global AIPS1_BASE_ADDR
  71. global AIPS2_BASE_ADDR
  72. set VAL 0x77777777
  73. # dap apsel 1
  74. mww [expr {$AIPS1_BASE_ADDR + 0x0}] $VAL
  75. mww [expr {$AIPS1_BASE_ADDR + 0x4}] $VAL
  76. mww [expr {$AIPS2_BASE_ADDR + 0x0}] $VAL
  77. mww [expr {$AIPS2_BASE_ADDR + 0x4}] $VAL
  78. # dap apsel 0
  79. }
  80. proc init_clock { } {
  81. global AIPS1_BASE_ADDR
  82. global AIPS2_BASE_ADDR
  83. set CCM_BASE_ADDR [expr {$AIPS1_BASE_ADDR + 0x000D4000}]
  84. set CLKCTL_CCSR 0x0C
  85. set CLKCTL_CBCDR 0x14
  86. set CLKCTL_CBCMR 0x18
  87. set PLL1_BASE_ADDR [expr {$AIPS2_BASE_ADDR + 0x00080000}]
  88. set PLL2_BASE_ADDR [expr {$AIPS2_BASE_ADDR + 0x00084000}]
  89. set PLL3_BASE_ADDR [expr {$AIPS2_BASE_ADDR + 0x00088000}]
  90. set PLL4_BASE_ADDR [expr {$AIPS2_BASE_ADDR + 0x0008C000}]
  91. set CLKCTL_CSCMR1 0x1C
  92. set CLKCTL_CDHIPR 0x48
  93. set PLATFORM_BASE_ADDR [expr {$AIPS2_BASE_ADDR + 0x000A0000}]
  94. set CLKCTL_CSCDR1 0x24
  95. set CLKCTL_CCDR 0x04
  96. ; # Switch ARM to step clock
  97. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CCSR}] 0x4
  98. return
  99. echo "not returned"
  100. setup_pll $PLL1_BASE_ADDR 800
  101. setup_pll $PLL3_BASE_ADDR 400
  102. ; # Switch peripheral to PLL3
  103. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CBCMR}] 0x00015154
  104. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CBCDR}] [expr {0x02888945 | (1<<16)}]
  105. while {[mrw [expr {$CCM_BASE_ADDR + $CLKCTL_CDHIPR}]] != 0} { sleep 1 }
  106. setup_pll $PLL2_BASE_ADDR 400
  107. ; # Switch peripheral to PLL2
  108. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CBCDR}] [expr {0x00808145 | (2<<10) | (9<<16) | (1<<19)}]
  109. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CBCMR}] 0x00016154
  110. ; # change uart clk parent to pll2
  111. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CSCMR1}] [expr {[mrw [expr {$CCM_BASE_ADDR + $CLKCTL_CSCMR1}]] & 0xfcffffff | 0x01000000}]
  112. ; # make sure change is effective
  113. while {[mrw [expr {$CCM_BASE_ADDR + $CLKCTL_CDHIPR}]] != 0} { sleep 1 }
  114. setup_pll $PLL3_BASE_ADDR 216
  115. setup_pll $PLL4_BASE_ADDR 455
  116. ; # Set the platform clock dividers
  117. mww [expr {$PLATFORM_BASE_ADDR + 0x14}] 0x00000124
  118. mww [expr {$CCM_BASE_ADDR + 0x10}] 0
  119. ; # Switch ARM back to PLL 1.
  120. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CCSR}] 0x0
  121. ; # make uart div=6
  122. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CSCDR1}] [expr {[mrw [expr {$CCM_BASE_ADDR + $CLKCTL_CSCDR1}]] & 0xffffffc0 | 0x0a}]
  123. ; # Restore the default values in the Gate registers
  124. mww [expr {$CCM_BASE_ADDR + 0x68}] 0xFFFFFFFF
  125. mww [expr {$CCM_BASE_ADDR + 0x6C}] 0xFFFFFFFF
  126. mww [expr {$CCM_BASE_ADDR + 0x70}] 0xFFFFFFFF
  127. mww [expr {$CCM_BASE_ADDR + 0x74}] 0xFFFFFFFF
  128. mww [expr {$CCM_BASE_ADDR + 0x78}] 0xFFFFFFFF
  129. mww [expr {$CCM_BASE_ADDR + 0x7C}] 0xFFFFFFFF
  130. mww [expr {$CCM_BASE_ADDR + 0x80}] 0xFFFFFFFF
  131. mww [expr {$CCM_BASE_ADDR + 0x84}] 0xFFFFFFFF
  132. mww [expr {$CCM_BASE_ADDR + $CLKCTL_CCDR}] 0x00000
  133. ; # for cko - for ARM div by 8
  134. mww [expr {$CCM_BASE_ADDR + 0x60}] [expr {0x000A0000 & 0x00000F0}]
  135. }
  136. proc setup_pll { PLL_ADDR CLK } {
  137. set PLL_DP_CTL 0x00
  138. set PLL_DP_CONFIG 0x04
  139. set PLL_DP_OP 0x08
  140. set PLL_DP_HFS_OP 0x1C
  141. set PLL_DP_MFD 0x0C
  142. set PLL_DP_HFS_MFD 0x20
  143. set PLL_DP_MFN 0x10
  144. set PLL_DP_HFS_MFN 0x24
  145. if {$CLK == 1000} {
  146. set DP_OP [expr {(10 << 4) + ((1 - 1) << 0)}]
  147. set DP_MFD [expr {12 - 1}]
  148. set DP_MFN 5
  149. } elseif {$CLK == 850} {
  150. set DP_OP [expr {(8 << 4) + ((1 - 1) << 0)}]
  151. set DP_MFD [expr {48 - 1}]
  152. set DP_MFN 41
  153. } elseif {$CLK == 800} {
  154. set DP_OP [expr {(8 << 4) + ((1 - 1) << 0)}]
  155. set DP_MFD [expr {3 - 1}]
  156. set DP_MFN 1
  157. } elseif {$CLK == 700} {
  158. set DP_OP [expr {(7 << 4) + ((1 - 1) << 0)}]
  159. set DP_MFD [expr {24 - 1}]
  160. set DP_MFN 7
  161. } elseif {$CLK == 600} {
  162. set DP_OP [expr {(6 << 4) + ((1 - 1) << 0)}]
  163. set DP_MFD [expr {4 - 1}]
  164. set DP_MFN 1
  165. } elseif {$CLK == 665} {
  166. set DP_OP [expr {(6 << 4) + ((1 - 1) << 0)}]
  167. set DP_MFD [expr {96 - 1}]
  168. set DP_MFN 89
  169. } elseif {$CLK == 532} {
  170. set DP_OP [expr {(5 << 4) + ((1 - 1) << 0)}]
  171. set DP_MFD [expr {24 - 1}]
  172. set DP_MFN 13
  173. } elseif {$CLK == 455} {
  174. set DP_OP [expr {(8 << 4) + ((2 - 1) << 0)}]
  175. set DP_MFD [expr {48 - 1}]
  176. set DP_MFN 71
  177. } elseif {$CLK == 400} {
  178. set DP_OP [expr {(8 << 4) + ((2 - 1) << 0)}]
  179. set DP_MFD [expr {3 - 1}]
  180. set DP_MFN 1
  181. } elseif {$CLK == 216} {
  182. set DP_OP [expr {(6 << 4) + ((3 - 1) << 0)}]
  183. set DP_MFD [expr {4 - 1}]
  184. set DP_MFN 3
  185. } else {
  186. error "Error (setup_dll): clock not found!"
  187. }
  188. mww [expr {$PLL_ADDR + $PLL_DP_CTL}] 0x00001232
  189. mww [expr {$PLL_ADDR + $PLL_DP_CONFIG}] 0x2
  190. mww [expr {$PLL_ADDR + $PLL_DP_OP}] $DP_OP
  191. mww [expr {$PLL_ADDR + $PLL_DP_HFS_MFD}] $DP_OP
  192. mww [expr {$PLL_ADDR + $PLL_DP_MFD}] $DP_MFD
  193. mww [expr {$PLL_ADDR + $PLL_DP_HFS_MFD}] $DP_MFD
  194. mww [expr {$PLL_ADDR + $PLL_DP_MFN}] $DP_MFN
  195. mww [expr {$PLL_ADDR + $PLL_DP_HFS_MFN}] $DP_MFN
  196. mww [expr {$PLL_ADDR + $PLL_DP_CTL}] 0x00001232
  197. while {[expr {[mrw [expr {$PLL_ADDR + $PLL_DP_CTL}]] & 0x1}] == 0} { sleep 1 }
  198. }
  199. proc CPU_2_BE_32 { L } {
  200. return [expr {(($L & 0x000000FF) << 24) | (($L & 0x0000FF00) << 8) | (($L & 0x00FF0000) >> 8) | (($L & 0xFF000000) >> 24)}]
  201. }
  202. # Device Configuration Data
  203. proc DCD { } {
  204. # dap apsel 1
  205. mww 0x53FA8554 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3
  206. mww 0x53FA8558 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3
  207. mww 0x53FA8560 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2
  208. mww 0x53FA8564 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT
  209. mww 0x53FA8568 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2
  210. mww 0x53FA8570 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_1
  211. mww 0x53FA8574 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS
  212. mww 0x53FA8578 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_0
  213. mww 0x53FA857c 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0
  214. mww 0x53FA8580 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT0
  215. mww 0x53FA8584 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0
  216. mww 0x53FA8588 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS
  217. mww 0x53FA8590 0x00300040 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1
  218. mww 0x53FA8594 0x00300000 ;# IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1
  219. mww 0x53FA86f0 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_ADDDS
  220. mww 0x53FA86f4 0x00000000 ;# IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  221. mww 0x53FA86fc 0x00000000 ;# IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  222. mww 0x53FA8714 0x00000000 ;# IOMUXC_SW_PAD_CTL_GRP_DDRMODE - CMOS mode
  223. mww 0x53FA8718 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_B0DS
  224. mww 0x53FA871c 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_B1DS
  225. mww 0x53FA8720 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_CTLDS
  226. mww 0x53FA8724 0x04000000 ;# IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE - DDR_SEL0=
  227. mww 0x53FA8728 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_B2DS
  228. mww 0x53FA872c 0x00300000 ;# IOMUXC_SW_PAD_CTL_GRP_B3DS
  229. # Initialize DDR2 memory
  230. mww 0x63FD9088 0x35343535 ;# ESDCTL_RDDLCTL
  231. mww 0x63FD9090 0x4d444c44 ;# ESDCTL_WRDLCTL
  232. mww 0x63FD907c 0x01370138 ;# ESDCTL_DGCTRL0
  233. mww 0x63FD9080 0x013b013c ;# ESDCTL_DGCTRL1
  234. mww 0x63FD9018 0x00011740 ;# ESDCTL_ESDMISC
  235. mww 0x63FD9000 0xc3190000 ;# ESDCTL_ESDCTL
  236. mww 0x63FD900c 0x9f5152e3 ;# ESDCTL_ESDCFG0
  237. mww 0x63FD9010 0xb68e8a63 ;# ESDCTL_ESDCFG1
  238. mww 0x63FD9014 0x01ff00db ;# ESDCTL_ESDCFG2
  239. mww 0x63FD902c 0x000026d2 ;# ESDCTL_ESDRWD
  240. mww 0x63FD9030 0x009f0e21 ;# ESDCTL_ESDOR
  241. mww 0x63FD9008 0x12273030 ;# ESDCTL_ESDOTC
  242. mww 0x63FD9004 0x0002002d ;# ESDCTL_ESDPDC
  243. mww 0x63FD901c 0x00008032 ;# ESDCTL_ESDSCR
  244. mww 0x63FD901c 0x00008033 ;# ESDCTL_ESDSCR
  245. mww 0x63FD901c 0x00028031 ;# ESDCTL_ESDSCR
  246. mww 0x63FD901c 0x052080b0 ;# ESDCTL_ESDSCR
  247. mww 0x63FD901c 0x04008040 ;# ESDCTL_ESDSCR
  248. mww 0x63FD901c 0x0000803a ;# ESDCTL_ESDSCR
  249. mww 0x63FD901c 0x0000803b ;# ESDCTL_ESDSCR
  250. mww 0x63FD901c 0x00028039 ;# ESDCTL_ESDSCR
  251. mww 0x63FD901c 0x05208138 ;# ESDCTL_ESDSCR
  252. mww 0x63FD901c 0x04008048 ;# ESDCTL_ESDSCR
  253. mww 0x63FD9020 0x00005800 ;# ESDCTL_ESDREF
  254. mww 0x63FD9040 0x04b80003 ;# ESDCTL_ZQHWCTRL
  255. mww 0x63FD9058 0x00022227 ;# ESDCTL_ODTCTRL
  256. mww 0x63FD901C 0x00000000 ;# ESDCTL_ESDSCR
  257. # dap apsel 0
  258. }
  259. # vim:filetype=tcl