stm32f412g-disco.cfg 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # This is an STM32F412G discovery board with a single STM32F412ZGT6 chip.
  3. # http://www.st.com/en/evaluation-tools/32f412gdiscovery.html
  4. # This is for using the onboard STLINK
  5. source [find interface/stlink.cfg]
  6. transport select hla_swd
  7. # increase working area to 128KB
  8. set WORKAREASIZE 0x20000
  9. # enable stmqspi
  10. set QUADSPI 1
  11. source [find target/stm32f4x.cfg]
  12. # QUADSPI initialization
  13. proc qspi_init { } {
  14. global a
  15. mmw 0x40023830 0x000000FF 0 ;# RCC_AHB1ENR |= GPIOAEN-GPIOHEN (enable clocks)
  16. mmw 0x40023838 0x00000002 0 ;# RCC_AHB3ENR |= QSPIEN (enable clock)
  17. sleep 1 ;# Wait for clock startup
  18. # PB02: CLK, PG06: BK1_NCS, PF06: BK1_IO3, PF07: BK1_IO2, PF09: BK1_IO1, PF08: BK1_IO0
  19. # PB02:AF09:V, PF09:AF10:V, PF08:AF10:V, PF07:AF09:V, PF06:AF09:V, PG06:AF10:V
  20. # Port B: PB02:AF09:V
  21. mmw 0x40020400 0x00000020 0x00000010 ;# MODER
  22. mmw 0x40020408 0x00000030 0x00000000 ;# OSPEEDR
  23. mmw 0x40020420 0x00000900 0x00000600 ;# AFRL
  24. # Port F: PF09:AF10:V, PF08:AF10:V, PF07:AF09:V, PF06:AF09:V
  25. mmw 0x40021400 0x000AA000 0x00055000 ;# MODER
  26. mmw 0x40021408 0x000FF000 0x00000000 ;# OSPEEDR
  27. mmw 0x40021420 0x99000000 0x66000000 ;# AFRL
  28. mmw 0x40021424 0x000000AA 0x00000055 ;# AFRH
  29. # Port G: PG06:AF10:V
  30. mmw 0x40021800 0x00002000 0x00001000 ;# MODER
  31. mmw 0x40021808 0x00003000 0x00000000 ;# OSPEEDR
  32. mmw 0x40021820 0x0A000000 0x05000000 ;# AFRL
  33. mww 0xA0001030 0x00001000 ;# QUADSPI_LPTR: deactivate CS after 4096 clocks when FIFO is full
  34. mww 0xA0001000 0x03500008 ;# QUADSPI_CR: PRESCALER=3, APMS=1, FTHRES=0, FSEL=0, DFM=0, SSHIFT=0, TCEN=1
  35. mww 0xA0001004 0x00170100 ;# QUADSPI_DCR: FSIZE=0x17, CSHT=0x01, CKMODE=0
  36. mmw 0xA0001000 0x00000001 0 ;# QUADSPI_CR: EN=1
  37. # 1-line spi mode
  38. mww 0xA0001014 0x000003F5 ;# QUADSPI_CCR: FMODE=0x0, DMODE=0x0, DCYC=0x0, ADSIZE=0x0, ADMODE=0x0, IMODE=0x3, INSTR=RSTQIO
  39. sleep 1
  40. # memory-mapped read mode with 3-byte addresses
  41. mww 0xA0001014 0x0D002503 ;# QUADSPI_CCR: FMODE=0x3, DMODE=0x1, DCYC=0x0, ADSIZE=0x2, ADMODE=0x1, IMODE=0x1, INSTR=READ
  42. }
  43. $_TARGETNAME configure -event reset-init {
  44. mww 0x40023C00 0x00000003 ;# 3 WS for 96 MHz HCLK
  45. sleep 1
  46. mww 0x40023804 0x24001808 ;# 96 MHz: HSI, PLLM=8, PLLN=96, PLLP=2
  47. mww 0x40023808 0x00001000 ;# APB1: /2, APB2: /1
  48. mmw 0x40023800 0x01000000 0x00000000 ;# PLL on
  49. sleep 1
  50. mmw 0x40023808 0x00000002 0x00000000 ;# switch to PLL
  51. sleep 1
  52. adapter speed 4000
  53. qspi_init
  54. }