stm32f413h-disco.cfg 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # This is an STM32F413H discovery board with a single STM32F413ZHT6 chip.
  3. # http://www.st.com/en/evaluation-tools/32f413hdiscovery.html
  4. #
  5. # Untested!!!
  6. #
  7. # This is for using the onboard STLINK
  8. source [find interface/stlink.cfg]
  9. transport select hla_swd
  10. # increase working area to 128KB
  11. set WORKAREASIZE 0x20000
  12. # enable stmqspi
  13. set QUADSPI 1
  14. source [find target/stm32f4x.cfg]
  15. # QUADSPI initialization
  16. proc qspi_init { } {
  17. global a
  18. mmw 0x40023830 0x000000FF 0 ;# RCC_AHB1ENR |= GPIOAEN-GPIOHEN (enable clocks)
  19. mmw 0x40023838 0x00000002 0 ;# RCC_AHB3ENR |= QSPIEN (enable clock)
  20. sleep 1 ;# Wait for clock startup
  21. # PG06: BK1_NCS, PB02: CLK, PD13: BK1_IO3, PE02: BK1_IO2, PF09: BK1_IO1, PF08: BK1_IO0
  22. # PB02:AF09:V, PD13:AF09:V, PE02:AF09:V, PF09:AF10:V, PF08:AF10:V, PG06:AF10:V
  23. # Port B: PB02:AF09:V
  24. mmw 0x40020400 0x00000020 0x00000010 ;# MODER
  25. mmw 0x40020408 0x00000030 0x00000000 ;# OSPEEDR
  26. mmw 0x40020420 0x00000900 0x00000600 ;# AFRL
  27. # Port D: PD13:AF09:V
  28. mmw 0x40020C00 0x08000000 0x04000000 ;# MODER
  29. mmw 0x40020C08 0x0C000000 0x00000000 ;# OSPEEDR
  30. mmw 0x40020C24 0x00900000 0x00600000 ;# AFRH
  31. # Port E: PE02:AF09:V
  32. mmw 0x40021000 0x00000020 0x00000010 ;# MODER
  33. mmw 0x40021008 0x00000030 0x00000000 ;# OSPEEDR
  34. mmw 0x40021020 0x00000900 0x00000600 ;# AFRL
  35. # Port F: PF09:AF10:V, PF08:AF10:V
  36. mmw 0x40021400 0x000A0000 0x00050000 ;# MODER
  37. mmw 0x40021408 0x000F0000 0x00000000 ;# OSPEEDR
  38. mmw 0x40021424 0x000000AA 0x00000055 ;# AFRH
  39. # Port G: PG06:AF10:V
  40. mmw 0x40021800 0x00002000 0x00001000 ;# MODER
  41. mmw 0x40021808 0x00003000 0x00000000 ;# OSPEEDR
  42. mmw 0x40021820 0x0A000000 0x05000000 ;# AFRL
  43. mww 0xA0001030 0x00001000 ;# QUADSPI_LPTR: deactivate CS after 4096 clocks when FIFO is full
  44. mww 0xA0001000 0x03500008 ;# QUADSPI_CR: PRESCALER=3, APMS=1, FTHRES=0, FSEL=0, DFM=0, SSHIFT=0, TCEN=1
  45. mww 0xA0001004 0x00170100 ;# QUADSPI_DCR: FSIZE=0x17, CSHT=0x01, CKMODE=0
  46. mmw 0xA0001000 0x00000001 0 ;# QUADSPI_CR: EN=1
  47. # 1-line spi mode
  48. mww 0xA0001014 0x000003F5 ;# QUADSPI_CCR: FMODE=0x0, DMODE=0x0, DCYC=0x0, ADSIZE=0x0, ADMODE=0x0, IMODE=0x3, INSTR=RSTQIO
  49. sleep 1
  50. # memory-mapped read mode with 3-byte addresses
  51. mww 0xA0001014 0x0D002503 ;# QUADSPI_CCR: FMODE=0x3, DMODE=0x1, DCYC=0x0, ADSIZE=0x2, ADMODE=0x1, IMODE=0x1, INSTR=READ
  52. }
  53. $_TARGETNAME configure -event reset-init {
  54. mww 0x40023C00 0x00000003 ;# 3 WS for 96 MHz HCLK
  55. sleep 1
  56. mww 0x40023804 0x24001808 ;# 96 MHz: HSI, PLLM=8, PLLN=96, PLLP=2
  57. mww 0x40023808 0x00001000 ;# APB1: /2, APB2: /1
  58. mmw 0x40023800 0x01000000 0x00000000 ;# PLL on
  59. sleep 1
  60. mmw 0x40023808 0x00000002 0x00000000 ;# switch to PLL
  61. sleep 1
  62. adapter speed 4000
  63. qspi_init
  64. }