stm32f769i-disco.cfg 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # This is an STM32F769I discovery board with a single STM32F769NIH6 chip.
  3. # http://www.st.com/en/evaluation-tools/32f769idiscovery.html
  4. # This is for using the onboard STLINK
  5. source [find interface/stlink.cfg]
  6. transport select hla_swd
  7. # increase working area to 256KB
  8. set WORKAREASIZE 0x40000
  9. # enable stmqspi
  10. set QUADSPI 1
  11. source [find target/stm32f7x.cfg]
  12. reset_config srst_only
  13. # QUADSPI initialization
  14. proc qspi_init { } {
  15. global a
  16. mmw 0x40023830 0x000007FF 0 ;# RCC_AHB1ENR |= GPIOAEN-GPIOKEN (enable clocks)
  17. mmw 0x40023838 0x00000002 0 ;# RCC_AHB3ENR |= QSPIEN (enable clock)
  18. sleep 1 ;# Wait for clock startup
  19. # PB02: CLK, PB06: BK1_NCS, PD13: BK1_IO3, PE02: BK1_IO2, PC10: BK1_IO1, PC09: BK1_IO0
  20. # PB06:AF10:V, PB02:AF09:V, PC10:AF09:V, PC09:AF09:V, PD13:AF09:V, PE02:AF09:V
  21. # Port B: PB06:AF10:V, PB02:AF09:V
  22. mmw 0x40020400 0x00002020 0x00001010 ;# MODER
  23. mmw 0x40020408 0x00003030 0x00000000 ;# OSPEEDR
  24. mmw 0x40020420 0x0A000900 0x05000600 ;# AFRL
  25. # Port C: PC10:AF09:V, PC09:AF09:V
  26. mmw 0x40020800 0x00280000 0x00140000 ;# MODER
  27. mmw 0x40020808 0x003C0000 0x00000000 ;# OSPEEDR
  28. mmw 0x40020824 0x00000990 0x00000660 ;# AFRH
  29. # Port D: PD13:AF09:V
  30. mmw 0x40020C00 0x08000000 0x04000000 ;# MODER
  31. mmw 0x40020C08 0x0C000000 0x00000000 ;# OSPEEDR
  32. mmw 0x40020C24 0x00900000 0x00600000 ;# AFRH
  33. # Port E: PE02:AF09:V
  34. mmw 0x40021000 0x00000020 0x00000010 ;# MODER
  35. mmw 0x40021008 0x00000030 0x00000000 ;# OSPEEDR
  36. mmw 0x40021020 0x00000900 0x00000600 ;# AFRL
  37. mww 0xA0001030 0x00001000 ;# QUADSPI_LPTR: deactivate CS after 4096 clocks when FIFO is full
  38. mww 0xA0001000 0x03500008 ;# QUADSPI_CR: PRESCALER=3, APMS=1, FTHRES=0, FSEL=0, DFM=0, SSHIFT=0, TCEN=1
  39. mww 0xA0001004 0x00190100 ;# QUADSPI_DCR: FSIZE=0x19, CSHT=0x01, CKMODE=0
  40. mmw 0xA0001000 0x00000001 0 ;# QUADSPI_CR: EN=1
  41. # exit qpi mode
  42. mww 0xA0001014 0x000033f5 ;# QUADSPI_CCR: FMODE=0x0, DMODE=0x0, DCYC=0x0, ADSIZE=0x0, ADMODE=0x0, IMODE=0x3, INSTR=RSTQIO
  43. # 1-line memory-mapped read mode with 4-byte addresses
  44. mww 0xA0001014 0x0D003513 ;# QUADSPI_CCR: FMODE=0x3, DMODE=0x1, DCYC=0x0, ADSIZE=0x3, ADMODE=0x1, IMODE=0x1, INSTR=READ
  45. # 4-line qpi mode
  46. mww 0xA0001014 0x00003135 ;# QUADSPI_CCR: FMODE=0x0, DMODE=0x0, DCYC=0x0, ADSIZE=0x3, ADMODE=0x1, IMODE=0x1, INSTR=EQIO
  47. # 4-line memory-mapped read mode with 4-byte addresses
  48. mww 0xA0001014 0x0F283FEC ;# QUADSPI_CCR: FMODE=0x3, DMODE=0x1, DCYC=0xA, ADSIZE=0x3, ADMODE=0x1, IMODE=0x1, INSTR=4READ4B
  49. }
  50. $_TARGETNAME configure -event reset-init {
  51. mww 0x40023C00 0x00000006 ;# 6 WS for 192 MHz HCLK
  52. sleep 1
  53. mww 0x40023804 0x24003008 ;# 192 MHz: PLLM=8, PLLN=192, PLLP=2
  54. mww 0x40023808 0x00009400 ;# APB1: /4, APB2: /2
  55. mmw 0x40023800 0x01000000 0x00000000 ;# PLL on
  56. sleep 1
  57. mmw 0x40023808 0x00000002 0x00000000 ;# switch to PLL
  58. sleep 1
  59. adapter speed 4000
  60. qspi_init
  61. }