c100regs.tcl 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # Note that I basically converted
  3. # u-boot/include/asm-arm/arch/comcerto_100.h
  4. # defines
  5. # this is a work-around for 'global' not working under Linux
  6. # access registers by calling this routine.
  7. # For example:
  8. # set EX_CS_TMG1_REG [regs EX_CS0_TMG1_REG]
  9. proc regs {reg} {
  10. return [dict get [regsC100] $reg ]
  11. }
  12. proc showreg {reg} {
  13. echo [format "0x%x" [dict get [regsC100] $reg ]]
  14. }
  15. proc regsC100 {} {
  16. #/* memcore */
  17. #/* device memory base addresses */
  18. #// device memory sizes
  19. #/* ARAM SIZE=64K */
  20. dict set regsC100 ARAM_SIZE 0x00010000
  21. dict set regsC100 ARAM_BASEADDR 0x0A000000
  22. #/* Hardware Interface Units */
  23. dict set regsC100 APB_BASEADDR 0x10000000
  24. #/* APB_SIZE=16M address range */
  25. dict set regsC100 APB_SIZE 0x01000000
  26. dict set regsC100 EXP_CS0_BASEADDR 0x20000000
  27. dict set regsC100 EXP_CS1_BASEADDR 0x24000000
  28. dict set regsC100 EXP_CS2_BASEADDR 0x28000000
  29. dict set regsC100 EXP_CS3_BASEADDR 0x2C000000
  30. dict set regsC100 EXP_CS4_BASEADDR 0x30000000
  31. dict set regsC100 DDR_BASEADDR 0x80000000
  32. dict set regsC100 TDM_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x000000}]
  33. dict set regsC100 PHI_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x010000}]
  34. dict set regsC100 TDMA_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x020000}]
  35. dict set regsC100 ASA_DDR_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x040000}]
  36. dict set regsC100 ASA_ARAM_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x048000}]
  37. dict set regsC100 TIMER_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x050000}]
  38. dict set regsC100 ASD_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x060000}]
  39. dict set regsC100 GPIO_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x070000}]
  40. dict set regsC100 UART0_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x090000}]
  41. dict set regsC100 UART1_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x094000}]
  42. dict set regsC100 SPI_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x098000}]
  43. dict set regsC100 I2C_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x09C000}]
  44. dict set regsC100 INTC_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0A0000}]
  45. dict set regsC100 CLKCORE_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0B0000}]
  46. dict set regsC100 PUI_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0B0000}]
  47. dict set regsC100 GEMAC_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0D0000}]
  48. dict set regsC100 IDMA_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0E0000}]
  49. dict set regsC100 MEMCORE_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x0F0000}]
  50. dict set regsC100 ASA_EBUS_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x100000}]
  51. dict set regsC100 ASA_AAB_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x108000}]
  52. dict set regsC100 GEMAC1_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x190000}]
  53. dict set regsC100 EBUS_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x1A0000}]
  54. dict set regsC100 MDMA_BASEADDR [expr {[dict get $regsC100 APB_BASEADDR ] + 0x1E0000}]
  55. #////////////////////////////////////////////////////////////
  56. #// AHB block //
  57. #////////////////////////////////////////////////////////////
  58. dict set regsC100 ASA_ARAM_PRI_REG [expr {[dict get $regsC100 ASA_ARAM_BASEADDR ] + 0x00}]
  59. dict set regsC100 ASA_ARAM_TC_REG [expr {[dict get $regsC100 ASA_ARAM_BASEADDR ] + 0x04}]
  60. dict set regsC100 ASA_ARAM_TC_CR_REG [expr {[dict get $regsC100 ASA_ARAM_BASEADDR ] + 0x08}]
  61. dict set regsC100 ASA_ARAM_STAT_REG [expr {[dict get $regsC100 ASA_ARAM_BASEADDR ] + 0x0C}]
  62. dict set regsC100 ASA_EBUS_PRI_REG [expr {[dict get $regsC100 ASA_EBUS_BASEADDR ] + 0x00}]
  63. dict set regsC100 ASA_EBUS_TC_REG [expr {[dict get $regsC100 ASA_EBUS_BASEADDR ] + 0x04}]
  64. dict set regsC100 ASA_EBUS_TC_CR_REG [expr {[dict get $regsC100 ASA_EBUS_BASEADDR ] + 0x08}]
  65. dict set regsC100 ASA_EBUS_STAT_REG [expr {[dict get $regsC100 ASA_EBUS_BASEADDR ] + 0x0C}]
  66. dict set regsC100 IDMA_MASTER 0
  67. dict set regsC100 TDMA_MASTER 1
  68. dict set regsC100 USBIPSEC_MASTER 2
  69. dict set regsC100 ARM0_MASTER 3
  70. dict set regsC100 ARM1_MASTER 4
  71. dict set regsC100 MDMA_MASTER 5
  72. #define IDMA_PRIORITY(level) (level)
  73. #define TDM_PRIORITY(level) (level << 4)
  74. #define USBIPSEC_PRIORITY(level) (level << 8)
  75. #define ARM0_PRIORITY(level) (level << 12)
  76. #define ARM1_PRIORITY(level) (level << 16)
  77. #define MDMA_PRIORITY(level) (level << 20)
  78. dict set regsC100 ASA_TC_REQIDMAEN [expr {1<<18}]
  79. dict set regsC100 ASA_TC_REQTDMEN [expr {1<<19}]
  80. dict set regsC100 ASA_TC_REQIPSECUSBEN [expr {1<<20}]
  81. dict set regsC100 ASA_TC_REQARM0EN [expr {1<<21}]
  82. dict set regsC100 ASA_TC_REQARM1EN [expr {1<<22}]
  83. dict set regsC100 ASA_TC_REQMDMAEN [expr {1<<23}]
  84. dict set regsC100 MEMORY_BASE_ADDR 0x80000000
  85. dict set regsC100 MEMORY_MAX_ADDR [expr {[dict get $regsC100 ASD_BASEADDR ] + 0x10}]
  86. dict set regsC100 MEMORY_CR [expr {[dict get $regsC100 ASD_BASEADDR ] + 0x14}]
  87. dict set regsC100 ROM_REMAP_EN 0x1
  88. #define HAL_asb_priority(level) \
  89. #*(volatile unsigned *)ASA_PRI_REG = level
  90. #define HAL_aram_priority(level) \
  91. #*(volatile unsigned *)ASA_ARAM_PRI_REG = level
  92. #define HAL_aram_arbitration(arbitration_mask) \
  93. #*(volatile unsigned *)ASA_ARAM_TC_CR_REG |= arbitration_mask
  94. #define HAL_aram_defmaster(mask) \
  95. #*(volatile unsigned *)ASA_ARAM_TC_CR_REG = (*(volatile unsigned *)ASA_TC_CR_REG & 0xFFFF) | (mask << 24)
  96. #////////////////////////////////////////////////////////////
  97. #// INTC block //
  98. #////////////////////////////////////////////////////////////
  99. dict set regsC100 INTC_ARM1_CONTROL_REG [expr {[dict get $regsC100 INTC_BASEADDR ] + 0x18}]
  100. #////////////////////////////////////////////////////////////
  101. #// TIMER block //
  102. #////////////////////////////////////////////////////////////
  103. dict set regsC100 TIMER0_CNTR_REG [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x00}]
  104. dict set regsC100 TIMER0_CURR_COUNT [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x04}]
  105. dict set regsC100 TIMER1_CNTR_REG [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x08}]
  106. dict set regsC100 TIMER1_CURR_COUNT [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x0C}]
  107. dict set regsC100 TIMER2_CNTR_REG [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x18}]
  108. dict set regsC100 TIMER2_LBOUND_REG [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x10}]
  109. dict set regsC100 TIMER2_HBOUND_REG [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x14}]
  110. dict set regsC100 TIMER2_CURR_COUNT [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x1C}]
  111. dict set regsC100 TIMER3_LOBND [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x20}]
  112. dict set regsC100 TIMER3_HIBND [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x24}]
  113. dict set regsC100 TIMER3_CTRL [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x28}]
  114. dict set regsC100 TIMER3_CURR_COUNT [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x2C}]
  115. dict set regsC100 TIMER_MASK [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x40}]
  116. dict set regsC100 TIMER_STATUS [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x50}]
  117. dict set regsC100 TIMER_ACK [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0x50}]
  118. dict set regsC100 TIMER_WDT_HIGH_BOUND [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0xD0}]
  119. dict set regsC100 TIMER_WDT_CONTROL [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0xD4}]
  120. dict set regsC100 TIMER_WDT_CURRENT_COUNT [expr {[dict get $regsC100 TIMER_BASEADDR ] + 0xD8}]
  121. #////////////////////////////////////////////////////////////
  122. #// EBUS block
  123. #////////////////////////////////////////////////////////////
  124. dict set regsC100 EX_SWRST_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x00}]
  125. dict set regsC100 EX_CSEN_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x04}]
  126. dict set regsC100 EX_CS0_SEG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x08}]
  127. dict set regsC100 EX_CS1_SEG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x0C}]
  128. dict set regsC100 EX_CS2_SEG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x10}]
  129. dict set regsC100 EX_CS3_SEG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x14}]
  130. dict set regsC100 EX_CS4_SEG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x18}]
  131. dict set regsC100 EX_CS0_CFG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x1C}]
  132. dict set regsC100 EX_CS1_CFG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x20}]
  133. dict set regsC100 EX_CS2_CFG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x24}]
  134. dict set regsC100 EX_CS3_CFG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x28}]
  135. dict set regsC100 EX_CS4_CFG_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x2C}]
  136. dict set regsC100 EX_CS0_TMG1_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x30}]
  137. dict set regsC100 EX_CS1_TMG1_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x34}]
  138. dict set regsC100 EX_CS2_TMG1_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x38}]
  139. dict set regsC100 EX_CS3_TMG1_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x3C}]
  140. dict set regsC100 EX_CS4_TMG1_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x40}]
  141. dict set regsC100 EX_CS0_TMG2_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x44}]
  142. dict set regsC100 EX_CS1_TMG2_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x48}]
  143. dict set regsC100 EX_CS2_TMG2_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x4C}]
  144. dict set regsC100 EX_CS3_TMG2_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x50}]
  145. dict set regsC100 EX_CS4_TMG2_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x54}]
  146. dict set regsC100 EX_CS0_TMG3_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x58}]
  147. dict set regsC100 EX_CS1_TMG3_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x5C}]
  148. dict set regsC100 EX_CS2_TMG3_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x60}]
  149. dict set regsC100 EX_CS3_TMG3_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x64}]
  150. dict set regsC100 EX_CS4_TMG3_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x68}]
  151. dict set regsC100 EX_CLOCK_DIV_REG [expr {[dict get $regsC100 EBUS_BASEADDR ] + 0x6C}]
  152. dict set regsC100 EX_MFSM_REG [expr {[dict get $regsC100 EBUS_BASEADDR] + 0x100}]
  153. dict set regsC100 EX_MFSM_REG [expr {[dict get $regsC100 EBUS_BASEADDR] + 0x100}]
  154. dict set regsC100 EX_CSFSM_REG [expr {[dict get $regsC100 EBUS_BASEADDR] + 0x104}]
  155. dict set regsC100 EX_WRFSM_REG [expr {[dict get $regsC100 EBUS_BASEADDR] + 0x108}]
  156. dict set regsC100 EX_RDFSM_REG [expr {[dict get $regsC100 EBUS_BASEADDR] + 0x10C}]
  157. dict set regsC100 EX_CLK_EN 0x00000001
  158. dict set regsC100 EX_CSBOOT_EN 0x00000002
  159. dict set regsC100 EX_CS0_EN 0x00000002
  160. dict set regsC100 EX_CS1_EN 0x00000004
  161. dict set regsC100 EX_CS2_EN 0x00000008
  162. dict set regsC100 EX_CS3_EN 0x00000010
  163. dict set regsC100 EX_CS4_EN 0x00000020
  164. dict set regsC100 EX_MEM_BUS_8 0x00000000
  165. dict set regsC100 EX_MEM_BUS_16 0x00000002
  166. dict set regsC100 EX_MEM_BUS_32 0x00000004
  167. dict set regsC100 EX_CS_HIGH 0x00000008
  168. dict set regsC100 EX_WE_HIGH 0x00000010
  169. dict set regsC100 EX_RE_HIGH 0x00000020
  170. dict set regsC100 EX_ALE_MODE 0x00000040
  171. dict set regsC100 EX_STRB_MODE 0x00000080
  172. dict set regsC100 EX_DM_MODE 0x00000100
  173. dict set regsC100 EX_NAND_MODE 0x00000200
  174. dict set regsC100 EX_RDY_EN 0x00000400
  175. dict set regsC100 EX_RDY_EDGE 0x00000800
  176. #////////////////////////////////////////////////////////////
  177. #// GPIO block
  178. #////////////////////////////////////////////////////////////
  179. # GPIO outputs register
  180. dict set regsC100 GPIO_OUTPUT_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x00}]
  181. # GPIO Output Enable register
  182. dict set regsC100 GPIO_OE_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x04}]
  183. dict set regsC100 GPIO_HI_INT_ENABLE_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x08}]
  184. dict set regsC100 GPIO_LO_INT_ENABLE_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x0C}]
  185. # GPIO input register
  186. dict set regsC100 GPIO_INPUT_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x10}]
  187. dict set regsC100 APB_ACCESS_WS_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x14}]
  188. dict set regsC100 MUX_CONF_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x18}]
  189. dict set regsC100 SYSCONF_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x1C}]
  190. dict set regsC100 GPIO_ARM_ID_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x30}]
  191. dict set regsC100 GPIO_BOOTSTRAP_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x40}]
  192. dict set regsC100 GPIO_LOCK_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x38}]
  193. dict set regsC100 GPIO_IOCTRL_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x44}]
  194. dict set regsC100 GPIO_DEVID_REG [expr {[dict get $regsC100 GPIO_BASEADDR ] + 0x50}]
  195. dict set regsC100 GPIO_IOCTRL_A15A16 0x00000001
  196. dict set regsC100 GPIO_IOCTRL_A17A18 0x00000002
  197. dict set regsC100 GPIO_IOCTRL_A19A21 0x00000004
  198. dict set regsC100 GPIO_IOCTRL_TMREVT0 0x00000008
  199. dict set regsC100 GPIO_IOCTRL_TMREVT1 0x00000010
  200. dict set regsC100 GPIO_IOCTRL_GPBT3 0x00000020
  201. dict set regsC100 GPIO_IOCTRL_I2C 0x00000040
  202. dict set regsC100 GPIO_IOCTRL_UART0 0x00000080
  203. dict set regsC100 GPIO_IOCTRL_UART1 0x00000100
  204. dict set regsC100 GPIO_IOCTRL_SPI 0x00000200
  205. dict set regsC100 GPIO_IOCTRL_HBMODE 0x00000400
  206. dict set regsC100 GPIO_IOCTRL_VAL 0x55555555
  207. dict set regsC100 GPIO_0 0x01
  208. dict set regsC100 GPIO_1 0x02
  209. dict set regsC100 GPIO_2 0x04
  210. dict set regsC100 GPIO_3 0x08
  211. dict set regsC100 GPIO_4 0x10
  212. dict set regsC100 GPIO_5 0x20
  213. dict set regsC100 GPIO_6 0x40
  214. dict set regsC100 GPIO_7 0x80
  215. dict set regsC100 GPIO_RISING_EDGE 1
  216. dict set regsC100 GPIO_FALLING_EDGE 2
  217. dict set regsC100 GPIO_BOTH_EDGES 3
  218. #////////////////////////////////////////////////////////////
  219. #// UART
  220. #////////////////////////////////////////////////////////////
  221. dict set regsC100 UART0_RBR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x00}]
  222. dict set regsC100 UART0_THR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x00}]
  223. dict set regsC100 UART0_DLL [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x00}]
  224. dict set regsC100 UART0_IER [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x04}]
  225. dict set regsC100 UART0_DLH [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x04}]
  226. dict set regsC100 UART0_IIR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x08}]
  227. dict set regsC100 UART0_FCR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x08}]
  228. dict set regsC100 UART0_LCR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x0C}]
  229. dict set regsC100 UART0_MCR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x10}]
  230. dict set regsC100 UART0_LSR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x14}]
  231. dict set regsC100 UART0_MSR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x18}]
  232. dict set regsC100 UART0_SCR [expr {[dict get $regsC100 UART0_BASEADDR ] + 0x1C}]
  233. dict set regsC100 UART1_RBR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x00}]
  234. dict set regsC100 UART1_THR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x00}]
  235. dict set regsC100 UART1_DLL [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x00}]
  236. dict set regsC100 UART1_IER [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x04}]
  237. dict set regsC100 UART1_DLH [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x04}]
  238. dict set regsC100 UART1_IIR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x08}]
  239. dict set regsC100 UART1_FCR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x08}]
  240. dict set regsC100 UART1_LCR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x0C}]
  241. dict set regsC100 UART1_MCR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x10}]
  242. dict set regsC100 UART1_LSR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x14}]
  243. dict set regsC100 UART1_MSR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x18}]
  244. dict set regsC100 UART1_SCR [expr {[dict get $regsC100 UART1_BASEADDR ] + 0x1C}]
  245. # /* default */
  246. dict set regsC100 LCR_CHAR_LEN_5 0x00
  247. dict set regsC100 LCR_CHAR_LEN_6 0x01
  248. dict set regsC100 LCR_CHAR_LEN_7 0x02
  249. dict set regsC100 LCR_CHAR_LEN_8 0x03
  250. #/* One stop bit! - default */
  251. dict set regsC100 LCR_ONE_STOP 0x00
  252. #/* Two stop bit! */
  253. dict set regsC100 LCR_TWO_STOP 0x04
  254. #/* Parity Enable */
  255. dict set regsC100 LCR_PEN 0x08
  256. dict set regsC100 LCR_PARITY_NONE 0x00
  257. #/* Even Parity Select */
  258. dict set regsC100 LCR_EPS 0x10
  259. #/* Enable Parity Stuff */
  260. dict set regsC100 LCR_PS 0x20
  261. #/* Start Break */
  262. dict set regsC100 LCR_SBRK 0x40
  263. #/* Parity Stuff Bit */
  264. dict set regsC100 LCR_PSB 0x80
  265. #/* UART 16550 Divisor Latch Assess */
  266. dict set regsC100 LCR_DLAB 0x80
  267. #/* FIFO Error Status */
  268. dict set regsC100 LSR_FIFOE [expr {1 << 7}]
  269. #/* Transmitter Empty */
  270. dict set regsC100 LSR_TEMT [expr {1 << 6}]
  271. #/* Transmit Data Request */
  272. dict set regsC100 LSR_TDRQ [expr {1 << 5}]
  273. #/* Break Interrupt */
  274. dict set regsC100 LSR_BI [expr {1 << 4}]
  275. #/* Framing Error */
  276. dict set regsC100 LSR_FE [expr {1 << 3}]
  277. #/* Parity Error */
  278. dict set regsC100 LSR_PE [expr {1 << 2}]
  279. #/* Overrun Error */
  280. dict set regsC100 LSR_OE [expr {1 << 1}]
  281. #/* Data Ready */
  282. dict set regsC100 LSR_DR [expr {1 << 0}]
  283. #/* DMA Requests Enable */
  284. dict set regsC100 IER_DMAE [expr {1 << 7}]
  285. #/* UART Unit Enable */
  286. dict set regsC100 IER_UUE [expr {1 << 6}]
  287. #/* NRZ coding Enable */
  288. dict set regsC100 IER_NRZE [expr {1 << 5}]
  289. #/* Receiver Time Out Interrupt Enable */
  290. dict set regsC100 IER_RTIOE [expr {1 << 4}]
  291. #/* Modem Interrupt Enable */
  292. dict set regsC100 IER_MIE [expr {1 << 3}]
  293. #/* Receiver Line Status Interrupt Enable */
  294. dict set regsC100 IER_RLSE [expr {1 << 2}]
  295. #/* Transmit Data request Interrupt Enable */
  296. dict set regsC100 IER_TIE [expr {1 << 1}]
  297. #/* Receiver Data Available Interrupt Enable */
  298. dict set regsC100 IER_RAVIE [expr {1 << 0}]
  299. #/* FIFO Mode Enable Status */
  300. dict set regsC100 IIR_FIFOES1 [expr {1 << 7}]
  301. #/* FIFO Mode Enable Status */
  302. dict set regsC100 IIR_FIFOES0 [expr {1 << 6}]
  303. #/* Time Out Detected */
  304. dict set regsC100 IIR_TOD [expr {1 << 3}]
  305. #/* Interrupt Source Encoded */
  306. dict set regsC100 IIR_IID2 [expr {1 << 2}]
  307. #/* Interrupt Source Encoded */
  308. dict set regsC100 IIR_IID1 [expr {1 << 1}]
  309. #/* Interrupt Pending (active low) */
  310. dict set regsC100 IIR_IP [expr {1 << 0}]
  311. #/* UART 16550 FIFO Control Register */
  312. dict set regsC100 FCR_FIFOEN 0x01
  313. dict set regsC100 FCR_RCVRRES 0x02
  314. dict set regsC100 FCR_XMITRES 0x04
  315. #/* Interrupt Enable Register */
  316. #// UART 16550
  317. #// Enable Received Data Available Interrupt
  318. dict set regsC100 IER_RXTH 0x01
  319. #// Enable Transmitter Empty Interrupt
  320. dict set regsC100 IER_TXTH 0x02
  321. #////////////////////////////////////////////////////////////
  322. #// CLK + RESET block
  323. #////////////////////////////////////////////////////////////
  324. dict set regsC100 CLKCORE_ARM_CLK_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x00}]
  325. dict set regsC100 CLKCORE_AHB_CLK_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x04}]
  326. dict set regsC100 CLKCORE_PLL_STATUS [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x08}]
  327. dict set regsC100 CLKCORE_CLKDIV_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x0C}]
  328. dict set regsC100 CLKCORE_TDM_CLK_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x10}]
  329. dict set regsC100 CLKCORE_FSYNC_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x14}]
  330. dict set regsC100 CLKCORE_CLK_PWR_DWN [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x18}]
  331. dict set regsC100 CLKCORE_RNG_CNTRL [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x1C}]
  332. dict set regsC100 CLKCORE_RNG_STATUS [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x20}]
  333. dict set regsC100 CLKCORE_ARM_CLK_CNTRL2 [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x24}]
  334. dict set regsC100 CLKCORE_TDM_REF_DIV_RST [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x40}]
  335. dict set regsC100 ARM_PLL_BY_CTRL 0x80000000
  336. dict set regsC100 ARM_AHB_BYP 0x04000000
  337. dict set regsC100 PLL_DISABLE 0x02000000
  338. dict set regsC100 PLL_CLK_BYPASS 0x01000000
  339. dict set regsC100 AHB_PLL_BY_CTRL 0x80000000
  340. dict set regsC100 DIV_BYPASS 0x40000000
  341. dict set regsC100 SYNC_MODE 0x20000000
  342. dict set regsC100 EPHY_CLKDIV_BYPASS 0x00200000
  343. dict set regsC100 EPHY_CLKDIV_RATIO_SHIFT 16
  344. dict set regsC100 PUI_CLKDIV_BYPASS 0x00004000
  345. dict set regsC100 PUI_CLKDIV_SRCCLK 0x00002000
  346. dict set regsC100 PUI_CLKDIV_RATIO_SHIFT 8
  347. dict set regsC100 PCI_CLKDIV_BYPASS 0x00000020
  348. dict set regsC100 PCI_CLKDIV_RATIO_SHIFT 0
  349. dict set regsC100 ARM0_CLK_PD 0x00200000
  350. dict set regsC100 ARM1_CLK_PD 0x00100000
  351. dict set regsC100 EPHY_CLK_PD 0x00080000
  352. dict set regsC100 TDM_CLK_PD 0x00040000
  353. dict set regsC100 PUI_CLK_PD 0x00020000
  354. dict set regsC100 PCI_CLK_PD 0x00010000
  355. dict set regsC100 MDMA_AHBCLK_PD 0x00000400
  356. dict set regsC100 I2CSPI_AHBCLK_PD 0x00000200
  357. dict set regsC100 UART_AHBCLK_PD 0x00000100
  358. dict set regsC100 IPSEC_AHBCLK_PD 0x00000080
  359. dict set regsC100 TDM_AHBCLK_PD 0x00000040
  360. dict set regsC100 USB1_AHBCLK_PD 0x00000020
  361. dict set regsC100 USB0_AHBCLK_PD 0x00000010
  362. dict set regsC100 GEMAC1_AHBCLK_PD 0x00000008
  363. dict set regsC100 GEMAC0_AHBCLK_PD 0x00000004
  364. dict set regsC100 PUI_AHBCLK_PD 0x00000002
  365. dict set regsC100 HIF_AHBCLK_PD 0x00000001
  366. dict set regsC100 ARM1_DIV_BP 0x00001000
  367. dict set regsC100 ARM1_DIV_VAL_SHIFT 8
  368. dict set regsC100 ARM0_DIV_BP 0x00000010
  369. dict set regsC100 ARM0_DIV_VAL_SHIFT 0
  370. dict set regsC100 AHBCLK_PLL_LOCK 0x00000002
  371. dict set regsC100 FCLK_PLL_LOCK 0x00000001
  372. #// reset block
  373. dict set regsC100 BLOCK_RESET_REG [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x100}]
  374. dict set regsC100 CSP_RESET_REG [expr {[dict get $regsC100 CLKCORE_BASEADDR ] + 0x104}]
  375. dict set regsC100 RNG_RST 0x1000
  376. dict set regsC100 IPSEC_RST 0x0800
  377. dict set regsC100 DDR_RST 0x0400
  378. dict set regsC100 USB1_PHY_RST 0x0200
  379. dict set regsC100 USB0_PHY_RST 0x0100
  380. dict set regsC100 USB1_RST 0x0080
  381. dict set regsC100 USB0_RST 0x0040
  382. dict set regsC100 GEMAC1_RST 0x0020
  383. dict set regsC100 GEMAC0_RST 0x0010
  384. dict set regsC100 TDM_RST 0x0008
  385. dict set regsC100 PUI_RST 0x0004
  386. dict set regsC100 HIF_RST 0x0002
  387. dict set regsC100 PCI_RST 0x0001
  388. #////////////////////////////////////////////////////////////////
  389. #// DDR CONTROLLER block
  390. #////////////////////////////////////////////////////////////////
  391. dict set regsC100 DDR_CONFIG_BASEADDR 0x0D000000
  392. dict set regsC100 DENALI_CTL_00_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x00}]
  393. dict set regsC100 DENALI_CTL_01_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x08}]
  394. dict set regsC100 DENALI_CTL_02_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x10}]
  395. dict set regsC100 DENALI_CTL_03_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x18}]
  396. dict set regsC100 DENALI_CTL_04_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x20}]
  397. dict set regsC100 DENALI_CTL_05_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x28}]
  398. dict set regsC100 DENALI_CTL_06_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x30}]
  399. dict set regsC100 DENALI_CTL_07_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x38}]
  400. dict set regsC100 DENALI_CTL_08_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x40}]
  401. dict set regsC100 DENALI_CTL_09_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x48}]
  402. dict set regsC100 DENALI_CTL_10_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x50}]
  403. dict set regsC100 DENALI_CTL_11_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x58}]
  404. dict set regsC100 DENALI_CTL_12_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x60}]
  405. dict set regsC100 DENALI_CTL_13_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x68}]
  406. dict set regsC100 DENALI_CTL_14_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x70}]
  407. dict set regsC100 DENALI_CTL_15_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x78}]
  408. dict set regsC100 DENALI_CTL_16_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x80}]
  409. dict set regsC100 DENALI_CTL_17_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x88}]
  410. dict set regsC100 DENALI_CTL_18_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x90}]
  411. dict set regsC100 DENALI_CTL_19_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x98}]
  412. dict set regsC100 DENALI_CTL_20_DATA [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0xA0}]
  413. # 32-bit value
  414. dict set regsC100 DENALI_READY_CHECK [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x44}]
  415. # 8-bit
  416. dict set regsC100 DENALI_WR_DQS [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x5D}]
  417. # 8-bit
  418. dict set regsC100 DENALI_DQS_OUT [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x5A}]
  419. # 8-bit
  420. dict set regsC100 DENALI_DQS_DELAY0 [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] + 0x4F}]
  421. # 8-bit
  422. dict set regsC100 DENALI_DQS_DELAY1 [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] +0x50}]
  423. # 8-bit
  424. dict set regsC100 DENALI_DQS_DELAY2 [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] +0x51}]
  425. # 8-bit
  426. dict set regsC100 DENALI_DQS_DELAY3 [expr {[dict get $regsC100 DDR_CONFIG_BASEADDR ] +0x52}]
  427. # end of proc regsC100
  428. }