pic32mx.cfg 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. if { [info exists CHIPNAME] } {
  3. set _CHIPNAME $CHIPNAME
  4. } else {
  5. set _CHIPNAME pic32mx
  6. }
  7. if { [info exists ENDIAN] } {
  8. set _ENDIAN $ENDIAN
  9. } else {
  10. set _ENDIAN little
  11. }
  12. if { [info exists CPUTAPID] } {
  13. set _CPUTAPID $CPUTAPID
  14. } else {
  15. set _CPUTAPID 0x30938053
  16. }
  17. # default working area is 16384
  18. if { [info exists WORKAREASIZE] } {
  19. set _WORKAREASIZE $WORKAREASIZE
  20. } else {
  21. set _WORKAREASIZE 0x4000
  22. }
  23. adapter srst delay 100
  24. jtag_ntrst_delay 100
  25. #jtag scan chain
  26. #format L IRC IRCM IDCODE (Length, IR Capture, IR Capture Mask, IDCODE)
  27. jtag newtap $_CHIPNAME cpu -irlen 5 -ircapture 0x1 -irmask 0x1f -expected-id $_CPUTAPID
  28. set _TARGETNAME $_CHIPNAME.cpu
  29. target create $_TARGETNAME mips_m4k -endian $_ENDIAN -chain-position $_TARGETNAME
  30. #
  31. # At reset the pic32mx does not allow code execution from RAM
  32. # we have to setup the BMX registers to allow this.
  33. # One limitation is that we loose the first 2k of RAM.
  34. #
  35. global _PIC32MX_DATASIZE
  36. global _WORKAREASIZE
  37. set _PIC32MX_DATASIZE 0x800
  38. set _PIC32MX_PROGSIZE [expr {$_WORKAREASIZE - $_PIC32MX_DATASIZE}]
  39. $_TARGETNAME configure -work-area-phys 0xa0000800 -work-area-size $_PIC32MX_PROGSIZE -work-area-backup 0
  40. $_TARGETNAME configure -event reset-init {
  41. #
  42. # from reset the pic32 cannot execute code in ram - enable ram execution
  43. # minimum offset from start of ram is 2k
  44. #
  45. global _PIC32MX_DATASIZE
  46. global _WORKAREASIZE
  47. # BMXCON set 0 wait state option by clearing BMXWSDRM bit, bit 6
  48. mww 0xbf882000 0x001f0000
  49. # BMXDKPBA: 2k kernel data @ 0xa0000000
  50. mww 0xbf882010 $_PIC32MX_DATASIZE
  51. # BMXDUDBA: 14k kernel program @ 0xa0000800 - (BMXDUDBA - BMXDKPBA)
  52. mww 0xbf882020 $_WORKAREASIZE
  53. # BMXDUPBA: 0k user program - (BMXDUPBA - BMXDUDBA)
  54. mww 0xbf882030 $_WORKAREASIZE
  55. #
  56. # Set system clock to 8Mhz if the default clock configuration is set
  57. #
  58. # SYSKEY register, make sure OSCCON is locked
  59. mww 0xbf80f230 0x0
  60. # SYSKEY register, write unlock sequence
  61. mww 0xbf80f230 0xaa996655
  62. mww 0xbf80f230 0x556699aa
  63. # OSCCON register + 4, clear OSCCON FRCDIV bits: 24, 25 and 26, divided by 1
  64. mww 0xbf80f004 0x07000000
  65. # SYSKEY register, relock OSCCON
  66. mww 0xbf80f230 0x0
  67. }
  68. set _FLASHNAME $_CHIPNAME.flash0
  69. flash bank $_FLASHNAME pic32mx 0x1fc00000 0 0 0 $_TARGETNAME
  70. # add virtual banks for kseg0 and kseg1
  71. flash bank vbank0 virtual 0xbfc00000 0 0 0 $_TARGETNAME $_FLASHNAME
  72. flash bank vbank1 virtual 0x9fc00000 0 0 0 $_TARGETNAME $_FLASHNAME
  73. set _FLASHNAME $_CHIPNAME.flash1
  74. flash bank $_FLASHNAME pic32mx 0x1d000000 0 0 0 $_TARGETNAME
  75. # add virtual banks for kseg0 and kseg1
  76. flash bank vbank2 virtual 0xbd000000 0 0 0 $_TARGETNAME $_FLASHNAME
  77. flash bank vbank3 virtual 0x9d000000 0 0 0 $_TARGETNAME $_FLASHNAME