stm32f4x.cfg 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # script for stm32f4x family
  3. #
  4. # stm32f4 devices support both JTAG and SWD transports.
  5. #
  6. source [find target/swj-dp.tcl]
  7. source [find mem_helper.tcl]
  8. if { [info exists CHIPNAME] } {
  9. set _CHIPNAME $CHIPNAME
  10. } else {
  11. set _CHIPNAME stm32f4x
  12. }
  13. set _ENDIAN little
  14. # Work-area is a space in RAM used for flash programming
  15. # By default use 32kB (Available RAM in smallest device STM32F410)
  16. if { [info exists WORKAREASIZE] } {
  17. set _WORKAREASIZE $WORKAREASIZE
  18. } else {
  19. set _WORKAREASIZE 0x8000
  20. }
  21. #jtag scan chain
  22. if { [info exists CPUTAPID] } {
  23. set _CPUTAPID $CPUTAPID
  24. } else {
  25. if { [using_jtag] } {
  26. # See STM Document RM0090
  27. # Section 38.6.3 - corresponds to Cortex-M4 r0p1
  28. set _CPUTAPID 0x4ba00477
  29. } {
  30. set _CPUTAPID 0x2ba01477
  31. }
  32. }
  33. swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
  34. dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
  35. if {[using_jtag]} {
  36. jtag newtap $_CHIPNAME bs -irlen 5
  37. }
  38. set _TARGETNAME $_CHIPNAME.cpu
  39. target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
  40. $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
  41. set _FLASHNAME $_CHIPNAME.flash
  42. flash bank $_FLASHNAME stm32f2x 0 0 0 0 $_TARGETNAME
  43. flash bank $_CHIPNAME.otp stm32f2x 0x1fff7800 0 0 0 $_TARGETNAME
  44. if { [info exists QUADSPI] && $QUADSPI } {
  45. set a [llength [flash list]]
  46. set _QSPINAME $_CHIPNAME.qspi
  47. flash bank $_QSPINAME stmqspi 0x90000000 0 0 0 $_TARGETNAME 0xA0001000
  48. }
  49. # JTAG speed should be <= F_CPU/6. F_CPU after reset is 16MHz, so use F_JTAG = 2MHz
  50. #
  51. # Since we may be running of an RC oscilator, we crank down the speed a
  52. # bit more to be on the safe side. Perhaps superstition, but if are
  53. # running off a crystal, we can run closer to the limit. Note
  54. # that there can be a pretty wide band where things are more or less stable.
  55. adapter speed 2000
  56. adapter srst delay 100
  57. if {[using_jtag]} {
  58. jtag_ntrst_delay 100
  59. }
  60. reset_config srst_nogate
  61. if {![using_hla]} {
  62. # if srst is not fitted use SYSRESETREQ to
  63. # perform a soft reset
  64. cortex_m reset_config sysresetreq
  65. }
  66. $_TARGETNAME configure -event examine-end {
  67. # Enable debug during low power modes (uses more power)
  68. # DBGMCU_CR |= DBG_STANDBY | DBG_STOP | DBG_SLEEP
  69. mmw 0xE0042004 0x00000007 0
  70. # Stop watchdog counters during halt
  71. # DBGMCU_APB1_FZ |= DBG_IWDG_STOP | DBG_WWDG_STOP
  72. mmw 0xE0042008 0x00001800 0
  73. }
  74. tpiu create $_CHIPNAME.tpiu -dap $_CHIPNAME.dap -ap-num 0 -baseaddr 0xE0040000
  75. lappend _telnet_autocomplete_skip _proc_pre_enable_$_CHIPNAME.tpiu
  76. proc _proc_pre_enable_$_CHIPNAME.tpiu {_chipname} {
  77. targets $_chipname.cpu
  78. if { [$_chipname.tpiu cget -protocol] eq "sync" } {
  79. switch [$_chipname.tpiu cget -port-width] {
  80. 1 {
  81. # Set TRACE_IOEN; TRACE_MODE to sync 1 bit; GPIOE[2-3] to AF0
  82. mmw 0xE0042004 0x00000060 0x000000c0
  83. mmw 0x40021020 0x00000000 0x0000ff00
  84. mmw 0x40021000 0x000000a0 0x000000f0
  85. mmw 0x40021008 0x000000f0 0x00000000
  86. }
  87. 2 {
  88. # Set TRACE_IOEN; TRACE_MODE to sync 2 bit; GPIOE[2-4] to AF0
  89. mmw 0xE0042004 0x000000a0 0x000000c0
  90. mmw 0x40021020 0x00000000 0x000fff00
  91. mmw 0x40021000 0x000002a0 0x000003f0
  92. mmw 0x40021008 0x000003f0 0x00000000
  93. }
  94. 4 {
  95. # Set TRACE_IOEN; TRACE_MODE to sync 4 bit; GPIOE[2-6] to AF0
  96. mmw 0xE0042004 0x000000e0 0x000000c0
  97. mmw 0x40021020 0x00000000 0x0fffff00
  98. mmw 0x40021000 0x00002aa0 0x00003ff0
  99. mmw 0x40021008 0x00003ff0 0x00000000
  100. }
  101. }
  102. } else {
  103. # Set TRACE_IOEN; TRACE_MODE to async
  104. mmw 0xE0042004 0x00000020 0x000000c0
  105. }
  106. }
  107. $_CHIPNAME.tpiu configure -event pre-enable "_proc_pre_enable_$_CHIPNAME.tpiu $_CHIPNAME"
  108. $_TARGETNAME configure -event reset-init {
  109. # Configure PLL to boost clock to HSI x 4 (64 MHz)
  110. mww 0x40023804 0x08012008 ;# RCC_PLLCFGR 16 Mhz /8 (M) * 128 (N) /4(P)
  111. mww 0x40023C00 0x00000102 ;# FLASH_ACR = PRFTBE | 2(Latency)
  112. mmw 0x40023800 0x01000000 0 ;# RCC_CR |= PLLON
  113. sleep 10 ;# Wait for PLL to lock
  114. mmw 0x40023808 0x00001000 0 ;# RCC_CFGR |= RCC_CFGR_PPRE1_DIV2
  115. mmw 0x40023808 0x00000002 0 ;# RCC_CFGR |= RCC_CFGR_SW_PLL
  116. # Boost JTAG frequency
  117. adapter speed 8000
  118. }
  119. $_TARGETNAME configure -event reset-start {
  120. # Reduce speed since CPU speed will slow down to 16MHz with the reset
  121. adapter speed 2000
  122. }