stm32g0x.cfg 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. # SPDX-License-Identifier: GPL-2.0-or-later
  2. # script for stm32g0x family
  3. #
  4. # stm32g0 devices support SWD transports only.
  5. #
  6. source [find target/swj-dp.tcl]
  7. source [find mem_helper.tcl]
  8. if { [info exists CHIPNAME] } {
  9. set _CHIPNAME $CHIPNAME
  10. } else {
  11. set _CHIPNAME stm32g0x
  12. }
  13. set _ENDIAN little
  14. # Work-area is a space in RAM used for flash programming
  15. # Smallest proposed target has 8kB ram, use 4kB by default to avoid surprises
  16. if { [info exists WORKAREASIZE] } {
  17. set _WORKAREASIZE $WORKAREASIZE
  18. } else {
  19. set _WORKAREASIZE 0x1000
  20. }
  21. #jtag scan chain
  22. if { [info exists CPUTAPID] } {
  23. set _CPUTAPID $CPUTAPID
  24. } else {
  25. # Section 37.5.5 - corresponds to Cortex-M0+
  26. set _CPUTAPID 0x0bc11477
  27. }
  28. swj_newdap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
  29. dap create $_CHIPNAME.dap -chain-position $_CHIPNAME.cpu
  30. set _TARGETNAME $_CHIPNAME.cpu
  31. target create $_TARGETNAME cortex_m -endian $_ENDIAN -dap $_CHIPNAME.dap
  32. $_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0
  33. flash bank $_CHIPNAME.flash stm32l4x 0x08000000 0 0 0 $_TARGETNAME
  34. flash bank $_CHIPNAME.otp stm32l4x 0x1fff7000 0 0 0 $_TARGETNAME
  35. # reasonable default
  36. adapter speed 2000
  37. adapter srst delay 100
  38. if {[using_jtag]} {
  39. jtag_ntrst_delay 100
  40. }
  41. reset_config srst_nogate
  42. if {![using_hla]} {
  43. # if srst is not fitted use SYSRESETREQ to
  44. # perform a soft reset
  45. cortex_m reset_config sysresetreq
  46. }
  47. proc stm32g0x_default_reset_start {} {
  48. # Reset clock is HSI16 (16 MHz)
  49. adapter speed 2000
  50. }
  51. proc stm32g0x_default_examine_end {} {
  52. # DBGMCU_CR |= DBG_STANDBY | DBG_STOP
  53. mmw 0x40015804 0x00000006 0
  54. # Stop watchdog counters during halt
  55. # DBGMCU_APB1_FZ |= DBG_IWDG_STOP | DBG_WWDG_STOP
  56. mmw 0x40015808 0x00001800 0
  57. }
  58. proc stm32g0x_default_reset_init {} {
  59. # Increase clock to 64 Mhz
  60. mmw 0x40022000 0x00000002 0x00000005 ;# FLASH_ACR: Latency = 2
  61. mww 0x4002100C 0x30000802 ;# RCC_PLLCFGR = PLLR=/2, PLLN=8, PLLM=/1, PLLSRC=0x2
  62. mmw 0x40021000 0x01000000 0x00000000 ;# RCC_CR |= PLLON
  63. mmw 0x40021008 0x00000002 0x00000005 ;# RCC_CFGR: SW=PLLRCLK
  64. # Boost JTAG frequency
  65. adapter speed 4000
  66. }
  67. # Default hooks
  68. $_TARGETNAME configure -event examine-end { stm32g0x_default_examine_end }
  69. $_TARGETNAME configure -event reset-start { stm32g0x_default_reset_start }
  70. $_TARGETNAME configure -event reset-init { stm32g0x_default_reset_init }