start_gcc.S 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  21. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  22. .equ UND_Stack_Size, 0x00000000
  23. .equ SVC_Stack_Size, 0x00000400
  24. .equ ABT_Stack_Size, 0x00000000
  25. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  26. .equ RT_IRQ_STACK_PGSZ, 0x00000800
  27. .equ USR_Stack_Size, 0x00000400
  28. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  29. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  30. .section .data.share.isr
  31. /* stack */
  32. .globl stack_start
  33. .globl stack_top
  34. stack_start:
  35. .rept ISR_Stack_Size
  36. .byte 0
  37. .endr
  38. stack_top:
  39. .text
  40. /* reset entry */
  41. .globl _reset
  42. _reset:
  43. /* set the cpu to SVC32 mode and disable interrupt */
  44. cps #Mode_SVC
  45. /* disable the data alignment check */
  46. mrc p15, 0, r1, c1, c0, 0
  47. bic r1, #(1<<1)
  48. mcr p15, 0, r1, c1, c0, 0
  49. /* setup stack */
  50. bl stack_setup
  51. /* clear .bss */
  52. mov r0,#0 /* get a zero */
  53. ldr r1,=__bss_start /* bss start */
  54. ldr r2,=__bss_end /* bss end */
  55. bss_loop:
  56. cmp r1,r2 /* check if data to clear */
  57. strlo r0,[r1],#4 /* clear 4 bytes */
  58. blo bss_loop /* loop until done */
  59. #ifdef RT_USING_SMP
  60. mrc p15, 0, r1, c1, c0, 1
  61. mov r0, #(1<<6)
  62. orr r1, r0
  63. mcr p15, 0, r1, c1, c0, 1 //enable smp
  64. #endif
  65. /* initialize the mmu table and enable mmu */
  66. ldr r0, =platform_mem_desc
  67. ldr r1, =platform_mem_desc_size
  68. ldr r1, [r1]
  69. bl rt_hw_init_mmu_table
  70. bl rt_hw_mmu_init
  71. /* call C++ constructors of global objects */
  72. ldr r0, =__ctors_start__
  73. ldr r1, =__ctors_end__
  74. ctor_loop:
  75. cmp r0, r1
  76. beq ctor_end
  77. ldr r2, [r0], #4
  78. stmfd sp!, {r0-r1}
  79. mov lr, pc
  80. bx r2
  81. ldmfd sp!, {r0-r1}
  82. b ctor_loop
  83. ctor_end:
  84. /* start RT-Thread Kernel */
  85. ldr pc, _rtthread_startup
  86. _rtthread_startup:
  87. .word rtthread_startup
  88. stack_setup:
  89. ldr r0, =stack_top
  90. @ Set the startup stack for svc
  91. mov sp, r0
  92. @ Enter Undefined Instruction Mode and set its Stack Pointer
  93. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  94. mov sp, r0
  95. sub r0, r0, #UND_Stack_Size
  96. @ Enter Abort Mode and set its Stack Pointer
  97. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  98. mov sp, r0
  99. sub r0, r0, #ABT_Stack_Size
  100. @ Enter FIQ Mode and set its Stack Pointer
  101. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  102. mov sp, r0
  103. sub r0, r0, #RT_FIQ_STACK_PGSZ
  104. @ Enter IRQ Mode and set its Stack Pointer
  105. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  106. mov sp, r0
  107. sub r0, r0, #RT_IRQ_STACK_PGSZ
  108. /* come back to SVC mode */
  109. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  110. bx lr
  111. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  112. .section .text.isr, "ax"
  113. .align 5
  114. .globl vector_fiq
  115. vector_fiq:
  116. stmfd sp!,{r0-r7,lr}
  117. bl rt_hw_trap_fiq
  118. ldmfd sp!,{r0-r7,lr}
  119. subs pc, lr, #4
  120. .globl rt_interrupt_enter
  121. .globl rt_interrupt_leave
  122. .globl rt_thread_switch_interrupt_flag
  123. .globl rt_interrupt_from_thread
  124. .globl rt_interrupt_to_thread
  125. .globl rt_current_thread
  126. .globl vmm_thread
  127. .globl vmm_virq_check
  128. .align 5
  129. .globl vector_irq
  130. vector_irq:
  131. #ifdef RT_USING_SMP
  132. clrex
  133. stmfd sp!, {r0, r1}
  134. cps #Mode_SVC
  135. mov r0, sp /* svc_sp */
  136. mov r1, lr /* svc_lr */
  137. cps #Mode_IRQ
  138. sub lr, #4
  139. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  140. stmfd r0!, {r2 - r12}
  141. ldmfd sp!, {r1, r2} /* original r0, r1 */
  142. stmfd r0!, {r1 - r2}
  143. mrs r1, spsr /* original mode */
  144. stmfd r0!, {r1}
  145. #ifdef RT_USING_LWP
  146. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  147. sub r0, #8
  148. #endif
  149. /* now irq stack is clean */
  150. /* r0 is task svc_sp */
  151. /* backup r0 -> r8 */
  152. mov r8, r0
  153. bl rt_interrupt_enter
  154. bl rt_hw_trap_irq
  155. bl rt_interrupt_leave
  156. cps #Mode_SVC
  157. mov sp, r8
  158. mov r0, r8
  159. bl rt_scheduler_do_irq_switch
  160. b rt_hw_context_switch_exit
  161. #else
  162. stmfd sp!, {r0-r12,lr}
  163. bl rt_interrupt_enter
  164. bl rt_hw_trap_irq
  165. bl rt_interrupt_leave
  166. @ if rt_thread_switch_interrupt_flag set, jump to
  167. @ rt_hw_context_switch_interrupt_do and don't return
  168. ldr r0, =rt_thread_switch_interrupt_flag
  169. ldr r1, [r0]
  170. cmp r1, #1
  171. beq rt_hw_context_switch_interrupt_do
  172. ldmfd sp!, {r0-r12,lr}
  173. subs pc, lr, #4
  174. rt_hw_context_switch_interrupt_do:
  175. mov r1, #0 @ clear flag
  176. str r1, [r0]
  177. mov r1, sp @ r1 point to {r0-r3} in stack
  178. add sp, sp, #4*4
  179. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  180. mrs r0, spsr @ get cpsr of interrupt thread
  181. sub r2, lr, #4 @ save old task's pc to r2
  182. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  183. @ interrupted, this will just switch to the stack of kernel space.
  184. @ save the registers in kernel space won't trigger data abort.
  185. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  186. stmfd sp!, {r2} @ push old task's pc
  187. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  188. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  189. stmfd sp!, {r1-r4} @ push old task's r0-r3
  190. stmfd sp!, {r0} @ push old task's cpsr
  191. #ifdef RT_USING_LWP
  192. stmfd sp, {r13, r14}^ @push usr_sp, usr_lr
  193. sub sp, #8
  194. #endif
  195. ldr r4, =rt_interrupt_from_thread
  196. ldr r5, [r4]
  197. str sp, [r5] @ store sp in preempted tasks's TCB
  198. ldr r6, =rt_interrupt_to_thread
  199. ldr r6, [r6]
  200. ldr sp, [r6] @ get new task's stack pointer
  201. #ifdef RT_USING_LWP
  202. ldmfd sp, {r13, r14}^ @pop usr_sp, usr_lr
  203. add sp, #8
  204. #endif
  205. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  206. msr spsr_cxsf, r4
  207. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  208. #endif
  209. .macro push_svc_reg
  210. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  211. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  212. mov r0, sp
  213. mrs r6, spsr @/* Save CPSR */
  214. str lr, [r0, #15*4] @/* Push PC */
  215. str r6, [r0, #16*4] @/* Push CPSR */
  216. cps #Mode_SVC
  217. str sp, [r0, #13*4] @/* Save calling SP */
  218. str lr, [r0, #14*4] @/* Save calling PC */
  219. .endm
  220. .align 5
  221. .weak vector_swi
  222. vector_swi:
  223. push_svc_reg
  224. bl rt_hw_trap_swi
  225. b .
  226. .align 5
  227. .globl vector_undef
  228. vector_undef:
  229. push_svc_reg
  230. bl rt_hw_trap_undef
  231. b .
  232. .align 5
  233. .globl vector_pabt
  234. vector_pabt:
  235. push_svc_reg
  236. bl rt_hw_trap_pabt
  237. b .
  238. .align 5
  239. .globl vector_dabt
  240. vector_dabt:
  241. push_svc_reg
  242. bl rt_hw_trap_dabt
  243. b .
  244. .align 5
  245. .globl vector_resv
  246. vector_resv:
  247. push_svc_reg
  248. bl rt_hw_trap_resv
  249. b .
  250. #ifdef RT_USING_SMP
  251. .global set_secondary_cpu_boot_address
  252. set_secondary_cpu_boot_address:
  253. ldr r0, =secondary_cpu_start
  254. mvn r1, #0 //0xffffffff
  255. ldr r2, =0x10000034
  256. str r1, [r2]
  257. str r0, [r2, #-4]
  258. mov pc, lr
  259. .global secondary_cpu_start
  260. secondary_cpu_start:
  261. mrc p15, 0, r1, c1, c0, 1
  262. mov r0, #(1<<6)
  263. orr r1, r0
  264. mcr p15, 0, r1, c1, c0, 1 //enable smp
  265. mrc p15, 0, r0, c1, c0, 0
  266. bic r0, #(1<<13)
  267. mcr p15, 0, r0, c1, c0, 0
  268. cps #Mode_IRQ
  269. ldr sp, =irq_stack_2_limit
  270. cps #Mode_FIQ
  271. ldr sp, =irq_stack_2_limit
  272. cps #Mode_SVC
  273. ldr sp, =svc_stack_2_limit
  274. /* initialize the mmu table and enable mmu */
  275. bl rt_hw_mmu_init
  276. b secondary_cpu_c_start
  277. #endif
  278. .bss
  279. .align 2 //align to 2~2=4
  280. svc_stack_2:
  281. .space (1 << 10)
  282. svc_stack_2_limit:
  283. irq_stack_2:
  284. .space (1 << 10)
  285. irq_stack_2_limit: