dma_config.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-01-02 zylx first version
  9. * 2019-01-08 SummerGift clean up the code
  10. */
  11. #ifndef __DMA_CONFIG_H__
  12. #define __DMA_CONFIG_H__
  13. #include <rtthread.h>
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /* DMA1 stream0 */
  18. #if defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_INSTANCE)
  19. #define UART2_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  20. #define UART2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  21. #define UART2_RX_DMA_INSTANCE DMA1_Stream0
  22. #define UART2_RX_DMA_REQUEST DMA_REQUEST_USART2_RX
  23. #define UART2_RX_DMA_IRQ DMA1_Stream0_IRQn
  24. #endif
  25. /* DMA1 stream1 */
  26. #if defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_INSTANCE)
  27. #define UART2_DMA_TX_IRQHandler DMA1_Stream1_IRQHandler
  28. #define UART2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  29. #define UART2_TX_DMA_INSTANCE DMA1_Stream1
  30. #define UART2_TX_DMA_REQUEST DMA_REQUEST_USART2_TX
  31. #define UART2_TX_DMA_IRQ DMA1_Stream1_IRQn
  32. #endif
  33. /* DMA1 stream2 */
  34. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_INSTANCE)
  35. #define SPI3_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  36. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  37. #define SPI3_RX_DMA_INSTANCE DMA1_Stream2
  38. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  39. #define SPI3_RX_DMA_IRQ DMA1_Stream2_IRQn
  40. #endif
  41. /* DMA1 stream3 */
  42. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_INSTANCE)
  43. #define SPI2_DMA_RX_IRQHandler DMA1_Stream3_IRQHandler
  44. #define SPI2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  45. #define SPI2_RX_DMA_INSTANCE DMA1_Stream3
  46. #define SPI2_RX_DMA_CHANNEL DMA_CHANNEL_0
  47. #define SPI2_RX_DMA_IRQ DMA1_Stream3_IRQn
  48. #endif
  49. /* DMA1 stream4 */
  50. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_INSTANCE)
  51. #define SPI2_DMA_TX_IRQHandler DMA1_Stream4_IRQHandler
  52. #define SPI2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  53. #define SPI2_TX_DMA_INSTANCE DMA1_Stream4
  54. #define SPI2_TX_DMA_CHANNEL DMA_CHANNEL_0
  55. #define SPI2_TX_DMA_IRQ DMA1_Stream4_IRQn
  56. #endif
  57. /* DMA1 stream5 */
  58. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  59. #define SPI3_DMA_TX_IRQHandler DMA1_Stream5_IRQHandler
  60. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  61. #define SPI3_TX_DMA_INSTANCE DMA1_Stream5
  62. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  63. #define SPI3_TX_DMA_IRQ DMA1_Stream5_IRQn
  64. #endif
  65. /* DMA1 stream6 */
  66. /* DMA1 stream7 */
  67. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  68. #define SPI3_DMA_TX_IRQHandler DMA1_Stream7_IRQHandler
  69. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  70. #define SPI3_TX_DMA_INSTANCE DMA1_Stream7
  71. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  72. #define SPI3_TX_DMA_IRQ DMA1_Stream7_IRQn
  73. #endif
  74. /* DMA2 stream0 */
  75. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  76. #define SPI1_DMA_RX_IRQHandler DMA2_Stream0_IRQHandler
  77. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  78. #define SPI1_RX_DMA_INSTANCE DMA2_Stream0
  79. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  80. #define SPI1_RX_DMA_IRQ DMA2_Stream0_IRQn
  81. #endif
  82. /* DMA2 stream1 */
  83. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  84. #define SPI4_DMA_TX_IRQHandler DMA2_Stream1_IRQHandler
  85. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  86. #define SPI4_TX_DMA_INSTANCE DMA2_Stream1
  87. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_4
  88. #define SPI4_TX_DMA_IRQ DMA2_Stream1_IRQn
  89. #endif
  90. /* DMA2 stream2 */
  91. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  92. #define SPI1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  93. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  94. #define SPI1_RX_DMA_INSTANCE DMA2_Stream2
  95. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  96. #define SPI1_RX_DMA_IRQ DMA2_Stream2_IRQn
  97. #endif
  98. /* DMA2 stream3 */
  99. #if defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_INSTANCE)
  100. #define SPI5_DMA_RX_IRQHandler DMA2_Stream3_IRQHandler
  101. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  102. #define SPI5_RX_DMA_INSTANCE DMA2_Stream3
  103. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_2
  104. #define SPI5_RX_DMA_IRQ DMA2_Stream3_IRQn
  105. #endif
  106. /* DMA2 stream4 */
  107. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  108. #define SPI5_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  109. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  110. #define SPI5_TX_DMA_INSTANCE DMA2_Stream4
  111. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_2
  112. #define SPI5_TX_DMA_IRQ DMA2_Stream4_IRQn
  113. #endif
  114. /* DMA2 stream5 */
  115. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  116. #define SPI1_DMA_TX_IRQHandler DMA2_Stream5_IRQHandler
  117. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  118. #define SPI1_TX_DMA_INSTANCE DMA2_Stream5
  119. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  120. #define SPI1_TX_DMA_IRQ DMA2_Stream5_IRQn
  121. #endif
  122. /* DMA2 stream6 */
  123. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  124. #define SPI5_DMA_TX_IRQHandler DMA2_Stream6_IRQHandler
  125. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  126. #define SPI5_TX_DMA_INSTANCE DMA2_Stream6
  127. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_7
  128. #define SPI5_TX_DMA_IRQ DMA2_Stream6_IRQn
  129. #endif
  130. /* DMA2 stream7 */
  131. #if defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_INSTANCE)
  132. #define QSPI_DMA_IRQHandler DMA2_Stream7_IRQHandler
  133. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA2EN
  134. #define QSPI_DMA_INSTANCE DMA2_Stream7
  135. #define QSPI_DMA_CHANNEL DMA_CHANNEL_3
  136. #define QSPI_DMA_IRQ DMA2_Stream7_IRQn
  137. #endif
  138. #ifdef __cplusplus
  139. }
  140. #endif
  141. #endif /* __DMA_CONFIG_H__ */