| 1234567891011121314151617 |
- /* generated configuration header file - do not edit */
- #ifndef BSP_CLOCK_CFG_H_
- #define BSP_CLOCK_CFG_H_
- #define BSP_CFG_CLOCKS_SECURE (0)
- #define BSP_CFG_CLOCKS_OVERRIDE (0)
- #define BSP_CFG_XTAL_HZ (12000000) /* XTAL 12000000Hz */
- #define BSP_CFG_HOCO_FREQUENCY (4) /* HOCO 48MHz */
- #define BSP_CFG_CLOCK_SOURCE (BSP_CLOCKS_SOURCE_CLOCK_HOCO) /* Clock Src: HOCO */
- #define BSP_CFG_ICLK_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1) /* ICLK Div /1 */
- #define BSP_CFG_PCLKB_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_2) /* PCLKB Div /2 */
- #define BSP_CFG_PCLKD_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1) /* PCLKD Div /1 */
- #define BSP_CFG_FCLK_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_2) /* FCLK Div /2 */
- #define BSP_CFG_SDADC_CLOCK_SOURCE (BSP_CLOCKS_CLOCK_DISABLED) /* SDADCCLK Disabled */
- #define BSP_CFG_SDADCCLK_DIV (7) /* SDADCCLK Div /12 */
- #define BSP_CFG_CLKOUT_SOURCE (BSP_CLOCKS_CLOCK_DISABLED) /* CLKOUT Disabled */
- #define BSP_CFG_CLKOUT_DIV (BSP_CLOCKS_SYS_CLOCK_DIV_1) /* CLKOUT Div /1 */
- #endif /* BSP_CLOCK_CFG_H_ */
|