fsp.scat 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. #! armclang -mcpu=cortex-m4 --target=arm-arm-none-eabi -E -x c -I.
  2. #include "memory_regions.scat"
  3. ; This scatter-file places the vector table, application code, data, stacks and heap at suitable addresses in the memory map.
  4. #define ROM_REGISTERS_START 0x400
  5. ; Uncomment and set XIP_SECONDARY_SLOT_IMAGE to 1 below for the secondary XIP application image.
  6. ; #define XIP_SECONDARY_SLOT_IMAGE 1
  7. #ifdef FLASH_BOOTLOADER_LENGTH
  8. #define BL_FLASH_IMAGE_START (FLASH_APPLICATION_IMAGE_NUMBER == 1 ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  9. (defined(BOOTLOADER_SECONDARY_USE_QSPI)) ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  10. (defined(BOOTLOADER_SECONDARY_USE_OSPI_B)) ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  11. FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_APPLICATION_S_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH)
  12. #define BL_FLASH_IMAGE_END (BL_FLASH_IMAGE_START + FLASH_APPLICATION_S_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH)
  13. #define BL_XIP_SECONDARY_FLASH_IMAGE_START (FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_APPLICATION_S_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH)
  14. #define BL_XIP_SECONDARY_FLASH_IMAGE_END (BL_XIP_SECONDARY_FLASH_IMAGE_START + FLASH_APPLICATION_S_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH)
  15. #if defined BOOT_IMAGE_FROM_MMF_REGION
  16. #define BL_FLASH_IMAGE_START_FROM_MMF_REGION (BOOT_IMAGE_FROM_MMF_REGION == 1 ? 1 : 0)
  17. #define BL_MEMORY_MIRROR_REGION_START (MMF_REGION_START_ADDR)
  18. #else
  19. #define BL_FLASH_IMAGE_START_FROM_MMF_REGION (0)
  20. #define BL_MEMORY_MIRROR_REGION_START (0)
  21. #endif
  22. #define BL_FLASH_NS_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  23. BL_FLASH_IMAGE_START - FLASH_BOOTLOADER_HEADER_LENGTH + FLASH_APPLICATION_S_LENGTH)
  24. #define BL_FLASH_NSC_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  25. BL_FLASH_NS_START - FLASH_APPLICATION_NSC_LENGTH)
  26. #define BL_FLASH_NS_IMAGE_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  27. BL_FLASH_NS_START + FLASH_BOOTLOADER_HEADER_LENGTH_2)
  28. #define BL_RAM_NS_START (FLASH_APPLICATION_NS_LENGTH == 0 ? RAM_START + RAM_LENGTH : \
  29. RAM_START + RAM_LENGTH - RAM_APPLICATION_NS_LENGTH)
  30. #define BL_RAM_NSC_START (FLASH_APPLICATION_NS_LENGTH == 0 ? RAM_START + RAM_LENGTH : \
  31. BL_RAM_NS_START - RAM_APPLICATION_NSC_LENGTH)
  32. #define BLN_FLASH_IMAGE_START (BL_FLASH_NS_IMAGE_START)
  33. #define BLN_FLASH_IMAGE_END (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  34. BL_FLASH_NS_IMAGE_START + FLASH_APPLICATION_NS_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH_2)
  35. #define FLASH_ORIGIN FLASH_START
  36. #define LIMITED_FLASH_LENGTH FLASH_BOOTLOADER_LENGTH
  37. #elif defined FLASH_IMAGE_START
  38. #if defined XIP_SECONDARY_SLOT_IMAGE
  39. #define FLASH_ORIGIN (XIP_SECONDARY_SLOT_IMAGE == 1 ? XIP_SECONDARY_FLASH_IMAGE_START : FLASH_IMAGE_START)
  40. #elif defined FLASH_IMAGE_START_FROM_MMF_REGION
  41. #define FLASH_ORIGIN (FLASH_IMAGE_START_FROM_MMF_REGION == 1 ? MEMORY_MIRROR_REGION_START : FLASH_IMAGE_START)
  42. #else
  43. #define FLASH_ORIGIN FLASH_IMAGE_START
  44. #endif
  45. #ifdef FLASH_NS_START
  46. #define LIMITED_FLASH_LENGTH FLASH_NS_START - FLASH_IMAGE_START
  47. #else
  48. #define LIMITED_FLASH_LENGTH FLASH_IMAGE_END - FLASH_IMAGE_START
  49. #endif
  50. #else
  51. #define FLASH_ORIGIN FLASH_START
  52. #define LIMITED_FLASH_LENGTH FLASH_LENGTH
  53. #endif
  54. ; If a flat project has defined RAM_NS_BUFFER_LENGTH, then emit IDAU symbols to allocate non-secure RAM.
  55. #if !defined(PROJECT_NONSECURE) && defined(RAM_NS_BUFFER_LENGTH) && (OPTION_SETTING_S_LENGTH != 0)
  56. #define __RESERVE_NS_RAM (1)
  57. ; Allocate required RAM and align to 32K boundary
  58. #define RAM_NS_BUFFER_START ((RAM_START + RAM_LENGTH - RAM_NS_BUFFER_LENGTH) AND 0xFFFFFFE0)
  59. #else
  60. #define __RESERVE_NS_RAM (0)
  61. #endif
  62. #ifndef FLASH_S_START
  63. #define FLASH_S_START 0
  64. #endif
  65. #ifndef RAM_S_START
  66. #define RAM_S_START RAM_START
  67. #endif
  68. #ifndef DATA_FLASH_S_START
  69. #define DATA_FLASH_S_START DATA_FLASH_START
  70. #endif
  71. #if __RESERVE_NS_RAM
  72. #ifndef RAM_NSC_START
  73. #define RAM_NSC_START RAM_NS_BUFFER_START AND 0xFFFFE000
  74. #endif
  75. #ifndef RAM_NS_START
  76. #define RAM_NS_START RAM_NS_BUFFER_START AND 0xFFFFE000
  77. #endif
  78. #ifndef DATA_FLASH_NS_START
  79. #define DATA_FLASH_NS_START DATA_FLASH_START + DATA_FLASH_LENGTH
  80. #endif
  81. #ifndef FLASH_NSC_START
  82. #define FLASH_NSC_START FLASH_ORIGIN + LIMITED_FLASH_LENGTH
  83. #endif
  84. #ifndef FLASH_NS_START
  85. #define FLASH_NS_START FLASH_ORIGIN + LIMITED_FLASH_LENGTH
  86. #endif
  87. #else
  88. #ifndef RAM_NSC_START
  89. #ifdef PROJECT_SECURE
  90. #define RAM_NSC_START +0 ALIGN 1024
  91. #else
  92. #define RAM_NSC_START RAM_START + RAM_LENGTH
  93. #endif
  94. #endif
  95. #ifndef RAM_NS_START
  96. #ifdef PROJECT_SECURE
  97. #define RAM_NS_START +0 ALIGN 8192
  98. #else
  99. #define RAM_NS_START RAM_START + RAM_LENGTH
  100. #endif
  101. #endif
  102. #ifndef DATA_FLASH_NS_START
  103. #define DATA_FLASH_NS_START +0 ALIGN 1024
  104. #endif
  105. #ifndef FLASH_NSC_START
  106. #define FLASH_NSC_START (AlignExpr(ImageLength(LOAD_REGION_FLASH) + ImageBase(LOAD_REGION_FLASH), 1024))
  107. #endif
  108. #ifndef FLASH_NS_START
  109. #define FLASH_NS_START AlignExpr(+0, 32768)
  110. #endif
  111. #endif
  112. #ifndef QSPI_FLASH_S_START
  113. #define QSPI_FLASH_S_START QSPI_FLASH_START
  114. #endif
  115. #ifndef QSPI_FLASH_NS_START
  116. #define QSPI_FLASH_NS_START +0
  117. #endif
  118. #ifndef OSPI_DEVICE_0_S_START
  119. #define OSPI_DEVICE_0_S_START OSPI_DEVICE_0_START
  120. #endif
  121. #ifndef OSPI_DEVICE_0_NS_START
  122. #define OSPI_DEVICE_0_NS_START +0
  123. #endif
  124. #ifndef OSPI_DEVICE_1_S_START
  125. #define OSPI_DEVICE_1_S_START OSPI_DEVICE_1_START
  126. #endif
  127. #ifndef OSPI_DEVICE_1_NS_START
  128. #define OSPI_DEVICE_1_NS_START +0
  129. #endif
  130. #ifndef SDRAM_S_START
  131. #define SDRAM_S_START SDRAM_START
  132. #endif
  133. #ifndef SDRAM_NS_START
  134. #define SDRAM_NS_START +0
  135. #endif
  136. #ifdef QSPI_FLASH_SIZE
  137. #define QSPI_FLASH_PRV_LENGTH QSPI_FLASH_SIZE
  138. #else
  139. #define QSPI_FLASH_PRV_LENGTH QSPI_FLASH_LENGTH
  140. #endif
  141. #ifdef OSPI_DEVICE_0_SIZE
  142. #define OSPI_DEVICE_0_PRV_LENGTH OSPI_DEVICE_0_SIZE
  143. #else
  144. #define OSPI_DEVICE_0_PRV_LENGTH OSPI_DEVICE_0_LENGTH
  145. #endif
  146. #ifdef OSPI_DEVICE_1_SIZE
  147. #define OSPI_DEVICE_1_PRV_LENGTH OSPI_DEVICE_1_SIZE
  148. #else
  149. #define OSPI_DEVICE_1_PRV_LENGTH OSPI_DEVICE_1_LENGTH
  150. #endif
  151. #ifdef PROJECT_NONSECURE
  152. #define OPTION_SETTING_START_NS (OPTION_SETTING_START)
  153. #else
  154. #define OPTION_SETTING_START_NS (OPTION_SETTING_START + 0x80)
  155. #endif
  156. #define ID_CODE_OVERLAP ((ID_CODE_START > OPTION_SETTING_START) && (ID_CODE_START < OPTION_SETTING_START + OPTION_SETTING_LENGTH))
  157. LOAD_REGION_FLASH FLASH_ORIGIN ALIGN 0x80 LIMITED_FLASH_LENGTH
  158. {
  159. __tz_FLASH_S +0 EMPTY 0
  160. {
  161. }
  162. VECTORS +0 FIXED PADVALUE 0xFFFFFFFF ; maximum of 256 exceptions (256*4 bytes == 0x400)
  163. {
  164. *(.fixed_vectors, +FIRST)
  165. *(.application_vectors)
  166. }
  167. ; MCUs with the OPTION_SETTING region do not use the ROM registers at 0x400.
  168. #if (OPTION_SETTING_LENGTH == 0) && (FLASH_ORIGIN == FLASH_START)
  169. ; Some devices have a gap of code flash between the vector table and ROM Registers.
  170. ; The flash gap section allows applications to place code and data in this section.
  171. ROMGAP +0 FIXED
  172. {
  173. *(.flash_gap)
  174. }
  175. ROMGAP_FILL +0 FIXED FILL 0xFFFFFFFF (0x400 - ImageLength(VECTORS) - ImageLength(ROMGAP))
  176. {
  177. }
  178. ROM_REGISTERS FLASH_START+0x400 FIXED PADVALUE 0xFFFFFFFF
  179. {
  180. bsp_rom_registers.o (.rom_registers)
  181. }
  182. #endif
  183. MCUBOOT_SCE9_KEY +0 FIXED
  184. {
  185. *(.mcuboot_sce9_key)
  186. }
  187. INIT_ARRAY +0 FIXED
  188. {
  189. *(.init_array)
  190. }
  191. USB_DESC_FS +0 FIXED
  192. {
  193. *(.usb_device_desc_fs*)
  194. *(.usb_config_desc_fs*)
  195. *(.usb_interface_desc_fs*)
  196. }
  197. RO_CODE_DATA +0 FIXED
  198. {
  199. *(.text*,.rodata*,.constdata*)
  200. .ANY(+RO)
  201. }
  202. __tz_RAM_S RAM_S_START EMPTY 0
  203. {
  204. }
  205. DTC_VECTOR_TABLE RAM_START UNINIT NOCOMPRESS RAM_LENGTH
  206. {
  207. ; If DTC is used, put the DTC vector table at the start of SRAM.
  208. ; This avoids memory holes due to 1K alignment required by it.
  209. *(.bss.fsp_dtc_vector_table)
  210. }
  211. DATA +0 NOCOMPRESS
  212. {
  213. ; Do not use *(.data*) because it will place data meant for .data_flash in this section.
  214. *(.data.*)
  215. *(.data)
  216. *(.code_in_ram)
  217. #if !__RESERVE_NS_RAM
  218. *(.ns_buffer*)
  219. #endif
  220. .ANY(+RW)
  221. }
  222. BSS +0 NOCOMPRESS
  223. {
  224. *(+ZI)
  225. }
  226. NOINIT +0 UNINIT NOCOMPRESS
  227. {
  228. *(.bss.noinit)
  229. }
  230. ARM_LIB_HEAP +0 ALIGN 8 UNINIT NOCOMPRESS
  231. {
  232. *(.bss.heap)
  233. }
  234. ; ARM_LIB_STACK is not used in FSP, but it must be in the scatter file to avoid a linker error
  235. ARM_LIB_STACK +0 ALIGN 8 UNINIT NOCOMPRESS EMPTY 0
  236. {
  237. }
  238. STACK +0 ALIGN 8 UNINIT NOCOMPRESS
  239. {
  240. *(.bss.stack)
  241. *(.bss.stack.thread)
  242. }
  243. /* This is the end of RAM used in the application. */
  244. RAM_END +0 EMPTY 4
  245. {
  246. }
  247. __tz_RAM_C RAM_NSC_START EMPTY 0
  248. {
  249. }
  250. __tz_RAM_N RAM_NS_START EMPTY 0
  251. {
  252. }
  253. ; Support for OctaRAM
  254. OSPI_DEVICE_0_NO_LOAD OSPI_DEVICE_0_START UNINIT NOCOMPRESS
  255. {
  256. *(.ospi_device_0_no_load*)
  257. }
  258. ; Support for OctaRAM
  259. OSPI_DEVICE_1_NO_LOAD OSPI_DEVICE_1_START UNINIT NOCOMPRESS
  260. {
  261. *(.ospi_device_1_no_load*)
  262. }
  263. #ifdef FLASH_BOOTLOADER_LENGTH
  264. __bl_FLASH_IMAGE_START BL_FLASH_IMAGE_START OVERLAY UNINIT 4
  265. {
  266. *(.bl_boundary.bl_flash_image_start)
  267. }
  268. __bl_XIP_SECONDARY_FLASH_IMAGE_START BL_XIP_SECONDARY_FLASH_IMAGE_START OVERLAY UNINIT 4
  269. {
  270. *(.bl_boundary.bl_xip_secondary_flash_image_start)
  271. }
  272. #if FLASH_APPLICATION_NS_LENGTH == 0
  273. __bl_FLASH_IMAGE_END BL_FLASH_IMAGE_END OVERLAY UNINIT 4
  274. {
  275. *(.bl_boundary.bl_flash_image_end)
  276. }
  277. __bl_XIP_SECONDARY_FLASH_IMAGE_END BL_XIP_SECONDARY_FLASH_IMAGE_END OVERLAY UNINIT 4
  278. {
  279. *(.bl_boundary.bl_xip_secondary_flash_image_end)
  280. }
  281. #else
  282. __bl_FLASH_NS_START BL_FLASH_NS_START OVERLAY UNINIT 4
  283. {
  284. *(.bl_boundary.bl_flash_ns_start)
  285. }
  286. __bl_FLASH_NSC_START BL_FLASH_NSC_START OVERLAY UNINIT 4
  287. {
  288. *(.bl_boundary.bl_flash_nsc_start)
  289. }
  290. __bl_FLASH_NS_IMAGE_START BL_FLASH_NS_IMAGE_START OVERLAY UNINIT 4
  291. {
  292. *(.bl_boundary.bl_flash_ns_image_start)
  293. }
  294. __bln_FLASH_IMAGE_START BLN_FLASH_IMAGE_START OVERLAY UNINIT 4
  295. {
  296. *(.bl_boundary.bln_flash_image_start)
  297. }
  298. __bln_FLASH_IMAGE_END BLN_FLASH_IMAGE_END OVERLAY UNINIT 4
  299. {
  300. *(.bl_boundary.bln_flash_image_end)
  301. }
  302. __bl_RAM_NS_START BL_RAM_NS_START OVERLAY UNINIT 4
  303. {
  304. *(.bl_boundary.bl_ram_ns_start)
  305. }
  306. __bl_RAM_NSC_START BL_RAM_NSC_START OVERLAY UNINIT 4
  307. {
  308. *(.bl_boundary.bl_ram_nsc_start)
  309. }
  310. #endif
  311. #endif
  312. #if __RESERVE_NS_RAM
  313. RAM_NS_BUFFER RAM_NS_BUFFER_START
  314. {
  315. *(.ns_buffer*)
  316. }
  317. #endif
  318. RAM_LIMIT RAM_START + RAM_LENGTH EMPTY 4
  319. {
  320. }
  321. #if ITCM_LENGTH > 0
  322. ; ALIGN will align both the load address and execution address.
  323. ; The required minimum execution address alignment is an 8 byte boundary for ECC compatibility.
  324. ; Aligning instead to a 16 byte boundary meets the above requirement and also aligns the load address to FCACHE2 for RA8 to optimize copying.
  325. __tz_ITCM_S ITCM_START ALIGN 16 EMPTY 0
  326. {
  327. }
  328. ITCM_DATA +0 NOCOMPRESS ITCM_LENGTH
  329. {
  330. *(.itcm_data*)
  331. }
  332. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  333. ; There is no way to control the ending alignment of ITCM_DATA, so this dedicated section acts as padding and as the true load and execution section limit of ITCM_DATA.
  334. ; "Load Addr" will show "-" in the map file making it seem as if no padding is actually in the binary, but "Load base:" will show otherwise.
  335. ITCM_PAD (ImageLimit(ITCM_DATA)) FILL 0 NOCOMPRESS (AlignExpr(ImageLength(ITCM_DATA), 8) - ImageLength(ITCM_DATA))
  336. {
  337. }
  338. #ifndef ITCM_NS_START
  339. #define ITCM_NS_START AlignExpr(+0, 8192)
  340. #endif
  341. __tz_ITCM_N ITCM_NS_START ALIGN 8 EMPTY 0
  342. {
  343. }
  344. ScatterAssert((ITCM_START AND 0xF) == 0)
  345. ScatterAssert((ITCM_LENGTH AND 0x7) == 0)
  346. ScatterAssert(((LoadLength(ITCM_DATA) + LoadLength(ITCM_PAD)) AND 0x7) == 0)
  347. ScatterAssert(LoadLimit(ITCM_DATA) == LoadBase(ITCM_PAD))
  348. ScatterAssert(ImageLimit(ITCM_DATA) == ImageBase(ITCM_PAD))
  349. #endif
  350. #if DTCM_LENGTH > 0
  351. ; ALIGN will align both the load address and execution address.
  352. ; The required minimum execution address alignment is an 8 byte boundary for ECC compatibility.
  353. ; Aligning instead to a 16 byte boundary meets the above requirement and also aligns the load address to FCACHE2 for RA8 to optimize copying.
  354. __tz_DTCM_S DTCM_START ALIGN 16 EMPTY 0
  355. {
  356. }
  357. DTCM_DATA +0 NOCOMPRESS DTCM_LENGTH
  358. {
  359. *(.dtcm_data*)
  360. }
  361. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  362. ; There is no way to control the ending alignment of DTCM_DATA, so this dedicated section acts as padding and as the true load and execution section limit of DTCM_DATA.
  363. ; "Load Addr" will show "-" in the map file making it seem as if no padding is actually in the binary, but "Load base:" will show otherwise.
  364. DTCM_PAD (ImageLimit(DTCM_DATA)) FILL 0 NOCOMPRESS (AlignExpr(ImageLength(DTCM_DATA), 8) - ImageLength(DTCM_DATA))
  365. {
  366. }
  367. DTCM_BSS (ImageLimit(DTCM_PAD)) UNINIT NOCOMPRESS (DTCM_LENGTH - ImageLength(DTCM_DATA) - ImageLength(DTCM_PAD))
  368. {
  369. ; .bss prefix is required for AC6 to not create a load image data for this section.
  370. ; Only .bss prefixed sections can be ZI.
  371. ; Only ZI sections with UNINIT can be uninitialized.
  372. *(.bss.dtcm_bss)
  373. }
  374. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  375. ; There is no way to control the ending alignment of DTCM_BSS, so this dedicated section acts as padding and as the true execution section limit of DTCM_BSS.
  376. DTCM_BSS_PAD (ImageLimit(DTCM_BSS)) EMPTY NOCOMPRESS (AlignExpr(ImageLength(DTCM_BSS), 8) - ImageLength(DTCM_BSS))
  377. {
  378. }
  379. #ifndef DTCM_NS_START
  380. #define DTCM_NS_START AlignExpr(+0, 8192)
  381. #endif
  382. __tz_DTCM_N DTCM_NS_START ALIGN 8 EMPTY 0
  383. {
  384. }
  385. ScatterAssert((DTCM_START AND 0xF) == 0)
  386. ScatterAssert((DTCM_LENGTH AND 0x7) == 0)
  387. ScatterAssert(((LoadLength(DTCM_DATA) + LoadLength(DTCM_PAD)) AND 0x7) == 0)
  388. ScatterAssert(((ImageLength(DTCM_BSS) + ImageLength(DTCM_BSS_PAD)) AND 0x7) == 0)
  389. ScatterAssert(LoadLimit(DTCM_DATA) == LoadBase(DTCM_PAD))
  390. ScatterAssert(LoadLimit(DTCM_PAD) == LoadBase(DTCM_BSS))
  391. ScatterAssert(LoadLimit(DTCM_BSS) == LoadBase(DTCM_BSS_PAD))
  392. ScatterAssert(ImageLimit(DTCM_DATA) == ImageBase(DTCM_PAD))
  393. ScatterAssert(ImageLimit(DTCM_PAD) == ImageBase(DTCM_BSS))
  394. ScatterAssert(ImageLimit(DTCM_BSS) == ImageBase(DTCM_BSS_PAD))
  395. #endif
  396. }
  397. LOAD_REGION_NSC_FLASH FLASH_NSC_START
  398. {
  399. __tz_FLASH_C FLASH_NSC_START EMPTY 0
  400. {
  401. }
  402. EXEC_NSCR FLASH_NSC_START FIXED
  403. {
  404. *(Veneer$$CMSE)
  405. }
  406. __tz_FLASH_N FLASH_NS_START EMPTY 0
  407. {
  408. }
  409. }
  410. #if ID_CODE_OVERLAP == 0
  411. #if ID_CODE_LENGTH != 0
  412. LOAD_REGION_ID_CODE ID_CODE_START ID_CODE_LENGTH
  413. {
  414. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  415. {
  416. }
  417. ; Set this symbol to the same value as __tz_ID_CODE_S so the RA configuration tool does not split the ID_CODE
  418. ; memory region between TrustZone projects.
  419. __tz_ID_CODE_N +0 EMPTY 0
  420. {
  421. }
  422. ID_CODE +0 FIXED
  423. {
  424. *(.id_code*)
  425. }
  426. }
  427. #else
  428. LOAD_REGION_ID_CODE ID_CODE_START 4
  429. {
  430. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  431. {
  432. }
  433. __tz_ID_CODE_N +0 EMPTY 0
  434. {
  435. }
  436. }
  437. #endif
  438. #endif
  439. #if OPTION_SETTING_LENGTH != 0
  440. LOAD_REGION_OPTION_SETTING OPTION_SETTING_START OPTION_SETTING_LENGTH
  441. {
  442. __tz_OPTION_SETTING_S OPTION_SETTING_START EMPTY 0
  443. {
  444. }
  445. #ifndef PROJECT_NONSECURE
  446. OFS0 OPTION_SETTING_START + 0 FIXED
  447. {
  448. *(.option_setting_ofs0)
  449. }
  450. UNUSED_0 (ImageBase(OFS0)+ImageLength(OFS0)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x04 - (ImageBase(OFS0)+ImageLength(OFS0)))
  451. {
  452. }
  453. OFS2 OPTION_SETTING_START + 0x04 FIXED
  454. {
  455. *(.option_setting_ofs2)
  456. }
  457. UNUSED_1 (ImageBase(OFS2)+ImageLength(OFS2)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x10 - (ImageBase(OFS2)+ImageLength(OFS2)))
  458. {
  459. }
  460. DUALSEL OPTION_SETTING_START + 0x10 FIXED
  461. {
  462. *(.option_setting_dualsel)
  463. }
  464. #if ID_CODE_OVERLAP == 0
  465. UNUSED_2 (ImageBase(DUALSEL)+ImageLength(DUALSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x34 - (ImageBase(DUALSEL)+ImageLength(DUALSEL)))
  466. {
  467. }
  468. #else
  469. UNUSED_BEFORE_ID_CODE (ImageBase(DUALSEL)+ImageLength(DUALSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x20 - (ImageBase(DUALSEL)+ImageLength(DUALSEL)))
  470. {
  471. }
  472. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  473. {
  474. }
  475. ; Set this symbol to the same value as __tz_ID_CODE_S so the RA configuration tool does not split the ID_CODE
  476. ; memory region between TrustZone projects.
  477. __tz_ID_CODE_N +0 EMPTY 0
  478. {
  479. }
  480. ID_CODE ID_CODE_START FIXED
  481. {
  482. *(.id_code*)
  483. }
  484. UNUSED_AFTER_ID_CODE (ID_CODE_START + ID_CODE_LENGTH) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x34 - (ID_CODE_START + ID_CODE_LENGTH) )
  485. {
  486. }
  487. #endif
  488. SAS OPTION_SETTING_START + 0x34 FIXED
  489. {
  490. *(.option_setting_sas)
  491. }
  492. UNUSED_3 (ImageBase(SAS)+ImageLength(SAS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x80 - (ImageBase(SAS)+ImageLength(SAS)))
  493. {
  494. }
  495. __tz_OPTION_SETTING_N OPTION_SETTING_START_NS EMPTY 0
  496. {
  497. }
  498. #else
  499. __tz_OPTION_SETTING_N OPTION_SETTING_START EMPTY 0
  500. {
  501. }
  502. OFS1 OPTION_SETTING_START FIXED
  503. {
  504. *(.option_setting_ofs1)
  505. }
  506. UNUSED_4 (ImageBase(OFS1)+ImageLength(OFS1)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x04 - (ImageBase(OFS1)+ImageLength(OFS1)))
  507. {
  508. }
  509. OFS3 OPTION_SETTING_START + 0x04 FIXED
  510. {
  511. *(.option_setting_ofs3)
  512. }
  513. UNUSED_5 (ImageBase(OFS3)+ImageLength(OFS3)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x10 - (ImageBase(OFS3)+ImageLength(OFS3)))
  514. {
  515. }
  516. BANKSEL OPTION_SETTING_START + 0x10 FIXED
  517. {
  518. *(.option_setting_banksel)
  519. }
  520. UNUSED_6 (ImageBase(BANKSEL)+ImageLength(BANKSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x40 - (ImageBase(BANKSEL)+ImageLength(BANKSEL)))
  521. {
  522. }
  523. BPS OPTION_SETTING_START + 0x40 FIXED
  524. {
  525. *(.option_setting_bps0)
  526. *(.option_setting_bps1)
  527. *(.option_setting_bps2)
  528. *(.option_setting_bps3)
  529. }
  530. UNUSED_7 (ImageBase(BPS)+ImageLength(BPS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x60 - (ImageBase(BPS)+ImageLength(BPS)))
  531. {
  532. }
  533. PBPS OPTION_SETTING_START + 0x60 FIXED
  534. {
  535. *(.option_setting_pbps0)
  536. *(.option_setting_pbps1)
  537. *(.option_setting_pbps2)
  538. *(.option_setting_pbps3)
  539. }
  540. UNUSED_8 (ImageBase(PBPS)+ImageLength(PBPS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x80 - (ImageBase(PBPS)+ImageLength(PBPS)))
  541. {
  542. }
  543. #endif
  544. }
  545. #if OPTION_SETTING_S_LENGTH != 0
  546. LOAD_REGION_OPTION_SETTING_S OPTION_SETTING_S_START OPTION_SETTING_S_LENGTH
  547. {
  548. __tz_OPTION_SETTING_S_S OPTION_SETTING_S_START EMPTY 0
  549. {
  550. }
  551. #ifndef PROJECT_NONSECURE
  552. OFS1_SEC OPTION_SETTING_S_START + 0 FIXED
  553. {
  554. *(.option_setting_ofs1_sec)
  555. }
  556. UNUSED_7 (ImageBase(OFS1_SEC)+ImageLength(OFS1_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x04 - (ImageBase(OFS1_SEC)+ImageLength(OFS1_SEC)))
  557. {
  558. }
  559. OFS3_SEC OPTION_SETTING_S_START + 0x04 FIXED
  560. {
  561. *(.option_setting_ofs3_sec)
  562. }
  563. UNUSED_8 (ImageBase(OFS3_SEC)+ImageLength(OFS3_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x10 - (ImageBase(OFS3_SEC)+ImageLength(OFS3_SEC)))
  564. {
  565. }
  566. BANKSEL_SEC OPTION_SETTING_S_START + 0x10 FIXED
  567. {
  568. *(.option_setting_banksel_sec)
  569. }
  570. UNUSED_9 (ImageBase(BANKSEL_SEC)+ImageLength(BANKSEL_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x40 - (ImageBase(BANKSEL_SEC)+ImageLength(BANKSEL_SEC)))
  571. {
  572. }
  573. BPS_SEC OPTION_SETTING_S_START + 0x40 FIXED
  574. {
  575. *(.option_setting_bps_sec0)
  576. *(.option_setting_bps_sec1)
  577. *(.option_setting_bps_sec2)
  578. *(.option_setting_bps_sec3)
  579. }
  580. UNUSED_10 (ImageBase(BPS_SEC)+ImageLength(BPS_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x60 - (ImageBase(BPS_SEC)+ImageLength(BPS_SEC)))
  581. {
  582. }
  583. PBPS_SEC OPTION_SETTING_S_START + 0x60 FIXED
  584. {
  585. *(.option_setting_pbps_sec0)
  586. *(.option_setting_pbps_sec1)
  587. *(.option_setting_pbps_sec2)
  588. *(.option_setting_pbps_sec3)
  589. }
  590. UNUSED_11 (ImageBase(PBPS_SEC)+ImageLength(PBPS_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x80 - (ImageBase(PBPS_SEC)+ImageLength(PBPS_SEC)))
  591. {
  592. }
  593. OFS1_SEL OPTION_SETTING_S_START + 0x80 FIXED
  594. {
  595. *(.option_setting_ofs1_sel)
  596. }
  597. UNUSED_12 (ImageBase(OFS1_SEL)+ImageLength(OFS1_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x84 - (ImageBase(OFS1_SEL)+ImageLength(OFS1_SEL)))
  598. {
  599. }
  600. OFS3_SEL OPTION_SETTING_S_START + 0x84 FIXED
  601. {
  602. *(.option_setting_ofs3_sel)
  603. }
  604. UNUSED_13 (ImageBase(OFS3_SEL)+ImageLength(OFS3_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x90 - (ImageBase(OFS3_SEL)+ImageLength(OFS3_SEL)))
  605. {
  606. }
  607. BANKSEL_SEL OPTION_SETTING_S_START + 0x90 FIXED
  608. {
  609. *(.option_setting_banksel_sel)
  610. }
  611. UNUSED_14 (ImageBase(BANKSEL_SEL)+ImageLength(BANKSEL_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0xC0 - (ImageBase(BANKSEL_SEL)+ImageLength(BANKSEL_SEL)))
  612. {
  613. }
  614. BPS_SEL OPTION_SETTING_S_START + 0xC0 FIXED
  615. {
  616. *(.option_setting_bps_sel0)
  617. *(.option_setting_bps_sel1)
  618. *(.option_setting_bps_sel2)
  619. *(.option_setting_bps_sel3)
  620. }
  621. UNUSED_15 (ImageBase(BPS_SEL)+ImageLength(BPS_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x100 - (ImageBase(BPS_SEL)+ImageLength(BPS_SEL)))
  622. {
  623. }
  624. #endif
  625. __tz_OPTION_SETTING_S_N +0 EMPTY 0
  626. {
  627. }
  628. }
  629. #endif
  630. #endif
  631. LOAD_REGION_DATA_FLASH DATA_FLASH_START DATA_FLASH_LENGTH
  632. {
  633. __tz_DATA_FLASH_S DATA_FLASH_S_START EMPTY 0
  634. {
  635. }
  636. DATA_FLASH +0
  637. {
  638. *(.data_flash*)
  639. }
  640. __tz_DATA_FLASH_N DATA_FLASH_NS_START EMPTY 0
  641. {
  642. }
  643. }
  644. LOAD_REGION_QSPI_FLASH QSPI_FLASH_START QSPI_FLASH_PRV_LENGTH
  645. {
  646. __tz_QSPI_FLASH_S QSPI_FLASH_S_START EMPTY 0
  647. {
  648. }
  649. QSPI_FLASH +0 FIXED
  650. {
  651. *(.qspi_flash*)
  652. *(.code_in_qspi*)
  653. }
  654. __tz_QSPI_FLASH_N QSPI_FLASH_NS_START EMPTY 0
  655. {
  656. }
  657. }
  658. LOAD_REGION_OSPI_DEVICE_0 OSPI_DEVICE_0_START OSPI_DEVICE_0_PRV_LENGTH
  659. {
  660. __tz_OSPI_DEVICE_0_S OSPI_DEVICE_0_S_START EMPTY 0
  661. {
  662. }
  663. OSPI_DEVICE_0 +0 FIXED
  664. {
  665. *(.ospi_device_0*)
  666. *(.code_in_ospi_device_0*)
  667. }
  668. __tz_OSPI_DEVICE_0_N OSPI_DEVICE_0_NS_START EMPTY 0
  669. {
  670. }
  671. }
  672. LOAD_REGION_OSPI_DEVICE_1 OSPI_DEVICE_1_START OSPI_DEVICE_1_PRV_LENGTH
  673. {
  674. __tz_OSPI_DEVICE_1_S OSPI_DEVICE_1_S_START EMPTY 0
  675. {
  676. }
  677. OSPI_DEVICE_1 +0 FIXED
  678. {
  679. *(.ospi_device_1*)
  680. *(.code_in_ospi_device_1*)
  681. }
  682. __tz_OSPI_DEVICE_1_N OSPI_DEVICE_1_NS_START EMPTY 0
  683. {
  684. }
  685. }
  686. LOAD_REGION_SDRAM SDRAM_START SDRAM_LENGTH
  687. {
  688. __tz_SDRAM_S SDRAM_S_START EMPTY 0
  689. {
  690. }
  691. SDRAM +0 FIXED
  692. {
  693. *(.sdram*)
  694. *(.bss.sdram)
  695. *(.frame*)
  696. }
  697. __tz_SDRAM_N SDRAM_NS_START EMPTY 0
  698. {
  699. }
  700. }