regs.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY FREESCALE "AS IS" AND ANY EXPRESS OR IMPLIED
  6. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  7. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT
  8. * SHALL FREESCALE BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  9. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT
  10. * OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  11. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  12. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  13. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
  14. * OF SUCH DAMAGE.
  15. */
  16. #ifndef _REGS_H
  17. #define _REGS_H 1
  18. //
  19. // define base address of the register block only if it is not already
  20. // defined, which allows the compiler to override at build time for
  21. // users who've mapped their registers to locations other than the
  22. // physical location
  23. //
  24. #ifndef REGS_BASE
  25. #define REGS_BASE 0x00000000
  26. #endif
  27. //
  28. // common register types
  29. //
  30. #ifndef __LANGUAGE_ASM__
  31. typedef unsigned char reg8_t;
  32. typedef unsigned short reg16_t;
  33. typedef unsigned int reg32_t;
  34. #endif
  35. //
  36. // Typecast macro for C or asm. In C, the cast is applied, while in asm it is excluded. This is
  37. // used to simplify macro definitions in the module register headers.
  38. //
  39. #ifndef __REG_VALUE_TYPE
  40. #ifndef __LANGUAGE_ASM__
  41. #define __REG_VALUE_TYPE(v, t) ((t)(v))
  42. #else
  43. #define __REG_VALUE_TYPE(v, t) (v)
  44. #endif
  45. #endif
  46. //
  47. // macros for single instance registers
  48. //
  49. #define BF_SET(reg, field) HW_##reg##_SET(BM_##reg##_##field)
  50. #define BF_CLR(reg, field) HW_##reg##_CLR(BM_##reg##_##field)
  51. #define BF_TOG(reg, field) HW_##reg##_TOG(BM_##reg##_##field)
  52. #define BF_SETV(reg, field, v) HW_##reg##_SET(BF_##reg##_##field(v))
  53. #define BF_CLRV(reg, field, v) HW_##reg##_CLR(BF_##reg##_##field(v))
  54. #define BF_TOGV(reg, field, v) HW_##reg##_TOG(BF_##reg##_##field(v))
  55. #define BV_FLD(reg, field, sym) BF_##reg##_##field(BV_##reg##_##field##__##sym)
  56. #define BV_VAL(reg, field, sym) BV_##reg##_##field##__##sym
  57. #define BF_RD(reg, field) HW_##reg.B.field
  58. #define BF_WR(reg, field, v) BW_##reg##_##field(v)
  59. #define BF_CS1(reg, f1, v1) \
  60. (HW_##reg##_CLR(BM_##reg##_##f1), \
  61. HW_##reg##_SET(BF_##reg##_##f1(v1)))
  62. #define BF_CS2(reg, f1, v1, f2, v2) \
  63. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  64. BM_##reg##_##f2), \
  65. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  66. BF_##reg##_##f2(v2)))
  67. #define BF_CS3(reg, f1, v1, f2, v2, f3, v3) \
  68. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  69. BM_##reg##_##f2 | \
  70. BM_##reg##_##f3), \
  71. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  72. BF_##reg##_##f2(v2) | \
  73. BF_##reg##_##f3(v3)))
  74. #define BF_CS4(reg, f1, v1, f2, v2, f3, v3, f4, v4) \
  75. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  76. BM_##reg##_##f2 | \
  77. BM_##reg##_##f3 | \
  78. BM_##reg##_##f4), \
  79. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  80. BF_##reg##_##f2(v2) | \
  81. BF_##reg##_##f3(v3) | \
  82. BF_##reg##_##f4(v4)))
  83. #define BF_CS5(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  84. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  85. BM_##reg##_##f2 | \
  86. BM_##reg##_##f3 | \
  87. BM_##reg##_##f4 | \
  88. BM_##reg##_##f5), \
  89. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  90. BF_##reg##_##f2(v2) | \
  91. BF_##reg##_##f3(v3) | \
  92. BF_##reg##_##f4(v4) | \
  93. BF_##reg##_##f5(v5)))
  94. #define BF_CS6(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6) \
  95. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  96. BM_##reg##_##f2 | \
  97. BM_##reg##_##f3 | \
  98. BM_##reg##_##f4 | \
  99. BM_##reg##_##f5 | \
  100. BM_##reg##_##f6), \
  101. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  102. BF_##reg##_##f2(v2) | \
  103. BF_##reg##_##f3(v3) | \
  104. BF_##reg##_##f4(v4) | \
  105. BF_##reg##_##f5(v5) | \
  106. BF_##reg##_##f6(v6)))
  107. #define BF_CS7(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7) \
  108. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  109. BM_##reg##_##f2 | \
  110. BM_##reg##_##f3 | \
  111. BM_##reg##_##f4 | \
  112. BM_##reg##_##f5 | \
  113. BM_##reg##_##f6 | \
  114. BM_##reg##_##f7), \
  115. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  116. BF_##reg##_##f2(v2) | \
  117. BF_##reg##_##f3(v3) | \
  118. BF_##reg##_##f4(v4) | \
  119. BF_##reg##_##f5(v5) | \
  120. BF_##reg##_##f6(v6) | \
  121. BF_##reg##_##f7(v7)))
  122. #define BF_CS8(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8) \
  123. (HW_##reg##_CLR(BM_##reg##_##f1 | \
  124. BM_##reg##_##f2 | \
  125. BM_##reg##_##f3 | \
  126. BM_##reg##_##f4 | \
  127. BM_##reg##_##f5 | \
  128. BM_##reg##_##f6 | \
  129. BM_##reg##_##f7 | \
  130. BM_##reg##_##f8), \
  131. HW_##reg##_SET(BF_##reg##_##f1(v1) | \
  132. BF_##reg##_##f2(v2) | \
  133. BF_##reg##_##f3(v3) | \
  134. BF_##reg##_##f4(v4) | \
  135. BF_##reg##_##f5(v5) | \
  136. BF_##reg##_##f6(v6) | \
  137. BF_##reg##_##f7(v7) | \
  138. BF_##reg##_##f8(v8)))
  139. //
  140. // macros for multiple instance registers
  141. //
  142. #define BF_SETn(reg, n, field) HW_##reg##_SET(n, BM_##reg##_##field)
  143. #define BF_CLRn(reg, n, field) HW_##reg##_CLR(n, BM_##reg##_##field)
  144. #define BF_TOGn(reg, n, field) HW_##reg##_TOG(n, BM_##reg##_##field)
  145. #define BF_SETVn(reg, n, field, v) HW_##reg##_SET(n, BF_##reg##_##field(v))
  146. #define BF_CLRVn(reg, n, field, v) HW_##reg##_CLR(n, BF_##reg##_##field(v))
  147. #define BF_TOGVn(reg, n, field, v) HW_##reg##_TOG(n, BF_##reg##_##field(v))
  148. #define BV_FLDn(reg, n, field, sym) BF_##reg##_##field(BV_##reg##_##field##__##sym)
  149. #define BV_VALn(reg, n, field, sym) BV_##reg##_##field##__##sym
  150. #define BF_RDn(reg, n, field) HW_##reg(n).B.field
  151. #define BF_WRn(reg, n, field, v) BW_##reg##_##field(n, v)
  152. #define BF_CS1n(reg, n, f1, v1) \
  153. (HW_##reg##_CLR(n, (BM_##reg##_##f1)), \
  154. HW_##reg##_SET(n, (BF_##reg##_##f1(v1))))
  155. #define BF_CS2n(reg, n, f1, v1, f2, v2) \
  156. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  157. BM_##reg##_##f2)), \
  158. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  159. BF_##reg##_##f2(v2))))
  160. #define BF_CS3n(reg, n, f1, v1, f2, v2, f3, v3) \
  161. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  162. BM_##reg##_##f2 | \
  163. BM_##reg##_##f3)), \
  164. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  165. BF_##reg##_##f2(v2) | \
  166. BF_##reg##_##f3(v3))))
  167. #define BF_CS4n(reg, n, f1, v1, f2, v2, f3, v3, f4, v4) \
  168. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  169. BM_##reg##_##f2 | \
  170. BM_##reg##_##f3 | \
  171. BM_##reg##_##f4)), \
  172. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  173. BF_##reg##_##f2(v2) | \
  174. BF_##reg##_##f3(v3) | \
  175. BF_##reg##_##f4(v4))))
  176. #define BF_CS5n(reg, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  177. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  178. BM_##reg##_##f2 | \
  179. BM_##reg##_##f3 | \
  180. BM_##reg##_##f4 | \
  181. BM_##reg##_##f5)), \
  182. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  183. BF_##reg##_##f2(v2) | \
  184. BF_##reg##_##f3(v3) | \
  185. BF_##reg##_##f4(v4) | \
  186. BF_##reg##_##f5(v5))))
  187. #define BF_CS6n(reg, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6) \
  188. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  189. BM_##reg##_##f2 | \
  190. BM_##reg##_##f3 | \
  191. BM_##reg##_##f4 | \
  192. BM_##reg##_##f5 | \
  193. BM_##reg##_##f6)), \
  194. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  195. BF_##reg##_##f2(v2) | \
  196. BF_##reg##_##f3(v3) | \
  197. BF_##reg##_##f4(v4) | \
  198. BF_##reg##_##f5(v5) | \
  199. BF_##reg##_##f6(v6))))
  200. #define BF_CS7n(reg, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7) \
  201. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  202. BM_##reg##_##f2 | \
  203. BM_##reg##_##f3 | \
  204. BM_##reg##_##f4 | \
  205. BM_##reg##_##f5 | \
  206. BM_##reg##_##f6 | \
  207. BM_##reg##_##f7)), \
  208. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  209. BF_##reg##_##f2(v2) | \
  210. BF_##reg##_##f3(v3) | \
  211. BF_##reg##_##f4(v4) | \
  212. BF_##reg##_##f5(v5) | \
  213. BF_##reg##_##f6(v6) | \
  214. BF_##reg##_##f7(v7))))
  215. #define BF_CS8n(reg, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8) \
  216. (HW_##reg##_CLR(n, (BM_##reg##_##f1 | \
  217. BM_##reg##_##f2 | \
  218. BM_##reg##_##f3 | \
  219. BM_##reg##_##f4 | \
  220. BM_##reg##_##f5 | \
  221. BM_##reg##_##f6 | \
  222. BM_##reg##_##f7 | \
  223. BM_##reg##_##f8)), \
  224. HW_##reg##_SET(n, (BF_##reg##_##f1(v1) | \
  225. BF_##reg##_##f2(v2) | \
  226. BF_##reg##_##f3(v3) | \
  227. BF_##reg##_##f4(v4) | \
  228. BF_##reg##_##f5(v5) | \
  229. BF_##reg##_##f6(v6) | \
  230. BF_##reg##_##f7(v7) | \
  231. BF_##reg##_##f8(v8))))
  232. //
  233. // macros for single instance MULTI-BLOCK registers
  234. //
  235. #define BFn_SET(reg, blk, field) HW_##reg##_SET(blk, BM_##reg##_##field)
  236. #define BFn_CLR(reg, blk, field) HW_##reg##_CLR(blk, BM_##reg##_##field)
  237. #define BFn_TOG(reg, blk, field) HW_##reg##_TOG(blk, BM_##reg##_##field)
  238. #define BFn_SETV(reg, blk, field, v) HW_##reg##_SET(blk, BF_##reg##_##field(v))
  239. #define BFn_CLRV(reg, blk, field, v) HW_##reg##_CLR(blk, BF_##reg##_##field(v))
  240. #define BFn_TOGV(reg, blk, field, v) HW_##reg##_TOG(blk, BF_##reg##_##field(v))
  241. #define BVn_FLD(reg, field, sym) BF_##reg##_##field(BV_##reg##_##field##__##sym)
  242. #define BVn_VAL(reg, field, sym) BV_##reg##_##field##__##sym
  243. #define BFn_RD(reg, blk, field) HW_##reg(blk).B.field
  244. #define BFn_WR(reg, blk, field, v) BW_##reg##_##field(blk, v)
  245. #define BFn_CS1(reg, blk, f1, v1) \
  246. (HW_##reg##_CLR(blk, BM_##reg##_##f1), \
  247. HW_##reg##_SET(blk, BF_##reg##_##f1(v1)))
  248. #define BFn_CS2(reg, blk, f1, v1, f2, v2) \
  249. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  250. BM_##reg##_##f2), \
  251. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  252. BF_##reg##_##f2(v2)))
  253. #define BFn_CS3(reg, blk, f1, v1, f2, v2, f3, v3) \
  254. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  255. BM_##reg##_##f2 | \
  256. BM_##reg##_##f3), \
  257. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  258. BF_##reg##_##f2(v2) | \
  259. BF_##reg##_##f3(v3)))
  260. #define BFn_CS4(reg, blk, f1, v1, f2, v2, f3, v3, f4, v4) \
  261. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  262. BM_##reg##_##f2 | \
  263. BM_##reg##_##f3 | \
  264. BM_##reg##_##f4), \
  265. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  266. BF_##reg##_##f2(v2) | \
  267. BF_##reg##_##f3(v3) | \
  268. BF_##reg##_##f4(v4)))
  269. #define BFn_CS5(reg, blk, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  270. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  271. BM_##reg##_##f2 | \
  272. BM_##reg##_##f3 | \
  273. BM_##reg##_##f4 | \
  274. BM_##reg##_##f5), \
  275. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  276. BF_##reg##_##f2(v2) | \
  277. BF_##reg##_##f3(v3) | \
  278. BF_##reg##_##f4(v4) | \
  279. BF_##reg##_##f5(v5)))
  280. #define BFn_CS6(reg, blk, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6) \
  281. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  282. BM_##reg##_##f2 | \
  283. BM_##reg##_##f3 | \
  284. BM_##reg##_##f4 | \
  285. BM_##reg##_##f5 | \
  286. BM_##reg##_##f6), \
  287. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  288. BF_##reg##_##f2(v2) | \
  289. BF_##reg##_##f3(v3) | \
  290. BF_##reg##_##f4(v4) | \
  291. BF_##reg##_##f5(v5) | \
  292. BF_##reg##_##f6(v6)))
  293. #define BFn_CS7(reg, blk, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7) \
  294. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  295. BM_##reg##_##f2 | \
  296. BM_##reg##_##f3 | \
  297. BM_##reg##_##f4 | \
  298. BM_##reg##_##f5 | \
  299. BM_##reg##_##f6 | \
  300. BM_##reg##_##f7), \
  301. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  302. BF_##reg##_##f2(v2) | \
  303. BF_##reg##_##f3(v3) | \
  304. BF_##reg##_##f4(v4) | \
  305. BF_##reg##_##f5(v5) | \
  306. BF_##reg##_##f6(v6) | \
  307. BF_##reg##_##f7(v7)))
  308. #define BFn_CS8(reg, blk, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8) \
  309. (HW_##reg##_CLR(blk, BM_##reg##_##f1 | \
  310. BM_##reg##_##f2 | \
  311. BM_##reg##_##f3 | \
  312. BM_##reg##_##f4 | \
  313. BM_##reg##_##f5 | \
  314. BM_##reg##_##f6 | \
  315. BM_##reg##_##f7 | \
  316. BM_##reg##_##f8), \
  317. HW_##reg##_SET(blk, BF_##reg##_##f1(v1) | \
  318. BF_##reg##_##f2(v2) | \
  319. BF_##reg##_##f3(v3) | \
  320. BF_##reg##_##f4(v4) | \
  321. BF_##reg##_##f5(v5) | \
  322. BF_##reg##_##f6(v6) | \
  323. BF_##reg##_##f7(v7) | \
  324. BF_##reg##_##f8(v8)))
  325. //
  326. // macros for MULTI-BLOCK multiple instance registers
  327. //
  328. #define BFn_SETn(reg, blk, n, field) HW_##reg##_SET(blk, n, BM_##reg##_##field)
  329. #define BFn_CLRn(reg, blk, n, field) HW_##reg##_CLR(blk, n, BM_##reg##_##field)
  330. #define BFn_TOGn(reg, blk, n, field) HW_##reg##_TOG(blk, n, BM_##reg##_##field)
  331. #define BFn_SETVn(reg, blk, n, field, v) HW_##reg##_SET(blk, n, BF_##reg##_##field(v))
  332. #define BFn_CLRVn(reg, blk, n, field, v) HW_##reg##_CLR(blk, n, BF_##reg##_##field(v))
  333. #define BFn_TOGVn(reg, blk, n, field, v) HW_##reg##_TOG(blk, n, BF_##reg##_##field(v))
  334. #define BVn_FLDn(reg, blk, n, field, sym) BF_##reg##_##field(BV_##reg##_##field##__##sym)
  335. #define BVn_VALn(reg, blk, n, field, sym) BV_##reg##_##field##__##sym
  336. #define BFn_RDn(reg, blk, n, field) HW_##reg(n).B.field
  337. #define BFn_WRn(reg, blk, n, field, v) BW_##reg##_##field(n, v)
  338. #define BFn_CS1n(reg, blk, n, f1, v1) \
  339. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1)), \
  340. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1))))
  341. #define BFn_CS2n(reg, blk, n, f1, v1, f2, v2) \
  342. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  343. BM_##reg##_##f2)), \
  344. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  345. BF_##reg##_##f2(v2))))
  346. #define BFn_CS3n(reg, blk, n, f1, v1, f2, v2, f3, v3) \
  347. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  348. BM_##reg##_##f2 | \
  349. BM_##reg##_##f3)), \
  350. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  351. BF_##reg##_##f2(v2) | \
  352. BF_##reg##_##f3(v3))))
  353. #define BFn_CS4n(reg, blk, n, f1, v1, f2, v2, f3, v3, f4, v4) \
  354. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  355. BM_##reg##_##f2 | \
  356. BM_##reg##_##f3 | \
  357. BM_##reg##_##f4)), \
  358. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  359. BF_##reg##_##f2(v2) | \
  360. BF_##reg##_##f3(v3) | \
  361. BF_##reg##_##f4(v4))))
  362. #define BFn_CS5n(reg, blk, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  363. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  364. BM_##reg##_##f2 | \
  365. BM_##reg##_##f3 | \
  366. BM_##reg##_##f4 | \
  367. BM_##reg##_##f5)), \
  368. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  369. BF_##reg##_##f2(v2) | \
  370. BF_##reg##_##f3(v3) | \
  371. BF_##reg##_##f4(v4) | \
  372. BF_##reg##_##f5(v5))))
  373. #define BFn_CS6n(reg, blk, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6) \
  374. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  375. BM_##reg##_##f2 | \
  376. BM_##reg##_##f3 | \
  377. BM_##reg##_##f4 | \
  378. BM_##reg##_##f5 | \
  379. BM_##reg##_##f6)), \
  380. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  381. BF_##reg##_##f2(v2) | \
  382. BF_##reg##_##f3(v3) | \
  383. BF_##reg##_##f4(v4) | \
  384. BF_##reg##_##f5(v5) | \
  385. BF_##reg##_##f6(v6))))
  386. #define BFn_CS7n(reg, blk, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7) \
  387. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  388. BM_##reg##_##f2 | \
  389. BM_##reg##_##f3 | \
  390. BM_##reg##_##f4 | \
  391. BM_##reg##_##f5 | \
  392. BM_##reg##_##f6 | \
  393. BM_##reg##_##f7)), \
  394. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  395. BF_##reg##_##f2(v2) | \
  396. BF_##reg##_##f3(v3) | \
  397. BF_##reg##_##f4(v4) | \
  398. BF_##reg##_##f5(v5) | \
  399. BF_##reg##_##f6(v6) | \
  400. BF_##reg##_##f7(v7))))
  401. #define BFn_CS8n(reg, blk, n, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8) \
  402. (HW_##reg##_CLR(blk, n, (BM_##reg##_##f1 | \
  403. BM_##reg##_##f2 | \
  404. BM_##reg##_##f3 | \
  405. BM_##reg##_##f4 | \
  406. BM_##reg##_##f5 | \
  407. BM_##reg##_##f6 | \
  408. BM_##reg##_##f7 | \
  409. BM_##reg##_##f8)), \
  410. HW_##reg##_SET(blk, n, (BF_##reg##_##f1(v1) | \
  411. BF_##reg##_##f2(v2) | \
  412. BF_##reg##_##f3(v3) | \
  413. BF_##reg##_##f4(v4) | \
  414. BF_##reg##_##f5(v5) | \
  415. BF_##reg##_##f6(v6) | \
  416. BF_##reg##_##f7(v7) | \
  417. BF_##reg##_##f8(v8))))
  418. #endif // _REGS_H
  419. ////////////////////////////////////////////////////////////////////////////////