stm32g411xc.h 865 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824
  1. /**
  2. ******************************************************************************
  3. * @file stm32g411xc.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32G411xC Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - Peripheral's registers declarations and bits definition
  10. * - Macros to access peripheral's registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * Copyright (c) 2019 STMicroelectronics.
  16. * All rights reserved.
  17. *
  18. * This software is licensed under terms that can be found in the LICENSE file
  19. * in the root directory of this software component.
  20. * If no LICENSE file comes with this software, it is provided AS-IS.
  21. *
  22. ******************************************************************************
  23. */
  24. /** @addtogroup CMSIS_Device
  25. * @{
  26. */
  27. /** @addtogroup stm32g411xc
  28. * @{
  29. */
  30. #ifndef __STM32G411xC_H
  31. #define __STM32G411xC_H
  32. #ifdef __cplusplus
  33. extern "C" {
  34. #endif /* __cplusplus */
  35. /** @addtogroup Configuration_section_for_CMSIS
  36. * @{
  37. */
  38. /**
  39. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  40. */
  41. #define __CM4_REV 0x0001U /*!< Cortex-M4 revision r0p1 */
  42. #define __MPU_PRESENT 1U /*!< STM32G4XX provides an MPU */
  43. #define __NVIC_PRIO_BITS 4U /*!< STM32G4XX uses 4 Bits for the Priority Levels */
  44. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  45. #define __FPU_PRESENT 1U /*!< FPU present */
  46. /**
  47. * @}
  48. */
  49. /** @addtogroup Peripheral_interrupt_number_definition
  50. * @{
  51. */
  52. /**
  53. * @brief STM32G4XX Interrupt Number Definition, according to the selected device
  54. * in @ref Library_configuration_section
  55. */
  56. typedef enum
  57. {
  58. /****** Cortex-M4 Processor Exceptions Numbers *********************************************************************************/
  59. NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
  60. HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
  61. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  62. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  63. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  64. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  65. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  66. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  67. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  68. /****** STM32 specific Interrupt Numbers ***************************************************************************************/
  69. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  70. PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
  71. RTC_TAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp and RCC LSE CSS interrupts through the EXTI */
  72. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  73. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  74. RCC_IRQn = 5, /*!< RCC global Interrupt */
  75. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  76. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  77. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  78. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  79. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  80. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  81. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  82. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  83. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  84. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  85. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  86. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  87. ADC1_2_IRQn = 18, /*!< ADC1 and ADC2 global Interrupt */
  88. FDCAN1_IT0_IRQn = 21, /*!< FDCAN1 IT0 Interrupt */
  89. FDCAN1_IT1_IRQn = 22, /*!< FDCAN1 IT1 Interrupt */
  90. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  91. TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break, Transition error, Index error and TIM15 global interrupt */
  92. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
  93. TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 TIM1 Trigger, Commutation, Direction change, Index and TIM17 global interrupt */
  94. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  95. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  96. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  97. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  98. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  99. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  100. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  101. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  102. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  103. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  104. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  105. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  106. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  107. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  108. TIM8_BRK_IRQn = 43, /*!< TIM8 Break, Transition error and Index error Interrupt */
  109. TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */
  110. TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger, Commutation, Direction change and Index Interrupt */
  111. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  112. ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
  113. LPTIM1_IRQn = 49, /*!< LP TIM1 Interrupt */
  114. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  115. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&3 underrun error interrupts */
  116. TIM7_IRQn = 55, /*!< TIM7 global interrupts */
  117. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  118. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  119. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  120. DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
  121. DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
  122. COMP1_2_3_IRQn = 64, /*!< COMP1, COMP2 and COMP3 Interrupts */
  123. COMP4_IRQn = 65, /*!< COMP4 */
  124. CRS_IRQn = 75, /*!< CRS global interrupt */
  125. TIM20_BRK_IRQn = 77, /*!< TIM20 Break, Transition error and Index error Interrupt */
  126. TIM20_UP_IRQn = 78, /*!< TIM20 Update interrupt */
  127. TIM20_TRG_COM_IRQn = 79, /*!< TIM20 Trigger, Commutation, Direction change and Index Interrupt */
  128. TIM20_CC_IRQn = 80, /*!< TIM20 Capture Compare interrupt */
  129. FPU_IRQn = 81, /*!< FPU global interrupt */
  130. RNG_IRQn = 90, /*!< RNG global interrupt */
  131. LPUART1_IRQn = 91, /*!< LP UART 1 Interrupt */
  132. DMAMUX_OVR_IRQn = 94, /*!< DMAMUX overrun global interrupt */
  133. DMA1_Channel8_IRQn = 96, /*!< DMA1 Channel 8 interrupt */
  134. DMA2_Channel6_IRQn = 97, /*!< DMA2 Channel 6 interrupt */
  135. DMA2_Channel7_IRQn = 98, /*!< DMA2 Channel 7 interrupt */
  136. DMA2_Channel8_IRQn = 99, /*!< DMA2 Channel 8 interrupt */
  137. CORDIC_IRQn = 100, /*!< CORDIC global Interrupt */
  138. FMAC_IRQn = 101 /*!< FMAC global Interrupt */
  139. } IRQn_Type;
  140. /**
  141. * @}
  142. */
  143. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  144. #include "system_stm32g4xx.h"
  145. #include <stdint.h>
  146. /** @addtogroup Peripheral_registers_structures
  147. * @{
  148. */
  149. /**
  150. * @brief Analog to Digital Converter
  151. */
  152. typedef struct
  153. {
  154. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  155. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  156. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  157. __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
  158. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  159. __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
  160. __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
  161. uint32_t RESERVED1; /*!< Reserved, 0x1C */
  162. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  163. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  164. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
  165. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  166. __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
  167. __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
  168. __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
  169. __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
  170. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  171. uint32_t RESERVED3; /*!< Reserved, 0x44 */
  172. uint32_t RESERVED4; /*!< Reserved, 0x48 */
  173. __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
  174. uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
  175. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  176. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  177. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  178. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  179. uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
  180. __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
  181. __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
  182. __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
  183. __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
  184. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  185. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */
  186. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
  187. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  188. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  189. __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
  190. __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
  191. uint32_t RESERVED10[2];/*!< Reserved, 0x0B8 - 0x0BC */
  192. __IO uint32_t GCOMP; /*!< ADC calibration factors, Address offset: 0xC0 */
  193. } ADC_TypeDef;
  194. typedef struct
  195. {
  196. __IO uint32_t CSR; /*!< ADC common status register, Address offset: 0x300 + 0x00 */
  197. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x300 + 0x04 */
  198. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: 0x300 + 0x08 */
  199. __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: 0x300 + 0x0C */
  200. } ADC_Common_TypeDef;
  201. /**
  202. * @brief FD Controller Area Network
  203. */
  204. typedef struct
  205. {
  206. __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */
  207. __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */
  208. uint32_t RESERVED1; /*!< Reserved, 0x008 */
  209. __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */
  210. __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */
  211. __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */
  212. __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */
  213. __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */
  214. __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */
  215. __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */
  216. __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */
  217. __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */
  218. uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */
  219. __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */
  220. __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */
  221. __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */
  222. uint32_t RESERVED3; /*!< Reserved, 0x04C */
  223. __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */
  224. __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */
  225. __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */
  226. __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */
  227. uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */
  228. __IO uint32_t RXGFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */
  229. __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x084 */
  230. __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x088 */
  231. uint32_t RESERVED5; /*!< Reserved, 0x08C */
  232. __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x090 */
  233. __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x094 */
  234. __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x098 */
  235. __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x09C */
  236. uint32_t RESERVED6[8]; /*!< Reserved, 0x0A0 - 0x0BC */
  237. __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */
  238. __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */
  239. __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0C8 */
  240. __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0CC */
  241. __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D0 */
  242. __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D4 */
  243. __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0D8 */
  244. __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0DC */
  245. __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
  246. __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0E4 */
  247. __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0E8 */
  248. } FDCAN_GlobalTypeDef;
  249. /**
  250. * @brief FD Controller Area Network Configuration
  251. */
  252. typedef struct
  253. {
  254. __IO uint32_t CKDIV; /*!< FDCAN clock divider register, Address offset: 0x100 + 0x000 */
  255. } FDCAN_Config_TypeDef;
  256. /**
  257. * @brief Comparator
  258. */
  259. typedef struct
  260. {
  261. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  262. } COMP_TypeDef;
  263. /**
  264. * @brief CRC calculation unit
  265. */
  266. typedef struct
  267. {
  268. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  269. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  270. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  271. uint32_t RESERVED0; /*!< Reserved, 0x0C */
  272. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  273. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  274. } CRC_TypeDef;
  275. /**
  276. * @brief Clock Recovery System
  277. */
  278. typedef struct
  279. {
  280. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  281. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  282. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  283. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  284. } CRS_TypeDef;
  285. /**
  286. * @brief Digital to Analog Converter
  287. */
  288. typedef struct
  289. {
  290. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  291. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  292. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  293. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  294. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  295. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  296. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  297. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  298. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  299. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  300. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  301. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  302. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  303. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  304. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  305. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  306. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  307. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  308. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  309. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  310. __IO uint32_t RESERVED[2];
  311. __IO uint32_t STR1; /*!< DAC Sawtooth register, Address offset: 0x58 */
  312. __IO uint32_t STR2; /*!< DAC Sawtooth register, Address offset: 0x5C */
  313. __IO uint32_t STMODR; /*!< DAC Sawtooth Mode register, Address offset: 0x60 */
  314. } DAC_TypeDef;
  315. /**
  316. * @brief Debug MCU
  317. */
  318. typedef struct
  319. {
  320. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  321. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  322. __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
  323. __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
  324. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
  325. } DBGMCU_TypeDef;
  326. /**
  327. * @brief DMA Controller
  328. */
  329. typedef struct
  330. {
  331. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  332. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  333. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  334. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  335. } DMA_Channel_TypeDef;
  336. typedef struct
  337. {
  338. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  339. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  340. } DMA_TypeDef;
  341. /**
  342. * @brief DMA Multiplexer
  343. */
  344. typedef struct
  345. {
  346. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */
  347. }DMAMUX_Channel_TypeDef;
  348. typedef struct
  349. {
  350. __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */
  351. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */
  352. }DMAMUX_ChannelStatus_TypeDef;
  353. typedef struct
  354. {
  355. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */
  356. }DMAMUX_RequestGen_TypeDef;
  357. typedef struct
  358. {
  359. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */
  360. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */
  361. }DMAMUX_RequestGenStatus_TypeDef;
  362. /**
  363. * @brief External Interrupt/Event Controller
  364. */
  365. typedef struct
  366. {
  367. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
  368. __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
  369. __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
  370. __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
  371. __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
  372. __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
  373. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  374. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  375. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
  376. __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
  377. __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
  378. __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
  379. __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
  380. __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
  381. } EXTI_TypeDef;
  382. /**
  383. * @brief FLASH Registers
  384. */
  385. typedef struct
  386. {
  387. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  388. __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
  389. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
  390. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
  391. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
  392. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
  393. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  394. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
  395. __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
  396. __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
  397. __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
  398. __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
  399. __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
  400. uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34 */
  401. __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
  402. __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */
  403. __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */
  404. __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */
  405. uint32_t RESERVED3[7]; /*!< Reserved3, Address offset: 0x54 */
  406. __IO uint32_t SEC1R; /*!< FLASH Securable memory register bank1, Address offset: 0x70 */
  407. __IO uint32_t SEC2R; /*!< FLASH Securable memory register bank2, Address offset: 0x74 */
  408. } FLASH_TypeDef;
  409. /**
  410. * @brief FMAC
  411. */
  412. typedef struct
  413. {
  414. __IO uint32_t X1BUFCFG; /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00 */
  415. __IO uint32_t X2BUFCFG; /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04 */
  416. __IO uint32_t YBUFCFG; /*!< FMAC Y Buffer Configuration register, Address offset: 0x08 */
  417. __IO uint32_t PARAM; /*!< FMAC Parameter register, Address offset: 0x0C */
  418. __IO uint32_t CR; /*!< FMAC Control register, Address offset: 0x10 */
  419. __IO uint32_t SR; /*!< FMAC Status register, Address offset: 0x14 */
  420. __IO uint32_t WDATA; /*!< FMAC Write Data register, Address offset: 0x18 */
  421. __IO uint32_t RDATA; /*!< FMAC Read Data register, Address offset: 0x1C */
  422. } FMAC_TypeDef;
  423. /**
  424. * @brief General Purpose I/O
  425. */
  426. typedef struct
  427. {
  428. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  429. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  430. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  431. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  432. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  433. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  434. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  435. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  436. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  437. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  438. } GPIO_TypeDef;
  439. /**
  440. * @brief Inter-integrated Circuit Interface
  441. */
  442. typedef struct
  443. {
  444. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  445. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  446. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  447. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  448. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  449. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  450. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  451. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  452. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  453. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  454. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  455. } I2C_TypeDef;
  456. /**
  457. * @brief Independent WATCHDOG
  458. */
  459. typedef struct
  460. {
  461. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  462. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  463. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  464. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  465. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  466. } IWDG_TypeDef;
  467. /**
  468. * @brief LPTIMER
  469. */
  470. typedef struct
  471. {
  472. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  473. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  474. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  475. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  476. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  477. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  478. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  479. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  480. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  481. } LPTIM_TypeDef;
  482. /**
  483. * @brief Operational Amplifier (OPAMP)
  484. */
  485. typedef struct
  486. {
  487. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  488. __IO uint32_t RESERVED[5]; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  489. __IO uint32_t TCMR; /*!< OPAMP timer controlled mux mode register, Address offset: 0x18 */
  490. } OPAMP_TypeDef;
  491. /**
  492. * @brief Power Control
  493. */
  494. typedef struct
  495. {
  496. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  497. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
  498. __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
  499. __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
  500. __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
  501. __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
  502. __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
  503. uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
  504. __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
  505. __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
  506. __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
  507. __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
  508. __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
  509. __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
  510. __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
  511. __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
  512. __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
  513. __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
  514. __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */
  515. __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
  516. __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */
  517. __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
  518. uint32_t RESERVED1[10]; /*!< Reserved Address offset: 0x58 - 0x7C */
  519. __IO uint32_t CR5; /*!< PWR power control register 5, Address offset: 0x80 */
  520. } PWR_TypeDef;
  521. /**
  522. * @brief Reset and Clock Control
  523. */
  524. typedef struct
  525. {
  526. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  527. __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
  528. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  529. __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
  530. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */
  531. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  532. __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
  533. __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
  534. __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
  535. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x24 */
  536. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
  537. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
  538. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
  539. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x34 */
  540. __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
  541. __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
  542. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
  543. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x44 */
  544. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
  545. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
  546. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
  547. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x54 */
  548. __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
  549. __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
  550. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
  551. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x64 */
  552. __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
  553. __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
  554. __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
  555. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x74 */
  556. __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
  557. __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
  558. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
  559. uint32_t RESERVED8; /*!< Reserved, Address offset: 0x84 */
  560. __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
  561. uint32_t RESERVED9; /*!< Reserved, Address offset: 0x8C */
  562. __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
  563. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
  564. __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
  565. __IO uint32_t CCIPR2; /*!< RCC peripherals independent clock configuration register 2, Address offset: 0x9C */
  566. } RCC_TypeDef;
  567. /**
  568. * @brief Real-Time Clock
  569. */
  570. /*
  571. * @brief Specific device feature definitions
  572. */
  573. #define RTC_TAMP_INT_6_SUPPORT
  574. #define RTC_TAMP_INT_NB 4u
  575. #define RTC_TAMP_NB 3u
  576. #define RTC_BACKUP_NB 32u
  577. typedef struct
  578. {
  579. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  580. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  581. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  582. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  583. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  584. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  585. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  586. uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */
  587. uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */
  588. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  589. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  590. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  591. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  592. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  593. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  594. uint32_t RESERVED2; /*!< Reserved Address offset: 0x3C */
  595. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  596. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  597. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  598. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  599. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  600. __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */
  601. uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */
  602. __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */
  603. } RTC_TypeDef;
  604. /**
  605. * @brief Tamper and backup registers
  606. */
  607. typedef struct
  608. {
  609. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  610. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  611. uint32_t RESERVED0; /*!< no configuration register 3, Address offset: 0x08 */
  612. __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */
  613. uint32_t RESERVED1[6]; /*!< Reserved Address offset: 0x10 - 0x24 */
  614. uint32_t RESERVED2; /*!< Reserved Address offset: 0x28 */
  615. __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */
  616. __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */
  617. __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register Address offset: 0x34 */
  618. uint32_t RESERVED3; /*!< Reserved Address offset: 0x38 */
  619. __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */
  620. uint32_t RESERVED4[48]; /*!< Reserved Address offset: 0x040 - 0xFC */
  621. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  622. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  623. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  624. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  625. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  626. __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */
  627. __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */
  628. __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */
  629. __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */
  630. __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */
  631. __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */
  632. __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */
  633. __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */
  634. __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */
  635. __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */
  636. __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */
  637. } TAMP_TypeDef;
  638. /**
  639. * @brief Serial Peripheral Interface
  640. */
  641. typedef struct
  642. {
  643. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  644. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  645. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  646. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  647. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
  648. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
  649. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
  650. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  651. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  652. } SPI_TypeDef;
  653. /**
  654. * @brief System configuration controller
  655. */
  656. typedef struct
  657. {
  658. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  659. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  660. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  661. __IO uint32_t SCSR; /*!< SYSCFG CCMSRAM control and status register, Address offset: 0x18 */
  662. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
  663. __IO uint32_t SWPR; /*!< SYSCFG CCMSRAM write protection register, Address offset: 0x20 */
  664. __IO uint32_t SKR; /*!< SYSCFG CCMSRAM Key Register, Address offset: 0x24 */
  665. } SYSCFG_TypeDef;
  666. /**
  667. * @brief TIM
  668. */
  669. typedef struct
  670. {
  671. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  672. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  673. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  674. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  675. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  676. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  677. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  678. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  679. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  680. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  681. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  682. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  683. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  684. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  685. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  686. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  687. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  688. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  689. __IO uint32_t CCR5; /*!< TIM capture/compare register 5, Address offset: 0x48 */
  690. __IO uint32_t CCR6; /*!< TIM capture/compare register 6, Address offset: 0x4C */
  691. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x50 */
  692. __IO uint32_t DTR2; /*!< TIM deadtime register 2, Address offset: 0x54 */
  693. __IO uint32_t ECR; /*!< TIM encoder control register, Address offset: 0x58 */
  694. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x5C */
  695. __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */
  696. __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */
  697. __IO uint32_t OR ; /*!< TIM option register, Address offset: 0x68 */
  698. uint32_t RESERVED0[220];/*!< Reserved, Address offset: 0x6C */
  699. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x3DC */
  700. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x3E0 */
  701. } TIM_TypeDef;
  702. /**
  703. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  704. */
  705. typedef struct
  706. {
  707. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  708. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  709. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  710. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  711. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  712. __IO uint32_t RTOR; /*!< USART Receiver Timeout register, Address offset: 0x14 */
  713. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  714. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  715. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  716. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  717. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  718. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  719. } USART_TypeDef;
  720. /**
  721. * @brief Window WATCHDOG
  722. */
  723. typedef struct
  724. {
  725. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  726. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  727. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  728. } WWDG_TypeDef;
  729. /**
  730. * @brief RNG
  731. */
  732. typedef struct
  733. {
  734. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  735. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  736. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  737. } RNG_TypeDef;
  738. /**
  739. * @brief CORDIC
  740. */
  741. typedef struct
  742. {
  743. __IO uint32_t CSR; /*!< CORDIC control and status register, Address offset: 0x00 */
  744. __IO uint32_t WDATA; /*!< CORDIC argument register, Address offset: 0x04 */
  745. __IO uint32_t RDATA; /*!< CORDIC result register, Address offset: 0x08 */
  746. } CORDIC_TypeDef;
  747. /**
  748. * @}
  749. */
  750. /** @addtogroup Peripheral_memory_map
  751. * @{
  752. */
  753. #define FLASH_BASE (0x08000000UL) /*!< FLASH (up to 256 kB) base address */
  754. #define SRAM1_BASE (0x20000000UL) /*!< SRAM1(up to 80 KB) base address */
  755. #define SRAM2_BASE (0x20014000UL) /*!< SRAM2(16 KB) base address */
  756. #define CCMSRAM_BASE (0x10000000UL) /*!< CCMSRAM(16 KB) base address */
  757. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  758. #define SRAM1_BB_BASE (0x22000000UL) /*!< SRAM1(80 KB) base address in the bit-band region */
  759. #define SRAM2_BB_BASE (0x22280000UL) /*!< SRAM2(16 KB) base address in the bit-band region */
  760. #define CCMSRAM_BB_BASE (0x22300000UL) /*!< CCMSRAM(16 KB) base address in the bit-band region */
  761. #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */
  762. /* Legacy defines */
  763. #define SRAM_BASE SRAM1_BASE
  764. #define SRAM_BB_BASE SRAM1_BB_BASE
  765. #define SRAM1_SIZE_MAX (0x00014000UL) /*!< maximum SRAM1 size (up to 80 KBytes) */
  766. #define SRAM2_SIZE (0x00004000UL) /*!< SRAM2 size (16 KBytes) */
  767. #define CCMSRAM_SIZE (0x00004000UL) /*!< CCMSRAM size (16 KBytes) */
  768. /*!< Peripheral memory map */
  769. #define APB1PERIPH_BASE PERIPH_BASE
  770. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  771. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  772. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL)
  773. /*!< APB1 peripherals */
  774. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL)
  775. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL)
  776. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL)
  777. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL)
  778. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400UL)
  779. #define CRS_BASE (APB1PERIPH_BASE + 0x2000UL)
  780. #define TAMP_BASE (APB1PERIPH_BASE + 0x2400UL)
  781. #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL)
  782. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL)
  783. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL)
  784. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL)
  785. #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL)
  786. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00UL)
  787. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL)
  788. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL)
  789. #define FDCAN1_BASE (APB1PERIPH_BASE + 0x6400UL)
  790. #define FDCAN_CONFIG_BASE (APB1PERIPH_BASE + 0x6500UL) /*!< FDCAN configuration registers base address */
  791. #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL)
  792. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00UL)
  793. #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000UL)
  794. #define SRAMCAN_BASE (APB1PERIPH_BASE + 0xA400UL)
  795. /*!< APB2 peripherals */
  796. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000UL)
  797. #define COMP1_BASE (APB2PERIPH_BASE + 0x0200UL)
  798. #define COMP2_BASE (APB2PERIPH_BASE + 0x0204UL)
  799. #define COMP3_BASE (APB2PERIPH_BASE + 0x0208UL)
  800. #define OPAMP_BASE (APB2PERIPH_BASE + 0x0300UL)
  801. #define OPAMP1_BASE (APB2PERIPH_BASE + 0x0300UL)
  802. #define EXTI_BASE (APB2PERIPH_BASE + 0x0400UL)
  803. #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00UL)
  804. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL)
  805. #define TIM8_BASE (APB2PERIPH_BASE + 0x3400UL)
  806. #define USART1_BASE (APB2PERIPH_BASE + 0x3800UL)
  807. #define TIM15_BASE (APB2PERIPH_BASE + 0x4000UL)
  808. #define TIM16_BASE (APB2PERIPH_BASE + 0x4400UL)
  809. #define TIM17_BASE (APB2PERIPH_BASE + 0x4800UL)
  810. #define TIM20_BASE (APB2PERIPH_BASE + 0x5000UL)
  811. /*!< AHB1 peripherals */
  812. #define DMA1_BASE (AHB1PERIPH_BASE)
  813. #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400UL)
  814. #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x0800UL)
  815. #define CORDIC_BASE (AHB1PERIPH_BASE + 0x0C00UL)
  816. #define RCC_BASE (AHB1PERIPH_BASE + 0x1000UL)
  817. #define FMAC_BASE (AHB1PERIPH_BASE + 0x1400UL)
  818. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000UL)
  819. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL)
  820. #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008UL)
  821. #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CUL)
  822. #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030UL)
  823. #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044UL)
  824. #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058UL)
  825. #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CUL)
  826. #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080UL)
  827. #define DMA1_Channel8_BASE (DMA1_BASE + 0x0094UL)
  828. #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008UL)
  829. #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CUL)
  830. #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030UL)
  831. #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044UL)
  832. #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058UL)
  833. #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CUL)
  834. #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080UL)
  835. #define DMA2_Channel8_BASE (DMA2_BASE + 0x0094UL)
  836. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  837. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL)
  838. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL)
  839. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL)
  840. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL)
  841. #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL)
  842. #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL)
  843. #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL)
  844. #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL)
  845. #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL)
  846. #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL)
  847. #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL)
  848. #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL)
  849. #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL)
  850. #define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL)
  851. #define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL)
  852. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL)
  853. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL)
  854. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL)
  855. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL)
  856. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL)
  857. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL)
  858. /*!< AHB2 peripherals */
  859. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000UL)
  860. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400UL)
  861. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800UL)
  862. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00UL)
  863. #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000UL)
  864. #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400UL)
  865. #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800UL)
  866. #define ADC1_BASE (AHB2PERIPH_BASE + 0x08000000UL)
  867. #define ADC2_BASE (AHB2PERIPH_BASE + 0x08000100UL)
  868. #define ADC12_COMMON_BASE (AHB2PERIPH_BASE + 0x08000300UL)
  869. #define ADC3_BASE (AHB2PERIPH_BASE + 0x08000400UL)
  870. #define ADC345_COMMON_BASE (AHB2PERIPH_BASE + 0x08000700UL)
  871. #define DAC_BASE (AHB2PERIPH_BASE + 0x08000800UL)
  872. #define DAC1_BASE (AHB2PERIPH_BASE + 0x08000800UL)
  873. #define DAC3_BASE (AHB2PERIPH_BASE + 0x08001000UL)
  874. #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800UL)
  875. /* Debug MCU registers base address */
  876. #define DBGMCU_BASE (0xE0042000UL)
  877. #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */
  878. #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */
  879. #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */
  880. /**
  881. * @}
  882. */
  883. /** @addtogroup Peripheral_declaration
  884. * @{
  885. */
  886. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  887. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  888. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  889. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  890. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  891. #define CRS ((CRS_TypeDef *) CRS_BASE)
  892. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  893. #define RTC ((RTC_TypeDef *) RTC_BASE)
  894. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  895. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  896. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  897. #define USART2 ((USART_TypeDef *) USART2_BASE)
  898. #define UART4 ((USART_TypeDef *) UART4_BASE)
  899. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  900. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  901. #define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
  902. #define FDCAN_CONFIG ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE)
  903. #define PWR ((PWR_TypeDef *) PWR_BASE)
  904. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  905. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  906. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  907. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  908. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  909. #define COMP3 ((COMP_TypeDef *) COMP3_BASE)
  910. #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
  911. #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
  912. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  913. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  914. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  915. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  916. #define USART1 ((USART_TypeDef *) USART1_BASE)
  917. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  918. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  919. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  920. #define TIM20 ((TIM_TypeDef *) TIM20_BASE)
  921. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  922. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  923. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  924. #define CORDIC ((CORDIC_TypeDef *) CORDIC_BASE)
  925. #define RCC ((RCC_TypeDef *) RCC_BASE)
  926. #define FMAC ((FMAC_TypeDef *) FMAC_BASE)
  927. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  928. #define CRC ((CRC_TypeDef *) CRC_BASE)
  929. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  930. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  931. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  932. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  933. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  934. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  935. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  936. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  937. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  938. #define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
  939. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  940. #define ADC345_COMMON ((ADC_Common_TypeDef *) ADC345_COMMON_BASE)
  941. #define DAC ((DAC_TypeDef *) DAC_BASE)
  942. #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
  943. #define DAC3 ((DAC_TypeDef *) DAC3_BASE)
  944. #define RNG ((RNG_TypeDef *) RNG_BASE)
  945. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  946. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  947. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  948. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  949. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  950. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  951. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  952. #define DMA1_Channel8 ((DMA_Channel_TypeDef *) DMA1_Channel8_BASE)
  953. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  954. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  955. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  956. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  957. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  958. #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
  959. #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
  960. #define DMA2_Channel8 ((DMA_Channel_TypeDef *) DMA2_Channel8_BASE)
  961. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  962. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  963. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  964. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  965. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  966. #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
  967. #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
  968. #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
  969. #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
  970. #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
  971. #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
  972. #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
  973. #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
  974. #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
  975. #define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
  976. #define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
  977. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  978. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  979. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  980. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  981. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  982. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  983. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  984. /**
  985. * @}
  986. */
  987. /** @addtogroup Exported_constants
  988. * @{
  989. */
  990. /** @addtogroup Hardware_Constant_Definition
  991. * @{
  992. */
  993. #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */
  994. /**
  995. * @}
  996. */
  997. /** @addtogroup Peripheral_Registers_Bits_Definition
  998. * @{
  999. */
  1000. /******************************************************************************/
  1001. /* Peripheral Registers_Bits_Definition */
  1002. /******************************************************************************/
  1003. /******************************************************************************/
  1004. /* */
  1005. /* Analog to Digital Converter */
  1006. /* */
  1007. /******************************************************************************/
  1008. /*
  1009. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  1010. */
  1011. #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
  1012. /******************** Bit definition for ADC_ISR register *******************/
  1013. #define ADC_ISR_ADRDY_Pos (0U)
  1014. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  1015. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  1016. #define ADC_ISR_EOSMP_Pos (1U)
  1017. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  1018. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  1019. #define ADC_ISR_EOC_Pos (2U)
  1020. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  1021. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  1022. #define ADC_ISR_EOS_Pos (3U)
  1023. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  1024. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  1025. #define ADC_ISR_OVR_Pos (4U)
  1026. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  1027. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  1028. #define ADC_ISR_JEOC_Pos (5U)
  1029. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  1030. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
  1031. #define ADC_ISR_JEOS_Pos (6U)
  1032. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  1033. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  1034. #define ADC_ISR_AWD1_Pos (7U)
  1035. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  1036. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  1037. #define ADC_ISR_AWD2_Pos (8U)
  1038. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  1039. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  1040. #define ADC_ISR_AWD3_Pos (9U)
  1041. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  1042. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  1043. #define ADC_ISR_JQOVF_Pos (10U)
  1044. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  1045. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
  1046. /******************** Bit definition for ADC_IER register *******************/
  1047. #define ADC_IER_ADRDYIE_Pos (0U)
  1048. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  1049. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  1050. #define ADC_IER_EOSMPIE_Pos (1U)
  1051. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  1052. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  1053. #define ADC_IER_EOCIE_Pos (2U)
  1054. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  1055. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  1056. #define ADC_IER_EOSIE_Pos (3U)
  1057. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  1058. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  1059. #define ADC_IER_OVRIE_Pos (4U)
  1060. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  1061. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  1062. #define ADC_IER_JEOCIE_Pos (5U)
  1063. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  1064. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
  1065. #define ADC_IER_JEOSIE_Pos (6U)
  1066. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  1067. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  1068. #define ADC_IER_AWD1IE_Pos (7U)
  1069. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  1070. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  1071. #define ADC_IER_AWD2IE_Pos (8U)
  1072. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  1073. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  1074. #define ADC_IER_AWD3IE_Pos (9U)
  1075. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  1076. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  1077. #define ADC_IER_JQOVFIE_Pos (10U)
  1078. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  1079. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
  1080. /******************** Bit definition for ADC_CR register ********************/
  1081. #define ADC_CR_ADEN_Pos (0U)
  1082. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  1083. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  1084. #define ADC_CR_ADDIS_Pos (1U)
  1085. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  1086. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  1087. #define ADC_CR_ADSTART_Pos (2U)
  1088. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  1089. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  1090. #define ADC_CR_JADSTART_Pos (3U)
  1091. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  1092. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
  1093. #define ADC_CR_ADSTP_Pos (4U)
  1094. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  1095. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  1096. #define ADC_CR_JADSTP_Pos (5U)
  1097. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  1098. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
  1099. #define ADC_CR_ADVREGEN_Pos (28U)
  1100. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  1101. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  1102. #define ADC_CR_DEEPPWD_Pos (29U)
  1103. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  1104. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
  1105. #define ADC_CR_ADCALDIF_Pos (30U)
  1106. #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
  1107. #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
  1108. #define ADC_CR_ADCAL_Pos (31U)
  1109. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  1110. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  1111. /******************** Bit definition for ADC_CFGR register ******************/
  1112. #define ADC_CFGR_DMAEN_Pos (0U)
  1113. #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
  1114. #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */
  1115. #define ADC_CFGR_DMACFG_Pos (1U)
  1116. #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
  1117. #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */
  1118. #define ADC_CFGR_RES_Pos (3U)
  1119. #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
  1120. #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
  1121. #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
  1122. #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
  1123. #define ADC_CFGR_EXTSEL_Pos (5U)
  1124. #define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003E0 */
  1125. #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
  1126. #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000020 */
  1127. #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
  1128. #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
  1129. #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
  1130. #define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
  1131. #define ADC_CFGR_EXTEN_Pos (10U)
  1132. #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
  1133. #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  1134. #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
  1135. #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
  1136. #define ADC_CFGR_OVRMOD_Pos (12U)
  1137. #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
  1138. #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  1139. #define ADC_CFGR_CONT_Pos (13U)
  1140. #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
  1141. #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
  1142. #define ADC_CFGR_AUTDLY_Pos (14U)
  1143. #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
  1144. #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
  1145. #define ADC_CFGR_ALIGN_Pos (15U)
  1146. #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00008000 */
  1147. #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignment */
  1148. #define ADC_CFGR_DISCEN_Pos (16U)
  1149. #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
  1150. #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  1151. #define ADC_CFGR_DISCNUM_Pos (17U)
  1152. #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
  1153. #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  1154. #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
  1155. #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
  1156. #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
  1157. #define ADC_CFGR_JDISCEN_Pos (20U)
  1158. #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
  1159. #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  1160. #define ADC_CFGR_JQM_Pos (21U)
  1161. #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
  1162. #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
  1163. #define ADC_CFGR_AWD1SGL_Pos (22U)
  1164. #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
  1165. #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  1166. #define ADC_CFGR_AWD1EN_Pos (23U)
  1167. #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
  1168. #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  1169. #define ADC_CFGR_JAWD1EN_Pos (24U)
  1170. #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
  1171. #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  1172. #define ADC_CFGR_JAUTO_Pos (25U)
  1173. #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
  1174. #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  1175. #define ADC_CFGR_AWD1CH_Pos (26U)
  1176. #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
  1177. #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  1178. #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
  1179. #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
  1180. #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
  1181. #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
  1182. #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
  1183. #define ADC_CFGR_JQDIS_Pos (31U)
  1184. #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
  1185. #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
  1186. /******************** Bit definition for ADC_CFGR2 register *****************/
  1187. #define ADC_CFGR2_ROVSE_Pos (0U)
  1188. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  1189. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  1190. #define ADC_CFGR2_JOVSE_Pos (1U)
  1191. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  1192. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
  1193. #define ADC_CFGR2_OVSR_Pos (2U)
  1194. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  1195. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  1196. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  1197. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  1198. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  1199. #define ADC_CFGR2_OVSS_Pos (5U)
  1200. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  1201. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  1202. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  1203. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  1204. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  1205. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  1206. #define ADC_CFGR2_TROVS_Pos (9U)
  1207. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  1208. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  1209. #define ADC_CFGR2_ROVSM_Pos (10U)
  1210. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  1211. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
  1212. #define ADC_CFGR2_GCOMP_Pos (16U)
  1213. #define ADC_CFGR2_GCOMP_Msk (0x1UL << ADC_CFGR2_GCOMP_Pos) /*!< 0x00010000 */
  1214. #define ADC_CFGR2_GCOMP ADC_CFGR2_GCOMP_Msk /*!< ADC Gain Compensation mode */
  1215. #define ADC_CFGR2_SWTRIG_Pos (25U)
  1216. #define ADC_CFGR2_SWTRIG_Msk (0x1UL << ADC_CFGR2_SWTRIG_Pos) /*!< 0x02000000 */
  1217. #define ADC_CFGR2_SWTRIG ADC_CFGR2_SWTRIG_Msk /*!< ADC Software Trigger Bit for Sample time control trigger mode */
  1218. #define ADC_CFGR2_BULB_Pos (26U)
  1219. #define ADC_CFGR2_BULB_Msk (0x1UL << ADC_CFGR2_BULB_Pos) /*!< 0x04000000 */
  1220. #define ADC_CFGR2_BULB ADC_CFGR2_BULB_Msk /*!< ADC Bulb sampling mode */
  1221. #define ADC_CFGR2_SMPTRIG_Pos (27U)
  1222. #define ADC_CFGR2_SMPTRIG_Msk (0x1UL << ADC_CFGR2_SMPTRIG_Pos) /*!< 0x08000000 */
  1223. #define ADC_CFGR2_SMPTRIG ADC_CFGR2_SMPTRIG_Msk /*!< ADC Sample Time Control Trigger mode */
  1224. /******************** Bit definition for ADC_SMPR1 register *****************/
  1225. #define ADC_SMPR1_SMP0_Pos (0U)
  1226. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  1227. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  1228. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  1229. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  1230. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  1231. #define ADC_SMPR1_SMP1_Pos (3U)
  1232. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  1233. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  1234. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  1235. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  1236. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  1237. #define ADC_SMPR1_SMP2_Pos (6U)
  1238. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  1239. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  1240. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  1241. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  1242. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  1243. #define ADC_SMPR1_SMP3_Pos (9U)
  1244. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  1245. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  1246. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  1247. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  1248. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  1249. #define ADC_SMPR1_SMP4_Pos (12U)
  1250. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  1251. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  1252. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  1253. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  1254. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  1255. #define ADC_SMPR1_SMP5_Pos (15U)
  1256. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  1257. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  1258. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  1259. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  1260. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  1261. #define ADC_SMPR1_SMP6_Pos (18U)
  1262. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  1263. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  1264. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  1265. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  1266. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  1267. #define ADC_SMPR1_SMP7_Pos (21U)
  1268. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  1269. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  1270. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  1271. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  1272. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  1273. #define ADC_SMPR1_SMP8_Pos (24U)
  1274. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  1275. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  1276. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  1277. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  1278. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  1279. #define ADC_SMPR1_SMP9_Pos (27U)
  1280. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  1281. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  1282. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  1283. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  1284. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  1285. #define ADC_SMPR1_SMPPLUS_Pos (31U)
  1286. #define ADC_SMPR1_SMPPLUS_Msk (0x1UL << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */
  1287. #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */
  1288. /******************** Bit definition for ADC_SMPR2 register *****************/
  1289. #define ADC_SMPR2_SMP10_Pos (0U)
  1290. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  1291. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  1292. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  1293. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  1294. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  1295. #define ADC_SMPR2_SMP11_Pos (3U)
  1296. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  1297. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  1298. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  1299. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  1300. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  1301. #define ADC_SMPR2_SMP12_Pos (6U)
  1302. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  1303. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  1304. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  1305. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  1306. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  1307. #define ADC_SMPR2_SMP13_Pos (9U)
  1308. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  1309. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  1310. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  1311. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  1312. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  1313. #define ADC_SMPR2_SMP14_Pos (12U)
  1314. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  1315. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  1316. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  1317. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  1318. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  1319. #define ADC_SMPR2_SMP15_Pos (15U)
  1320. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  1321. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  1322. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  1323. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  1324. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  1325. #define ADC_SMPR2_SMP16_Pos (18U)
  1326. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  1327. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  1328. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  1329. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  1330. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  1331. #define ADC_SMPR2_SMP17_Pos (21U)
  1332. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  1333. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  1334. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  1335. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  1336. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  1337. #define ADC_SMPR2_SMP18_Pos (24U)
  1338. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  1339. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
  1340. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  1341. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  1342. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  1343. /******************** Bit definition for ADC_TR1 register *******************/
  1344. #define ADC_TR1_LT1_Pos (0U)
  1345. #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  1346. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  1347. #define ADC_TR1_AWDFILT_Pos (12U)
  1348. #define ADC_TR1_AWDFILT_Msk (0x7UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00007000 */
  1349. #define ADC_TR1_AWDFILT ADC_TR1_AWDFILT_Msk /*!< ADC analog watchdog filtering parameter */
  1350. #define ADC_TR1_AWDFILT_0 (0x1UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00001000 */
  1351. #define ADC_TR1_AWDFILT_1 (0x2UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00002000 */
  1352. #define ADC_TR1_AWDFILT_2 (0x4UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00004000 */
  1353. #define ADC_TR1_HT1_Pos (16U)
  1354. #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  1355. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC analog watchdog 1 threshold high */
  1356. /******************** Bit definition for ADC_TR2 register *******************/
  1357. #define ADC_TR2_LT2_Pos (0U)
  1358. #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
  1359. #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  1360. #define ADC_TR2_HT2_Pos (16U)
  1361. #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
  1362. #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  1363. /******************** Bit definition for ADC_TR3 register *******************/
  1364. #define ADC_TR3_LT3_Pos (0U)
  1365. #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
  1366. #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1367. #define ADC_TR3_HT3_Pos (16U)
  1368. #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
  1369. #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1370. /******************** Bit definition for ADC_SQR1 register ******************/
  1371. #define ADC_SQR1_L_Pos (0U)
  1372. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  1373. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  1374. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  1375. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  1376. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  1377. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  1378. #define ADC_SQR1_SQ1_Pos (6U)
  1379. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  1380. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  1381. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  1382. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  1383. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  1384. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  1385. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  1386. #define ADC_SQR1_SQ2_Pos (12U)
  1387. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  1388. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  1389. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  1390. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  1391. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  1392. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  1393. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  1394. #define ADC_SQR1_SQ3_Pos (18U)
  1395. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  1396. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  1397. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  1398. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  1399. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  1400. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  1401. #define ADC_SQR1_SQ3_4 (0x10UL<< ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  1402. #define ADC_SQR1_SQ4_Pos (24U)
  1403. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  1404. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  1405. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  1406. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  1407. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  1408. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  1409. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  1410. /******************** Bit definition for ADC_SQR2 register ******************/
  1411. #define ADC_SQR2_SQ5_Pos (0U)
  1412. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  1413. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  1414. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  1415. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  1416. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  1417. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  1418. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  1419. #define ADC_SQR2_SQ6_Pos (6U)
  1420. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  1421. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  1422. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  1423. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  1424. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  1425. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  1426. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  1427. #define ADC_SQR2_SQ7_Pos (12U)
  1428. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  1429. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  1430. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  1431. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  1432. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  1433. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  1434. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  1435. #define ADC_SQR2_SQ8_Pos (18U)
  1436. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  1437. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  1438. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  1439. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  1440. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  1441. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  1442. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  1443. #define ADC_SQR2_SQ9_Pos (24U)
  1444. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  1445. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  1446. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  1447. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  1448. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  1449. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  1450. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  1451. /******************** Bit definition for ADC_SQR3 register ******************/
  1452. #define ADC_SQR3_SQ10_Pos (0U)
  1453. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  1454. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  1455. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  1456. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  1457. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  1458. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  1459. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  1460. #define ADC_SQR3_SQ11_Pos (6U)
  1461. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  1462. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
  1463. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  1464. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  1465. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  1466. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  1467. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  1468. #define ADC_SQR3_SQ12_Pos (12U)
  1469. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  1470. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  1471. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  1472. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  1473. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  1474. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  1475. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  1476. #define ADC_SQR3_SQ13_Pos (18U)
  1477. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  1478. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  1479. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  1480. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  1481. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  1482. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  1483. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  1484. #define ADC_SQR3_SQ14_Pos (24U)
  1485. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  1486. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  1487. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  1488. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  1489. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  1490. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  1491. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  1492. /******************** Bit definition for ADC_SQR4 register ******************/
  1493. #define ADC_SQR4_SQ15_Pos (0U)
  1494. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  1495. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  1496. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  1497. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  1498. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  1499. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  1500. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  1501. #define ADC_SQR4_SQ16_Pos (6U)
  1502. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  1503. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  1504. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  1505. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  1506. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  1507. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  1508. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  1509. /******************** Bit definition for ADC_DR register ********************/
  1510. #define ADC_DR_RDATA_Pos (0U)
  1511. #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
  1512. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
  1513. /******************** Bit definition for ADC_JSQR register ******************/
  1514. #define ADC_JSQR_JL_Pos (0U)
  1515. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  1516. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  1517. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  1518. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  1519. #define ADC_JSQR_JEXTSEL_Pos (2U)
  1520. #define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000007C */
  1521. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  1522. #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  1523. #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  1524. #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  1525. #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  1526. #define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000040 */
  1527. #define ADC_JSQR_JEXTEN_Pos (7U)
  1528. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000180 */
  1529. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
  1530. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  1531. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000100 */
  1532. #define ADC_JSQR_JSQ1_Pos (9U)
  1533. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00003E00 */
  1534. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  1535. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  1536. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  1537. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  1538. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  1539. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00002000 */
  1540. #define ADC_JSQR_JSQ2_Pos (15U)
  1541. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
  1542. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  1543. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
  1544. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  1545. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  1546. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  1547. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  1548. #define ADC_JSQR_JSQ3_Pos (21U)
  1549. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x03E00000 */
  1550. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  1551. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  1552. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  1553. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  1554. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  1555. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x02000000 */
  1556. #define ADC_JSQR_JSQ4_Pos (27U)
  1557. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0xF8000000 */
  1558. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  1559. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  1560. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  1561. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  1562. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  1563. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x80000000 */
  1564. /******************** Bit definition for ADC_OFR1 register ******************/
  1565. #define ADC_OFR1_OFFSET1_Pos (0U)
  1566. #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
  1567. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
  1568. #define ADC_OFR1_OFFSETPOS_Pos (24U)
  1569. #define ADC_OFR1_OFFSETPOS_Msk (0x1UL << ADC_OFR1_OFFSETPOS_Pos) /*!< 0x01000000 */
  1570. #define ADC_OFR1_OFFSETPOS ADC_OFR1_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  1571. #define ADC_OFR1_SATEN_Pos (25U)
  1572. #define ADC_OFR1_SATEN_Msk (0x1UL << ADC_OFR1_SATEN_Pos) /*!< 0x02000000 */
  1573. #define ADC_OFR1_SATEN ADC_OFR1_SATEN_Msk /*!< ADC offset number 1 saturation enable */
  1574. #define ADC_OFR1_OFFSET1_CH_Pos (26U)
  1575. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  1576. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
  1577. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  1578. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  1579. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  1580. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  1581. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  1582. #define ADC_OFR1_OFFSET1_EN_Pos (31U)
  1583. #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
  1584. #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
  1585. /******************** Bit definition for ADC_OFR2 register ******************/
  1586. #define ADC_OFR2_OFFSET2_Pos (0U)
  1587. #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
  1588. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
  1589. #define ADC_OFR2_OFFSETPOS_Pos (24U)
  1590. #define ADC_OFR2_OFFSETPOS_Msk (0x1UL << ADC_OFR2_OFFSETPOS_Pos) /*!< 0x01000000 */
  1591. #define ADC_OFR2_OFFSETPOS ADC_OFR2_OFFSETPOS_Msk /*!< ADC offset number 2 positive */
  1592. #define ADC_OFR2_SATEN_Pos (25U)
  1593. #define ADC_OFR2_SATEN_Msk (0x1UL << ADC_OFR2_SATEN_Pos) /*!< 0x02000000 */
  1594. #define ADC_OFR2_SATEN ADC_OFR2_SATEN_Msk /*!< ADC offset number 2 saturation enable */
  1595. #define ADC_OFR2_OFFSET2_CH_Pos (26U)
  1596. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  1597. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
  1598. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  1599. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  1600. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  1601. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  1602. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  1603. #define ADC_OFR2_OFFSET2_EN_Pos (31U)
  1604. #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
  1605. #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
  1606. /******************** Bit definition for ADC_OFR3 register ******************/
  1607. #define ADC_OFR3_OFFSET3_Pos (0U)
  1608. #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
  1609. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
  1610. #define ADC_OFR3_OFFSETPOS_Pos (24U)
  1611. #define ADC_OFR3_OFFSETPOS_Msk (0x1UL << ADC_OFR3_OFFSETPOS_Pos) /*!< 0x01000000 */
  1612. #define ADC_OFR3_OFFSETPOS ADC_OFR3_OFFSETPOS_Msk /*!< ADC offset number 3 positive */
  1613. #define ADC_OFR3_SATEN_Pos (25U)
  1614. #define ADC_OFR3_SATEN_Msk (0x1UL << ADC_OFR3_SATEN_Pos) /*!< 0x02000000 */
  1615. #define ADC_OFR3_SATEN ADC_OFR3_SATEN_Msk /*!< ADC offset number 3 saturation enable */
  1616. #define ADC_OFR3_OFFSET3_CH_Pos (26U)
  1617. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  1618. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
  1619. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  1620. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  1621. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  1622. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  1623. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  1624. #define ADC_OFR3_OFFSET3_EN_Pos (31U)
  1625. #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
  1626. #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
  1627. /******************** Bit definition for ADC_OFR4 register ******************/
  1628. #define ADC_OFR4_OFFSET4_Pos (0U)
  1629. #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
  1630. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
  1631. #define ADC_OFR4_OFFSETPOS_Pos (24U)
  1632. #define ADC_OFR4_OFFSETPOS_Msk (0x1UL << ADC_OFR4_OFFSETPOS_Pos) /*!< 0x01000000 */
  1633. #define ADC_OFR4_OFFSETPOS ADC_OFR4_OFFSETPOS_Msk /*!< ADC offset number 4 positive */
  1634. #define ADC_OFR4_SATEN_Pos (25U)
  1635. #define ADC_OFR4_SATEN_Msk (0x1UL << ADC_OFR4_SATEN_Pos) /*!< 0x02000000 */
  1636. #define ADC_OFR4_SATEN ADC_OFR4_SATEN_Msk /*!< ADC offset number 4 saturation enable */
  1637. #define ADC_OFR4_OFFSET4_CH_Pos (26U)
  1638. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  1639. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
  1640. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  1641. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  1642. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  1643. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  1644. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  1645. #define ADC_OFR4_OFFSET4_EN_Pos (31U)
  1646. #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
  1647. #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
  1648. /******************** Bit definition for ADC_JDR1 register ******************/
  1649. #define ADC_JDR1_JDATA_Pos (0U)
  1650. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1651. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  1652. /******************** Bit definition for ADC_JDR2 register ******************/
  1653. #define ADC_JDR2_JDATA_Pos (0U)
  1654. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1655. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  1656. /******************** Bit definition for ADC_JDR3 register ******************/
  1657. #define ADC_JDR3_JDATA_Pos (0U)
  1658. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1659. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  1660. /******************** Bit definition for ADC_JDR4 register ******************/
  1661. #define ADC_JDR4_JDATA_Pos (0U)
  1662. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1663. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  1664. /******************** Bit definition for ADC_AWD2CR register ****************/
  1665. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  1666. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  1667. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  1668. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  1669. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  1670. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  1671. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  1672. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  1673. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  1674. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  1675. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  1676. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  1677. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  1678. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  1679. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  1680. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  1681. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  1682. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  1683. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  1684. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  1685. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  1686. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  1687. /******************** Bit definition for ADC_AWD3CR register ****************/
  1688. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  1689. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  1690. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  1691. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  1692. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  1693. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  1694. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  1695. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  1696. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  1697. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  1698. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  1699. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  1700. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  1701. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  1702. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  1703. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  1704. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  1705. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  1706. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  1707. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  1708. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  1709. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  1710. /******************** Bit definition for ADC_DIFSEL register ****************/
  1711. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  1712. #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
  1713. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
  1714. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  1715. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  1716. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  1717. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  1718. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  1719. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  1720. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  1721. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  1722. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  1723. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  1724. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  1725. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  1726. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  1727. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  1728. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  1729. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  1730. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  1731. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  1732. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  1733. /******************** Bit definition for ADC_CALFACT register ***************/
  1734. #define ADC_CALFACT_CALFACT_S_Pos (0U)
  1735. #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
  1736. #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
  1737. #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
  1738. #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
  1739. #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
  1740. #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
  1741. #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
  1742. #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
  1743. #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000030 */
  1744. #define ADC_CALFACT_CALFACT_D_Pos (16U)
  1745. #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
  1746. #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
  1747. #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
  1748. #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
  1749. #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
  1750. #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
  1751. #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
  1752. #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
  1753. #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00300000 */
  1754. /******************** Bit definition for ADC_GCOMP register *****************/
  1755. #define ADC_GCOMP_GCOMPCOEFF_Pos (0U)
  1756. #define ADC_GCOMP_GCOMPCOEFF_Msk (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos) /*!< 0x00003FFF */
  1757. #define ADC_GCOMP_GCOMPCOEFF ADC_GCOMP_GCOMPCOEFF_Msk /*!< ADC Gain Compensation Coefficient */
  1758. /************************* ADC Common registers *****************************/
  1759. /******************** Bit definition for ADC_CSR register *******************/
  1760. #define ADC_CSR_ADRDY_MST_Pos (0U)
  1761. #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
  1762. #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< ADC multimode master ready flag */
  1763. #define ADC_CSR_EOSMP_MST_Pos (1U)
  1764. #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
  1765. #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< ADC multimode master group regular end of sampling flag */
  1766. #define ADC_CSR_EOC_MST_Pos (2U)
  1767. #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
  1768. #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< ADC multimode master group regular end of unitary conversion flag */
  1769. #define ADC_CSR_EOS_MST_Pos (3U)
  1770. #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
  1771. #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< ADC multimode master group regular end of sequence conversions flag */
  1772. #define ADC_CSR_OVR_MST_Pos (4U)
  1773. #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
  1774. #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< ADC multimode master group regular overrun flag */
  1775. #define ADC_CSR_JEOC_MST_Pos (5U)
  1776. #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
  1777. #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< ADC multimode master group injected end of unitary conversion flag */
  1778. #define ADC_CSR_JEOS_MST_Pos (6U)
  1779. #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
  1780. #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< ADC multimode master group injected end of sequence conversions flag */
  1781. #define ADC_CSR_AWD1_MST_Pos (7U)
  1782. #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
  1783. #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< ADC multimode master analog watchdog 1 flag */
  1784. #define ADC_CSR_AWD2_MST_Pos (8U)
  1785. #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
  1786. #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< ADC multimode master analog watchdog 2 flag */
  1787. #define ADC_CSR_AWD3_MST_Pos (9U)
  1788. #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
  1789. #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< ADC multimode master analog watchdog 3 flag */
  1790. #define ADC_CSR_JQOVF_MST_Pos (10U)
  1791. #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
  1792. #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< ADC multimode master group injected contexts queue overflow flag */
  1793. #define ADC_CSR_ADRDY_SLV_Pos (16U)
  1794. #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
  1795. #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< ADC multimode slave ready flag */
  1796. #define ADC_CSR_EOSMP_SLV_Pos (17U)
  1797. #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
  1798. #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< ADC multimode slave group regular end of sampling flag */
  1799. #define ADC_CSR_EOC_SLV_Pos (18U)
  1800. #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
  1801. #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< ADC multimode slave group regular end of unitary conversion flag */
  1802. #define ADC_CSR_EOS_SLV_Pos (19U)
  1803. #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
  1804. #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< ADC multimode slave group regular end of sequence conversions flag */
  1805. #define ADC_CSR_OVR_SLV_Pos (20U)
  1806. #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
  1807. #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< ADC multimode slave group regular overrun flag */
  1808. #define ADC_CSR_JEOC_SLV_Pos (21U)
  1809. #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
  1810. #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< ADC multimode slave group injected end of unitary conversion flag */
  1811. #define ADC_CSR_JEOS_SLV_Pos (22U)
  1812. #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
  1813. #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< ADC multimode slave group injected end of sequence conversions flag */
  1814. #define ADC_CSR_AWD1_SLV_Pos (23U)
  1815. #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
  1816. #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< ADC multimode slave analog watchdog 1 flag */
  1817. #define ADC_CSR_AWD2_SLV_Pos (24U)
  1818. #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
  1819. #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< ADC multimode slave analog watchdog 2 flag */
  1820. #define ADC_CSR_AWD3_SLV_Pos (25U)
  1821. #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
  1822. #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< ADC multimode slave analog watchdog 3 flag */
  1823. #define ADC_CSR_JQOVF_SLV_Pos (26U)
  1824. #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
  1825. #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< ADC multimode slave group injected contexts queue overflow flag */
  1826. /******************** Bit definition for ADC_CCR register *******************/
  1827. #define ADC_CCR_DUAL_Pos (0U)
  1828. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  1829. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */
  1830. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  1831. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  1832. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  1833. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  1834. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  1835. #define ADC_CCR_DELAY_Pos (8U)
  1836. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1837. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */
  1838. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1839. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  1840. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  1841. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  1842. #define ADC_CCR_DMACFG_Pos (13U)
  1843. #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */
  1844. #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */
  1845. #define ADC_CCR_MDMA_Pos (14U)
  1846. #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */
  1847. #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */
  1848. #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */
  1849. #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */
  1850. #define ADC_CCR_CKMODE_Pos (16U)
  1851. #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
  1852. #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
  1853. #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
  1854. #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
  1855. #define ADC_CCR_PRESC_Pos (18U)
  1856. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  1857. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  1858. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  1859. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  1860. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  1861. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  1862. #define ADC_CCR_VREFEN_Pos (22U)
  1863. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  1864. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  1865. #define ADC_CCR_VSENSESEL_Pos (23U)
  1866. #define ADC_CCR_VSENSESEL_Msk (0x1UL << ADC_CCR_VSENSESEL_Pos) /*!< 0x00800000 */
  1867. #define ADC_CCR_VSENSESEL ADC_CCR_VSENSESEL_Msk /*!< ADC internal path to temperature sensor enable */
  1868. #define ADC_CCR_VBATSEL_Pos (24U)
  1869. #define ADC_CCR_VBATSEL_Msk (0x1UL << ADC_CCR_VBATSEL_Pos) /*!< 0x01000000 */
  1870. #define ADC_CCR_VBATSEL ADC_CCR_VBATSEL_Msk /*!< ADC internal path to battery voltage enable */
  1871. /******************** Bit definition for ADC_CDR register *******************/
  1872. #define ADC_CDR_RDATA_MST_Pos (0U)
  1873. #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
  1874. #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
  1875. #define ADC_CDR_RDATA_SLV_Pos (16U)
  1876. #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
  1877. #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
  1878. /******************************************************************************/
  1879. /* */
  1880. /* Analog Comparators (COMP) */
  1881. /* */
  1882. /******************************************************************************/
  1883. /********************** Bit definition for COMP_CSR register ****************/
  1884. #define COMP_CSR_EN_Pos (0U)
  1885. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  1886. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  1887. #define COMP_CSR_INMSEL_Pos (4U)
  1888. #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
  1889. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  1890. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  1891. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  1892. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  1893. #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */
  1894. #define COMP_CSR_INPSEL_Pos (8U)
  1895. #define COMP_CSR_INPSEL_Msk (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  1896. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
  1897. #define COMP_CSR_POLARITY_Pos (15U)
  1898. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  1899. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  1900. #define COMP_CSR_HYST_Pos (16U)
  1901. #define COMP_CSR_HYST_Msk (0x7UL << COMP_CSR_HYST_Pos) /*!< 0x00070000 */
  1902. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
  1903. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  1904. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  1905. #define COMP_CSR_HYST_2 (0x4UL << COMP_CSR_HYST_Pos) /*!< 0x00040000 */
  1906. #define COMP_CSR_BLANKING_Pos (19U)
  1907. #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x00380000 */
  1908. #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
  1909. #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
  1910. #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
  1911. #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00200000 */
  1912. #define COMP_CSR_BRGEN_Pos (22U)
  1913. #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
  1914. #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator scaler bridge enable */
  1915. #define COMP_CSR_SCALEN_Pos (23U)
  1916. #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
  1917. #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator voltage scaler enable */
  1918. #define COMP_CSR_VALUE_Pos (30U)
  1919. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  1920. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  1921. #define COMP_CSR_LOCK_Pos (31U)
  1922. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  1923. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  1924. /******************************************************************************/
  1925. /* */
  1926. /* CORDIC calculation unit */
  1927. /* */
  1928. /******************************************************************************/
  1929. /******************* Bit definition for CORDIC_CSR register *****************/
  1930. #define CORDIC_CSR_FUNC_Pos (0U)
  1931. #define CORDIC_CSR_FUNC_Msk (0xFUL << CORDIC_CSR_FUNC_Pos) /*!< 0x0000000F */
  1932. #define CORDIC_CSR_FUNC CORDIC_CSR_FUNC_Msk /*!< Function */
  1933. #define CORDIC_CSR_FUNC_0 (0x1UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000001 */
  1934. #define CORDIC_CSR_FUNC_1 (0x2UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000002 */
  1935. #define CORDIC_CSR_FUNC_2 (0x4UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000004 */
  1936. #define CORDIC_CSR_FUNC_3 (0x8UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000008 */
  1937. #define CORDIC_CSR_PRECISION_Pos (4U)
  1938. #define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos) /*!< 0x000000F0 */
  1939. #define CORDIC_CSR_PRECISION CORDIC_CSR_PRECISION_Msk /*!< Precision */
  1940. #define CORDIC_CSR_PRECISION_0 (0x1UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000010 */
  1941. #define CORDIC_CSR_PRECISION_1 (0x2UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000020 */
  1942. #define CORDIC_CSR_PRECISION_2 (0x4UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000040 */
  1943. #define CORDIC_CSR_PRECISION_3 (0x8UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000080 */
  1944. #define CORDIC_CSR_SCALE_Pos (8U)
  1945. #define CORDIC_CSR_SCALE_Msk (0x7UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000700 */
  1946. #define CORDIC_CSR_SCALE CORDIC_CSR_SCALE_Msk /*!< Scaling factor */
  1947. #define CORDIC_CSR_SCALE_0 (0x1UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000100 */
  1948. #define CORDIC_CSR_SCALE_1 (0x2UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000200 */
  1949. #define CORDIC_CSR_SCALE_2 (0x4UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000400 */
  1950. #define CORDIC_CSR_IEN_Pos (16U)
  1951. #define CORDIC_CSR_IEN_Msk (0x1UL << CORDIC_CSR_IEN_Pos) /*!< 0x00010000 */
  1952. #define CORDIC_CSR_IEN CORDIC_CSR_IEN_Msk /*!< Interrupt Enable */
  1953. #define CORDIC_CSR_DMAREN_Pos (17U)
  1954. #define CORDIC_CSR_DMAREN_Msk (0x1UL << CORDIC_CSR_DMAREN_Pos) /*!< 0x00020000 */
  1955. #define CORDIC_CSR_DMAREN CORDIC_CSR_DMAREN_Msk /*!< DMA Read channel Enable */
  1956. #define CORDIC_CSR_DMAWEN_Pos (18U)
  1957. #define CORDIC_CSR_DMAWEN_Msk (0x1UL << CORDIC_CSR_DMAWEN_Pos) /*!< 0x00040000 */
  1958. #define CORDIC_CSR_DMAWEN CORDIC_CSR_DMAWEN_Msk /*!< DMA Write channel Enable */
  1959. #define CORDIC_CSR_NRES_Pos (19U)
  1960. #define CORDIC_CSR_NRES_Msk (0x1UL << CORDIC_CSR_NRES_Pos) /*!< 0x00080000 */
  1961. #define CORDIC_CSR_NRES CORDIC_CSR_NRES_Msk /*!< Number of results in WDATA register */
  1962. #define CORDIC_CSR_NARGS_Pos (20U)
  1963. #define CORDIC_CSR_NARGS_Msk (0x1UL << CORDIC_CSR_NARGS_Pos) /*!< 0x00100000 */
  1964. #define CORDIC_CSR_NARGS CORDIC_CSR_NARGS_Msk /*!< Number of arguments in RDATA register */
  1965. #define CORDIC_CSR_RESSIZE_Pos (21U)
  1966. #define CORDIC_CSR_RESSIZE_Msk (0x1UL << CORDIC_CSR_RESSIZE_Pos) /*!< 0x00200000 */
  1967. #define CORDIC_CSR_RESSIZE CORDIC_CSR_RESSIZE_Msk /*!< Width of output data */
  1968. #define CORDIC_CSR_ARGSIZE_Pos (22U)
  1969. #define CORDIC_CSR_ARGSIZE_Msk (0x1UL << CORDIC_CSR_ARGSIZE_Pos) /*!< 0x00400000 */
  1970. #define CORDIC_CSR_ARGSIZE CORDIC_CSR_ARGSIZE_Msk /*!< Width of input data */
  1971. #define CORDIC_CSR_RRDY_Pos (31U)
  1972. #define CORDIC_CSR_RRDY_Msk (0x1UL << CORDIC_CSR_RRDY_Pos) /*!< 0x80000000 */
  1973. #define CORDIC_CSR_RRDY CORDIC_CSR_RRDY_Msk /*!< Result Ready Flag */
  1974. /******************* Bit definition for CORDIC_WDATA register ***************/
  1975. #define CORDIC_WDATA_ARG_Pos (0U)
  1976. #define CORDIC_WDATA_ARG_Msk (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos) /*!< 0xFFFFFFFF */
  1977. #define CORDIC_WDATA_ARG CORDIC_WDATA_ARG_Msk /*!< Input Argument */
  1978. /******************* Bit definition for CORDIC_RDATA register ***************/
  1979. #define CORDIC_RDATA_RES_Pos (0U)
  1980. #define CORDIC_RDATA_RES_Msk (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos) /*!< 0xFFFFFFFF */
  1981. #define CORDIC_RDATA_RES CORDIC_RDATA_RES_Msk /*!< Output Result */
  1982. /******************************************************************************/
  1983. /* */
  1984. /* CRC calculation unit */
  1985. /* */
  1986. /******************************************************************************/
  1987. /******************* Bit definition for CRC_DR register *********************/
  1988. #define CRC_DR_DR_Pos (0U)
  1989. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1990. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1991. /******************* Bit definition for CRC_IDR register ********************/
  1992. #define CRC_IDR_IDR_Pos (0U)
  1993. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  1994. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bit data register bits */
  1995. /******************** Bit definition for CRC_CR register ********************/
  1996. #define CRC_CR_RESET_Pos (0U)
  1997. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1998. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1999. #define CRC_CR_POLYSIZE_Pos (3U)
  2000. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  2001. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  2002. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  2003. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  2004. #define CRC_CR_REV_IN_Pos (5U)
  2005. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  2006. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  2007. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  2008. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  2009. #define CRC_CR_REV_OUT_Pos (7U)
  2010. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  2011. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  2012. /******************* Bit definition for CRC_INIT register *******************/
  2013. #define CRC_INIT_INIT_Pos (0U)
  2014. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  2015. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  2016. /******************* Bit definition for CRC_POL register ********************/
  2017. #define CRC_POL_POL_Pos (0U)
  2018. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  2019. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  2020. /******************************************************************************/
  2021. /* */
  2022. /* CRS Clock Recovery System */
  2023. /******************************************************************************/
  2024. /******************* Bit definition for CRS_CR register *********************/
  2025. #define CRS_CR_SYNCOKIE_Pos (0U)
  2026. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  2027. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  2028. #define CRS_CR_SYNCWARNIE_Pos (1U)
  2029. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  2030. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  2031. #define CRS_CR_ERRIE_Pos (2U)
  2032. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  2033. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  2034. #define CRS_CR_ESYNCIE_Pos (3U)
  2035. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  2036. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  2037. #define CRS_CR_CEN_Pos (5U)
  2038. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  2039. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  2040. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  2041. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  2042. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  2043. #define CRS_CR_SWSYNC_Pos (7U)
  2044. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  2045. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  2046. #define CRS_CR_TRIM_Pos (8U)
  2047. #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */
  2048. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  2049. /******************* Bit definition for CRS_CFGR register *********************/
  2050. #define CRS_CFGR_RELOAD_Pos (0U)
  2051. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  2052. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  2053. #define CRS_CFGR_FELIM_Pos (16U)
  2054. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  2055. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  2056. #define CRS_CFGR_SYNCDIV_Pos (24U)
  2057. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  2058. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  2059. #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  2060. #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  2061. #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  2062. #define CRS_CFGR_SYNCSRC_Pos (28U)
  2063. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  2064. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  2065. #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  2066. #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  2067. #define CRS_CFGR_SYNCPOL_Pos (31U)
  2068. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  2069. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  2070. /******************* Bit definition for CRS_ISR register *********************/
  2071. #define CRS_ISR_SYNCOKF_Pos (0U)
  2072. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  2073. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  2074. #define CRS_ISR_SYNCWARNF_Pos (1U)
  2075. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  2076. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  2077. #define CRS_ISR_ERRF_Pos (2U)
  2078. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  2079. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  2080. #define CRS_ISR_ESYNCF_Pos (3U)
  2081. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  2082. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  2083. #define CRS_ISR_SYNCERR_Pos (8U)
  2084. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  2085. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  2086. #define CRS_ISR_SYNCMISS_Pos (9U)
  2087. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  2088. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  2089. #define CRS_ISR_TRIMOVF_Pos (10U)
  2090. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  2091. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  2092. #define CRS_ISR_FEDIR_Pos (15U)
  2093. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  2094. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  2095. #define CRS_ISR_FECAP_Pos (16U)
  2096. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  2097. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  2098. /******************* Bit definition for CRS_ICR register *********************/
  2099. #define CRS_ICR_SYNCOKC_Pos (0U)
  2100. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  2101. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  2102. #define CRS_ICR_SYNCWARNC_Pos (1U)
  2103. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  2104. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  2105. #define CRS_ICR_ERRC_Pos (2U)
  2106. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  2107. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  2108. #define CRS_ICR_ESYNCC_Pos (3U)
  2109. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  2110. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  2111. /******************************************************************************/
  2112. /* */
  2113. /* Digital to Analog Converter */
  2114. /* */
  2115. /******************************************************************************/
  2116. /*
  2117. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  2118. */
  2119. #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */
  2120. /******************** Bit definition for DAC_CR register ********************/
  2121. #define DAC_CR_EN1_Pos (0U)
  2122. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  2123. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  2124. #define DAC_CR_TEN1_Pos (1U)
  2125. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */
  2126. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  2127. #define DAC_CR_TSEL1_Pos (2U)
  2128. #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */
  2129. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
  2130. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */
  2131. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  2132. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  2133. #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  2134. #define DAC_CR_WAVE1_Pos (6U)
  2135. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  2136. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  2137. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  2138. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  2139. #define DAC_CR_MAMP1_Pos (8U)
  2140. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  2141. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  2142. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  2143. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  2144. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  2145. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  2146. #define DAC_CR_DMAEN1_Pos (12U)
  2147. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  2148. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  2149. #define DAC_CR_DMAUDRIE1_Pos (13U)
  2150. #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  2151. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
  2152. #define DAC_CR_CEN1_Pos (14U)
  2153. #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
  2154. #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
  2155. #define DAC_CR_HFSEL_Pos (15U)
  2156. #define DAC_CR_HFSEL_Msk (0x1UL << DAC_CR_HFSEL_Pos) /*!< 0x00008000 */
  2157. #define DAC_CR_HFSEL DAC_CR_HFSEL_Msk /*!<DAC channel 1 and 2 high frequency mode enable >*/
  2158. #define DAC_CR_EN2_Pos (16U)
  2159. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  2160. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  2161. #define DAC_CR_TEN2_Pos (17U)
  2162. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */
  2163. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  2164. #define DAC_CR_TSEL2_Pos (18U)
  2165. #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */
  2166. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */
  2167. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */
  2168. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  2169. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  2170. #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  2171. #define DAC_CR_WAVE2_Pos (22U)
  2172. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  2173. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  2174. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  2175. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  2176. #define DAC_CR_MAMP2_Pos (24U)
  2177. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  2178. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  2179. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  2180. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  2181. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  2182. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  2183. #define DAC_CR_DMAEN2_Pos (28U)
  2184. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  2185. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  2186. #define DAC_CR_DMAUDRIE2_Pos (29U)
  2187. #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  2188. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
  2189. #define DAC_CR_CEN2_Pos (30U)
  2190. #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
  2191. #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
  2192. /***************** Bit definition for DAC_SWTRIGR register ******************/
  2193. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  2194. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  2195. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  2196. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  2197. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  2198. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  2199. #define DAC_SWTRIGR_SWTRIGB1_Pos (16U)
  2200. #define DAC_SWTRIGR_SWTRIGB1_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos) /*!< 0x00010000 */
  2201. #define DAC_SWTRIGR_SWTRIGB1 DAC_SWTRIGR_SWTRIGB1_Msk /*!<DAC channel1 software trigger B */
  2202. #define DAC_SWTRIGR_SWTRIGB2_Pos (17U)
  2203. #define DAC_SWTRIGR_SWTRIGB2_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos) /*!< 0x00020000 */
  2204. #define DAC_SWTRIGR_SWTRIGB2 DAC_SWTRIGR_SWTRIGB2_Msk /*!<DAC channel2 software trigger B */
  2205. /***************** Bit definition for DAC_DHR12R1 register ******************/
  2206. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  2207. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  2208. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  2209. #define DAC_DHR12R1_DACC1DHRB_Pos (16U)
  2210. #define DAC_DHR12R1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos) /*!< 0x0FFF0000 */
  2211. #define DAC_DHR12R1_DACC1DHRB DAC_DHR12R1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Right-aligned data B */
  2212. /***************** Bit definition for DAC_DHR12L1 register ******************/
  2213. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  2214. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  2215. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  2216. #define DAC_DHR12L1_DACC1DHRB_Pos (20U)
  2217. #define DAC_DHR12L1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos) /*!< 0xFFF00000 */
  2218. #define DAC_DHR12L1_DACC1DHRB DAC_DHR12L1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Left aligned data B */
  2219. /****************** Bit definition for DAC_DHR8R1 register ******************/
  2220. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  2221. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  2222. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  2223. #define DAC_DHR8R1_DACC1DHRB_Pos (8U)
  2224. #define DAC_DHR8R1_DACC1DHRB_Msk (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos) /*!< 0x0000FF00 */
  2225. #define DAC_DHR8R1_DACC1DHRB DAC_DHR8R1_DACC1DHRB_Msk /*!<DAC channel1 8-bit Right aligned data B */
  2226. /***************** Bit definition for DAC_DHR12R2 register ******************/
  2227. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  2228. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  2229. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  2230. #define DAC_DHR12R2_DACC2DHRB_Pos (16U)
  2231. #define DAC_DHR12R2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos) /*!< 0x0FFF0000 */
  2232. #define DAC_DHR12R2_DACC2DHRB DAC_DHR12R2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Right-aligned data B */
  2233. /***************** Bit definition for DAC_DHR12L2 register ******************/
  2234. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  2235. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  2236. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  2237. #define DAC_DHR12L2_DACC2DHRB_Pos (20U)
  2238. #define DAC_DHR12L2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos) /*!< 0xFFF00000 */
  2239. #define DAC_DHR12L2_DACC2DHRB DAC_DHR12L2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Left aligned data B */
  2240. /****************** Bit definition for DAC_DHR8R2 register ******************/
  2241. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  2242. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  2243. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  2244. #define DAC_DHR8R2_DACC2DHRB_Pos (8U)
  2245. #define DAC_DHR8R2_DACC2DHRB_Msk (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos) /*!< 0x0000FF00 */
  2246. #define DAC_DHR8R2_DACC2DHRB DAC_DHR8R2_DACC2DHRB_Msk /*!<DAC channel2 8-bit Right aligned data B */
  2247. /***************** Bit definition for DAC_DHR12RD register ******************/
  2248. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  2249. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  2250. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  2251. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  2252. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  2253. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  2254. /***************** Bit definition for DAC_DHR12LD register ******************/
  2255. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  2256. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  2257. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  2258. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  2259. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  2260. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  2261. /****************** Bit definition for DAC_DHR8RD register ******************/
  2262. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  2263. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  2264. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  2265. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  2266. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  2267. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  2268. /******************* Bit definition for DAC_DOR1 register *******************/
  2269. #define DAC_DOR1_DACC1DOR_Pos (0U)
  2270. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  2271. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  2272. #define DAC_DOR1_DACC1DORB_Pos (16U)
  2273. #define DAC_DOR1_DACC1DORB_Msk (0xFFFUL << DAC_DOR1_DACC1DORB_Pos) /*!< 0x0FFF0000 */
  2274. #define DAC_DOR1_DACC1DORB DAC_DOR1_DACC1DORB_Msk /*!<DAC channel1 data output B */
  2275. /******************* Bit definition for DAC_DOR2 register *******************/
  2276. #define DAC_DOR2_DACC2DOR_Pos (0U)
  2277. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  2278. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  2279. #define DAC_DOR2_DACC2DORB_Pos (16U)
  2280. #define DAC_DOR2_DACC2DORB_Msk (0xFFFUL << DAC_DOR2_DACC2DORB_Pos) /*!< 0x0FFF0000 */
  2281. #define DAC_DOR2_DACC2DORB DAC_DOR2_DACC2DORB_Msk /*!<DAC channel2 data output B */
  2282. /******************** Bit definition for DAC_SR register ********************/
  2283. #define DAC_SR_DAC1RDY_Pos (11U)
  2284. #define DAC_SR_DAC1RDY_Msk (0x1UL << DAC_SR_DAC1RDY_Pos) /*!< 0x00000800 */
  2285. #define DAC_SR_DAC1RDY DAC_SR_DAC1RDY_Msk /*!<DAC channel 1 ready status bit */
  2286. #define DAC_SR_DORSTAT1_Pos (12U)
  2287. #define DAC_SR_DORSTAT1_Msk (0x1UL << DAC_SR_DORSTAT1_Pos) /*!< 0x00001000 */
  2288. #define DAC_SR_DORSTAT1 DAC_SR_DORSTAT1_Msk /*!<DAC channel 1 output register status bit */
  2289. #define DAC_SR_DMAUDR1_Pos (13U)
  2290. #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  2291. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  2292. #define DAC_SR_CAL_FLAG1_Pos (14U)
  2293. #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
  2294. #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
  2295. #define DAC_SR_BWST1_Pos (15U)
  2296. #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
  2297. #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
  2298. #define DAC_SR_DAC2RDY_Pos (27U)
  2299. #define DAC_SR_DAC2RDY_Msk (0x1UL << DAC_SR_DAC2RDY_Pos) /*!< 0x08000000 */
  2300. #define DAC_SR_DAC2RDY DAC_SR_DAC2RDY_Msk /*!<DAC channel 2 ready status bit */
  2301. #define DAC_SR_DORSTAT2_Pos (28U)
  2302. #define DAC_SR_DORSTAT2_Msk (0x1UL << DAC_SR_DORSTAT2_Pos) /*!< 0x10000000 */
  2303. #define DAC_SR_DORSTAT2 DAC_SR_DORSTAT2_Msk /*!<DAC channel 2 output register status bit */
  2304. #define DAC_SR_DMAUDR2_Pos (29U)
  2305. #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  2306. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  2307. #define DAC_SR_CAL_FLAG2_Pos (30U)
  2308. #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
  2309. #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
  2310. #define DAC_SR_BWST2_Pos (31U)
  2311. #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
  2312. #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
  2313. /******************* Bit definition for DAC_CCR register ********************/
  2314. #define DAC_CCR_OTRIM1_Pos (0U)
  2315. #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
  2316. #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
  2317. #define DAC_CCR_OTRIM2_Pos (16U)
  2318. #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
  2319. #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
  2320. /******************* Bit definition for DAC_MCR register *******************/
  2321. #define DAC_MCR_MODE1_Pos (0U)
  2322. #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
  2323. #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
  2324. #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
  2325. #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
  2326. #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
  2327. #define DAC_MCR_DMADOUBLE1_Pos (8U)
  2328. #define DAC_MCR_DMADOUBLE1_Msk (0x1UL << DAC_MCR_DMADOUBLE1_Pos) /*!< 0x00000100 */
  2329. #define DAC_MCR_DMADOUBLE1 DAC_MCR_DMADOUBLE1_Msk /*!<DAC Channel 1 DMA double data mode */
  2330. #define DAC_MCR_SINFORMAT1_Pos (9U)
  2331. #define DAC_MCR_SINFORMAT1_Msk (0x1UL << DAC_MCR_SINFORMAT1_Pos) /*!< 0x00000200 */
  2332. #define DAC_MCR_SINFORMAT1 DAC_MCR_SINFORMAT1_Msk /*!<DAC Channel 1 enable signed format */
  2333. #define DAC_MCR_HFSEL_Pos (14U)
  2334. #define DAC_MCR_HFSEL_Msk (0x3UL << DAC_MCR_HFSEL_Pos) /*!< 0x0000C000 */
  2335. #define DAC_MCR_HFSEL DAC_MCR_HFSEL_Msk /*!<HFSEL[1:0] (High Frequency interface mode selection) */
  2336. #define DAC_MCR_HFSEL_0 (0x1UL << DAC_MCR_HFSEL_Pos) /*!< 0x00004000 */
  2337. #define DAC_MCR_HFSEL_1 (0x2UL << DAC_MCR_HFSEL_Pos) /*!< 0x00008000 */
  2338. #define DAC_MCR_MODE2_Pos (16U)
  2339. #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
  2340. #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
  2341. #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
  2342. #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
  2343. #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
  2344. #define DAC_MCR_DMADOUBLE2_Pos (24U)
  2345. #define DAC_MCR_DMADOUBLE2_Msk (0x1UL << DAC_MCR_DMADOUBLE2_Pos) /*!< 0x01000000 */
  2346. #define DAC_MCR_DMADOUBLE2 DAC_MCR_DMADOUBLE2_Msk /*!<DAC Channel 2 DMA double data mode */
  2347. #define DAC_MCR_SINFORMAT2_Pos (25U)
  2348. #define DAC_MCR_SINFORMAT2_Msk (0x1UL << DAC_MCR_SINFORMAT2_Pos) /*!< 0x02000000 */
  2349. #define DAC_MCR_SINFORMAT2 DAC_MCR_SINFORMAT2_Msk /*!<DAC Channel 2 enable signed format */
  2350. /****************** Bit definition for DAC_SHSR1 register ******************/
  2351. #define DAC_SHSR1_TSAMPLE1_Pos (0U)
  2352. #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
  2353. #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
  2354. /****************** Bit definition for DAC_SHSR2 register ******************/
  2355. #define DAC_SHSR2_TSAMPLE2_Pos (0U)
  2356. #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
  2357. #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
  2358. /****************** Bit definition for DAC_SHHR register ******************/
  2359. #define DAC_SHHR_THOLD1_Pos (0U)
  2360. #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
  2361. #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
  2362. #define DAC_SHHR_THOLD2_Pos (16U)
  2363. #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
  2364. #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
  2365. /****************** Bit definition for DAC_SHRR register ******************/
  2366. #define DAC_SHRR_TREFRESH1_Pos (0U)
  2367. #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
  2368. #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
  2369. #define DAC_SHRR_TREFRESH2_Pos (16U)
  2370. #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
  2371. #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
  2372. /****************** Bit definition for DAC_STR1 register ******************/
  2373. #define DAC_STR1_STRSTDATA1_Pos (0U)
  2374. #define DAC_STR1_STRSTDATA1_Msk (0xFFFUL << DAC_STR1_STRSTDATA1_Pos) /*!< 0x00000FFF */
  2375. #define DAC_STR1_STRSTDATA1 DAC_STR1_STRSTDATA1_Msk /*!<DAC Channel 1 Sawtooth starting value */
  2376. #define DAC_STR1_STDIR1_Pos (12U)
  2377. #define DAC_STR1_STDIR1_Msk (0x1UL << DAC_STR1_STDIR1_Pos) /*!< 0x00001000 */
  2378. #define DAC_STR1_STDIR1 DAC_STR1_STDIR1_Msk /*!<DAC Channel 1 Sawtooth direction setting */
  2379. #define DAC_STR1_STINCDATA1_Pos (16U)
  2380. #define DAC_STR1_STINCDATA1_Msk (0xFFFFUL << DAC_STR1_STINCDATA1_Pos) /*!< 0xFFFF0000 */
  2381. #define DAC_STR1_STINCDATA1 DAC_STR1_STINCDATA1_Msk /*!<DAC Channel 1 Sawtooth increment value (12.4 bit format) */
  2382. /****************** Bit definition for DAC_STR2 register ******************/
  2383. #define DAC_STR2_STRSTDATA2_Pos (0U)
  2384. #define DAC_STR2_STRSTDATA2_Msk (0xFFFUL << DAC_STR2_STRSTDATA2_Pos) /*!< 0x00000FFF */
  2385. #define DAC_STR2_STRSTDATA2 DAC_STR2_STRSTDATA2_Msk /*!<DAC Channel 2 Sawtooth starting value */
  2386. #define DAC_STR2_STDIR2_Pos (12U)
  2387. #define DAC_STR2_STDIR2_Msk (0x1UL << DAC_STR2_STDIR2_Pos) /*!< 0x00001000 */
  2388. #define DAC_STR2_STDIR2 DAC_STR2_STDIR2_Msk /*!<DAC Channel 2 Sawtooth direction setting */
  2389. #define DAC_STR2_STINCDATA2_Pos (16U)
  2390. #define DAC_STR2_STINCDATA2_Msk (0xFFFFUL << DAC_STR2_STINCDATA2_Pos) /*!< 0xFFFF0000 */
  2391. #define DAC_STR2_STINCDATA2 DAC_STR2_STINCDATA2_Msk /*!<DAC Channel 2 Sawtooth increment value (12.4 bit format) */
  2392. /****************** Bit definition for DAC_STMODR register ****************/
  2393. #define DAC_STMODR_STRSTTRIGSEL1_Pos (0U)
  2394. #define DAC_STMODR_STRSTTRIGSEL1_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x0000000F */
  2395. #define DAC_STMODR_STRSTTRIGSEL1 DAC_STMODR_STRSTTRIGSEL1_Msk /*!<STRSTTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
  2396. #define DAC_STMODR_STRSTTRIGSEL1_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000001 */
  2397. #define DAC_STMODR_STRSTTRIGSEL1_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000002 */
  2398. #define DAC_STMODR_STRSTTRIGSEL1_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000004 */
  2399. #define DAC_STMODR_STRSTTRIGSEL1_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000008 */
  2400. #define DAC_STMODR_STINCTRIGSEL1_Pos (8U)
  2401. #define DAC_STMODR_STINCTRIGSEL1_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x0000000F */
  2402. #define DAC_STMODR_STINCTRIGSEL1 DAC_STMODR_STINCTRIGSEL1_Msk /*!<STINCTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
  2403. #define DAC_STMODR_STINCTRIGSEL1_0 (0x1UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000001 */
  2404. #define DAC_STMODR_STINCTRIGSEL1_1 (0x2UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000002 */
  2405. #define DAC_STMODR_STINCTRIGSEL1_2 (0x4UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000004 */
  2406. #define DAC_STMODR_STINCTRIGSEL1_3 (0x8UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000008 */
  2407. #define DAC_STMODR_STRSTTRIGSEL2_Pos (16U)
  2408. #define DAC_STMODR_STRSTTRIGSEL2_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x0000000F */
  2409. #define DAC_STMODR_STRSTTRIGSEL2 DAC_STMODR_STRSTTRIGSEL2_Msk /*!<STRSTTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
  2410. #define DAC_STMODR_STRSTTRIGSEL2_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000001 */
  2411. #define DAC_STMODR_STRSTTRIGSEL2_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000002 */
  2412. #define DAC_STMODR_STRSTTRIGSEL2_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000004 */
  2413. #define DAC_STMODR_STRSTTRIGSEL2_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000008 */
  2414. #define DAC_STMODR_STINCTRIGSEL2_Pos (24U)
  2415. #define DAC_STMODR_STINCTRIGSEL2_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x0000000F */
  2416. #define DAC_STMODR_STINCTRIGSEL2 DAC_STMODR_STINCTRIGSEL2_Msk /*!<STINCTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
  2417. #define DAC_STMODR_STINCTRIGSEL2_0 (0x1UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000001 */
  2418. #define DAC_STMODR_STINCTRIGSEL2_1 (0x2UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000002 */
  2419. #define DAC_STMODR_STINCTRIGSEL2_2 (0x4UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000004 */
  2420. #define DAC_STMODR_STINCTRIGSEL2_3 (0x8UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000008 */
  2421. /******************************************************************************/
  2422. /* */
  2423. /* Debug MCU */
  2424. /* */
  2425. /******************************************************************************/
  2426. /******************** Bit definition for DBGMCU_IDCODE register *************/
  2427. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  2428. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)/*!< 0x00000FFF */
  2429. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  2430. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  2431. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)/*!< 0xFFFF0000 */
  2432. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  2433. /******************** Bit definition for DBGMCU_CR register *****************/
  2434. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  2435. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)/*!< 0x00000001 */
  2436. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  2437. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  2438. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)/*!< 0x00000002 */
  2439. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  2440. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  2441. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)/*!< 0x00000004 */
  2442. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  2443. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  2444. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)/*!< 0x00000020 */
  2445. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  2446. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  2447. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x000000C0 */
  2448. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  2449. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000040 */
  2450. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000080 */
  2451. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  2452. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  2453. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)/*!< 0x00000001 */
  2454. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
  2455. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U)
  2456. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)/*!< 0x00000002 */
  2457. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
  2458. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos (2U)
  2459. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)/*!< 0x00000004 */
  2460. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
  2461. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
  2462. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)/*!< 0x00000010 */
  2463. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
  2464. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U)
  2465. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)/*!< 0x00000020 */
  2466. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
  2467. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
  2468. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos)/*!< 0x00000400 */
  2469. #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
  2470. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
  2471. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)/*!< 0x00000800 */
  2472. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
  2473. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  2474. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)/*!< 0x00001000 */
  2475. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
  2476. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  2477. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)/*!< 0x00200000 */
  2478. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
  2479. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
  2480. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)/*!< 0x00400000 */
  2481. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
  2482. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
  2483. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos)/*!< 0x80000000 */
  2484. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
  2485. /******************** Bit definition for DBGMCU_APB2FZ register ************/
  2486. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U)
  2487. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos)/*!< 0x00000800 */
  2488. #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
  2489. #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos (13U)
  2490. #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos)/*!< 0x00002000 */
  2491. #define DBGMCU_APB2FZ_DBG_TIM8_STOP DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk
  2492. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U)
  2493. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos)/*!< 0x00010000 */
  2494. #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
  2495. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U)
  2496. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos)/*!< 0x00020000 */
  2497. #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
  2498. #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos (18U)
  2499. #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos)/*!< 0x00040000 */
  2500. #define DBGMCU_APB2FZ_DBG_TIM17_STOP DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk
  2501. #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos (20U)
  2502. #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos)/*!< 0x00100000 */
  2503. #define DBGMCU_APB2FZ_DBG_TIM20_STOP DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk
  2504. /******************************************************************************/
  2505. /* */
  2506. /* DMA Controller (DMA) */
  2507. /* */
  2508. /******************************************************************************/
  2509. /******************* Bit definition for DMA_ISR register ********************/
  2510. #define DMA_ISR_GIF1_Pos (0U)
  2511. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  2512. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  2513. #define DMA_ISR_TCIF1_Pos (1U)
  2514. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  2515. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  2516. #define DMA_ISR_HTIF1_Pos (2U)
  2517. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  2518. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  2519. #define DMA_ISR_TEIF1_Pos (3U)
  2520. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  2521. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  2522. #define DMA_ISR_GIF2_Pos (4U)
  2523. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  2524. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  2525. #define DMA_ISR_TCIF2_Pos (5U)
  2526. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  2527. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  2528. #define DMA_ISR_HTIF2_Pos (6U)
  2529. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  2530. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  2531. #define DMA_ISR_TEIF2_Pos (7U)
  2532. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  2533. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  2534. #define DMA_ISR_GIF3_Pos (8U)
  2535. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  2536. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  2537. #define DMA_ISR_TCIF3_Pos (9U)
  2538. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  2539. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  2540. #define DMA_ISR_HTIF3_Pos (10U)
  2541. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  2542. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  2543. #define DMA_ISR_TEIF3_Pos (11U)
  2544. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  2545. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  2546. #define DMA_ISR_GIF4_Pos (12U)
  2547. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  2548. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  2549. #define DMA_ISR_TCIF4_Pos (13U)
  2550. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  2551. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  2552. #define DMA_ISR_HTIF4_Pos (14U)
  2553. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  2554. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  2555. #define DMA_ISR_TEIF4_Pos (15U)
  2556. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  2557. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  2558. #define DMA_ISR_GIF5_Pos (16U)
  2559. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  2560. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  2561. #define DMA_ISR_TCIF5_Pos (17U)
  2562. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  2563. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  2564. #define DMA_ISR_HTIF5_Pos (18U)
  2565. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  2566. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  2567. #define DMA_ISR_TEIF5_Pos (19U)
  2568. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  2569. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  2570. #define DMA_ISR_GIF6_Pos (20U)
  2571. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  2572. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  2573. #define DMA_ISR_TCIF6_Pos (21U)
  2574. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  2575. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  2576. #define DMA_ISR_HTIF6_Pos (22U)
  2577. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  2578. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  2579. #define DMA_ISR_TEIF6_Pos (23U)
  2580. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  2581. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  2582. #define DMA_ISR_GIF7_Pos (24U)
  2583. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  2584. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  2585. #define DMA_ISR_TCIF7_Pos (25U)
  2586. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  2587. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  2588. #define DMA_ISR_HTIF7_Pos (26U)
  2589. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  2590. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  2591. #define DMA_ISR_TEIF7_Pos (27U)
  2592. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  2593. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  2594. #define DMA_ISR_GIF8_Pos (28U)
  2595. #define DMA_ISR_GIF8_Msk (0x1UL << DMA_ISR_GIF8_Pos) /*!< 0x10000000 */
  2596. #define DMA_ISR_GIF8 DMA_ISR_GIF8_Msk /*!< Channel 8 Global interrupt flag */
  2597. #define DMA_ISR_TCIF8_Pos (29U)
  2598. #define DMA_ISR_TCIF8_Msk (0x1UL << DMA_ISR_TCIF8_Pos) /*!< 0x20000000 */
  2599. #define DMA_ISR_TCIF8 DMA_ISR_TCIF8_Msk /*!< Channel 8 Transfer Complete flag */
  2600. #define DMA_ISR_HTIF8_Pos (30U)
  2601. #define DMA_ISR_HTIF8_Msk (0x1UL << DMA_ISR_HTIF8_Pos) /*!< 0x40000000 */
  2602. #define DMA_ISR_HTIF8 DMA_ISR_HTIF8_Msk /*!< Channel 8 Half Transfer flag */
  2603. #define DMA_ISR_TEIF8_Pos (31U)
  2604. #define DMA_ISR_TEIF8_Msk (0x1UL << DMA_ISR_TEIF8_Pos) /*!< 0x80000000 */
  2605. #define DMA_ISR_TEIF8 DMA_ISR_TEIF8_Msk /*!< Channel 8 Transfer Error flag */
  2606. /******************* Bit definition for DMA_IFCR register *******************/
  2607. #define DMA_IFCR_CGIF1_Pos (0U)
  2608. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  2609. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
  2610. #define DMA_IFCR_CTCIF1_Pos (1U)
  2611. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  2612. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  2613. #define DMA_IFCR_CHTIF1_Pos (2U)
  2614. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  2615. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  2616. #define DMA_IFCR_CTEIF1_Pos (3U)
  2617. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  2618. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  2619. #define DMA_IFCR_CGIF2_Pos (4U)
  2620. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  2621. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  2622. #define DMA_IFCR_CTCIF2_Pos (5U)
  2623. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  2624. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  2625. #define DMA_IFCR_CHTIF2_Pos (6U)
  2626. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  2627. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  2628. #define DMA_IFCR_CTEIF2_Pos (7U)
  2629. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  2630. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  2631. #define DMA_IFCR_CGIF3_Pos (8U)
  2632. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  2633. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  2634. #define DMA_IFCR_CTCIF3_Pos (9U)
  2635. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  2636. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  2637. #define DMA_IFCR_CHTIF3_Pos (10U)
  2638. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  2639. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  2640. #define DMA_IFCR_CTEIF3_Pos (11U)
  2641. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  2642. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  2643. #define DMA_IFCR_CGIF4_Pos (12U)
  2644. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  2645. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  2646. #define DMA_IFCR_CTCIF4_Pos (13U)
  2647. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  2648. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  2649. #define DMA_IFCR_CHTIF4_Pos (14U)
  2650. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  2651. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  2652. #define DMA_IFCR_CTEIF4_Pos (15U)
  2653. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  2654. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  2655. #define DMA_IFCR_CGIF5_Pos (16U)
  2656. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  2657. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  2658. #define DMA_IFCR_CTCIF5_Pos (17U)
  2659. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  2660. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  2661. #define DMA_IFCR_CHTIF5_Pos (18U)
  2662. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  2663. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  2664. #define DMA_IFCR_CTEIF5_Pos (19U)
  2665. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  2666. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  2667. #define DMA_IFCR_CGIF6_Pos (20U)
  2668. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  2669. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  2670. #define DMA_IFCR_CTCIF6_Pos (21U)
  2671. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  2672. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  2673. #define DMA_IFCR_CHTIF6_Pos (22U)
  2674. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  2675. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  2676. #define DMA_IFCR_CTEIF6_Pos (23U)
  2677. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  2678. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  2679. #define DMA_IFCR_CGIF7_Pos (24U)
  2680. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  2681. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  2682. #define DMA_IFCR_CTCIF7_Pos (25U)
  2683. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  2684. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  2685. #define DMA_IFCR_CHTIF7_Pos (26U)
  2686. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  2687. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  2688. #define DMA_IFCR_CTEIF7_Pos (27U)
  2689. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  2690. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  2691. #define DMA_IFCR_CGIF8_Pos (28U)
  2692. #define DMA_IFCR_CGIF8_Msk (0x1UL << DMA_IFCR_CGIF8_Pos) /*!< 0x10000000 */
  2693. #define DMA_IFCR_CGIF8 DMA_IFCR_CGIF8_Msk /*!< Channel 8 Global interrupt clear */
  2694. #define DMA_IFCR_CTCIF8_Pos (29U)
  2695. #define DMA_IFCR_CTCIF8_Msk (0x1UL << DMA_IFCR_CTCIF8_Pos) /*!< 0x20000000 */
  2696. #define DMA_IFCR_CTCIF8 DMA_IFCR_CTCIF8_Msk /*!< Channel 8 Transfer Complete clear */
  2697. #define DMA_IFCR_CHTIF8_Pos (30U)
  2698. #define DMA_IFCR_CHTIF8_Msk (0x1UL << DMA_IFCR_CHTIF8_Pos) /*!< 0x40000000 */
  2699. #define DMA_IFCR_CHTIF8 DMA_IFCR_CHTIF8_Msk /*!< Channel 8 Half Transfer clear */
  2700. #define DMA_IFCR_CTEIF8_Pos (31U)
  2701. #define DMA_IFCR_CTEIF8_Msk (0x1UL << DMA_IFCR_CTEIF8_Pos) /*!< 0x80000000 */
  2702. #define DMA_IFCR_CTEIF8 DMA_IFCR_CTEIF8_Msk /*!< Channel 8 Transfer Error clear */
  2703. /******************* Bit definition for DMA_CCR register ********************/
  2704. #define DMA_CCR_EN_Pos (0U)
  2705. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  2706. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  2707. #define DMA_CCR_TCIE_Pos (1U)
  2708. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  2709. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  2710. #define DMA_CCR_HTIE_Pos (2U)
  2711. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  2712. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  2713. #define DMA_CCR_TEIE_Pos (3U)
  2714. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  2715. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  2716. #define DMA_CCR_DIR_Pos (4U)
  2717. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  2718. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  2719. #define DMA_CCR_CIRC_Pos (5U)
  2720. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  2721. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  2722. #define DMA_CCR_PINC_Pos (6U)
  2723. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  2724. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  2725. #define DMA_CCR_MINC_Pos (7U)
  2726. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  2727. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  2728. #define DMA_CCR_PSIZE_Pos (8U)
  2729. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  2730. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  2731. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  2732. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  2733. #define DMA_CCR_MSIZE_Pos (10U)
  2734. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  2735. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  2736. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  2737. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  2738. #define DMA_CCR_PL_Pos (12U)
  2739. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  2740. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  2741. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  2742. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  2743. #define DMA_CCR_MEM2MEM_Pos (14U)
  2744. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  2745. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  2746. /****************** Bit definition for DMA_CNDTR register *******************/
  2747. #define DMA_CNDTR_NDT_Pos (0U)
  2748. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  2749. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  2750. /****************** Bit definition for DMA_CPAR register ********************/
  2751. #define DMA_CPAR_PA_Pos (0U)
  2752. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  2753. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  2754. /****************** Bit definition for DMA_CMAR register ********************/
  2755. #define DMA_CMAR_MA_Pos (0U)
  2756. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  2757. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  2758. /******************************************************************************/
  2759. /* */
  2760. /* DMAMUX Controller */
  2761. /* */
  2762. /******************************************************************************/
  2763. /******************** Bits definition for DMAMUX_CxCR register **************/
  2764. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  2765. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x000000FF */
  2766. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk
  2767. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000001 */
  2768. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000002 */
  2769. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000004 */
  2770. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000008 */
  2771. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000010 */
  2772. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000020 */
  2773. #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000040 */
  2774. #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000080 */
  2775. #define DMAMUX_CxCR_SOIE_Pos (8U)
  2776. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos)/*!< 0x00000100 */
  2777. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk
  2778. #define DMAMUX_CxCR_EGE_Pos (9U)
  2779. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos)/*!< 0x00000200 */
  2780. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk
  2781. #define DMAMUX_CxCR_SE_Pos (16U)
  2782. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos)/*!< 0x00010000 */
  2783. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk
  2784. #define DMAMUX_CxCR_SPOL_Pos (17U)
  2785. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00060000 */
  2786. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk
  2787. #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00020000 */
  2788. #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00040000 */
  2789. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  2790. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00F80000 */
  2791. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk
  2792. #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00080000 */
  2793. #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00100000 */
  2794. #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00200000 */
  2795. #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00400000 */
  2796. #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00800000 */
  2797. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  2798. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x1F000000 */
  2799. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk
  2800. #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x01000000 */
  2801. #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x02000000 */
  2802. #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x04000000 */
  2803. #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x08000000 */
  2804. #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x10000000 */
  2805. /******************** Bits definition for DMAMUX_CSR register ****************/
  2806. #define DMAMUX_CSR_SOF0_Pos (0U)
  2807. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos)/*!< 0x00000001 */
  2808. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk
  2809. #define DMAMUX_CSR_SOF1_Pos (1U)
  2810. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos)/*!< 0x00000002 */
  2811. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk
  2812. #define DMAMUX_CSR_SOF2_Pos (2U)
  2813. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos)/*!< 0x00000004 */
  2814. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk
  2815. #define DMAMUX_CSR_SOF3_Pos (3U)
  2816. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos)/*!< 0x00000008 */
  2817. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk
  2818. #define DMAMUX_CSR_SOF4_Pos (4U)
  2819. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos)/*!< 0x00000010 */
  2820. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk
  2821. #define DMAMUX_CSR_SOF5_Pos (5U)
  2822. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos)/*!< 0x00000020 */
  2823. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk
  2824. #define DMAMUX_CSR_SOF6_Pos (6U)
  2825. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos)/*!< 0x00000040 */
  2826. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk
  2827. #define DMAMUX_CSR_SOF7_Pos (7U)
  2828. #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos)/*!< 0x00000080 */
  2829. #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk
  2830. #define DMAMUX_CSR_SOF8_Pos (8U)
  2831. #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos)/*!< 0x00000100 */
  2832. #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk
  2833. #define DMAMUX_CSR_SOF9_Pos (9U)
  2834. #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos)/*!< 0x00000200 */
  2835. #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk
  2836. #define DMAMUX_CSR_SOF10_Pos (10U)
  2837. #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos)/*!< 0x00000400 */
  2838. #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk
  2839. #define DMAMUX_CSR_SOF11_Pos (11U)
  2840. #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos)/*!< 0x00000800 */
  2841. #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk
  2842. #define DMAMUX_CSR_SOF12_Pos (12U)
  2843. #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos)/*!< 0x00001000 */
  2844. #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk
  2845. #define DMAMUX_CSR_SOF13_Pos (13U)
  2846. #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos)/*!< 0x00002000 */
  2847. #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk
  2848. #define DMAMUX_CSR_SOF14_Pos (14U)
  2849. #define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos)/*!< 0x00004000 */
  2850. #define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk
  2851. #define DMAMUX_CSR_SOF15_Pos (15U)
  2852. #define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos)/*!< 0x00008000 */
  2853. #define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk
  2854. /******************** Bits definition for DMAMUX_CFR register ****************/
  2855. #define DMAMUX_CFR_CSOF0_Pos (0U)
  2856. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos)/*!< 0x00000001 */
  2857. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk
  2858. #define DMAMUX_CFR_CSOF1_Pos (1U)
  2859. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos)/*!< 0x00000002 */
  2860. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk
  2861. #define DMAMUX_CFR_CSOF2_Pos (2U)
  2862. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos)/*!< 0x00000004 */
  2863. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk
  2864. #define DMAMUX_CFR_CSOF3_Pos (3U)
  2865. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos)/*!< 0x00000008 */
  2866. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk
  2867. #define DMAMUX_CFR_CSOF4_Pos (4U)
  2868. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos)/*!< 0x00000010 */
  2869. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk
  2870. #define DMAMUX_CFR_CSOF5_Pos (5U)
  2871. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos)/*!< 0x00000020 */
  2872. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk
  2873. #define DMAMUX_CFR_CSOF6_Pos (6U)
  2874. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos)/*!< 0x00000040 */
  2875. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk
  2876. #define DMAMUX_CFR_CSOF7_Pos (7U)
  2877. #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos)/*!< 0x00000080 */
  2878. #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk
  2879. #define DMAMUX_CFR_CSOF8_Pos (8U)
  2880. #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos)/*!< 0x00000100 */
  2881. #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk
  2882. #define DMAMUX_CFR_CSOF9_Pos (9U)
  2883. #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos)/*!< 0x00000200 */
  2884. #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk
  2885. #define DMAMUX_CFR_CSOF10_Pos (10U)
  2886. #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos)/*!< 0x00000400 */
  2887. #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk
  2888. #define DMAMUX_CFR_CSOF11_Pos (11U)
  2889. #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos)/*!< 0x00000800 */
  2890. #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk
  2891. #define DMAMUX_CFR_CSOF12_Pos (12U)
  2892. #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos)/*!< 0x00001000 */
  2893. #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk
  2894. #define DMAMUX_CFR_CSOF13_Pos (13U)
  2895. #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos)/*!< 0x00002000 */
  2896. #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk
  2897. #define DMAMUX_CFR_CSOF14_Pos (14U)
  2898. #define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos)/*!< 0x00004000 */
  2899. #define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk
  2900. #define DMAMUX_CFR_CSOF15_Pos (15U)
  2901. #define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos)/*!< 0x00008000 */
  2902. #define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk
  2903. /******************** Bits definition for DMAMUX_RGxCR register ************/
  2904. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  2905. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x0000001F */
  2906. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk
  2907. #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000001 */
  2908. #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000002 */
  2909. #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000004 */
  2910. #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000008 */
  2911. #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000010 */
  2912. #define DMAMUX_RGxCR_OIE_Pos (8U)
  2913. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos)/*!< 0x00000100 */
  2914. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk
  2915. #define DMAMUX_RGxCR_GE_Pos (16U)
  2916. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos)/*!< 0x00010000 */
  2917. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk
  2918. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  2919. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00060000 */
  2920. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk
  2921. #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00020000 */
  2922. #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00040000 */
  2923. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  2924. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00F80000 */
  2925. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk
  2926. #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00080000 */
  2927. #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00100000 */
  2928. #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00200000 */
  2929. #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00400000 */
  2930. #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00800000 */
  2931. /******************** Bits definition for DMAMUX_RGSR register **************/
  2932. #define DMAMUX_RGSR_OF0_Pos (0U)
  2933. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos)/*!< 0x00000001 */
  2934. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk
  2935. #define DMAMUX_RGSR_OF1_Pos (1U)
  2936. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos)/*!< 0x00000002 */
  2937. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk
  2938. #define DMAMUX_RGSR_OF2_Pos (2U)
  2939. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos)/*!< 0x00000004 */
  2940. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk
  2941. #define DMAMUX_RGSR_OF3_Pos (3U)
  2942. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos)/*!< 0x00000008 */
  2943. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk
  2944. /******************** Bits definition for DMAMUX_RGCFR register ************/
  2945. #define DMAMUX_RGCFR_COF0_Pos (0U)
  2946. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos)/*!< 0x00000001 */
  2947. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk
  2948. #define DMAMUX_RGCFR_COF1_Pos (1U)
  2949. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos)/*!< 0x00000002 */
  2950. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk
  2951. #define DMAMUX_RGCFR_COF2_Pos (2U)
  2952. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos)/*!< 0x00000004 */
  2953. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk
  2954. #define DMAMUX_RGCFR_COF3_Pos (3U)
  2955. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos)/*!< 0x00000008 */
  2956. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk
  2957. /******************** Bits definition for DMAMUX_IPHW_CFGR2 ******************/
  2958. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos (0U)
  2959. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos)/*!< 0x00000001 */
  2960. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk
  2961. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos (1U)
  2962. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos)/*!< 0x00000002 */
  2963. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk
  2964. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos (2U)
  2965. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos)/*!< 0x00000004 */
  2966. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk
  2967. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos (3U)
  2968. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos)/*!< 0x00000008 */
  2969. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk
  2970. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos (4U)
  2971. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos)/*!< 0x00000010 */
  2972. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk
  2973. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos (5U)
  2974. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos)/*!< 0x00000020 */
  2975. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk
  2976. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos (6U)
  2977. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos)/*!< 0x00000040 */
  2978. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk
  2979. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos (7U)
  2980. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos)/*!< 0x00000080 */
  2981. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk
  2982. /******************** Bits definition for DMAMUX_IPHW_CFGR1 ******************/
  2983. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos (0U)
  2984. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos)/*!< 0x00000001 */
  2985. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk
  2986. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos (1U)
  2987. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos)/*!< 0x00000002 */
  2988. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk
  2989. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos (2U)
  2990. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos)/*!< 0x00000004 */
  2991. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk
  2992. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos (3U)
  2993. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos)/*!< 0x00000008 */
  2994. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk
  2995. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos (4U)
  2996. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos)/*!< 0x00000010 */
  2997. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk
  2998. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos (5U)
  2999. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos)/*!< 0x00000020 */
  3000. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk
  3001. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos (6U)
  3002. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos)/*!< 0x00000040 */
  3003. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk
  3004. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos (7U)
  3005. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos)/*!< 0x00000080 */
  3006. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk
  3007. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos (8U)
  3008. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos)/*!< 0x00000100 */
  3009. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk
  3010. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos (9U)
  3011. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos)/*!< 0x00000200 */
  3012. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk
  3013. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos (10U)
  3014. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos)/*!< 0x00000400 */
  3015. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk
  3016. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos (11U)
  3017. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos)/*!< 0x00000800 */
  3018. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk
  3019. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos (12U)
  3020. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos)/*!< 0x00001000 */
  3021. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk
  3022. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos (13U)
  3023. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos)/*!< 0x00002000 */
  3024. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk
  3025. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos (14U)
  3026. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos)/*!< 0x00004000 */
  3027. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk
  3028. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos (15U)
  3029. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos)/*!< 0x00008000 */
  3030. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk
  3031. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos (16U)
  3032. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos)/*!< 0x00010000 */
  3033. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk
  3034. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos (17U)
  3035. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos)/*!< 0x00020000 */
  3036. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk
  3037. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos (18U)
  3038. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos)/*!< 0x00040000 */
  3039. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk
  3040. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos (19U)
  3041. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos)/*!< 0x00080000 */
  3042. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk
  3043. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos (20U)
  3044. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos)/*!< 0x00100000 */
  3045. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk
  3046. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos (21U)
  3047. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos)/*!< 0x00200000 */
  3048. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk
  3049. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos (22U)
  3050. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos)/*!< 0x00400000 */
  3051. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk
  3052. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos (23U)
  3053. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos)/*!< 0x00800000 */
  3054. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk
  3055. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos (24U)
  3056. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos)/*!< 0x01000000 */
  3057. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk
  3058. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos (25U)
  3059. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos)/*!< 0x02000000 */
  3060. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk
  3061. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos (26U)
  3062. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos)/*!< 0x04000000 */
  3063. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk
  3064. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos (27U)
  3065. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos)/*!< 0x08000000 */
  3066. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk
  3067. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos (28U)
  3068. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos)/*!< 0x10000000 */
  3069. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk
  3070. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos (29U)
  3071. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos)/*!< 0x20000000 */
  3072. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk
  3073. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos (30U)
  3074. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos)/*!< 0x40000000 */
  3075. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk
  3076. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos (31U)
  3077. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos)/*!< 0x80000000 */
  3078. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk
  3079. /******************************************************************************/
  3080. /* */
  3081. /* External Interrupt/Event Controller */
  3082. /* */
  3083. /******************************************************************************/
  3084. /******************* Bit definition for EXTI_IMR1 register ******************/
  3085. #define EXTI_IMR1_IM0_Pos (0U)
  3086. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  3087. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  3088. #define EXTI_IMR1_IM1_Pos (1U)
  3089. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  3090. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  3091. #define EXTI_IMR1_IM2_Pos (2U)
  3092. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  3093. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  3094. #define EXTI_IMR1_IM3_Pos (3U)
  3095. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  3096. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  3097. #define EXTI_IMR1_IM4_Pos (4U)
  3098. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  3099. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  3100. #define EXTI_IMR1_IM5_Pos (5U)
  3101. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  3102. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  3103. #define EXTI_IMR1_IM6_Pos (6U)
  3104. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  3105. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  3106. #define EXTI_IMR1_IM7_Pos (7U)
  3107. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  3108. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  3109. #define EXTI_IMR1_IM8_Pos (8U)
  3110. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  3111. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  3112. #define EXTI_IMR1_IM9_Pos (9U)
  3113. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  3114. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  3115. #define EXTI_IMR1_IM10_Pos (10U)
  3116. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  3117. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  3118. #define EXTI_IMR1_IM11_Pos (11U)
  3119. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  3120. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  3121. #define EXTI_IMR1_IM12_Pos (12U)
  3122. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  3123. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  3124. #define EXTI_IMR1_IM13_Pos (13U)
  3125. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  3126. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  3127. #define EXTI_IMR1_IM14_Pos (14U)
  3128. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  3129. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  3130. #define EXTI_IMR1_IM15_Pos (15U)
  3131. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  3132. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  3133. #define EXTI_IMR1_IM16_Pos (16U)
  3134. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  3135. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  3136. #define EXTI_IMR1_IM17_Pos (17U)
  3137. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  3138. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  3139. #define EXTI_IMR1_IM18_Pos (18U)
  3140. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  3141. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  3142. #define EXTI_IMR1_IM19_Pos (19U)
  3143. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  3144. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  3145. #define EXTI_IMR1_IM20_Pos (20U)
  3146. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  3147. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  3148. #define EXTI_IMR1_IM21_Pos (21U)
  3149. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  3150. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  3151. #define EXTI_IMR1_IM22_Pos (22U)
  3152. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  3153. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
  3154. #define EXTI_IMR1_IM23_Pos (23U)
  3155. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  3156. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  3157. #define EXTI_IMR1_IM24_Pos (24U)
  3158. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  3159. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  3160. #define EXTI_IMR1_IM25_Pos (25U)
  3161. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  3162. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  3163. #define EXTI_IMR1_IM26_Pos (26U)
  3164. #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
  3165. #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
  3166. #define EXTI_IMR1_IM27_Pos (27U)
  3167. #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
  3168. #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
  3169. #define EXTI_IMR1_IM28_Pos (28U)
  3170. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  3171. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
  3172. #define EXTI_IMR1_IM29_Pos (29U)
  3173. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  3174. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
  3175. #define EXTI_IMR1_IM30_Pos (30U)
  3176. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  3177. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
  3178. #define EXTI_IMR1_IM_Pos (0U)
  3179. #define EXTI_IMR1_IM_Msk (0x7FFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0x7FFFFFFF */
  3180. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
  3181. /******************* Bit definition for EXTI_EMR1 register ******************/
  3182. #define EXTI_EMR1_EM0_Pos (0U)
  3183. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  3184. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  3185. #define EXTI_EMR1_EM1_Pos (1U)
  3186. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  3187. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  3188. #define EXTI_EMR1_EM2_Pos (2U)
  3189. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  3190. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  3191. #define EXTI_EMR1_EM3_Pos (3U)
  3192. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  3193. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  3194. #define EXTI_EMR1_EM4_Pos (4U)
  3195. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  3196. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  3197. #define EXTI_EMR1_EM5_Pos (5U)
  3198. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  3199. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  3200. #define EXTI_EMR1_EM6_Pos (6U)
  3201. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  3202. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  3203. #define EXTI_EMR1_EM7_Pos (7U)
  3204. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  3205. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  3206. #define EXTI_EMR1_EM8_Pos (8U)
  3207. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  3208. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  3209. #define EXTI_EMR1_EM9_Pos (9U)
  3210. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  3211. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  3212. #define EXTI_EMR1_EM10_Pos (10U)
  3213. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  3214. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  3215. #define EXTI_EMR1_EM11_Pos (11U)
  3216. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  3217. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  3218. #define EXTI_EMR1_EM12_Pos (12U)
  3219. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  3220. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  3221. #define EXTI_EMR1_EM13_Pos (13U)
  3222. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  3223. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  3224. #define EXTI_EMR1_EM14_Pos (14U)
  3225. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  3226. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  3227. #define EXTI_EMR1_EM15_Pos (15U)
  3228. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  3229. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  3230. #define EXTI_EMR1_EM16_Pos (16U)
  3231. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  3232. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  3233. #define EXTI_EMR1_EM17_Pos (17U)
  3234. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  3235. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  3236. #define EXTI_EMR1_EM18_Pos (18U)
  3237. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  3238. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  3239. #define EXTI_EMR1_EM19_Pos (19U)
  3240. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  3241. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  3242. #define EXTI_EMR1_EM20_Pos (20U)
  3243. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  3244. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
  3245. #define EXTI_EMR1_EM21_Pos (21U)
  3246. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  3247. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  3248. #define EXTI_EMR1_EM22_Pos (22U)
  3249. #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
  3250. #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
  3251. #define EXTI_EMR1_EM23_Pos (23U)
  3252. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  3253. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  3254. #define EXTI_EMR1_EM24_Pos (24U)
  3255. #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
  3256. #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
  3257. #define EXTI_EMR1_EM25_Pos (25U)
  3258. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  3259. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  3260. #define EXTI_EMR1_EM26_Pos (26U)
  3261. #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
  3262. #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
  3263. #define EXTI_EMR1_EM27_Pos (27U)
  3264. #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
  3265. #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
  3266. #define EXTI_EMR1_EM28_Pos (28U)
  3267. #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
  3268. #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
  3269. #define EXTI_EMR1_EM29_Pos (29U)
  3270. #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */
  3271. #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */
  3272. #define EXTI_EMR1_EM30_Pos (30U)
  3273. #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */
  3274. #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */
  3275. /****************** Bit definition for EXTI_RTSR1 register ******************/
  3276. #define EXTI_RTSR1_RT0_Pos (0U)
  3277. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  3278. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  3279. #define EXTI_RTSR1_RT1_Pos (1U)
  3280. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  3281. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  3282. #define EXTI_RTSR1_RT2_Pos (2U)
  3283. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  3284. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  3285. #define EXTI_RTSR1_RT3_Pos (3U)
  3286. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  3287. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  3288. #define EXTI_RTSR1_RT4_Pos (4U)
  3289. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  3290. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  3291. #define EXTI_RTSR1_RT5_Pos (5U)
  3292. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  3293. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  3294. #define EXTI_RTSR1_RT6_Pos (6U)
  3295. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  3296. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  3297. #define EXTI_RTSR1_RT7_Pos (7U)
  3298. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  3299. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  3300. #define EXTI_RTSR1_RT8_Pos (8U)
  3301. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  3302. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  3303. #define EXTI_RTSR1_RT9_Pos (9U)
  3304. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  3305. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  3306. #define EXTI_RTSR1_RT10_Pos (10U)
  3307. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  3308. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  3309. #define EXTI_RTSR1_RT11_Pos (11U)
  3310. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  3311. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  3312. #define EXTI_RTSR1_RT12_Pos (12U)
  3313. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  3314. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  3315. #define EXTI_RTSR1_RT13_Pos (13U)
  3316. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  3317. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  3318. #define EXTI_RTSR1_RT14_Pos (14U)
  3319. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  3320. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  3321. #define EXTI_RTSR1_RT15_Pos (15U)
  3322. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  3323. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  3324. #define EXTI_RTSR1_RT16_Pos (16U)
  3325. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  3326. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  3327. #define EXTI_RTSR1_RT17_Pos (17U)
  3328. #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */
  3329. #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
  3330. #define EXTI_RTSR1_RT19_Pos (19U)
  3331. #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
  3332. #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  3333. #define EXTI_RTSR1_RT20_Pos (20U)
  3334. #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
  3335. #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  3336. #define EXTI_RTSR1_RT21_Pos (21U)
  3337. #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
  3338. #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  3339. #define EXTI_RTSR1_RT22_Pos (22U)
  3340. #define EXTI_RTSR1_RT22_Msk (0x1UL << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */
  3341. #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
  3342. #define EXTI_RTSR1_RT29_Pos (29U)
  3343. #define EXTI_RTSR1_RT29_Msk (0x1UL << EXTI_RTSR1_RT29_Pos) /*!< 0x20000000 */
  3344. #define EXTI_RTSR1_RT29 EXTI_RTSR1_RT29_Msk /*!< Rising trigger event configuration bit of line 29 */
  3345. #define EXTI_RTSR1_RT30_Pos (30U)
  3346. #define EXTI_RTSR1_RT30_Msk (0x1UL << EXTI_RTSR1_RT30_Pos) /*!< 0x40000000 */
  3347. #define EXTI_RTSR1_RT30 EXTI_RTSR1_RT30_Msk /*!< Rising trigger event configuration bit of line 30 */
  3348. /****************** Bit definition for EXTI_FTSR1 register ******************/
  3349. #define EXTI_FTSR1_FT0_Pos (0U)
  3350. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  3351. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  3352. #define EXTI_FTSR1_FT1_Pos (1U)
  3353. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  3354. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  3355. #define EXTI_FTSR1_FT2_Pos (2U)
  3356. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  3357. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  3358. #define EXTI_FTSR1_FT3_Pos (3U)
  3359. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  3360. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  3361. #define EXTI_FTSR1_FT4_Pos (4U)
  3362. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  3363. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  3364. #define EXTI_FTSR1_FT5_Pos (5U)
  3365. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  3366. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  3367. #define EXTI_FTSR1_FT6_Pos (6U)
  3368. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  3369. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  3370. #define EXTI_FTSR1_FT7_Pos (7U)
  3371. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  3372. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  3373. #define EXTI_FTSR1_FT8_Pos (8U)
  3374. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  3375. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  3376. #define EXTI_FTSR1_FT9_Pos (9U)
  3377. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  3378. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  3379. #define EXTI_FTSR1_FT10_Pos (10U)
  3380. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  3381. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  3382. #define EXTI_FTSR1_FT11_Pos (11U)
  3383. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  3384. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  3385. #define EXTI_FTSR1_FT12_Pos (12U)
  3386. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  3387. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  3388. #define EXTI_FTSR1_FT13_Pos (13U)
  3389. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  3390. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  3391. #define EXTI_FTSR1_FT14_Pos (14U)
  3392. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  3393. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  3394. #define EXTI_FTSR1_FT15_Pos (15U)
  3395. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  3396. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  3397. #define EXTI_FTSR1_FT16_Pos (16U)
  3398. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  3399. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  3400. #define EXTI_FTSR1_FT17_Pos (17U)
  3401. #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */
  3402. #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
  3403. #define EXTI_FTSR1_FT19_Pos (19U)
  3404. #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
  3405. #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  3406. #define EXTI_FTSR1_FT20_Pos (20U)
  3407. #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
  3408. #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  3409. #define EXTI_FTSR1_FT21_Pos (21U)
  3410. #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
  3411. #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  3412. #define EXTI_FTSR1_FT22_Pos (22U)
  3413. #define EXTI_FTSR1_FT22_Msk (0x1UL << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */
  3414. #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
  3415. #define EXTI_FTSR1_FT29_Pos (29U)
  3416. #define EXTI_FTSR1_FT29_Msk (0x1UL << EXTI_FTSR1_FT29_Pos) /*!< 0x20000000 */
  3417. #define EXTI_FTSR1_FT29 EXTI_FTSR1_FT29_Msk /*!< Falling trigger event configuration bit of line 29 */
  3418. #define EXTI_FTSR1_FT30_Pos (30U)
  3419. #define EXTI_FTSR1_FT30_Msk (0x1UL << EXTI_FTSR1_FT30_Pos) /*!< 0x40000000 */
  3420. #define EXTI_FTSR1_FT30 EXTI_FTSR1_FT30_Msk /*!< Falling trigger event configuration bit of line 30 */
  3421. /****************** Bit definition for EXTI_SWIER1 register *****************/
  3422. #define EXTI_SWIER1_SWI0_Pos (0U)
  3423. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  3424. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  3425. #define EXTI_SWIER1_SWI1_Pos (1U)
  3426. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  3427. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  3428. #define EXTI_SWIER1_SWI2_Pos (2U)
  3429. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  3430. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  3431. #define EXTI_SWIER1_SWI3_Pos (3U)
  3432. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  3433. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  3434. #define EXTI_SWIER1_SWI4_Pos (4U)
  3435. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  3436. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  3437. #define EXTI_SWIER1_SWI5_Pos (5U)
  3438. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  3439. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  3440. #define EXTI_SWIER1_SWI6_Pos (6U)
  3441. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  3442. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  3443. #define EXTI_SWIER1_SWI7_Pos (7U)
  3444. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  3445. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  3446. #define EXTI_SWIER1_SWI8_Pos (8U)
  3447. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  3448. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  3449. #define EXTI_SWIER1_SWI9_Pos (9U)
  3450. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  3451. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  3452. #define EXTI_SWIER1_SWI10_Pos (10U)
  3453. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  3454. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  3455. #define EXTI_SWIER1_SWI11_Pos (11U)
  3456. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  3457. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  3458. #define EXTI_SWIER1_SWI12_Pos (12U)
  3459. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  3460. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  3461. #define EXTI_SWIER1_SWI13_Pos (13U)
  3462. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  3463. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  3464. #define EXTI_SWIER1_SWI14_Pos (14U)
  3465. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  3466. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  3467. #define EXTI_SWIER1_SWI15_Pos (15U)
  3468. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  3469. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  3470. #define EXTI_SWIER1_SWI16_Pos (16U)
  3471. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  3472. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  3473. #define EXTI_SWIER1_SWI17_Pos (17U)
  3474. #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */
  3475. #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */
  3476. #define EXTI_SWIER1_SWI19_Pos (19U)
  3477. #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
  3478. #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
  3479. #define EXTI_SWIER1_SWI20_Pos (20U)
  3480. #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
  3481. #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
  3482. #define EXTI_SWIER1_SWI21_Pos (21U)
  3483. #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
  3484. #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
  3485. #define EXTI_SWIER1_SWI22_Pos (22U)
  3486. #define EXTI_SWIER1_SWI22_Msk (0x1UL << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */
  3487. #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */
  3488. #define EXTI_SWIER1_SWI29_Pos (29U)
  3489. #define EXTI_SWIER1_SWI29_Msk (0x1UL << EXTI_SWIER1_SWI29_Pos) /*!< 0x20000000 */
  3490. #define EXTI_SWIER1_SWI29 EXTI_SWIER1_SWI29_Msk /*!< Software Interrupt on line 29 */
  3491. #define EXTI_SWIER1_SWI30_Pos (30U)
  3492. #define EXTI_SWIER1_SWI30_Msk (0x1UL << EXTI_SWIER1_SWI30_Pos) /*!< 0x40000000 */
  3493. #define EXTI_SWIER1_SWI30 EXTI_SWIER1_SWI30_Msk /*!< Software Interrupt on line 30 */
  3494. /******************* Bit definition for EXTI_PR1 register *******************/
  3495. #define EXTI_PR1_PIF0_Pos (0U)
  3496. #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
  3497. #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
  3498. #define EXTI_PR1_PIF1_Pos (1U)
  3499. #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
  3500. #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
  3501. #define EXTI_PR1_PIF2_Pos (2U)
  3502. #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
  3503. #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
  3504. #define EXTI_PR1_PIF3_Pos (3U)
  3505. #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
  3506. #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
  3507. #define EXTI_PR1_PIF4_Pos (4U)
  3508. #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
  3509. #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
  3510. #define EXTI_PR1_PIF5_Pos (5U)
  3511. #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
  3512. #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
  3513. #define EXTI_PR1_PIF6_Pos (6U)
  3514. #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
  3515. #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
  3516. #define EXTI_PR1_PIF7_Pos (7U)
  3517. #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
  3518. #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
  3519. #define EXTI_PR1_PIF8_Pos (8U)
  3520. #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
  3521. #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
  3522. #define EXTI_PR1_PIF9_Pos (9U)
  3523. #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
  3524. #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
  3525. #define EXTI_PR1_PIF10_Pos (10U)
  3526. #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
  3527. #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
  3528. #define EXTI_PR1_PIF11_Pos (11U)
  3529. #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
  3530. #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
  3531. #define EXTI_PR1_PIF12_Pos (12U)
  3532. #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
  3533. #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
  3534. #define EXTI_PR1_PIF13_Pos (13U)
  3535. #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
  3536. #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
  3537. #define EXTI_PR1_PIF14_Pos (14U)
  3538. #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
  3539. #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
  3540. #define EXTI_PR1_PIF15_Pos (15U)
  3541. #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
  3542. #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
  3543. #define EXTI_PR1_PIF16_Pos (16U)
  3544. #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
  3545. #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
  3546. #define EXTI_PR1_PIF17_Pos (17U)
  3547. #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */
  3548. #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */
  3549. #define EXTI_PR1_PIF19_Pos (19U)
  3550. #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
  3551. #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
  3552. #define EXTI_PR1_PIF20_Pos (20U)
  3553. #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
  3554. #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
  3555. #define EXTI_PR1_PIF21_Pos (21U)
  3556. #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
  3557. #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
  3558. #define EXTI_PR1_PIF22_Pos (22U)
  3559. #define EXTI_PR1_PIF22_Msk (0x1UL << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */
  3560. #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */
  3561. #define EXTI_PR1_PIF29_Pos (29U)
  3562. #define EXTI_PR1_PIF29_Msk (0x1UL << EXTI_PR1_PIF29_Pos) /*!< 0x20000000 */
  3563. #define EXTI_PR1_PIF29 EXTI_PR1_PIF29_Msk /*!< Pending bit for line 29 */
  3564. #define EXTI_PR1_PIF30_Pos (30U)
  3565. #define EXTI_PR1_PIF30_Msk (0x1UL << EXTI_PR1_PIF30_Pos) /*!< 0x40000000 */
  3566. #define EXTI_PR1_PIF30 EXTI_PR1_PIF30_Msk /*!< Pending bit for line 30 */
  3567. /******************* Bit definition for EXTI_IMR2 register ******************/
  3568. #define EXTI_IMR2_IM34_Pos (2U)
  3569. #define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */
  3570. #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */
  3571. #define EXTI_IMR2_IM36_Pos (4U)
  3572. #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */
  3573. #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */
  3574. #define EXTI_IMR2_IM37_Pos (5U)
  3575. #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
  3576. #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
  3577. #define EXTI_IMR2_IM38_Pos (6U)
  3578. #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
  3579. #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
  3580. #define EXTI_IMR2_IM39_Pos (7U)
  3581. #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
  3582. #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */
  3583. #define EXTI_IMR2_IM40_Pos (8U)
  3584. #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */
  3585. #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */
  3586. #define EXTI_IMR2_IM41_Pos (9U)
  3587. #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */
  3588. #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< Interrupt Mask on line 41 */
  3589. #define EXTI_IMR2_IM_Pos (0U)
  3590. #define EXTI_IMR2_IM_Msk (0x3F4UL << EXTI_IMR2_IM_Pos) /*!< 0x000003F4 */
  3591. #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */
  3592. /******************* Bit definition for EXTI_EMR2 register ******************/
  3593. #define EXTI_EMR2_EM34_Pos (2U)
  3594. #define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */
  3595. #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */
  3596. #define EXTI_EMR2_EM36_Pos (4U)
  3597. #define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */
  3598. #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36 */
  3599. #define EXTI_EMR2_EM37_Pos (5U)
  3600. #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
  3601. #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */
  3602. #define EXTI_EMR2_EM38_Pos (6U)
  3603. #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
  3604. #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */
  3605. #define EXTI_EMR2_EM39_Pos (7U)
  3606. #define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */
  3607. #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39 */
  3608. #define EXTI_EMR2_EM40_Pos (8U)
  3609. #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */
  3610. #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40 */
  3611. #define EXTI_EMR2_EM41_Pos (9U)
  3612. #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */
  3613. #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< Event Mask on line 41 */
  3614. #define EXTI_EMR2_EM_Pos (0U)
  3615. #define EXTI_EMR2_EM_Msk (0x3F4UL << EXTI_EMR2_EM_Pos) /*!< 0x000003F4 */
  3616. #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */
  3617. /****************** Bit definition for EXTI_RTSR2 register ******************/
  3618. #define EXTI_RTSR2_RT38_Pos (6U)
  3619. #define EXTI_RTSR2_RT38_Msk (0x1UL << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */
  3620. #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */
  3621. #define EXTI_RTSR2_RT39_Pos (7U)
  3622. #define EXTI_RTSR2_RT39_Msk (0x1UL << EXTI_RTSR2_RT39_Pos) /*!< 0x00000080 */
  3623. #define EXTI_RTSR2_RT39 EXTI_RTSR2_RT39_Msk /*!< Rising trigger event configuration bit of line 39 */
  3624. #define EXTI_RTSR2_RT40_Pos (8U)
  3625. #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */
  3626. #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */
  3627. #define EXTI_RTSR2_RT41_Pos (9U)
  3628. #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */
  3629. #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */
  3630. /****************** Bit definition for EXTI_FTSR2 register ******************/
  3631. #define EXTI_FTSR2_FT38_Pos (6U)
  3632. #define EXTI_FTSR2_FT38_Msk (0x1UL << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */
  3633. #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 37 */
  3634. #define EXTI_FTSR2_FT39_Pos (7U)
  3635. #define EXTI_FTSR2_FT39_Msk (0x1UL << EXTI_FTSR2_FT39_Pos) /*!< 0x00000080 */
  3636. #define EXTI_FTSR2_FT39 EXTI_FTSR2_FT39_Msk /*!< Falling trigger event configuration bit of line 39 */
  3637. #define EXTI_FTSR2_FT40_Pos (8U)
  3638. #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */
  3639. #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */
  3640. #define EXTI_FTSR2_FT41_Pos (9U)
  3641. #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */
  3642. #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */
  3643. /****************** Bit definition for EXTI_SWIER2 register *****************/
  3644. #define EXTI_SWIER2_SWI38_Pos (6U)
  3645. #define EXTI_SWIER2_SWI38_Msk (0x1UL << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */
  3646. #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */
  3647. #define EXTI_SWIER2_SWI39_Pos (7U)
  3648. #define EXTI_SWIER2_SWI39_Msk (0x1UL << EXTI_SWIER2_SWI39_Pos) /*!< 0x00000080 */
  3649. #define EXTI_SWIER2_SWI39 EXTI_SWIER2_SWI39_Msk /*!< Software Interrupt on line 39 */
  3650. #define EXTI_SWIER2_SWI40_Pos (8U)
  3651. #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */
  3652. #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */
  3653. #define EXTI_SWIER2_SWI41_Pos (9U)
  3654. #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */
  3655. #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */
  3656. /******************* Bit definition for EXTI_PR2 register *******************/
  3657. #define EXTI_PR2_PIF38_Pos (6U)
  3658. #define EXTI_PR2_PIF38_Msk (0x1UL << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */
  3659. #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */
  3660. #define EXTI_PR2_PIF39_Pos (7U)
  3661. #define EXTI_PR2_PIF39_Msk (0x1UL << EXTI_PR2_PIF39_Pos) /*!< 0x00000080 */
  3662. #define EXTI_PR2_PIF39 EXTI_PR2_PIF39_Msk /*!< Pending bit for line 39 */
  3663. #define EXTI_PR2_PIF40_Pos (8U)
  3664. #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */
  3665. #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */
  3666. #define EXTI_PR2_PIF41_Pos (9U)
  3667. #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */
  3668. #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */
  3669. /******************************************************************************/
  3670. /* */
  3671. /* Flexible Datarate Controller Area Network */
  3672. /* */
  3673. /******************************************************************************/
  3674. /*!<FDCAN control and status registers */
  3675. /***************** Bit definition for FDCAN_CREL register *******************/
  3676. #define FDCAN_CREL_DAY_Pos (0U)
  3677. #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */
  3678. #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */
  3679. #define FDCAN_CREL_MON_Pos (8U)
  3680. #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */
  3681. #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */
  3682. #define FDCAN_CREL_YEAR_Pos (16U)
  3683. #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */
  3684. #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */
  3685. #define FDCAN_CREL_SUBSTEP_Pos (20U)
  3686. #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */
  3687. #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */
  3688. #define FDCAN_CREL_STEP_Pos (24U)
  3689. #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */
  3690. #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */
  3691. #define FDCAN_CREL_REL_Pos (28U)
  3692. #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */
  3693. #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */
  3694. /***************** Bit definition for FDCAN_ENDN register *******************/
  3695. #define FDCAN_ENDN_ETV_Pos (0U)
  3696. #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */
  3697. #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endianness Test Value */
  3698. /***************** Bit definition for FDCAN_DBTP register *******************/
  3699. #define FDCAN_DBTP_DSJW_Pos (0U)
  3700. #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */
  3701. #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */
  3702. #define FDCAN_DBTP_DTSEG2_Pos (4U)
  3703. #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */
  3704. #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */
  3705. #define FDCAN_DBTP_DTSEG1_Pos (8U)
  3706. #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */
  3707. #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */
  3708. #define FDCAN_DBTP_DBRP_Pos (16U)
  3709. #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */
  3710. #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */
  3711. #define FDCAN_DBTP_TDC_Pos (23U)
  3712. #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */
  3713. #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */
  3714. /***************** Bit definition for FDCAN_TEST register *******************/
  3715. #define FDCAN_TEST_LBCK_Pos (4U)
  3716. #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */
  3717. #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */
  3718. #define FDCAN_TEST_TX_Pos (5U)
  3719. #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */
  3720. #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */
  3721. #define FDCAN_TEST_RX_Pos (7U)
  3722. #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */
  3723. #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */
  3724. /***************** Bit definition for FDCAN_RWD register ********************/
  3725. #define FDCAN_RWD_WDC_Pos (0U)
  3726. #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */
  3727. #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */
  3728. #define FDCAN_RWD_WDV_Pos (8U)
  3729. #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */
  3730. #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */
  3731. /***************** Bit definition for FDCAN_CCCR register ********************/
  3732. #define FDCAN_CCCR_INIT_Pos (0U)
  3733. #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */
  3734. #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */
  3735. #define FDCAN_CCCR_CCE_Pos (1U)
  3736. #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */
  3737. #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */
  3738. #define FDCAN_CCCR_ASM_Pos (2U)
  3739. #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */
  3740. #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */
  3741. #define FDCAN_CCCR_CSA_Pos (3U)
  3742. #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */
  3743. #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */
  3744. #define FDCAN_CCCR_CSR_Pos (4U)
  3745. #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */
  3746. #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */
  3747. #define FDCAN_CCCR_MON_Pos (5U)
  3748. #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */
  3749. #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */
  3750. #define FDCAN_CCCR_DAR_Pos (6U)
  3751. #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */
  3752. #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */
  3753. #define FDCAN_CCCR_TEST_Pos (7U)
  3754. #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */
  3755. #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */
  3756. #define FDCAN_CCCR_FDOE_Pos (8U)
  3757. #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */
  3758. #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */
  3759. #define FDCAN_CCCR_BRSE_Pos (9U)
  3760. #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */
  3761. #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */
  3762. #define FDCAN_CCCR_PXHD_Pos (12U)
  3763. #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */
  3764. #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */
  3765. #define FDCAN_CCCR_EFBI_Pos (13U)
  3766. #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */
  3767. #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */
  3768. #define FDCAN_CCCR_TXP_Pos (14U)
  3769. #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */
  3770. #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */
  3771. #define FDCAN_CCCR_NISO_Pos (15U)
  3772. #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */
  3773. #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */
  3774. /***************** Bit definition for FDCAN_NBTP register ********************/
  3775. #define FDCAN_NBTP_NTSEG2_Pos (0U)
  3776. #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */
  3777. #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */
  3778. #define FDCAN_NBTP_NTSEG1_Pos (8U)
  3779. #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */
  3780. #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */
  3781. #define FDCAN_NBTP_NBRP_Pos (16U)
  3782. #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */
  3783. #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */
  3784. #define FDCAN_NBTP_NSJW_Pos (25U)
  3785. #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */
  3786. #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */
  3787. /***************** Bit definition for FDCAN_TSCC register ********************/
  3788. #define FDCAN_TSCC_TSS_Pos (0U)
  3789. #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */
  3790. #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */
  3791. #define FDCAN_TSCC_TCP_Pos (16U)
  3792. #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */
  3793. #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */
  3794. /***************** Bit definition for FDCAN_TSCV register ********************/
  3795. #define FDCAN_TSCV_TSC_Pos (0U)
  3796. #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */
  3797. #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */
  3798. /***************** Bit definition for FDCAN_TOCC register ********************/
  3799. #define FDCAN_TOCC_ETOC_Pos (0U)
  3800. #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */
  3801. #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */
  3802. #define FDCAN_TOCC_TOS_Pos (1U)
  3803. #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */
  3804. #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */
  3805. #define FDCAN_TOCC_TOP_Pos (16U)
  3806. #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */
  3807. #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */
  3808. /***************** Bit definition for FDCAN_TOCV register ********************/
  3809. #define FDCAN_TOCV_TOC_Pos (0U)
  3810. #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */
  3811. #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */
  3812. /***************** Bit definition for FDCAN_ECR register *********************/
  3813. #define FDCAN_ECR_TEC_Pos (0U)
  3814. #define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos) /*!< 0x000000FF */
  3815. #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */
  3816. #define FDCAN_ECR_REC_Pos (8U)
  3817. #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */
  3818. #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */
  3819. #define FDCAN_ECR_RP_Pos (15U)
  3820. #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */
  3821. #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */
  3822. #define FDCAN_ECR_CEL_Pos (16U)
  3823. #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */
  3824. #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */
  3825. /***************** Bit definition for FDCAN_PSR register *********************/
  3826. #define FDCAN_PSR_LEC_Pos (0U)
  3827. #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */
  3828. #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */
  3829. #define FDCAN_PSR_ACT_Pos (3U)
  3830. #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */
  3831. #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */
  3832. #define FDCAN_PSR_EP_Pos (5U)
  3833. #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */
  3834. #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */
  3835. #define FDCAN_PSR_EW_Pos (6U)
  3836. #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */
  3837. #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */
  3838. #define FDCAN_PSR_BO_Pos (7U)
  3839. #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */
  3840. #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */
  3841. #define FDCAN_PSR_DLEC_Pos (8U)
  3842. #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */
  3843. #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */
  3844. #define FDCAN_PSR_RESI_Pos (11U)
  3845. #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */
  3846. #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */
  3847. #define FDCAN_PSR_RBRS_Pos (12U)
  3848. #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */
  3849. #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */
  3850. #define FDCAN_PSR_REDL_Pos (13U)
  3851. #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */
  3852. #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */
  3853. #define FDCAN_PSR_PXE_Pos (14U)
  3854. #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */
  3855. #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */
  3856. #define FDCAN_PSR_TDCV_Pos (16U)
  3857. #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */
  3858. #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */
  3859. /***************** Bit definition for FDCAN_TDCR register ********************/
  3860. #define FDCAN_TDCR_TDCF_Pos (0U)
  3861. #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */
  3862. #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */
  3863. #define FDCAN_TDCR_TDCO_Pos (8U)
  3864. #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */
  3865. #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */
  3866. /***************** Bit definition for FDCAN_IR register **********************/
  3867. #define FDCAN_IR_RF0N_Pos (0U)
  3868. #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */
  3869. #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */
  3870. #define FDCAN_IR_RF0F_Pos (1U)
  3871. #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000002 */
  3872. #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */
  3873. #define FDCAN_IR_RF0L_Pos (2U)
  3874. #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000004 */
  3875. #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  3876. #define FDCAN_IR_RF1N_Pos (3U)
  3877. #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000008 */
  3878. #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */
  3879. #define FDCAN_IR_RF1F_Pos (4U)
  3880. #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000010 */
  3881. #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */
  3882. #define FDCAN_IR_RF1L_Pos (5U)
  3883. #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000020 */
  3884. #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  3885. #define FDCAN_IR_HPM_Pos (6U)
  3886. #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000040 */
  3887. #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */
  3888. #define FDCAN_IR_TC_Pos (7U)
  3889. #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000080 */
  3890. #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */
  3891. #define FDCAN_IR_TCF_Pos (8U)
  3892. #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000100 */
  3893. #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */
  3894. #define FDCAN_IR_TFE_Pos (9U)
  3895. #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000200 */
  3896. #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */
  3897. #define FDCAN_IR_TEFN_Pos (10U)
  3898. #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00000400 */
  3899. #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */
  3900. #define FDCAN_IR_TEFF_Pos (11U)
  3901. #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00000800 */
  3902. #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */
  3903. #define FDCAN_IR_TEFL_Pos (12U)
  3904. #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00001000 */
  3905. #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  3906. #define FDCAN_IR_TSW_Pos (13U)
  3907. #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00002000 */
  3908. #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */
  3909. #define FDCAN_IR_MRAF_Pos (14U)
  3910. #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00004000 */
  3911. #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */
  3912. #define FDCAN_IR_TOO_Pos (15U)
  3913. #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00008000 */
  3914. #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */
  3915. #define FDCAN_IR_ELO_Pos (16U)
  3916. #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00010000 */
  3917. #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */
  3918. #define FDCAN_IR_EP_Pos (17U)
  3919. #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00020000 */
  3920. #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */
  3921. #define FDCAN_IR_EW_Pos (18U)
  3922. #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x00040000 */
  3923. #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */
  3924. #define FDCAN_IR_BO_Pos (19U)
  3925. #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x00080000 */
  3926. #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */
  3927. #define FDCAN_IR_WDI_Pos (20U)
  3928. #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x00100000 */
  3929. #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */
  3930. #define FDCAN_IR_PEA_Pos (21U)
  3931. #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x00200000 */
  3932. #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */
  3933. #define FDCAN_IR_PED_Pos (22U)
  3934. #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x00400000 */
  3935. #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */
  3936. #define FDCAN_IR_ARA_Pos (23U)
  3937. #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x00800000 */
  3938. #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */
  3939. /***************** Bit definition for FDCAN_IE register **********************/
  3940. #define FDCAN_IE_RF0NE_Pos (0U)
  3941. #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */
  3942. #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */
  3943. #define FDCAN_IE_RF0FE_Pos (1U)
  3944. #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000002 */
  3945. #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */
  3946. #define FDCAN_IE_RF0LE_Pos (2U)
  3947. #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000004 */
  3948. #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */
  3949. #define FDCAN_IE_RF1NE_Pos (3U)
  3950. #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000008 */
  3951. #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */
  3952. #define FDCAN_IE_RF1FE_Pos (4U)
  3953. #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000010 */
  3954. #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */
  3955. #define FDCAN_IE_RF1LE_Pos (5U)
  3956. #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000020 */
  3957. #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */
  3958. #define FDCAN_IE_HPME_Pos (6U)
  3959. #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000040 */
  3960. #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */
  3961. #define FDCAN_IE_TCE_Pos (7U)
  3962. #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000080 */
  3963. #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */
  3964. #define FDCAN_IE_TCFE_Pos (8U)
  3965. #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000100 */
  3966. #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable*/
  3967. #define FDCAN_IE_TFEE_Pos (9U)
  3968. #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000200 */
  3969. #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */
  3970. #define FDCAN_IE_TEFNE_Pos (10U)
  3971. #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00000400 */
  3972. #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */
  3973. #define FDCAN_IE_TEFFE_Pos (11U)
  3974. #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00000800 */
  3975. #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */
  3976. #define FDCAN_IE_TEFLE_Pos (12U)
  3977. #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00001000 */
  3978. #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */
  3979. #define FDCAN_IE_TSWE_Pos (13U)
  3980. #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00002000 */
  3981. #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */
  3982. #define FDCAN_IE_MRAFE_Pos (14U)
  3983. #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00004000 */
  3984. #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */
  3985. #define FDCAN_IE_TOOE_Pos (15U)
  3986. #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00008000 */
  3987. #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */
  3988. #define FDCAN_IE_ELOE_Pos (16U)
  3989. #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00010000 */
  3990. #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */
  3991. #define FDCAN_IE_EPE_Pos (17U)
  3992. #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00020000 */
  3993. #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */
  3994. #define FDCAN_IE_EWE_Pos (18U)
  3995. #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x00040000 */
  3996. #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */
  3997. #define FDCAN_IE_BOE_Pos (19U)
  3998. #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x00080000 */
  3999. #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */
  4000. #define FDCAN_IE_WDIE_Pos (20U)
  4001. #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x00100000 */
  4002. #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */
  4003. #define FDCAN_IE_PEAE_Pos (21U)
  4004. #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x00200000 */
  4005. #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable*/
  4006. #define FDCAN_IE_PEDE_Pos (22U)
  4007. #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x00400000 */
  4008. #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */
  4009. #define FDCAN_IE_ARAE_Pos (23U)
  4010. #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x00800000 */
  4011. #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */
  4012. /***************** Bit definition for FDCAN_ILS register **********************/
  4013. #define FDCAN_ILS_RXFIFO0_Pos (0U)
  4014. #define FDCAN_ILS_RXFIFO0_Msk (0x1UL << FDCAN_ILS_RXFIFO0_Pos) /*!< 0x00000001 */
  4015. #define FDCAN_ILS_RXFIFO0 FDCAN_ILS_RXFIFO0_Msk /*!<Rx FIFO 0 Message Lost
  4016. Rx FIFO 0 is Full
  4017. Rx FIFO 0 Has New Message */
  4018. #define FDCAN_ILS_RXFIFO1_Pos (1U)
  4019. #define FDCAN_ILS_RXFIFO1_Msk (0x1UL << FDCAN_ILS_RXFIFO1_Pos) /*!< 0x00000002 */
  4020. #define FDCAN_ILS_RXFIFO1 FDCAN_ILS_RXFIFO1_Msk /*!<Rx FIFO 1 Message Lost
  4021. Rx FIFO 1 is Full
  4022. Rx FIFO 1 Has New Message */
  4023. #define FDCAN_ILS_SMSG_Pos (2U)
  4024. #define FDCAN_ILS_SMSG_Msk (0x1UL << FDCAN_ILS_SMSG_Pos) /*!< 0x00000004 */
  4025. #define FDCAN_ILS_SMSG FDCAN_ILS_SMSG_Msk /*!<Transmission Cancellation Finished
  4026. Transmission Completed
  4027. High Priority Message */
  4028. #define FDCAN_ILS_TFERR_Pos (3U)
  4029. #define FDCAN_ILS_TFERR_Msk (0x1UL << FDCAN_ILS_TFERR_Pos) /*!< 0x00000008 */
  4030. #define FDCAN_ILS_TFERR FDCAN_ILS_TFERR_Msk /*!<Tx Event FIFO Element Lost
  4031. Tx Event FIFO Full
  4032. Tx Event FIFO New Entry
  4033. Tx FIFO Empty Interrupt Line */
  4034. #define FDCAN_ILS_MISC_Pos (4U)
  4035. #define FDCAN_ILS_MISC_Msk (0x1UL << FDCAN_ILS_MISC_Pos) /*!< 0x00000010 */
  4036. #define FDCAN_ILS_MISC FDCAN_ILS_MISC_Msk /*!<Timeout Occurred
  4037. Message RAM Access Failure
  4038. Timestamp Wraparound */
  4039. #define FDCAN_ILS_BERR_Pos (5U)
  4040. #define FDCAN_ILS_BERR_Msk (0x1UL << FDCAN_ILS_BERR_Pos) /*!< 0x00000020 */
  4041. #define FDCAN_ILS_BERR FDCAN_ILS_BERR_Msk /*!<Error Passive
  4042. Error Logging Overflow */
  4043. #define FDCAN_ILS_PERR_Pos (6U)
  4044. #define FDCAN_ILS_PERR_Msk (0x1UL << FDCAN_ILS_PERR_Pos) /*!< 0x00000040 */
  4045. #define FDCAN_ILS_PERR FDCAN_ILS_PERR_Msk /*!<Access to Reserved Address Line
  4046. Protocol Error in Data Phase Line
  4047. Protocol Error in Arbitration Phase Line
  4048. Watchdog Interrupt Line
  4049. Bus_Off Status
  4050. Warning Status */
  4051. /***************** Bit definition for FDCAN_ILE register **********************/
  4052. #define FDCAN_ILE_EINT0_Pos (0U)
  4053. #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */
  4054. #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */
  4055. #define FDCAN_ILE_EINT1_Pos (1U)
  4056. #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */
  4057. #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */
  4058. /***************** Bit definition for FDCAN_RXGFC register ********************/
  4059. #define FDCAN_RXGFC_RRFE_Pos (0U)
  4060. #define FDCAN_RXGFC_RRFE_Msk (0x1UL << FDCAN_RXGFC_RRFE_Pos) /*!< 0x00000001 */
  4061. #define FDCAN_RXGFC_RRFE FDCAN_RXGFC_RRFE_Msk /*!<Reject Remote Frames Extended */
  4062. #define FDCAN_RXGFC_RRFS_Pos (1U)
  4063. #define FDCAN_RXGFC_RRFS_Msk (0x1UL << FDCAN_RXGFC_RRFS_Pos) /*!< 0x00000002 */
  4064. #define FDCAN_RXGFC_RRFS FDCAN_RXGFC_RRFS_Msk /*!<Reject Remote Frames Standard */
  4065. #define FDCAN_RXGFC_ANFE_Pos (2U)
  4066. #define FDCAN_RXGFC_ANFE_Msk (0x3UL << FDCAN_RXGFC_ANFE_Pos) /*!< 0x0000000C */
  4067. #define FDCAN_RXGFC_ANFE FDCAN_RXGFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */
  4068. #define FDCAN_RXGFC_ANFS_Pos (4U)
  4069. #define FDCAN_RXGFC_ANFS_Msk (0x3UL << FDCAN_RXGFC_ANFS_Pos) /*!< 0x00000030 */
  4070. #define FDCAN_RXGFC_ANFS FDCAN_RXGFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */
  4071. #define FDCAN_RXGFC_F1OM_Pos (8U)
  4072. #define FDCAN_RXGFC_F1OM_Msk (0x1UL << FDCAN_RXGFC_F1OM_Pos) /*!< 0x00000100 */
  4073. #define FDCAN_RXGFC_F1OM FDCAN_RXGFC_F1OM_Msk /*!<FIFO 1 operation mode */
  4074. #define FDCAN_RXGFC_F0OM_Pos (9U)
  4075. #define FDCAN_RXGFC_F0OM_Msk (0x1UL << FDCAN_RXGFC_F0OM_Pos) /*!< 0x00000200 */
  4076. #define FDCAN_RXGFC_F0OM FDCAN_RXGFC_F0OM_Msk /*!<FIFO 0 operation mode */
  4077. #define FDCAN_RXGFC_LSS_Pos (16U)
  4078. #define FDCAN_RXGFC_LSS_Msk (0x1FUL << FDCAN_RXGFC_LSS_Pos) /*!< 0x001F0000 */
  4079. #define FDCAN_RXGFC_LSS FDCAN_RXGFC_LSS_Msk /*!<List Size Standard */
  4080. #define FDCAN_RXGFC_LSE_Pos (24U)
  4081. #define FDCAN_RXGFC_LSE_Msk (0xFUL << FDCAN_RXGFC_LSE_Pos) /*!< 0x0F000000 */
  4082. #define FDCAN_RXGFC_LSE FDCAN_RXGFC_LSE_Msk /*!<List Size Extended */
  4083. /***************** Bit definition for FDCAN_XIDAM register ********************/
  4084. #define FDCAN_XIDAM_EIDM_Pos (0U)
  4085. #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */
  4086. #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */
  4087. /***************** Bit definition for FDCAN_HPMS register *********************/
  4088. #define FDCAN_HPMS_BIDX_Pos (0U)
  4089. #define FDCAN_HPMS_BIDX_Msk (0x7UL << FDCAN_HPMS_BIDX_Pos) /*!< 0x00000007 */
  4090. #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */
  4091. #define FDCAN_HPMS_MSI_Pos (6U)
  4092. #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */
  4093. #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */
  4094. #define FDCAN_HPMS_FIDX_Pos (8U)
  4095. #define FDCAN_HPMS_FIDX_Msk (0x1FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00001F00 */
  4096. #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */
  4097. #define FDCAN_HPMS_FLST_Pos (15U)
  4098. #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */
  4099. #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */
  4100. /***************** Bit definition for FDCAN_RXF0S register ********************/
  4101. #define FDCAN_RXF0S_F0FL_Pos (0U)
  4102. #define FDCAN_RXF0S_F0FL_Msk (0xFUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000000F */
  4103. #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */
  4104. #define FDCAN_RXF0S_F0GI_Pos (8U)
  4105. #define FDCAN_RXF0S_F0GI_Msk (0x3UL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00000300 */
  4106. #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */
  4107. #define FDCAN_RXF0S_F0PI_Pos (16U)
  4108. #define FDCAN_RXF0S_F0PI_Msk (0x3UL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x00030000 */
  4109. #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */
  4110. #define FDCAN_RXF0S_F0F_Pos (24U)
  4111. #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */
  4112. #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */
  4113. #define FDCAN_RXF0S_RF0L_Pos (25U)
  4114. #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */
  4115. #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  4116. /***************** Bit definition for FDCAN_RXF0A register ********************/
  4117. #define FDCAN_RXF0A_F0AI_Pos (0U)
  4118. #define FDCAN_RXF0A_F0AI_Msk (0x7UL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x00000007 */
  4119. #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */
  4120. /***************** Bit definition for FDCAN_RXF1S register ********************/
  4121. #define FDCAN_RXF1S_F1FL_Pos (0U)
  4122. #define FDCAN_RXF1S_F1FL_Msk (0xFUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000000F */
  4123. #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */
  4124. #define FDCAN_RXF1S_F1GI_Pos (8U)
  4125. #define FDCAN_RXF1S_F1GI_Msk (0x3UL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00000300 */
  4126. #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */
  4127. #define FDCAN_RXF1S_F1PI_Pos (16U)
  4128. #define FDCAN_RXF1S_F1PI_Msk (0x3UL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x00030000 */
  4129. #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */
  4130. #define FDCAN_RXF1S_F1F_Pos (24U)
  4131. #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */
  4132. #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */
  4133. #define FDCAN_RXF1S_RF1L_Pos (25U)
  4134. #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */
  4135. #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  4136. /***************** Bit definition for FDCAN_RXF1A register ********************/
  4137. #define FDCAN_RXF1A_F1AI_Pos (0U)
  4138. #define FDCAN_RXF1A_F1AI_Msk (0x7UL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x00000007 */
  4139. #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */
  4140. /***************** Bit definition for FDCAN_TXBC register *********************/
  4141. #define FDCAN_TXBC_TFQM_Pos (24U)
  4142. #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x01000000 */
  4143. #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */
  4144. /***************** Bit definition for FDCAN_TXFQS register *********************/
  4145. #define FDCAN_TXFQS_TFFL_Pos (0U)
  4146. #define FDCAN_TXFQS_TFFL_Msk (0x7UL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x00000007 */
  4147. #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */
  4148. #define FDCAN_TXFQS_TFGI_Pos (8U)
  4149. #define FDCAN_TXFQS_TFGI_Msk (0x3UL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00000300 */
  4150. #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */
  4151. #define FDCAN_TXFQS_TFQPI_Pos (16U)
  4152. #define FDCAN_TXFQS_TFQPI_Msk (0x3UL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x00030000 */
  4153. #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */
  4154. #define FDCAN_TXFQS_TFQF_Pos (21U)
  4155. #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */
  4156. #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */
  4157. /***************** Bit definition for FDCAN_TXBRP register *********************/
  4158. #define FDCAN_TXBRP_TRP_Pos (0U)
  4159. #define FDCAN_TXBRP_TRP_Msk (0x7UL << FDCAN_TXBRP_TRP_Pos) /*!< 0x00000007 */
  4160. #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */
  4161. /***************** Bit definition for FDCAN_TXBAR register *********************/
  4162. #define FDCAN_TXBAR_AR_Pos (0U)
  4163. #define FDCAN_TXBAR_AR_Msk (0x7UL << FDCAN_TXBAR_AR_Pos) /*!< 0x00000007 */
  4164. #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */
  4165. /***************** Bit definition for FDCAN_TXBCR register *********************/
  4166. #define FDCAN_TXBCR_CR_Pos (0U)
  4167. #define FDCAN_TXBCR_CR_Msk (0x7UL << FDCAN_TXBCR_CR_Pos) /*!< 0x00000007 */
  4168. #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */
  4169. /***************** Bit definition for FDCAN_TXBTO register *********************/
  4170. #define FDCAN_TXBTO_TO_Pos (0U)
  4171. #define FDCAN_TXBTO_TO_Msk (0x7UL << FDCAN_TXBTO_TO_Pos) /*!< 0x00000007 */
  4172. #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */
  4173. /***************** Bit definition for FDCAN_TXBCF register *********************/
  4174. #define FDCAN_TXBCF_CF_Pos (0U)
  4175. #define FDCAN_TXBCF_CF_Msk (0x7UL << FDCAN_TXBCF_CF_Pos) /*!< 0x00000007 */
  4176. #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */
  4177. /***************** Bit definition for FDCAN_TXBTIE register ********************/
  4178. #define FDCAN_TXBTIE_TIE_Pos (0U)
  4179. #define FDCAN_TXBTIE_TIE_Msk (0x7UL << FDCAN_TXBTIE_TIE_Pos) /*!< 0x00000007 */
  4180. #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */
  4181. /***************** Bit definition for FDCAN_ TXBCIE register *******************/
  4182. #define FDCAN_TXBCIE_CFIE_Pos (0U)
  4183. #define FDCAN_TXBCIE_CFIE_Msk (0x7UL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0x00000007 */
  4184. #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */
  4185. /***************** Bit definition for FDCAN_TXEFS register *********************/
  4186. #define FDCAN_TXEFS_EFFL_Pos (0U)
  4187. #define FDCAN_TXEFS_EFFL_Msk (0x7UL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x00000007 */
  4188. #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */
  4189. #define FDCAN_TXEFS_EFGI_Pos (8U)
  4190. #define FDCAN_TXEFS_EFGI_Msk (0x3UL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00000300 */
  4191. #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */
  4192. #define FDCAN_TXEFS_EFPI_Pos (16U)
  4193. #define FDCAN_TXEFS_EFPI_Msk (0x3UL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x00030000 */
  4194. #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */
  4195. #define FDCAN_TXEFS_EFF_Pos (24U)
  4196. #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */
  4197. #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */
  4198. #define FDCAN_TXEFS_TEFL_Pos (25U)
  4199. #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */
  4200. #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  4201. /***************** Bit definition for FDCAN_TXEFA register *********************/
  4202. #define FDCAN_TXEFA_EFAI_Pos (0U)
  4203. #define FDCAN_TXEFA_EFAI_Msk (0x3UL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x00000003 */
  4204. #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */
  4205. /*!<FDCAN config registers */
  4206. /***************** Bit definition for FDCAN_CKDIV register *********************/
  4207. #define FDCAN_CKDIV_PDIV_Pos (0U)
  4208. #define FDCAN_CKDIV_PDIV_Msk (0xFUL << FDCAN_CKDIV_PDIV_Pos) /*!< 0x0000000F */
  4209. #define FDCAN_CKDIV_PDIV FDCAN_CKDIV_PDIV_Msk /*!<Input Clock Divider */
  4210. /******************************************************************************/
  4211. /* */
  4212. /* FLASH */
  4213. /* */
  4214. /******************************************************************************/
  4215. /******************* Bits definition for FLASH_ACR register *****************/
  4216. #define FLASH_ACR_LATENCY_Pos (0U)
  4217. #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  4218. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  4219. #define FLASH_ACR_LATENCY_0WS (0x00000000U)
  4220. #define FLASH_ACR_LATENCY_1WS (0x00000001U)
  4221. #define FLASH_ACR_LATENCY_2WS (0x00000002U)
  4222. #define FLASH_ACR_LATENCY_3WS (0x00000003U)
  4223. #define FLASH_ACR_LATENCY_4WS (0x00000004U)
  4224. #define FLASH_ACR_LATENCY_5WS (0x00000005U)
  4225. #define FLASH_ACR_LATENCY_6WS (0x00000006U)
  4226. #define FLASH_ACR_LATENCY_7WS (0x00000007U)
  4227. #define FLASH_ACR_LATENCY_8WS (0x00000008U)
  4228. #define FLASH_ACR_LATENCY_9WS (0x00000009U)
  4229. #define FLASH_ACR_LATENCY_10WS (0x0000000AU)
  4230. #define FLASH_ACR_LATENCY_11WS (0x0000000BU)
  4231. #define FLASH_ACR_LATENCY_12WS (0x0000000CU)
  4232. #define FLASH_ACR_LATENCY_13WS (0x0000000DU)
  4233. #define FLASH_ACR_LATENCY_14WS (0x0000000EU)
  4234. #define FLASH_ACR_LATENCY_15WS (0x0000000FU)
  4235. #define FLASH_ACR_PRFTEN_Pos (8U)
  4236. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  4237. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  4238. #define FLASH_ACR_ICEN_Pos (9U)
  4239. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  4240. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  4241. #define FLASH_ACR_DCEN_Pos (10U)
  4242. #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  4243. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
  4244. #define FLASH_ACR_ICRST_Pos (11U)
  4245. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  4246. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  4247. #define FLASH_ACR_DCRST_Pos (12U)
  4248. #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  4249. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
  4250. #define FLASH_ACR_RUN_PD_Pos (13U)
  4251. #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */
  4252. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */
  4253. #define FLASH_ACR_SLEEP_PD_Pos (14U)
  4254. #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
  4255. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */
  4256. #define FLASH_ACR_DBG_SWEN_Pos (18U)
  4257. #define FLASH_ACR_DBG_SWEN_Msk (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */
  4258. #define FLASH_ACR_DBG_SWEN FLASH_ACR_DBG_SWEN_Msk /*!< Software disable for debugger */
  4259. /******************* Bits definition for FLASH_SR register ******************/
  4260. #define FLASH_SR_EOP_Pos (0U)
  4261. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  4262. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  4263. #define FLASH_SR_OPERR_Pos (1U)
  4264. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  4265. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  4266. #define FLASH_SR_PROGERR_Pos (3U)
  4267. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  4268. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
  4269. #define FLASH_SR_WRPERR_Pos (4U)
  4270. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  4271. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  4272. #define FLASH_SR_PGAERR_Pos (5U)
  4273. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  4274. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  4275. #define FLASH_SR_SIZERR_Pos (6U)
  4276. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  4277. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
  4278. #define FLASH_SR_PGSERR_Pos (7U)
  4279. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  4280. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  4281. #define FLASH_SR_MISERR_Pos (8U)
  4282. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  4283. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
  4284. #define FLASH_SR_FASTERR_Pos (9U)
  4285. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  4286. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
  4287. #define FLASH_SR_RDERR_Pos (14U)
  4288. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
  4289. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  4290. #define FLASH_SR_OPTVERR_Pos (15U)
  4291. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  4292. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  4293. #define FLASH_SR_BSY_Pos (16U)
  4294. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  4295. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  4296. /******************* Bits definition for FLASH_CR register ******************/
  4297. #define FLASH_CR_PG_Pos (0U)
  4298. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  4299. #define FLASH_CR_PG FLASH_CR_PG_Msk
  4300. #define FLASH_CR_PER_Pos (1U)
  4301. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  4302. #define FLASH_CR_PER FLASH_CR_PER_Msk
  4303. #define FLASH_CR_MER1_Pos (2U)
  4304. #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
  4305. #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
  4306. #define FLASH_CR_PNB_Pos (3U)
  4307. #define FLASH_CR_PNB_Msk (0x7FUL << FLASH_CR_PNB_Pos) /*!< 0x000003F8 */
  4308. #define FLASH_CR_PNB FLASH_CR_PNB_Msk
  4309. #define FLASH_CR_BKER_Pos (11U)
  4310. #define FLASH_CR_BKER_Msk (0x1UL << FLASH_CR_BKER_Pos) /*!< 0x00000800 */
  4311. #define FLASH_CR_BKER FLASH_CR_BKER_Msk
  4312. #define FLASH_CR_MER2_Pos (15U)
  4313. #define FLASH_CR_MER2_Msk (0x1UL << FLASH_CR_MER2_Pos) /*!< 0x00008000 */
  4314. #define FLASH_CR_MER2 FLASH_CR_MER2_Msk
  4315. #define FLASH_CR_STRT_Pos (16U)
  4316. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  4317. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  4318. #define FLASH_CR_OPTSTRT_Pos (17U)
  4319. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  4320. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  4321. #define FLASH_CR_FSTPG_Pos (18U)
  4322. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  4323. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
  4324. #define FLASH_CR_EOPIE_Pos (24U)
  4325. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  4326. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  4327. #define FLASH_CR_ERRIE_Pos (25U)
  4328. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  4329. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  4330. #define FLASH_CR_RDERRIE_Pos (26U)
  4331. #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
  4332. #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
  4333. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  4334. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  4335. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  4336. #define FLASH_CR_SEC_PROT1_Pos (28U)
  4337. #define FLASH_CR_SEC_PROT1_Msk (0x1UL << FLASH_CR_SEC_PROT1_Pos) /*!< 0x10000000 */
  4338. #define FLASH_CR_SEC_PROT1 FLASH_CR_SEC_PROT1_Msk
  4339. #define FLASH_CR_SEC_PROT2_Pos (29U)
  4340. #define FLASH_CR_SEC_PROT2_Msk (0x1UL << FLASH_CR_SEC_PROT2_Pos) /*!< 0x20000000 */
  4341. #define FLASH_CR_SEC_PROT2 FLASH_CR_SEC_PROT2_Msk
  4342. #define FLASH_CR_OPTLOCK_Pos (30U)
  4343. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  4344. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  4345. #define FLASH_CR_LOCK_Pos (31U)
  4346. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  4347. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  4348. /******************* Bits definition for FLASH_ECCR register ***************/
  4349. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  4350. #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos)/*!< 0x0007FFFF */
  4351. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
  4352. #define FLASH_ECCR_BK_ECC_Pos (21U)
  4353. #define FLASH_ECCR_BK_ECC_Msk (0x1UL << FLASH_ECCR_BK_ECC_Pos) /*!< 0x00200000 */
  4354. #define FLASH_ECCR_BK_ECC FLASH_ECCR_BK_ECC_Msk
  4355. #define FLASH_ECCR_SYSF_ECC_Pos (22U)
  4356. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00400000 */
  4357. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
  4358. #define FLASH_ECCR_ECCIE_Pos (24U)
  4359. #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
  4360. #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk
  4361. #define FLASH_ECCR_ECCC2_Pos (28U)
  4362. #define FLASH_ECCR_ECCC2_Msk (0x1UL << FLASH_ECCR_ECCC2_Pos) /*!< 0x10000000 */
  4363. #define FLASH_ECCR_ECCC2 FLASH_ECCR_ECCC2_Msk
  4364. #define FLASH_ECCR_ECCD2_Pos (29U)
  4365. #define FLASH_ECCR_ECCD2_Msk (0x1UL << FLASH_ECCR_ECCD2_Pos) /*!< 0x20000000 */
  4366. #define FLASH_ECCR_ECCD2 FLASH_ECCR_ECCD2_Msk
  4367. #define FLASH_ECCR_ECCC_Pos (30U)
  4368. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  4369. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
  4370. #define FLASH_ECCR_ECCD_Pos (31U)
  4371. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  4372. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
  4373. /******************* Bits definition for FLASH_OPTR register ***************/
  4374. #define FLASH_OPTR_RDP_Pos (0U)
  4375. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  4376. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
  4377. #define FLASH_OPTR_BOR_LEV_Pos (8U)
  4378. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
  4379. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
  4380. #define FLASH_OPTR_BOR_LEV_0 (0x0UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */
  4381. #define FLASH_OPTR_BOR_LEV_1 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
  4382. #define FLASH_OPTR_BOR_LEV_2 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  4383. #define FLASH_OPTR_BOR_LEV_3 (0x3UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */
  4384. #define FLASH_OPTR_BOR_LEV_4 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  4385. #define FLASH_OPTR_nRST_STOP_Pos (12U)
  4386. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
  4387. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
  4388. #define FLASH_OPTR_nRST_STDBY_Pos (13U)
  4389. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
  4390. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
  4391. #define FLASH_OPTR_nRST_SHDW_Pos (14U)
  4392. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
  4393. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
  4394. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  4395. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  4396. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  4397. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  4398. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  4399. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  4400. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  4401. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  4402. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
  4403. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  4404. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  4405. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
  4406. #define FLASH_OPTR_BFB2_Pos (20U)
  4407. #define FLASH_OPTR_BFB2_Msk (0x1UL << FLASH_OPTR_BFB2_Pos) /*!< 0x00100000 */
  4408. #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk
  4409. #define FLASH_OPTR_DBANK_Pos (22U)
  4410. #define FLASH_OPTR_DBANK_Msk (0x1UL << FLASH_OPTR_DBANK_Pos) /*!< 0x00400000 */
  4411. #define FLASH_OPTR_DBANK FLASH_OPTR_DBANK_Msk
  4412. #define FLASH_OPTR_nBOOT1_Pos (23U)
  4413. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
  4414. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
  4415. #define FLASH_OPTR_SRAM_PE_Pos (24U)
  4416. #define FLASH_OPTR_SRAM_PE_Msk (0x1UL << FLASH_OPTR_SRAM_PE_Pos) /*!< 0x01000000 */
  4417. #define FLASH_OPTR_SRAM_PE FLASH_OPTR_SRAM_PE_Msk
  4418. #define FLASH_OPTR_CCMSRAM_RST_Pos (25U)
  4419. #define FLASH_OPTR_CCMSRAM_RST_Msk (0x1UL << FLASH_OPTR_CCMSRAM_RST_Pos)/*!< 0x02000000 */
  4420. #define FLASH_OPTR_CCMSRAM_RST FLASH_OPTR_CCMSRAM_RST_Msk
  4421. #define FLASH_OPTR_nSWBOOT0_Pos (26U)
  4422. #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
  4423. #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk
  4424. #define FLASH_OPTR_nBOOT0_Pos (27U)
  4425. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
  4426. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
  4427. #define FLASH_OPTR_NRST_MODE_Pos (28U)
  4428. #define FLASH_OPTR_NRST_MODE_Msk (0x3UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x30000000 */
  4429. #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk
  4430. #define FLASH_OPTR_NRST_MODE_0 (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x10000000 */
  4431. #define FLASH_OPTR_NRST_MODE_1 (0x2UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x20000000 */
  4432. #define FLASH_OPTR_IRHEN_Pos (30U)
  4433. #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x40000000 */
  4434. #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk
  4435. /****************** Bits definition for FLASH_PCROP1SR register **********/
  4436. #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U)
  4437. #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0x7FFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos)/*!< 0x00007FFF */
  4438. #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk
  4439. /****************** Bits definition for FLASH_PCROP1ER register ***********/
  4440. #define FLASH_PCROP1ER_PCROP1_END_Pos (0U)
  4441. #define FLASH_PCROP1ER_PCROP1_END_Msk (0x7FFFUL << FLASH_PCROP1ER_PCROP1_END_Pos)/*!< 0x00007FFF */
  4442. #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk
  4443. #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U)
  4444. #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos)/*!< 0x80000000 */
  4445. #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk
  4446. /****************** Bits definition for FLASH_WRP1AR register ***************/
  4447. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  4448. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos)/*!< 0x0000007F */
  4449. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
  4450. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  4451. #define FLASH_WRP1AR_WRP1A_END_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos)/*!< 0x007F0000 */
  4452. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
  4453. /****************** Bits definition for FLASH_WRPB1R register ***************/
  4454. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  4455. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos)/*!< 0x0000007F */
  4456. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
  4457. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  4458. #define FLASH_WRP1BR_WRP1B_END_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos)/*!< 0x007F0000 */
  4459. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
  4460. /****************** Bits definition for FLASH_PCROP2SR register **********/
  4461. #define FLASH_PCROP2SR_PCROP2_STRT_Pos (0U)
  4462. #define FLASH_PCROP2SR_PCROP2_STRT_Msk (0x07FFFUL << FLASH_PCROP2SR_PCROP2_STRT_Pos)/*!< 0x00007FFF */
  4463. #define FLASH_PCROP2SR_PCROP2_STRT FLASH_PCROP2SR_PCROP2_STRT_Msk
  4464. /****************** Bits definition for FLASH_PCROP2ER register ***********/
  4465. #define FLASH_PCROP2ER_PCROP2_END_Pos (0U)
  4466. #define FLASH_PCROP2ER_PCROP2_END_Msk (0x07FFFUL << FLASH_PCROP2ER_PCROP2_END_Pos)/*!< 0x00007FFF */
  4467. #define FLASH_PCROP2ER_PCROP2_END FLASH_PCROP2ER_PCROP2_END_Msk
  4468. /****************** Bits definition for FLASH_WRP2AR register ***************/
  4469. #define FLASH_WRP2AR_WRP2A_STRT_Pos (0U)
  4470. #define FLASH_WRP2AR_WRP2A_STRT_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_STRT_Pos)/*!< 0x000000FF */
  4471. #define FLASH_WRP2AR_WRP2A_STRT FLASH_WRP2AR_WRP2A_STRT_Msk
  4472. #define FLASH_WRP2AR_WRP2A_END_Pos (16U)
  4473. #define FLASH_WRP2AR_WRP2A_END_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_END_Pos)/*!< 0x00FF0000 */
  4474. #define FLASH_WRP2AR_WRP2A_END FLASH_WRP2AR_WRP2A_END_Msk
  4475. /****************** Bits definition for FLASH_WRP2BR register ***************/
  4476. #define FLASH_WRP2BR_WRP2B_STRT_Pos (0U)
  4477. #define FLASH_WRP2BR_WRP2B_STRT_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_STRT_Pos)/*!< 0x0000007F */
  4478. #define FLASH_WRP2BR_WRP2B_STRT FLASH_WRP2BR_WRP2B_STRT_Msk
  4479. #define FLASH_WRP2BR_WRP2B_END_Pos (16U)
  4480. #define FLASH_WRP2BR_WRP2B_END_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_END_Pos)/*!< 0x007F0000 */
  4481. #define FLASH_WRP2BR_WRP2B_END FLASH_WRP2BR_WRP2B_END_Msk
  4482. /****************** Bits definition for FLASH_SEC1R register **************/
  4483. #define FLASH_SEC1R_SEC_SIZE1_Pos (0U)
  4484. #define FLASH_SEC1R_SEC_SIZE1_Msk (0xFFUL << FLASH_SEC1R_SEC_SIZE1_Pos)/*!< 0x000000FF */
  4485. #define FLASH_SEC1R_SEC_SIZE1 FLASH_SEC1R_SEC_SIZE1_Msk
  4486. #define FLASH_SEC1R_BOOT_LOCK_Pos (16U)
  4487. #define FLASH_SEC1R_BOOT_LOCK_Msk (0x1UL << FLASH_SEC1R_BOOT_LOCK_Pos)/*!< 0x00010000 */
  4488. #define FLASH_SEC1R_BOOT_LOCK FLASH_SEC1R_BOOT_LOCK_Msk
  4489. /****************** Bits definition for FLASH_SEC2R register **************/
  4490. #define FLASH_SEC2R_SEC_SIZE2_Pos (0U)
  4491. #define FLASH_SEC2R_SEC_SIZE2_Msk (0xFFUL << FLASH_SEC2R_SEC_SIZE2_Pos)/*!< 0x000000FF */
  4492. #define FLASH_SEC2R_SEC_SIZE2 FLASH_SEC2R_SEC_SIZE2_Msk
  4493. /******************************************************************************/
  4494. /* */
  4495. /* Filter Mathematical ACcelerator unit (FMAC) */
  4496. /* */
  4497. /******************************************************************************/
  4498. /***************** Bit definition for FMAC_X1BUFCFG register ****************/
  4499. #define FMAC_X1BUFCFG_X1_BASE_Pos (0U)
  4500. #define FMAC_X1BUFCFG_X1_BASE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos) /*!< 0x000000FF */
  4501. #define FMAC_X1BUFCFG_X1_BASE FMAC_X1BUFCFG_X1_BASE_Msk /*!< Base address of X1 buffer */
  4502. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U)
  4503. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos)/*!< 0x0000FF00 */
  4504. #define FMAC_X1BUFCFG_X1_BUF_SIZE FMAC_X1BUFCFG_X1_BUF_SIZE_Msk /*!< Allocated size of X1 buffer in 16-bit words */
  4505. #define FMAC_X1BUFCFG_FULL_WM_Pos (24U)
  4506. #define FMAC_X1BUFCFG_FULL_WM_Msk (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos) /*!< 0x03000000 */
  4507. #define FMAC_X1BUFCFG_FULL_WM FMAC_X1BUFCFG_FULL_WM_Msk /*!< Watermark for buffer full flag */
  4508. /***************** Bit definition for FMAC_X2BUFCFG register ****************/
  4509. #define FMAC_X2BUFCFG_X2_BASE_Pos (0U)
  4510. #define FMAC_X2BUFCFG_X2_BASE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos) /*!< 0x000000FF */
  4511. #define FMAC_X2BUFCFG_X2_BASE FMAC_X2BUFCFG_X2_BASE_Msk /*!< Base address of X2 buffer */
  4512. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U)
  4513. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos)/*!< 0x0000FF00 */
  4514. #define FMAC_X2BUFCFG_X2_BUF_SIZE FMAC_X2BUFCFG_X2_BUF_SIZE_Msk /*!< Size of X2 buffer in 16-bit words */
  4515. /***************** Bit definition for FMAC_YBUFCFG register *****************/
  4516. #define FMAC_YBUFCFG_Y_BASE_Pos (0U)
  4517. #define FMAC_YBUFCFG_Y_BASE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos) /*!< 0x000000FF */
  4518. #define FMAC_YBUFCFG_Y_BASE FMAC_YBUFCFG_Y_BASE_Msk /*!< Base address of Y buffer */
  4519. #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos (8U)
  4520. #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos) /*!< 0x0000FF00 */
  4521. #define FMAC_YBUFCFG_Y_BUF_SIZE FMAC_YBUFCFG_Y_BUF_SIZE_Msk /*!< Size of Y buffer in 16-bit words */
  4522. #define FMAC_YBUFCFG_EMPTY_WM_Pos (24U)
  4523. #define FMAC_YBUFCFG_EMPTY_WM_Msk (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos) /*!< 0x03000000 */
  4524. #define FMAC_YBUFCFG_EMPTY_WM FMAC_YBUFCFG_EMPTY_WM_Msk /*!< Watermark for buffer empty flag */
  4525. /****************** Bit definition for FMAC_PARAM register ******************/
  4526. #define FMAC_PARAM_P_Pos (0U)
  4527. #define FMAC_PARAM_P_Msk (0xFFUL << FMAC_PARAM_P_Pos) /*!< 0x000000FF */
  4528. #define FMAC_PARAM_P FMAC_PARAM_P_Msk /*!< Input parameter P */
  4529. #define FMAC_PARAM_Q_Pos (8U)
  4530. #define FMAC_PARAM_Q_Msk (0xFFUL << FMAC_PARAM_Q_Pos) /*!< 0x0000FF00 */
  4531. #define FMAC_PARAM_Q FMAC_PARAM_Q_Msk /*!< Input parameter Q */
  4532. #define FMAC_PARAM_R_Pos (16U)
  4533. #define FMAC_PARAM_R_Msk (0xFFUL << FMAC_PARAM_R_Pos) /*!< 0x00FF0000 */
  4534. #define FMAC_PARAM_R FMAC_PARAM_R_Msk /*!< Input parameter R */
  4535. #define FMAC_PARAM_FUNC_Pos (24U)
  4536. #define FMAC_PARAM_FUNC_Msk (0x7FUL << FMAC_PARAM_FUNC_Pos) /*!< 0x7F000000 */
  4537. #define FMAC_PARAM_FUNC FMAC_PARAM_FUNC_Msk /*!< Function */
  4538. #define FMAC_PARAM_FUNC_0 (0x1UL << FMAC_PARAM_FUNC_Pos) /*!< 0x01000000 */
  4539. #define FMAC_PARAM_FUNC_1 (0x2UL << FMAC_PARAM_FUNC_Pos) /*!< 0x02000000 */
  4540. #define FMAC_PARAM_FUNC_2 (0x4UL << FMAC_PARAM_FUNC_Pos) /*!< 0x04000000 */
  4541. #define FMAC_PARAM_FUNC_3 (0x8UL << FMAC_PARAM_FUNC_Pos) /*!< 0x08000000 */
  4542. #define FMAC_PARAM_FUNC_4 (0x10UL << FMAC_PARAM_FUNC_Pos) /*!< 0x10000000 */
  4543. #define FMAC_PARAM_FUNC_5 (0x20UL << FMAC_PARAM_FUNC_Pos) /*!< 0x20000000 */
  4544. #define FMAC_PARAM_FUNC_6 (0x40UL << FMAC_PARAM_FUNC_Pos) /*!< 0x40000000 */
  4545. #define FMAC_PARAM_START_Pos (31U)
  4546. #define FMAC_PARAM_START_Msk (0x1UL << FMAC_PARAM_START_Pos) /*!< 0x80000000 */
  4547. #define FMAC_PARAM_START FMAC_PARAM_START_Msk /*!< Enable execution */
  4548. /******************** Bit definition for FMAC_CR register *******************/
  4549. #define FMAC_CR_RIEN_Pos (0U)
  4550. #define FMAC_CR_RIEN_Msk (0x1UL << FMAC_CR_RIEN_Pos) /*!< 0x00000001 */
  4551. #define FMAC_CR_RIEN FMAC_CR_RIEN_Msk /*!< Enable read interrupt */
  4552. #define FMAC_CR_WIEN_Pos (1U)
  4553. #define FMAC_CR_WIEN_Msk (0x1UL << FMAC_CR_WIEN_Pos) /*!< 0x00000002 */
  4554. #define FMAC_CR_WIEN FMAC_CR_WIEN_Msk /*!< Enable write interrupt */
  4555. #define FMAC_CR_OVFLIEN_Pos (2U)
  4556. #define FMAC_CR_OVFLIEN_Msk (0x1UL << FMAC_CR_OVFLIEN_Pos) /*!< 0x00000004 */
  4557. #define FMAC_CR_OVFLIEN FMAC_CR_OVFLIEN_Msk /*!< Enable overflow error interrupts */
  4558. #define FMAC_CR_UNFLIEN_Pos (3U)
  4559. #define FMAC_CR_UNFLIEN_Msk (0x1UL << FMAC_CR_UNFLIEN_Pos) /*!< 0x00000008 */
  4560. #define FMAC_CR_UNFLIEN FMAC_CR_UNFLIEN_Msk /*!< Enable underflow error interrupts */
  4561. #define FMAC_CR_SATIEN_Pos (4U)
  4562. #define FMAC_CR_SATIEN_Msk (0x1UL << FMAC_CR_SATIEN_Pos) /*!< 0x00000010 */
  4563. #define FMAC_CR_SATIEN FMAC_CR_SATIEN_Msk /*!< Enable saturation error interrupts */
  4564. #define FMAC_CR_DMAREN_Pos (8U)
  4565. #define FMAC_CR_DMAREN_Msk (0x1UL << FMAC_CR_DMAREN_Pos) /*!< 0x00000100 */
  4566. #define FMAC_CR_DMAREN FMAC_CR_DMAREN_Msk /*!< Enable DMA read channel requests */
  4567. #define FMAC_CR_DMAWEN_Pos (9U)
  4568. #define FMAC_CR_DMAWEN_Msk (0x1UL << FMAC_CR_DMAWEN_Pos) /*!< 0x00000200 */
  4569. #define FMAC_CR_DMAWEN FMAC_CR_DMAWEN_Msk /*!< Enable DMA write channel requests */
  4570. #define FMAC_CR_CLIPEN_Pos (15U)
  4571. #define FMAC_CR_CLIPEN_Msk (0x1UL << FMAC_CR_CLIPEN_Pos) /*!< 0x00008000 */
  4572. #define FMAC_CR_CLIPEN FMAC_CR_CLIPEN_Msk /*!< Enable clipping */
  4573. #define FMAC_CR_RESET_Pos (16U)
  4574. #define FMAC_CR_RESET_Msk (0x1UL << FMAC_CR_RESET_Pos) /*!< 0x00010000 */
  4575. #define FMAC_CR_RESET FMAC_CR_RESET_Msk /*!< Reset filter mathematical accelerator unit */
  4576. /******************* Bit definition for FMAC_SR register ********************/
  4577. #define FMAC_SR_YEMPTY_Pos (0U)
  4578. #define FMAC_SR_YEMPTY_Msk (0x1UL << FMAC_SR_YEMPTY_Pos) /*!< 0x00000001 */
  4579. #define FMAC_SR_YEMPTY FMAC_SR_YEMPTY_Msk /*!< Y buffer empty flag */
  4580. #define FMAC_SR_X1FULL_Pos (1U)
  4581. #define FMAC_SR_X1FULL_Msk (0x1UL << FMAC_SR_X1FULL_Pos) /*!< 0x00000002 */
  4582. #define FMAC_SR_X1FULL FMAC_SR_X1FULL_Msk /*!< X1 buffer full flag */
  4583. #define FMAC_SR_OVFL_Pos (8U)
  4584. #define FMAC_SR_OVFL_Msk (0x1UL << FMAC_SR_OVFL_Pos) /*!< 0x00000100 */
  4585. #define FMAC_SR_OVFL FMAC_SR_OVFL_Msk /*!< Overflow error flag */
  4586. #define FMAC_SR_UNFL_Pos (9U)
  4587. #define FMAC_SR_UNFL_Msk (0x1UL << FMAC_SR_UNFL_Pos) /*!< 0x00000200 */
  4588. #define FMAC_SR_UNFL FMAC_SR_UNFL_Msk /*!< Underflow error flag */
  4589. #define FMAC_SR_SAT_Pos (10U)
  4590. #define FMAC_SR_SAT_Msk (0x1UL << FMAC_SR_SAT_Pos) /*!< 0x00000400 */
  4591. #define FMAC_SR_SAT FMAC_SR_SAT_Msk /*!< Saturation error flag */
  4592. /****************** Bit definition for FMAC_WDATA register ******************/
  4593. #define FMAC_WDATA_WDATA_Pos (0U)
  4594. #define FMAC_WDATA_WDATA_Msk (0xFFFFUL << FMAC_WDATA_WDATA_Pos) /*!< 0x0000FFFF */
  4595. #define FMAC_WDATA_WDATA FMAC_WDATA_WDATA_Msk /*!< Write data */
  4596. /****************** Bit definition for FMACX_RDATA register *****************/
  4597. #define FMAC_RDATA_RDATA_Pos (0U)
  4598. #define FMAC_RDATA_RDATA_Msk (0xFFFFUL << FMAC_RDATA_RDATA_Pos) /*!< 0x0000FFFF */
  4599. #define FMAC_RDATA_RDATA FMAC_RDATA_RDATA_Msk /*!< Read data */
  4600. /******************************************************************************/
  4601. /* */
  4602. /* General Purpose IOs (GPIO) */
  4603. /* */
  4604. /******************************************************************************/
  4605. /****************** Bits definition for GPIO_MODER register *****************/
  4606. #define GPIO_MODER_MODE0_Pos (0U)
  4607. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  4608. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  4609. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  4610. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  4611. #define GPIO_MODER_MODE1_Pos (2U)
  4612. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  4613. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  4614. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  4615. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  4616. #define GPIO_MODER_MODE2_Pos (4U)
  4617. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  4618. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  4619. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  4620. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  4621. #define GPIO_MODER_MODE3_Pos (6U)
  4622. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  4623. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  4624. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  4625. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  4626. #define GPIO_MODER_MODE4_Pos (8U)
  4627. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  4628. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  4629. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  4630. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  4631. #define GPIO_MODER_MODE5_Pos (10U)
  4632. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  4633. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  4634. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  4635. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  4636. #define GPIO_MODER_MODE6_Pos (12U)
  4637. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  4638. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  4639. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  4640. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  4641. #define GPIO_MODER_MODE7_Pos (14U)
  4642. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  4643. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  4644. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  4645. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  4646. #define GPIO_MODER_MODE8_Pos (16U)
  4647. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  4648. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  4649. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  4650. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  4651. #define GPIO_MODER_MODE9_Pos (18U)
  4652. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  4653. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  4654. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  4655. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  4656. #define GPIO_MODER_MODE10_Pos (20U)
  4657. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  4658. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  4659. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  4660. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  4661. #define GPIO_MODER_MODE11_Pos (22U)
  4662. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  4663. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  4664. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  4665. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  4666. #define GPIO_MODER_MODE12_Pos (24U)
  4667. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  4668. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  4669. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  4670. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  4671. #define GPIO_MODER_MODE13_Pos (26U)
  4672. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  4673. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  4674. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  4675. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  4676. #define GPIO_MODER_MODE14_Pos (28U)
  4677. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  4678. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  4679. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  4680. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  4681. #define GPIO_MODER_MODE15_Pos (30U)
  4682. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  4683. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  4684. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  4685. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  4686. /* Legacy defines */
  4687. #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
  4688. #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
  4689. #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
  4690. #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
  4691. #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
  4692. #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
  4693. #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
  4694. #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
  4695. #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
  4696. #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
  4697. #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
  4698. #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
  4699. #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
  4700. #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
  4701. #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
  4702. #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
  4703. #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
  4704. #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
  4705. #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
  4706. #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
  4707. #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
  4708. #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
  4709. #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
  4710. #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
  4711. #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
  4712. #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
  4713. #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
  4714. #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
  4715. #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
  4716. #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
  4717. #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
  4718. #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
  4719. #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
  4720. #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
  4721. #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
  4722. #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
  4723. #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
  4724. #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
  4725. #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
  4726. #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
  4727. #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
  4728. #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
  4729. #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
  4730. #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
  4731. #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
  4732. #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
  4733. #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
  4734. #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
  4735. /****************** Bits definition for GPIO_OTYPER register ****************/
  4736. #define GPIO_OTYPER_OT0_Pos (0U)
  4737. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  4738. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  4739. #define GPIO_OTYPER_OT1_Pos (1U)
  4740. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  4741. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  4742. #define GPIO_OTYPER_OT2_Pos (2U)
  4743. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  4744. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  4745. #define GPIO_OTYPER_OT3_Pos (3U)
  4746. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  4747. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  4748. #define GPIO_OTYPER_OT4_Pos (4U)
  4749. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  4750. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  4751. #define GPIO_OTYPER_OT5_Pos (5U)
  4752. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  4753. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  4754. #define GPIO_OTYPER_OT6_Pos (6U)
  4755. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  4756. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  4757. #define GPIO_OTYPER_OT7_Pos (7U)
  4758. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  4759. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  4760. #define GPIO_OTYPER_OT8_Pos (8U)
  4761. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  4762. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  4763. #define GPIO_OTYPER_OT9_Pos (9U)
  4764. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  4765. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  4766. #define GPIO_OTYPER_OT10_Pos (10U)
  4767. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  4768. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  4769. #define GPIO_OTYPER_OT11_Pos (11U)
  4770. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  4771. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  4772. #define GPIO_OTYPER_OT12_Pos (12U)
  4773. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  4774. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  4775. #define GPIO_OTYPER_OT13_Pos (13U)
  4776. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  4777. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  4778. #define GPIO_OTYPER_OT14_Pos (14U)
  4779. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  4780. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  4781. #define GPIO_OTYPER_OT15_Pos (15U)
  4782. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  4783. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  4784. /* Legacy defines */
  4785. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  4786. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  4787. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  4788. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  4789. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  4790. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  4791. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  4792. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  4793. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  4794. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  4795. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  4796. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  4797. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  4798. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  4799. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  4800. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  4801. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4802. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  4803. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  4804. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  4805. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  4806. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  4807. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  4808. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  4809. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  4810. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  4811. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  4812. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  4813. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  4814. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  4815. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  4816. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  4817. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  4818. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  4819. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  4820. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  4821. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  4822. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  4823. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  4824. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  4825. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  4826. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  4827. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  4828. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  4829. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  4830. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  4831. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  4832. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  4833. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  4834. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  4835. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  4836. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  4837. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  4838. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  4839. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  4840. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  4841. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  4842. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  4843. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  4844. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  4845. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  4846. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  4847. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  4848. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  4849. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  4850. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  4851. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  4852. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  4853. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  4854. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  4855. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  4856. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  4857. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  4858. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  4859. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  4860. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  4861. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  4862. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  4863. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  4864. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  4865. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  4866. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  4867. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  4868. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  4869. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  4870. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  4871. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  4872. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  4873. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  4874. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  4875. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  4876. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  4877. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  4878. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  4879. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  4880. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  4881. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  4882. /* Legacy defines */
  4883. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  4884. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  4885. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  4886. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  4887. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  4888. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  4889. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  4890. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  4891. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  4892. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  4893. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  4894. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  4895. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  4896. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  4897. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  4898. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  4899. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  4900. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  4901. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  4902. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  4903. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  4904. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  4905. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  4906. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  4907. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  4908. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  4909. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  4910. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  4911. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  4912. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  4913. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  4914. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  4915. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  4916. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  4917. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  4918. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  4919. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  4920. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  4921. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  4922. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  4923. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  4924. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  4925. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  4926. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  4927. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  4928. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  4929. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  4930. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  4931. /****************** Bits definition for GPIO_PUPDR register *****************/
  4932. #define GPIO_PUPDR_PUPD0_Pos (0U)
  4933. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  4934. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  4935. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  4936. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  4937. #define GPIO_PUPDR_PUPD1_Pos (2U)
  4938. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  4939. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  4940. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  4941. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  4942. #define GPIO_PUPDR_PUPD2_Pos (4U)
  4943. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  4944. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  4945. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  4946. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  4947. #define GPIO_PUPDR_PUPD3_Pos (6U)
  4948. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  4949. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  4950. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  4951. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  4952. #define GPIO_PUPDR_PUPD4_Pos (8U)
  4953. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  4954. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  4955. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  4956. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  4957. #define GPIO_PUPDR_PUPD5_Pos (10U)
  4958. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  4959. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  4960. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  4961. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  4962. #define GPIO_PUPDR_PUPD6_Pos (12U)
  4963. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  4964. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  4965. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  4966. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  4967. #define GPIO_PUPDR_PUPD7_Pos (14U)
  4968. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  4969. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  4970. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  4971. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  4972. #define GPIO_PUPDR_PUPD8_Pos (16U)
  4973. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  4974. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  4975. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  4976. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  4977. #define GPIO_PUPDR_PUPD9_Pos (18U)
  4978. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  4979. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  4980. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  4981. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  4982. #define GPIO_PUPDR_PUPD10_Pos (20U)
  4983. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  4984. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  4985. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  4986. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  4987. #define GPIO_PUPDR_PUPD11_Pos (22U)
  4988. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  4989. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  4990. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  4991. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  4992. #define GPIO_PUPDR_PUPD12_Pos (24U)
  4993. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  4994. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  4995. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  4996. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  4997. #define GPIO_PUPDR_PUPD13_Pos (26U)
  4998. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  4999. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  5000. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  5001. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  5002. #define GPIO_PUPDR_PUPD14_Pos (28U)
  5003. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  5004. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  5005. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  5006. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  5007. #define GPIO_PUPDR_PUPD15_Pos (30U)
  5008. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  5009. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  5010. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  5011. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  5012. /* Legacy defines */
  5013. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  5014. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  5015. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  5016. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  5017. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  5018. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  5019. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  5020. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  5021. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  5022. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  5023. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  5024. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  5025. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  5026. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  5027. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  5028. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  5029. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  5030. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  5031. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  5032. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  5033. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  5034. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  5035. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  5036. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  5037. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  5038. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  5039. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  5040. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  5041. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  5042. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  5043. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  5044. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  5045. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  5046. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  5047. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  5048. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  5049. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  5050. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  5051. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  5052. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  5053. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  5054. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  5055. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  5056. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  5057. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  5058. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  5059. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  5060. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  5061. /****************** Bits definition for GPIO_IDR register *******************/
  5062. #define GPIO_IDR_ID0_Pos (0U)
  5063. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  5064. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  5065. #define GPIO_IDR_ID1_Pos (1U)
  5066. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  5067. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  5068. #define GPIO_IDR_ID2_Pos (2U)
  5069. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  5070. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  5071. #define GPIO_IDR_ID3_Pos (3U)
  5072. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  5073. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  5074. #define GPIO_IDR_ID4_Pos (4U)
  5075. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  5076. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  5077. #define GPIO_IDR_ID5_Pos (5U)
  5078. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  5079. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  5080. #define GPIO_IDR_ID6_Pos (6U)
  5081. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  5082. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  5083. #define GPIO_IDR_ID7_Pos (7U)
  5084. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  5085. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  5086. #define GPIO_IDR_ID8_Pos (8U)
  5087. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  5088. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  5089. #define GPIO_IDR_ID9_Pos (9U)
  5090. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  5091. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  5092. #define GPIO_IDR_ID10_Pos (10U)
  5093. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  5094. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  5095. #define GPIO_IDR_ID11_Pos (11U)
  5096. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  5097. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  5098. #define GPIO_IDR_ID12_Pos (12U)
  5099. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  5100. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  5101. #define GPIO_IDR_ID13_Pos (13U)
  5102. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  5103. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  5104. #define GPIO_IDR_ID14_Pos (14U)
  5105. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  5106. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  5107. #define GPIO_IDR_ID15_Pos (15U)
  5108. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  5109. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  5110. /* Legacy defines */
  5111. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  5112. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  5113. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  5114. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  5115. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  5116. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  5117. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  5118. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  5119. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  5120. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  5121. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  5122. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  5123. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  5124. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  5125. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  5126. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  5127. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  5128. #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
  5129. #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
  5130. #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
  5131. #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
  5132. #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
  5133. #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
  5134. #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
  5135. #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
  5136. #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
  5137. #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
  5138. #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
  5139. #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
  5140. #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
  5141. #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
  5142. #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
  5143. #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
  5144. /****************** Bits definition for GPIO_ODR register *******************/
  5145. #define GPIO_ODR_OD0_Pos (0U)
  5146. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  5147. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  5148. #define GPIO_ODR_OD1_Pos (1U)
  5149. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  5150. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  5151. #define GPIO_ODR_OD2_Pos (2U)
  5152. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  5153. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  5154. #define GPIO_ODR_OD3_Pos (3U)
  5155. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  5156. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  5157. #define GPIO_ODR_OD4_Pos (4U)
  5158. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  5159. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  5160. #define GPIO_ODR_OD5_Pos (5U)
  5161. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  5162. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  5163. #define GPIO_ODR_OD6_Pos (6U)
  5164. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  5165. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  5166. #define GPIO_ODR_OD7_Pos (7U)
  5167. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  5168. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  5169. #define GPIO_ODR_OD8_Pos (8U)
  5170. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  5171. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  5172. #define GPIO_ODR_OD9_Pos (9U)
  5173. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  5174. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  5175. #define GPIO_ODR_OD10_Pos (10U)
  5176. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  5177. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  5178. #define GPIO_ODR_OD11_Pos (11U)
  5179. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  5180. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  5181. #define GPIO_ODR_OD12_Pos (12U)
  5182. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  5183. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  5184. #define GPIO_ODR_OD13_Pos (13U)
  5185. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  5186. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  5187. #define GPIO_ODR_OD14_Pos (14U)
  5188. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  5189. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  5190. #define GPIO_ODR_OD15_Pos (15U)
  5191. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  5192. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  5193. /* Legacy defines */
  5194. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  5195. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  5196. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  5197. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  5198. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  5199. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  5200. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  5201. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  5202. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  5203. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  5204. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  5205. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  5206. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  5207. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  5208. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  5209. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  5210. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  5211. #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
  5212. #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
  5213. #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
  5214. #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
  5215. #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
  5216. #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
  5217. #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
  5218. #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
  5219. #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
  5220. #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
  5221. #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
  5222. #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
  5223. #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
  5224. #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
  5225. #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
  5226. #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
  5227. /****************** Bits definition for GPIO_BSRR register ******************/
  5228. #define GPIO_BSRR_BS0_Pos (0U)
  5229. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  5230. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  5231. #define GPIO_BSRR_BS1_Pos (1U)
  5232. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  5233. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  5234. #define GPIO_BSRR_BS2_Pos (2U)
  5235. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  5236. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  5237. #define GPIO_BSRR_BS3_Pos (3U)
  5238. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  5239. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  5240. #define GPIO_BSRR_BS4_Pos (4U)
  5241. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  5242. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  5243. #define GPIO_BSRR_BS5_Pos (5U)
  5244. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  5245. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  5246. #define GPIO_BSRR_BS6_Pos (6U)
  5247. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  5248. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  5249. #define GPIO_BSRR_BS7_Pos (7U)
  5250. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  5251. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  5252. #define GPIO_BSRR_BS8_Pos (8U)
  5253. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  5254. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  5255. #define GPIO_BSRR_BS9_Pos (9U)
  5256. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  5257. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  5258. #define GPIO_BSRR_BS10_Pos (10U)
  5259. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  5260. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  5261. #define GPIO_BSRR_BS11_Pos (11U)
  5262. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  5263. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  5264. #define GPIO_BSRR_BS12_Pos (12U)
  5265. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  5266. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  5267. #define GPIO_BSRR_BS13_Pos (13U)
  5268. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  5269. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  5270. #define GPIO_BSRR_BS14_Pos (14U)
  5271. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  5272. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  5273. #define GPIO_BSRR_BS15_Pos (15U)
  5274. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  5275. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  5276. #define GPIO_BSRR_BR0_Pos (16U)
  5277. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  5278. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  5279. #define GPIO_BSRR_BR1_Pos (17U)
  5280. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  5281. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  5282. #define GPIO_BSRR_BR2_Pos (18U)
  5283. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  5284. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  5285. #define GPIO_BSRR_BR3_Pos (19U)
  5286. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  5287. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  5288. #define GPIO_BSRR_BR4_Pos (20U)
  5289. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  5290. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  5291. #define GPIO_BSRR_BR5_Pos (21U)
  5292. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  5293. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  5294. #define GPIO_BSRR_BR6_Pos (22U)
  5295. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  5296. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  5297. #define GPIO_BSRR_BR7_Pos (23U)
  5298. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  5299. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  5300. #define GPIO_BSRR_BR8_Pos (24U)
  5301. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  5302. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  5303. #define GPIO_BSRR_BR9_Pos (25U)
  5304. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  5305. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  5306. #define GPIO_BSRR_BR10_Pos (26U)
  5307. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  5308. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  5309. #define GPIO_BSRR_BR11_Pos (27U)
  5310. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  5311. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  5312. #define GPIO_BSRR_BR12_Pos (28U)
  5313. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  5314. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  5315. #define GPIO_BSRR_BR13_Pos (29U)
  5316. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  5317. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  5318. #define GPIO_BSRR_BR14_Pos (30U)
  5319. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  5320. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  5321. #define GPIO_BSRR_BR15_Pos (31U)
  5322. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  5323. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  5324. /* Legacy defines */
  5325. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  5326. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  5327. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  5328. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  5329. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  5330. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  5331. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  5332. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  5333. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  5334. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  5335. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  5336. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  5337. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  5338. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  5339. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  5340. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  5341. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  5342. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  5343. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  5344. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  5345. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  5346. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  5347. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  5348. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  5349. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  5350. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  5351. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  5352. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  5353. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  5354. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  5355. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  5356. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  5357. /****************** Bit definition for GPIO_LCKR register *********************/
  5358. #define GPIO_LCKR_LCK0_Pos (0U)
  5359. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  5360. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  5361. #define GPIO_LCKR_LCK1_Pos (1U)
  5362. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  5363. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  5364. #define GPIO_LCKR_LCK2_Pos (2U)
  5365. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  5366. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  5367. #define GPIO_LCKR_LCK3_Pos (3U)
  5368. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  5369. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  5370. #define GPIO_LCKR_LCK4_Pos (4U)
  5371. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  5372. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  5373. #define GPIO_LCKR_LCK5_Pos (5U)
  5374. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  5375. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  5376. #define GPIO_LCKR_LCK6_Pos (6U)
  5377. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  5378. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  5379. #define GPIO_LCKR_LCK7_Pos (7U)
  5380. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  5381. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  5382. #define GPIO_LCKR_LCK8_Pos (8U)
  5383. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  5384. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  5385. #define GPIO_LCKR_LCK9_Pos (9U)
  5386. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  5387. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  5388. #define GPIO_LCKR_LCK10_Pos (10U)
  5389. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  5390. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  5391. #define GPIO_LCKR_LCK11_Pos (11U)
  5392. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  5393. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  5394. #define GPIO_LCKR_LCK12_Pos (12U)
  5395. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  5396. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  5397. #define GPIO_LCKR_LCK13_Pos (13U)
  5398. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  5399. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  5400. #define GPIO_LCKR_LCK14_Pos (14U)
  5401. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  5402. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  5403. #define GPIO_LCKR_LCK15_Pos (15U)
  5404. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  5405. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  5406. #define GPIO_LCKR_LCKK_Pos (16U)
  5407. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  5408. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  5409. /****************** Bit definition for GPIO_AFRL register *********************/
  5410. #define GPIO_AFRL_AFSEL0_Pos (0U)
  5411. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  5412. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  5413. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  5414. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  5415. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  5416. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  5417. #define GPIO_AFRL_AFSEL1_Pos (4U)
  5418. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  5419. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  5420. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  5421. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  5422. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  5423. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  5424. #define GPIO_AFRL_AFSEL2_Pos (8U)
  5425. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  5426. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  5427. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  5428. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  5429. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  5430. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  5431. #define GPIO_AFRL_AFSEL3_Pos (12U)
  5432. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  5433. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  5434. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  5435. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  5436. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  5437. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  5438. #define GPIO_AFRL_AFSEL4_Pos (16U)
  5439. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  5440. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  5441. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  5442. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  5443. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  5444. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  5445. #define GPIO_AFRL_AFSEL5_Pos (20U)
  5446. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  5447. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  5448. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  5449. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  5450. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  5451. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  5452. #define GPIO_AFRL_AFSEL6_Pos (24U)
  5453. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  5454. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  5455. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  5456. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  5457. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  5458. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  5459. #define GPIO_AFRL_AFSEL7_Pos (28U)
  5460. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  5461. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  5462. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  5463. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  5464. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  5465. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  5466. /* Legacy defines */
  5467. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  5468. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  5469. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  5470. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  5471. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  5472. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  5473. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  5474. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  5475. /****************** Bit definition for GPIO_AFRH register *********************/
  5476. #define GPIO_AFRH_AFSEL8_Pos (0U)
  5477. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  5478. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  5479. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  5480. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  5481. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  5482. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  5483. #define GPIO_AFRH_AFSEL9_Pos (4U)
  5484. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  5485. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  5486. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  5487. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  5488. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  5489. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  5490. #define GPIO_AFRH_AFSEL10_Pos (8U)
  5491. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  5492. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  5493. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  5494. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  5495. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  5496. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  5497. #define GPIO_AFRH_AFSEL11_Pos (12U)
  5498. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  5499. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  5500. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  5501. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  5502. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  5503. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  5504. #define GPIO_AFRH_AFSEL12_Pos (16U)
  5505. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  5506. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  5507. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  5508. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  5509. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  5510. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  5511. #define GPIO_AFRH_AFSEL13_Pos (20U)
  5512. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  5513. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  5514. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  5515. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  5516. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  5517. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  5518. #define GPIO_AFRH_AFSEL14_Pos (24U)
  5519. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  5520. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  5521. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  5522. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  5523. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  5524. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  5525. #define GPIO_AFRH_AFSEL15_Pos (28U)
  5526. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  5527. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  5528. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  5529. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  5530. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  5531. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  5532. /* Legacy defines */
  5533. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  5534. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  5535. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  5536. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  5537. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  5538. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  5539. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  5540. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  5541. /****************** Bits definition for GPIO_BRR register ******************/
  5542. #define GPIO_BRR_BR0_Pos (0U)
  5543. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  5544. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  5545. #define GPIO_BRR_BR1_Pos (1U)
  5546. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  5547. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  5548. #define GPIO_BRR_BR2_Pos (2U)
  5549. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  5550. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  5551. #define GPIO_BRR_BR3_Pos (3U)
  5552. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  5553. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  5554. #define GPIO_BRR_BR4_Pos (4U)
  5555. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  5556. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  5557. #define GPIO_BRR_BR5_Pos (5U)
  5558. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  5559. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  5560. #define GPIO_BRR_BR6_Pos (6U)
  5561. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  5562. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  5563. #define GPIO_BRR_BR7_Pos (7U)
  5564. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  5565. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  5566. #define GPIO_BRR_BR8_Pos (8U)
  5567. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  5568. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  5569. #define GPIO_BRR_BR9_Pos (9U)
  5570. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  5571. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  5572. #define GPIO_BRR_BR10_Pos (10U)
  5573. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  5574. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  5575. #define GPIO_BRR_BR11_Pos (11U)
  5576. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  5577. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  5578. #define GPIO_BRR_BR12_Pos (12U)
  5579. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  5580. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  5581. #define GPIO_BRR_BR13_Pos (13U)
  5582. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  5583. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  5584. #define GPIO_BRR_BR14_Pos (14U)
  5585. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  5586. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  5587. #define GPIO_BRR_BR15_Pos (15U)
  5588. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  5589. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  5590. /* Legacy defines */
  5591. #define GPIO_BRR_BR_0 GPIO_BRR_BR0
  5592. #define GPIO_BRR_BR_1 GPIO_BRR_BR1
  5593. #define GPIO_BRR_BR_2 GPIO_BRR_BR2
  5594. #define GPIO_BRR_BR_3 GPIO_BRR_BR3
  5595. #define GPIO_BRR_BR_4 GPIO_BRR_BR4
  5596. #define GPIO_BRR_BR_5 GPIO_BRR_BR5
  5597. #define GPIO_BRR_BR_6 GPIO_BRR_BR6
  5598. #define GPIO_BRR_BR_7 GPIO_BRR_BR7
  5599. #define GPIO_BRR_BR_8 GPIO_BRR_BR8
  5600. #define GPIO_BRR_BR_9 GPIO_BRR_BR9
  5601. #define GPIO_BRR_BR_10 GPIO_BRR_BR10
  5602. #define GPIO_BRR_BR_11 GPIO_BRR_BR11
  5603. #define GPIO_BRR_BR_12 GPIO_BRR_BR12
  5604. #define GPIO_BRR_BR_13 GPIO_BRR_BR13
  5605. #define GPIO_BRR_BR_14 GPIO_BRR_BR14
  5606. #define GPIO_BRR_BR_15 GPIO_BRR_BR15
  5607. /******************************************************************************/
  5608. /* */
  5609. /* Inter-integrated Circuit Interface (I2C) */
  5610. /* */
  5611. /******************************************************************************/
  5612. /******************* Bit definition for I2C_CR1 register *******************/
  5613. #define I2C_CR1_PE_Pos (0U)
  5614. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  5615. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  5616. #define I2C_CR1_TXIE_Pos (1U)
  5617. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  5618. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  5619. #define I2C_CR1_RXIE_Pos (2U)
  5620. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  5621. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  5622. #define I2C_CR1_ADDRIE_Pos (3U)
  5623. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  5624. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  5625. #define I2C_CR1_NACKIE_Pos (4U)
  5626. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  5627. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  5628. #define I2C_CR1_STOPIE_Pos (5U)
  5629. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  5630. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  5631. #define I2C_CR1_TCIE_Pos (6U)
  5632. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  5633. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  5634. #define I2C_CR1_ERRIE_Pos (7U)
  5635. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  5636. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  5637. #define I2C_CR1_DNF_Pos (8U)
  5638. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  5639. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  5640. #define I2C_CR1_ANFOFF_Pos (12U)
  5641. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  5642. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  5643. #define I2C_CR1_SWRST_Pos (13U)
  5644. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  5645. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  5646. #define I2C_CR1_TXDMAEN_Pos (14U)
  5647. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  5648. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  5649. #define I2C_CR1_RXDMAEN_Pos (15U)
  5650. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  5651. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  5652. #define I2C_CR1_SBC_Pos (16U)
  5653. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  5654. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  5655. #define I2C_CR1_NOSTRETCH_Pos (17U)
  5656. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  5657. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  5658. #define I2C_CR1_WUPEN_Pos (18U)
  5659. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  5660. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  5661. #define I2C_CR1_GCEN_Pos (19U)
  5662. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  5663. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  5664. #define I2C_CR1_SMBHEN_Pos (20U)
  5665. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  5666. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  5667. #define I2C_CR1_SMBDEN_Pos (21U)
  5668. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  5669. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  5670. #define I2C_CR1_ALERTEN_Pos (22U)
  5671. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  5672. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  5673. #define I2C_CR1_PECEN_Pos (23U)
  5674. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  5675. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  5676. /****************** Bit definition for I2C_CR2 register ********************/
  5677. #define I2C_CR2_SADD_Pos (0U)
  5678. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  5679. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  5680. #define I2C_CR2_RD_WRN_Pos (10U)
  5681. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  5682. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  5683. #define I2C_CR2_ADD10_Pos (11U)
  5684. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  5685. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  5686. #define I2C_CR2_HEAD10R_Pos (12U)
  5687. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  5688. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  5689. #define I2C_CR2_START_Pos (13U)
  5690. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  5691. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  5692. #define I2C_CR2_STOP_Pos (14U)
  5693. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  5694. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  5695. #define I2C_CR2_NACK_Pos (15U)
  5696. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  5697. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  5698. #define I2C_CR2_NBYTES_Pos (16U)
  5699. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  5700. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  5701. #define I2C_CR2_RELOAD_Pos (24U)
  5702. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  5703. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  5704. #define I2C_CR2_AUTOEND_Pos (25U)
  5705. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  5706. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  5707. #define I2C_CR2_PECBYTE_Pos (26U)
  5708. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  5709. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  5710. /******************* Bit definition for I2C_OAR1 register ******************/
  5711. #define I2C_OAR1_OA1_Pos (0U)
  5712. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  5713. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  5714. #define I2C_OAR1_OA1MODE_Pos (10U)
  5715. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  5716. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  5717. #define I2C_OAR1_OA1EN_Pos (15U)
  5718. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  5719. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  5720. /******************* Bit definition for I2C_OAR2 register ******************/
  5721. #define I2C_OAR2_OA2_Pos (1U)
  5722. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  5723. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  5724. #define I2C_OAR2_OA2MSK_Pos (8U)
  5725. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  5726. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  5727. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  5728. #define I2C_OAR2_OA2MASK01_Pos (8U)
  5729. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  5730. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  5731. #define I2C_OAR2_OA2MASK02_Pos (9U)
  5732. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  5733. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  5734. #define I2C_OAR2_OA2MASK03_Pos (8U)
  5735. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  5736. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  5737. #define I2C_OAR2_OA2MASK04_Pos (10U)
  5738. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  5739. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  5740. #define I2C_OAR2_OA2MASK05_Pos (8U)
  5741. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  5742. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  5743. #define I2C_OAR2_OA2MASK06_Pos (9U)
  5744. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  5745. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  5746. #define I2C_OAR2_OA2MASK07_Pos (8U)
  5747. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  5748. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  5749. #define I2C_OAR2_OA2EN_Pos (15U)
  5750. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  5751. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  5752. /******************* Bit definition for I2C_TIMINGR register *******************/
  5753. #define I2C_TIMINGR_SCLL_Pos (0U)
  5754. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  5755. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  5756. #define I2C_TIMINGR_SCLH_Pos (8U)
  5757. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  5758. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  5759. #define I2C_TIMINGR_SDADEL_Pos (16U)
  5760. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  5761. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  5762. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  5763. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  5764. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  5765. #define I2C_TIMINGR_PRESC_Pos (28U)
  5766. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  5767. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  5768. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  5769. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  5770. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  5771. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  5772. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  5773. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  5774. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  5775. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  5776. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  5777. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  5778. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  5779. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  5780. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
  5781. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  5782. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  5783. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  5784. /****************** Bit definition for I2C_ISR register *********************/
  5785. #define I2C_ISR_TXE_Pos (0U)
  5786. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  5787. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  5788. #define I2C_ISR_TXIS_Pos (1U)
  5789. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  5790. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  5791. #define I2C_ISR_RXNE_Pos (2U)
  5792. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  5793. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  5794. #define I2C_ISR_ADDR_Pos (3U)
  5795. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  5796. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
  5797. #define I2C_ISR_NACKF_Pos (4U)
  5798. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  5799. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  5800. #define I2C_ISR_STOPF_Pos (5U)
  5801. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  5802. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  5803. #define I2C_ISR_TC_Pos (6U)
  5804. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  5805. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  5806. #define I2C_ISR_TCR_Pos (7U)
  5807. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  5808. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  5809. #define I2C_ISR_BERR_Pos (8U)
  5810. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  5811. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  5812. #define I2C_ISR_ARLO_Pos (9U)
  5813. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  5814. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  5815. #define I2C_ISR_OVR_Pos (10U)
  5816. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  5817. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  5818. #define I2C_ISR_PECERR_Pos (11U)
  5819. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  5820. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  5821. #define I2C_ISR_TIMEOUT_Pos (12U)
  5822. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  5823. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  5824. #define I2C_ISR_ALERT_Pos (13U)
  5825. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  5826. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  5827. #define I2C_ISR_BUSY_Pos (15U)
  5828. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  5829. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  5830. #define I2C_ISR_DIR_Pos (16U)
  5831. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  5832. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  5833. #define I2C_ISR_ADDCODE_Pos (17U)
  5834. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  5835. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  5836. /****************** Bit definition for I2C_ICR register *********************/
  5837. #define I2C_ICR_ADDRCF_Pos (3U)
  5838. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  5839. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  5840. #define I2C_ICR_NACKCF_Pos (4U)
  5841. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  5842. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  5843. #define I2C_ICR_STOPCF_Pos (5U)
  5844. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  5845. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  5846. #define I2C_ICR_BERRCF_Pos (8U)
  5847. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  5848. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  5849. #define I2C_ICR_ARLOCF_Pos (9U)
  5850. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  5851. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  5852. #define I2C_ICR_OVRCF_Pos (10U)
  5853. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  5854. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  5855. #define I2C_ICR_PECCF_Pos (11U)
  5856. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  5857. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  5858. #define I2C_ICR_TIMOUTCF_Pos (12U)
  5859. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  5860. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  5861. #define I2C_ICR_ALERTCF_Pos (13U)
  5862. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  5863. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  5864. /****************** Bit definition for I2C_PECR register *********************/
  5865. #define I2C_PECR_PEC_Pos (0U)
  5866. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  5867. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  5868. /****************** Bit definition for I2C_RXDR register *********************/
  5869. #define I2C_RXDR_RXDATA_Pos (0U)
  5870. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  5871. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  5872. /****************** Bit definition for I2C_TXDR register *********************/
  5873. #define I2C_TXDR_TXDATA_Pos (0U)
  5874. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  5875. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  5876. /******************************************************************************/
  5877. /* */
  5878. /* Independent WATCHDOG */
  5879. /* */
  5880. /******************************************************************************/
  5881. /******************* Bit definition for IWDG_KR register ********************/
  5882. #define IWDG_KR_KEY_Pos (0U)
  5883. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  5884. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  5885. /******************* Bit definition for IWDG_PR register ********************/
  5886. #define IWDG_PR_PR_Pos (0U)
  5887. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  5888. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  5889. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  5890. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  5891. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  5892. /******************* Bit definition for IWDG_RLR register *******************/
  5893. #define IWDG_RLR_RL_Pos (0U)
  5894. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  5895. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  5896. /******************* Bit definition for IWDG_SR register ********************/
  5897. #define IWDG_SR_PVU_Pos (0U)
  5898. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  5899. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  5900. #define IWDG_SR_RVU_Pos (1U)
  5901. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  5902. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  5903. #define IWDG_SR_WVU_Pos (2U)
  5904. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  5905. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  5906. /******************* Bit definition for IWDG_KR register ********************/
  5907. #define IWDG_WINR_WIN_Pos (0U)
  5908. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  5909. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  5910. /******************************************************************************/
  5911. /* */
  5912. /* Operational Amplifier (OPAMP) */
  5913. /* */
  5914. /******************************************************************************/
  5915. /********************* Bit definition for OPAMPx_CSR register ***************/
  5916. #define OPAMP_CSR_OPAMPxEN_Pos (0U)
  5917. #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
  5918. #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
  5919. #define OPAMP_CSR_FORCEVP_Pos (1U)
  5920. #define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos) /*!< 0x00000002 */
  5921. #define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk /*!< Connect the internal references to the plus input of the OPAMPX */
  5922. #define OPAMP_CSR_VPSEL_Pos (2U)
  5923. #define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x0000000C */
  5924. #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverting input selection */
  5925. #define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000004 */
  5926. #define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000008 */
  5927. #define OPAMP_CSR_USERTRIM_Pos (4U)
  5928. #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00000010 */
  5929. #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
  5930. #define OPAMP_CSR_VMSEL_Pos (5U)
  5931. #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000060 */
  5932. #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
  5933. #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000020 */
  5934. #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000040 */
  5935. #define OPAMP_CSR_HIGHSPEEDEN_Pos (7U)
  5936. #define OPAMP_CSR_HIGHSPEEDEN_Msk (0x1UL << OPAMP_CSR_HIGHSPEEDEN_Pos) /*!< 0x00000080 */
  5937. #define OPAMP_CSR_HIGHSPEEDEN OPAMP_CSR_HIGHSPEEDEN_Msk /*!< High speed mode enable */
  5938. #define OPAMP_CSR_OPAMPINTEN_Pos (8U)
  5939. #define OPAMP_CSR_OPAMPINTEN_Msk (0x1UL << OPAMP_CSR_OPAMPINTEN_Pos) /*!< 0x00000100 */
  5940. #define OPAMP_CSR_OPAMPINTEN OPAMP_CSR_OPAMPINTEN_Msk /*!< Internal output enable */
  5941. #define OPAMP_CSR_CALON_Pos (11U)
  5942. #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00000800 */
  5943. #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
  5944. #define OPAMP_CSR_CALSEL_Pos (12U)
  5945. #define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00003000 */
  5946. #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
  5947. #define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00001000 */
  5948. #define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
  5949. #define OPAMP_CSR_PGGAIN_Pos (14U)
  5950. #define OPAMP_CSR_PGGAIN_Msk (0x1FUL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x0007C000 */
  5951. #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Gain in PGA mode */
  5952. #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00004000 */
  5953. #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00008000 */
  5954. #define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00010000 */
  5955. #define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00020000 */
  5956. #define OPAMP_CSR_PGGAIN_4 (0x10UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00040000 */
  5957. #define OPAMP_CSR_TRIMOFFSETP_Pos (19U)
  5958. #define OPAMP_CSR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETP_Pos) /*!< 0x00F80000 */
  5959. #define OPAMP_CSR_TRIMOFFSETP OPAMP_CSR_TRIMOFFSETP_Msk /*!< Offset trimming value (PMOS) */
  5960. #define OPAMP_CSR_TRIMOFFSETN_Pos (24U)
  5961. #define OPAMP_CSR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETN_Pos) /*!< 0x1F000000 */
  5962. #define OPAMP_CSR_TRIMOFFSETN OPAMP_CSR_TRIMOFFSETN_Msk /*!< Offset trimming value (NMOS) */
  5963. #define OPAMP_CSR_OUTCAL_Pos (30U)
  5964. #define OPAMP_CSR_OUTCAL_Msk (0x1UL << OPAMP_CSR_OUTCAL_Pos) /*!< 0x40000000 */
  5965. #define OPAMP_CSR_OUTCAL OPAMP_CSR_OUTCAL_Msk /*!< OPAMP output status flag */
  5966. #define OPAMP_CSR_LOCK_Pos (31U)
  5967. #define OPAMP_CSR_LOCK_Msk (0x1UL << OPAMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  5968. #define OPAMP_CSR_LOCK OPAMP_CSR_LOCK_Msk /*!< OPAMP control/status register lock */
  5969. /********************* Bit definition for OPAMPx_TCMR register ***************/
  5970. #define OPAMP_TCMR_VMSSEL_Pos (0U)
  5971. #define OPAMP_TCMR_VMSSEL_Msk (0x1UL << OPAMP_TCMR_VMSSEL_Pos) /*!< 0x00000001 */
  5972. #define OPAMP_TCMR_VMSSEL OPAMP_TCMR_VMSSEL_Msk /*!< Secondary inverting input selection */
  5973. #define OPAMP_TCMR_VPSSEL_Pos (1U)
  5974. #define OPAMP_TCMR_VPSSEL_Msk (0x3UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000006 */
  5975. #define OPAMP_TCMR_VPSSEL OPAMP_TCMR_VPSSEL_Msk /*!< Secondary non inverting input selection */
  5976. #define OPAMP_TCMR_VPSSEL_0 (0x1UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000002 */
  5977. #define OPAMP_TCMR_VPSSEL_1 (0x2UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000004 */
  5978. #define OPAMP_TCMR_T1CMEN_Pos (3U)
  5979. #define OPAMP_TCMR_T1CMEN_Msk (0x1UL << OPAMP_TCMR_T1CMEN_Pos) /*!< 0x00000008 */
  5980. #define OPAMP_TCMR_T1CMEN OPAMP_TCMR_T1CMEN_Msk /*!< Timer 1 controlled mux mode enable */
  5981. #define OPAMP_TCMR_T8CMEN_Pos (4U)
  5982. #define OPAMP_TCMR_T8CMEN_Msk (0x1UL << OPAMP_TCMR_T8CMEN_Pos) /*!< 0x00000010 */
  5983. #define OPAMP_TCMR_T8CMEN OPAMP_TCMR_T8CMEN_Msk /*!< Timer 8 controlled mux mode enable */
  5984. #define OPAMP_TCMR_T20CMEN_Pos (5U)
  5985. #define OPAMP_TCMR_T20CMEN_Msk (0x1UL << OPAMP_TCMR_T20CMEN_Pos) /*!< 0x00000020 */
  5986. #define OPAMP_TCMR_T20CMEN OPAMP_TCMR_T20CMEN_Msk /*!< Timer 20 controlled mux mode enable */
  5987. #define OPAMP_TCMR_LOCK_Pos (31U)
  5988. #define OPAMP_TCMR_LOCK_Msk (0x1UL << OPAMP_TCMR_LOCK_Pos) /*!< 0x80000000 */
  5989. #define OPAMP_TCMR_LOCK OPAMP_TCMR_LOCK_Msk /*!< OPAMP SW control register lock */
  5990. /******************************************************************************/
  5991. /* */
  5992. /* Power Control */
  5993. /* */
  5994. /******************************************************************************/
  5995. /******************** Bit definition for PWR_CR1 register ********************/
  5996. #define PWR_CR1_LPR_Pos (14U)
  5997. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  5998. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */
  5999. #define PWR_CR1_VOS_Pos (9U)
  6000. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  6001. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  6002. #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
  6003. #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
  6004. #define PWR_CR1_DBP_Pos (8U)
  6005. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  6006. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
  6007. #define PWR_CR1_LPMS_Pos (0U)
  6008. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  6009. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */
  6010. #define PWR_CR1_LPMS_STOP0 (0x00000000U) /*!< Stop 0 mode */
  6011. #define PWR_CR1_LPMS_STOP1_Pos (0U)
  6012. #define PWR_CR1_LPMS_STOP1_Msk (0x1UL << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */
  6013. #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */
  6014. #define PWR_CR1_LPMS_STANDBY_Pos (0U)
  6015. #define PWR_CR1_LPMS_STANDBY_Msk (0x3UL << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */
  6016. #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */
  6017. #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U)
  6018. #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */
  6019. #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */
  6020. /******************** Bit definition for PWR_CR2 register ********************/
  6021. /*!< PVME Peripheral Voltage Monitor Enable */
  6022. #define PWR_CR2_PVME_Pos (4U)
  6023. #define PWR_CR2_PVME_Msk (0xFUL << PWR_CR2_PVME_Pos) /*!< 0x000000F0 */
  6024. #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */
  6025. #define PWR_CR2_PVME4_Pos (7U)
  6026. #define PWR_CR2_PVME4_Msk (0x1UL << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */
  6027. #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */
  6028. #define PWR_CR2_PVME3_Pos (6U)
  6029. #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
  6030. #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */
  6031. #define PWR_CR2_PVME2_Pos (5U)
  6032. #define PWR_CR2_PVME2_Msk (0x1UL << PWR_CR2_PVME2_Pos) /*!< 0x00000020 */
  6033. #define PWR_CR2_PVME2 PWR_CR2_PVME2_Msk /*!< PVM 2 Enable */
  6034. #define PWR_CR2_PVME1_Pos (4U)
  6035. #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
  6036. #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */
  6037. /*!< PVD level configuration */
  6038. #define PWR_CR2_PLS_Pos (1U)
  6039. #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
  6040. #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */
  6041. #define PWR_CR2_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  6042. #define PWR_CR2_PLS_LEV1_Pos (1U)
  6043. #define PWR_CR2_PLS_LEV1_Msk (0x1UL << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */
  6044. #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */
  6045. #define PWR_CR2_PLS_LEV2_Pos (2U)
  6046. #define PWR_CR2_PLS_LEV2_Msk (0x1UL << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */
  6047. #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */
  6048. #define PWR_CR2_PLS_LEV3_Pos (1U)
  6049. #define PWR_CR2_PLS_LEV3_Msk (0x3UL << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */
  6050. #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */
  6051. #define PWR_CR2_PLS_LEV4_Pos (3U)
  6052. #define PWR_CR2_PLS_LEV4_Msk (0x1UL << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */
  6053. #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */
  6054. #define PWR_CR2_PLS_LEV5_Pos (1U)
  6055. #define PWR_CR2_PLS_LEV5_Msk (0x5UL << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */
  6056. #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */
  6057. #define PWR_CR2_PLS_LEV6_Pos (2U)
  6058. #define PWR_CR2_PLS_LEV6_Msk (0x3UL << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */
  6059. #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */
  6060. #define PWR_CR2_PLS_LEV7_Pos (1U)
  6061. #define PWR_CR2_PLS_LEV7_Msk (0x7UL << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */
  6062. #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */
  6063. #define PWR_CR2_PVDE_Pos (0U)
  6064. #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
  6065. #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */
  6066. /******************** Bit definition for PWR_CR3 register ********************/
  6067. #define PWR_CR3_EIWF_Pos (15U)
  6068. #define PWR_CR3_EIWF_Msk (0x1UL << PWR_CR3_EIWF_Pos) /*!< 0x00008000 */
  6069. #define PWR_CR3_EIWF PWR_CR3_EIWF_Msk /*!< Enable Internal Wake-up line */
  6070. #define PWR_CR3_APC_Pos (10U)
  6071. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  6072. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
  6073. #define PWR_CR3_RRS_Pos (8U)
  6074. #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
  6075. #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */
  6076. #define PWR_CR3_EWUP5_Pos (4U)
  6077. #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
  6078. #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */
  6079. #define PWR_CR3_EWUP4_Pos (3U)
  6080. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  6081. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */
  6082. #define PWR_CR3_EWUP3_Pos (2U)
  6083. #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
  6084. #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */
  6085. #define PWR_CR3_EWUP2_Pos (1U)
  6086. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  6087. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */
  6088. #define PWR_CR3_EWUP1_Pos (0U)
  6089. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  6090. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */
  6091. #define PWR_CR3_EWUP_Pos (0U)
  6092. #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
  6093. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */
  6094. /******************** Bit definition for PWR_CR4 register ********************/
  6095. #define PWR_CR4_VBRS_Pos (9U)
  6096. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  6097. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
  6098. #define PWR_CR4_VBE_Pos (8U)
  6099. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  6100. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
  6101. #define PWR_CR4_WP5_Pos (4U)
  6102. #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
  6103. #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
  6104. #define PWR_CR4_WP4_Pos (3U)
  6105. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  6106. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
  6107. #define PWR_CR4_WP3_Pos (2U)
  6108. #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
  6109. #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */
  6110. #define PWR_CR4_WP2_Pos (1U)
  6111. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  6112. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
  6113. #define PWR_CR4_WP1_Pos (0U)
  6114. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  6115. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
  6116. /******************** Bit definition for PWR_SR1 register ********************/
  6117. #define PWR_SR1_WUFI_Pos (15U)
  6118. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  6119. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */
  6120. #define PWR_SR1_SBF_Pos (8U)
  6121. #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
  6122. #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */
  6123. #define PWR_SR1_WUF_Pos (0U)
  6124. #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
  6125. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */
  6126. #define PWR_SR1_WUF5_Pos (4U)
  6127. #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
  6128. #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */
  6129. #define PWR_SR1_WUF4_Pos (3U)
  6130. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  6131. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */
  6132. #define PWR_SR1_WUF3_Pos (2U)
  6133. #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
  6134. #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */
  6135. #define PWR_SR1_WUF2_Pos (1U)
  6136. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  6137. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */
  6138. #define PWR_SR1_WUF1_Pos (0U)
  6139. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  6140. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */
  6141. /******************** Bit definition for PWR_SR2 register ********************/
  6142. #define PWR_SR2_PVMO4_Pos (15U)
  6143. #define PWR_SR2_PVMO4_Msk (0x1UL << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */
  6144. #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */
  6145. #define PWR_SR2_PVMO3_Pos (14U)
  6146. #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
  6147. #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */
  6148. #define PWR_SR2_PVMO2_Pos (13U)
  6149. #define PWR_SR2_PVMO2_Msk (0x1UL << PWR_SR2_PVMO2_Pos) /*!< 0x00002000 */
  6150. #define PWR_SR2_PVMO2 PWR_SR2_PVMO2_Msk /*!< Peripheral Voltage Monitoring Output 2 */
  6151. #define PWR_SR2_PVMO1_Pos (12U)
  6152. #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
  6153. #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */
  6154. #define PWR_SR2_PVDO_Pos (11U)
  6155. #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
  6156. #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */
  6157. #define PWR_SR2_VOSF_Pos (10U)
  6158. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  6159. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
  6160. #define PWR_SR2_REGLPF_Pos (9U)
  6161. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  6162. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */
  6163. #define PWR_SR2_REGLPS_Pos (8U)
  6164. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  6165. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */
  6166. /******************** Bit definition for PWR_SCR register ********************/
  6167. #define PWR_SCR_CSBF_Pos (8U)
  6168. #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
  6169. #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */
  6170. #define PWR_SCR_CWUF_Pos (0U)
  6171. #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
  6172. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
  6173. #define PWR_SCR_CWUF5_Pos (4U)
  6174. #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
  6175. #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
  6176. #define PWR_SCR_CWUF4_Pos (3U)
  6177. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  6178. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
  6179. #define PWR_SCR_CWUF3_Pos (2U)
  6180. #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
  6181. #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */
  6182. #define PWR_SCR_CWUF2_Pos (1U)
  6183. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  6184. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
  6185. #define PWR_SCR_CWUF1_Pos (0U)
  6186. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  6187. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
  6188. /******************** Bit definition for PWR_PUCRA register ********************/
  6189. #define PWR_PUCRA_PA15_Pos (15U)
  6190. #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
  6191. #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */
  6192. #define PWR_PUCRA_PA13_Pos (13U)
  6193. #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
  6194. #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */
  6195. #define PWR_PUCRA_PA12_Pos (12U)
  6196. #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
  6197. #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */
  6198. #define PWR_PUCRA_PA11_Pos (11U)
  6199. #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
  6200. #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */
  6201. #define PWR_PUCRA_PA10_Pos (10U)
  6202. #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
  6203. #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */
  6204. #define PWR_PUCRA_PA9_Pos (9U)
  6205. #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
  6206. #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */
  6207. #define PWR_PUCRA_PA8_Pos (8U)
  6208. #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
  6209. #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */
  6210. #define PWR_PUCRA_PA7_Pos (7U)
  6211. #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
  6212. #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */
  6213. #define PWR_PUCRA_PA6_Pos (6U)
  6214. #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
  6215. #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */
  6216. #define PWR_PUCRA_PA5_Pos (5U)
  6217. #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
  6218. #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */
  6219. #define PWR_PUCRA_PA4_Pos (4U)
  6220. #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
  6221. #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */
  6222. #define PWR_PUCRA_PA3_Pos (3U)
  6223. #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
  6224. #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */
  6225. #define PWR_PUCRA_PA2_Pos (2U)
  6226. #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
  6227. #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */
  6228. #define PWR_PUCRA_PA1_Pos (1U)
  6229. #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
  6230. #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */
  6231. #define PWR_PUCRA_PA0_Pos (0U)
  6232. #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
  6233. #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */
  6234. /******************** Bit definition for PWR_PDCRA register ********************/
  6235. #define PWR_PDCRA_PA14_Pos (14U)
  6236. #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
  6237. #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */
  6238. #define PWR_PDCRA_PA12_Pos (12U)
  6239. #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
  6240. #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */
  6241. #define PWR_PDCRA_PA11_Pos (11U)
  6242. #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
  6243. #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */
  6244. #define PWR_PDCRA_PA10_Pos (10U)
  6245. #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
  6246. #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */
  6247. #define PWR_PDCRA_PA9_Pos (9U)
  6248. #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
  6249. #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */
  6250. #define PWR_PDCRA_PA8_Pos (8U)
  6251. #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
  6252. #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */
  6253. #define PWR_PDCRA_PA7_Pos (7U)
  6254. #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
  6255. #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */
  6256. #define PWR_PDCRA_PA6_Pos (6U)
  6257. #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
  6258. #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */
  6259. #define PWR_PDCRA_PA5_Pos (5U)
  6260. #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
  6261. #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */
  6262. #define PWR_PDCRA_PA4_Pos (4U)
  6263. #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
  6264. #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */
  6265. #define PWR_PDCRA_PA3_Pos (3U)
  6266. #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
  6267. #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */
  6268. #define PWR_PDCRA_PA2_Pos (2U)
  6269. #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
  6270. #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */
  6271. #define PWR_PDCRA_PA1_Pos (1U)
  6272. #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
  6273. #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */
  6274. #define PWR_PDCRA_PA0_Pos (0U)
  6275. #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
  6276. #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */
  6277. /******************** Bit definition for PWR_PUCRB register ********************/
  6278. #define PWR_PUCRB_PB15_Pos (15U)
  6279. #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
  6280. #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */
  6281. #define PWR_PUCRB_PB14_Pos (14U)
  6282. #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
  6283. #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */
  6284. #define PWR_PUCRB_PB13_Pos (13U)
  6285. #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
  6286. #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */
  6287. #define PWR_PUCRB_PB12_Pos (12U)
  6288. #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
  6289. #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */
  6290. #define PWR_PUCRB_PB11_Pos (11U)
  6291. #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
  6292. #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */
  6293. #define PWR_PUCRB_PB10_Pos (10U)
  6294. #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
  6295. #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */
  6296. #define PWR_PUCRB_PB9_Pos (9U)
  6297. #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
  6298. #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */
  6299. #define PWR_PUCRB_PB8_Pos (8U)
  6300. #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
  6301. #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */
  6302. #define PWR_PUCRB_PB7_Pos (7U)
  6303. #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
  6304. #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */
  6305. #define PWR_PUCRB_PB6_Pos (6U)
  6306. #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
  6307. #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */
  6308. #define PWR_PUCRB_PB5_Pos (5U)
  6309. #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
  6310. #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */
  6311. #define PWR_PUCRB_PB4_Pos (4U)
  6312. #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
  6313. #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */
  6314. #define PWR_PUCRB_PB3_Pos (3U)
  6315. #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
  6316. #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */
  6317. #define PWR_PUCRB_PB2_Pos (2U)
  6318. #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
  6319. #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */
  6320. #define PWR_PUCRB_PB1_Pos (1U)
  6321. #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
  6322. #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */
  6323. #define PWR_PUCRB_PB0_Pos (0U)
  6324. #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
  6325. #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */
  6326. /******************** Bit definition for PWR_PDCRB register ********************/
  6327. #define PWR_PDCRB_PB15_Pos (15U)
  6328. #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
  6329. #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */
  6330. #define PWR_PDCRB_PB14_Pos (14U)
  6331. #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
  6332. #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */
  6333. #define PWR_PDCRB_PB13_Pos (13U)
  6334. #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
  6335. #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */
  6336. #define PWR_PDCRB_PB12_Pos (12U)
  6337. #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
  6338. #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */
  6339. #define PWR_PDCRB_PB11_Pos (11U)
  6340. #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
  6341. #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */
  6342. #define PWR_PDCRB_PB10_Pos (10U)
  6343. #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
  6344. #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */
  6345. #define PWR_PDCRB_PB9_Pos (9U)
  6346. #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
  6347. #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */
  6348. #define PWR_PDCRB_PB8_Pos (8U)
  6349. #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
  6350. #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */
  6351. #define PWR_PDCRB_PB7_Pos (7U)
  6352. #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
  6353. #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */
  6354. #define PWR_PDCRB_PB6_Pos (6U)
  6355. #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
  6356. #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */
  6357. #define PWR_PDCRB_PB5_Pos (5U)
  6358. #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
  6359. #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */
  6360. #define PWR_PDCRB_PB3_Pos (3U)
  6361. #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
  6362. #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */
  6363. #define PWR_PDCRB_PB2_Pos (2U)
  6364. #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
  6365. #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */
  6366. #define PWR_PDCRB_PB1_Pos (1U)
  6367. #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
  6368. #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */
  6369. #define PWR_PDCRB_PB0_Pos (0U)
  6370. #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
  6371. #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */
  6372. /******************** Bit definition for PWR_PUCRC register ********************/
  6373. #define PWR_PUCRC_PC15_Pos (15U)
  6374. #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
  6375. #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */
  6376. #define PWR_PUCRC_PC14_Pos (14U)
  6377. #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
  6378. #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */
  6379. #define PWR_PUCRC_PC13_Pos (13U)
  6380. #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
  6381. #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */
  6382. #define PWR_PUCRC_PC12_Pos (12U)
  6383. #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
  6384. #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */
  6385. #define PWR_PUCRC_PC11_Pos (11U)
  6386. #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
  6387. #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */
  6388. #define PWR_PUCRC_PC10_Pos (10U)
  6389. #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
  6390. #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */
  6391. #define PWR_PUCRC_PC9_Pos (9U)
  6392. #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
  6393. #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */
  6394. #define PWR_PUCRC_PC8_Pos (8U)
  6395. #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
  6396. #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */
  6397. #define PWR_PUCRC_PC7_Pos (7U)
  6398. #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
  6399. #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */
  6400. #define PWR_PUCRC_PC6_Pos (6U)
  6401. #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
  6402. #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */
  6403. #define PWR_PUCRC_PC5_Pos (5U)
  6404. #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
  6405. #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */
  6406. #define PWR_PUCRC_PC4_Pos (4U)
  6407. #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
  6408. #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */
  6409. #define PWR_PUCRC_PC3_Pos (3U)
  6410. #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
  6411. #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */
  6412. #define PWR_PUCRC_PC2_Pos (2U)
  6413. #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
  6414. #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */
  6415. #define PWR_PUCRC_PC1_Pos (1U)
  6416. #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
  6417. #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */
  6418. #define PWR_PUCRC_PC0_Pos (0U)
  6419. #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
  6420. #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */
  6421. /******************** Bit definition for PWR_PDCRC register ********************/
  6422. #define PWR_PDCRC_PC15_Pos (15U)
  6423. #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
  6424. #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */
  6425. #define PWR_PDCRC_PC14_Pos (14U)
  6426. #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
  6427. #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */
  6428. #define PWR_PDCRC_PC13_Pos (13U)
  6429. #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
  6430. #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */
  6431. #define PWR_PDCRC_PC12_Pos (12U)
  6432. #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
  6433. #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */
  6434. #define PWR_PDCRC_PC11_Pos (11U)
  6435. #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
  6436. #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */
  6437. #define PWR_PDCRC_PC10_Pos (10U)
  6438. #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
  6439. #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */
  6440. #define PWR_PDCRC_PC9_Pos (9U)
  6441. #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
  6442. #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */
  6443. #define PWR_PDCRC_PC8_Pos (8U)
  6444. #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
  6445. #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */
  6446. #define PWR_PDCRC_PC7_Pos (7U)
  6447. #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
  6448. #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */
  6449. #define PWR_PDCRC_PC6_Pos (6U)
  6450. #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
  6451. #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */
  6452. #define PWR_PDCRC_PC5_Pos (5U)
  6453. #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
  6454. #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */
  6455. #define PWR_PDCRC_PC4_Pos (4U)
  6456. #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
  6457. #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */
  6458. #define PWR_PDCRC_PC3_Pos (3U)
  6459. #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
  6460. #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */
  6461. #define PWR_PDCRC_PC2_Pos (2U)
  6462. #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
  6463. #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */
  6464. #define PWR_PDCRC_PC1_Pos (1U)
  6465. #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
  6466. #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */
  6467. #define PWR_PDCRC_PC0_Pos (0U)
  6468. #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
  6469. #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */
  6470. /******************** Bit definition for PWR_PUCRD register ********************/
  6471. #define PWR_PUCRD_PD15_Pos (15U)
  6472. #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
  6473. #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */
  6474. #define PWR_PUCRD_PD14_Pos (14U)
  6475. #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
  6476. #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */
  6477. #define PWR_PUCRD_PD13_Pos (13U)
  6478. #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
  6479. #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */
  6480. #define PWR_PUCRD_PD12_Pos (12U)
  6481. #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
  6482. #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */
  6483. #define PWR_PUCRD_PD11_Pos (11U)
  6484. #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
  6485. #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */
  6486. #define PWR_PUCRD_PD10_Pos (10U)
  6487. #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
  6488. #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */
  6489. #define PWR_PUCRD_PD9_Pos (9U)
  6490. #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
  6491. #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */
  6492. #define PWR_PUCRD_PD8_Pos (8U)
  6493. #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
  6494. #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */
  6495. #define PWR_PUCRD_PD7_Pos (7U)
  6496. #define PWR_PUCRD_PD7_Msk (0x1UL << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */
  6497. #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */
  6498. #define PWR_PUCRD_PD6_Pos (6U)
  6499. #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
  6500. #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */
  6501. #define PWR_PUCRD_PD5_Pos (5U)
  6502. #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
  6503. #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */
  6504. #define PWR_PUCRD_PD4_Pos (4U)
  6505. #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
  6506. #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */
  6507. #define PWR_PUCRD_PD3_Pos (3U)
  6508. #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
  6509. #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */
  6510. #define PWR_PUCRD_PD2_Pos (2U)
  6511. #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
  6512. #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */
  6513. #define PWR_PUCRD_PD1_Pos (1U)
  6514. #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
  6515. #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */
  6516. #define PWR_PUCRD_PD0_Pos (0U)
  6517. #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
  6518. #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */
  6519. /******************** Bit definition for PWR_PDCRD register ********************/
  6520. #define PWR_PDCRD_PD15_Pos (15U)
  6521. #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
  6522. #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */
  6523. #define PWR_PDCRD_PD14_Pos (14U)
  6524. #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
  6525. #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */
  6526. #define PWR_PDCRD_PD13_Pos (13U)
  6527. #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
  6528. #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */
  6529. #define PWR_PDCRD_PD12_Pos (12U)
  6530. #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
  6531. #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */
  6532. #define PWR_PDCRD_PD11_Pos (11U)
  6533. #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
  6534. #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */
  6535. #define PWR_PDCRD_PD10_Pos (10U)
  6536. #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
  6537. #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */
  6538. #define PWR_PDCRD_PD9_Pos (9U)
  6539. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  6540. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */
  6541. #define PWR_PDCRD_PD8_Pos (8U)
  6542. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  6543. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */
  6544. #define PWR_PDCRD_PD7_Pos (7U)
  6545. #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
  6546. #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */
  6547. #define PWR_PDCRD_PD6_Pos (6U)
  6548. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  6549. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */
  6550. #define PWR_PDCRD_PD5_Pos (5U)
  6551. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  6552. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */
  6553. #define PWR_PDCRD_PD4_Pos (4U)
  6554. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  6555. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */
  6556. #define PWR_PDCRD_PD3_Pos (3U)
  6557. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  6558. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */
  6559. #define PWR_PDCRD_PD2_Pos (2U)
  6560. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  6561. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */
  6562. #define PWR_PDCRD_PD1_Pos (1U)
  6563. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  6564. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */
  6565. #define PWR_PDCRD_PD0_Pos (0U)
  6566. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  6567. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */
  6568. /******************** Bit definition for PWR_PUCRE register ********************/
  6569. #define PWR_PUCRE_PE15_Pos (15U)
  6570. #define PWR_PUCRE_PE15_Msk (0x1UL << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */
  6571. #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */
  6572. #define PWR_PUCRE_PE14_Pos (14U)
  6573. #define PWR_PUCRE_PE14_Msk (0x1UL << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */
  6574. #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */
  6575. #define PWR_PUCRE_PE13_Pos (13U)
  6576. #define PWR_PUCRE_PE13_Msk (0x1UL << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */
  6577. #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */
  6578. #define PWR_PUCRE_PE12_Pos (12U)
  6579. #define PWR_PUCRE_PE12_Msk (0x1UL << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */
  6580. #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */
  6581. #define PWR_PUCRE_PE11_Pos (11U)
  6582. #define PWR_PUCRE_PE11_Msk (0x1UL << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */
  6583. #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */
  6584. #define PWR_PUCRE_PE10_Pos (10U)
  6585. #define PWR_PUCRE_PE10_Msk (0x1UL << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */
  6586. #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */
  6587. #define PWR_PUCRE_PE9_Pos (9U)
  6588. #define PWR_PUCRE_PE9_Msk (0x1UL << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */
  6589. #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */
  6590. #define PWR_PUCRE_PE8_Pos (8U)
  6591. #define PWR_PUCRE_PE8_Msk (0x1UL << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */
  6592. #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */
  6593. #define PWR_PUCRE_PE7_Pos (7U)
  6594. #define PWR_PUCRE_PE7_Msk (0x1UL << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */
  6595. #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */
  6596. #define PWR_PUCRE_PE6_Pos (6U)
  6597. #define PWR_PUCRE_PE6_Msk (0x1UL << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */
  6598. #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */
  6599. #define PWR_PUCRE_PE5_Pos (5U)
  6600. #define PWR_PUCRE_PE5_Msk (0x1UL << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */
  6601. #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */
  6602. #define PWR_PUCRE_PE4_Pos (4U)
  6603. #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */
  6604. #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */
  6605. #define PWR_PUCRE_PE3_Pos (3U)
  6606. #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */
  6607. #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */
  6608. #define PWR_PUCRE_PE2_Pos (2U)
  6609. #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */
  6610. #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */
  6611. #define PWR_PUCRE_PE1_Pos (1U)
  6612. #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */
  6613. #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */
  6614. #define PWR_PUCRE_PE0_Pos (0U)
  6615. #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */
  6616. #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */
  6617. /******************** Bit definition for PWR_PDCRE register ********************/
  6618. #define PWR_PDCRE_PE15_Pos (15U)
  6619. #define PWR_PDCRE_PE15_Msk (0x1UL << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */
  6620. #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */
  6621. #define PWR_PDCRE_PE14_Pos (14U)
  6622. #define PWR_PDCRE_PE14_Msk (0x1UL << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */
  6623. #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */
  6624. #define PWR_PDCRE_PE13_Pos (13U)
  6625. #define PWR_PDCRE_PE13_Msk (0x1UL << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */
  6626. #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */
  6627. #define PWR_PDCRE_PE12_Pos (12U)
  6628. #define PWR_PDCRE_PE12_Msk (0x1UL << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */
  6629. #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */
  6630. #define PWR_PDCRE_PE11_Pos (11U)
  6631. #define PWR_PDCRE_PE11_Msk (0x1UL << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */
  6632. #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */
  6633. #define PWR_PDCRE_PE10_Pos (10U)
  6634. #define PWR_PDCRE_PE10_Msk (0x1UL << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */
  6635. #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */
  6636. #define PWR_PDCRE_PE9_Pos (9U)
  6637. #define PWR_PDCRE_PE9_Msk (0x1UL << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */
  6638. #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */
  6639. #define PWR_PDCRE_PE8_Pos (8U)
  6640. #define PWR_PDCRE_PE8_Msk (0x1UL << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */
  6641. #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */
  6642. #define PWR_PDCRE_PE7_Pos (7U)
  6643. #define PWR_PDCRE_PE7_Msk (0x1UL << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */
  6644. #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */
  6645. #define PWR_PDCRE_PE6_Pos (6U)
  6646. #define PWR_PDCRE_PE6_Msk (0x1UL << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */
  6647. #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */
  6648. #define PWR_PDCRE_PE5_Pos (5U)
  6649. #define PWR_PDCRE_PE5_Msk (0x1UL << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */
  6650. #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */
  6651. #define PWR_PDCRE_PE4_Pos (4U)
  6652. #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */
  6653. #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */
  6654. #define PWR_PDCRE_PE3_Pos (3U)
  6655. #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */
  6656. #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */
  6657. #define PWR_PDCRE_PE2_Pos (2U)
  6658. #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */
  6659. #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */
  6660. #define PWR_PDCRE_PE1_Pos (1U)
  6661. #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */
  6662. #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */
  6663. #define PWR_PDCRE_PE0_Pos (0U)
  6664. #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */
  6665. #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */
  6666. /******************** Bit definition for PWR_PUCRF register ********************/
  6667. #define PWR_PUCRF_PF15_Pos (15U)
  6668. #define PWR_PUCRF_PF15_Msk (0x1UL << PWR_PUCRF_PF15_Pos) /*!< 0x00008000 */
  6669. #define PWR_PUCRF_PF15 PWR_PUCRF_PF15_Msk /*!< Port PF15 Pull-Up set */
  6670. #define PWR_PUCRF_PF14_Pos (14U)
  6671. #define PWR_PUCRF_PF14_Msk (0x1UL << PWR_PUCRF_PF14_Pos) /*!< 0x00004000 */
  6672. #define PWR_PUCRF_PF14 PWR_PUCRF_PF14_Msk /*!< Port PF14 Pull-Up set */
  6673. #define PWR_PUCRF_PF13_Pos (13U)
  6674. #define PWR_PUCRF_PF13_Msk (0x1UL << PWR_PUCRF_PF13_Pos) /*!< 0x00002000 */
  6675. #define PWR_PUCRF_PF13 PWR_PUCRF_PF13_Msk /*!< Port PF13 Pull-Up set */
  6676. #define PWR_PUCRF_PF12_Pos (12U)
  6677. #define PWR_PUCRF_PF12_Msk (0x1UL << PWR_PUCRF_PF12_Pos) /*!< 0x00001000 */
  6678. #define PWR_PUCRF_PF12 PWR_PUCRF_PF12_Msk /*!< Port PF12 Pull-Up set */
  6679. #define PWR_PUCRF_PF11_Pos (11U)
  6680. #define PWR_PUCRF_PF11_Msk (0x1UL << PWR_PUCRF_PF11_Pos) /*!< 0x00000800 */
  6681. #define PWR_PUCRF_PF11 PWR_PUCRF_PF11_Msk /*!< Port PF11 Pull-Up set */
  6682. #define PWR_PUCRF_PF10_Pos (10U)
  6683. #define PWR_PUCRF_PF10_Msk (0x1UL << PWR_PUCRF_PF10_Pos) /*!< 0x00000400 */
  6684. #define PWR_PUCRF_PF10 PWR_PUCRF_PF10_Msk /*!< Port PF10 Pull-Up set */
  6685. #define PWR_PUCRF_PF9_Pos (9U)
  6686. #define PWR_PUCRF_PF9_Msk (0x1UL << PWR_PUCRF_PF9_Pos) /*!< 0x00000200 */
  6687. #define PWR_PUCRF_PF9 PWR_PUCRF_PF9_Msk /*!< Port PF9 Pull-Up set */
  6688. #define PWR_PUCRF_PF8_Pos (8U)
  6689. #define PWR_PUCRF_PF8_Msk (0x1UL << PWR_PUCRF_PF8_Pos) /*!< 0x00000100 */
  6690. #define PWR_PUCRF_PF8 PWR_PUCRF_PF8_Msk /*!< Port PF8 Pull-Up set */
  6691. #define PWR_PUCRF_PF7_Pos (7U)
  6692. #define PWR_PUCRF_PF7_Msk (0x1UL << PWR_PUCRF_PF7_Pos) /*!< 0x00000080 */
  6693. #define PWR_PUCRF_PF7 PWR_PUCRF_PF7_Msk /*!< Port PF7 Pull-Up set */
  6694. #define PWR_PUCRF_PF6_Pos (6U)
  6695. #define PWR_PUCRF_PF6_Msk (0x1UL << PWR_PUCRF_PF6_Pos) /*!< 0x00000040 */
  6696. #define PWR_PUCRF_PF6 PWR_PUCRF_PF6_Msk /*!< Port PF6 Pull-Up set */
  6697. #define PWR_PUCRF_PF5_Pos (5U)
  6698. #define PWR_PUCRF_PF5_Msk (0x1UL << PWR_PUCRF_PF5_Pos) /*!< 0x00000020 */
  6699. #define PWR_PUCRF_PF5 PWR_PUCRF_PF5_Msk /*!< Port PF5 Pull-Up set */
  6700. #define PWR_PUCRF_PF4_Pos (4U)
  6701. #define PWR_PUCRF_PF4_Msk (0x1UL << PWR_PUCRF_PF4_Pos) /*!< 0x00000010 */
  6702. #define PWR_PUCRF_PF4 PWR_PUCRF_PF4_Msk /*!< Port PF4 Pull-Up set */
  6703. #define PWR_PUCRF_PF3_Pos (3U)
  6704. #define PWR_PUCRF_PF3_Msk (0x1UL << PWR_PUCRF_PF3_Pos) /*!< 0x00000008 */
  6705. #define PWR_PUCRF_PF3 PWR_PUCRF_PF3_Msk /*!< Port PF3 Pull-Up set */
  6706. #define PWR_PUCRF_PF2_Pos (2U)
  6707. #define PWR_PUCRF_PF2_Msk (0x1UL << PWR_PUCRF_PF2_Pos) /*!< 0x00000004 */
  6708. #define PWR_PUCRF_PF2 PWR_PUCRF_PF2_Msk /*!< Port PF2 Pull-Up set */
  6709. #define PWR_PUCRF_PF1_Pos (1U)
  6710. #define PWR_PUCRF_PF1_Msk (0x1UL << PWR_PUCRF_PF1_Pos) /*!< 0x00000002 */
  6711. #define PWR_PUCRF_PF1 PWR_PUCRF_PF1_Msk /*!< Port PF1 Pull-Up set */
  6712. #define PWR_PUCRF_PF0_Pos (0U)
  6713. #define PWR_PUCRF_PF0_Msk (0x1UL << PWR_PUCRF_PF0_Pos) /*!< 0x00000001 */
  6714. #define PWR_PUCRF_PF0 PWR_PUCRF_PF0_Msk /*!< Port PF0 Pull-Up set */
  6715. /******************** Bit definition for PWR_PDCRF register ********************/
  6716. #define PWR_PDCRF_PF10_Pos (10U)
  6717. #define PWR_PDCRF_PF10_Msk (0x1UL << PWR_PDCRF_PF10_Pos) /*!< 0x00000400 */
  6718. #define PWR_PDCRF_PF10 PWR_PDCRF_PF10_Msk /*!< Port PF10 Pull-Down set */
  6719. #define PWR_PDCRF_PF9_Pos (9U)
  6720. #define PWR_PDCRF_PF9_Msk (0x1UL << PWR_PDCRF_PF9_Pos) /*!< 0x00000200 */
  6721. #define PWR_PDCRF_PF9 PWR_PDCRF_PF9_Msk /*!< Port PF9 Pull-Down set */
  6722. #define PWR_PDCRF_PF2_Pos (2U)
  6723. #define PWR_PDCRF_PF2_Msk (0x1UL << PWR_PDCRF_PF2_Pos) /*!< 0x00000004 */
  6724. #define PWR_PDCRF_PF2 PWR_PDCRF_PF2_Msk /*!< Port PF2 Pull-Down set */
  6725. #define PWR_PDCRF_PF1_Pos (1U)
  6726. #define PWR_PDCRF_PF1_Msk (0x1UL << PWR_PDCRF_PF1_Pos) /*!< 0x00000002 */
  6727. #define PWR_PDCRF_PF1 PWR_PDCRF_PF1_Msk /*!< Port PF1 Pull-Down set */
  6728. #define PWR_PDCRF_PF0_Pos (0U)
  6729. #define PWR_PDCRF_PF0_Msk (0x1UL << PWR_PDCRF_PF0_Pos) /*!< 0x00000001 */
  6730. #define PWR_PDCRF_PF0 PWR_PDCRF_PF0_Msk /*!< Port PF0 Pull-Down set */
  6731. /******************** Bit definition for PWR_PUCRG register ********************/
  6732. #define PWR_PUCRG_PG10_Pos (10U)
  6733. #define PWR_PUCRG_PG10_Msk (0x1UL << PWR_PUCRG_PG10_Pos) /*!< 0x00000400 */
  6734. #define PWR_PUCRG_PG10 PWR_PUCRG_PG10_Msk /*!< Port PG10 Pull-Up set */
  6735. /******************** Bit definition for PWR_PDCRG register ********************/
  6736. #define PWR_PDCRG_PG10_Pos (10U)
  6737. #define PWR_PDCRG_PG10_Msk (0x1UL << PWR_PDCRG_PG10_Pos) /*!< 0x00000400 */
  6738. #define PWR_PDCRG_PG10 PWR_PDCRG_PG10_Msk /*!< Port PG10 Pull-Down set */
  6739. #define PWR_PDCRG_PG9_Pos (9U)
  6740. #define PWR_PDCRG_PG9_Msk (0x1UL << PWR_PDCRG_PG9_Pos) /*!< 0x00000200 */
  6741. #define PWR_PDCRG_PG9 PWR_PDCRG_PG9_Msk /*!< Port PG9 Pull-Down set */
  6742. #define PWR_PDCRG_PG8_Pos (8U)
  6743. #define PWR_PDCRG_PG8_Msk (0x1UL << PWR_PDCRG_PG8_Pos) /*!< 0x00000100 */
  6744. #define PWR_PDCRG_PG8 PWR_PDCRG_PG8_Msk /*!< Port PG8 Pull-Down set */
  6745. #define PWR_PDCRG_PG7_Pos (7U)
  6746. #define PWR_PDCRG_PG7_Msk (0x1UL << PWR_PDCRG_PG7_Pos) /*!< 0x00000080 */
  6747. #define PWR_PDCRG_PG7 PWR_PDCRG_PG7_Msk /*!< Port PG7 Pull-Down set */
  6748. #define PWR_PDCRG_PG6_Pos (6U)
  6749. #define PWR_PDCRG_PG6_Msk (0x1UL << PWR_PDCRG_PG6_Pos) /*!< 0x00000040 */
  6750. #define PWR_PDCRG_PG6 PWR_PDCRG_PG6_Msk /*!< Port PG6 Pull-Down set */
  6751. #define PWR_PDCRG_PG5_Pos (5U)
  6752. #define PWR_PDCRG_PG5_Msk (0x1UL << PWR_PDCRG_PG5_Pos) /*!< 0x00000020 */
  6753. #define PWR_PDCRG_PG5 PWR_PDCRG_PG5_Msk /*!< Port PG5 Pull-Down set */
  6754. #define PWR_PDCRG_PG4_Pos (4U)
  6755. #define PWR_PDCRG_PG4_Msk (0x1UL << PWR_PDCRG_PG4_Pos) /*!< 0x00000010 */
  6756. #define PWR_PDCRG_PG4 PWR_PDCRG_PG4_Msk /*!< Port PG4 Pull-Down set */
  6757. #define PWR_PDCRG_PG3_Pos (3U)
  6758. #define PWR_PDCRG_PG3_Msk (0x1UL << PWR_PDCRG_PG3_Pos) /*!< 0x00000008 */
  6759. #define PWR_PDCRG_PG3 PWR_PDCRG_PG3_Msk /*!< Port PG3 Pull-Down set */
  6760. #define PWR_PDCRG_PG2_Pos (2U)
  6761. #define PWR_PDCRG_PG2_Msk (0x1UL << PWR_PDCRG_PG2_Pos) /*!< 0x00000004 */
  6762. #define PWR_PDCRG_PG2 PWR_PDCRG_PG2_Msk /*!< Port PG2 Pull-Down set */
  6763. #define PWR_PDCRG_PG1_Pos (1U)
  6764. #define PWR_PDCRG_PG1_Msk (0x1UL << PWR_PDCRG_PG1_Pos) /*!< 0x00000002 */
  6765. #define PWR_PDCRG_PG1 PWR_PDCRG_PG1_Msk /*!< Port PG1 Pull-Down set */
  6766. #define PWR_PDCRG_PG0_Pos (0U)
  6767. #define PWR_PDCRG_PG0_Msk (0x1UL << PWR_PDCRG_PG0_Pos) /*!< 0x00000001 */
  6768. #define PWR_PDCRG_PG0 PWR_PDCRG_PG0_Msk /*!< Port PG0 Pull-Down set */
  6769. /******************** Bit definition for PWR_CR5 register ********************/
  6770. #define PWR_CR5_R1MODE_Pos (8U)
  6771. #define PWR_CR5_R1MODE_Msk (0x1U << PWR_CR5_R1MODE_Pos) /*!< 0x00000100 */
  6772. #define PWR_CR5_R1MODE PWR_CR5_R1MODE_Msk /*!< selection for Main Regulator in Range1 */
  6773. /******************************************************************************/
  6774. /* */
  6775. /* Reset and Clock Control */
  6776. /* */
  6777. /******************************************************************************/
  6778. /*
  6779. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  6780. */
  6781. #define RCC_HSI48_SUPPORT
  6782. #define RCC_PLLP_DIV_2_31_SUPPORT
  6783. /******************** Bit definition for RCC_CR register ********************/
  6784. #define RCC_CR_HSION_Pos (8U)
  6785. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  6786. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
  6787. #define RCC_CR_HSIKERON_Pos (9U)
  6788. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  6789. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
  6790. #define RCC_CR_HSIRDY_Pos (10U)
  6791. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  6792. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
  6793. #define RCC_CR_HSEON_Pos (16U)
  6794. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  6795. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
  6796. #define RCC_CR_HSERDY_Pos (17U)
  6797. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  6798. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
  6799. #define RCC_CR_HSEBYP_Pos (18U)
  6800. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  6801. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */
  6802. #define RCC_CR_CSSON_Pos (19U)
  6803. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  6804. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  6805. #define RCC_CR_PLLON_Pos (24U)
  6806. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  6807. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  6808. #define RCC_CR_PLLRDY_Pos (25U)
  6809. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  6810. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  6811. /******************** Bit definition for RCC_ICSCR register ***************/
  6812. /*!< HSICAL configuration */
  6813. #define RCC_ICSCR_HSICAL_Pos (16U)
  6814. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
  6815. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  6816. #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
  6817. #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
  6818. #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
  6819. #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
  6820. #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
  6821. #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
  6822. #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
  6823. #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
  6824. /*!< HSITRIM configuration */
  6825. #define RCC_ICSCR_HSITRIM_Pos (24U)
  6826. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
  6827. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
  6828. #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
  6829. #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
  6830. #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
  6831. #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
  6832. #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
  6833. #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
  6834. #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
  6835. /******************** Bit definition for RCC_CFGR register ******************/
  6836. /*!< SW configuration */
  6837. #define RCC_CFGR_SW_Pos (0U)
  6838. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  6839. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  6840. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  6841. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  6842. #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI16 oscillator selection as system clock */
  6843. #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE oscillator selection as system clock */
  6844. #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selection as system clock */
  6845. /*!< SWS configuration */
  6846. #define RCC_CFGR_SWS_Pos (2U)
  6847. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  6848. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  6849. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  6850. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  6851. #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI16 oscillator used as system clock */
  6852. #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
  6853. #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
  6854. /*!< HPRE configuration */
  6855. #define RCC_CFGR_HPRE_Pos (4U)
  6856. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  6857. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  6858. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  6859. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  6860. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  6861. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  6862. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  6863. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  6864. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  6865. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  6866. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  6867. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  6868. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  6869. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  6870. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  6871. /*!< PPRE1 configuration */
  6872. #define RCC_CFGR_PPRE1_Pos (8U)
  6873. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  6874. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */
  6875. #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  6876. #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  6877. #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  6878. #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
  6879. #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
  6880. #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
  6881. #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
  6882. #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
  6883. /*!< PPRE2 configuration */
  6884. #define RCC_CFGR_PPRE2_Pos (11U)
  6885. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  6886. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  6887. #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  6888. #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  6889. #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  6890. #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
  6891. #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
  6892. #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
  6893. #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
  6894. #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
  6895. /*!< MCOSEL configuration */
  6896. #define RCC_CFGR_MCOSEL_Pos (24U)
  6897. #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  6898. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
  6899. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  6900. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  6901. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  6902. #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  6903. #define RCC_CFGR_MCOPRE_Pos (28U)
  6904. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  6905. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  6906. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  6907. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  6908. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  6909. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  6910. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  6911. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  6912. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  6913. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  6914. /* Legacy aliases */
  6915. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
  6916. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
  6917. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
  6918. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
  6919. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
  6920. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
  6921. /******************** Bit definition for RCC_PLLCFGR register ***************/
  6922. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  6923. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  6924. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  6925. #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
  6926. #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
  6927. #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
  6928. #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos)/*!< 0x00000002 */
  6929. #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */
  6930. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
  6931. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos)/*!< 0x00000003 */
  6932. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */
  6933. #define RCC_PLLCFGR_PLLM_Pos (4U)
  6934. #define RCC_PLLCFGR_PLLM_Msk (0xFUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x000000F0 */
  6935. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  6936. #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  6937. #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  6938. #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  6939. #define RCC_PLLCFGR_PLLM_3 (0x8UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000080 */
  6940. #define RCC_PLLCFGR_PLLN_Pos (8U)
  6941. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  6942. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  6943. #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  6944. #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  6945. #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  6946. #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  6947. #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  6948. #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  6949. #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  6950. #define RCC_PLLCFGR_PLLPEN_Pos (16U)
  6951. #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
  6952. #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
  6953. #define RCC_PLLCFGR_PLLP_Pos (17U)
  6954. #define RCC_PLLCFGR_PLLP_Msk (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  6955. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  6956. #define RCC_PLLCFGR_PLLQEN_Pos (20U)
  6957. #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
  6958. #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
  6959. #define RCC_PLLCFGR_PLLQ_Pos (21U)
  6960. #define RCC_PLLCFGR_PLLQ_Msk (0x3UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */
  6961. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  6962. #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */
  6963. #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */
  6964. #define RCC_PLLCFGR_PLLREN_Pos (24U)
  6965. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
  6966. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  6967. #define RCC_PLLCFGR_PLLR_Pos (25U)
  6968. #define RCC_PLLCFGR_PLLR_Msk (0x3UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */
  6969. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  6970. #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */
  6971. #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */
  6972. #define RCC_PLLCFGR_PLLPDIV_Pos (27U)
  6973. #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FUL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0xF8000000 */
  6974. #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk
  6975. #define RCC_PLLCFGR_PLLPDIV_0 (0x01UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x08000000 */
  6976. #define RCC_PLLCFGR_PLLPDIV_1 (0x02UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x10000000 */
  6977. #define RCC_PLLCFGR_PLLPDIV_2 (0x04UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x20000000 */
  6978. #define RCC_PLLCFGR_PLLPDIV_3 (0x08UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x40000000 */
  6979. #define RCC_PLLCFGR_PLLPDIV_4 (0x10UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x80000000 */
  6980. /******************** Bit definition for RCC_CIER register ******************/
  6981. #define RCC_CIER_LSIRDYIE_Pos (0U)
  6982. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  6983. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  6984. #define RCC_CIER_LSERDYIE_Pos (1U)
  6985. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  6986. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  6987. #define RCC_CIER_HSIRDYIE_Pos (3U)
  6988. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  6989. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  6990. #define RCC_CIER_HSERDYIE_Pos (4U)
  6991. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  6992. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  6993. #define RCC_CIER_PLLRDYIE_Pos (5U)
  6994. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  6995. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  6996. #define RCC_CIER_LSECSSIE_Pos (9U)
  6997. #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
  6998. #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
  6999. #define RCC_CIER_HSI48RDYIE_Pos (10U)
  7000. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos)/*!< 0x00000400 */
  7001. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
  7002. /******************** Bit definition for RCC_CIFR register ******************/
  7003. #define RCC_CIFR_LSIRDYF_Pos (0U)
  7004. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  7005. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  7006. #define RCC_CIFR_LSERDYF_Pos (1U)
  7007. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  7008. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  7009. #define RCC_CIFR_HSIRDYF_Pos (3U)
  7010. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  7011. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  7012. #define RCC_CIFR_HSERDYF_Pos (4U)
  7013. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  7014. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  7015. #define RCC_CIFR_PLLRDYF_Pos (5U)
  7016. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  7017. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  7018. #define RCC_CIFR_CSSF_Pos (8U)
  7019. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  7020. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  7021. #define RCC_CIFR_LSECSSF_Pos (9U)
  7022. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  7023. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  7024. #define RCC_CIFR_HSI48RDYF_Pos (10U)
  7025. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
  7026. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
  7027. /******************** Bit definition for RCC_CICR register ******************/
  7028. #define RCC_CICR_LSIRDYC_Pos (0U)
  7029. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  7030. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  7031. #define RCC_CICR_LSERDYC_Pos (1U)
  7032. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  7033. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  7034. #define RCC_CICR_HSIRDYC_Pos (3U)
  7035. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  7036. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  7037. #define RCC_CICR_HSERDYC_Pos (4U)
  7038. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  7039. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  7040. #define RCC_CICR_PLLRDYC_Pos (5U)
  7041. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  7042. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  7043. #define RCC_CICR_CSSC_Pos (8U)
  7044. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  7045. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  7046. #define RCC_CICR_LSECSSC_Pos (9U)
  7047. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  7048. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  7049. #define RCC_CICR_HSI48RDYC_Pos (10U)
  7050. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
  7051. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
  7052. /******************** Bit definition for RCC_AHB1RSTR register **************/
  7053. #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
  7054. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)/*!< 0x00000001 */
  7055. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  7056. #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
  7057. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)/*!< 0x00000002 */
  7058. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  7059. #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U)
  7060. #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos)/*!< 0x00000004 */
  7061. #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk
  7062. #define RCC_AHB1RSTR_CORDICRST_Pos (3U)
  7063. #define RCC_AHB1RSTR_CORDICRST_Msk (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos)/*!< 0x00000008 */
  7064. #define RCC_AHB1RSTR_CORDICRST RCC_AHB1RSTR_CORDICRST_Msk
  7065. #define RCC_AHB1RSTR_FMACRST_Pos (4U)
  7066. #define RCC_AHB1RSTR_FMACRST_Msk (0x1UL << RCC_AHB1RSTR_FMACRST_Pos) /*!< 0x00000010 */
  7067. #define RCC_AHB1RSTR_FMACRST RCC_AHB1RSTR_FMACRST_Msk
  7068. #define RCC_AHB1RSTR_FLASHRST_Pos (8U)
  7069. #define RCC_AHB1RSTR_FLASHRST_Msk (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos)/*!< 0x00000100 */
  7070. #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk
  7071. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  7072. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)/*!< 0x00001000 */
  7073. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  7074. /******************** Bit definition for RCC_AHB2RSTR register **************/
  7075. #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
  7076. #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos)/*!< 0x00000001 */
  7077. #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
  7078. #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
  7079. #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos)/*!< 0x00000002 */
  7080. #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
  7081. #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
  7082. #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos)/*!< 0x00000004 */
  7083. #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
  7084. #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
  7085. #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos)/*!< 0x00000008 */
  7086. #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
  7087. #define RCC_AHB2RSTR_GPIOERST_Pos (4U)
  7088. #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos)/*!< 0x00000010 */
  7089. #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk
  7090. #define RCC_AHB2RSTR_GPIOFRST_Pos (5U)
  7091. #define RCC_AHB2RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOFRST_Pos)/*!< 0x00000020 */
  7092. #define RCC_AHB2RSTR_GPIOFRST RCC_AHB2RSTR_GPIOFRST_Msk
  7093. #define RCC_AHB2RSTR_GPIOGRST_Pos (6U)
  7094. #define RCC_AHB2RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOGRST_Pos)/*!< 0x00000040 */
  7095. #define RCC_AHB2RSTR_GPIOGRST RCC_AHB2RSTR_GPIOGRST_Msk
  7096. #define RCC_AHB2RSTR_ADC12RST_Pos (13U)
  7097. #define RCC_AHB2RSTR_ADC12RST_Msk (0x1UL << RCC_AHB2RSTR_ADC12RST_Pos)/*!< 0x00002000 */
  7098. #define RCC_AHB2RSTR_ADC12RST RCC_AHB2RSTR_ADC12RST_Msk
  7099. #define RCC_AHB2RSTR_ADC345RST_Pos (14U)
  7100. #define RCC_AHB2RSTR_ADC345RST_Msk (0x1UL << RCC_AHB2RSTR_ADC345RST_Pos)/*!< 0x00004000 */
  7101. #define RCC_AHB2RSTR_ADC345RST RCC_AHB2RSTR_ADC345RST_Msk
  7102. #define RCC_AHB2RSTR_DAC1RST_Pos (16U)
  7103. #define RCC_AHB2RSTR_DAC1RST_Msk (0x1UL << RCC_AHB2RSTR_DAC1RST_Pos)/*!< 0x00010000 */
  7104. #define RCC_AHB2RSTR_DAC1RST RCC_AHB2RSTR_DAC1RST_Msk
  7105. #define RCC_AHB2RSTR_DAC3RST_Pos (18U)
  7106. #define RCC_AHB2RSTR_DAC3RST_Msk (0x1UL << RCC_AHB2RSTR_DAC3RST_Pos)/*!< 0x00040000 */
  7107. #define RCC_AHB2RSTR_DAC3RST RCC_AHB2RSTR_DAC3RST_Msk
  7108. #define RCC_AHB2RSTR_RNGRST_Pos (26U)
  7109. #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)/*!< 0x04000000 */
  7110. #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
  7111. /******************** Bit definition for RCC_AHB3RSTR register **************/
  7112. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  7113. #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
  7114. #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos)/*!< 0x00000001 */
  7115. #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
  7116. #define RCC_APB1RSTR1_TIM3RST_Pos (1U)
  7117. #define RCC_APB1RSTR1_TIM3RST_Msk (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos)/*!< 0x00000002 */
  7118. #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk
  7119. #define RCC_APB1RSTR1_TIM4RST_Pos (2U)
  7120. #define RCC_APB1RSTR1_TIM4RST_Msk (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos)/*!< 0x00000004 */
  7121. #define RCC_APB1RSTR1_TIM4RST RCC_APB1RSTR1_TIM4RST_Msk
  7122. #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
  7123. #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos)/*!< 0x00000010 */
  7124. #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk
  7125. #define RCC_APB1RSTR1_TIM7RST_Pos (5U)
  7126. #define RCC_APB1RSTR1_TIM7RST_Msk (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos)/*!< 0x00000020 */
  7127. #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk
  7128. #define RCC_APB1RSTR1_CRSRST_Pos (8U)
  7129. #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos)/*!< 0x00000100 */
  7130. #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
  7131. #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
  7132. #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos)/*!< 0x00004000 */
  7133. #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
  7134. #define RCC_APB1RSTR1_USART2RST_Pos (17U)
  7135. #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos)/*!< 0x00020000 */
  7136. #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk
  7137. #define RCC_APB1RSTR1_UART4RST_Pos (19U)
  7138. #define RCC_APB1RSTR1_UART4RST_Msk (0x1UL << RCC_APB1RSTR1_UART4RST_Pos)/*!< 0x00080000 */
  7139. #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk
  7140. #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
  7141. #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos)/*!< 0x00200000 */
  7142. #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
  7143. #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
  7144. #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos)/*!< 0x00400000 */
  7145. #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk
  7146. #define RCC_APB1RSTR1_FDCANRST_Pos (25U)
  7147. #define RCC_APB1RSTR1_FDCANRST_Msk (0x1UL << RCC_APB1RSTR1_FDCANRST_Pos)/*!< 0x02000000 */
  7148. #define RCC_APB1RSTR1_FDCANRST RCC_APB1RSTR1_FDCANRST_Msk
  7149. #define RCC_APB1RSTR1_PWRRST_Pos (28U)
  7150. #define RCC_APB1RSTR1_PWRRST_Msk (0x1UL << RCC_APB1RSTR1_PWRRST_Pos)/*!< 0x10000000 */
  7151. #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk
  7152. #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
  7153. #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos)/*!< 0x80000000 */
  7154. #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
  7155. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  7156. #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
  7157. #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos)/*!< 0x00000001 */
  7158. #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
  7159. /******************** Bit definition for RCC_APB2RSTR register **************/
  7160. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  7161. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)/*!< 0x00000001 */
  7162. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  7163. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  7164. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)/*!< 0x00000800 */
  7165. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  7166. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  7167. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)/*!< 0x00001000 */
  7168. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  7169. #define RCC_APB2RSTR_TIM8RST_Pos (13U)
  7170. #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)/*!< 0x00002000 */
  7171. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
  7172. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  7173. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)/*!< 0x00004000 */
  7174. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  7175. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  7176. #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)/*!< 0x00010000 */
  7177. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
  7178. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  7179. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)/*!< 0x00020000 */
  7180. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
  7181. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  7182. #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)/*!< 0x00040000 */
  7183. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
  7184. #define RCC_APB2RSTR_TIM20RST_Pos (20U)
  7185. #define RCC_APB2RSTR_TIM20RST_Msk (0x1UL << RCC_APB2RSTR_TIM20RST_Pos)/*!< 0x00100000 */
  7186. #define RCC_APB2RSTR_TIM20RST RCC_APB2RSTR_TIM20RST_Msk
  7187. /******************** Bit definition for RCC_AHB1ENR register ***************/
  7188. #define RCC_AHB1ENR_DMA1EN_Pos (0U)
  7189. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  7190. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  7191. #define RCC_AHB1ENR_DMA2EN_Pos (1U)
  7192. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  7193. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  7194. #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U)
  7195. #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos)/*!< 0x00000004 */
  7196. #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk
  7197. #define RCC_AHB1ENR_CORDICEN_Pos (3U)
  7198. #define RCC_AHB1ENR_CORDICEN_Msk (0x1UL << RCC_AHB1ENR_CORDICEN_Pos)/*!< 0x00000008 */
  7199. #define RCC_AHB1ENR_CORDICEN RCC_AHB1ENR_CORDICEN_Msk
  7200. #define RCC_AHB1ENR_FMACEN_Pos (4U)
  7201. #define RCC_AHB1ENR_FMACEN_Msk (0x1UL << RCC_AHB1ENR_FMACEN_Pos) /*!< 0x00000010 */
  7202. #define RCC_AHB1ENR_FMACEN RCC_AHB1ENR_FMACEN_Msk
  7203. #define RCC_AHB1ENR_FLASHEN_Pos (8U)
  7204. #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos)/*!< 0x00000100 */
  7205. #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk
  7206. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  7207. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  7208. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  7209. /******************** Bit definition for RCC_AHB2ENR register ***************/
  7210. #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
  7211. #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos)/*!< 0x00000001 */
  7212. #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
  7213. #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
  7214. #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos)/*!< 0x00000002 */
  7215. #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
  7216. #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
  7217. #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos)/*!< 0x00000004 */
  7218. #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
  7219. #define RCC_AHB2ENR_GPIODEN_Pos (3U)
  7220. #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos)/*!< 0x00000008 */
  7221. #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
  7222. #define RCC_AHB2ENR_GPIOEEN_Pos (4U)
  7223. #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos)/*!< 0x00000010 */
  7224. #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk
  7225. #define RCC_AHB2ENR_GPIOFEN_Pos (5U)
  7226. #define RCC_AHB2ENR_GPIOFEN_Msk (0x1UL << RCC_AHB2ENR_GPIOFEN_Pos)/*!< 0x00000020 */
  7227. #define RCC_AHB2ENR_GPIOFEN RCC_AHB2ENR_GPIOFEN_Msk
  7228. #define RCC_AHB2ENR_GPIOGEN_Pos (6U)
  7229. #define RCC_AHB2ENR_GPIOGEN_Msk (0x1UL << RCC_AHB2ENR_GPIOGEN_Pos)/*!< 0x00000040 */
  7230. #define RCC_AHB2ENR_GPIOGEN RCC_AHB2ENR_GPIOGEN_Msk
  7231. #define RCC_AHB2ENR_ADC12EN_Pos (13U)
  7232. #define RCC_AHB2ENR_ADC12EN_Msk (0x1UL << RCC_AHB2ENR_ADC12EN_Pos) /*!< 0x00002000 */
  7233. #define RCC_AHB2ENR_ADC12EN RCC_AHB2ENR_ADC12EN_Msk
  7234. #define RCC_AHB2ENR_ADC345EN_Pos (14U)
  7235. #define RCC_AHB2ENR_ADC345EN_Msk (0x1UL << RCC_AHB2ENR_ADC345EN_Pos) /*!< 0x00004000 */
  7236. #define RCC_AHB2ENR_ADC345EN RCC_AHB2ENR_ADC345EN_Msk
  7237. #define RCC_AHB2ENR_DAC1EN_Pos (16U)
  7238. #define RCC_AHB2ENR_DAC1EN_Msk (0x1UL << RCC_AHB2ENR_DAC1EN_Pos) /*!< 0x00010000 */
  7239. #define RCC_AHB2ENR_DAC1EN RCC_AHB2ENR_DAC1EN_Msk
  7240. #define RCC_AHB2ENR_DAC3EN_Pos (18U)
  7241. #define RCC_AHB2ENR_DAC3EN_Msk (0x1UL << RCC_AHB2ENR_DAC3EN_Pos) /*!< 0x00040000 */
  7242. #define RCC_AHB2ENR_DAC3EN RCC_AHB2ENR_DAC3EN_Msk
  7243. #define RCC_AHB2ENR_RNGEN_Pos (26U)
  7244. #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x04000000 */
  7245. #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
  7246. /******************** Bit definition for RCC_AHB3ENR register ***************/
  7247. /******************** Bit definition for RCC_APB1ENR1 register ***************/
  7248. #define RCC_APB1ENR1_TIM2EN_Pos (0U)
  7249. #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos)/*!< 0x00000001 */
  7250. #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
  7251. #define RCC_APB1ENR1_TIM3EN_Pos (1U)
  7252. #define RCC_APB1ENR1_TIM3EN_Msk (0x1UL << RCC_APB1ENR1_TIM3EN_Pos)/*!< 0x00000002 */
  7253. #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk
  7254. #define RCC_APB1ENR1_TIM4EN_Pos (2U)
  7255. #define RCC_APB1ENR1_TIM4EN_Msk (0x1UL << RCC_APB1ENR1_TIM4EN_Pos)/*!< 0x00000004 */
  7256. #define RCC_APB1ENR1_TIM4EN RCC_APB1ENR1_TIM4EN_Msk
  7257. #define RCC_APB1ENR1_TIM6EN_Pos (4U)
  7258. #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos)/*!< 0x00000010 */
  7259. #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk
  7260. #define RCC_APB1ENR1_TIM7EN_Pos (5U)
  7261. #define RCC_APB1ENR1_TIM7EN_Msk (0x1UL << RCC_APB1ENR1_TIM7EN_Pos)/*!< 0x00000020 */
  7262. #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk
  7263. #define RCC_APB1ENR1_CRSEN_Pos (8U)
  7264. #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x00000100 */
  7265. #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
  7266. #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
  7267. #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos)/*!< 0x00000400 */
  7268. #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
  7269. #define RCC_APB1ENR1_WWDGEN_Pos (11U)
  7270. #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos)/*!< 0x00000800 */
  7271. #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
  7272. #define RCC_APB1ENR1_SPI2EN_Pos (14U)
  7273. #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos)/*!< 0x00004000 */
  7274. #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
  7275. #define RCC_APB1ENR1_USART2EN_Pos (17U)
  7276. #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos)/*!< 0x00020000 */
  7277. #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk
  7278. #define RCC_APB1ENR1_UART4EN_Pos (19U)
  7279. #define RCC_APB1ENR1_UART4EN_Msk (0x1UL << RCC_APB1ENR1_UART4EN_Pos)/*!< 0x00080000 */
  7280. #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk
  7281. #define RCC_APB1ENR1_I2C1EN_Pos (21U)
  7282. #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos)/*!< 0x00200000 */
  7283. #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
  7284. #define RCC_APB1ENR1_I2C2EN_Pos (22U)
  7285. #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos)/*!< 0x00400000 */
  7286. #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk
  7287. #define RCC_APB1ENR1_FDCANEN_Pos (25U)
  7288. #define RCC_APB1ENR1_FDCANEN_Msk (0x1UL << RCC_APB1ENR1_FDCANEN_Pos)/*!< 0x02000000 */
  7289. #define RCC_APB1ENR1_FDCANEN RCC_APB1ENR1_FDCANEN_Msk
  7290. #define RCC_APB1ENR1_PWREN_Pos (28U)
  7291. #define RCC_APB1ENR1_PWREN_Msk (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
  7292. #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk
  7293. #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
  7294. #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos)/*!< 0x80000000 */
  7295. #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
  7296. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  7297. #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
  7298. #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos)/*!< 0x00000001 */
  7299. #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
  7300. /******************** Bit definition for RCC_APB2ENR register ***************/
  7301. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  7302. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)/*!< 0x00000001 */
  7303. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  7304. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  7305. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  7306. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  7307. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  7308. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  7309. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  7310. #define RCC_APB2ENR_TIM8EN_Pos (13U)
  7311. #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
  7312. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
  7313. #define RCC_APB2ENR_USART1EN_Pos (14U)
  7314. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)/*!< 0x00004000 */
  7315. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  7316. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  7317. #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)/*!< 0x00010000 */
  7318. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
  7319. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  7320. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)/*!< 0x00020000 */
  7321. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
  7322. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  7323. #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)/*!< 0x00040000 */
  7324. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
  7325. #define RCC_APB2ENR_TIM20EN_Pos (20U)
  7326. #define RCC_APB2ENR_TIM20EN_Msk (0x1UL << RCC_APB2ENR_TIM20EN_Pos)/*!< 0x00100000 */
  7327. #define RCC_APB2ENR_TIM20EN RCC_APB2ENR_TIM20EN_Msk
  7328. /******************** Bit definition for RCC_AHB1SMENR register ***************/
  7329. #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
  7330. #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos)/*!< 0x00000001 */
  7331. #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
  7332. #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
  7333. #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos)/*!< 0x00000002 */
  7334. #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
  7335. #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U)
  7336. #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos)/*!< 0x00000004 */
  7337. #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk
  7338. #define RCC_AHB1SMENR_CORDICSMEN_Pos (3U)
  7339. #define RCC_AHB1SMENR_CORDICSMEN_Msk (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos)/*!< 0x00000008 */
  7340. #define RCC_AHB1SMENR_CORDICSMEN RCC_AHB1SMENR_CORDICSMEN_Msk
  7341. #define RCC_AHB1SMENR_FMACSMEN_Pos (4U)
  7342. #define RCC_AHB1SMENR_FMACSMEN_Msk (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos) /*!< 0x00000010 */
  7343. #define RCC_AHB1SMENR_FMACSMEN RCC_AHB1SMENR_FMACSMEN_Msk
  7344. #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
  7345. #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos)/*!< 0x00000100 */
  7346. #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk
  7347. #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
  7348. #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos)/*!< 0x00000200 */
  7349. #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
  7350. #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
  7351. #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos)/*!< 0x00001000 */
  7352. #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
  7353. /******************** Bit definition for RCC_AHB2SMENR register *************/
  7354. #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
  7355. #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos)/*!< 0x00000001 */
  7356. #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
  7357. #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
  7358. #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos)/*!< 0x00000002 */
  7359. #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
  7360. #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
  7361. #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos)/*!< 0x00000004 */
  7362. #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
  7363. #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
  7364. #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos)/*!< 0x00000008 */
  7365. #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
  7366. #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U)
  7367. #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos)/*!< 0x00000010 */
  7368. #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk
  7369. #define RCC_AHB2SMENR_GPIOFSMEN_Pos (5U)
  7370. #define RCC_AHB2SMENR_GPIOFSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOFSMEN_Pos)/*!< 0x00000020 */
  7371. #define RCC_AHB2SMENR_GPIOFSMEN RCC_AHB2SMENR_GPIOFSMEN_Msk
  7372. #define RCC_AHB2SMENR_GPIOGSMEN_Pos (6U)
  7373. #define RCC_AHB2SMENR_GPIOGSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOGSMEN_Pos)/*!< 0x00000040 */
  7374. #define RCC_AHB2SMENR_GPIOGSMEN RCC_AHB2SMENR_GPIOGSMEN_Msk
  7375. #define RCC_AHB2SMENR_CCMSRAMSMEN_Pos (9U)
  7376. #define RCC_AHB2SMENR_CCMSRAMSMEN_Msk (0x1UL << RCC_AHB2SMENR_CCMSRAMSMEN_Pos) /*!< 0x00000200 */
  7377. #define RCC_AHB2SMENR_CCMSRAMSMEN RCC_AHB2SMENR_CCMSRAMSMEN_Msk
  7378. #define RCC_AHB2SMENR_SRAM2SMEN_Pos (10U)
  7379. #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos)/*!< 0x00000400 */
  7380. #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk
  7381. #define RCC_AHB2SMENR_ADC12SMEN_Pos (13U)
  7382. #define RCC_AHB2SMENR_ADC12SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC12SMEN_Pos)/*!< 0x00002000 */
  7383. #define RCC_AHB2SMENR_ADC12SMEN RCC_AHB2SMENR_ADC12SMEN_Msk
  7384. #define RCC_AHB2SMENR_ADC345SMEN_Pos (14U)
  7385. #define RCC_AHB2SMENR_ADC345SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC345SMEN_Pos)/*!< 0x00004000 */
  7386. #define RCC_AHB2SMENR_ADC345SMEN RCC_AHB2SMENR_ADC345SMEN_Msk
  7387. #define RCC_AHB2SMENR_DAC1SMEN_Pos (16U)
  7388. #define RCC_AHB2SMENR_DAC1SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC1SMEN_Pos)/*!< 0x00010000 */
  7389. #define RCC_AHB2SMENR_DAC1SMEN RCC_AHB2SMENR_DAC1SMEN_Msk
  7390. #define RCC_AHB2SMENR_DAC3SMEN_Pos (18U)
  7391. #define RCC_AHB2SMENR_DAC3SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC3SMEN_Pos)/*!< 0x00040000 */
  7392. #define RCC_AHB2SMENR_DAC3SMEN RCC_AHB2SMENR_DAC3SMEN_Msk
  7393. #define RCC_AHB2SMENR_RNGSMEN_Pos (26U)
  7394. #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos)/*!< 0x04000000 */
  7395. #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk
  7396. /******************** Bit definition for RCC_AHB3SMENR register *************/
  7397. /******************** Bit definition for RCC_APB1SMENR1 register *************/
  7398. #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
  7399. #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos)/*!< 0x00000001 */
  7400. #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
  7401. #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U)
  7402. #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos)/*!< 0x00000002 */
  7403. #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk
  7404. #define RCC_APB1SMENR1_TIM4SMEN_Pos (2U)
  7405. #define RCC_APB1SMENR1_TIM4SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos)/*!< 0x00000004 */
  7406. #define RCC_APB1SMENR1_TIM4SMEN RCC_APB1SMENR1_TIM4SMEN_Msk
  7407. #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
  7408. #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos)/*!< 0x00000010 */
  7409. #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk
  7410. #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U)
  7411. #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos)/*!< 0x00000020 */
  7412. #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk
  7413. #define RCC_APB1SMENR1_CRSSMEN_Pos (8U)
  7414. #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos)/*!< 0x00000100 */
  7415. #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
  7416. #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
  7417. #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos)/*!< 0x00000400 */
  7418. #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
  7419. #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
  7420. #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos)/*!< 0x00000800 */
  7421. #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
  7422. #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
  7423. #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos)/*!< 0x00004000 */
  7424. #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
  7425. #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
  7426. #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos)/*!< 0x00020000 */
  7427. #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk
  7428. #define RCC_APB1SMENR1_UART4SMEN_Pos (19U)
  7429. #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos)/*!< 0x00080000 */
  7430. #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk
  7431. #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
  7432. #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos)/*!< 0x00200000 */
  7433. #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
  7434. #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
  7435. #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos)/*!< 0x00400000 */
  7436. #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk
  7437. #define RCC_APB1SMENR1_FDCANSMEN_Pos (25U)
  7438. #define RCC_APB1SMENR1_FDCANSMEN_Msk (0x1UL << RCC_APB1SMENR1_FDCANSMEN_Pos)/*!< 0x02000000 */
  7439. #define RCC_APB1SMENR1_FDCANSMEN RCC_APB1SMENR1_FDCANSMEN_Msk
  7440. #define RCC_APB1SMENR1_PWRSMEN_Pos (28U)
  7441. #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos)/*!< 0x10000000 */
  7442. #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk
  7443. #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
  7444. #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos)/*!< 0x80000000 */
  7445. #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
  7446. /******************** Bit definition for RCC_APB1SMENR2 register *************/
  7447. #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
  7448. #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos)/*!< 0x00000001 */
  7449. #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
  7450. /******************** Bit definition for RCC_APB2SMENR register *************/
  7451. #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
  7452. #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos)/*!< 0x00000001 */
  7453. #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
  7454. #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
  7455. #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos)/*!< 0x00000800 */
  7456. #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
  7457. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  7458. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)/*!< 0x00001000 */
  7459. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
  7460. #define RCC_APB2SMENR_TIM8SMEN_Pos (13U)
  7461. #define RCC_APB2SMENR_TIM8SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos)/*!< 0x00002000 */
  7462. #define RCC_APB2SMENR_TIM8SMEN RCC_APB2SMENR_TIM8SMEN_Msk
  7463. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  7464. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos)/*!< 0x00004000 */
  7465. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
  7466. #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
  7467. #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos)/*!< 0x00010000 */
  7468. #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk
  7469. #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
  7470. #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos)/*!< 0x00020000 */
  7471. #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
  7472. #define RCC_APB2SMENR_TIM17SMEN_Pos (18U)
  7473. #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos)/*!< 0x00040000 */
  7474. #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk
  7475. #define RCC_APB2SMENR_TIM20SMEN_Pos (20U)
  7476. #define RCC_APB2SMENR_TIM20SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM20SMEN_Pos)/*!< 0x00100000 */
  7477. #define RCC_APB2SMENR_TIM20SMEN RCC_APB2SMENR_TIM20SMEN_Msk
  7478. /******************** Bit definition for RCC_CCIPR register ******************/
  7479. #define RCC_CCIPR_USART1SEL_Pos (0U)
  7480. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000003 */
  7481. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  7482. #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000001 */
  7483. #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000002 */
  7484. #define RCC_CCIPR_USART2SEL_Pos (2U)
  7485. #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x0000000C */
  7486. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
  7487. #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000004 */
  7488. #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000008 */
  7489. #define RCC_CCIPR_UART4SEL_Pos (6U)
  7490. #define RCC_CCIPR_UART4SEL_Msk (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */
  7491. #define RCC_CCIPR_UART4SEL RCC_CCIPR_UART4SEL_Msk
  7492. #define RCC_CCIPR_UART4SEL_0 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */
  7493. #define RCC_CCIPR_UART4SEL_1 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */
  7494. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  7495. #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000C00 */
  7496. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
  7497. #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000400 */
  7498. #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000800 */
  7499. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  7500. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  7501. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  7502. #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  7503. #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  7504. #define RCC_CCIPR_I2C2SEL_Pos (14U)
  7505. #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */
  7506. #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk
  7507. #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */
  7508. #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */
  7509. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  7510. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x000C0000 */
  7511. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
  7512. #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00040000 */
  7513. #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00080000 */
  7514. #define RCC_CCIPR_I2S23SEL_Pos (22U)
  7515. #define RCC_CCIPR_I2S23SEL_Msk (0x3UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00C00000 */
  7516. #define RCC_CCIPR_I2S23SEL RCC_CCIPR_I2S23SEL_Msk
  7517. #define RCC_CCIPR_I2S23SEL_0 (0x1UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00400000 */
  7518. #define RCC_CCIPR_I2S23SEL_1 (0x2UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00800000 */
  7519. #define RCC_CCIPR_FDCANSEL_Pos (24U)
  7520. #define RCC_CCIPR_FDCANSEL_Msk (0x3UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x03000000 */
  7521. #define RCC_CCIPR_FDCANSEL RCC_CCIPR_FDCANSEL_Msk
  7522. #define RCC_CCIPR_FDCANSEL_0 (0x1UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x01000000 */
  7523. #define RCC_CCIPR_FDCANSEL_1 (0x2UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x02000000 */
  7524. #define RCC_CCIPR_CLK48SEL_Pos (26U)
  7525. #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
  7526. #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
  7527. #define RCC_CCIPR_CLK48SEL_0 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
  7528. #define RCC_CCIPR_CLK48SEL_1 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
  7529. #define RCC_CCIPR_ADC12SEL_Pos (28U)
  7530. #define RCC_CCIPR_ADC12SEL_Msk (0x3UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x30000000 */
  7531. #define RCC_CCIPR_ADC12SEL RCC_CCIPR_ADC12SEL_Msk
  7532. #define RCC_CCIPR_ADC12SEL_0 (0x1UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x10000000 */
  7533. #define RCC_CCIPR_ADC12SEL_1 (0x2UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x20000000 */
  7534. #define RCC_CCIPR_ADC345SEL_Pos (30U)
  7535. #define RCC_CCIPR_ADC345SEL_Msk (0x3UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */
  7536. #define RCC_CCIPR_ADC345SEL RCC_CCIPR_ADC345SEL_Msk
  7537. #define RCC_CCIPR_ADC345SEL_0 (0x1UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x40000000 */
  7538. #define RCC_CCIPR_ADC345SEL_1 (0x2UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */
  7539. /******************** Bit definition for RCC_BDCR register ******************/
  7540. #define RCC_BDCR_LSEON_Pos (0U)
  7541. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  7542. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  7543. #define RCC_BDCR_LSERDY_Pos (1U)
  7544. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  7545. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  7546. #define RCC_BDCR_LSEBYP_Pos (2U)
  7547. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  7548. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  7549. #define RCC_BDCR_LSEDRV_Pos (3U)
  7550. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  7551. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  7552. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  7553. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  7554. #define RCC_BDCR_LSECSSON_Pos (5U)
  7555. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  7556. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  7557. #define RCC_BDCR_LSECSSD_Pos (6U)
  7558. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  7559. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  7560. #define RCC_BDCR_RTCSEL_Pos (8U)
  7561. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  7562. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  7563. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  7564. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  7565. #define RCC_BDCR_RTCEN_Pos (15U)
  7566. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  7567. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  7568. #define RCC_BDCR_BDRST_Pos (16U)
  7569. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  7570. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  7571. #define RCC_BDCR_LSCOEN_Pos (24U)
  7572. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  7573. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  7574. #define RCC_BDCR_LSCOSEL_Pos (25U)
  7575. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  7576. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  7577. /******************** Bit definition for RCC_CSR register *******************/
  7578. #define RCC_CSR_LSION_Pos (0U)
  7579. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  7580. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  7581. #define RCC_CSR_LSIRDY_Pos (1U)
  7582. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  7583. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  7584. #define RCC_CSR_RMVF_Pos (23U)
  7585. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  7586. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  7587. #define RCC_CSR_OBLRSTF_Pos (25U)
  7588. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  7589. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  7590. #define RCC_CSR_PINRSTF_Pos (26U)
  7591. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  7592. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  7593. #define RCC_CSR_BORRSTF_Pos (27U)
  7594. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
  7595. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  7596. #define RCC_CSR_SFTRSTF_Pos (28U)
  7597. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  7598. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  7599. #define RCC_CSR_IWDGRSTF_Pos (29U)
  7600. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  7601. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  7602. #define RCC_CSR_WWDGRSTF_Pos (30U)
  7603. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  7604. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  7605. #define RCC_CSR_LPWRRSTF_Pos (31U)
  7606. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  7607. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  7608. /******************** Bit definition for RCC_CRRCR register *****************/
  7609. #define RCC_CRRCR_HSI48ON_Pos (0U)
  7610. #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
  7611. #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
  7612. #define RCC_CRRCR_HSI48RDY_Pos (1U)
  7613. #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
  7614. #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
  7615. /*!< HSI48CAL configuration */
  7616. #define RCC_CRRCR_HSI48CAL_Pos (7U)
  7617. #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x0000FF80 */
  7618. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */
  7619. #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000080 */
  7620. #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000100 */
  7621. #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000200 */
  7622. #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000400 */
  7623. #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000800 */
  7624. #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00001000 */
  7625. #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00002000 */
  7626. #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00004000 */
  7627. #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00008000 */
  7628. /******************** Bit definition for RCC_CCIPR2 register ******************/
  7629. /******************************************************************************/
  7630. /* */
  7631. /* RNG */
  7632. /* */
  7633. /******************************************************************************/
  7634. /******************** Bits definition for RNG_CR register *******************/
  7635. #define RNG_CR_RNGEN_Pos (2U)
  7636. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  7637. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  7638. #define RNG_CR_IE_Pos (3U)
  7639. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  7640. #define RNG_CR_IE RNG_CR_IE_Msk
  7641. #define RNG_CR_CED_Pos (5U)
  7642. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000020 */
  7643. #define RNG_CR_CED RNG_CR_IE_Msk
  7644. /******************** Bits definition for RNG_SR register *******************/
  7645. #define RNG_SR_DRDY_Pos (0U)
  7646. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  7647. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  7648. #define RNG_SR_CECS_Pos (1U)
  7649. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  7650. #define RNG_SR_CECS RNG_SR_CECS_Msk
  7651. #define RNG_SR_SECS_Pos (2U)
  7652. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  7653. #define RNG_SR_SECS RNG_SR_SECS_Msk
  7654. #define RNG_SR_CEIS_Pos (5U)
  7655. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  7656. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  7657. #define RNG_SR_SEIS_Pos (6U)
  7658. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  7659. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  7660. /******************************************************************************/
  7661. /* */
  7662. /* Real-Time Clock (RTC) */
  7663. /* */
  7664. /******************************************************************************/
  7665. /******************** Bits definition for RTC_TR register *******************/
  7666. #define RTC_TR_PM_Pos (22U)
  7667. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  7668. #define RTC_TR_PM RTC_TR_PM_Msk
  7669. #define RTC_TR_HT_Pos (20U)
  7670. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  7671. #define RTC_TR_HT RTC_TR_HT_Msk
  7672. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  7673. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  7674. #define RTC_TR_HU_Pos (16U)
  7675. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  7676. #define RTC_TR_HU RTC_TR_HU_Msk
  7677. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  7678. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  7679. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  7680. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  7681. #define RTC_TR_MNT_Pos (12U)
  7682. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  7683. #define RTC_TR_MNT RTC_TR_MNT_Msk
  7684. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  7685. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  7686. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  7687. #define RTC_TR_MNU_Pos (8U)
  7688. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  7689. #define RTC_TR_MNU RTC_TR_MNU_Msk
  7690. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  7691. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  7692. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  7693. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  7694. #define RTC_TR_ST_Pos (4U)
  7695. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  7696. #define RTC_TR_ST RTC_TR_ST_Msk
  7697. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  7698. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  7699. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  7700. #define RTC_TR_SU_Pos (0U)
  7701. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  7702. #define RTC_TR_SU RTC_TR_SU_Msk
  7703. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  7704. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  7705. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  7706. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  7707. /******************** Bits definition for RTC_DR register *******************/
  7708. #define RTC_DR_YT_Pos (20U)
  7709. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  7710. #define RTC_DR_YT RTC_DR_YT_Msk
  7711. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  7712. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  7713. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  7714. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  7715. #define RTC_DR_YU_Pos (16U)
  7716. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  7717. #define RTC_DR_YU RTC_DR_YU_Msk
  7718. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  7719. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  7720. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  7721. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  7722. #define RTC_DR_WDU_Pos (13U)
  7723. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  7724. #define RTC_DR_WDU RTC_DR_WDU_Msk
  7725. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  7726. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  7727. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  7728. #define RTC_DR_MT_Pos (12U)
  7729. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  7730. #define RTC_DR_MT RTC_DR_MT_Msk
  7731. #define RTC_DR_MU_Pos (8U)
  7732. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  7733. #define RTC_DR_MU RTC_DR_MU_Msk
  7734. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  7735. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  7736. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  7737. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  7738. #define RTC_DR_DT_Pos (4U)
  7739. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  7740. #define RTC_DR_DT RTC_DR_DT_Msk
  7741. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  7742. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  7743. #define RTC_DR_DU_Pos (0U)
  7744. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  7745. #define RTC_DR_DU RTC_DR_DU_Msk
  7746. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  7747. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  7748. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  7749. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  7750. /******************** Bits definition for RTC_SSR register ******************/
  7751. #define RTC_SSR_SS_Pos (0U)
  7752. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  7753. #define RTC_SSR_SS RTC_SSR_SS_Msk
  7754. /******************** Bits definition for RTC_ICSR register ******************/
  7755. #define RTC_ICSR_RECALPF_Pos (16U)
  7756. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  7757. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  7758. #define RTC_ICSR_INIT_Pos (7U)
  7759. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  7760. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  7761. #define RTC_ICSR_INITF_Pos (6U)
  7762. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  7763. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  7764. #define RTC_ICSR_RSF_Pos (5U)
  7765. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  7766. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  7767. #define RTC_ICSR_INITS_Pos (4U)
  7768. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  7769. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  7770. #define RTC_ICSR_SHPF_Pos (3U)
  7771. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  7772. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  7773. #define RTC_ICSR_WUTWF_Pos (2U)
  7774. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  7775. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
  7776. #define RTC_ICSR_ALRBWF_Pos (1U)
  7777. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  7778. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  7779. #define RTC_ICSR_ALRAWF_Pos (0U)
  7780. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  7781. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  7782. /******************** Bits definition for RTC_PRER register *****************/
  7783. #define RTC_PRER_PREDIV_A_Pos (16U)
  7784. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  7785. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  7786. #define RTC_PRER_PREDIV_S_Pos (0U)
  7787. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  7788. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  7789. /******************** Bits definition for RTC_WUTR register *****************/
  7790. #define RTC_WUTR_WUT_Pos (0U)
  7791. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  7792. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  7793. /******************** Bits definition for RTC_CR register *******************/
  7794. #define RTC_CR_OUT2EN_Pos (31U)
  7795. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  7796. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */
  7797. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  7798. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  7799. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */
  7800. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  7801. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  7802. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */
  7803. #define RTC_CR_TAMPOE_Pos (26U)
  7804. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  7805. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */
  7806. #define RTC_CR_TAMPTS_Pos (25U)
  7807. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  7808. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */
  7809. #define RTC_CR_ITSE_Pos (24U)
  7810. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  7811. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!<Timestamp on internal event enable */
  7812. #define RTC_CR_COE_Pos (23U)
  7813. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  7814. #define RTC_CR_COE RTC_CR_COE_Msk
  7815. #define RTC_CR_OSEL_Pos (21U)
  7816. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  7817. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  7818. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  7819. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  7820. #define RTC_CR_POL_Pos (20U)
  7821. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  7822. #define RTC_CR_POL RTC_CR_POL_Msk
  7823. #define RTC_CR_COSEL_Pos (19U)
  7824. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  7825. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  7826. #define RTC_CR_BKP_Pos (18U)
  7827. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  7828. #define RTC_CR_BKP RTC_CR_BKP_Msk
  7829. #define RTC_CR_SUB1H_Pos (17U)
  7830. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  7831. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  7832. #define RTC_CR_ADD1H_Pos (16U)
  7833. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  7834. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  7835. #define RTC_CR_TSIE_Pos (15U)
  7836. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  7837. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  7838. #define RTC_CR_WUTIE_Pos (14U)
  7839. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  7840. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  7841. #define RTC_CR_ALRBIE_Pos (13U)
  7842. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  7843. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  7844. #define RTC_CR_ALRAIE_Pos (12U)
  7845. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  7846. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  7847. #define RTC_CR_TSE_Pos (11U)
  7848. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  7849. #define RTC_CR_TSE RTC_CR_TSE_Msk
  7850. #define RTC_CR_WUTE_Pos (10U)
  7851. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  7852. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  7853. #define RTC_CR_ALRBE_Pos (9U)
  7854. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  7855. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  7856. #define RTC_CR_ALRAE_Pos (8U)
  7857. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  7858. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  7859. #define RTC_CR_FMT_Pos (6U)
  7860. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  7861. #define RTC_CR_FMT RTC_CR_FMT_Msk
  7862. #define RTC_CR_BYPSHAD_Pos (5U)
  7863. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  7864. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  7865. #define RTC_CR_REFCKON_Pos (4U)
  7866. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  7867. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  7868. #define RTC_CR_TSEDGE_Pos (3U)
  7869. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  7870. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  7871. #define RTC_CR_WUCKSEL_Pos (0U)
  7872. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  7873. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  7874. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  7875. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  7876. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  7877. /******************** Bits definition for RTC_WPR register ******************/
  7878. #define RTC_WPR_KEY_Pos (0U)
  7879. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  7880. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  7881. /******************** Bits definition for RTC_CALR register *****************/
  7882. #define RTC_CALR_CALP_Pos (15U)
  7883. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  7884. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  7885. #define RTC_CALR_CALW8_Pos (14U)
  7886. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  7887. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  7888. #define RTC_CALR_CALW16_Pos (13U)
  7889. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  7890. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  7891. #define RTC_CALR_CALM_Pos (0U)
  7892. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  7893. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  7894. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  7895. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  7896. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  7897. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  7898. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  7899. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  7900. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  7901. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  7902. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  7903. /******************** Bits definition for RTC_SHIFTR register ***************/
  7904. #define RTC_SHIFTR_SUBFS_Pos (0U)
  7905. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  7906. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  7907. #define RTC_SHIFTR_ADD1S_Pos (31U)
  7908. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  7909. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  7910. /******************** Bits definition for RTC_TSTR register *****************/
  7911. #define RTC_TSTR_PM_Pos (22U)
  7912. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  7913. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  7914. #define RTC_TSTR_HT_Pos (20U)
  7915. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  7916. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  7917. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  7918. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  7919. #define RTC_TSTR_HU_Pos (16U)
  7920. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  7921. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  7922. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  7923. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  7924. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  7925. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  7926. #define RTC_TSTR_MNT_Pos (12U)
  7927. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  7928. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  7929. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  7930. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  7931. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  7932. #define RTC_TSTR_MNU_Pos (8U)
  7933. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  7934. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  7935. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  7936. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  7937. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  7938. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  7939. #define RTC_TSTR_ST_Pos (4U)
  7940. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  7941. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  7942. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  7943. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  7944. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  7945. #define RTC_TSTR_SU_Pos (0U)
  7946. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  7947. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  7948. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  7949. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  7950. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  7951. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  7952. /******************** Bits definition for RTC_TSDR register *****************/
  7953. #define RTC_TSDR_WDU_Pos (13U)
  7954. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  7955. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  7956. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  7957. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  7958. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  7959. #define RTC_TSDR_MT_Pos (12U)
  7960. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  7961. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  7962. #define RTC_TSDR_MU_Pos (8U)
  7963. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  7964. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  7965. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  7966. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  7967. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  7968. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  7969. #define RTC_TSDR_DT_Pos (4U)
  7970. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  7971. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  7972. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  7973. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  7974. #define RTC_TSDR_DU_Pos (0U)
  7975. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  7976. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  7977. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  7978. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  7979. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  7980. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  7981. /******************** Bits definition for RTC_TSSSR register ****************/
  7982. #define RTC_TSSSR_SS_Pos (0U)
  7983. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  7984. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  7985. /******************** Bits definition for RTC_ALRMAR register ***************/
  7986. #define RTC_ALRMAR_MSK4_Pos (31U)
  7987. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  7988. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  7989. #define RTC_ALRMAR_WDSEL_Pos (30U)
  7990. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  7991. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  7992. #define RTC_ALRMAR_DT_Pos (28U)
  7993. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  7994. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  7995. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  7996. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  7997. #define RTC_ALRMAR_DU_Pos (24U)
  7998. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  7999. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  8000. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  8001. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  8002. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  8003. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  8004. #define RTC_ALRMAR_MSK3_Pos (23U)
  8005. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  8006. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  8007. #define RTC_ALRMAR_PM_Pos (22U)
  8008. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  8009. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  8010. #define RTC_ALRMAR_HT_Pos (20U)
  8011. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  8012. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  8013. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  8014. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  8015. #define RTC_ALRMAR_HU_Pos (16U)
  8016. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  8017. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  8018. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  8019. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  8020. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  8021. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  8022. #define RTC_ALRMAR_MSK2_Pos (15U)
  8023. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  8024. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  8025. #define RTC_ALRMAR_MNT_Pos (12U)
  8026. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  8027. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  8028. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  8029. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  8030. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  8031. #define RTC_ALRMAR_MNU_Pos (8U)
  8032. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  8033. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  8034. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  8035. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  8036. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  8037. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  8038. #define RTC_ALRMAR_MSK1_Pos (7U)
  8039. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  8040. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  8041. #define RTC_ALRMAR_ST_Pos (4U)
  8042. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  8043. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  8044. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  8045. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  8046. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  8047. #define RTC_ALRMAR_SU_Pos (0U)
  8048. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  8049. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  8050. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  8051. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  8052. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  8053. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  8054. /******************** Bits definition for RTC_ALRMASSR register *************/
  8055. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  8056. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  8057. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  8058. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  8059. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  8060. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  8061. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  8062. #define RTC_ALRMASSR_SS_Pos (0U)
  8063. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  8064. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  8065. /******************** Bits definition for RTC_ALRMBR register ***************/
  8066. #define RTC_ALRMBR_MSK4_Pos (31U)
  8067. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  8068. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  8069. #define RTC_ALRMBR_WDSEL_Pos (30U)
  8070. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  8071. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  8072. #define RTC_ALRMBR_DT_Pos (28U)
  8073. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  8074. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  8075. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  8076. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  8077. #define RTC_ALRMBR_DU_Pos (24U)
  8078. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  8079. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  8080. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  8081. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  8082. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  8083. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  8084. #define RTC_ALRMBR_MSK3_Pos (23U)
  8085. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  8086. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  8087. #define RTC_ALRMBR_PM_Pos (22U)
  8088. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  8089. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  8090. #define RTC_ALRMBR_HT_Pos (20U)
  8091. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  8092. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  8093. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  8094. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  8095. #define RTC_ALRMBR_HU_Pos (16U)
  8096. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  8097. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  8098. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  8099. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  8100. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  8101. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  8102. #define RTC_ALRMBR_MSK2_Pos (15U)
  8103. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  8104. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  8105. #define RTC_ALRMBR_MNT_Pos (12U)
  8106. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  8107. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  8108. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  8109. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  8110. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  8111. #define RTC_ALRMBR_MNU_Pos (8U)
  8112. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  8113. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  8114. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  8115. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  8116. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  8117. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  8118. #define RTC_ALRMBR_MSK1_Pos (7U)
  8119. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  8120. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  8121. #define RTC_ALRMBR_ST_Pos (4U)
  8122. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  8123. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  8124. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  8125. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  8126. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  8127. #define RTC_ALRMBR_SU_Pos (0U)
  8128. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  8129. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  8130. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  8131. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  8132. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  8133. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  8134. /******************** Bits definition for RTC_ALRMASSR register *************/
  8135. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  8136. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  8137. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  8138. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  8139. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  8140. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  8141. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  8142. #define RTC_ALRMBSSR_SS_Pos (0U)
  8143. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  8144. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  8145. /******************** Bits definition for RTC_SR register *******************/
  8146. #define RTC_SR_ITSF_Pos (5U)
  8147. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  8148. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  8149. #define RTC_SR_TSOVF_Pos (4U)
  8150. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  8151. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
  8152. #define RTC_SR_TSF_Pos (3U)
  8153. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  8154. #define RTC_SR_TSF RTC_SR_TSF_Msk
  8155. #define RTC_SR_WUTF_Pos (2U)
  8156. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  8157. #define RTC_SR_WUTF RTC_SR_WUTF_Msk
  8158. #define RTC_SR_ALRBF_Pos (1U)
  8159. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  8160. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  8161. #define RTC_SR_ALRAF_Pos (0U)
  8162. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  8163. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  8164. /******************** Bits definition for RTC_MISR register *****************/
  8165. #define RTC_MISR_ITSMF_Pos (5U)
  8166. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  8167. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  8168. #define RTC_MISR_TSOVMF_Pos (4U)
  8169. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  8170. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
  8171. #define RTC_MISR_TSMF_Pos (3U)
  8172. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  8173. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
  8174. #define RTC_MISR_WUTMF_Pos (2U)
  8175. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  8176. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
  8177. #define RTC_MISR_ALRBMF_Pos (1U)
  8178. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  8179. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  8180. #define RTC_MISR_ALRAMF_Pos (0U)
  8181. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  8182. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  8183. /******************** Bits definition for RTC_SCR register ******************/
  8184. #define RTC_SCR_CITSF_Pos (5U)
  8185. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  8186. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  8187. #define RTC_SCR_CTSOVF_Pos (4U)
  8188. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  8189. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
  8190. #define RTC_SCR_CTSF_Pos (3U)
  8191. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  8192. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
  8193. #define RTC_SCR_CWUTF_Pos (2U)
  8194. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  8195. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
  8196. #define RTC_SCR_CALRBF_Pos (1U)
  8197. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  8198. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  8199. #define RTC_SCR_CALRAF_Pos (0U)
  8200. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  8201. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  8202. /******************************************************************************/
  8203. /* */
  8204. /* Tamper and backup register (TAMP) */
  8205. /* */
  8206. /******************************************************************************/
  8207. /******************** Bits definition for TAMP_CR1 register *****************/
  8208. #define TAMP_CR1_TAMP1E_Pos (0U)
  8209. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  8210. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  8211. #define TAMP_CR1_TAMP2E_Pos (1U)
  8212. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  8213. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  8214. #define TAMP_CR1_TAMP3E_Pos (2U)
  8215. #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */
  8216. #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk
  8217. #define TAMP_CR1_ITAMP3E_Pos (18U)
  8218. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  8219. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  8220. #define TAMP_CR1_ITAMP4E_Pos (19U)
  8221. #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */
  8222. #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
  8223. #define TAMP_CR1_ITAMP5E_Pos (20U)
  8224. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  8225. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  8226. #define TAMP_CR1_ITAMP6E_Pos (21U)
  8227. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  8228. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  8229. /******************** Bits definition for TAMP_CR2 register *****************/
  8230. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  8231. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  8232. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  8233. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  8234. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  8235. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  8236. #define TAMP_CR2_TAMP3NOERASE_Pos (2U)
  8237. #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */
  8238. #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk
  8239. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  8240. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  8241. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  8242. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  8243. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  8244. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  8245. #define TAMP_CR2_TAMP3MSK_Pos (18U)
  8246. #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */
  8247. #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk
  8248. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  8249. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  8250. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  8251. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  8252. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  8253. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  8254. #define TAMP_CR2_TAMP3TRG_Pos (26U)
  8255. #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x04000000 */
  8256. #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk
  8257. /* Legacy aliases */
  8258. #define TAMP_CR2_TAMP1MF_Pos TAMP_CR2_TAMP1MSK_Pos
  8259. #define TAMP_CR2_TAMP1MF_Msk TAMP_CR2_TAMP1MSK_Msk
  8260. #define TAMP_CR2_TAMP1MF TAMP_CR2_TAMP1MSK
  8261. #define TAMP_CR2_TAMP2MF_Pos TAMP_CR2_TAMP2MSK_Pos
  8262. #define TAMP_CR2_TAMP2MF_Msk TAMP_CR2_TAMP2MSK_Msk
  8263. #define TAMP_CR2_TAMP2MF TAMP_CR2_TAMP2MSK
  8264. #define TAMP_CR2_TAMP3MF_Pos TAMP_CR2_TAMP3MSK_Pos
  8265. #define TAMP_CR2_TAMP3MF_Msk TAMP_CR2_TAMP3MSK_Msk
  8266. #define TAMP_CR2_TAMP3MF TAMP_CR2_TAMP3MSK
  8267. /******************** Bits definition for TAMP_FLTCR register ***************/
  8268. #define TAMP_FLTCR_TAMPFREQ_0 (0x00000001UL)
  8269. #define TAMP_FLTCR_TAMPFREQ_1 (0x00000002UL)
  8270. #define TAMP_FLTCR_TAMPFREQ_2 (0x00000004UL)
  8271. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  8272. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  8273. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  8274. #define TAMP_FLTCR_TAMPFLT_0 (0x00000008UL)
  8275. #define TAMP_FLTCR_TAMPFLT_1 (0x00000010UL)
  8276. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  8277. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  8278. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  8279. #define TAMP_FLTCR_TAMPPRCH_0 (0x00000020UL)
  8280. #define TAMP_FLTCR_TAMPPRCH_1 (0x00000040UL)
  8281. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  8282. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  8283. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  8284. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  8285. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  8286. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  8287. /******************** Bits definition for TAMP_IER register *****************/
  8288. #define TAMP_IER_TAMP1IE_Pos (0U)
  8289. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  8290. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  8291. #define TAMP_IER_TAMP2IE_Pos (1U)
  8292. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  8293. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  8294. #define TAMP_IER_TAMP3IE_Pos (2U)
  8295. #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */
  8296. #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk
  8297. #define TAMP_IER_ITAMP3IE_Pos (18U)
  8298. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  8299. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  8300. #define TAMP_IER_ITAMP4IE_Pos (19U)
  8301. #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */
  8302. #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
  8303. #define TAMP_IER_ITAMP5IE_Pos (20U)
  8304. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  8305. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  8306. #define TAMP_IER_ITAMP6IE_Pos (21U)
  8307. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  8308. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  8309. /******************** Bits definition for TAMP_SR register ******************/
  8310. #define TAMP_SR_TAMP1F_Pos (0U)
  8311. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  8312. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  8313. #define TAMP_SR_TAMP2F_Pos (1U)
  8314. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  8315. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  8316. #define TAMP_SR_TAMP3F_Pos (2U)
  8317. #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */
  8318. #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk
  8319. #define TAMP_SR_ITAMP3F_Pos (18U)
  8320. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  8321. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  8322. #define TAMP_SR_ITAMP4F_Pos (19U)
  8323. #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */
  8324. #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
  8325. #define TAMP_SR_ITAMP5F_Pos (20U)
  8326. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  8327. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  8328. #define TAMP_SR_ITAMP6F_Pos (21U)
  8329. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  8330. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  8331. /******************** Bits definition for TAMP_MISR register ****************/
  8332. #define TAMP_MISR_TAMP1MF_Pos (0U)
  8333. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  8334. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  8335. #define TAMP_MISR_TAMP2MF_Pos (1U)
  8336. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  8337. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  8338. #define TAMP_MISR_TAMP3MF_Pos (2U)
  8339. #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */
  8340. #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk
  8341. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  8342. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  8343. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  8344. #define TAMP_MISR_ITAMP4MF_Pos (19U)
  8345. #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */
  8346. #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
  8347. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  8348. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  8349. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  8350. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  8351. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  8352. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  8353. /******************** Bits definition for TAMP_SCR register *****************/
  8354. #define TAMP_SCR_CTAMP1F_Pos (0U)
  8355. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  8356. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  8357. #define TAMP_SCR_CTAMP2F_Pos (1U)
  8358. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  8359. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  8360. #define TAMP_SCR_CTAMP3F_Pos (2U)
  8361. #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */
  8362. #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk
  8363. #define TAMP_SCR_CITAMP3F_Pos (18U)
  8364. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  8365. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  8366. #define TAMP_SCR_CITAMP4F_Pos (19U)
  8367. #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */
  8368. #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
  8369. #define TAMP_SCR_CITAMP5F_Pos (20U)
  8370. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  8371. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  8372. #define TAMP_SCR_CITAMP6F_Pos (21U)
  8373. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  8374. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  8375. /******************** Bits definition for TAMP_BKP0R register ***************/
  8376. #define TAMP_BKP0R_Pos (0U)
  8377. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  8378. #define TAMP_BKP0R TAMP_BKP0R_Msk
  8379. /******************** Bits definition for TAMP_BKP1R register ***************/
  8380. #define TAMP_BKP1R_Pos (0U)
  8381. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  8382. #define TAMP_BKP1R TAMP_BKP1R_Msk
  8383. /******************** Bits definition for TAMP_BKP2R register ***************/
  8384. #define TAMP_BKP2R_Pos (0U)
  8385. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  8386. #define TAMP_BKP2R TAMP_BKP2R_Msk
  8387. /******************** Bits definition for TAMP_BKP3R register ***************/
  8388. #define TAMP_BKP3R_Pos (0U)
  8389. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  8390. #define TAMP_BKP3R TAMP_BKP3R_Msk
  8391. /******************** Bits definition for TAMP_BKP4R register ***************/
  8392. #define TAMP_BKP4R_Pos (0U)
  8393. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  8394. #define TAMP_BKP4R TAMP_BKP4R_Msk
  8395. /******************** Bits definition for TAMP_BKP5R register ***************/
  8396. #define TAMP_BKP5R_Pos (0U)
  8397. #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */
  8398. #define TAMP_BKP5R TAMP_BKP5R_Msk
  8399. /******************** Bits definition for TAMP_BKP6R register ***************/
  8400. #define TAMP_BKP6R_Pos (0U)
  8401. #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */
  8402. #define TAMP_BKP6R TAMP_BKP6R_Msk
  8403. /******************** Bits definition for TAMP_BKP7R register ***************/
  8404. #define TAMP_BKP7R_Pos (0U)
  8405. #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */
  8406. #define TAMP_BKP7R TAMP_BKP7R_Msk
  8407. /******************** Bits definition for TAMP_BKP8R register ***************/
  8408. #define TAMP_BKP8R_Pos (0U)
  8409. #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */
  8410. #define TAMP_BKP8R TAMP_BKP8R_Msk
  8411. /******************** Bits definition for TAMP_BKP9R register ***************/
  8412. #define TAMP_BKP9R_Pos (0U)
  8413. #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */
  8414. #define TAMP_BKP9R TAMP_BKP9R_Msk
  8415. /******************** Bits definition for TAMP_BKP10R register ***************/
  8416. #define TAMP_BKP10R_Pos (0U)
  8417. #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */
  8418. #define TAMP_BKP10R TAMP_BKP10R_Msk
  8419. /******************** Bits definition for TAMP_BKP11R register ***************/
  8420. #define TAMP_BKP11R_Pos (0U)
  8421. #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */
  8422. #define TAMP_BKP11R TAMP_BKP11R_Msk
  8423. /******************** Bits definition for TAMP_BKP12R register ***************/
  8424. #define TAMP_BKP12R_Pos (0U)
  8425. #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */
  8426. #define TAMP_BKP12R TAMP_BKP12R_Msk
  8427. /******************** Bits definition for TAMP_BKP13R register ***************/
  8428. #define TAMP_BKP13R_Pos (0U)
  8429. #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */
  8430. #define TAMP_BKP13R TAMP_BKP13R_Msk
  8431. /******************** Bits definition for TAMP_BKP14R register ***************/
  8432. #define TAMP_BKP14R_Pos (0U)
  8433. #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */
  8434. #define TAMP_BKP14R TAMP_BKP14R_Msk
  8435. /******************** Bits definition for TAMP_BKP15R register ***************/
  8436. #define TAMP_BKP15R_Pos (0U)
  8437. #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */
  8438. #define TAMP_BKP15R TAMP_BKP15R_Msk
  8439. /******************************************************************************/
  8440. /* */
  8441. /* Serial Peripheral Interface (SPI) */
  8442. /* */
  8443. /******************************************************************************/
  8444. /*
  8445. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  8446. */
  8447. #define SPI_I2S_SUPPORT /*!< I2S support */
  8448. /******************* Bit definition for SPI_CR1 register ********************/
  8449. #define SPI_CR1_CPHA_Pos (0U)
  8450. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  8451. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  8452. #define SPI_CR1_CPOL_Pos (1U)
  8453. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  8454. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  8455. #define SPI_CR1_MSTR_Pos (2U)
  8456. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  8457. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  8458. #define SPI_CR1_BR_Pos (3U)
  8459. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  8460. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  8461. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  8462. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  8463. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  8464. #define SPI_CR1_SPE_Pos (6U)
  8465. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  8466. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  8467. #define SPI_CR1_LSBFIRST_Pos (7U)
  8468. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  8469. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  8470. #define SPI_CR1_SSI_Pos (8U)
  8471. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  8472. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  8473. #define SPI_CR1_SSM_Pos (9U)
  8474. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  8475. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  8476. #define SPI_CR1_RXONLY_Pos (10U)
  8477. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  8478. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  8479. #define SPI_CR1_CRCL_Pos (11U)
  8480. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  8481. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  8482. #define SPI_CR1_CRCNEXT_Pos (12U)
  8483. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  8484. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  8485. #define SPI_CR1_CRCEN_Pos (13U)
  8486. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  8487. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  8488. #define SPI_CR1_BIDIOE_Pos (14U)
  8489. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  8490. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  8491. #define SPI_CR1_BIDIMODE_Pos (15U)
  8492. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  8493. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  8494. /******************* Bit definition for SPI_CR2 register ********************/
  8495. #define SPI_CR2_RXDMAEN_Pos (0U)
  8496. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  8497. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  8498. #define SPI_CR2_TXDMAEN_Pos (1U)
  8499. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  8500. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  8501. #define SPI_CR2_SSOE_Pos (2U)
  8502. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  8503. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  8504. #define SPI_CR2_NSSP_Pos (3U)
  8505. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  8506. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  8507. #define SPI_CR2_FRF_Pos (4U)
  8508. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  8509. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  8510. #define SPI_CR2_ERRIE_Pos (5U)
  8511. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  8512. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  8513. #define SPI_CR2_RXNEIE_Pos (6U)
  8514. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  8515. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  8516. #define SPI_CR2_TXEIE_Pos (7U)
  8517. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  8518. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  8519. #define SPI_CR2_DS_Pos (8U)
  8520. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  8521. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  8522. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  8523. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  8524. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  8525. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  8526. #define SPI_CR2_FRXTH_Pos (12U)
  8527. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  8528. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  8529. #define SPI_CR2_LDMARX_Pos (13U)
  8530. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  8531. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  8532. #define SPI_CR2_LDMATX_Pos (14U)
  8533. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  8534. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  8535. /******************** Bit definition for SPI_SR register ********************/
  8536. #define SPI_SR_RXNE_Pos (0U)
  8537. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  8538. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  8539. #define SPI_SR_TXE_Pos (1U)
  8540. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  8541. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  8542. #define SPI_SR_CHSIDE_Pos (2U)
  8543. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  8544. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  8545. #define SPI_SR_UDR_Pos (3U)
  8546. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  8547. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  8548. #define SPI_SR_CRCERR_Pos (4U)
  8549. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  8550. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  8551. #define SPI_SR_MODF_Pos (5U)
  8552. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  8553. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  8554. #define SPI_SR_OVR_Pos (6U)
  8555. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  8556. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  8557. #define SPI_SR_BSY_Pos (7U)
  8558. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  8559. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  8560. #define SPI_SR_FRE_Pos (8U)
  8561. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  8562. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  8563. #define SPI_SR_FRLVL_Pos (9U)
  8564. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  8565. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  8566. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  8567. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  8568. #define SPI_SR_FTLVL_Pos (11U)
  8569. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  8570. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  8571. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  8572. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  8573. /******************** Bit definition for SPI_DR register ********************/
  8574. #define SPI_DR_DR_Pos (0U)
  8575. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  8576. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  8577. /******************* Bit definition for SPI_CRCPR register ******************/
  8578. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  8579. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  8580. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  8581. /****************** Bit definition for SPI_RXCRCR register ******************/
  8582. #define SPI_RXCRCR_RXCRC_Pos (0U)
  8583. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  8584. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  8585. /****************** Bit definition for SPI_TXCRCR register ******************/
  8586. #define SPI_TXCRCR_TXCRC_Pos (0U)
  8587. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  8588. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  8589. /****************** Bit definition for SPI_I2SCFGR register *****************/
  8590. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  8591. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  8592. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  8593. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  8594. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  8595. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  8596. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  8597. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  8598. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  8599. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  8600. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  8601. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  8602. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  8603. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  8604. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  8605. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  8606. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  8607. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  8608. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  8609. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  8610. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  8611. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  8612. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  8613. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  8614. #define SPI_I2SCFGR_I2SE_Pos (10U)
  8615. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  8616. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  8617. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  8618. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  8619. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  8620. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  8621. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  8622. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  8623. /****************** Bit definition for SPI_I2SPR register *******************/
  8624. #define SPI_I2SPR_I2SDIV_Pos (0U)
  8625. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  8626. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  8627. #define SPI_I2SPR_ODD_Pos (8U)
  8628. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  8629. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  8630. #define SPI_I2SPR_MCKOE_Pos (9U)
  8631. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  8632. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  8633. /******************************************************************************/
  8634. /* */
  8635. /* SYSCFG */
  8636. /* */
  8637. /******************************************************************************/
  8638. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  8639. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  8640. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
  8641. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  8642. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  8643. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  8644. #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
  8645. #define SYSCFG_MEMRMP_FB_MODE_Pos (8U)
  8646. #define SYSCFG_MEMRMP_FB_MODE_Msk (0x1UL << SYSCFG_MEMRMP_FB_MODE_Pos) /*!< 0x00000100 */
  8647. #define SYSCFG_MEMRMP_FB_MODE SYSCFG_MEMRMP_FB_MODE_Msk /*!< User Flash Bank mode selection */
  8648. /****************** Bit definition for SYSCFG_CFGR1 register ******************/
  8649. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  8650. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  8651. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  8652. #define SYSCFG_CFGR1_ANASWVDD_Pos (9U)
  8653. #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */
  8654. #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< GPIO analog switch control voltage selection */
  8655. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  8656. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos)/*!< 0x00010000 */
  8657. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  8658. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  8659. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos)/*!< 0x00020000 */
  8660. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  8661. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  8662. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos)/*!< 0x00040000 */
  8663. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  8664. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  8665. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos)/*!< 0x00080000 */
  8666. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  8667. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  8668. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  8669. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  8670. #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
  8671. #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
  8672. #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  8673. #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000U) /*!< Invalid operation Interrupt enable */
  8674. #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000U) /*!< Divide-by-zero Interrupt enable */
  8675. #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000U) /*!< Underflow Interrupt enable */
  8676. #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000U) /*!< Overflow Interrupt enable */
  8677. #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000U) /*!< Input denormal Interrupt enable */
  8678. #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
  8679. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  8680. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  8681. #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  8682. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  8683. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  8684. #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  8685. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  8686. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  8687. #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  8688. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  8689. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  8690. #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  8691. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  8692. /**
  8693. * @brief EXTI0 configuration
  8694. */
  8695. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!<PA[0] pin */
  8696. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!<PB[0] pin */
  8697. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!<PC[0] pin */
  8698. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!<PD[0] pin */
  8699. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!<PE[0] pin */
  8700. #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!<PF[0] pin */
  8701. #define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U) /*!<PG[0] pin */
  8702. /**
  8703. * @brief EXTI1 configuration
  8704. */
  8705. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!<PA[1] pin */
  8706. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!<PB[1] pin */
  8707. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!<PC[1] pin */
  8708. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!<PD[1] pin */
  8709. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!<PE[1] pin */
  8710. #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!<PF[1] pin */
  8711. #define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U) /*!<PG[1] pin */
  8712. /**
  8713. * @brief EXTI2 configuration
  8714. */
  8715. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!<PA[2] pin */
  8716. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!<PB[2] pin */
  8717. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!<PC[2] pin */
  8718. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!<PD[2] pin */
  8719. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!<PE[2] pin */
  8720. #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!<PF[2] pin */
  8721. #define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U) /*!<PG[2] pin */
  8722. /**
  8723. * @brief EXTI3 configuration
  8724. */
  8725. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!<PA[3] pin */
  8726. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!<PB[3] pin */
  8727. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!<PC[3] pin */
  8728. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!<PD[3] pin */
  8729. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!<PE[3] pin */
  8730. #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!<PF[3] pin */
  8731. #define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U) /*!<PG[3] pin */
  8732. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  8733. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  8734. #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  8735. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  8736. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  8737. #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  8738. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  8739. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  8740. #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  8741. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  8742. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  8743. #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  8744. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  8745. /**
  8746. * @brief EXTI4 configuration
  8747. */
  8748. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!<PA[4] pin */
  8749. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!<PB[4] pin */
  8750. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!<PC[4] pin */
  8751. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!<PD[4] pin */
  8752. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!<PE[4] pin */
  8753. #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!<PF[4] pin */
  8754. #define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U) /*!<PG[4] pin */
  8755. /**
  8756. * @brief EXTI5 configuration
  8757. */
  8758. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!<PA[5] pin */
  8759. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!<PB[5] pin */
  8760. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!<PC[5] pin */
  8761. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!<PD[5] pin */
  8762. #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!<PE[5] pin */
  8763. #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!<PF[5] pin */
  8764. #define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U) /*!<PG[5] pin */
  8765. /**
  8766. * @brief EXTI6 configuration
  8767. */
  8768. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!<PA[6] pin */
  8769. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!<PB[6] pin */
  8770. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!<PC[6] pin */
  8771. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!<PD[6] pin */
  8772. #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!<PE[6] pin */
  8773. #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!<PF[6] pin */
  8774. #define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U) /*!<PG[6] pin */
  8775. /**
  8776. * @brief EXTI7 configuration
  8777. */
  8778. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!<PA[7] pin */
  8779. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!<PB[7] pin */
  8780. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!<PC[7] pin */
  8781. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!<PD[7] pin */
  8782. #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!<PE[7] pin */
  8783. #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!<PF[7] pin */
  8784. #define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U) /*!<PG[7] pin */
  8785. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  8786. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  8787. #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  8788. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  8789. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  8790. #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  8791. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  8792. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  8793. #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  8794. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  8795. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  8796. #define SYSCFG_EXTICR3_EXTI11_Msk (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  8797. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  8798. /**
  8799. * @brief EXTI8 configuration
  8800. */
  8801. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!<PA[8] pin */
  8802. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!<PB[8] pin */
  8803. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!<PC[8] pin */
  8804. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!<PD[8] pin */
  8805. #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!<PE[8] pin */
  8806. #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!<PF[8] pin */
  8807. #define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U) /*!<PG[8] pin */
  8808. /**
  8809. * @brief EXTI9 configuration
  8810. */
  8811. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!<PA[9] pin */
  8812. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!<PB[9] pin */
  8813. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!<PC[9] pin */
  8814. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!<PD[9] pin */
  8815. #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!<PE[9] pin */
  8816. #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!<PF[9] pin */
  8817. #define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U) /*!<PG[9] pin */
  8818. /**
  8819. * @brief EXTI10 configuration
  8820. */
  8821. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!<PA[10] pin */
  8822. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!<PB[10] pin */
  8823. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!<PC[10] pin */
  8824. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!<PD[10] pin */
  8825. #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!<PE[10] pin */
  8826. #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!<PF[10] pin */
  8827. /**
  8828. * @brief EXTI11 configuration
  8829. */
  8830. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!<PA[11] pin */
  8831. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!<PB[11] pin */
  8832. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!<PC[11] pin */
  8833. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!<PD[11] pin */
  8834. #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!<PE[11] pin */
  8835. #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!<PF[11] pin */
  8836. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  8837. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  8838. #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  8839. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  8840. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  8841. #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
  8842. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  8843. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  8844. #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
  8845. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  8846. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  8847. #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
  8848. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  8849. /**
  8850. * @brief EXTI12 configuration
  8851. */
  8852. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!<PA[12] pin */
  8853. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!<PB[12] pin */
  8854. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!<PC[12] pin */
  8855. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!<PD[12] pin */
  8856. #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!<PE[12] pin */
  8857. #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!<PF[12] pin */
  8858. /**
  8859. * @brief EXTI13 configuration
  8860. */
  8861. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!<PA[13] pin */
  8862. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!<PB[13] pin */
  8863. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!<PC[13] pin */
  8864. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!<PD[13] pin */
  8865. #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!<PE[13] pin */
  8866. #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!<PF[13] pin */
  8867. /**
  8868. * @brief EXTI14 configuration
  8869. */
  8870. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!<PA[14] pin */
  8871. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!<PB[14] pin */
  8872. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!<PC[14] pin */
  8873. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!<PD[14] pin */
  8874. #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!<PE[14] pin */
  8875. #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!<PF[14] pin */
  8876. /**
  8877. * @brief EXTI15 configuration
  8878. */
  8879. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!<PA[15] pin */
  8880. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!<PB[15] pin */
  8881. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!<PC[15] pin */
  8882. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!<PD[15] pin */
  8883. #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!<PE[15] pin */
  8884. #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!<PF[15] pin */
  8885. /****************** Bit definition for SYSCFG_SCSR register ****************/
  8886. #define SYSCFG_SCSR_CCMER_Pos (0U)
  8887. #define SYSCFG_SCSR_CCMER_Msk (0x1UL << SYSCFG_SCSR_CCMER_Pos) /*!< 0x00000001 */
  8888. #define SYSCFG_SCSR_CCMER SYSCFG_SCSR_CCMER_Msk /*!< CCMSRAM Erase Request */
  8889. #define SYSCFG_SCSR_CCMBSY_Pos (1U)
  8890. #define SYSCFG_SCSR_CCMBSY_Msk (0x1UL << SYSCFG_SCSR_CCMBSY_Pos) /*!< 0x00000002 */
  8891. #define SYSCFG_SCSR_CCMBSY SYSCFG_SCSR_CCMBSY_Msk /*!< CCMSRAM Erase Ongoing */
  8892. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  8893. #define SYSCFG_CFGR2_CLL_Pos (0U)
  8894. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  8895. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
  8896. #define SYSCFG_CFGR2_SPL_Pos (1U)
  8897. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  8898. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/
  8899. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  8900. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  8901. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
  8902. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  8903. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  8904. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
  8905. #define SYSCFG_CFGR2_SPF_Pos (8U)
  8906. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  8907. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */
  8908. /****************** Bit definition for SYSCFG_SWPR register ****************/
  8909. #define SYSCFG_SWPR_PAGE0_Pos (0U)
  8910. #define SYSCFG_SWPR_PAGE0_Msk (0x1UL << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */
  8911. #define SYSCFG_SWPR_PAGE0 (SYSCFG_SWPR_PAGE0_Msk) /*!< CCMSRAM Write protection page 0 */
  8912. #define SYSCFG_SWPR_PAGE1_Pos (1U)
  8913. #define SYSCFG_SWPR_PAGE1_Msk (0x1UL << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */
  8914. #define SYSCFG_SWPR_PAGE1 (SYSCFG_SWPR_PAGE1_Msk) /*!< CCMSRAM Write protection page 1 */
  8915. #define SYSCFG_SWPR_PAGE2_Pos (2U)
  8916. #define SYSCFG_SWPR_PAGE2_Msk (0x1UL << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */
  8917. #define SYSCFG_SWPR_PAGE2 (SYSCFG_SWPR_PAGE2_Msk) /*!< CCMSRAM Write protection page 2 */
  8918. #define SYSCFG_SWPR_PAGE3_Pos (3U)
  8919. #define SYSCFG_SWPR_PAGE3_Msk (0x1UL << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */
  8920. #define SYSCFG_SWPR_PAGE3 (SYSCFG_SWPR_PAGE3_Msk) /*!< CCMSRAM Write protection page 3 */
  8921. #define SYSCFG_SWPR_PAGE4_Pos (4U)
  8922. #define SYSCFG_SWPR_PAGE4_Msk (0x1UL << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */
  8923. #define SYSCFG_SWPR_PAGE4 (SYSCFG_SWPR_PAGE4_Msk) /*!< CCMSRAM Write protection page 4 */
  8924. #define SYSCFG_SWPR_PAGE5_Pos (5U)
  8925. #define SYSCFG_SWPR_PAGE5_Msk (0x1UL << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */
  8926. #define SYSCFG_SWPR_PAGE5 (SYSCFG_SWPR_PAGE5_Msk) /*!< CCMSRAM Write protection page 5 */
  8927. #define SYSCFG_SWPR_PAGE6_Pos (6U)
  8928. #define SYSCFG_SWPR_PAGE6_Msk (0x1UL << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */
  8929. #define SYSCFG_SWPR_PAGE6 (SYSCFG_SWPR_PAGE6_Msk) /*!< CCMSRAM Write protection page 6 */
  8930. #define SYSCFG_SWPR_PAGE7_Pos (7U)
  8931. #define SYSCFG_SWPR_PAGE7_Msk (0x1UL << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */
  8932. #define SYSCFG_SWPR_PAGE7 (SYSCFG_SWPR_PAGE7_Msk) /*!< CCMSRAM Write protection page 7 */
  8933. #define SYSCFG_SWPR_PAGE8_Pos (8U)
  8934. #define SYSCFG_SWPR_PAGE8_Msk (0x1UL << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */
  8935. #define SYSCFG_SWPR_PAGE8 (SYSCFG_SWPR_PAGE8_Msk) /*!< CCMSRAM Write protection page 8 */
  8936. #define SYSCFG_SWPR_PAGE9_Pos (9U)
  8937. #define SYSCFG_SWPR_PAGE9_Msk (0x1UL << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */
  8938. #define SYSCFG_SWPR_PAGE9 (SYSCFG_SWPR_PAGE9_Msk) /*!< CCMSRAM Write protection page 9 */
  8939. #define SYSCFG_SWPR_PAGE10_Pos (10U)
  8940. #define SYSCFG_SWPR_PAGE10_Msk (0x1UL << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */
  8941. #define SYSCFG_SWPR_PAGE10 (SYSCFG_SWPR_PAGE10_Msk) /*!< CCMSRAM Write protection page 10*/
  8942. #define SYSCFG_SWPR_PAGE11_Pos (11U)
  8943. #define SYSCFG_SWPR_PAGE11_Msk (0x1UL << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */
  8944. #define SYSCFG_SWPR_PAGE11 (SYSCFG_SWPR_PAGE11_Msk) /*!< CCMSRAM Write protection page 11*/
  8945. #define SYSCFG_SWPR_PAGE12_Pos (12U)
  8946. #define SYSCFG_SWPR_PAGE12_Msk (0x1UL << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */
  8947. #define SYSCFG_SWPR_PAGE12 (SYSCFG_SWPR_PAGE12_Msk) /*!< CCMSRAM Write protection page 12*/
  8948. #define SYSCFG_SWPR_PAGE13_Pos (13U)
  8949. #define SYSCFG_SWPR_PAGE13_Msk (0x1UL << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */
  8950. #define SYSCFG_SWPR_PAGE13 (SYSCFG_SWPR_PAGE13_Msk) /*!< CCMSRAM Write protection page 13*/
  8951. #define SYSCFG_SWPR_PAGE14_Pos (14U)
  8952. #define SYSCFG_SWPR_PAGE14_Msk (0x1UL << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */
  8953. #define SYSCFG_SWPR_PAGE14 (SYSCFG_SWPR_PAGE14_Msk) /*!< CCMSRAM Write protection page 14*/
  8954. #define SYSCFG_SWPR_PAGE15_Pos (15U)
  8955. #define SYSCFG_SWPR_PAGE15_Msk (0x1UL << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */
  8956. #define SYSCFG_SWPR_PAGE15 (SYSCFG_SWPR_PAGE15_Msk) /*!< CCMSRAM Write protection page 15*/
  8957. #define SYSCFG_SWPR_PAGE16_Pos (16U)
  8958. #define SYSCFG_SWPR_PAGE16_Msk (0x1UL << SYSCFG_SWPR_PAGE16_Pos) /*!< 0x00010000 */
  8959. #define SYSCFG_SWPR_PAGE16 (SYSCFG_SWPR_PAGE16_Msk) /*!< CCMSRAM Write protection page 16*/
  8960. #define SYSCFG_SWPR_PAGE17_Pos (17U)
  8961. #define SYSCFG_SWPR_PAGE17_Msk (0x1UL << SYSCFG_SWPR_PAGE17_Pos) /*!< 0x00020000 */
  8962. #define SYSCFG_SWPR_PAGE17 (SYSCFG_SWPR_PAGE17_Msk) /*!< CCMSRAM Write protection page 17*/
  8963. #define SYSCFG_SWPR_PAGE18_Pos (18U)
  8964. #define SYSCFG_SWPR_PAGE18_Msk (0x1UL << SYSCFG_SWPR_PAGE18_Pos) /*!< 0x00040000 */
  8965. #define SYSCFG_SWPR_PAGE18 (SYSCFG_SWPR_PAGE18_Msk) /*!< CCMSRAM Write protection page 18*/
  8966. #define SYSCFG_SWPR_PAGE19_Pos (19U)
  8967. #define SYSCFG_SWPR_PAGE19_Msk (0x1UL << SYSCFG_SWPR_PAGE19_Pos) /*!< 0x00080000 */
  8968. #define SYSCFG_SWPR_PAGE19 (SYSCFG_SWPR_PAGE19_Msk) /*!< CCMSRAM Write protection page 19*/
  8969. /****************** Bit definition for SYSCFG_SKR register ****************/
  8970. #define SYSCFG_SKR_KEY_Pos (0U)
  8971. #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
  8972. #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< CCMSRAM write protection key for software erase */
  8973. /******************************************************************************/
  8974. /* */
  8975. /* TIM */
  8976. /* */
  8977. /******************************************************************************/
  8978. /******************* Bit definition for TIM_CR1 register ********************/
  8979. #define TIM_CR1_CEN_Pos (0U)
  8980. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  8981. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  8982. #define TIM_CR1_UDIS_Pos (1U)
  8983. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  8984. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  8985. #define TIM_CR1_URS_Pos (2U)
  8986. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  8987. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  8988. #define TIM_CR1_OPM_Pos (3U)
  8989. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  8990. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  8991. #define TIM_CR1_DIR_Pos (4U)
  8992. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  8993. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  8994. #define TIM_CR1_CMS_Pos (5U)
  8995. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  8996. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  8997. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  8998. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  8999. #define TIM_CR1_ARPE_Pos (7U)
  9000. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  9001. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  9002. #define TIM_CR1_CKD_Pos (8U)
  9003. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  9004. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  9005. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  9006. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  9007. #define TIM_CR1_UIFREMAP_Pos (11U)
  9008. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  9009. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  9010. #define TIM_CR1_DITHEN_Pos (12U)
  9011. #define TIM_CR1_DITHEN_Msk (0x1UL << TIM_CR1_DITHEN_Pos) /*!< 0x00001000 */
  9012. #define TIM_CR1_DITHEN TIM_CR1_DITHEN_Msk /*!<Dithering enable */
  9013. /******************* Bit definition for TIM_CR2 register ********************/
  9014. #define TIM_CR2_CCPC_Pos (0U)
  9015. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  9016. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  9017. #define TIM_CR2_CCUS_Pos (2U)
  9018. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  9019. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  9020. #define TIM_CR2_CCDS_Pos (3U)
  9021. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  9022. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  9023. #define TIM_CR2_MMS_Pos (4U)
  9024. #define TIM_CR2_MMS_Msk (0x200007UL << TIM_CR2_MMS_Pos) /*!< 0x02000070 */
  9025. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[3:0] bits (Master Mode Selection) */
  9026. #define TIM_CR2_MMS_0 (0x000001UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  9027. #define TIM_CR2_MMS_1 (0x000002UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  9028. #define TIM_CR2_MMS_2 (0x000004UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  9029. #define TIM_CR2_MMS_3 (0x200000UL << TIM_CR2_MMS_Pos) /*!< 0x02000000 */
  9030. #define TIM_CR2_TI1S_Pos (7U)
  9031. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  9032. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  9033. #define TIM_CR2_OIS1_Pos (8U)
  9034. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  9035. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  9036. #define TIM_CR2_OIS1N_Pos (9U)
  9037. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  9038. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  9039. #define TIM_CR2_OIS2_Pos (10U)
  9040. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  9041. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  9042. #define TIM_CR2_OIS2N_Pos (11U)
  9043. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  9044. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  9045. #define TIM_CR2_OIS3_Pos (12U)
  9046. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  9047. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  9048. #define TIM_CR2_OIS3N_Pos (13U)
  9049. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  9050. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  9051. #define TIM_CR2_OIS4_Pos (14U)
  9052. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  9053. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  9054. #define TIM_CR2_OIS4N_Pos (15U)
  9055. #define TIM_CR2_OIS4N_Msk (0x1UL << TIM_CR2_OIS4N_Pos) /*!< 0x00008000 */
  9056. #define TIM_CR2_OIS4N TIM_CR2_OIS4N_Msk /*!<Output Idle state 4 (OC4N output) */
  9057. #define TIM_CR2_OIS5_Pos (16U)
  9058. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  9059. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  9060. #define TIM_CR2_OIS6_Pos (18U)
  9061. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  9062. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  9063. #define TIM_CR2_MMS2_Pos (20U)
  9064. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  9065. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  9066. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  9067. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  9068. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  9069. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  9070. /******************* Bit definition for TIM_SMCR register *******************/
  9071. #define TIM_SMCR_SMS_Pos (0U)
  9072. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  9073. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  9074. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  9075. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  9076. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  9077. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  9078. #define TIM_SMCR_OCCS_Pos (3U)
  9079. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  9080. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  9081. #define TIM_SMCR_TS_Pos (4U)
  9082. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  9083. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  9084. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  9085. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  9086. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  9087. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  9088. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  9089. #define TIM_SMCR_MSM_Pos (7U)
  9090. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  9091. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  9092. #define TIM_SMCR_ETF_Pos (8U)
  9093. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  9094. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  9095. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  9096. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  9097. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  9098. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  9099. #define TIM_SMCR_ETPS_Pos (12U)
  9100. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  9101. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  9102. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  9103. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  9104. #define TIM_SMCR_ECE_Pos (14U)
  9105. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  9106. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  9107. #define TIM_SMCR_ETP_Pos (15U)
  9108. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  9109. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  9110. #define TIM_SMCR_SMSPE_Pos (24U)
  9111. #define TIM_SMCR_SMSPE_Msk (0x1UL << TIM_SMCR_SMSPE_Pos) /*!< 0x02000000 */
  9112. #define TIM_SMCR_SMSPE TIM_SMCR_SMSPE_Msk /*!<SMS preload enable */
  9113. #define TIM_SMCR_SMSPS_Pos (25U)
  9114. #define TIM_SMCR_SMSPS_Msk (0x1UL << TIM_SMCR_SMSPS_Pos) /*!< 0x04000000 */
  9115. #define TIM_SMCR_SMSPS TIM_SMCR_SMSPS_Msk /*!<SMS preload source */
  9116. /******************* Bit definition for TIM_DIER register *******************/
  9117. #define TIM_DIER_UIE_Pos (0U)
  9118. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  9119. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  9120. #define TIM_DIER_CC1IE_Pos (1U)
  9121. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  9122. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  9123. #define TIM_DIER_CC2IE_Pos (2U)
  9124. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  9125. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  9126. #define TIM_DIER_CC3IE_Pos (3U)
  9127. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  9128. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  9129. #define TIM_DIER_CC4IE_Pos (4U)
  9130. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  9131. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  9132. #define TIM_DIER_COMIE_Pos (5U)
  9133. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  9134. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  9135. #define TIM_DIER_TIE_Pos (6U)
  9136. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  9137. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  9138. #define TIM_DIER_BIE_Pos (7U)
  9139. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  9140. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  9141. #define TIM_DIER_UDE_Pos (8U)
  9142. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  9143. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  9144. #define TIM_DIER_CC1DE_Pos (9U)
  9145. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  9146. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  9147. #define TIM_DIER_CC2DE_Pos (10U)
  9148. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  9149. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  9150. #define TIM_DIER_CC3DE_Pos (11U)
  9151. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  9152. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  9153. #define TIM_DIER_CC4DE_Pos (12U)
  9154. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  9155. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  9156. #define TIM_DIER_COMDE_Pos (13U)
  9157. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  9158. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  9159. #define TIM_DIER_TDE_Pos (14U)
  9160. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  9161. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  9162. #define TIM_DIER_IDXIE_Pos (20U)
  9163. #define TIM_DIER_IDXIE_Msk (0x1UL << TIM_DIER_IDXIE_Pos) /*!< 0x00100000 */
  9164. #define TIM_DIER_IDXIE TIM_DIER_IDXIE_Msk /*!<Encoder index interrupt enable */
  9165. #define TIM_DIER_DIRIE_Pos (21U)
  9166. #define TIM_DIER_DIRIE_Msk (0x1UL << TIM_DIER_DIRIE_Pos) /*!< 0x00200000 */
  9167. #define TIM_DIER_DIRIE TIM_DIER_DIRIE_Msk /*!<Encoder direction change interrupt enable */
  9168. #define TIM_DIER_IERRIE_Pos (22U)
  9169. #define TIM_DIER_IERRIE_Msk (0x1UL << TIM_DIER_IERRIE_Pos) /*!< 0x00400000 */
  9170. #define TIM_DIER_IERRIE TIM_DIER_IERRIE_Msk /*!<Encoder index error enable */
  9171. #define TIM_DIER_TERRIE_Pos (23U)
  9172. #define TIM_DIER_TERRIE_Msk (0x1UL << TIM_DIER_TERRIE_Pos) /*!< 0x00800000 */
  9173. #define TIM_DIER_TERRIE TIM_DIER_TERRIE_Msk /*!<Encoder transition error enable */
  9174. /******************** Bit definition for TIM_SR register ********************/
  9175. #define TIM_SR_UIF_Pos (0U)
  9176. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  9177. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  9178. #define TIM_SR_CC1IF_Pos (1U)
  9179. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  9180. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  9181. #define TIM_SR_CC2IF_Pos (2U)
  9182. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  9183. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  9184. #define TIM_SR_CC3IF_Pos (3U)
  9185. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  9186. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  9187. #define TIM_SR_CC4IF_Pos (4U)
  9188. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  9189. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  9190. #define TIM_SR_COMIF_Pos (5U)
  9191. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  9192. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  9193. #define TIM_SR_TIF_Pos (6U)
  9194. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  9195. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  9196. #define TIM_SR_BIF_Pos (7U)
  9197. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  9198. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  9199. #define TIM_SR_B2IF_Pos (8U)
  9200. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  9201. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  9202. #define TIM_SR_CC1OF_Pos (9U)
  9203. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  9204. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  9205. #define TIM_SR_CC2OF_Pos (10U)
  9206. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  9207. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  9208. #define TIM_SR_CC3OF_Pos (11U)
  9209. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  9210. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  9211. #define TIM_SR_CC4OF_Pos (12U)
  9212. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  9213. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  9214. #define TIM_SR_SBIF_Pos (13U)
  9215. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  9216. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  9217. #define TIM_SR_CC5IF_Pos (16U)
  9218. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  9219. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  9220. #define TIM_SR_CC6IF_Pos (17U)
  9221. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  9222. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  9223. #define TIM_SR_IDXF_Pos (20U)
  9224. #define TIM_SR_IDXF_Msk (0x1UL << TIM_SR_IDXF_Pos) /*!< 0x00100000 */
  9225. #define TIM_SR_IDXF TIM_SR_IDXF_Msk /*!<Encoder index interrupt flag */
  9226. #define TIM_SR_DIRF_Pos (21U)
  9227. #define TIM_SR_DIRF_Msk (0x1UL << TIM_SR_DIRF_Pos) /*!< 0x00200000 */
  9228. #define TIM_SR_DIRF TIM_SR_DIRF_Msk /*!<Encoder direction change interrupt flag */
  9229. #define TIM_SR_IERRF_Pos (22U)
  9230. #define TIM_SR_IERRF_Msk (0x1UL << TIM_SR_IERRF_Pos) /*!< 0x00400000 */
  9231. #define TIM_SR_IERRF TIM_SR_IERRF_Msk /*!<Encoder index error flag */
  9232. #define TIM_SR_TERRF_Pos (23U)
  9233. #define TIM_SR_TERRF_Msk (0x1UL << TIM_SR_TERRF_Pos) /*!< 0x00800000 */
  9234. #define TIM_SR_TERRF TIM_SR_TERRF_Msk /*!<Encoder transition error flag */
  9235. /******************* Bit definition for TIM_EGR register ********************/
  9236. #define TIM_EGR_UG_Pos (0U)
  9237. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  9238. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  9239. #define TIM_EGR_CC1G_Pos (1U)
  9240. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  9241. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  9242. #define TIM_EGR_CC2G_Pos (2U)
  9243. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  9244. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  9245. #define TIM_EGR_CC3G_Pos (3U)
  9246. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  9247. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  9248. #define TIM_EGR_CC4G_Pos (4U)
  9249. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  9250. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  9251. #define TIM_EGR_COMG_Pos (5U)
  9252. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  9253. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  9254. #define TIM_EGR_TG_Pos (6U)
  9255. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  9256. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  9257. #define TIM_EGR_BG_Pos (7U)
  9258. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  9259. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  9260. #define TIM_EGR_B2G_Pos (8U)
  9261. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  9262. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  9263. /****************** Bit definition for TIM_CCMR1 register *******************/
  9264. #define TIM_CCMR1_CC1S_Pos (0U)
  9265. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  9266. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  9267. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  9268. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  9269. #define TIM_CCMR1_OC1FE_Pos (2U)
  9270. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  9271. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  9272. #define TIM_CCMR1_OC1PE_Pos (3U)
  9273. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  9274. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  9275. #define TIM_CCMR1_OC1M_Pos (4U)
  9276. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  9277. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  9278. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  9279. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  9280. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  9281. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  9282. #define TIM_CCMR1_OC1CE_Pos (7U)
  9283. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  9284. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  9285. #define TIM_CCMR1_CC2S_Pos (8U)
  9286. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  9287. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  9288. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  9289. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  9290. #define TIM_CCMR1_OC2FE_Pos (10U)
  9291. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  9292. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  9293. #define TIM_CCMR1_OC2PE_Pos (11U)
  9294. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  9295. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  9296. #define TIM_CCMR1_OC2M_Pos (12U)
  9297. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  9298. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  9299. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  9300. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  9301. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  9302. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  9303. #define TIM_CCMR1_OC2CE_Pos (15U)
  9304. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  9305. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  9306. /*----------------------------------------------------------------------------*/
  9307. #define TIM_CCMR1_IC1PSC_Pos (2U)
  9308. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  9309. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  9310. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  9311. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  9312. #define TIM_CCMR1_IC1F_Pos (4U)
  9313. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  9314. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  9315. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  9316. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  9317. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  9318. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  9319. #define TIM_CCMR1_IC2PSC_Pos (10U)
  9320. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  9321. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  9322. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  9323. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  9324. #define TIM_CCMR1_IC2F_Pos (12U)
  9325. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  9326. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  9327. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  9328. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  9329. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  9330. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  9331. /****************** Bit definition for TIM_CCMR2 register *******************/
  9332. #define TIM_CCMR2_CC3S_Pos (0U)
  9333. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  9334. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  9335. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  9336. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  9337. #define TIM_CCMR2_OC3FE_Pos (2U)
  9338. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  9339. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  9340. #define TIM_CCMR2_OC3PE_Pos (3U)
  9341. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  9342. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  9343. #define TIM_CCMR2_OC3M_Pos (4U)
  9344. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  9345. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  9346. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  9347. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  9348. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  9349. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  9350. #define TIM_CCMR2_OC3CE_Pos (7U)
  9351. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  9352. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  9353. #define TIM_CCMR2_CC4S_Pos (8U)
  9354. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  9355. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  9356. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  9357. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  9358. #define TIM_CCMR2_OC4FE_Pos (10U)
  9359. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  9360. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  9361. #define TIM_CCMR2_OC4PE_Pos (11U)
  9362. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  9363. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  9364. #define TIM_CCMR2_OC4M_Pos (12U)
  9365. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  9366. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  9367. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  9368. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  9369. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  9370. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  9371. #define TIM_CCMR2_OC4CE_Pos (15U)
  9372. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  9373. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  9374. /*----------------------------------------------------------------------------*/
  9375. #define TIM_CCMR2_IC3PSC_Pos (2U)
  9376. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  9377. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  9378. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  9379. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  9380. #define TIM_CCMR2_IC3F_Pos (4U)
  9381. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  9382. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  9383. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  9384. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  9385. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  9386. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  9387. #define TIM_CCMR2_IC4PSC_Pos (10U)
  9388. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  9389. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  9390. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  9391. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  9392. #define TIM_CCMR2_IC4F_Pos (12U)
  9393. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  9394. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  9395. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  9396. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  9397. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  9398. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  9399. /****************** Bit definition for TIM_CCMR3 register *******************/
  9400. #define TIM_CCMR3_OC5FE_Pos (2U)
  9401. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  9402. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  9403. #define TIM_CCMR3_OC5PE_Pos (3U)
  9404. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  9405. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  9406. #define TIM_CCMR3_OC5M_Pos (4U)
  9407. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  9408. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  9409. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  9410. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  9411. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  9412. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  9413. #define TIM_CCMR3_OC5CE_Pos (7U)
  9414. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  9415. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  9416. #define TIM_CCMR3_OC6FE_Pos (10U)
  9417. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  9418. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  9419. #define TIM_CCMR3_OC6PE_Pos (11U)
  9420. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  9421. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  9422. #define TIM_CCMR3_OC6M_Pos (12U)
  9423. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  9424. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  9425. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  9426. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  9427. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  9428. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  9429. #define TIM_CCMR3_OC6CE_Pos (15U)
  9430. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  9431. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  9432. /******************* Bit definition for TIM_CCER register *******************/
  9433. #define TIM_CCER_CC1E_Pos (0U)
  9434. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  9435. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  9436. #define TIM_CCER_CC1P_Pos (1U)
  9437. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  9438. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  9439. #define TIM_CCER_CC1NE_Pos (2U)
  9440. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  9441. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  9442. #define TIM_CCER_CC1NP_Pos (3U)
  9443. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  9444. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  9445. #define TIM_CCER_CC2E_Pos (4U)
  9446. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  9447. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  9448. #define TIM_CCER_CC2P_Pos (5U)
  9449. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  9450. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  9451. #define TIM_CCER_CC2NE_Pos (6U)
  9452. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  9453. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  9454. #define TIM_CCER_CC2NP_Pos (7U)
  9455. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  9456. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  9457. #define TIM_CCER_CC3E_Pos (8U)
  9458. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  9459. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  9460. #define TIM_CCER_CC3P_Pos (9U)
  9461. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  9462. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  9463. #define TIM_CCER_CC3NE_Pos (10U)
  9464. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  9465. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  9466. #define TIM_CCER_CC3NP_Pos (11U)
  9467. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  9468. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  9469. #define TIM_CCER_CC4E_Pos (12U)
  9470. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  9471. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  9472. #define TIM_CCER_CC4P_Pos (13U)
  9473. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  9474. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  9475. #define TIM_CCER_CC4NE_Pos (14U)
  9476. #define TIM_CCER_CC4NE_Msk (0x1UL << TIM_CCER_CC4NE_Pos) /*!< 0x00004000 */
  9477. #define TIM_CCER_CC4NE TIM_CCER_CC4NE_Msk /*!<Capture/Compare 4 Complementary output enable */
  9478. #define TIM_CCER_CC4NP_Pos (15U)
  9479. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  9480. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  9481. #define TIM_CCER_CC5E_Pos (16U)
  9482. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  9483. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  9484. #define TIM_CCER_CC5P_Pos (17U)
  9485. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  9486. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  9487. #define TIM_CCER_CC6E_Pos (20U)
  9488. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  9489. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  9490. #define TIM_CCER_CC6P_Pos (21U)
  9491. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  9492. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  9493. /******************* Bit definition for TIM_CNT register ********************/
  9494. #define TIM_CNT_CNT_Pos (0U)
  9495. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  9496. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  9497. #define TIM_CNT_UIFCPY_Pos (31U)
  9498. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  9499. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  9500. /******************* Bit definition for TIM_PSC register ********************/
  9501. #define TIM_PSC_PSC_Pos (0U)
  9502. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  9503. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  9504. /******************* Bit definition for TIM_ARR register ********************/
  9505. #define TIM_ARR_ARR_Pos (0U)
  9506. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  9507. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  9508. /******************* Bit definition for TIM_RCR register ********************/
  9509. #define TIM_RCR_REP_Pos (0U)
  9510. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  9511. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  9512. /******************* Bit definition for TIM_CCR1 register *******************/
  9513. #define TIM_CCR1_CCR1_Pos (0U)
  9514. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  9515. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  9516. /******************* Bit definition for TIM_CCR2 register *******************/
  9517. #define TIM_CCR2_CCR2_Pos (0U)
  9518. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  9519. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  9520. /******************* Bit definition for TIM_CCR3 register *******************/
  9521. #define TIM_CCR3_CCR3_Pos (0U)
  9522. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  9523. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  9524. /******************* Bit definition for TIM_CCR4 register *******************/
  9525. #define TIM_CCR4_CCR4_Pos (0U)
  9526. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  9527. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  9528. /******************* Bit definition for TIM_CCR5 register *******************/
  9529. #define TIM_CCR5_CCR5_Pos (0U)
  9530. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  9531. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  9532. #define TIM_CCR5_GC5C1_Pos (29U)
  9533. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  9534. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  9535. #define TIM_CCR5_GC5C2_Pos (30U)
  9536. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  9537. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  9538. #define TIM_CCR5_GC5C3_Pos (31U)
  9539. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  9540. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  9541. /******************* Bit definition for TIM_CCR6 register *******************/
  9542. #define TIM_CCR6_CCR6_Pos (0U)
  9543. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  9544. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  9545. /******************* Bit definition for TIM_BDTR register *******************/
  9546. #define TIM_BDTR_DTG_Pos (0U)
  9547. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  9548. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  9549. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  9550. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  9551. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  9552. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  9553. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  9554. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  9555. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  9556. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  9557. #define TIM_BDTR_LOCK_Pos (8U)
  9558. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  9559. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  9560. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  9561. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  9562. #define TIM_BDTR_OSSI_Pos (10U)
  9563. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  9564. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  9565. #define TIM_BDTR_OSSR_Pos (11U)
  9566. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  9567. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  9568. #define TIM_BDTR_BKE_Pos (12U)
  9569. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  9570. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  9571. #define TIM_BDTR_BKP_Pos (13U)
  9572. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  9573. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  9574. #define TIM_BDTR_AOE_Pos (14U)
  9575. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  9576. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  9577. #define TIM_BDTR_MOE_Pos (15U)
  9578. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  9579. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  9580. #define TIM_BDTR_BKF_Pos (16U)
  9581. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  9582. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  9583. #define TIM_BDTR_BK2F_Pos (20U)
  9584. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  9585. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  9586. #define TIM_BDTR_BK2E_Pos (24U)
  9587. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  9588. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  9589. #define TIM_BDTR_BK2P_Pos (25U)
  9590. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  9591. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  9592. #define TIM_BDTR_BKDSRM_Pos (26U)
  9593. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  9594. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  9595. #define TIM_BDTR_BK2DSRM_Pos (27U)
  9596. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  9597. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  9598. #define TIM_BDTR_BKBID_Pos (28U)
  9599. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  9600. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  9601. #define TIM_BDTR_BK2BID_Pos (29U)
  9602. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  9603. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  9604. /******************* Bit definition for TIM_DCR register ********************/
  9605. #define TIM_DCR_DBA_Pos (0U)
  9606. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  9607. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  9608. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  9609. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  9610. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  9611. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  9612. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  9613. #define TIM_DCR_DBL_Pos (8U)
  9614. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  9615. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  9616. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  9617. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  9618. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  9619. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  9620. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  9621. /******************* Bit definition for TIM1_AF1 register *******************/
  9622. #define TIM1_AF1_BKINE_Pos (0U)
  9623. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  9624. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  9625. #define TIM1_AF1_BKCMP1E_Pos (1U)
  9626. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  9627. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  9628. #define TIM1_AF1_BKCMP2E_Pos (2U)
  9629. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  9630. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  9631. #define TIM1_AF1_BKCMP3E_Pos (3U)
  9632. #define TIM1_AF1_BKCMP3E_Msk (0x1UL << TIM1_AF1_BKCMP3E_Pos) /*!< 0x00000008 */
  9633. #define TIM1_AF1_BKCMP3E TIM1_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */
  9634. #define TIM1_AF1_BKINP_Pos (9U)
  9635. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  9636. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  9637. #define TIM1_AF1_BKCMP1P_Pos (10U)
  9638. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  9639. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  9640. #define TIM1_AF1_BKCMP2P_Pos (11U)
  9641. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  9642. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  9643. #define TIM1_AF1_BKCMP3P_Pos (12U)
  9644. #define TIM1_AF1_BKCMP3P_Msk (0x1UL << TIM1_AF1_BKCMP3P_Pos) /*!< 0x00001000 */
  9645. #define TIM1_AF1_BKCMP3P TIM1_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */
  9646. #define TIM1_AF1_ETRSEL_Pos (14U)
  9647. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  9648. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
  9649. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  9650. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  9651. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  9652. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  9653. /******************* Bit definition for TIM1_AF2 register *********************/
  9654. #define TIM1_AF2_BK2INE_Pos (0U)
  9655. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  9656. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN input enable */
  9657. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  9658. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  9659. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  9660. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  9661. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  9662. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  9663. #define TIM1_AF2_BK2CMP3E_Pos (3U)
  9664. #define TIM1_AF2_BK2CMP3E_Msk (0x1UL << TIM1_AF2_BK2CMP3E_Pos) /*!< 0x00000008 */
  9665. #define TIM1_AF2_BK2CMP3E TIM1_AF2_BK2CMP3E_Msk /*!<BRK2 COMP3 enable */
  9666. #define TIM1_AF2_BK2INP_Pos (9U)
  9667. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  9668. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN input polarity */
  9669. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  9670. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  9671. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  9672. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  9673. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  9674. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  9675. #define TIM1_AF2_BK2CMP3P_Pos (12U)
  9676. #define TIM1_AF2_BK2CMP3P_Msk (0x1UL << TIM1_AF2_BK2CMP3P_Pos) /*!< 0x00000400 */
  9677. #define TIM1_AF2_BK2CMP3P TIM1_AF2_BK2CMP3P_Msk /*!<BRK2 COMP3 input polarity */
  9678. #define TIM1_AF2_OCRSEL_Pos (16U)
  9679. #define TIM1_AF2_OCRSEL_Msk (0x7UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00070000 */
  9680. #define TIM1_AF2_OCRSEL TIM1_AF2_OCRSEL_Msk /*!<BRK2 COMP2 input polarity */
  9681. #define TIM1_AF2_OCRSEL_0 (0x1UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00010000 */
  9682. #define TIM1_AF2_OCRSEL_1 (0x2UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00020000 */
  9683. #define TIM1_AF2_OCRSEL_2 (0x4UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00040000 */
  9684. /******************* Bit definition for TIM_OR register *********************/
  9685. #define TIM_OR_HSE32EN_Pos (0U)
  9686. #define TIM_OR_HSE32EN_Msk (0x1UL << TIM_OR_HSE32EN_Pos) /*!< 0x00000001 */
  9687. #define TIM_OR_HSE32EN TIM_OR_HSE32EN_Msk /*!< HSE/32 clock enable */
  9688. /******************* Bit definition for TIM_TISEL register *********************/
  9689. #define TIM_TISEL_TI1SEL_Pos (0U)
  9690. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  9691. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
  9692. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  9693. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  9694. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  9695. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  9696. #define TIM_TISEL_TI2SEL_Pos (8U)
  9697. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  9698. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
  9699. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  9700. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  9701. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  9702. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  9703. #define TIM_TISEL_TI3SEL_Pos (16U)
  9704. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  9705. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
  9706. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  9707. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  9708. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  9709. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  9710. #define TIM_TISEL_TI4SEL_Pos (24U)
  9711. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  9712. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
  9713. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  9714. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  9715. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  9716. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  9717. /******************* Bit definition for TIM_DTR2 register *********************/
  9718. #define TIM_DTR2_DTGF_Pos (0U)
  9719. #define TIM_DTR2_DTGF_Msk (0xFFUL << TIM_DTR2_DTGF_Pos) /*!< 0x0000000F */
  9720. #define TIM_DTR2_DTGF TIM_DTR2_DTGF_Msk /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/
  9721. #define TIM_DTR2_DTGF_0 (0x01UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000001 */
  9722. #define TIM_DTR2_DTGF_1 (0x02UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000002 */
  9723. #define TIM_DTR2_DTGF_2 (0x04UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000004 */
  9724. #define TIM_DTR2_DTGF_3 (0x08UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000008 */
  9725. #define TIM_DTR2_DTGF_4 (0x10UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000010 */
  9726. #define TIM_DTR2_DTGF_5 (0x20UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000020 */
  9727. #define TIM_DTR2_DTGF_6 (0x40UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000040 */
  9728. #define TIM_DTR2_DTGF_7 (0x80UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000080 */
  9729. #define TIM_DTR2_DTAE_Pos (16U)
  9730. #define TIM_DTR2_DTAE_Msk (0x1UL << TIM_DTR2_DTAE_Pos) /*!< 0x00004000 */
  9731. #define TIM_DTR2_DTAE TIM_DTR2_DTAE_Msk /*!<Deadtime asymmetric enable */
  9732. #define TIM_DTR2_DTPE_Pos (17U)
  9733. #define TIM_DTR2_DTPE_Msk (0x1UL << TIM_DTR2_DTPE_Pos) /*!< 0x00008000 */
  9734. #define TIM_DTR2_DTPE TIM_DTR2_DTPE_Msk /*!<Deadtime prelaod enable */
  9735. /******************* Bit definition for TIM_ECR register *********************/
  9736. #define TIM_ECR_IE_Pos (0U)
  9737. #define TIM_ECR_IE_Msk (0x1UL << TIM_ECR_IE_Pos) /*!< 0x00000001 */
  9738. #define TIM_ECR_IE TIM_ECR_IE_Msk /*!<Index enable */
  9739. #define TIM_ECR_IDIR_Pos (1U)
  9740. #define TIM_ECR_IDIR_Msk (0x3UL << TIM_ECR_IDIR_Pos) /*!< 0x00000006 */
  9741. #define TIM_ECR_IDIR TIM_ECR_IDIR_Msk /*!<IDIR[1:0] bits (Index direction)*/
  9742. #define TIM_ECR_IDIR_0 (0x01UL << TIM_ECR_IDIR_Pos) /*!< 0x00000001 */
  9743. #define TIM_ECR_IDIR_1 (0x02UL << TIM_ECR_IDIR_Pos) /*!< 0x00000002 */
  9744. #define TIM_ECR_FIDX_Pos (5U)
  9745. #define TIM_ECR_FIDX_Msk (0x1UL << TIM_ECR_FIDX_Pos) /*!< 0x00000020 */
  9746. #define TIM_ECR_FIDX TIM_ECR_FIDX_Msk /*!<First index enable */
  9747. #define TIM_ECR_IPOS_Pos (6U)
  9748. #define TIM_ECR_IPOS_Msk (0x3UL << TIM_ECR_IPOS_Pos) /*!< 0x0000000C0 */
  9749. #define TIM_ECR_IPOS TIM_ECR_IPOS_Msk /*!<IPOS[1:0] bits (Index positioning)*/
  9750. #define TIM_ECR_IPOS_0 (0x01UL << TIM_ECR_IPOS_Pos) /*!< 0x00000001 */
  9751. #define TIM_ECR_IPOS_1 (0x02UL << TIM_ECR_IPOS_Pos) /*!< 0x00000002 */
  9752. #define TIM_ECR_PW_Pos (16U)
  9753. #define TIM_ECR_PW_Msk (0xFFUL << TIM_ECR_PW_Pos) /*!< 0x00FF0000 */
  9754. #define TIM_ECR_PW TIM_ECR_PW_Msk /*!<PW[7:0] bits (Pulse width)*/
  9755. #define TIM_ECR_PW_0 (0x01UL << TIM_ECR_PW_Pos) /*!< 0x00010000 */
  9756. #define TIM_ECR_PW_1 (0x02UL << TIM_ECR_PW_Pos) /*!< 0x00020000 */
  9757. #define TIM_ECR_PW_2 (0x04UL << TIM_ECR_PW_Pos) /*!< 0x00040000 */
  9758. #define TIM_ECR_PW_3 (0x08UL << TIM_ECR_PW_Pos) /*!< 0x00080000 */
  9759. #define TIM_ECR_PW_4 (0x10UL << TIM_ECR_PW_Pos) /*!< 0x00100000 */
  9760. #define TIM_ECR_PW_5 (0x20UL << TIM_ECR_PW_Pos) /*!< 0x00200000 */
  9761. #define TIM_ECR_PW_6 (0x40UL << TIM_ECR_PW_Pos) /*!< 0x00400000 */
  9762. #define TIM_ECR_PW_7 (0x80UL << TIM_ECR_PW_Pos) /*!< 0x00800000 */
  9763. #define TIM_ECR_PWPRSC_Pos (24U)
  9764. #define TIM_ECR_PWPRSC_Msk (0x7UL << TIM_ECR_PWPRSC_Pos) /*!< 0x07000000 */
  9765. #define TIM_ECR_PWPRSC TIM_ECR_PWPRSC_Msk /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/
  9766. #define TIM_ECR_PWPRSC_0 (0x01UL << TIM_ECR_PWPRSC_Pos) /*!< 0x01000000 */
  9767. #define TIM_ECR_PWPRSC_1 (0x02UL << TIM_ECR_PWPRSC_Pos) /*!< 0x02000000 */
  9768. #define TIM_ECR_PWPRSC_2 (0x04UL << TIM_ECR_PWPRSC_Pos) /*!< 0x04000000 */
  9769. /******************* Bit definition for TIM_DMAR register *******************/
  9770. #define TIM_DMAR_DMAB_Pos (0U)
  9771. #define TIM_DMAR_DMAB_Msk (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0xFFFFFFFF */
  9772. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  9773. /******************************************************************************/
  9774. /* */
  9775. /* Low Power Timer (LPTIM) */
  9776. /* */
  9777. /******************************************************************************/
  9778. /****************** Bit definition for LPTIM_ISR register *******************/
  9779. #define LPTIM_ISR_CMPM_Pos (0U)
  9780. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  9781. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  9782. #define LPTIM_ISR_ARRM_Pos (1U)
  9783. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  9784. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  9785. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  9786. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  9787. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  9788. #define LPTIM_ISR_CMPOK_Pos (3U)
  9789. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  9790. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  9791. #define LPTIM_ISR_ARROK_Pos (4U)
  9792. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  9793. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  9794. #define LPTIM_ISR_UP_Pos (5U)
  9795. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  9796. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  9797. #define LPTIM_ISR_DOWN_Pos (6U)
  9798. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  9799. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  9800. /****************** Bit definition for LPTIM_ICR register *******************/
  9801. #define LPTIM_ICR_CMPMCF_Pos (0U)
  9802. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  9803. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  9804. #define LPTIM_ICR_ARRMCF_Pos (1U)
  9805. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  9806. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  9807. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  9808. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  9809. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  9810. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  9811. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  9812. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  9813. #define LPTIM_ICR_ARROKCF_Pos (4U)
  9814. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  9815. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  9816. #define LPTIM_ICR_UPCF_Pos (5U)
  9817. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  9818. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  9819. #define LPTIM_ICR_DOWNCF_Pos (6U)
  9820. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  9821. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  9822. /****************** Bit definition for LPTIM_IER register ********************/
  9823. #define LPTIM_IER_CMPMIE_Pos (0U)
  9824. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  9825. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  9826. #define LPTIM_IER_ARRMIE_Pos (1U)
  9827. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  9828. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  9829. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  9830. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  9831. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  9832. #define LPTIM_IER_CMPOKIE_Pos (3U)
  9833. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  9834. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  9835. #define LPTIM_IER_ARROKIE_Pos (4U)
  9836. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  9837. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  9838. #define LPTIM_IER_UPIE_Pos (5U)
  9839. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  9840. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  9841. #define LPTIM_IER_DOWNIE_Pos (6U)
  9842. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  9843. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  9844. /****************** Bit definition for LPTIM_CFGR register *******************/
  9845. #define LPTIM_CFGR_CKSEL_Pos (0U)
  9846. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  9847. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  9848. #define LPTIM_CFGR_CKPOL_Pos (1U)
  9849. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  9850. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  9851. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  9852. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  9853. #define LPTIM_CFGR_CKFLT_Pos (3U)
  9854. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  9855. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  9856. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  9857. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  9858. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  9859. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  9860. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  9861. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  9862. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  9863. #define LPTIM_CFGR_PRESC_Pos (9U)
  9864. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  9865. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  9866. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  9867. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  9868. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  9869. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  9870. #define LPTIM_CFGR_TRIGSEL_Msk (0x10007UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0200E000 */
  9871. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  9872. #define LPTIM_CFGR_TRIGSEL_0 (0x00001UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  9873. #define LPTIM_CFGR_TRIGSEL_1 (0x00002UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  9874. #define LPTIM_CFGR_TRIGSEL_2 (0x00004UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  9875. #define LPTIM_CFGR_TRIGSEL_3 (0x10000UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x02000000 */
  9876. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  9877. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  9878. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  9879. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  9880. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  9881. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  9882. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  9883. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  9884. #define LPTIM_CFGR_WAVE_Pos (20U)
  9885. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  9886. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  9887. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  9888. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  9889. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  9890. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  9891. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  9892. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  9893. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  9894. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  9895. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  9896. #define LPTIM_CFGR_ENC_Pos (24U)
  9897. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  9898. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  9899. /****************** Bit definition for LPTIM_CR register ********************/
  9900. #define LPTIM_CR_ENABLE_Pos (0U)
  9901. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  9902. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  9903. #define LPTIM_CR_SNGSTRT_Pos (1U)
  9904. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  9905. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  9906. #define LPTIM_CR_CNTSTRT_Pos (2U)
  9907. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  9908. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  9909. #define LPTIM_CR_COUNTRST_Pos (3U)
  9910. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  9911. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */
  9912. #define LPTIM_CR_RSTARE_Pos (4U)
  9913. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  9914. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  9915. /****************** Bit definition for LPTIM_CMP register *******************/
  9916. #define LPTIM_CMP_CMP_Pos (0U)
  9917. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  9918. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  9919. /****************** Bit definition for LPTIM_ARR register *******************/
  9920. #define LPTIM_ARR_ARR_Pos (0U)
  9921. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  9922. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  9923. /****************** Bit definition for LPTIM_CNT register *******************/
  9924. #define LPTIM_CNT_CNT_Pos (0U)
  9925. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  9926. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  9927. /****************** Bit definition for LPTIM_OR register *******************/
  9928. #define LPTIM_OR_IN1_Pos (0U)
  9929. #define LPTIM_OR_IN1_Msk (0xDUL << LPTIM_OR_IN1_Pos) /*!< 0x0000000D */
  9930. #define LPTIM_OR_IN1 LPTIM_OR_IN1_Msk /*!< IN1[2:0] bits (Remap selection) */
  9931. #define LPTIM_OR_IN1_0 (0x1UL << LPTIM_OR_IN1_Pos) /*!< 0x00000001 */
  9932. #define LPTIM_OR_IN1_1 (0x4UL << LPTIM_OR_IN1_Pos) /*!< 0x00000004 */
  9933. #define LPTIM_OR_IN1_2 (0x8UL << LPTIM_OR_IN1_Pos) /*!< 0x00000008 */
  9934. #define LPTIM_OR_IN2_Pos (1U)
  9935. #define LPTIM_OR_IN2_Msk (0x19UL << LPTIM_OR_IN2_Pos) /*!< 0x00000032 */
  9936. #define LPTIM_OR_IN2 LPTIM_OR_IN2_Msk /*!< IN2[2:0] bits (Remap selection) */
  9937. #define LPTIM_OR_IN2_0 (0x1UL << LPTIM_OR_IN2_Pos) /*!< 0x00000002 */
  9938. #define LPTIM_OR_IN2_1 (0x8UL << LPTIM_OR_IN2_Pos) /*!< 0x00000010 */
  9939. #define LPTIM_OR_IN2_2 (0x10UL << LPTIM_OR_IN2_Pos) /*!< 0x00000020 */
  9940. /******************************************************************************/
  9941. /* */
  9942. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  9943. /* */
  9944. /******************************************************************************/
  9945. /****************** Bit definition for USART_CR1 register *******************/
  9946. #define USART_CR1_UE_Pos (0U)
  9947. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  9948. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  9949. #define USART_CR1_UESM_Pos (1U)
  9950. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  9951. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  9952. #define USART_CR1_RE_Pos (2U)
  9953. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  9954. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  9955. #define USART_CR1_TE_Pos (3U)
  9956. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  9957. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  9958. #define USART_CR1_IDLEIE_Pos (4U)
  9959. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  9960. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  9961. #define USART_CR1_RXNEIE_Pos (5U)
  9962. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  9963. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  9964. #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos
  9965. #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */
  9966. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
  9967. #define USART_CR1_TCIE_Pos (6U)
  9968. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  9969. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  9970. #define USART_CR1_TXEIE_Pos (7U)
  9971. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  9972. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  9973. #define USART_CR1_TXEIE_TXFNFIE_Pos USART_CR1_TXEIE_Pos
  9974. #define USART_CR1_TXEIE_TXFNFIE_Msk USART_CR1_TXEIE_Msk /*!< 0x00000080 */
  9975. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_Msk /*!< TXE and TX FIFO Not Full Interrupt Enable */
  9976. #define USART_CR1_PEIE_Pos (8U)
  9977. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  9978. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  9979. #define USART_CR1_PS_Pos (9U)
  9980. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  9981. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  9982. #define USART_CR1_PCE_Pos (10U)
  9983. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  9984. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  9985. #define USART_CR1_WAKE_Pos (11U)
  9986. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  9987. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  9988. #define USART_CR1_M_Pos (12U)
  9989. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  9990. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  9991. #define USART_CR1_M0_Pos (12U)
  9992. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  9993. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  9994. #define USART_CR1_MME_Pos (13U)
  9995. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  9996. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  9997. #define USART_CR1_CMIE_Pos (14U)
  9998. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  9999. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  10000. #define USART_CR1_OVER8_Pos (15U)
  10001. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  10002. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  10003. #define USART_CR1_DEDT_Pos (16U)
  10004. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  10005. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  10006. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  10007. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  10008. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  10009. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  10010. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  10011. #define USART_CR1_DEAT_Pos (21U)
  10012. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  10013. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  10014. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  10015. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  10016. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  10017. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  10018. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  10019. #define USART_CR1_RTOIE_Pos (26U)
  10020. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  10021. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  10022. #define USART_CR1_EOBIE_Pos (27U)
  10023. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  10024. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  10025. #define USART_CR1_M1_Pos (28U)
  10026. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  10027. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  10028. #define USART_CR1_FIFOEN_Pos (29U)
  10029. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  10030. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  10031. #define USART_CR1_TXFEIE_Pos (30U)
  10032. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  10033. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  10034. #define USART_CR1_RXFFIE_Pos (31U)
  10035. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  10036. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  10037. /****************** Bit definition for USART_CR2 register *******************/
  10038. #define USART_CR2_SLVEN_Pos (0U)
  10039. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  10040. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  10041. #define USART_CR2_DIS_NSS_Pos (3U)
  10042. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  10043. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */
  10044. #define USART_CR2_ADDM7_Pos (4U)
  10045. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  10046. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  10047. #define USART_CR2_LBDL_Pos (5U)
  10048. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  10049. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  10050. #define USART_CR2_LBDIE_Pos (6U)
  10051. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  10052. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  10053. #define USART_CR2_LBCL_Pos (8U)
  10054. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  10055. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  10056. #define USART_CR2_CPHA_Pos (9U)
  10057. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  10058. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  10059. #define USART_CR2_CPOL_Pos (10U)
  10060. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  10061. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  10062. #define USART_CR2_CLKEN_Pos (11U)
  10063. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  10064. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  10065. #define USART_CR2_STOP_Pos (12U)
  10066. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  10067. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  10068. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  10069. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  10070. #define USART_CR2_LINEN_Pos (14U)
  10071. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  10072. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  10073. #define USART_CR2_SWAP_Pos (15U)
  10074. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  10075. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  10076. #define USART_CR2_RXINV_Pos (16U)
  10077. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  10078. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  10079. #define USART_CR2_TXINV_Pos (17U)
  10080. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  10081. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  10082. #define USART_CR2_DATAINV_Pos (18U)
  10083. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  10084. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  10085. #define USART_CR2_MSBFIRST_Pos (19U)
  10086. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  10087. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  10088. #define USART_CR2_ABREN_Pos (20U)
  10089. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  10090. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  10091. #define USART_CR2_ABRMODE_Pos (21U)
  10092. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  10093. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  10094. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  10095. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  10096. #define USART_CR2_RTOEN_Pos (23U)
  10097. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  10098. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  10099. #define USART_CR2_ADD_Pos (24U)
  10100. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  10101. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  10102. /****************** Bit definition for USART_CR3 register *******************/
  10103. #define USART_CR3_EIE_Pos (0U)
  10104. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  10105. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  10106. #define USART_CR3_IREN_Pos (1U)
  10107. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  10108. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  10109. #define USART_CR3_IRLP_Pos (2U)
  10110. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  10111. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  10112. #define USART_CR3_HDSEL_Pos (3U)
  10113. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  10114. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  10115. #define USART_CR3_NACK_Pos (4U)
  10116. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  10117. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  10118. #define USART_CR3_SCEN_Pos (5U)
  10119. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  10120. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  10121. #define USART_CR3_DMAR_Pos (6U)
  10122. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  10123. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  10124. #define USART_CR3_DMAT_Pos (7U)
  10125. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  10126. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  10127. #define USART_CR3_RTSE_Pos (8U)
  10128. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  10129. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  10130. #define USART_CR3_CTSE_Pos (9U)
  10131. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  10132. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  10133. #define USART_CR3_CTSIE_Pos (10U)
  10134. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  10135. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  10136. #define USART_CR3_ONEBIT_Pos (11U)
  10137. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  10138. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  10139. #define USART_CR3_OVRDIS_Pos (12U)
  10140. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  10141. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  10142. #define USART_CR3_DDRE_Pos (13U)
  10143. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  10144. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  10145. #define USART_CR3_DEM_Pos (14U)
  10146. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  10147. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  10148. #define USART_CR3_DEP_Pos (15U)
  10149. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  10150. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  10151. #define USART_CR3_SCARCNT_Pos (17U)
  10152. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  10153. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  10154. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  10155. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  10156. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  10157. #define USART_CR3_WUS_Pos (20U)
  10158. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  10159. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  10160. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  10161. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  10162. #define USART_CR3_WUFIE_Pos (22U)
  10163. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  10164. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  10165. #define USART_CR3_TXFTIE_Pos (23U)
  10166. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  10167. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  10168. #define USART_CR3_TCBGTIE_Pos (24U)
  10169. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  10170. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  10171. #define USART_CR3_RXFTCFG_Pos (25U)
  10172. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  10173. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */
  10174. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  10175. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  10176. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  10177. #define USART_CR3_RXFTIE_Pos (28U)
  10178. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  10179. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  10180. #define USART_CR3_TXFTCFG_Pos (29U)
  10181. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  10182. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */
  10183. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  10184. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  10185. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  10186. /****************** Bit definition for USART_BRR register *******************/
  10187. #define USART_BRR_LPUART_Pos (0U)
  10188. #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */
  10189. #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */
  10190. #define USART_BRR_BRR_Pos (0U)
  10191. #define USART_BRR_BRR_Msk (0xFFFFUL << USART_BRR_BRR_Pos) /*!< 0x0000FFFF */
  10192. #define USART_BRR_BRR USART_BRR_BRR_Msk /*!< USART Baud rate register [15:0] */
  10193. /****************** Bit definition for USART_GTPR register ******************/
  10194. #define USART_GTPR_PSC_Pos (0U)
  10195. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  10196. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  10197. #define USART_GTPR_GT_Pos (8U)
  10198. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  10199. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  10200. /******************* Bit definition for USART_RTOR register *****************/
  10201. #define USART_RTOR_RTO_Pos (0U)
  10202. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  10203. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  10204. #define USART_RTOR_BLEN_Pos (24U)
  10205. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  10206. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  10207. /******************* Bit definition for USART_RQR register ******************/
  10208. #define USART_RQR_ABRRQ_Pos (0U)
  10209. #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  10210. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  10211. #define USART_RQR_SBKRQ_Pos (1U)
  10212. #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  10213. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  10214. #define USART_RQR_MMRQ_Pos (2U)
  10215. #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  10216. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  10217. #define USART_RQR_RXFRQ_Pos (3U)
  10218. #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  10219. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  10220. #define USART_RQR_TXFRQ_Pos (4U)
  10221. #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  10222. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  10223. /******************* Bit definition for USART_ISR register ******************/
  10224. #define USART_ISR_PE_Pos (0U)
  10225. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  10226. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  10227. #define USART_ISR_FE_Pos (1U)
  10228. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  10229. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  10230. #define USART_ISR_NE_Pos (2U)
  10231. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  10232. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  10233. #define USART_ISR_ORE_Pos (3U)
  10234. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  10235. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  10236. #define USART_ISR_IDLE_Pos (4U)
  10237. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  10238. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  10239. #define USART_ISR_RXNE_Pos (5U)
  10240. #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  10241. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  10242. #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos
  10243. #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */
  10244. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */
  10245. #define USART_ISR_TC_Pos (6U)
  10246. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  10247. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  10248. #define USART_ISR_TXE_Pos (7U)
  10249. #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  10250. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  10251. #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos
  10252. #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */
  10253. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
  10254. #define USART_ISR_LBDF_Pos (8U)
  10255. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  10256. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  10257. #define USART_ISR_CTSIF_Pos (9U)
  10258. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  10259. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  10260. #define USART_ISR_CTS_Pos (10U)
  10261. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  10262. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  10263. #define USART_ISR_RTOF_Pos (11U)
  10264. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  10265. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  10266. #define USART_ISR_EOBF_Pos (12U)
  10267. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  10268. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  10269. #define USART_ISR_UDR_Pos (13U)
  10270. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  10271. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */
  10272. #define USART_ISR_ABRE_Pos (14U)
  10273. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  10274. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  10275. #define USART_ISR_ABRF_Pos (15U)
  10276. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  10277. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  10278. #define USART_ISR_BUSY_Pos (16U)
  10279. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  10280. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  10281. #define USART_ISR_CMF_Pos (17U)
  10282. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  10283. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  10284. #define USART_ISR_SBKF_Pos (18U)
  10285. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  10286. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  10287. #define USART_ISR_RWU_Pos (19U)
  10288. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  10289. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  10290. #define USART_ISR_WUF_Pos (20U)
  10291. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  10292. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  10293. #define USART_ISR_TEACK_Pos (21U)
  10294. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  10295. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  10296. #define USART_ISR_REACK_Pos (22U)
  10297. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  10298. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  10299. #define USART_ISR_TXFE_Pos (23U)
  10300. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  10301. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */
  10302. #define USART_ISR_RXFF_Pos (24U)
  10303. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  10304. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full */
  10305. #define USART_ISR_TCBGT_Pos (25U)
  10306. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  10307. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */
  10308. #define USART_ISR_RXFT_Pos (26U)
  10309. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  10310. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold flag */
  10311. #define USART_ISR_TXFT_Pos (27U)
  10312. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  10313. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold flag */
  10314. /******************* Bit definition for USART_ICR register ******************/
  10315. #define USART_ICR_PECF_Pos (0U)
  10316. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  10317. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  10318. #define USART_ICR_FECF_Pos (1U)
  10319. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  10320. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  10321. #define USART_ICR_NECF_Pos (2U)
  10322. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  10323. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */
  10324. #define USART_ICR_ORECF_Pos (3U)
  10325. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  10326. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  10327. #define USART_ICR_IDLECF_Pos (4U)
  10328. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  10329. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  10330. #define USART_ICR_TXFECF_Pos (5U)
  10331. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  10332. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty Clear flag */
  10333. #define USART_ICR_TCCF_Pos (6U)
  10334. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  10335. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  10336. #define USART_ICR_TCBGTCF_Pos (7U)
  10337. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  10338. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  10339. #define USART_ICR_LBDCF_Pos (8U)
  10340. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  10341. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  10342. #define USART_ICR_CTSCF_Pos (9U)
  10343. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  10344. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  10345. #define USART_ICR_RTOCF_Pos (11U)
  10346. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  10347. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  10348. #define USART_ICR_EOBCF_Pos (12U)
  10349. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  10350. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  10351. #define USART_ICR_UDRCF_Pos (13U)
  10352. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  10353. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  10354. #define USART_ICR_CMCF_Pos (17U)
  10355. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  10356. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  10357. #define USART_ICR_WUCF_Pos (20U)
  10358. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  10359. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  10360. /******************* Bit definition for USART_RDR register ******************/
  10361. #define USART_RDR_RDR_Pos (0U)
  10362. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  10363. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  10364. /******************* Bit definition for USART_TDR register ******************/
  10365. #define USART_TDR_TDR_Pos (0U)
  10366. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  10367. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  10368. /******************* Bit definition for USART_PRESC register ****************/
  10369. #define USART_PRESC_PRESCALER_Pos (0U)
  10370. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  10371. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  10372. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  10373. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  10374. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  10375. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  10376. /******************************************************************************/
  10377. /* */
  10378. /* Window WATCHDOG */
  10379. /* */
  10380. /******************************************************************************/
  10381. /******************* Bit definition for WWDG_CR register ********************/
  10382. #define WWDG_CR_T_Pos (0U)
  10383. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  10384. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  10385. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  10386. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  10387. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  10388. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  10389. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  10390. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  10391. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  10392. #define WWDG_CR_WDGA_Pos (7U)
  10393. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  10394. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  10395. /******************* Bit definition for WWDG_CFR register *******************/
  10396. #define WWDG_CFR_W_Pos (0U)
  10397. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  10398. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  10399. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  10400. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  10401. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  10402. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  10403. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  10404. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  10405. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  10406. #define WWDG_CFR_WDGTB_Pos (11U)
  10407. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  10408. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  10409. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  10410. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  10411. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  10412. #define WWDG_CFR_EWI_Pos (9U)
  10413. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  10414. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  10415. /******************* Bit definition for WWDG_SR register ********************/
  10416. #define WWDG_SR_EWIF_Pos (0U)
  10417. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  10418. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  10419. /**
  10420. * @}
  10421. */
  10422. /**
  10423. * @}
  10424. */
  10425. /** @addtogroup Exported_macros
  10426. * @{
  10427. */
  10428. /******************************* ADC Instances ********************************/
  10429. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  10430. ((INSTANCE) == ADC2) || \
  10431. ((INSTANCE) == ADC3))
  10432. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  10433. #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON) || \
  10434. ((INSTANCE) == ADC345_COMMON) )
  10435. /******************************** FDCAN Instances ******************************/
  10436. #define IS_FDCAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FDCAN1)
  10437. #define IS_FDCAN_CONFIG_INSTANCE(INSTANCE) ((INSTANCE) == FDCAN_CONFIG)
  10438. /******************************** COMP Instances ******************************/
  10439. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  10440. ((INSTANCE) == COMP2) || \
  10441. ((INSTANCE) == COMP3))
  10442. /******************************* CORDIC Instances *****************************/
  10443. #define IS_CORDIC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CORDIC)
  10444. /******************************* CRC Instances ********************************/
  10445. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  10446. /******************************* DAC Instances ********************************/
  10447. #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \
  10448. ((INSTANCE) == DAC3))
  10449. /******************************** DMA Instances *******************************/
  10450. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  10451. ((INSTANCE) == DMA1_Channel2) || \
  10452. ((INSTANCE) == DMA1_Channel3) || \
  10453. ((INSTANCE) == DMA1_Channel4) || \
  10454. ((INSTANCE) == DMA1_Channel5) || \
  10455. ((INSTANCE) == DMA1_Channel6) || \
  10456. ((INSTANCE) == DMA1_Channel7) || \
  10457. ((INSTANCE) == DMA1_Channel8) || \
  10458. ((INSTANCE) == DMA2_Channel1) || \
  10459. ((INSTANCE) == DMA2_Channel2) || \
  10460. ((INSTANCE) == DMA2_Channel3) || \
  10461. ((INSTANCE) == DMA2_Channel4) || \
  10462. ((INSTANCE) == DMA2_Channel5) || \
  10463. ((INSTANCE) == DMA2_Channel6) || \
  10464. ((INSTANCE) == DMA2_Channel7) || \
  10465. ((INSTANCE) == DMA2_Channel8))
  10466. #define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  10467. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  10468. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  10469. ((INSTANCE) == DMAMUX1_RequestGenerator3))
  10470. /******************************* FMAC Instances *******************************/
  10471. #define IS_FMAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FMAC)
  10472. /******************************* GPIO Instances *******************************/
  10473. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  10474. ((INSTANCE) == GPIOB) || \
  10475. ((INSTANCE) == GPIOC) || \
  10476. ((INSTANCE) == GPIOD) || \
  10477. ((INSTANCE) == GPIOE) || \
  10478. ((INSTANCE) == GPIOF) || \
  10479. ((INSTANCE) == GPIOG))
  10480. /******************************* GPIO AF Instances ****************************/
  10481. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  10482. /**************************** GPIO Lock Instances *****************************/
  10483. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  10484. /******************************** I2C Instances *******************************/
  10485. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  10486. ((INSTANCE) == I2C2))
  10487. /****************** I2C Instances : wakeup capability from stop modes *********/
  10488. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  10489. /****************************** OPAMP Instances *******************************/
  10490. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1)
  10491. /******************************* RNG Instances ********************************/
  10492. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  10493. /****************************** RTC Instances *********************************/
  10494. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  10495. #define IS_TAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TAMP)
  10496. /****************************** SMBUS Instances *******************************/
  10497. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  10498. ((INSTANCE) == I2C2))
  10499. /******************************** SPI Instances *******************************/
  10500. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  10501. ((INSTANCE) == SPI2))
  10502. /******************************** I2S Instances *******************************/
  10503. #define IS_I2S_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPI2)
  10504. /****************** LPTIM Instances : All supported instances *****************/
  10505. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  10506. /****************** LPTIM Instances : supporting encoder interface **************/
  10507. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  10508. /****************** LPTIM Instances : All supported instances *****************/
  10509. #define IS_LPTIM_ENCODER_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  10510. /****************** TIM Instances : All supported instances *******************/
  10511. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10512. ((INSTANCE) == TIM2) || \
  10513. ((INSTANCE) == TIM3) || \
  10514. ((INSTANCE) == TIM4) || \
  10515. ((INSTANCE) == TIM6) || \
  10516. ((INSTANCE) == TIM7) || \
  10517. ((INSTANCE) == TIM8) || \
  10518. ((INSTANCE) == TIM15) || \
  10519. ((INSTANCE) == TIM16) || \
  10520. ((INSTANCE) == TIM17) || \
  10521. ((INSTANCE) == TIM20))
  10522. /****************** TIM Instances : supporting 32 bits counter ****************/
  10523. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
  10524. /****************** TIM Instances : supporting the break function *************/
  10525. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10526. ((INSTANCE) == TIM8) || \
  10527. ((INSTANCE) == TIM15) || \
  10528. ((INSTANCE) == TIM16) || \
  10529. ((INSTANCE) == TIM17) || \
  10530. ((INSTANCE) == TIM20))
  10531. /************** TIM Instances : supporting Break source selection *************/
  10532. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10533. ((INSTANCE) == TIM8) || \
  10534. ((INSTANCE) == TIM15) || \
  10535. ((INSTANCE) == TIM16) || \
  10536. ((INSTANCE) == TIM17) || \
  10537. ((INSTANCE) == TIM20))
  10538. /****************** TIM Instances : supporting 2 break inputs *****************/
  10539. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10540. ((INSTANCE) == TIM8) || \
  10541. ((INSTANCE) == TIM20))
  10542. /************* TIM Instances : at least 1 capture/compare channel *************/
  10543. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10544. ((INSTANCE) == TIM2) || \
  10545. ((INSTANCE) == TIM3) || \
  10546. ((INSTANCE) == TIM4) || \
  10547. ((INSTANCE) == TIM8) || \
  10548. ((INSTANCE) == TIM15) || \
  10549. ((INSTANCE) == TIM16) || \
  10550. ((INSTANCE) == TIM17) || \
  10551. ((INSTANCE) == TIM20))
  10552. /************ TIM Instances : at least 2 capture/compare channels *************/
  10553. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10554. ((INSTANCE) == TIM2) || \
  10555. ((INSTANCE) == TIM3) || \
  10556. ((INSTANCE) == TIM4) || \
  10557. ((INSTANCE) == TIM8) || \
  10558. ((INSTANCE) == TIM15) || \
  10559. ((INSTANCE) == TIM20))
  10560. /************ TIM Instances : at least 3 capture/compare channels *************/
  10561. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10562. ((INSTANCE) == TIM2) || \
  10563. ((INSTANCE) == TIM3) || \
  10564. ((INSTANCE) == TIM4) || \
  10565. ((INSTANCE) == TIM8) || \
  10566. ((INSTANCE) == TIM20))
  10567. /************ TIM Instances : at least 4 capture/compare channels *************/
  10568. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10569. ((INSTANCE) == TIM2) || \
  10570. ((INSTANCE) == TIM3) || \
  10571. ((INSTANCE) == TIM4) || \
  10572. ((INSTANCE) == TIM8) || \
  10573. ((INSTANCE) == TIM20))
  10574. /****************** TIM Instances : at least 5 capture/compare channels *******/
  10575. #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10576. ((INSTANCE) == TIM8) || \
  10577. ((INSTANCE) == TIM20))
  10578. /****************** TIM Instances : at least 6 capture/compare channels *******/
  10579. #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10580. ((INSTANCE) == TIM8) || \
  10581. ((INSTANCE) == TIM20))
  10582. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  10583. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10584. ((INSTANCE) == TIM8) || \
  10585. ((INSTANCE) == TIM15) || \
  10586. ((INSTANCE) == TIM16) || \
  10587. ((INSTANCE) == TIM17) || \
  10588. ((INSTANCE) == TIM20))
  10589. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  10590. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10591. ((INSTANCE) == TIM2) || \
  10592. ((INSTANCE) == TIM3) || \
  10593. ((INSTANCE) == TIM4) || \
  10594. ((INSTANCE) == TIM6) || \
  10595. ((INSTANCE) == TIM7) || \
  10596. ((INSTANCE) == TIM8) || \
  10597. ((INSTANCE) == TIM15) || \
  10598. ((INSTANCE) == TIM16) || \
  10599. ((INSTANCE) == TIM17) || \
  10600. ((INSTANCE) == TIM20))
  10601. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  10602. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10603. ((INSTANCE) == TIM2) || \
  10604. ((INSTANCE) == TIM3) || \
  10605. ((INSTANCE) == TIM4) || \
  10606. ((INSTANCE) == TIM8) || \
  10607. ((INSTANCE) == TIM15) || \
  10608. ((INSTANCE) == TIM16) || \
  10609. ((INSTANCE) == TIM17) || \
  10610. ((INSTANCE) == TIM20))
  10611. /******************** TIM Instances : DMA burst feature ***********************/
  10612. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10613. ((INSTANCE) == TIM2) || \
  10614. ((INSTANCE) == TIM3) || \
  10615. ((INSTANCE) == TIM4) || \
  10616. ((INSTANCE) == TIM8) || \
  10617. ((INSTANCE) == TIM15) || \
  10618. ((INSTANCE) == TIM16) || \
  10619. ((INSTANCE) == TIM17) || \
  10620. ((INSTANCE) == TIM20))
  10621. /******************* TIM Instances : output(s) available **********************/
  10622. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  10623. ((((INSTANCE) == TIM1) && \
  10624. (((CHANNEL) == TIM_CHANNEL_1) || \
  10625. ((CHANNEL) == TIM_CHANNEL_2) || \
  10626. ((CHANNEL) == TIM_CHANNEL_3) || \
  10627. ((CHANNEL) == TIM_CHANNEL_4) || \
  10628. ((CHANNEL) == TIM_CHANNEL_5) || \
  10629. ((CHANNEL) == TIM_CHANNEL_6))) \
  10630. || \
  10631. (((INSTANCE) == TIM2) && \
  10632. (((CHANNEL) == TIM_CHANNEL_1) || \
  10633. ((CHANNEL) == TIM_CHANNEL_2) || \
  10634. ((CHANNEL) == TIM_CHANNEL_3) || \
  10635. ((CHANNEL) == TIM_CHANNEL_4))) \
  10636. || \
  10637. (((INSTANCE) == TIM3) && \
  10638. (((CHANNEL) == TIM_CHANNEL_1) || \
  10639. ((CHANNEL) == TIM_CHANNEL_2) || \
  10640. ((CHANNEL) == TIM_CHANNEL_3) || \
  10641. ((CHANNEL) == TIM_CHANNEL_4))) \
  10642. || \
  10643. (((INSTANCE) == TIM4) && \
  10644. (((CHANNEL) == TIM_CHANNEL_1) || \
  10645. ((CHANNEL) == TIM_CHANNEL_2) || \
  10646. ((CHANNEL) == TIM_CHANNEL_3) || \
  10647. ((CHANNEL) == TIM_CHANNEL_4))) \
  10648. || \
  10649. (((INSTANCE) == TIM8) && \
  10650. (((CHANNEL) == TIM_CHANNEL_1) || \
  10651. ((CHANNEL) == TIM_CHANNEL_2) || \
  10652. ((CHANNEL) == TIM_CHANNEL_3) || \
  10653. ((CHANNEL) == TIM_CHANNEL_4) || \
  10654. ((CHANNEL) == TIM_CHANNEL_5) || \
  10655. ((CHANNEL) == TIM_CHANNEL_6))) \
  10656. || \
  10657. (((INSTANCE) == TIM15) && \
  10658. (((CHANNEL) == TIM_CHANNEL_1) || \
  10659. ((CHANNEL) == TIM_CHANNEL_2))) \
  10660. || \
  10661. (((INSTANCE) == TIM16) && \
  10662. (((CHANNEL) == TIM_CHANNEL_1))) \
  10663. || \
  10664. (((INSTANCE) == TIM17) && \
  10665. (((CHANNEL) == TIM_CHANNEL_1))) \
  10666. || \
  10667. (((INSTANCE) == TIM20) && \
  10668. (((CHANNEL) == TIM_CHANNEL_1) || \
  10669. ((CHANNEL) == TIM_CHANNEL_2) || \
  10670. ((CHANNEL) == TIM_CHANNEL_3) || \
  10671. ((CHANNEL) == TIM_CHANNEL_4) || \
  10672. ((CHANNEL) == TIM_CHANNEL_5) || \
  10673. ((CHANNEL) == TIM_CHANNEL_6))))
  10674. /****************** TIM Instances : supporting complementary output(s) ********/
  10675. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  10676. ((((INSTANCE) == TIM1) && \
  10677. (((CHANNEL) == TIM_CHANNEL_1) || \
  10678. ((CHANNEL) == TIM_CHANNEL_2) || \
  10679. ((CHANNEL) == TIM_CHANNEL_3) || \
  10680. ((CHANNEL) == TIM_CHANNEL_4))) \
  10681. || \
  10682. (((INSTANCE) == TIM8) && \
  10683. (((CHANNEL) == TIM_CHANNEL_1) || \
  10684. ((CHANNEL) == TIM_CHANNEL_2) || \
  10685. ((CHANNEL) == TIM_CHANNEL_3) || \
  10686. ((CHANNEL) == TIM_CHANNEL_4))) \
  10687. || \
  10688. (((INSTANCE) == TIM15) && \
  10689. ((CHANNEL) == TIM_CHANNEL_1)) \
  10690. || \
  10691. (((INSTANCE) == TIM16) && \
  10692. ((CHANNEL) == TIM_CHANNEL_1)) \
  10693. || \
  10694. (((INSTANCE) == TIM17) && \
  10695. ((CHANNEL) == TIM_CHANNEL_1)) \
  10696. || \
  10697. (((INSTANCE) == TIM20) && \
  10698. (((CHANNEL) == TIM_CHANNEL_1) || \
  10699. ((CHANNEL) == TIM_CHANNEL_2) || \
  10700. ((CHANNEL) == TIM_CHANNEL_3) || \
  10701. ((CHANNEL) == TIM_CHANNEL_4))))
  10702. /****************** TIM Instances : supporting clock division *****************/
  10703. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10704. ((INSTANCE) == TIM2) || \
  10705. ((INSTANCE) == TIM3) || \
  10706. ((INSTANCE) == TIM4) || \
  10707. ((INSTANCE) == TIM8) || \
  10708. ((INSTANCE) == TIM15) || \
  10709. ((INSTANCE) == TIM16) || \
  10710. ((INSTANCE) == TIM17) || \
  10711. ((INSTANCE) == TIM20))
  10712. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  10713. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10714. ((INSTANCE) == TIM2) || \
  10715. ((INSTANCE) == TIM3) || \
  10716. ((INSTANCE) == TIM4) || \
  10717. ((INSTANCE) == TIM8) || \
  10718. ((INSTANCE) == TIM20))
  10719. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  10720. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10721. ((INSTANCE) == TIM2) || \
  10722. ((INSTANCE) == TIM3) || \
  10723. ((INSTANCE) == TIM4) || \
  10724. ((INSTANCE) == TIM8) || \
  10725. ((INSTANCE) == TIM20))
  10726. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  10727. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10728. ((INSTANCE) == TIM2) || \
  10729. ((INSTANCE) == TIM3) || \
  10730. ((INSTANCE) == TIM4) || \
  10731. ((INSTANCE) == TIM8) || \
  10732. ((INSTANCE) == TIM15)|| \
  10733. ((INSTANCE) == TIM20))
  10734. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  10735. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10736. ((INSTANCE) == TIM2) || \
  10737. ((INSTANCE) == TIM3) || \
  10738. ((INSTANCE) == TIM4) || \
  10739. ((INSTANCE) == TIM8) || \
  10740. ((INSTANCE) == TIM15)|| \
  10741. ((INSTANCE) == TIM20))
  10742. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  10743. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10744. ((INSTANCE) == TIM8) || \
  10745. ((INSTANCE) == TIM20))
  10746. /****************** TIM Instances : supporting commutation event generation ***/
  10747. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10748. ((INSTANCE) == TIM8) || \
  10749. ((INSTANCE) == TIM15) || \
  10750. ((INSTANCE) == TIM16) || \
  10751. ((INSTANCE) == TIM17) || \
  10752. ((INSTANCE) == TIM20))
  10753. /****************** TIM Instances : supporting counting mode selection ********/
  10754. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10755. ((INSTANCE) == TIM2) || \
  10756. ((INSTANCE) == TIM3) || \
  10757. ((INSTANCE) == TIM4) || \
  10758. ((INSTANCE) == TIM8) || \
  10759. ((INSTANCE) == TIM20))
  10760. /****************** TIM Instances : supporting encoder interface **************/
  10761. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10762. ((INSTANCE) == TIM2) || \
  10763. ((INSTANCE) == TIM3) || \
  10764. ((INSTANCE) == TIM4) || \
  10765. ((INSTANCE) == TIM8) || \
  10766. ((INSTANCE) == TIM20))
  10767. /****************** TIM Instances : supporting Hall sensor interface **********/
  10768. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10769. ((INSTANCE) == TIM2) || \
  10770. ((INSTANCE) == TIM3) || \
  10771. ((INSTANCE) == TIM4) || \
  10772. ((INSTANCE) == TIM8) || \
  10773. ((INSTANCE) == TIM15) || \
  10774. ((INSTANCE) == TIM20))
  10775. /**************** TIM Instances : external trigger input available ************/
  10776. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10777. ((INSTANCE) == TIM2) || \
  10778. ((INSTANCE) == TIM3) || \
  10779. ((INSTANCE) == TIM4) || \
  10780. ((INSTANCE) == TIM8) || \
  10781. ((INSTANCE) == TIM20))
  10782. /************* TIM Instances : supporting ETR source selection ***************/
  10783. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10784. ((INSTANCE) == TIM2) || \
  10785. ((INSTANCE) == TIM3) || \
  10786. ((INSTANCE) == TIM4) || \
  10787. ((INSTANCE) == TIM8) || \
  10788. ((INSTANCE) == TIM20))
  10789. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  10790. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10791. ((INSTANCE) == TIM2) || \
  10792. ((INSTANCE) == TIM3) || \
  10793. ((INSTANCE) == TIM4) || \
  10794. ((INSTANCE) == TIM6) || \
  10795. ((INSTANCE) == TIM7) || \
  10796. ((INSTANCE) == TIM8) || \
  10797. ((INSTANCE) == TIM15) || \
  10798. ((INSTANCE) == TIM20))
  10799. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  10800. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10801. ((INSTANCE) == TIM2) || \
  10802. ((INSTANCE) == TIM3) || \
  10803. ((INSTANCE) == TIM4) || \
  10804. ((INSTANCE) == TIM8) || \
  10805. ((INSTANCE) == TIM15) || \
  10806. ((INSTANCE) == TIM20))
  10807. /****************** TIM Instances : supporting OCxREF clear *******************/
  10808. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10809. ((INSTANCE) == TIM2) || \
  10810. ((INSTANCE) == TIM3) || \
  10811. ((INSTANCE) == TIM4) || \
  10812. ((INSTANCE) == TIM8) || \
  10813. ((INSTANCE) == TIM15) || \
  10814. ((INSTANCE) == TIM16) || \
  10815. ((INSTANCE) == TIM17) || \
  10816. ((INSTANCE) == TIM20))
  10817. /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/
  10818. #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10819. ((INSTANCE) == TIM2) || \
  10820. ((INSTANCE) == TIM3) || \
  10821. ((INSTANCE) == TIM8) || \
  10822. ((INSTANCE) == TIM15) || \
  10823. ((INSTANCE) == TIM16) || \
  10824. ((INSTANCE) == TIM17) || \
  10825. ((INSTANCE) == TIM20))
  10826. /****************** TIM Instances : remapping capability **********************/
  10827. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10828. ((INSTANCE) == TIM2) || \
  10829. ((INSTANCE) == TIM3) || \
  10830. ((INSTANCE) == TIM4) || \
  10831. ((INSTANCE) == TIM8) || \
  10832. ((INSTANCE) == TIM20))
  10833. /****************** TIM Instances : supporting repetition counter *************/
  10834. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10835. ((INSTANCE) == TIM8) || \
  10836. ((INSTANCE) == TIM15) || \
  10837. ((INSTANCE) == TIM16) || \
  10838. ((INSTANCE) == TIM17) || \
  10839. ((INSTANCE) == TIM20))
  10840. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  10841. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10842. ((INSTANCE) == TIM8) || \
  10843. ((INSTANCE) == TIM20))
  10844. /******************* TIM Instances : Timer input XOR function *****************/
  10845. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10846. ((INSTANCE) == TIM2) || \
  10847. ((INSTANCE) == TIM3) || \
  10848. ((INSTANCE) == TIM4) || \
  10849. ((INSTANCE) == TIM8) || \
  10850. ((INSTANCE) == TIM15) || \
  10851. ((INSTANCE) == TIM20))
  10852. /******************* TIM Instances : Timer input selection ********************/
  10853. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10854. ((INSTANCE) == TIM2) || \
  10855. ((INSTANCE) == TIM3) || \
  10856. ((INSTANCE) == TIM4) || \
  10857. ((INSTANCE) == TIM8) || \
  10858. ((INSTANCE) == TIM15) || \
  10859. ((INSTANCE) == TIM16) || \
  10860. ((INSTANCE) == TIM17) || \
  10861. ((INSTANCE) == TIM20))
  10862. /****************** TIM Instances : Advanced timer instances *******************/
  10863. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  10864. ((INSTANCE) == TIM8) || \
  10865. ((INSTANCE) == TIM20))
  10866. /****************** TIM Instances : supporting HSE/32 request instances *******************/
  10867. #define IS_TIM_HSE32_INSTANCE(INSTANCE) (((INSTANCE) == TIM16) || \
  10868. ((INSTANCE) == TIM17))
  10869. /******************** USART Instances : Synchronous mode **********************/
  10870. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10871. ((INSTANCE) == USART2))
  10872. /******************** UART Instances : Asynchronous mode **********************/
  10873. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10874. ((INSTANCE) == USART2) || \
  10875. ((INSTANCE) == UART4))
  10876. /*********************** UART Instances : FIFO mode ***************************/
  10877. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10878. ((INSTANCE) == USART2) || \
  10879. ((INSTANCE) == UART4) || \
  10880. ((INSTANCE) == LPUART1))
  10881. /*********************** UART Instances : SPI Slave mode **********************/
  10882. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10883. ((INSTANCE) == USART2))
  10884. /****************** UART Instances : Auto Baud Rate detection ****************/
  10885. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10886. ((INSTANCE) == USART2) || \
  10887. ((INSTANCE) == UART4))
  10888. /****************** UART Instances : Driver Enable *****************/
  10889. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10890. ((INSTANCE) == USART2) || \
  10891. ((INSTANCE) == UART4) || \
  10892. ((INSTANCE) == LPUART1))
  10893. /******************** UART Instances : Half-Duplex mode **********************/
  10894. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10895. ((INSTANCE) == USART2) || \
  10896. ((INSTANCE) == UART4) || \
  10897. ((INSTANCE) == LPUART1))
  10898. /****************** UART Instances : Hardware Flow control ********************/
  10899. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10900. ((INSTANCE) == USART2) || \
  10901. ((INSTANCE) == UART4) || \
  10902. ((INSTANCE) == LPUART1))
  10903. /******************** UART Instances : LIN mode **********************/
  10904. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10905. ((INSTANCE) == USART2) || \
  10906. ((INSTANCE) == UART4))
  10907. /******************** UART Instances : Wake-up from Stop mode **********************/
  10908. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10909. ((INSTANCE) == USART2) || \
  10910. ((INSTANCE) == UART4) || \
  10911. ((INSTANCE) == LPUART1))
  10912. /*********************** UART Instances : IRDA mode ***************************/
  10913. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10914. ((INSTANCE) == USART2) || \
  10915. ((INSTANCE) == UART4))
  10916. /********************* USART Instances : Smard card mode ***********************/
  10917. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  10918. ((INSTANCE) == USART2))
  10919. /******************** LPUART Instance *****************************************/
  10920. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  10921. /****************************** IWDG Instances ********************************/
  10922. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  10923. /****************************** WWDG Instances ********************************/
  10924. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  10925. /**
  10926. * @}
  10927. */
  10928. /******************************************************************************/
  10929. /* For a painless codes migration between the STM32G4xx device product */
  10930. /* lines, the aliases defined below are put in place to overcome the */
  10931. /* differences in the interrupt handlers and IRQn definitions. */
  10932. /* No need to update developed interrupt code when moving across */
  10933. /* product lines within the same STM32G4 Family */
  10934. /******************************************************************************/
  10935. /* Aliases for __IRQn */
  10936. #define TIM7_DAC_IRQn TIM7_IRQn
  10937. #define COMP4_5_6_IRQn COMP4_IRQn
  10938. /* Aliases for __IRQHandler */
  10939. #define TIM7_DAC_IRQHandler TIM7_IRQHandler
  10940. #define COMP4_5_6_IRQHandler COMP4_IRQHandler
  10941. #ifdef __cplusplus
  10942. }
  10943. #endif /* __cplusplus */
  10944. #endif /* __STM32G411xC_H */
  10945. /**
  10946. * @}
  10947. */
  10948. /**
  10949. * @}
  10950. */