stm32g484xx.h 1.3 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359
  1. /**
  2. ******************************************************************************
  3. * @file stm32g484xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32G484xx Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - Peripheral's registers declarations and bits definition
  10. * - Macros to access peripheral's registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * Copyright (c) 2019 STMicroelectronics.
  16. * All rights reserved.
  17. *
  18. * This software is licensed under terms that can be found in the LICENSE file
  19. * in the root directory of this software component.
  20. * If no LICENSE file comes with this software, it is provided AS-IS.
  21. *
  22. ******************************************************************************
  23. */
  24. /** @addtogroup CMSIS_Device
  25. * @{
  26. */
  27. /** @addtogroup stm32g484xx
  28. * @{
  29. */
  30. #ifndef __STM32G484xx_H
  31. #define __STM32G484xx_H
  32. #ifdef __cplusplus
  33. extern "C" {
  34. #endif /* __cplusplus */
  35. /** @addtogroup Configuration_section_for_CMSIS
  36. * @{
  37. */
  38. /**
  39. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  40. */
  41. #define __CM4_REV 0x0001U /*!< Cortex-M4 revision r0p1 */
  42. #define __MPU_PRESENT 1U /*!< STM32G4XX provides an MPU */
  43. #define __NVIC_PRIO_BITS 4U /*!< STM32G4XX uses 4 Bits for the Priority Levels */
  44. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  45. #define __FPU_PRESENT 1U /*!< FPU present */
  46. /**
  47. * @}
  48. */
  49. /** @addtogroup Peripheral_interrupt_number_definition
  50. * @{
  51. */
  52. /**
  53. * @brief STM32G4XX Interrupt Number Definition, according to the selected device
  54. * in @ref Library_configuration_section
  55. */
  56. typedef enum
  57. {
  58. /****** Cortex-M4 Processor Exceptions Numbers *********************************************************************************/
  59. NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
  60. HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
  61. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  62. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  63. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  64. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  65. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  66. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  67. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  68. /****** STM32 specific Interrupt Numbers ***************************************************************************************/
  69. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  70. PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
  71. RTC_TAMP_LSECSS_IRQn = 2, /*!< RTC Tamper and TimeStamp and RCC LSE CSS interrupts through the EXTI */
  72. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  73. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  74. RCC_IRQn = 5, /*!< RCC global Interrupt */
  75. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  76. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  77. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  78. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  79. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  80. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  81. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  82. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  83. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  84. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  85. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  86. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  87. ADC1_2_IRQn = 18, /*!< ADC1 and ADC2 global Interrupt */
  88. USB_HP_IRQn = 19, /*!< USB HP Interrupt */
  89. USB_LP_IRQn = 20, /*!< USB LP Interrupt */
  90. FDCAN1_IT0_IRQn = 21, /*!< FDCAN1 IT0 Interrupt */
  91. FDCAN1_IT1_IRQn = 22, /*!< FDCAN1 IT1 Interrupt */
  92. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  93. TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break, Transition error, Index error and TIM15 global interrupt */
  94. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
  95. TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 TIM1 Trigger, Commutation, Direction change, Index and TIM17 global interrupt */
  96. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  97. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  98. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  99. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  100. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  101. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  102. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  103. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  104. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  105. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  106. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  107. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  108. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  109. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  110. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  111. USBWakeUp_IRQn = 42, /*!< USB Wakeup through EXTI line Interrupt */
  112. TIM8_BRK_IRQn = 43, /*!< TIM8 Break, Transition error and Index error Interrupt */
  113. TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */
  114. TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger, Commutation, Direction change and Index Interrupt */
  115. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  116. ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
  117. FMC_IRQn = 48, /*!< FMC global Interrupt */
  118. LPTIM1_IRQn = 49, /*!< LP TIM1 Interrupt */
  119. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  120. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  121. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  122. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  123. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&3 underrun error interrupts */
  124. TIM7_DAC_IRQn = 55, /*!< TIM7 global and DAC2&4 underrun error interrupts */
  125. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  126. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  127. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  128. DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
  129. DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
  130. ADC4_IRQn = 61, /*!< ADC4 global Interrupt */
  131. ADC5_IRQn = 62, /*!< ADC5 global Interrupt */
  132. UCPD1_IRQn = 63, /*!< UCPD global Interrupt */
  133. COMP1_2_3_IRQn = 64, /*!< COMP1, COMP2 and COMP3 Interrupts */
  134. COMP4_5_6_IRQn = 65, /*!< COMP4, COMP5 and COMP6 */
  135. COMP7_IRQn = 66, /*!< COMP7 Interrupt */
  136. HRTIM1_Master_IRQn = 67, /*!< HRTIM Master Timer global Interrupt */
  137. HRTIM1_TIMA_IRQn = 68, /*!< HRTIM Timer A global Interrupt */
  138. HRTIM1_TIMB_IRQn = 69, /*!< HRTIM Timer B global Interrupt */
  139. HRTIM1_TIMC_IRQn = 70, /*!< HRTIM Timer C global Interrupt */
  140. HRTIM1_TIMD_IRQn = 71, /*!< HRTIM Timer D global Interrupt */
  141. HRTIM1_TIME_IRQn = 72, /*!< HRTIM Timer E global Interrupt */
  142. HRTIM1_FLT_IRQn = 73, /*!< HRTIM Fault global Interrupt */
  143. HRTIM1_TIMF_IRQn = 74, /*!< HRTIM Timer F global Interrupt */
  144. CRS_IRQn = 75, /*!< CRS global interrupt */
  145. SAI1_IRQn = 76, /*!< Serial Audio Interface global interrupt */
  146. TIM20_BRK_IRQn = 77, /*!< TIM20 Break, Transition error and Index error Interrupt */
  147. TIM20_UP_IRQn = 78, /*!< TIM20 Update interrupt */
  148. TIM20_TRG_COM_IRQn = 79, /*!< TIM20 Trigger, Commutation, Direction change and Index Interrupt */
  149. TIM20_CC_IRQn = 80, /*!< TIM20 Capture Compare interrupt */
  150. FPU_IRQn = 81, /*!< FPU global interrupt */
  151. I2C4_EV_IRQn = 82, /*!< I2C4 Event interrupt */
  152. I2C4_ER_IRQn = 83, /*!< I2C4 Error interrupt */
  153. SPI4_IRQn = 84, /*!< SPI4 Event interrupt */
  154. AES_IRQn = 85, /*!< AES global interrupt */
  155. FDCAN2_IT0_IRQn = 86, /*!< FDCAN2 interrupt line 0 interrupt */
  156. FDCAN2_IT1_IRQn = 87, /*!< FDCAN2 interrupt line 1 interrupt */
  157. FDCAN3_IT0_IRQn = 88, /*!< FDCAN3 interrupt line 0 interrupt */
  158. FDCAN3_IT1_IRQn = 89, /*!< FDCAN3 interrupt line 1 interrupt */
  159. RNG_IRQn = 90, /*!< RNG global interrupt */
  160. LPUART1_IRQn = 91, /*!< LP UART 1 Interrupt */
  161. I2C3_EV_IRQn = 92, /*!< I2C3 Event Interrupt */
  162. I2C3_ER_IRQn = 93, /*!< I2C3 Error interrupt */
  163. DMAMUX_OVR_IRQn = 94, /*!< DMAMUX overrun global interrupt */
  164. QUADSPI_IRQn = 95, /*!< QUADSPI interrupt */
  165. DMA1_Channel8_IRQn = 96, /*!< DMA1 Channel 8 interrupt */
  166. DMA2_Channel6_IRQn = 97, /*!< DMA2 Channel 6 interrupt */
  167. DMA2_Channel7_IRQn = 98, /*!< DMA2 Channel 7 interrupt */
  168. DMA2_Channel8_IRQn = 99, /*!< DMA2 Channel 8 interrupt */
  169. CORDIC_IRQn = 100, /*!< CORDIC global Interrupt */
  170. FMAC_IRQn = 101 /*!< FMAC global Interrupt */
  171. } IRQn_Type;
  172. /**
  173. * @}
  174. */
  175. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  176. #include "system_stm32g4xx.h"
  177. #include <stdint.h>
  178. /** @addtogroup Peripheral_registers_structures
  179. * @{
  180. */
  181. /**
  182. * @brief Analog to Digital Converter
  183. */
  184. typedef struct
  185. {
  186. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  187. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  188. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  189. __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
  190. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  191. __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
  192. __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
  193. uint32_t RESERVED1; /*!< Reserved, 0x1C */
  194. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  195. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  196. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
  197. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  198. __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
  199. __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
  200. __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
  201. __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
  202. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  203. uint32_t RESERVED3; /*!< Reserved, 0x44 */
  204. uint32_t RESERVED4; /*!< Reserved, 0x48 */
  205. __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
  206. uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
  207. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  208. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  209. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  210. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  211. uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
  212. __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
  213. __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
  214. __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
  215. __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
  216. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  217. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */
  218. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
  219. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  220. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  221. __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
  222. __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
  223. uint32_t RESERVED10[2];/*!< Reserved, 0x0B8 - 0x0BC */
  224. __IO uint32_t GCOMP; /*!< ADC calibration factors, Address offset: 0xC0 */
  225. } ADC_TypeDef;
  226. typedef struct
  227. {
  228. __IO uint32_t CSR; /*!< ADC common status register, Address offset: 0x300 + 0x00 */
  229. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x300 + 0x04 */
  230. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: 0x300 + 0x08 */
  231. __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: 0x300 + 0x0C */
  232. } ADC_Common_TypeDef;
  233. /**
  234. * @brief FD Controller Area Network
  235. */
  236. typedef struct
  237. {
  238. __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */
  239. __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */
  240. uint32_t RESERVED1; /*!< Reserved, 0x008 */
  241. __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */
  242. __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */
  243. __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */
  244. __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */
  245. __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */
  246. __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */
  247. __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */
  248. __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */
  249. __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */
  250. uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */
  251. __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */
  252. __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */
  253. __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */
  254. uint32_t RESERVED3; /*!< Reserved, 0x04C */
  255. __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */
  256. __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */
  257. __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */
  258. __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */
  259. uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */
  260. __IO uint32_t RXGFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */
  261. __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x084 */
  262. __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x088 */
  263. uint32_t RESERVED5; /*!< Reserved, 0x08C */
  264. __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x090 */
  265. __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x094 */
  266. __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x098 */
  267. __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x09C */
  268. uint32_t RESERVED6[8]; /*!< Reserved, 0x0A0 - 0x0BC */
  269. __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */
  270. __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */
  271. __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0C8 */
  272. __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0CC */
  273. __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D0 */
  274. __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D4 */
  275. __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0D8 */
  276. __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0DC */
  277. __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
  278. __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0E4 */
  279. __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0E8 */
  280. } FDCAN_GlobalTypeDef;
  281. /**
  282. * @brief FD Controller Area Network Configuration
  283. */
  284. typedef struct
  285. {
  286. __IO uint32_t CKDIV; /*!< FDCAN clock divider register, Address offset: 0x100 + 0x000 */
  287. } FDCAN_Config_TypeDef;
  288. /**
  289. * @brief Comparator
  290. */
  291. typedef struct
  292. {
  293. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  294. } COMP_TypeDef;
  295. /**
  296. * @brief CRC calculation unit
  297. */
  298. typedef struct
  299. {
  300. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  301. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  302. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  303. uint32_t RESERVED0; /*!< Reserved, 0x0C */
  304. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  305. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  306. } CRC_TypeDef;
  307. /**
  308. * @brief Clock Recovery System
  309. */
  310. typedef struct
  311. {
  312. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  313. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  314. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  315. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  316. } CRS_TypeDef;
  317. /**
  318. * @brief Digital to Analog Converter
  319. */
  320. typedef struct
  321. {
  322. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  323. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  324. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  325. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  326. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  327. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  328. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  329. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  330. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  331. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  332. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  333. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  334. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  335. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  336. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  337. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  338. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  339. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  340. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  341. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  342. __IO uint32_t RESERVED[2];
  343. __IO uint32_t STR1; /*!< DAC Sawtooth register, Address offset: 0x58 */
  344. __IO uint32_t STR2; /*!< DAC Sawtooth register, Address offset: 0x5C */
  345. __IO uint32_t STMODR; /*!< DAC Sawtooth Mode register, Address offset: 0x60 */
  346. } DAC_TypeDef;
  347. /**
  348. * @brief Debug MCU
  349. */
  350. typedef struct
  351. {
  352. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  353. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  354. __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
  355. __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
  356. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
  357. } DBGMCU_TypeDef;
  358. /**
  359. * @brief DMA Controller
  360. */
  361. typedef struct
  362. {
  363. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  364. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  365. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  366. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  367. } DMA_Channel_TypeDef;
  368. typedef struct
  369. {
  370. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  371. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  372. } DMA_TypeDef;
  373. /**
  374. * @brief DMA Multiplexer
  375. */
  376. typedef struct
  377. {
  378. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */
  379. }DMAMUX_Channel_TypeDef;
  380. typedef struct
  381. {
  382. __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */
  383. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */
  384. }DMAMUX_ChannelStatus_TypeDef;
  385. typedef struct
  386. {
  387. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */
  388. }DMAMUX_RequestGen_TypeDef;
  389. typedef struct
  390. {
  391. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */
  392. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */
  393. }DMAMUX_RequestGenStatus_TypeDef;
  394. /**
  395. * @brief External Interrupt/Event Controller
  396. */
  397. typedef struct
  398. {
  399. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
  400. __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
  401. __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
  402. __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
  403. __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
  404. __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
  405. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  406. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  407. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
  408. __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
  409. __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
  410. __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
  411. __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
  412. __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
  413. } EXTI_TypeDef;
  414. /**
  415. * @brief FLASH Registers
  416. */
  417. typedef struct
  418. {
  419. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  420. __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
  421. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
  422. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
  423. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
  424. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
  425. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  426. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
  427. __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
  428. __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
  429. __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
  430. __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
  431. __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
  432. uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34 */
  433. __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
  434. __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */
  435. __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */
  436. __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */
  437. uint32_t RESERVED3[7]; /*!< Reserved3, Address offset: 0x54 */
  438. __IO uint32_t SEC1R; /*!< FLASH Securable memory register bank1, Address offset: 0x70 */
  439. __IO uint32_t SEC2R; /*!< FLASH Securable memory register bank2, Address offset: 0x74 */
  440. } FLASH_TypeDef;
  441. /**
  442. * @brief FMAC
  443. */
  444. typedef struct
  445. {
  446. __IO uint32_t X1BUFCFG; /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00 */
  447. __IO uint32_t X2BUFCFG; /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04 */
  448. __IO uint32_t YBUFCFG; /*!< FMAC Y Buffer Configuration register, Address offset: 0x08 */
  449. __IO uint32_t PARAM; /*!< FMAC Parameter register, Address offset: 0x0C */
  450. __IO uint32_t CR; /*!< FMAC Control register, Address offset: 0x10 */
  451. __IO uint32_t SR; /*!< FMAC Status register, Address offset: 0x14 */
  452. __IO uint32_t WDATA; /*!< FMAC Write Data register, Address offset: 0x18 */
  453. __IO uint32_t RDATA; /*!< FMAC Read Data register, Address offset: 0x1C */
  454. } FMAC_TypeDef;
  455. /**
  456. * @brief Flexible Memory Controller
  457. */
  458. typedef struct
  459. {
  460. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  461. __IO uint32_t PCSCNTR; /*!< PSRAM chip-select counter register, Address offset: 0x20 */
  462. } FMC_Bank1_TypeDef;
  463. /**
  464. * @brief Flexible Memory Controller Bank1E
  465. */
  466. typedef struct
  467. {
  468. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  469. } FMC_Bank1E_TypeDef;
  470. /**
  471. * @brief Flexible Memory Controller Bank3
  472. */
  473. typedef struct
  474. {
  475. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  476. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  477. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  478. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  479. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  480. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  481. } FMC_Bank3_TypeDef;
  482. /**
  483. * @brief General Purpose I/O
  484. */
  485. typedef struct
  486. {
  487. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  488. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  489. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  490. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  491. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  492. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  493. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  494. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  495. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  496. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  497. } GPIO_TypeDef;
  498. /**
  499. * @brief Inter-integrated Circuit Interface
  500. */
  501. typedef struct
  502. {
  503. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  504. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  505. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  506. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  507. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  508. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  509. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  510. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  511. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  512. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  513. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  514. } I2C_TypeDef;
  515. /**
  516. * @brief Independent WATCHDOG
  517. */
  518. typedef struct
  519. {
  520. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  521. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  522. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  523. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  524. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  525. } IWDG_TypeDef;
  526. /**
  527. * @brief LPTIMER
  528. */
  529. typedef struct
  530. {
  531. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  532. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  533. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  534. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  535. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  536. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  537. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  538. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  539. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  540. } LPTIM_TypeDef;
  541. /**
  542. * @brief Operational Amplifier (OPAMP)
  543. */
  544. typedef struct
  545. {
  546. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  547. __IO uint32_t RESERVED[5]; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  548. __IO uint32_t TCMR; /*!< OPAMP timer controlled mux mode register, Address offset: 0x18 */
  549. } OPAMP_TypeDef;
  550. /**
  551. * @brief Power Control
  552. */
  553. typedef struct
  554. {
  555. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  556. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
  557. __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
  558. __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
  559. __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
  560. __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
  561. __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
  562. uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
  563. __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
  564. __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
  565. __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
  566. __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
  567. __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
  568. __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
  569. __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
  570. __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
  571. __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
  572. __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
  573. __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */
  574. __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
  575. __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */
  576. __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
  577. uint32_t RESERVED1[10]; /*!< Reserved Address offset: 0x58 - 0x7C */
  578. __IO uint32_t CR5; /*!< PWR power control register 5, Address offset: 0x80 */
  579. } PWR_TypeDef;
  580. /**
  581. * @brief QUAD Serial Peripheral Interface
  582. */
  583. typedef struct
  584. {
  585. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  586. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  587. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  588. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  589. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  590. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  591. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  592. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  593. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  594. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  595. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  596. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  597. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  598. } QUADSPI_TypeDef;
  599. /**
  600. * @brief Reset and Clock Control
  601. */
  602. typedef struct
  603. {
  604. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  605. __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
  606. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  607. __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
  608. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */
  609. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  610. __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
  611. __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
  612. __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
  613. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x24 */
  614. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
  615. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
  616. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
  617. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x34 */
  618. __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
  619. __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
  620. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
  621. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x44 */
  622. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
  623. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
  624. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
  625. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x54 */
  626. __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
  627. __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
  628. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
  629. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x64 */
  630. __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
  631. __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
  632. __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
  633. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x74 */
  634. __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
  635. __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
  636. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
  637. uint32_t RESERVED8; /*!< Reserved, Address offset: 0x84 */
  638. __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
  639. uint32_t RESERVED9; /*!< Reserved, Address offset: 0x8C */
  640. __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
  641. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
  642. __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
  643. __IO uint32_t CCIPR2; /*!< RCC peripherals independent clock configuration register 2, Address offset: 0x9C */
  644. } RCC_TypeDef;
  645. /**
  646. * @brief Real-Time Clock
  647. */
  648. /*
  649. * @brief Specific device feature definitions
  650. */
  651. #define RTC_TAMP_INT_6_SUPPORT
  652. #define RTC_TAMP_INT_NB 4u
  653. #define RTC_TAMP_NB 3u
  654. #define RTC_BACKUP_NB 32u
  655. typedef struct
  656. {
  657. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  658. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  659. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  660. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  661. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  662. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  663. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  664. uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */
  665. uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */
  666. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  667. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  668. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  669. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  670. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  671. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  672. uint32_t RESERVED2; /*!< Reserved Address offset: 0x3C */
  673. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  674. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  675. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  676. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  677. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  678. __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */
  679. uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */
  680. __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */
  681. } RTC_TypeDef;
  682. /**
  683. * @brief Tamper and backup registers
  684. */
  685. typedef struct
  686. {
  687. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  688. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  689. uint32_t RESERVED0; /*!< no configuration register 3, Address offset: 0x08 */
  690. __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */
  691. uint32_t RESERVED1[6]; /*!< Reserved Address offset: 0x10 - 0x24 */
  692. uint32_t RESERVED2; /*!< Reserved Address offset: 0x28 */
  693. __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */
  694. __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */
  695. __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register Address offset: 0x34 */
  696. uint32_t RESERVED3; /*!< Reserved Address offset: 0x38 */
  697. __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */
  698. uint32_t RESERVED4[48]; /*!< Reserved Address offset: 0x040 - 0xFC */
  699. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  700. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  701. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  702. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  703. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  704. __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */
  705. __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */
  706. __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */
  707. __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */
  708. __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */
  709. __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */
  710. __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */
  711. __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */
  712. __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */
  713. __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */
  714. __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */
  715. __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */
  716. __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */
  717. __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */
  718. __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */
  719. __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */
  720. __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */
  721. __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */
  722. __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */
  723. __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */
  724. __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */
  725. __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */
  726. __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */
  727. __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */
  728. __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */
  729. __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */
  730. __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */
  731. } TAMP_TypeDef;
  732. /**
  733. * @brief Serial Audio Interface
  734. */
  735. typedef struct
  736. {
  737. uint32_t RESERVED[17]; /*!< Reserved, Address offset: 0x00 to 0x40 */
  738. __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */
  739. __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */
  740. } SAI_TypeDef;
  741. typedef struct
  742. {
  743. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  744. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  745. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  746. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  747. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  748. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  749. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  750. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  751. } SAI_Block_TypeDef;
  752. /**
  753. * @brief Serial Peripheral Interface
  754. */
  755. typedef struct
  756. {
  757. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  758. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  759. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  760. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  761. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
  762. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
  763. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
  764. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  765. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  766. } SPI_TypeDef;
  767. /**
  768. * @brief System configuration controller
  769. */
  770. typedef struct
  771. {
  772. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  773. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  774. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  775. __IO uint32_t SCSR; /*!< SYSCFG CCMSRAM control and status register, Address offset: 0x18 */
  776. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
  777. __IO uint32_t SWPR; /*!< SYSCFG CCMSRAM write protection register, Address offset: 0x20 */
  778. __IO uint32_t SKR; /*!< SYSCFG CCMSRAM Key Register, Address offset: 0x24 */
  779. } SYSCFG_TypeDef;
  780. /**
  781. * @brief TIM
  782. */
  783. typedef struct
  784. {
  785. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  786. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  787. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  788. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  789. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  790. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  791. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  792. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  793. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  794. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  795. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  796. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  797. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  798. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  799. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  800. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  801. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  802. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  803. __IO uint32_t CCR5; /*!< TIM capture/compare register 5, Address offset: 0x48 */
  804. __IO uint32_t CCR6; /*!< TIM capture/compare register 6, Address offset: 0x4C */
  805. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x50 */
  806. __IO uint32_t DTR2; /*!< TIM deadtime register 2, Address offset: 0x54 */
  807. __IO uint32_t ECR; /*!< TIM encoder control register, Address offset: 0x58 */
  808. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x5C */
  809. __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */
  810. __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */
  811. __IO uint32_t OR ; /*!< TIM option register, Address offset: 0x68 */
  812. uint32_t RESERVED0[220];/*!< Reserved, Address offset: 0x6C */
  813. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x3DC */
  814. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x3E0 */
  815. } TIM_TypeDef;
  816. /**
  817. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  818. */
  819. typedef struct
  820. {
  821. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  822. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  823. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  824. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  825. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  826. __IO uint32_t RTOR; /*!< USART Receiver Timeout register, Address offset: 0x14 */
  827. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  828. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  829. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  830. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  831. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  832. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  833. } USART_TypeDef;
  834. /**
  835. * @brief Universal Serial Bus Full Speed Device
  836. */
  837. typedef struct
  838. {
  839. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  840. __IO uint16_t RESERVED0; /*!< Reserved */
  841. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  842. __IO uint16_t RESERVED1; /*!< Reserved */
  843. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  844. __IO uint16_t RESERVED2; /*!< Reserved */
  845. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  846. __IO uint16_t RESERVED3; /*!< Reserved */
  847. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  848. __IO uint16_t RESERVED4; /*!< Reserved */
  849. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  850. __IO uint16_t RESERVED5; /*!< Reserved */
  851. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  852. __IO uint16_t RESERVED6; /*!< Reserved */
  853. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  854. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  855. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  856. __IO uint16_t RESERVED8; /*!< Reserved */
  857. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  858. __IO uint16_t RESERVED9; /*!< Reserved */
  859. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  860. __IO uint16_t RESERVEDA; /*!< Reserved */
  861. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  862. __IO uint16_t RESERVEDB; /*!< Reserved */
  863. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  864. __IO uint16_t RESERVEDC; /*!< Reserved */
  865. __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
  866. __IO uint16_t RESERVEDD; /*!< Reserved */
  867. __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
  868. __IO uint16_t RESERVEDE; /*!< Reserved */
  869. } USB_TypeDef;
  870. /**
  871. * @brief VREFBUF
  872. */
  873. typedef struct
  874. {
  875. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  876. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  877. } VREFBUF_TypeDef;
  878. /**
  879. * @brief Window WATCHDOG
  880. */
  881. typedef struct
  882. {
  883. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  884. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  885. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  886. } WWDG_TypeDef;
  887. /**
  888. * @brief AES hardware accelerator
  889. */
  890. typedef struct
  891. {
  892. __IO uint32_t CR; /*!< AES control register, Address offset: 0x00 */
  893. __IO uint32_t SR; /*!< AES status register, Address offset: 0x04 */
  894. __IO uint32_t DINR; /*!< AES data input register, Address offset: 0x08 */
  895. __IO uint32_t DOUTR; /*!< AES data output register, Address offset: 0x0C */
  896. __IO uint32_t KEYR0; /*!< AES key register 0, Address offset: 0x10 */
  897. __IO uint32_t KEYR1; /*!< AES key register 1, Address offset: 0x14 */
  898. __IO uint32_t KEYR2; /*!< AES key register 2, Address offset: 0x18 */
  899. __IO uint32_t KEYR3; /*!< AES key register 3, Address offset: 0x1C */
  900. __IO uint32_t IVR0; /*!< AES initialization vector register 0, Address offset: 0x20 */
  901. __IO uint32_t IVR1; /*!< AES initialization vector register 1, Address offset: 0x24 */
  902. __IO uint32_t IVR2; /*!< AES initialization vector register 2, Address offset: 0x28 */
  903. __IO uint32_t IVR3; /*!< AES initialization vector register 3, Address offset: 0x2C */
  904. __IO uint32_t KEYR4; /*!< AES key register 4, Address offset: 0x30 */
  905. __IO uint32_t KEYR5; /*!< AES key register 5, Address offset: 0x34 */
  906. __IO uint32_t KEYR6; /*!< AES key register 6, Address offset: 0x38 */
  907. __IO uint32_t KEYR7; /*!< AES key register 7, Address offset: 0x3C */
  908. __IO uint32_t SUSP0R; /*!< AES Suspend register 0, Address offset: 0x40 */
  909. __IO uint32_t SUSP1R; /*!< AES Suspend register 1, Address offset: 0x44 */
  910. __IO uint32_t SUSP2R; /*!< AES Suspend register 2, Address offset: 0x48 */
  911. __IO uint32_t SUSP3R; /*!< AES Suspend register 3, Address offset: 0x4C */
  912. __IO uint32_t SUSP4R; /*!< AES Suspend register 4, Address offset: 0x50 */
  913. __IO uint32_t SUSP5R; /*!< AES Suspend register 5, Address offset: 0x54 */
  914. __IO uint32_t SUSP6R; /*!< AES Suspend register 6, Address offset: 0x58 */
  915. __IO uint32_t SUSP7R; /*!< AES Suspend register 7, Address offset: 0x6C */
  916. } AES_TypeDef;
  917. /**
  918. * @brief RNG
  919. */
  920. typedef struct
  921. {
  922. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  923. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  924. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  925. } RNG_TypeDef;
  926. /**
  927. * @brief CORDIC
  928. */
  929. typedef struct
  930. {
  931. __IO uint32_t CSR; /*!< CORDIC control and status register, Address offset: 0x00 */
  932. __IO uint32_t WDATA; /*!< CORDIC argument register, Address offset: 0x04 */
  933. __IO uint32_t RDATA; /*!< CORDIC result register, Address offset: 0x08 */
  934. } CORDIC_TypeDef;
  935. /**
  936. * @brief UCPD
  937. */
  938. typedef struct
  939. {
  940. __IO uint32_t CFG1; /*!< UCPD configuration register 1, Address offset: 0x00 */
  941. __IO uint32_t CFG2; /*!< UCPD configuration register 2, Address offset: 0x04 */
  942. __IO uint32_t RESERVED0; /*!< UCPD reserved register, Address offset: 0x08 */
  943. __IO uint32_t CR; /*!< UCPD control register, Address offset: 0x0C */
  944. __IO uint32_t IMR; /*!< UCPD interrupt mask register, Address offset: 0x10 */
  945. __IO uint32_t SR; /*!< UCPD status register, Address offset: 0x14 */
  946. __IO uint32_t ICR; /*!< UCPD interrupt flag clear register Address offset: 0x18 */
  947. __IO uint32_t TX_ORDSET; /*!< UCPD Tx ordered set type register, Address offset: 0x1C */
  948. __IO uint32_t TX_PAYSZ; /*!< UCPD Tx payload size register, Address offset: 0x20 */
  949. __IO uint32_t TXDR; /*!< UCPD Tx data register, Address offset: 0x24 */
  950. __IO uint32_t RX_ORDSET; /*!< UCPD Rx ordered set type register, Address offset: 0x28 */
  951. __IO uint32_t RX_PAYSZ; /*!< UCPD Rx payload size register, Address offset: 0x2C */
  952. __IO uint32_t RXDR; /*!< UCPD Rx data register, Address offset: 0x30 */
  953. __IO uint32_t RX_ORDEXT1; /*!< UCPD Rx ordered set extension 1 register, Address offset: 0x34 */
  954. __IO uint32_t RX_ORDEXT2; /*!< UCPD Rx ordered set extension 2 register, Address offset: 0x38 */
  955. } UCPD_TypeDef;
  956. /**
  957. * @brief High resolution Timer (HRTIM)
  958. */
  959. #define c7amba_hrtim1_v2_0
  960. /* HRTIM master registers definition */
  961. typedef struct
  962. {
  963. __IO uint32_t MCR; /*!< HRTIM Master Timer control register, Address offset: 0x00 */
  964. __IO uint32_t MISR; /*!< HRTIM Master Timer interrupt status register, Address offset: 0x04 */
  965. __IO uint32_t MICR; /*!< HRTIM Master Timer interrupt clear register, Address offset: 0x08 */
  966. __IO uint32_t MDIER; /*!< HRTIM Master Timer DMA/interrupt enable register Address offset: 0x0C */
  967. __IO uint32_t MCNTR; /*!< HRTIM Master Timer counter register, Address offset: 0x10 */
  968. __IO uint32_t MPER; /*!< HRTIM Master Timer period register, Address offset: 0x14 */
  969. __IO uint32_t MREP; /*!< HRTIM Master Timer repetition register, Address offset: 0x18 */
  970. __IO uint32_t MCMP1R; /*!< HRTIM Master Timer compare 1 register, Address offset: 0x1C */
  971. uint32_t RESERVED0; /*!< Reserved, 0x20 */
  972. __IO uint32_t MCMP2R; /*!< HRTIM Master Timer compare 2 register, Address offset: 0x24 */
  973. __IO uint32_t MCMP3R; /*!< HRTIM Master Timer compare 3 register, Address offset: 0x28 */
  974. __IO uint32_t MCMP4R; /*!< HRTIM Master Timer compare 4 register, Address offset: 0x2C */
  975. uint32_t RESERVED1[20]; /*!< Reserved, 0x30..0x7C */
  976. }HRTIM_Master_TypeDef;
  977. /* HRTIM Timer A to F registers definition */
  978. typedef struct
  979. {
  980. __IO uint32_t TIMxCR; /*!< HRTIM Timerx control register, Address offset: 0x00 */
  981. __IO uint32_t TIMxISR; /*!< HRTIM Timerx interrupt status register, Address offset: 0x04 */
  982. __IO uint32_t TIMxICR; /*!< HRTIM Timerx interrupt clear register, Address offset: 0x08 */
  983. __IO uint32_t TIMxDIER; /*!< HRTIM Timerx DMA/interrupt enable register, Address offset: 0x0C */
  984. __IO uint32_t CNTxR; /*!< HRTIM Timerx counter register, Address offset: 0x10 */
  985. __IO uint32_t PERxR; /*!< HRTIM Timerx period register, Address offset: 0x14 */
  986. __IO uint32_t REPxR; /*!< HRTIM Timerx repetition register, Address offset: 0x18 */
  987. __IO uint32_t CMP1xR; /*!< HRTIM Timerx compare 1 register, Address offset: 0x1C */
  988. __IO uint32_t CMP1CxR; /*!< HRTIM Timerx compare 1 compound register, Address offset: 0x20 */
  989. __IO uint32_t CMP2xR; /*!< HRTIM Timerx compare 2 register, Address offset: 0x24 */
  990. __IO uint32_t CMP3xR; /*!< HRTIM Timerx compare 3 register, Address offset: 0x28 */
  991. __IO uint32_t CMP4xR; /*!< HRTIM Timerx compare 4 register, Address offset: 0x2C */
  992. __IO uint32_t CPT1xR; /*!< HRTIM Timerx capture 1 register, Address offset: 0x30 */
  993. __IO uint32_t CPT2xR; /*!< HRTIM Timerx capture 2 register, Address offset: 0x34 */
  994. __IO uint32_t DTxR; /*!< HRTIM Timerx dead time register, Address offset: 0x38 */
  995. __IO uint32_t SETx1R; /*!< HRTIM Timerx output 1 set register, Address offset: 0x3C */
  996. __IO uint32_t RSTx1R; /*!< HRTIM Timerx output 1 reset register, Address offset: 0x40 */
  997. __IO uint32_t SETx2R; /*!< HRTIM Timerx output 2 set register, Address offset: 0x44 */
  998. __IO uint32_t RSTx2R; /*!< HRTIM Timerx output 2 reset register, Address offset: 0x48 */
  999. __IO uint32_t EEFxR1; /*!< HRTIM Timerx external event filtering 1 register, Address offset: 0x4C */
  1000. __IO uint32_t EEFxR2; /*!< HRTIM Timerx external event filtering 2 register, Address offset: 0x50 */
  1001. __IO uint32_t RSTxR; /*!< HRTIM Timerx Reset register, Address offset: 0x54 */
  1002. __IO uint32_t CHPxR; /*!< HRTIM Timerx Chopper register, Address offset: 0x58 */
  1003. __IO uint32_t CPT1xCR; /*!< HRTIM Timerx Capture 1 register, Address offset: 0x5C */
  1004. __IO uint32_t CPT2xCR; /*!< HRTIM Timerx Capture 2 register, Address offset: 0x60 */
  1005. __IO uint32_t OUTxR; /*!< HRTIM Timerx Output register, Address offset: 0x64 */
  1006. __IO uint32_t FLTxR; /*!< HRTIM Timerx Fault register, Address offset: 0x68 */
  1007. __IO uint32_t TIMxCR2; /*!< HRTIM Timerx Control register 2, Address offset: 0x6C */
  1008. __IO uint32_t EEFxR3; /*!< HRTIM Timerx external event filtering 3 register, Address offset: 0x70 */
  1009. uint32_t RESERVED0[3]; /*!< Reserved, 0x74..0x7C */
  1010. }HRTIM_Timerx_TypeDef;
  1011. /* HRTIM common register definition */
  1012. typedef struct
  1013. {
  1014. __IO uint32_t CR1; /*!< HRTIM control register1, Address offset: 0x00 */
  1015. __IO uint32_t CR2; /*!< HRTIM control register2, Address offset: 0x04 */
  1016. __IO uint32_t ISR; /*!< HRTIM interrupt status register, Address offset: 0x08 */
  1017. __IO uint32_t ICR; /*!< HRTIM interrupt clear register, Address offset: 0x0C */
  1018. __IO uint32_t IER; /*!< HRTIM interrupt enable register, Address offset: 0x10 */
  1019. __IO uint32_t OENR; /*!< HRTIM Output enable register, Address offset: 0x14 */
  1020. __IO uint32_t ODISR; /*!< HRTIM Output disable register, Address offset: 0x18 */
  1021. __IO uint32_t ODSR; /*!< HRTIM Output disable status register, Address offset: 0x1C */
  1022. __IO uint32_t BMCR; /*!< HRTIM Burst mode control register, Address offset: 0x20 */
  1023. __IO uint32_t BMTRGR; /*!< HRTIM Busrt mode trigger register, Address offset: 0x24 */
  1024. __IO uint32_t BMCMPR; /*!< HRTIM Burst mode compare register, Address offset: 0x28 */
  1025. __IO uint32_t BMPER; /*!< HRTIM Burst mode period register, Address offset: 0x2C */
  1026. __IO uint32_t EECR1; /*!< HRTIM Timer external event control register1, Address offset: 0x30 */
  1027. __IO uint32_t EECR2; /*!< HRTIM Timer external event control register2, Address offset: 0x34 */
  1028. __IO uint32_t EECR3; /*!< HRTIM Timer external event control register3, Address offset: 0x38 */
  1029. __IO uint32_t ADC1R; /*!< HRTIM ADC Trigger 1 register, Address offset: 0x3C */
  1030. __IO uint32_t ADC2R; /*!< HRTIM ADC Trigger 2 register, Address offset: 0x40 */
  1031. __IO uint32_t ADC3R; /*!< HRTIM ADC Trigger 3 register, Address offset: 0x44 */
  1032. __IO uint32_t ADC4R; /*!< HRTIM ADC Trigger 4 register, Address offset: 0x48 */
  1033. __IO uint32_t DLLCR; /*!< HRTIM DLL control register, Address offset: 0x4C */
  1034. __IO uint32_t FLTINR1; /*!< HRTIM Fault input register1, Address offset: 0x50 */
  1035. __IO uint32_t FLTINR2; /*!< HRTIM Fault input register2, Address offset: 0x54 */
  1036. __IO uint32_t BDMUPR; /*!< HRTIM Burst DMA Master Timer update register, Address offset: 0x58 */
  1037. __IO uint32_t BDTAUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x5C */
  1038. __IO uint32_t BDTBUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x60 */
  1039. __IO uint32_t BDTCUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x64 */
  1040. __IO uint32_t BDTDUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x68 */
  1041. __IO uint32_t BDTEUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x6C */
  1042. __IO uint32_t BDMADR; /*!< HRTIM Burst DMA Master Data register, Address offset: 0x70 */
  1043. __IO uint32_t BDTFUPR; /*!< HRTIM Burst DMA Timerx update register, Address offset: 0x74 */
  1044. __IO uint32_t ADCER; /*!< HRTIM ADC Extended Trigger register, Address offset: 0x78 */
  1045. __IO uint32_t ADCUR; /*!< HRTIM ADC Trigger Update register, Address offset: 0x7C */
  1046. __IO uint32_t ADCPS1; /*!< HRTIM ADC Post Scaler Register 1, Address offset: 0x80 */
  1047. __IO uint32_t ADCPS2; /*!< HRTIM ADC Post Scaler Register 2, Address offset: 0x84 */
  1048. __IO uint32_t FLTINR3; /*!< HRTIM Fault input register3, Address offset: 0x88 */
  1049. __IO uint32_t FLTINR4; /*!< HRTIM Fault input register4, Address offset: 0x8C */
  1050. }HRTIM_Common_TypeDef;
  1051. /* HRTIM register definition */
  1052. typedef struct {
  1053. HRTIM_Master_TypeDef sMasterRegs;
  1054. HRTIM_Timerx_TypeDef sTimerxRegs[6];
  1055. HRTIM_Common_TypeDef sCommonRegs;
  1056. }HRTIM_TypeDef;
  1057. /**
  1058. * @}
  1059. */
  1060. /** @addtogroup Peripheral_memory_map
  1061. * @{
  1062. */
  1063. #define FLASH_BASE (0x08000000UL) /*!< FLASH (up to 512 kB) base address */
  1064. #define SRAM1_BASE (0x20000000UL) /*!< SRAM1(up to 80 KB) base address */
  1065. #define SRAM2_BASE (0x20014000UL) /*!< SRAM2(16 KB) base address */
  1066. #define CCMSRAM_BASE (0x10000000UL) /*!< CCMSRAM(32 KB) base address */
  1067. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  1068. #define FMC_BASE (0x60000000UL) /*!< FMC base address */
  1069. #define QSPI_BASE (0x90000000UL) /*!< QUADSPI memories accessible over AHB base address */
  1070. #define FMC_R_BASE (0xA0000000UL) /*!< FMC control registers base address */
  1071. #define QSPI_R_BASE (0xA0001000UL) /*!< QUADSPI control registers base address */
  1072. #define SRAM1_BB_BASE (0x22000000UL) /*!< SRAM1(80 KB) base address in the bit-band region */
  1073. #define SRAM2_BB_BASE (0x22280000UL) /*!< SRAM2(16 KB) base address in the bit-band region */
  1074. #define CCMSRAM_BB_BASE (0x22300000UL) /*!< CCMSRAM(32 KB) base address in the bit-band region */
  1075. #define PERIPH_BB_BASE (0x42000000UL) /*!< Peripheral base address in the bit-band region */
  1076. /* Legacy defines */
  1077. #define SRAM_BASE SRAM1_BASE
  1078. #define SRAM_BB_BASE SRAM1_BB_BASE
  1079. #define SRAM1_SIZE_MAX (0x00014000UL) /*!< maximum SRAM1 size (up to 80 KBytes) */
  1080. #define SRAM2_SIZE (0x00004000UL) /*!< SRAM2 size (16 KBytes) */
  1081. #define CCMSRAM_SIZE (0x00008000UL) /*!< CCMSRAM size (32 KBytes) */
  1082. /*!< Peripheral memory map */
  1083. #define APB1PERIPH_BASE PERIPH_BASE
  1084. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  1085. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  1086. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000UL)
  1087. #define FMC_BANK1 FMC_BASE
  1088. #define FMC_BANK1_1 FMC_BANK1
  1089. #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000UL)
  1090. #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000UL)
  1091. #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000UL)
  1092. #define FMC_BANK3 (FMC_BASE + 0x20000000UL)
  1093. /*!< APB1 peripherals */
  1094. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL)
  1095. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL)
  1096. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL)
  1097. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL)
  1098. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000UL)
  1099. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400UL)
  1100. #define CRS_BASE (APB1PERIPH_BASE + 0x2000UL)
  1101. #define TAMP_BASE (APB1PERIPH_BASE + 0x2400UL)
  1102. #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL)
  1103. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL)
  1104. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL)
  1105. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL)
  1106. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL)
  1107. #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL)
  1108. #define USART3_BASE (APB1PERIPH_BASE + 0x4800UL)
  1109. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00UL)
  1110. #define UART5_BASE (APB1PERIPH_BASE + 0x5000UL)
  1111. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL)
  1112. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL)
  1113. #define USB_BASE (APB1PERIPH_BASE + 0x5C00UL) /*!< USB_IP Peripheral Registers base address */
  1114. #define USB_PMAADDR (APB1PERIPH_BASE + 0x6000UL) /*!< USB_IP Packet Memory Area base address */
  1115. #define FDCAN1_BASE (APB1PERIPH_BASE + 0x6400UL)
  1116. #define FDCAN_CONFIG_BASE (APB1PERIPH_BASE + 0x6500UL) /*!< FDCAN configuration registers base address */
  1117. #define FDCAN2_BASE (APB1PERIPH_BASE + 0x6800UL)
  1118. #define FDCAN3_BASE (APB1PERIPH_BASE + 0x6C00UL)
  1119. #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL)
  1120. #define I2C3_BASE (APB1PERIPH_BASE + 0x7800UL)
  1121. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00UL)
  1122. #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000UL)
  1123. #define I2C4_BASE (APB1PERIPH_BASE + 0x8400UL)
  1124. #define UCPD1_BASE (APB1PERIPH_BASE + 0xA000UL)
  1125. #define SRAMCAN_BASE (APB1PERIPH_BASE + 0xA400UL)
  1126. /*!< APB2 peripherals */
  1127. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000UL)
  1128. #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030UL)
  1129. #define COMP1_BASE (APB2PERIPH_BASE + 0x0200UL)
  1130. #define COMP2_BASE (APB2PERIPH_BASE + 0x0204UL)
  1131. #define COMP3_BASE (APB2PERIPH_BASE + 0x0208UL)
  1132. #define COMP4_BASE (APB2PERIPH_BASE + 0x020CUL)
  1133. #define COMP5_BASE (APB2PERIPH_BASE + 0x0210UL)
  1134. #define COMP6_BASE (APB2PERIPH_BASE + 0x0214UL)
  1135. #define COMP7_BASE (APB2PERIPH_BASE + 0x0218UL)
  1136. #define OPAMP_BASE (APB2PERIPH_BASE + 0x0300UL)
  1137. #define OPAMP1_BASE (APB2PERIPH_BASE + 0x0300UL)
  1138. #define OPAMP2_BASE (APB2PERIPH_BASE + 0x0304UL)
  1139. #define OPAMP3_BASE (APB2PERIPH_BASE + 0x0308UL)
  1140. #define OPAMP4_BASE (APB2PERIPH_BASE + 0x030CUL)
  1141. #define OPAMP5_BASE (APB2PERIPH_BASE + 0x0310UL)
  1142. #define OPAMP6_BASE (APB2PERIPH_BASE + 0x0314UL)
  1143. #define EXTI_BASE (APB2PERIPH_BASE + 0x0400UL)
  1144. #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00UL)
  1145. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL)
  1146. #define TIM8_BASE (APB2PERIPH_BASE + 0x3400UL)
  1147. #define USART1_BASE (APB2PERIPH_BASE + 0x3800UL)
  1148. #define SPI4_BASE (APB2PERIPH_BASE + 0x3C00UL)
  1149. #define TIM15_BASE (APB2PERIPH_BASE + 0x4000UL)
  1150. #define TIM16_BASE (APB2PERIPH_BASE + 0x4400UL)
  1151. #define TIM17_BASE (APB2PERIPH_BASE + 0x4800UL)
  1152. #define TIM20_BASE (APB2PERIPH_BASE + 0x5000UL)
  1153. #define SAI1_BASE (APB2PERIPH_BASE + 0x5400UL)
  1154. #define SAI1_Block_A_BASE (SAI1_BASE + 0x0004UL)
  1155. #define SAI1_Block_B_BASE (SAI1_BASE + 0x0024UL)
  1156. #define HRTIM1_BASE (APB2PERIPH_BASE + 0x6800UL)
  1157. #define HRTIM1_TIMA_BASE (HRTIM1_BASE + 0x0080UL)
  1158. #define HRTIM1_TIMB_BASE (HRTIM1_BASE + 0x0100UL)
  1159. #define HRTIM1_TIMC_BASE (HRTIM1_BASE + 0x0180UL)
  1160. #define HRTIM1_TIMD_BASE (HRTIM1_BASE + 0x0200UL)
  1161. #define HRTIM1_TIME_BASE (HRTIM1_BASE + 0x0280UL)
  1162. #define HRTIM1_TIMF_BASE (HRTIM1_BASE + 0x0300UL)
  1163. #define HRTIM1_COMMON_BASE (HRTIM1_BASE + 0x0380UL)
  1164. /*!< AHB1 peripherals */
  1165. #define DMA1_BASE (AHB1PERIPH_BASE)
  1166. #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400UL)
  1167. #define DMAMUX1_BASE (AHB1PERIPH_BASE + 0x0800UL)
  1168. #define CORDIC_BASE (AHB1PERIPH_BASE + 0x0C00UL)
  1169. #define RCC_BASE (AHB1PERIPH_BASE + 0x1000UL)
  1170. #define FMAC_BASE (AHB1PERIPH_BASE + 0x1400UL)
  1171. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000UL)
  1172. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL)
  1173. #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008UL)
  1174. #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CUL)
  1175. #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030UL)
  1176. #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044UL)
  1177. #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058UL)
  1178. #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CUL)
  1179. #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080UL)
  1180. #define DMA1_Channel8_BASE (DMA1_BASE + 0x0094UL)
  1181. #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008UL)
  1182. #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CUL)
  1183. #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030UL)
  1184. #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044UL)
  1185. #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058UL)
  1186. #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CUL)
  1187. #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080UL)
  1188. #define DMA2_Channel8_BASE (DMA2_BASE + 0x0094UL)
  1189. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  1190. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x0004UL)
  1191. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x0008UL)
  1192. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x000CUL)
  1193. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x0010UL)
  1194. #define DMAMUX1_Channel5_BASE (DMAMUX1_BASE + 0x0014UL)
  1195. #define DMAMUX1_Channel6_BASE (DMAMUX1_BASE + 0x0018UL)
  1196. #define DMAMUX1_Channel7_BASE (DMAMUX1_BASE + 0x001CUL)
  1197. #define DMAMUX1_Channel8_BASE (DMAMUX1_BASE + 0x0020UL)
  1198. #define DMAMUX1_Channel9_BASE (DMAMUX1_BASE + 0x0024UL)
  1199. #define DMAMUX1_Channel10_BASE (DMAMUX1_BASE + 0x0028UL)
  1200. #define DMAMUX1_Channel11_BASE (DMAMUX1_BASE + 0x002CUL)
  1201. #define DMAMUX1_Channel12_BASE (DMAMUX1_BASE + 0x0030UL)
  1202. #define DMAMUX1_Channel13_BASE (DMAMUX1_BASE + 0x0034UL)
  1203. #define DMAMUX1_Channel14_BASE (DMAMUX1_BASE + 0x0038UL)
  1204. #define DMAMUX1_Channel15_BASE (DMAMUX1_BASE + 0x003CUL)
  1205. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x0100UL)
  1206. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x0104UL)
  1207. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x0108UL)
  1208. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x010CUL)
  1209. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x0080UL)
  1210. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x0140UL)
  1211. /*!< AHB2 peripherals */
  1212. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000UL)
  1213. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400UL)
  1214. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800UL)
  1215. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00UL)
  1216. #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000UL)
  1217. #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400UL)
  1218. #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800UL)
  1219. #define ADC1_BASE (AHB2PERIPH_BASE + 0x08000000UL)
  1220. #define ADC2_BASE (AHB2PERIPH_BASE + 0x08000100UL)
  1221. #define ADC12_COMMON_BASE (AHB2PERIPH_BASE + 0x08000300UL)
  1222. #define ADC3_BASE (AHB2PERIPH_BASE + 0x08000400UL)
  1223. #define ADC4_BASE (AHB2PERIPH_BASE + 0x08000500UL)
  1224. #define ADC5_BASE (AHB2PERIPH_BASE + 0x08000600UL)
  1225. #define ADC345_COMMON_BASE (AHB2PERIPH_BASE + 0x08000700UL)
  1226. #define DAC_BASE (AHB2PERIPH_BASE + 0x08000800UL)
  1227. #define DAC1_BASE (AHB2PERIPH_BASE + 0x08000800UL)
  1228. #define DAC2_BASE (AHB2PERIPH_BASE + 0x08000C00UL)
  1229. #define DAC3_BASE (AHB2PERIPH_BASE + 0x08001000UL)
  1230. #define DAC4_BASE (AHB2PERIPH_BASE + 0x08001400UL)
  1231. #define AES_BASE (AHB2PERIPH_BASE + 0x08060000UL)
  1232. /*!< FMC Banks registers base address */
  1233. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000UL)
  1234. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104UL)
  1235. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080UL)
  1236. #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800UL)
  1237. /* Debug MCU registers base address */
  1238. #define DBGMCU_BASE (0xE0042000UL)
  1239. #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */
  1240. #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */
  1241. #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */
  1242. /**
  1243. * @}
  1244. */
  1245. /** @addtogroup Peripheral_declaration
  1246. * @{
  1247. */
  1248. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1249. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1250. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1251. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1252. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1253. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1254. #define CRS ((CRS_TypeDef *) CRS_BASE)
  1255. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  1256. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1257. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1258. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1259. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1260. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1261. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1262. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1263. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1264. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1265. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1266. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1267. #define USB ((USB_TypeDef *) USB_BASE)
  1268. #define FDCAN1 ((FDCAN_GlobalTypeDef *) FDCAN1_BASE)
  1269. #define FDCAN_CONFIG ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE)
  1270. #define FDCAN2 ((FDCAN_GlobalTypeDef *) FDCAN2_BASE)
  1271. #define FDCAN3 ((FDCAN_GlobalTypeDef *) FDCAN3_BASE)
  1272. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1273. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1274. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1275. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  1276. #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
  1277. #define UCPD1 ((UCPD_TypeDef *) UCPD1_BASE)
  1278. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1279. #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
  1280. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  1281. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  1282. #define COMP3 ((COMP_TypeDef *) COMP3_BASE)
  1283. #define COMP4 ((COMP_TypeDef *) COMP4_BASE)
  1284. #define COMP5 ((COMP_TypeDef *) COMP5_BASE)
  1285. #define COMP6 ((COMP_TypeDef *) COMP6_BASE)
  1286. #define COMP7 ((COMP_TypeDef *) COMP7_BASE)
  1287. #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
  1288. #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
  1289. #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
  1290. #define OPAMP3 ((OPAMP_TypeDef *) OPAMP3_BASE)
  1291. #define OPAMP4 ((OPAMP_TypeDef *) OPAMP4_BASE)
  1292. #define OPAMP5 ((OPAMP_TypeDef *) OPAMP5_BASE)
  1293. #define OPAMP6 ((OPAMP_TypeDef *) OPAMP6_BASE)
  1294. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1295. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1296. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1297. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1298. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1299. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  1300. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  1301. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  1302. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  1303. #define TIM20 ((TIM_TypeDef *) TIM20_BASE)
  1304. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1305. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1306. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1307. #define HRTIM1 ((HRTIM_TypeDef *) HRTIM1_BASE)
  1308. #define HRTIM1_TIMA ((HRTIM_Timerx_TypeDef *) HRTIM1_TIMA_BASE)
  1309. #define HRTIM1_TIMB ((HRTIM_Timerx_TypeDef *) HRTIM1_TIMB_BASE)
  1310. #define HRTIM1_TIMC ((HRTIM_Timerx_TypeDef *) HRTIM1_TIMC_BASE)
  1311. #define HRTIM1_TIMD ((HRTIM_Timerx_TypeDef *) HRTIM1_TIMD_BASE)
  1312. #define HRTIM1_TIME ((HRTIM_Timerx_TypeDef *) HRTIM1_TIME_BASE)
  1313. #define HRTIM1_TIMF ((HRTIM_Timerx_TypeDef *) HRTIM1_TIMF_BASE)
  1314. #define HRTIM1_COMMON ((HRTIM_Common_TypeDef *) HRTIM1_COMMON_BASE)
  1315. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1316. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1317. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  1318. #define CORDIC ((CORDIC_TypeDef *) CORDIC_BASE)
  1319. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1320. #define FMAC ((FMAC_TypeDef *) FMAC_BASE)
  1321. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1322. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1323. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1324. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1325. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1326. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1327. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1328. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1329. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1330. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1331. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1332. #define ADC12_COMMON ((ADC_Common_TypeDef *) ADC12_COMMON_BASE)
  1333. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1334. #define ADC4 ((ADC_TypeDef *) ADC4_BASE)
  1335. #define ADC5 ((ADC_TypeDef *) ADC5_BASE)
  1336. #define ADC345_COMMON ((ADC_Common_TypeDef *) ADC345_COMMON_BASE)
  1337. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1338. #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
  1339. #define DAC2 ((DAC_TypeDef *) DAC2_BASE)
  1340. #define DAC3 ((DAC_TypeDef *) DAC3_BASE)
  1341. #define DAC4 ((DAC_TypeDef *) DAC4_BASE)
  1342. #define AES ((AES_TypeDef *) AES_BASE)
  1343. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1344. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  1345. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  1346. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  1347. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  1348. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  1349. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  1350. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  1351. #define DMA1_Channel8 ((DMA_Channel_TypeDef *) DMA1_Channel8_BASE)
  1352. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  1353. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  1354. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  1355. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  1356. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  1357. #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
  1358. #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
  1359. #define DMA2_Channel8 ((DMA_Channel_TypeDef *) DMA2_Channel8_BASE)
  1360. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  1361. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  1362. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  1363. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  1364. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  1365. #define DMAMUX1_Channel5 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel5_BASE)
  1366. #define DMAMUX1_Channel6 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel6_BASE)
  1367. #define DMAMUX1_Channel7 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel7_BASE)
  1368. #define DMAMUX1_Channel8 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel8_BASE)
  1369. #define DMAMUX1_Channel9 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel9_BASE)
  1370. #define DMAMUX1_Channel10 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel10_BASE)
  1371. #define DMAMUX1_Channel11 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel11_BASE)
  1372. #define DMAMUX1_Channel12 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel12_BASE)
  1373. #define DMAMUX1_Channel13 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel13_BASE)
  1374. #define DMAMUX1_Channel14 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel14_BASE)
  1375. #define DMAMUX1_Channel15 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel15_BASE)
  1376. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  1377. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  1378. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  1379. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  1380. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  1381. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  1382. #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1383. #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1384. #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1385. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1386. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1387. /**
  1388. * @}
  1389. */
  1390. /** @addtogroup Exported_constants
  1391. * @{
  1392. */
  1393. /** @addtogroup Hardware_Constant_Definition
  1394. * @{
  1395. */
  1396. #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */
  1397. /**
  1398. * @}
  1399. */
  1400. /** @addtogroup Peripheral_Registers_Bits_Definition
  1401. * @{
  1402. */
  1403. /******************************************************************************/
  1404. /* Peripheral Registers_Bits_Definition */
  1405. /******************************************************************************/
  1406. /******************************************************************************/
  1407. /* */
  1408. /* Analog to Digital Converter */
  1409. /* */
  1410. /******************************************************************************/
  1411. /*
  1412. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  1413. */
  1414. #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
  1415. /******************** Bit definition for ADC_ISR register *******************/
  1416. #define ADC_ISR_ADRDY_Pos (0U)
  1417. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  1418. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  1419. #define ADC_ISR_EOSMP_Pos (1U)
  1420. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  1421. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  1422. #define ADC_ISR_EOC_Pos (2U)
  1423. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  1424. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  1425. #define ADC_ISR_EOS_Pos (3U)
  1426. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  1427. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  1428. #define ADC_ISR_OVR_Pos (4U)
  1429. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  1430. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  1431. #define ADC_ISR_JEOC_Pos (5U)
  1432. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  1433. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
  1434. #define ADC_ISR_JEOS_Pos (6U)
  1435. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  1436. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  1437. #define ADC_ISR_AWD1_Pos (7U)
  1438. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  1439. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  1440. #define ADC_ISR_AWD2_Pos (8U)
  1441. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  1442. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  1443. #define ADC_ISR_AWD3_Pos (9U)
  1444. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  1445. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  1446. #define ADC_ISR_JQOVF_Pos (10U)
  1447. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  1448. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
  1449. /******************** Bit definition for ADC_IER register *******************/
  1450. #define ADC_IER_ADRDYIE_Pos (0U)
  1451. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  1452. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  1453. #define ADC_IER_EOSMPIE_Pos (1U)
  1454. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  1455. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  1456. #define ADC_IER_EOCIE_Pos (2U)
  1457. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  1458. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  1459. #define ADC_IER_EOSIE_Pos (3U)
  1460. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  1461. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  1462. #define ADC_IER_OVRIE_Pos (4U)
  1463. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  1464. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  1465. #define ADC_IER_JEOCIE_Pos (5U)
  1466. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  1467. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
  1468. #define ADC_IER_JEOSIE_Pos (6U)
  1469. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  1470. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  1471. #define ADC_IER_AWD1IE_Pos (7U)
  1472. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  1473. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  1474. #define ADC_IER_AWD2IE_Pos (8U)
  1475. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  1476. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  1477. #define ADC_IER_AWD3IE_Pos (9U)
  1478. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  1479. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  1480. #define ADC_IER_JQOVFIE_Pos (10U)
  1481. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  1482. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
  1483. /******************** Bit definition for ADC_CR register ********************/
  1484. #define ADC_CR_ADEN_Pos (0U)
  1485. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  1486. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  1487. #define ADC_CR_ADDIS_Pos (1U)
  1488. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  1489. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  1490. #define ADC_CR_ADSTART_Pos (2U)
  1491. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  1492. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  1493. #define ADC_CR_JADSTART_Pos (3U)
  1494. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  1495. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
  1496. #define ADC_CR_ADSTP_Pos (4U)
  1497. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  1498. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  1499. #define ADC_CR_JADSTP_Pos (5U)
  1500. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  1501. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
  1502. #define ADC_CR_ADVREGEN_Pos (28U)
  1503. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  1504. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  1505. #define ADC_CR_DEEPPWD_Pos (29U)
  1506. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  1507. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
  1508. #define ADC_CR_ADCALDIF_Pos (30U)
  1509. #define ADC_CR_ADCALDIF_Msk (0x1UL << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
  1510. #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
  1511. #define ADC_CR_ADCAL_Pos (31U)
  1512. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  1513. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  1514. /******************** Bit definition for ADC_CFGR register ******************/
  1515. #define ADC_CFGR_DMAEN_Pos (0U)
  1516. #define ADC_CFGR_DMAEN_Msk (0x1UL << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
  1517. #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */
  1518. #define ADC_CFGR_DMACFG_Pos (1U)
  1519. #define ADC_CFGR_DMACFG_Msk (0x1UL << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
  1520. #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */
  1521. #define ADC_CFGR_RES_Pos (3U)
  1522. #define ADC_CFGR_RES_Msk (0x3UL << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
  1523. #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
  1524. #define ADC_CFGR_RES_0 (0x1UL << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
  1525. #define ADC_CFGR_RES_1 (0x2UL << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
  1526. #define ADC_CFGR_EXTSEL_Pos (5U)
  1527. #define ADC_CFGR_EXTSEL_Msk (0x1FUL << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003E0 */
  1528. #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
  1529. #define ADC_CFGR_EXTSEL_0 (0x1UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000020 */
  1530. #define ADC_CFGR_EXTSEL_1 (0x2UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
  1531. #define ADC_CFGR_EXTSEL_2 (0x4UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
  1532. #define ADC_CFGR_EXTSEL_3 (0x8UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
  1533. #define ADC_CFGR_EXTSEL_4 (0x10UL << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
  1534. #define ADC_CFGR_EXTEN_Pos (10U)
  1535. #define ADC_CFGR_EXTEN_Msk (0x3UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
  1536. #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  1537. #define ADC_CFGR_EXTEN_0 (0x1UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
  1538. #define ADC_CFGR_EXTEN_1 (0x2UL << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
  1539. #define ADC_CFGR_OVRMOD_Pos (12U)
  1540. #define ADC_CFGR_OVRMOD_Msk (0x1UL << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
  1541. #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  1542. #define ADC_CFGR_CONT_Pos (13U)
  1543. #define ADC_CFGR_CONT_Msk (0x1UL << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
  1544. #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
  1545. #define ADC_CFGR_AUTDLY_Pos (14U)
  1546. #define ADC_CFGR_AUTDLY_Msk (0x1UL << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
  1547. #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
  1548. #define ADC_CFGR_ALIGN_Pos (15U)
  1549. #define ADC_CFGR_ALIGN_Msk (0x1UL << ADC_CFGR_ALIGN_Pos) /*!< 0x00008000 */
  1550. #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignment */
  1551. #define ADC_CFGR_DISCEN_Pos (16U)
  1552. #define ADC_CFGR_DISCEN_Msk (0x1UL << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
  1553. #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  1554. #define ADC_CFGR_DISCNUM_Pos (17U)
  1555. #define ADC_CFGR_DISCNUM_Msk (0x7UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
  1556. #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  1557. #define ADC_CFGR_DISCNUM_0 (0x1UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
  1558. #define ADC_CFGR_DISCNUM_1 (0x2UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
  1559. #define ADC_CFGR_DISCNUM_2 (0x4UL << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
  1560. #define ADC_CFGR_JDISCEN_Pos (20U)
  1561. #define ADC_CFGR_JDISCEN_Msk (0x1UL << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
  1562. #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  1563. #define ADC_CFGR_JQM_Pos (21U)
  1564. #define ADC_CFGR_JQM_Msk (0x1UL << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
  1565. #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
  1566. #define ADC_CFGR_AWD1SGL_Pos (22U)
  1567. #define ADC_CFGR_AWD1SGL_Msk (0x1UL << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
  1568. #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  1569. #define ADC_CFGR_AWD1EN_Pos (23U)
  1570. #define ADC_CFGR_AWD1EN_Msk (0x1UL << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
  1571. #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  1572. #define ADC_CFGR_JAWD1EN_Pos (24U)
  1573. #define ADC_CFGR_JAWD1EN_Msk (0x1UL << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
  1574. #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  1575. #define ADC_CFGR_JAUTO_Pos (25U)
  1576. #define ADC_CFGR_JAUTO_Msk (0x1UL << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
  1577. #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  1578. #define ADC_CFGR_AWD1CH_Pos (26U)
  1579. #define ADC_CFGR_AWD1CH_Msk (0x1FUL << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
  1580. #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  1581. #define ADC_CFGR_AWD1CH_0 (0x01UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
  1582. #define ADC_CFGR_AWD1CH_1 (0x02UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
  1583. #define ADC_CFGR_AWD1CH_2 (0x04UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
  1584. #define ADC_CFGR_AWD1CH_3 (0x08UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
  1585. #define ADC_CFGR_AWD1CH_4 (0x10UL << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
  1586. #define ADC_CFGR_JQDIS_Pos (31U)
  1587. #define ADC_CFGR_JQDIS_Msk (0x1UL << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
  1588. #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
  1589. /******************** Bit definition for ADC_CFGR2 register *****************/
  1590. #define ADC_CFGR2_ROVSE_Pos (0U)
  1591. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  1592. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  1593. #define ADC_CFGR2_JOVSE_Pos (1U)
  1594. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  1595. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
  1596. #define ADC_CFGR2_OVSR_Pos (2U)
  1597. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  1598. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  1599. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  1600. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  1601. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  1602. #define ADC_CFGR2_OVSS_Pos (5U)
  1603. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  1604. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  1605. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  1606. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  1607. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  1608. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  1609. #define ADC_CFGR2_TROVS_Pos (9U)
  1610. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  1611. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  1612. #define ADC_CFGR2_ROVSM_Pos (10U)
  1613. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  1614. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
  1615. #define ADC_CFGR2_GCOMP_Pos (16U)
  1616. #define ADC_CFGR2_GCOMP_Msk (0x1UL << ADC_CFGR2_GCOMP_Pos) /*!< 0x00010000 */
  1617. #define ADC_CFGR2_GCOMP ADC_CFGR2_GCOMP_Msk /*!< ADC Gain Compensation mode */
  1618. #define ADC_CFGR2_SWTRIG_Pos (25U)
  1619. #define ADC_CFGR2_SWTRIG_Msk (0x1UL << ADC_CFGR2_SWTRIG_Pos) /*!< 0x02000000 */
  1620. #define ADC_CFGR2_SWTRIG ADC_CFGR2_SWTRIG_Msk /*!< ADC Software Trigger Bit for Sample time control trigger mode */
  1621. #define ADC_CFGR2_BULB_Pos (26U)
  1622. #define ADC_CFGR2_BULB_Msk (0x1UL << ADC_CFGR2_BULB_Pos) /*!< 0x04000000 */
  1623. #define ADC_CFGR2_BULB ADC_CFGR2_BULB_Msk /*!< ADC Bulb sampling mode */
  1624. #define ADC_CFGR2_SMPTRIG_Pos (27U)
  1625. #define ADC_CFGR2_SMPTRIG_Msk (0x1UL << ADC_CFGR2_SMPTRIG_Pos) /*!< 0x08000000 */
  1626. #define ADC_CFGR2_SMPTRIG ADC_CFGR2_SMPTRIG_Msk /*!< ADC Sample Time Control Trigger mode */
  1627. /******************** Bit definition for ADC_SMPR1 register *****************/
  1628. #define ADC_SMPR1_SMP0_Pos (0U)
  1629. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  1630. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  1631. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  1632. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  1633. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  1634. #define ADC_SMPR1_SMP1_Pos (3U)
  1635. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  1636. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  1637. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  1638. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  1639. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  1640. #define ADC_SMPR1_SMP2_Pos (6U)
  1641. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  1642. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  1643. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  1644. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  1645. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  1646. #define ADC_SMPR1_SMP3_Pos (9U)
  1647. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  1648. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  1649. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  1650. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  1651. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  1652. #define ADC_SMPR1_SMP4_Pos (12U)
  1653. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  1654. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  1655. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  1656. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  1657. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  1658. #define ADC_SMPR1_SMP5_Pos (15U)
  1659. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  1660. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  1661. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  1662. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  1663. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  1664. #define ADC_SMPR1_SMP6_Pos (18U)
  1665. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  1666. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  1667. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  1668. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  1669. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  1670. #define ADC_SMPR1_SMP7_Pos (21U)
  1671. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  1672. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  1673. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  1674. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  1675. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  1676. #define ADC_SMPR1_SMP8_Pos (24U)
  1677. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  1678. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  1679. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  1680. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  1681. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  1682. #define ADC_SMPR1_SMP9_Pos (27U)
  1683. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  1684. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  1685. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  1686. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  1687. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  1688. #define ADC_SMPR1_SMPPLUS_Pos (31U)
  1689. #define ADC_SMPR1_SMPPLUS_Msk (0x1UL << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */
  1690. #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */
  1691. /******************** Bit definition for ADC_SMPR2 register *****************/
  1692. #define ADC_SMPR2_SMP10_Pos (0U)
  1693. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  1694. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  1695. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  1696. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  1697. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  1698. #define ADC_SMPR2_SMP11_Pos (3U)
  1699. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  1700. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  1701. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  1702. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  1703. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  1704. #define ADC_SMPR2_SMP12_Pos (6U)
  1705. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  1706. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  1707. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  1708. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  1709. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  1710. #define ADC_SMPR2_SMP13_Pos (9U)
  1711. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  1712. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  1713. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  1714. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  1715. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  1716. #define ADC_SMPR2_SMP14_Pos (12U)
  1717. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  1718. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  1719. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  1720. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  1721. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  1722. #define ADC_SMPR2_SMP15_Pos (15U)
  1723. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  1724. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  1725. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  1726. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  1727. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  1728. #define ADC_SMPR2_SMP16_Pos (18U)
  1729. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  1730. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  1731. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  1732. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  1733. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  1734. #define ADC_SMPR2_SMP17_Pos (21U)
  1735. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  1736. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  1737. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  1738. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  1739. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  1740. #define ADC_SMPR2_SMP18_Pos (24U)
  1741. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  1742. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
  1743. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  1744. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  1745. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  1746. /******************** Bit definition for ADC_TR1 register *******************/
  1747. #define ADC_TR1_LT1_Pos (0U)
  1748. #define ADC_TR1_LT1_Msk (0xFFFUL << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  1749. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  1750. #define ADC_TR1_AWDFILT_Pos (12U)
  1751. #define ADC_TR1_AWDFILT_Msk (0x7UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00007000 */
  1752. #define ADC_TR1_AWDFILT ADC_TR1_AWDFILT_Msk /*!< ADC analog watchdog filtering parameter */
  1753. #define ADC_TR1_AWDFILT_0 (0x1UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00001000 */
  1754. #define ADC_TR1_AWDFILT_1 (0x2UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00002000 */
  1755. #define ADC_TR1_AWDFILT_2 (0x4UL << ADC_TR1_AWDFILT_Pos) /*!< 0x00004000 */
  1756. #define ADC_TR1_HT1_Pos (16U)
  1757. #define ADC_TR1_HT1_Msk (0xFFFUL << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  1758. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC analog watchdog 1 threshold high */
  1759. /******************** Bit definition for ADC_TR2 register *******************/
  1760. #define ADC_TR2_LT2_Pos (0U)
  1761. #define ADC_TR2_LT2_Msk (0xFFUL << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
  1762. #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  1763. #define ADC_TR2_HT2_Pos (16U)
  1764. #define ADC_TR2_HT2_Msk (0xFFUL << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
  1765. #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  1766. /******************** Bit definition for ADC_TR3 register *******************/
  1767. #define ADC_TR3_LT3_Pos (0U)
  1768. #define ADC_TR3_LT3_Msk (0xFFUL << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
  1769. #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1770. #define ADC_TR3_HT3_Pos (16U)
  1771. #define ADC_TR3_HT3_Msk (0xFFUL << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
  1772. #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1773. /******************** Bit definition for ADC_SQR1 register ******************/
  1774. #define ADC_SQR1_L_Pos (0U)
  1775. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  1776. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  1777. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  1778. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  1779. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  1780. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  1781. #define ADC_SQR1_SQ1_Pos (6U)
  1782. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  1783. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  1784. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  1785. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  1786. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  1787. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  1788. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  1789. #define ADC_SQR1_SQ2_Pos (12U)
  1790. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  1791. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  1792. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  1793. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  1794. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  1795. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  1796. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  1797. #define ADC_SQR1_SQ3_Pos (18U)
  1798. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  1799. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  1800. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  1801. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  1802. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  1803. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  1804. #define ADC_SQR1_SQ3_4 (0x10UL<< ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  1805. #define ADC_SQR1_SQ4_Pos (24U)
  1806. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  1807. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  1808. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  1809. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  1810. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  1811. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  1812. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  1813. /******************** Bit definition for ADC_SQR2 register ******************/
  1814. #define ADC_SQR2_SQ5_Pos (0U)
  1815. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  1816. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  1817. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  1818. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  1819. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  1820. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  1821. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  1822. #define ADC_SQR2_SQ6_Pos (6U)
  1823. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  1824. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  1825. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  1826. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  1827. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  1828. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  1829. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  1830. #define ADC_SQR2_SQ7_Pos (12U)
  1831. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  1832. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  1833. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  1834. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  1835. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  1836. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  1837. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  1838. #define ADC_SQR2_SQ8_Pos (18U)
  1839. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  1840. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  1841. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  1842. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  1843. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  1844. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  1845. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  1846. #define ADC_SQR2_SQ9_Pos (24U)
  1847. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  1848. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  1849. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  1850. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  1851. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  1852. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  1853. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  1854. /******************** Bit definition for ADC_SQR3 register ******************/
  1855. #define ADC_SQR3_SQ10_Pos (0U)
  1856. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  1857. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  1858. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  1859. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  1860. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  1861. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  1862. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  1863. #define ADC_SQR3_SQ11_Pos (6U)
  1864. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  1865. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
  1866. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  1867. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  1868. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  1869. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  1870. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  1871. #define ADC_SQR3_SQ12_Pos (12U)
  1872. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  1873. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  1874. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  1875. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  1876. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  1877. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  1878. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  1879. #define ADC_SQR3_SQ13_Pos (18U)
  1880. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  1881. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  1882. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  1883. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  1884. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  1885. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  1886. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  1887. #define ADC_SQR3_SQ14_Pos (24U)
  1888. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  1889. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  1890. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  1891. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  1892. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  1893. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  1894. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  1895. /******************** Bit definition for ADC_SQR4 register ******************/
  1896. #define ADC_SQR4_SQ15_Pos (0U)
  1897. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  1898. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  1899. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  1900. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  1901. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  1902. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  1903. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  1904. #define ADC_SQR4_SQ16_Pos (6U)
  1905. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  1906. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  1907. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  1908. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  1909. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  1910. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  1911. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  1912. /******************** Bit definition for ADC_DR register ********************/
  1913. #define ADC_DR_RDATA_Pos (0U)
  1914. #define ADC_DR_RDATA_Msk (0xFFFFUL << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
  1915. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
  1916. /******************** Bit definition for ADC_JSQR register ******************/
  1917. #define ADC_JSQR_JL_Pos (0U)
  1918. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  1919. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  1920. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  1921. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  1922. #define ADC_JSQR_JEXTSEL_Pos (2U)
  1923. #define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000007C */
  1924. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  1925. #define ADC_JSQR_JEXTSEL_0 (0x1UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  1926. #define ADC_JSQR_JEXTSEL_1 (0x2UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  1927. #define ADC_JSQR_JEXTSEL_2 (0x4UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  1928. #define ADC_JSQR_JEXTSEL_3 (0x8UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  1929. #define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000040 */
  1930. #define ADC_JSQR_JEXTEN_Pos (7U)
  1931. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000180 */
  1932. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
  1933. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  1934. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000100 */
  1935. #define ADC_JSQR_JSQ1_Pos (9U)
  1936. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00003E00 */
  1937. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  1938. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  1939. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  1940. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  1941. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  1942. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00002000 */
  1943. #define ADC_JSQR_JSQ2_Pos (15U)
  1944. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
  1945. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  1946. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
  1947. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  1948. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  1949. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  1950. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  1951. #define ADC_JSQR_JSQ3_Pos (21U)
  1952. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x03E00000 */
  1953. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  1954. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  1955. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  1956. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  1957. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  1958. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x02000000 */
  1959. #define ADC_JSQR_JSQ4_Pos (27U)
  1960. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0xF8000000 */
  1961. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  1962. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  1963. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  1964. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  1965. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  1966. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x80000000 */
  1967. /******************** Bit definition for ADC_OFR1 register ******************/
  1968. #define ADC_OFR1_OFFSET1_Pos (0U)
  1969. #define ADC_OFR1_OFFSET1_Msk (0xFFFUL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
  1970. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
  1971. #define ADC_OFR1_OFFSETPOS_Pos (24U)
  1972. #define ADC_OFR1_OFFSETPOS_Msk (0x1UL << ADC_OFR1_OFFSETPOS_Pos) /*!< 0x01000000 */
  1973. #define ADC_OFR1_OFFSETPOS ADC_OFR1_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  1974. #define ADC_OFR1_SATEN_Pos (25U)
  1975. #define ADC_OFR1_SATEN_Msk (0x1UL << ADC_OFR1_SATEN_Pos) /*!< 0x02000000 */
  1976. #define ADC_OFR1_SATEN ADC_OFR1_SATEN_Msk /*!< ADC offset number 1 saturation enable */
  1977. #define ADC_OFR1_OFFSET1_CH_Pos (26U)
  1978. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  1979. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
  1980. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  1981. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  1982. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  1983. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  1984. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  1985. #define ADC_OFR1_OFFSET1_EN_Pos (31U)
  1986. #define ADC_OFR1_OFFSET1_EN_Msk (0x1UL << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
  1987. #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
  1988. /******************** Bit definition for ADC_OFR2 register ******************/
  1989. #define ADC_OFR2_OFFSET2_Pos (0U)
  1990. #define ADC_OFR2_OFFSET2_Msk (0xFFFUL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
  1991. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
  1992. #define ADC_OFR2_OFFSETPOS_Pos (24U)
  1993. #define ADC_OFR2_OFFSETPOS_Msk (0x1UL << ADC_OFR2_OFFSETPOS_Pos) /*!< 0x01000000 */
  1994. #define ADC_OFR2_OFFSETPOS ADC_OFR2_OFFSETPOS_Msk /*!< ADC offset number 2 positive */
  1995. #define ADC_OFR2_SATEN_Pos (25U)
  1996. #define ADC_OFR2_SATEN_Msk (0x1UL << ADC_OFR2_SATEN_Pos) /*!< 0x02000000 */
  1997. #define ADC_OFR2_SATEN ADC_OFR2_SATEN_Msk /*!< ADC offset number 2 saturation enable */
  1998. #define ADC_OFR2_OFFSET2_CH_Pos (26U)
  1999. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  2000. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
  2001. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  2002. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  2003. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  2004. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  2005. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  2006. #define ADC_OFR2_OFFSET2_EN_Pos (31U)
  2007. #define ADC_OFR2_OFFSET2_EN_Msk (0x1UL << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
  2008. #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
  2009. /******************** Bit definition for ADC_OFR3 register ******************/
  2010. #define ADC_OFR3_OFFSET3_Pos (0U)
  2011. #define ADC_OFR3_OFFSET3_Msk (0xFFFUL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
  2012. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
  2013. #define ADC_OFR3_OFFSETPOS_Pos (24U)
  2014. #define ADC_OFR3_OFFSETPOS_Msk (0x1UL << ADC_OFR3_OFFSETPOS_Pos) /*!< 0x01000000 */
  2015. #define ADC_OFR3_OFFSETPOS ADC_OFR3_OFFSETPOS_Msk /*!< ADC offset number 3 positive */
  2016. #define ADC_OFR3_SATEN_Pos (25U)
  2017. #define ADC_OFR3_SATEN_Msk (0x1UL << ADC_OFR3_SATEN_Pos) /*!< 0x02000000 */
  2018. #define ADC_OFR3_SATEN ADC_OFR3_SATEN_Msk /*!< ADC offset number 3 saturation enable */
  2019. #define ADC_OFR3_OFFSET3_CH_Pos (26U)
  2020. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  2021. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
  2022. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  2023. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  2024. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  2025. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  2026. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  2027. #define ADC_OFR3_OFFSET3_EN_Pos (31U)
  2028. #define ADC_OFR3_OFFSET3_EN_Msk (0x1UL << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
  2029. #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
  2030. /******************** Bit definition for ADC_OFR4 register ******************/
  2031. #define ADC_OFR4_OFFSET4_Pos (0U)
  2032. #define ADC_OFR4_OFFSET4_Msk (0xFFFUL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
  2033. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
  2034. #define ADC_OFR4_OFFSETPOS_Pos (24U)
  2035. #define ADC_OFR4_OFFSETPOS_Msk (0x1UL << ADC_OFR4_OFFSETPOS_Pos) /*!< 0x01000000 */
  2036. #define ADC_OFR4_OFFSETPOS ADC_OFR4_OFFSETPOS_Msk /*!< ADC offset number 4 positive */
  2037. #define ADC_OFR4_SATEN_Pos (25U)
  2038. #define ADC_OFR4_SATEN_Msk (0x1UL << ADC_OFR4_SATEN_Pos) /*!< 0x02000000 */
  2039. #define ADC_OFR4_SATEN ADC_OFR4_SATEN_Msk /*!< ADC offset number 4 saturation enable */
  2040. #define ADC_OFR4_OFFSET4_CH_Pos (26U)
  2041. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  2042. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
  2043. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  2044. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  2045. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  2046. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  2047. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  2048. #define ADC_OFR4_OFFSET4_EN_Pos (31U)
  2049. #define ADC_OFR4_OFFSET4_EN_Msk (0x1UL << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
  2050. #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
  2051. /******************** Bit definition for ADC_JDR1 register ******************/
  2052. #define ADC_JDR1_JDATA_Pos (0U)
  2053. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  2054. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  2055. /******************** Bit definition for ADC_JDR2 register ******************/
  2056. #define ADC_JDR2_JDATA_Pos (0U)
  2057. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  2058. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  2059. /******************** Bit definition for ADC_JDR3 register ******************/
  2060. #define ADC_JDR3_JDATA_Pos (0U)
  2061. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  2062. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  2063. /******************** Bit definition for ADC_JDR4 register ******************/
  2064. #define ADC_JDR4_JDATA_Pos (0U)
  2065. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  2066. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  2067. /******************** Bit definition for ADC_AWD2CR register ****************/
  2068. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  2069. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  2070. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  2071. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  2072. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  2073. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  2074. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  2075. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  2076. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  2077. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  2078. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  2079. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  2080. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  2081. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  2082. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  2083. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  2084. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  2085. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  2086. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  2087. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  2088. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  2089. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  2090. /******************** Bit definition for ADC_AWD3CR register ****************/
  2091. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  2092. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  2093. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  2094. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  2095. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  2096. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  2097. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  2098. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  2099. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  2100. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  2101. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  2102. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  2103. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  2104. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  2105. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  2106. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  2107. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  2108. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  2109. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  2110. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  2111. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  2112. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  2113. /******************** Bit definition for ADC_DIFSEL register ****************/
  2114. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  2115. #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
  2116. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
  2117. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  2118. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  2119. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  2120. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  2121. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  2122. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  2123. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  2124. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  2125. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  2126. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  2127. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  2128. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  2129. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  2130. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  2131. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  2132. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  2133. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  2134. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  2135. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  2136. /******************** Bit definition for ADC_CALFACT register ***************/
  2137. #define ADC_CALFACT_CALFACT_S_Pos (0U)
  2138. #define ADC_CALFACT_CALFACT_S_Msk (0x7FUL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
  2139. #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
  2140. #define ADC_CALFACT_CALFACT_S_0 (0x01UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
  2141. #define ADC_CALFACT_CALFACT_S_1 (0x02UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
  2142. #define ADC_CALFACT_CALFACT_S_2 (0x04UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
  2143. #define ADC_CALFACT_CALFACT_S_3 (0x08UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
  2144. #define ADC_CALFACT_CALFACT_S_4 (0x10UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
  2145. #define ADC_CALFACT_CALFACT_S_5 (0x20UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
  2146. #define ADC_CALFACT_CALFACT_S_6 (0x40UL << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000030 */
  2147. #define ADC_CALFACT_CALFACT_D_Pos (16U)
  2148. #define ADC_CALFACT_CALFACT_D_Msk (0x7FUL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
  2149. #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
  2150. #define ADC_CALFACT_CALFACT_D_0 (0x01UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
  2151. #define ADC_CALFACT_CALFACT_D_1 (0x02UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
  2152. #define ADC_CALFACT_CALFACT_D_2 (0x04UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
  2153. #define ADC_CALFACT_CALFACT_D_3 (0x08UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
  2154. #define ADC_CALFACT_CALFACT_D_4 (0x10UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
  2155. #define ADC_CALFACT_CALFACT_D_5 (0x20UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
  2156. #define ADC_CALFACT_CALFACT_D_6 (0x40UL << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00300000 */
  2157. /******************** Bit definition for ADC_GCOMP register *****************/
  2158. #define ADC_GCOMP_GCOMPCOEFF_Pos (0U)
  2159. #define ADC_GCOMP_GCOMPCOEFF_Msk (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos) /*!< 0x00003FFF */
  2160. #define ADC_GCOMP_GCOMPCOEFF ADC_GCOMP_GCOMPCOEFF_Msk /*!< ADC Gain Compensation Coefficient */
  2161. /************************* ADC Common registers *****************************/
  2162. /******************** Bit definition for ADC_CSR register *******************/
  2163. #define ADC_CSR_ADRDY_MST_Pos (0U)
  2164. #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
  2165. #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< ADC multimode master ready flag */
  2166. #define ADC_CSR_EOSMP_MST_Pos (1U)
  2167. #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
  2168. #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< ADC multimode master group regular end of sampling flag */
  2169. #define ADC_CSR_EOC_MST_Pos (2U)
  2170. #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
  2171. #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< ADC multimode master group regular end of unitary conversion flag */
  2172. #define ADC_CSR_EOS_MST_Pos (3U)
  2173. #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
  2174. #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< ADC multimode master group regular end of sequence conversions flag */
  2175. #define ADC_CSR_OVR_MST_Pos (4U)
  2176. #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
  2177. #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< ADC multimode master group regular overrun flag */
  2178. #define ADC_CSR_JEOC_MST_Pos (5U)
  2179. #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
  2180. #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< ADC multimode master group injected end of unitary conversion flag */
  2181. #define ADC_CSR_JEOS_MST_Pos (6U)
  2182. #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
  2183. #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< ADC multimode master group injected end of sequence conversions flag */
  2184. #define ADC_CSR_AWD1_MST_Pos (7U)
  2185. #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
  2186. #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< ADC multimode master analog watchdog 1 flag */
  2187. #define ADC_CSR_AWD2_MST_Pos (8U)
  2188. #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
  2189. #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< ADC multimode master analog watchdog 2 flag */
  2190. #define ADC_CSR_AWD3_MST_Pos (9U)
  2191. #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
  2192. #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< ADC multimode master analog watchdog 3 flag */
  2193. #define ADC_CSR_JQOVF_MST_Pos (10U)
  2194. #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
  2195. #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< ADC multimode master group injected contexts queue overflow flag */
  2196. #define ADC_CSR_ADRDY_SLV_Pos (16U)
  2197. #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
  2198. #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< ADC multimode slave ready flag */
  2199. #define ADC_CSR_EOSMP_SLV_Pos (17U)
  2200. #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
  2201. #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< ADC multimode slave group regular end of sampling flag */
  2202. #define ADC_CSR_EOC_SLV_Pos (18U)
  2203. #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
  2204. #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< ADC multimode slave group regular end of unitary conversion flag */
  2205. #define ADC_CSR_EOS_SLV_Pos (19U)
  2206. #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
  2207. #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< ADC multimode slave group regular end of sequence conversions flag */
  2208. #define ADC_CSR_OVR_SLV_Pos (20U)
  2209. #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
  2210. #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< ADC multimode slave group regular overrun flag */
  2211. #define ADC_CSR_JEOC_SLV_Pos (21U)
  2212. #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
  2213. #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< ADC multimode slave group injected end of unitary conversion flag */
  2214. #define ADC_CSR_JEOS_SLV_Pos (22U)
  2215. #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
  2216. #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< ADC multimode slave group injected end of sequence conversions flag */
  2217. #define ADC_CSR_AWD1_SLV_Pos (23U)
  2218. #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
  2219. #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< ADC multimode slave analog watchdog 1 flag */
  2220. #define ADC_CSR_AWD2_SLV_Pos (24U)
  2221. #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
  2222. #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< ADC multimode slave analog watchdog 2 flag */
  2223. #define ADC_CSR_AWD3_SLV_Pos (25U)
  2224. #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
  2225. #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< ADC multimode slave analog watchdog 3 flag */
  2226. #define ADC_CSR_JQOVF_SLV_Pos (26U)
  2227. #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
  2228. #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< ADC multimode slave group injected contexts queue overflow flag */
  2229. /******************** Bit definition for ADC_CCR register *******************/
  2230. #define ADC_CCR_DUAL_Pos (0U)
  2231. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  2232. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */
  2233. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  2234. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  2235. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  2236. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  2237. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  2238. #define ADC_CCR_DELAY_Pos (8U)
  2239. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  2240. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */
  2241. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  2242. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  2243. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  2244. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  2245. #define ADC_CCR_DMACFG_Pos (13U)
  2246. #define ADC_CCR_DMACFG_Msk (0x1UL << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */
  2247. #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */
  2248. #define ADC_CCR_MDMA_Pos (14U)
  2249. #define ADC_CCR_MDMA_Msk (0x3UL << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */
  2250. #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */
  2251. #define ADC_CCR_MDMA_0 (0x1UL << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */
  2252. #define ADC_CCR_MDMA_1 (0x2UL << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */
  2253. #define ADC_CCR_CKMODE_Pos (16U)
  2254. #define ADC_CCR_CKMODE_Msk (0x3UL << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
  2255. #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
  2256. #define ADC_CCR_CKMODE_0 (0x1UL << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
  2257. #define ADC_CCR_CKMODE_1 (0x2UL << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
  2258. #define ADC_CCR_PRESC_Pos (18U)
  2259. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  2260. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  2261. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  2262. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  2263. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  2264. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  2265. #define ADC_CCR_VREFEN_Pos (22U)
  2266. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  2267. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  2268. #define ADC_CCR_VSENSESEL_Pos (23U)
  2269. #define ADC_CCR_VSENSESEL_Msk (0x1UL << ADC_CCR_VSENSESEL_Pos) /*!< 0x00800000 */
  2270. #define ADC_CCR_VSENSESEL ADC_CCR_VSENSESEL_Msk /*!< ADC internal path to temperature sensor enable */
  2271. #define ADC_CCR_VBATSEL_Pos (24U)
  2272. #define ADC_CCR_VBATSEL_Msk (0x1UL << ADC_CCR_VBATSEL_Pos) /*!< 0x01000000 */
  2273. #define ADC_CCR_VBATSEL ADC_CCR_VBATSEL_Msk /*!< ADC internal path to battery voltage enable */
  2274. /******************** Bit definition for ADC_CDR register *******************/
  2275. #define ADC_CDR_RDATA_MST_Pos (0U)
  2276. #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
  2277. #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
  2278. #define ADC_CDR_RDATA_SLV_Pos (16U)
  2279. #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
  2280. #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
  2281. /******************************************************************************/
  2282. /* */
  2283. /* Advanced Encryption Standard (AES) */
  2284. /* */
  2285. /******************************************************************************/
  2286. /******************* Bit definition for AES_CR register *********************/
  2287. #define AES_CR_EN_Pos (0U)
  2288. #define AES_CR_EN_Msk (0x1UL << AES_CR_EN_Pos) /*!< 0x00000001 */
  2289. #define AES_CR_EN AES_CR_EN_Msk /*!< AES Enable */
  2290. #define AES_CR_DATATYPE_Pos (1U)
  2291. #define AES_CR_DATATYPE_Msk (0x3UL << AES_CR_DATATYPE_Pos) /*!< 0x00000006 */
  2292. #define AES_CR_DATATYPE AES_CR_DATATYPE_Msk /*!< Data type selection */
  2293. #define AES_CR_DATATYPE_0 (0x1UL << AES_CR_DATATYPE_Pos) /*!< 0x00000002 */
  2294. #define AES_CR_DATATYPE_1 (0x2UL << AES_CR_DATATYPE_Pos) /*!< 0x00000004 */
  2295. #define AES_CR_MODE_Pos (3U)
  2296. #define AES_CR_MODE_Msk (0x3UL << AES_CR_MODE_Pos) /*!< 0x00000018 */
  2297. #define AES_CR_MODE AES_CR_MODE_Msk /*!< AES Mode Of Operation */
  2298. #define AES_CR_MODE_0 (0x1UL << AES_CR_MODE_Pos) /*!< 0x00000008 */
  2299. #define AES_CR_MODE_1 (0x2UL << AES_CR_MODE_Pos) /*!< 0x00000010 */
  2300. #define AES_CR_CHMOD_Pos (5U)
  2301. #define AES_CR_CHMOD_Msk (0x803UL << AES_CR_CHMOD_Pos) /*!< 0x00010060 */
  2302. #define AES_CR_CHMOD AES_CR_CHMOD_Msk /*!< AES Chaining Mode */
  2303. #define AES_CR_CHMOD_0 (0x001UL << AES_CR_CHMOD_Pos) /*!< 0x00000020 */
  2304. #define AES_CR_CHMOD_1 (0x002UL << AES_CR_CHMOD_Pos) /*!< 0x00000040 */
  2305. #define AES_CR_CHMOD_2 (0x800UL << AES_CR_CHMOD_Pos) /*!< 0x00010000 */
  2306. #define AES_CR_CCFC_Pos (7U)
  2307. #define AES_CR_CCFC_Msk (0x1UL << AES_CR_CCFC_Pos) /*!< 0x00000080 */
  2308. #define AES_CR_CCFC AES_CR_CCFC_Msk /*!< Computation Complete Flag Clear */
  2309. #define AES_CR_ERRC_Pos (8U)
  2310. #define AES_CR_ERRC_Msk (0x1UL << AES_CR_ERRC_Pos) /*!< 0x00000100 */
  2311. #define AES_CR_ERRC AES_CR_ERRC_Msk /*!< Error Clear */
  2312. #define AES_CR_CCFIE_Pos (9U)
  2313. #define AES_CR_CCFIE_Msk (0x1UL << AES_CR_CCFIE_Pos) /*!< 0x00000200 */
  2314. #define AES_CR_CCFIE AES_CR_CCFIE_Msk /*!< Computation Complete Flag Interrupt Enable */
  2315. #define AES_CR_ERRIE_Pos (10U)
  2316. #define AES_CR_ERRIE_Msk (0x1UL << AES_CR_ERRIE_Pos) /*!< 0x00000400 */
  2317. #define AES_CR_ERRIE AES_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  2318. #define AES_CR_DMAINEN_Pos (11U)
  2319. #define AES_CR_DMAINEN_Msk (0x1UL << AES_CR_DMAINEN_Pos) /*!< 0x00000800 */
  2320. #define AES_CR_DMAINEN AES_CR_DMAINEN_Msk /*!< Enable data input phase DMA management */
  2321. #define AES_CR_DMAOUTEN_Pos (12U)
  2322. #define AES_CR_DMAOUTEN_Msk (0x1UL << AES_CR_DMAOUTEN_Pos) /*!< 0x00001000 */
  2323. #define AES_CR_DMAOUTEN AES_CR_DMAOUTEN_Msk /*!< Enable data output phase DMA management */
  2324. #define AES_CR_GCMPH_Pos (13U)
  2325. #define AES_CR_GCMPH_Msk (0x3UL << AES_CR_GCMPH_Pos) /*!< 0x00006000 */
  2326. #define AES_CR_GCMPH AES_CR_GCMPH_Msk /*!< GCM Phase */
  2327. #define AES_CR_GCMPH_0 (0x1UL << AES_CR_GCMPH_Pos) /*!< 0x00002000 */
  2328. #define AES_CR_GCMPH_1 (0x2UL << AES_CR_GCMPH_Pos) /*!< 0x00004000 */
  2329. #define AES_CR_KEYSIZE_Pos (18U)
  2330. #define AES_CR_KEYSIZE_Msk (0x1UL << AES_CR_KEYSIZE_Pos) /*!< 0x00040000 */
  2331. #define AES_CR_KEYSIZE AES_CR_KEYSIZE_Msk /*!< Key size selection */
  2332. #define AES_CR_NPBLB_Pos (20U)
  2333. #define AES_CR_NPBLB_Msk (0xFUL << AES_CR_NPBLB_Pos) /*!< 0x00F00000 */
  2334. #define AES_CR_NPBLB AES_CR_NPBLB_Msk /*!< Number of padding bytes in payload last block */
  2335. #define AES_CR_NPBLB_0 (0x1UL << AES_CR_NPBLB_Pos) /*!< 0x00100000 */
  2336. #define AES_CR_NPBLB_1 (0x2UL << AES_CR_NPBLB_Pos) /*!< 0x00200000 */
  2337. #define AES_CR_NPBLB_2 (0x4UL << AES_CR_NPBLB_Pos) /*!< 0x00400000 */
  2338. #define AES_CR_NPBLB_3 (0x8UL << AES_CR_NPBLB_Pos) /*!< 0x00800000 */
  2339. /******************* Bit definition for AES_SR register *********************/
  2340. #define AES_SR_CCF_Pos (0U)
  2341. #define AES_SR_CCF_Msk (0x1UL << AES_SR_CCF_Pos) /*!< 0x00000001 */
  2342. #define AES_SR_CCF AES_SR_CCF_Msk /*!< Computation Complete Flag */
  2343. #define AES_SR_RDERR_Pos (1U)
  2344. #define AES_SR_RDERR_Msk (0x1UL << AES_SR_RDERR_Pos) /*!< 0x00000002 */
  2345. #define AES_SR_RDERR AES_SR_RDERR_Msk /*!< Read Error Flag */
  2346. #define AES_SR_WRERR_Pos (2U)
  2347. #define AES_SR_WRERR_Msk (0x1UL << AES_SR_WRERR_Pos) /*!< 0x00000004 */
  2348. #define AES_SR_WRERR AES_SR_WRERR_Msk /*!< Write Error Flag */
  2349. #define AES_SR_BUSY_Pos (3U)
  2350. #define AES_SR_BUSY_Msk (0x1UL << AES_SR_BUSY_Pos) /*!< 0x00000008 */
  2351. #define AES_SR_BUSY AES_SR_BUSY_Msk /*!< Busy Flag */
  2352. /******************* Bit definition for AES_DINR register *******************/
  2353. #define AES_DINR_Pos (0U)
  2354. #define AES_DINR_Msk (0xFFFFFFFFUL << AES_DINR_Pos) /*!< 0xFFFFFFFF */
  2355. #define AES_DINR AES_DINR_Msk /*!< AES Data Input Register */
  2356. /******************* Bit definition for AES_DOUTR register ******************/
  2357. #define AES_DOUTR_Pos (0U)
  2358. #define AES_DOUTR_Msk (0xFFFFFFFFUL << AES_DOUTR_Pos) /*!< 0xFFFFFFFF */
  2359. #define AES_DOUTR AES_DOUTR_Msk /*!< AES Data Output Register */
  2360. /******************* Bit definition for AES_KEYR0 register ******************/
  2361. #define AES_KEYR0_Pos (0U)
  2362. #define AES_KEYR0_Msk (0xFFFFFFFFUL << AES_KEYR0_Pos) /*!< 0xFFFFFFFF */
  2363. #define AES_KEYR0 AES_KEYR0_Msk /*!< AES Key Register 0 */
  2364. /******************* Bit definition for AES_KEYR1 register ******************/
  2365. #define AES_KEYR1_Pos (0U)
  2366. #define AES_KEYR1_Msk (0xFFFFFFFFUL << AES_KEYR1_Pos) /*!< 0xFFFFFFFF */
  2367. #define AES_KEYR1 AES_KEYR1_Msk /*!< AES Key Register 1 */
  2368. /******************* Bit definition for AES_KEYR2 register ******************/
  2369. #define AES_KEYR2_Pos (0U)
  2370. #define AES_KEYR2_Msk (0xFFFFFFFFUL << AES_KEYR2_Pos) /*!< 0xFFFFFFFF */
  2371. #define AES_KEYR2 AES_KEYR2_Msk /*!< AES Key Register 2 */
  2372. /******************* Bit definition for AES_KEYR3 register ******************/
  2373. #define AES_KEYR3_Pos (0U)
  2374. #define AES_KEYR3_Msk (0xFFFFFFFFUL << AES_KEYR3_Pos) /*!< 0xFFFFFFFF */
  2375. #define AES_KEYR3 AES_KEYR3_Msk /*!< AES Key Register 3 */
  2376. /******************* Bit definition for AES_KEYR4 register ******************/
  2377. #define AES_KEYR4_Pos (0U)
  2378. #define AES_KEYR4_Msk (0xFFFFFFFFUL << AES_KEYR4_Pos) /*!< 0xFFFFFFFF */
  2379. #define AES_KEYR4 AES_KEYR4_Msk /*!< AES Key Register 4 */
  2380. /******************* Bit definition for AES_KEYR5 register ******************/
  2381. #define AES_KEYR5_Pos (0U)
  2382. #define AES_KEYR5_Msk (0xFFFFFFFFUL << AES_KEYR5_Pos) /*!< 0xFFFFFFFF */
  2383. #define AES_KEYR5 AES_KEYR5_Msk /*!< AES Key Register 5 */
  2384. /******************* Bit definition for AES_KEYR6 register ******************/
  2385. #define AES_KEYR6_Pos (0U)
  2386. #define AES_KEYR6_Msk (0xFFFFFFFFUL << AES_KEYR6_Pos) /*!< 0xFFFFFFFF */
  2387. #define AES_KEYR6 AES_KEYR6_Msk /*!< AES Key Register 6 */
  2388. /******************* Bit definition for AES_KEYR7 register ******************/
  2389. #define AES_KEYR7_Pos (0U)
  2390. #define AES_KEYR7_Msk (0xFFFFFFFFUL << AES_KEYR7_Pos) /*!< 0xFFFFFFFF */
  2391. #define AES_KEYR7 AES_KEYR7_Msk /*!< AES Key Register 7 */
  2392. /******************* Bit definition for AES_IVR0 register ******************/
  2393. #define AES_IVR0_Pos (0U)
  2394. #define AES_IVR0_Msk (0xFFFFFFFFUL << AES_IVR0_Pos) /*!< 0xFFFFFFFF */
  2395. #define AES_IVR0 AES_IVR0_Msk /*!< AES Initialization Vector Register 0 */
  2396. /******************* Bit definition for AES_IVR1 register ******************/
  2397. #define AES_IVR1_Pos (0U)
  2398. #define AES_IVR1_Msk (0xFFFFFFFFUL << AES_IVR1_Pos) /*!< 0xFFFFFFFF */
  2399. #define AES_IVR1 AES_IVR1_Msk /*!< AES Initialization Vector Register 1 */
  2400. /******************* Bit definition for AES_IVR2 register ******************/
  2401. #define AES_IVR2_Pos (0U)
  2402. #define AES_IVR2_Msk (0xFFFFFFFFUL << AES_IVR2_Pos) /*!< 0xFFFFFFFF */
  2403. #define AES_IVR2 AES_IVR2_Msk /*!< AES Initialization Vector Register 2 */
  2404. /******************* Bit definition for AES_IVR3 register ******************/
  2405. #define AES_IVR3_Pos (0U)
  2406. #define AES_IVR3_Msk (0xFFFFFFFFUL << AES_IVR3_Pos) /*!< 0xFFFFFFFF */
  2407. #define AES_IVR3 AES_IVR3_Msk /*!< AES Initialization Vector Register 3 */
  2408. /******************* Bit definition for AES_SUSP0R register ******************/
  2409. #define AES_SUSP0R_Pos (0U)
  2410. #define AES_SUSP0R_Msk (0xFFFFFFFFUL << AES_SUSP0R_Pos) /*!< 0xFFFFFFFF */
  2411. #define AES_SUSP0R AES_SUSP0R_Msk /*!< AES Suspend registers 0 */
  2412. /******************* Bit definition for AES_SUSP1R register ******************/
  2413. #define AES_SUSP1R_Pos (0U)
  2414. #define AES_SUSP1R_Msk (0xFFFFFFFFUL << AES_SUSP1R_Pos) /*!< 0xFFFFFFFF */
  2415. #define AES_SUSP1R AES_SUSP1R_Msk /*!< AES Suspend registers 1 */
  2416. /******************* Bit definition for AES_SUSP2R register ******************/
  2417. #define AES_SUSP2R_Pos (0U)
  2418. #define AES_SUSP2R_Msk (0xFFFFFFFFUL << AES_SUSP2R_Pos) /*!< 0xFFFFFFFF */
  2419. #define AES_SUSP2R AES_SUSP2R_Msk /*!< AES Suspend registers 2 */
  2420. /******************* Bit definition for AES_SUSP3R register ******************/
  2421. #define AES_SUSP3R_Pos (0U)
  2422. #define AES_SUSP3R_Msk (0xFFFFFFFFUL << AES_SUSP3R_Pos) /*!< 0xFFFFFFFF */
  2423. #define AES_SUSP3R AES_SUSP3R_Msk /*!< AES Suspend registers 3 */
  2424. /******************* Bit definition for AES_SUSP4R register ******************/
  2425. #define AES_SUSP4R_Pos (0U)
  2426. #define AES_SUSP4R_Msk (0xFFFFFFFFUL << AES_SUSP4R_Pos) /*!< 0xFFFFFFFF */
  2427. #define AES_SUSP4R AES_SUSP4R_Msk /*!< AES Suspend registers 4 */
  2428. /******************* Bit definition for AES_SUSP5R register ******************/
  2429. #define AES_SUSP5R_Pos (0U)
  2430. #define AES_SUSP5R_Msk (0xFFFFFFFFUL << AES_SUSP5R_Pos) /*!< 0xFFFFFFFF */
  2431. #define AES_SUSP5R AES_SUSP5R_Msk /*!< AES Suspend registers 5 */
  2432. /******************* Bit definition for AES_SUSP6R register ******************/
  2433. #define AES_SUSP6R_Pos (0U)
  2434. #define AES_SUSP6R_Msk (0xFFFFFFFFUL << AES_SUSP6R_Pos) /*!< 0xFFFFFFFF */
  2435. #define AES_SUSP6R AES_SUSP6R_Msk /*!< AES Suspend registers 6 */
  2436. /******************* Bit definition for AES_SUSP7R register ******************/
  2437. #define AES_SUSP7R_Pos (0U)
  2438. #define AES_SUSP7R_Msk (0xFFFFFFFFUL << AES_SUSP7R_Pos) /*!< 0xFFFFFFFF */
  2439. #define AES_SUSP7R AES_SUSP7R_Msk /*!< AES Suspend registers 7 */
  2440. /******************************************************************************/
  2441. /* */
  2442. /* Analog Comparators (COMP) */
  2443. /* */
  2444. /******************************************************************************/
  2445. /********************** Bit definition for COMP_CSR register ****************/
  2446. #define COMP_CSR_EN_Pos (0U)
  2447. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  2448. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  2449. #define COMP_CSR_INMSEL_Pos (4U)
  2450. #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
  2451. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  2452. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  2453. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  2454. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  2455. #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */
  2456. #define COMP_CSR_INPSEL_Pos (8U)
  2457. #define COMP_CSR_INPSEL_Msk (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  2458. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
  2459. #define COMP_CSR_POLARITY_Pos (15U)
  2460. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  2461. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  2462. #define COMP_CSR_HYST_Pos (16U)
  2463. #define COMP_CSR_HYST_Msk (0x7UL << COMP_CSR_HYST_Pos) /*!< 0x00070000 */
  2464. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
  2465. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  2466. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  2467. #define COMP_CSR_HYST_2 (0x4UL << COMP_CSR_HYST_Pos) /*!< 0x00040000 */
  2468. #define COMP_CSR_BLANKING_Pos (19U)
  2469. #define COMP_CSR_BLANKING_Msk (0x7UL << COMP_CSR_BLANKING_Pos) /*!< 0x00380000 */
  2470. #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
  2471. #define COMP_CSR_BLANKING_0 (0x1UL << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
  2472. #define COMP_CSR_BLANKING_1 (0x2UL << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
  2473. #define COMP_CSR_BLANKING_2 (0x4UL << COMP_CSR_BLANKING_Pos) /*!< 0x00200000 */
  2474. #define COMP_CSR_BRGEN_Pos (22U)
  2475. #define COMP_CSR_BRGEN_Msk (0x1UL << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
  2476. #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator scaler bridge enable */
  2477. #define COMP_CSR_SCALEN_Pos (23U)
  2478. #define COMP_CSR_SCALEN_Msk (0x1UL << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
  2479. #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator voltage scaler enable */
  2480. #define COMP_CSR_VALUE_Pos (30U)
  2481. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  2482. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  2483. #define COMP_CSR_LOCK_Pos (31U)
  2484. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  2485. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  2486. /******************************************************************************/
  2487. /* */
  2488. /* CORDIC calculation unit */
  2489. /* */
  2490. /******************************************************************************/
  2491. /******************* Bit definition for CORDIC_CSR register *****************/
  2492. #define CORDIC_CSR_FUNC_Pos (0U)
  2493. #define CORDIC_CSR_FUNC_Msk (0xFUL << CORDIC_CSR_FUNC_Pos) /*!< 0x0000000F */
  2494. #define CORDIC_CSR_FUNC CORDIC_CSR_FUNC_Msk /*!< Function */
  2495. #define CORDIC_CSR_FUNC_0 (0x1UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000001 */
  2496. #define CORDIC_CSR_FUNC_1 (0x2UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000002 */
  2497. #define CORDIC_CSR_FUNC_2 (0x4UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000004 */
  2498. #define CORDIC_CSR_FUNC_3 (0x8UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000008 */
  2499. #define CORDIC_CSR_PRECISION_Pos (4U)
  2500. #define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos) /*!< 0x000000F0 */
  2501. #define CORDIC_CSR_PRECISION CORDIC_CSR_PRECISION_Msk /*!< Precision */
  2502. #define CORDIC_CSR_PRECISION_0 (0x1UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000010 */
  2503. #define CORDIC_CSR_PRECISION_1 (0x2UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000020 */
  2504. #define CORDIC_CSR_PRECISION_2 (0x4UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000040 */
  2505. #define CORDIC_CSR_PRECISION_3 (0x8UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000080 */
  2506. #define CORDIC_CSR_SCALE_Pos (8U)
  2507. #define CORDIC_CSR_SCALE_Msk (0x7UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000700 */
  2508. #define CORDIC_CSR_SCALE CORDIC_CSR_SCALE_Msk /*!< Scaling factor */
  2509. #define CORDIC_CSR_SCALE_0 (0x1UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000100 */
  2510. #define CORDIC_CSR_SCALE_1 (0x2UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000200 */
  2511. #define CORDIC_CSR_SCALE_2 (0x4UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000400 */
  2512. #define CORDIC_CSR_IEN_Pos (16U)
  2513. #define CORDIC_CSR_IEN_Msk (0x1UL << CORDIC_CSR_IEN_Pos) /*!< 0x00010000 */
  2514. #define CORDIC_CSR_IEN CORDIC_CSR_IEN_Msk /*!< Interrupt Enable */
  2515. #define CORDIC_CSR_DMAREN_Pos (17U)
  2516. #define CORDIC_CSR_DMAREN_Msk (0x1UL << CORDIC_CSR_DMAREN_Pos) /*!< 0x00020000 */
  2517. #define CORDIC_CSR_DMAREN CORDIC_CSR_DMAREN_Msk /*!< DMA Read channel Enable */
  2518. #define CORDIC_CSR_DMAWEN_Pos (18U)
  2519. #define CORDIC_CSR_DMAWEN_Msk (0x1UL << CORDIC_CSR_DMAWEN_Pos) /*!< 0x00040000 */
  2520. #define CORDIC_CSR_DMAWEN CORDIC_CSR_DMAWEN_Msk /*!< DMA Write channel Enable */
  2521. #define CORDIC_CSR_NRES_Pos (19U)
  2522. #define CORDIC_CSR_NRES_Msk (0x1UL << CORDIC_CSR_NRES_Pos) /*!< 0x00080000 */
  2523. #define CORDIC_CSR_NRES CORDIC_CSR_NRES_Msk /*!< Number of results in WDATA register */
  2524. #define CORDIC_CSR_NARGS_Pos (20U)
  2525. #define CORDIC_CSR_NARGS_Msk (0x1UL << CORDIC_CSR_NARGS_Pos) /*!< 0x00100000 */
  2526. #define CORDIC_CSR_NARGS CORDIC_CSR_NARGS_Msk /*!< Number of arguments in RDATA register */
  2527. #define CORDIC_CSR_RESSIZE_Pos (21U)
  2528. #define CORDIC_CSR_RESSIZE_Msk (0x1UL << CORDIC_CSR_RESSIZE_Pos) /*!< 0x00200000 */
  2529. #define CORDIC_CSR_RESSIZE CORDIC_CSR_RESSIZE_Msk /*!< Width of output data */
  2530. #define CORDIC_CSR_ARGSIZE_Pos (22U)
  2531. #define CORDIC_CSR_ARGSIZE_Msk (0x1UL << CORDIC_CSR_ARGSIZE_Pos) /*!< 0x00400000 */
  2532. #define CORDIC_CSR_ARGSIZE CORDIC_CSR_ARGSIZE_Msk /*!< Width of input data */
  2533. #define CORDIC_CSR_RRDY_Pos (31U)
  2534. #define CORDIC_CSR_RRDY_Msk (0x1UL << CORDIC_CSR_RRDY_Pos) /*!< 0x80000000 */
  2535. #define CORDIC_CSR_RRDY CORDIC_CSR_RRDY_Msk /*!< Result Ready Flag */
  2536. /******************* Bit definition for CORDIC_WDATA register ***************/
  2537. #define CORDIC_WDATA_ARG_Pos (0U)
  2538. #define CORDIC_WDATA_ARG_Msk (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos) /*!< 0xFFFFFFFF */
  2539. #define CORDIC_WDATA_ARG CORDIC_WDATA_ARG_Msk /*!< Input Argument */
  2540. /******************* Bit definition for CORDIC_RDATA register ***************/
  2541. #define CORDIC_RDATA_RES_Pos (0U)
  2542. #define CORDIC_RDATA_RES_Msk (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos) /*!< 0xFFFFFFFF */
  2543. #define CORDIC_RDATA_RES CORDIC_RDATA_RES_Msk /*!< Output Result */
  2544. /******************************************************************************/
  2545. /* */
  2546. /* CRC calculation unit */
  2547. /* */
  2548. /******************************************************************************/
  2549. /******************* Bit definition for CRC_DR register *********************/
  2550. #define CRC_DR_DR_Pos (0U)
  2551. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  2552. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  2553. /******************* Bit definition for CRC_IDR register ********************/
  2554. #define CRC_IDR_IDR_Pos (0U)
  2555. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  2556. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bit data register bits */
  2557. /******************** Bit definition for CRC_CR register ********************/
  2558. #define CRC_CR_RESET_Pos (0U)
  2559. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  2560. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  2561. #define CRC_CR_POLYSIZE_Pos (3U)
  2562. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  2563. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  2564. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  2565. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  2566. #define CRC_CR_REV_IN_Pos (5U)
  2567. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  2568. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  2569. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  2570. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  2571. #define CRC_CR_REV_OUT_Pos (7U)
  2572. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  2573. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  2574. /******************* Bit definition for CRC_INIT register *******************/
  2575. #define CRC_INIT_INIT_Pos (0U)
  2576. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  2577. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  2578. /******************* Bit definition for CRC_POL register ********************/
  2579. #define CRC_POL_POL_Pos (0U)
  2580. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  2581. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  2582. /******************************************************************************/
  2583. /* */
  2584. /* CRS Clock Recovery System */
  2585. /******************************************************************************/
  2586. /******************* Bit definition for CRS_CR register *********************/
  2587. #define CRS_CR_SYNCOKIE_Pos (0U)
  2588. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  2589. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  2590. #define CRS_CR_SYNCWARNIE_Pos (1U)
  2591. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  2592. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  2593. #define CRS_CR_ERRIE_Pos (2U)
  2594. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  2595. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  2596. #define CRS_CR_ESYNCIE_Pos (3U)
  2597. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  2598. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  2599. #define CRS_CR_CEN_Pos (5U)
  2600. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  2601. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  2602. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  2603. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  2604. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  2605. #define CRS_CR_SWSYNC_Pos (7U)
  2606. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  2607. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  2608. #define CRS_CR_TRIM_Pos (8U)
  2609. #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */
  2610. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  2611. /******************* Bit definition for CRS_CFGR register *********************/
  2612. #define CRS_CFGR_RELOAD_Pos (0U)
  2613. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  2614. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  2615. #define CRS_CFGR_FELIM_Pos (16U)
  2616. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  2617. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  2618. #define CRS_CFGR_SYNCDIV_Pos (24U)
  2619. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  2620. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  2621. #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  2622. #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  2623. #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  2624. #define CRS_CFGR_SYNCSRC_Pos (28U)
  2625. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  2626. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  2627. #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  2628. #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  2629. #define CRS_CFGR_SYNCPOL_Pos (31U)
  2630. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  2631. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  2632. /******************* Bit definition for CRS_ISR register *********************/
  2633. #define CRS_ISR_SYNCOKF_Pos (0U)
  2634. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  2635. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  2636. #define CRS_ISR_SYNCWARNF_Pos (1U)
  2637. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  2638. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  2639. #define CRS_ISR_ERRF_Pos (2U)
  2640. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  2641. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  2642. #define CRS_ISR_ESYNCF_Pos (3U)
  2643. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  2644. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  2645. #define CRS_ISR_SYNCERR_Pos (8U)
  2646. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  2647. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  2648. #define CRS_ISR_SYNCMISS_Pos (9U)
  2649. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  2650. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  2651. #define CRS_ISR_TRIMOVF_Pos (10U)
  2652. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  2653. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  2654. #define CRS_ISR_FEDIR_Pos (15U)
  2655. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  2656. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  2657. #define CRS_ISR_FECAP_Pos (16U)
  2658. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  2659. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  2660. /******************* Bit definition for CRS_ICR register *********************/
  2661. #define CRS_ICR_SYNCOKC_Pos (0U)
  2662. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  2663. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  2664. #define CRS_ICR_SYNCWARNC_Pos (1U)
  2665. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  2666. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  2667. #define CRS_ICR_ERRC_Pos (2U)
  2668. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  2669. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  2670. #define CRS_ICR_ESYNCC_Pos (3U)
  2671. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  2672. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  2673. /******************************************************************************/
  2674. /* */
  2675. /* Digital to Analog Converter */
  2676. /* */
  2677. /******************************************************************************/
  2678. /*
  2679. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  2680. */
  2681. #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */
  2682. /******************** Bit definition for DAC_CR register ********************/
  2683. #define DAC_CR_EN1_Pos (0U)
  2684. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  2685. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  2686. #define DAC_CR_TEN1_Pos (1U)
  2687. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */
  2688. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  2689. #define DAC_CR_TSEL1_Pos (2U)
  2690. #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */
  2691. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
  2692. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */
  2693. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  2694. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  2695. #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  2696. #define DAC_CR_WAVE1_Pos (6U)
  2697. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  2698. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  2699. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  2700. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  2701. #define DAC_CR_MAMP1_Pos (8U)
  2702. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  2703. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  2704. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  2705. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  2706. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  2707. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  2708. #define DAC_CR_DMAEN1_Pos (12U)
  2709. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  2710. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  2711. #define DAC_CR_DMAUDRIE1_Pos (13U)
  2712. #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  2713. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
  2714. #define DAC_CR_CEN1_Pos (14U)
  2715. #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
  2716. #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
  2717. #define DAC_CR_HFSEL_Pos (15U)
  2718. #define DAC_CR_HFSEL_Msk (0x1UL << DAC_CR_HFSEL_Pos) /*!< 0x00008000 */
  2719. #define DAC_CR_HFSEL DAC_CR_HFSEL_Msk /*!<DAC channel 1 and 2 high frequency mode enable >*/
  2720. #define DAC_CR_EN2_Pos (16U)
  2721. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  2722. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  2723. #define DAC_CR_TEN2_Pos (17U)
  2724. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */
  2725. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  2726. #define DAC_CR_TSEL2_Pos (18U)
  2727. #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */
  2728. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */
  2729. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */
  2730. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  2731. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  2732. #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  2733. #define DAC_CR_WAVE2_Pos (22U)
  2734. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  2735. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  2736. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  2737. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  2738. #define DAC_CR_MAMP2_Pos (24U)
  2739. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  2740. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  2741. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  2742. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  2743. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  2744. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  2745. #define DAC_CR_DMAEN2_Pos (28U)
  2746. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  2747. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  2748. #define DAC_CR_DMAUDRIE2_Pos (29U)
  2749. #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  2750. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
  2751. #define DAC_CR_CEN2_Pos (30U)
  2752. #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
  2753. #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
  2754. /***************** Bit definition for DAC_SWTRIGR register ******************/
  2755. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  2756. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  2757. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  2758. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  2759. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  2760. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  2761. #define DAC_SWTRIGR_SWTRIGB1_Pos (16U)
  2762. #define DAC_SWTRIGR_SWTRIGB1_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos) /*!< 0x00010000 */
  2763. #define DAC_SWTRIGR_SWTRIGB1 DAC_SWTRIGR_SWTRIGB1_Msk /*!<DAC channel1 software trigger B */
  2764. #define DAC_SWTRIGR_SWTRIGB2_Pos (17U)
  2765. #define DAC_SWTRIGR_SWTRIGB2_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos) /*!< 0x00020000 */
  2766. #define DAC_SWTRIGR_SWTRIGB2 DAC_SWTRIGR_SWTRIGB2_Msk /*!<DAC channel2 software trigger B */
  2767. /***************** Bit definition for DAC_DHR12R1 register ******************/
  2768. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  2769. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  2770. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  2771. #define DAC_DHR12R1_DACC1DHRB_Pos (16U)
  2772. #define DAC_DHR12R1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos) /*!< 0x0FFF0000 */
  2773. #define DAC_DHR12R1_DACC1DHRB DAC_DHR12R1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Right-aligned data B */
  2774. /***************** Bit definition for DAC_DHR12L1 register ******************/
  2775. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  2776. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  2777. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  2778. #define DAC_DHR12L1_DACC1DHRB_Pos (20U)
  2779. #define DAC_DHR12L1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos) /*!< 0xFFF00000 */
  2780. #define DAC_DHR12L1_DACC1DHRB DAC_DHR12L1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Left aligned data B */
  2781. /****************** Bit definition for DAC_DHR8R1 register ******************/
  2782. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  2783. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  2784. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  2785. #define DAC_DHR8R1_DACC1DHRB_Pos (8U)
  2786. #define DAC_DHR8R1_DACC1DHRB_Msk (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos) /*!< 0x0000FF00 */
  2787. #define DAC_DHR8R1_DACC1DHRB DAC_DHR8R1_DACC1DHRB_Msk /*!<DAC channel1 8-bit Right aligned data B */
  2788. /***************** Bit definition for DAC_DHR12R2 register ******************/
  2789. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  2790. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  2791. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  2792. #define DAC_DHR12R2_DACC2DHRB_Pos (16U)
  2793. #define DAC_DHR12R2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos) /*!< 0x0FFF0000 */
  2794. #define DAC_DHR12R2_DACC2DHRB DAC_DHR12R2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Right-aligned data B */
  2795. /***************** Bit definition for DAC_DHR12L2 register ******************/
  2796. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  2797. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  2798. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  2799. #define DAC_DHR12L2_DACC2DHRB_Pos (20U)
  2800. #define DAC_DHR12L2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos) /*!< 0xFFF00000 */
  2801. #define DAC_DHR12L2_DACC2DHRB DAC_DHR12L2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Left aligned data B */
  2802. /****************** Bit definition for DAC_DHR8R2 register ******************/
  2803. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  2804. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  2805. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  2806. #define DAC_DHR8R2_DACC2DHRB_Pos (8U)
  2807. #define DAC_DHR8R2_DACC2DHRB_Msk (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos) /*!< 0x0000FF00 */
  2808. #define DAC_DHR8R2_DACC2DHRB DAC_DHR8R2_DACC2DHRB_Msk /*!<DAC channel2 8-bit Right aligned data B */
  2809. /***************** Bit definition for DAC_DHR12RD register ******************/
  2810. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  2811. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  2812. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  2813. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  2814. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  2815. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  2816. /***************** Bit definition for DAC_DHR12LD register ******************/
  2817. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  2818. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  2819. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  2820. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  2821. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  2822. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  2823. /****************** Bit definition for DAC_DHR8RD register ******************/
  2824. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  2825. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  2826. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  2827. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  2828. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  2829. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  2830. /******************* Bit definition for DAC_DOR1 register *******************/
  2831. #define DAC_DOR1_DACC1DOR_Pos (0U)
  2832. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  2833. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  2834. #define DAC_DOR1_DACC1DORB_Pos (16U)
  2835. #define DAC_DOR1_DACC1DORB_Msk (0xFFFUL << DAC_DOR1_DACC1DORB_Pos) /*!< 0x0FFF0000 */
  2836. #define DAC_DOR1_DACC1DORB DAC_DOR1_DACC1DORB_Msk /*!<DAC channel1 data output B */
  2837. /******************* Bit definition for DAC_DOR2 register *******************/
  2838. #define DAC_DOR2_DACC2DOR_Pos (0U)
  2839. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  2840. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  2841. #define DAC_DOR2_DACC2DORB_Pos (16U)
  2842. #define DAC_DOR2_DACC2DORB_Msk (0xFFFUL << DAC_DOR2_DACC2DORB_Pos) /*!< 0x0FFF0000 */
  2843. #define DAC_DOR2_DACC2DORB DAC_DOR2_DACC2DORB_Msk /*!<DAC channel2 data output B */
  2844. /******************** Bit definition for DAC_SR register ********************/
  2845. #define DAC_SR_DAC1RDY_Pos (11U)
  2846. #define DAC_SR_DAC1RDY_Msk (0x1UL << DAC_SR_DAC1RDY_Pos) /*!< 0x00000800 */
  2847. #define DAC_SR_DAC1RDY DAC_SR_DAC1RDY_Msk /*!<DAC channel 1 ready status bit */
  2848. #define DAC_SR_DORSTAT1_Pos (12U)
  2849. #define DAC_SR_DORSTAT1_Msk (0x1UL << DAC_SR_DORSTAT1_Pos) /*!< 0x00001000 */
  2850. #define DAC_SR_DORSTAT1 DAC_SR_DORSTAT1_Msk /*!<DAC channel 1 output register status bit */
  2851. #define DAC_SR_DMAUDR1_Pos (13U)
  2852. #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  2853. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  2854. #define DAC_SR_CAL_FLAG1_Pos (14U)
  2855. #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
  2856. #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
  2857. #define DAC_SR_BWST1_Pos (15U)
  2858. #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
  2859. #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
  2860. #define DAC_SR_DAC2RDY_Pos (27U)
  2861. #define DAC_SR_DAC2RDY_Msk (0x1UL << DAC_SR_DAC2RDY_Pos) /*!< 0x08000000 */
  2862. #define DAC_SR_DAC2RDY DAC_SR_DAC2RDY_Msk /*!<DAC channel 2 ready status bit */
  2863. #define DAC_SR_DORSTAT2_Pos (28U)
  2864. #define DAC_SR_DORSTAT2_Msk (0x1UL << DAC_SR_DORSTAT2_Pos) /*!< 0x10000000 */
  2865. #define DAC_SR_DORSTAT2 DAC_SR_DORSTAT2_Msk /*!<DAC channel 2 output register status bit */
  2866. #define DAC_SR_DMAUDR2_Pos (29U)
  2867. #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  2868. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  2869. #define DAC_SR_CAL_FLAG2_Pos (30U)
  2870. #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
  2871. #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
  2872. #define DAC_SR_BWST2_Pos (31U)
  2873. #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
  2874. #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
  2875. /******************* Bit definition for DAC_CCR register ********************/
  2876. #define DAC_CCR_OTRIM1_Pos (0U)
  2877. #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
  2878. #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
  2879. #define DAC_CCR_OTRIM2_Pos (16U)
  2880. #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
  2881. #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
  2882. /******************* Bit definition for DAC_MCR register *******************/
  2883. #define DAC_MCR_MODE1_Pos (0U)
  2884. #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
  2885. #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
  2886. #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
  2887. #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
  2888. #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
  2889. #define DAC_MCR_DMADOUBLE1_Pos (8U)
  2890. #define DAC_MCR_DMADOUBLE1_Msk (0x1UL << DAC_MCR_DMADOUBLE1_Pos) /*!< 0x00000100 */
  2891. #define DAC_MCR_DMADOUBLE1 DAC_MCR_DMADOUBLE1_Msk /*!<DAC Channel 1 DMA double data mode */
  2892. #define DAC_MCR_SINFORMAT1_Pos (9U)
  2893. #define DAC_MCR_SINFORMAT1_Msk (0x1UL << DAC_MCR_SINFORMAT1_Pos) /*!< 0x00000200 */
  2894. #define DAC_MCR_SINFORMAT1 DAC_MCR_SINFORMAT1_Msk /*!<DAC Channel 1 enable signed format */
  2895. #define DAC_MCR_HFSEL_Pos (14U)
  2896. #define DAC_MCR_HFSEL_Msk (0x3UL << DAC_MCR_HFSEL_Pos) /*!< 0x0000C000 */
  2897. #define DAC_MCR_HFSEL DAC_MCR_HFSEL_Msk /*!<HFSEL[1:0] (High Frequency interface mode selection) */
  2898. #define DAC_MCR_HFSEL_0 (0x1UL << DAC_MCR_HFSEL_Pos) /*!< 0x00004000 */
  2899. #define DAC_MCR_HFSEL_1 (0x2UL << DAC_MCR_HFSEL_Pos) /*!< 0x00008000 */
  2900. #define DAC_MCR_MODE2_Pos (16U)
  2901. #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
  2902. #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
  2903. #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
  2904. #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
  2905. #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
  2906. #define DAC_MCR_DMADOUBLE2_Pos (24U)
  2907. #define DAC_MCR_DMADOUBLE2_Msk (0x1UL << DAC_MCR_DMADOUBLE2_Pos) /*!< 0x01000000 */
  2908. #define DAC_MCR_DMADOUBLE2 DAC_MCR_DMADOUBLE2_Msk /*!<DAC Channel 2 DMA double data mode */
  2909. #define DAC_MCR_SINFORMAT2_Pos (25U)
  2910. #define DAC_MCR_SINFORMAT2_Msk (0x1UL << DAC_MCR_SINFORMAT2_Pos) /*!< 0x02000000 */
  2911. #define DAC_MCR_SINFORMAT2 DAC_MCR_SINFORMAT2_Msk /*!<DAC Channel 2 enable signed format */
  2912. /****************** Bit definition for DAC_SHSR1 register ******************/
  2913. #define DAC_SHSR1_TSAMPLE1_Pos (0U)
  2914. #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
  2915. #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
  2916. /****************** Bit definition for DAC_SHSR2 register ******************/
  2917. #define DAC_SHSR2_TSAMPLE2_Pos (0U)
  2918. #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
  2919. #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
  2920. /****************** Bit definition for DAC_SHHR register ******************/
  2921. #define DAC_SHHR_THOLD1_Pos (0U)
  2922. #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
  2923. #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
  2924. #define DAC_SHHR_THOLD2_Pos (16U)
  2925. #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
  2926. #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
  2927. /****************** Bit definition for DAC_SHRR register ******************/
  2928. #define DAC_SHRR_TREFRESH1_Pos (0U)
  2929. #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
  2930. #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
  2931. #define DAC_SHRR_TREFRESH2_Pos (16U)
  2932. #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
  2933. #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
  2934. /****************** Bit definition for DAC_STR1 register ******************/
  2935. #define DAC_STR1_STRSTDATA1_Pos (0U)
  2936. #define DAC_STR1_STRSTDATA1_Msk (0xFFFUL << DAC_STR1_STRSTDATA1_Pos) /*!< 0x00000FFF */
  2937. #define DAC_STR1_STRSTDATA1 DAC_STR1_STRSTDATA1_Msk /*!<DAC Channel 1 Sawtooth starting value */
  2938. #define DAC_STR1_STDIR1_Pos (12U)
  2939. #define DAC_STR1_STDIR1_Msk (0x1UL << DAC_STR1_STDIR1_Pos) /*!< 0x00001000 */
  2940. #define DAC_STR1_STDIR1 DAC_STR1_STDIR1_Msk /*!<DAC Channel 1 Sawtooth direction setting */
  2941. #define DAC_STR1_STINCDATA1_Pos (16U)
  2942. #define DAC_STR1_STINCDATA1_Msk (0xFFFFUL << DAC_STR1_STINCDATA1_Pos) /*!< 0xFFFF0000 */
  2943. #define DAC_STR1_STINCDATA1 DAC_STR1_STINCDATA1_Msk /*!<DAC Channel 1 Sawtooth increment value (12.4 bit format) */
  2944. /****************** Bit definition for DAC_STR2 register ******************/
  2945. #define DAC_STR2_STRSTDATA2_Pos (0U)
  2946. #define DAC_STR2_STRSTDATA2_Msk (0xFFFUL << DAC_STR2_STRSTDATA2_Pos) /*!< 0x00000FFF */
  2947. #define DAC_STR2_STRSTDATA2 DAC_STR2_STRSTDATA2_Msk /*!<DAC Channel 2 Sawtooth starting value */
  2948. #define DAC_STR2_STDIR2_Pos (12U)
  2949. #define DAC_STR2_STDIR2_Msk (0x1UL << DAC_STR2_STDIR2_Pos) /*!< 0x00001000 */
  2950. #define DAC_STR2_STDIR2 DAC_STR2_STDIR2_Msk /*!<DAC Channel 2 Sawtooth direction setting */
  2951. #define DAC_STR2_STINCDATA2_Pos (16U)
  2952. #define DAC_STR2_STINCDATA2_Msk (0xFFFFUL << DAC_STR2_STINCDATA2_Pos) /*!< 0xFFFF0000 */
  2953. #define DAC_STR2_STINCDATA2 DAC_STR2_STINCDATA2_Msk /*!<DAC Channel 2 Sawtooth increment value (12.4 bit format) */
  2954. /****************** Bit definition for DAC_STMODR register ****************/
  2955. #define DAC_STMODR_STRSTTRIGSEL1_Pos (0U)
  2956. #define DAC_STMODR_STRSTTRIGSEL1_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x0000000F */
  2957. #define DAC_STMODR_STRSTTRIGSEL1 DAC_STMODR_STRSTTRIGSEL1_Msk /*!<STRSTTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
  2958. #define DAC_STMODR_STRSTTRIGSEL1_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000001 */
  2959. #define DAC_STMODR_STRSTTRIGSEL1_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000002 */
  2960. #define DAC_STMODR_STRSTTRIGSEL1_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000004 */
  2961. #define DAC_STMODR_STRSTTRIGSEL1_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL1_Pos) /*!< 0x00000008 */
  2962. #define DAC_STMODR_STINCTRIGSEL1_Pos (8U)
  2963. #define DAC_STMODR_STINCTRIGSEL1_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x0000000F */
  2964. #define DAC_STMODR_STINCTRIGSEL1 DAC_STMODR_STINCTRIGSEL1_Msk /*!<STINCTRIGSEL1[3:0] (DAC Channel 1 Sawtooth Increment trigger selection) */
  2965. #define DAC_STMODR_STINCTRIGSEL1_0 (0x1UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000001 */
  2966. #define DAC_STMODR_STINCTRIGSEL1_1 (0x2UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000002 */
  2967. #define DAC_STMODR_STINCTRIGSEL1_2 (0x4UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000004 */
  2968. #define DAC_STMODR_STINCTRIGSEL1_3 (0x8UL << DAC_STMODR_STINCTRIGSEL1_Pos) /*!< 0x00000008 */
  2969. #define DAC_STMODR_STRSTTRIGSEL2_Pos (16U)
  2970. #define DAC_STMODR_STRSTTRIGSEL2_Msk (0xFUL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x0000000F */
  2971. #define DAC_STMODR_STRSTTRIGSEL2 DAC_STMODR_STRSTTRIGSEL2_Msk /*!<STRSTTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
  2972. #define DAC_STMODR_STRSTTRIGSEL2_0 (0x1UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000001 */
  2973. #define DAC_STMODR_STRSTTRIGSEL2_1 (0x2UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000002 */
  2974. #define DAC_STMODR_STRSTTRIGSEL2_2 (0x4UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000004 */
  2975. #define DAC_STMODR_STRSTTRIGSEL2_3 (0x8UL << DAC_STMODR_STRSTTRIGSEL2_Pos) /*!< 0x00000008 */
  2976. #define DAC_STMODR_STINCTRIGSEL2_Pos (24U)
  2977. #define DAC_STMODR_STINCTRIGSEL2_Msk (0xFUL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x0000000F */
  2978. #define DAC_STMODR_STINCTRIGSEL2 DAC_STMODR_STINCTRIGSEL2_Msk /*!<STINCTRIGSEL2[3:0] (DAC Channel 2 Sawtooth Increment trigger selection) */
  2979. #define DAC_STMODR_STINCTRIGSEL2_0 (0x1UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000001 */
  2980. #define DAC_STMODR_STINCTRIGSEL2_1 (0x2UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000002 */
  2981. #define DAC_STMODR_STINCTRIGSEL2_2 (0x4UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000004 */
  2982. #define DAC_STMODR_STINCTRIGSEL2_3 (0x8UL << DAC_STMODR_STINCTRIGSEL2_Pos) /*!< 0x00000008 */
  2983. /******************************************************************************/
  2984. /* */
  2985. /* Debug MCU */
  2986. /* */
  2987. /******************************************************************************/
  2988. /******************** Bit definition for DBGMCU_IDCODE register *************/
  2989. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  2990. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos)/*!< 0x00000FFF */
  2991. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  2992. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  2993. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos)/*!< 0xFFFF0000 */
  2994. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  2995. /******************** Bit definition for DBGMCU_CR register *****************/
  2996. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  2997. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos)/*!< 0x00000001 */
  2998. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  2999. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  3000. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos)/*!< 0x00000002 */
  3001. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  3002. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  3003. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos)/*!< 0x00000004 */
  3004. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  3005. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  3006. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos)/*!< 0x00000020 */
  3007. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  3008. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  3009. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x000000C0 */
  3010. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  3011. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000040 */
  3012. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos)/*!< 0x00000080 */
  3013. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  3014. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  3015. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)/*!< 0x00000001 */
  3016. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
  3017. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U)
  3018. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)/*!< 0x00000002 */
  3019. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
  3020. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos (2U)
  3021. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)/*!< 0x00000004 */
  3022. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
  3023. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos (3U)
  3024. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos)/*!< 0x00000008 */
  3025. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk
  3026. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
  3027. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)/*!< 0x00000010 */
  3028. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
  3029. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U)
  3030. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)/*!< 0x00000020 */
  3031. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
  3032. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
  3033. #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos)/*!< 0x00000400 */
  3034. #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
  3035. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
  3036. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)/*!< 0x00000800 */
  3037. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
  3038. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  3039. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)/*!< 0x00001000 */
  3040. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
  3041. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  3042. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)/*!< 0x00200000 */
  3043. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
  3044. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
  3045. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)/*!< 0x00400000 */
  3046. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
  3047. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (30U)
  3048. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos)/*!< 0x40000000 */
  3049. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
  3050. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
  3051. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos)/*!< 0x80000000 */
  3052. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
  3053. /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
  3054. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos (1U)
  3055. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos)/*!< 0x00000002 */
  3056. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk
  3057. /******************** Bit definition for DBGMCU_APB2FZ register ************/
  3058. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U)
  3059. #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos)/*!< 0x00000800 */
  3060. #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
  3061. #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos (13U)
  3062. #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos)/*!< 0x00002000 */
  3063. #define DBGMCU_APB2FZ_DBG_TIM8_STOP DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk
  3064. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U)
  3065. #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos)/*!< 0x00010000 */
  3066. #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
  3067. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U)
  3068. #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos)/*!< 0x00020000 */
  3069. #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
  3070. #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos (18U)
  3071. #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos)/*!< 0x00040000 */
  3072. #define DBGMCU_APB2FZ_DBG_TIM17_STOP DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk
  3073. #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos (20U)
  3074. #define DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_TIM20_STOP_Pos)/*!< 0x00100000 */
  3075. #define DBGMCU_APB2FZ_DBG_TIM20_STOP DBGMCU_APB2FZ_DBG_TIM20_STOP_Msk
  3076. #define DBGMCU_APB2FZ_DBG_HRTIM1_STOP_Pos (26U)
  3077. #define DBGMCU_APB2FZ_DBG_HRTIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZ_DBG_HRTIM1_STOP_Pos)/*!< 0x04000000 */
  3078. #define DBGMCU_APB2FZ_DBG_HRTIM1_STOP DBGMCU_APB2FZ_DBG_HRTIM1_STOP_Msk
  3079. /******************************************************************************/
  3080. /* */
  3081. /* DMA Controller (DMA) */
  3082. /* */
  3083. /******************************************************************************/
  3084. /******************* Bit definition for DMA_ISR register ********************/
  3085. #define DMA_ISR_GIF1_Pos (0U)
  3086. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  3087. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  3088. #define DMA_ISR_TCIF1_Pos (1U)
  3089. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  3090. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  3091. #define DMA_ISR_HTIF1_Pos (2U)
  3092. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  3093. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  3094. #define DMA_ISR_TEIF1_Pos (3U)
  3095. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  3096. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  3097. #define DMA_ISR_GIF2_Pos (4U)
  3098. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  3099. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  3100. #define DMA_ISR_TCIF2_Pos (5U)
  3101. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  3102. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  3103. #define DMA_ISR_HTIF2_Pos (6U)
  3104. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  3105. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  3106. #define DMA_ISR_TEIF2_Pos (7U)
  3107. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  3108. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  3109. #define DMA_ISR_GIF3_Pos (8U)
  3110. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  3111. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  3112. #define DMA_ISR_TCIF3_Pos (9U)
  3113. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  3114. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  3115. #define DMA_ISR_HTIF3_Pos (10U)
  3116. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  3117. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  3118. #define DMA_ISR_TEIF3_Pos (11U)
  3119. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  3120. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  3121. #define DMA_ISR_GIF4_Pos (12U)
  3122. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  3123. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  3124. #define DMA_ISR_TCIF4_Pos (13U)
  3125. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  3126. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  3127. #define DMA_ISR_HTIF4_Pos (14U)
  3128. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  3129. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  3130. #define DMA_ISR_TEIF4_Pos (15U)
  3131. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  3132. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  3133. #define DMA_ISR_GIF5_Pos (16U)
  3134. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  3135. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  3136. #define DMA_ISR_TCIF5_Pos (17U)
  3137. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  3138. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  3139. #define DMA_ISR_HTIF5_Pos (18U)
  3140. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  3141. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  3142. #define DMA_ISR_TEIF5_Pos (19U)
  3143. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  3144. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  3145. #define DMA_ISR_GIF6_Pos (20U)
  3146. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  3147. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  3148. #define DMA_ISR_TCIF6_Pos (21U)
  3149. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  3150. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  3151. #define DMA_ISR_HTIF6_Pos (22U)
  3152. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  3153. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  3154. #define DMA_ISR_TEIF6_Pos (23U)
  3155. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  3156. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  3157. #define DMA_ISR_GIF7_Pos (24U)
  3158. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  3159. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  3160. #define DMA_ISR_TCIF7_Pos (25U)
  3161. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  3162. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  3163. #define DMA_ISR_HTIF7_Pos (26U)
  3164. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  3165. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  3166. #define DMA_ISR_TEIF7_Pos (27U)
  3167. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  3168. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  3169. #define DMA_ISR_GIF8_Pos (28U)
  3170. #define DMA_ISR_GIF8_Msk (0x1UL << DMA_ISR_GIF8_Pos) /*!< 0x10000000 */
  3171. #define DMA_ISR_GIF8 DMA_ISR_GIF8_Msk /*!< Channel 8 Global interrupt flag */
  3172. #define DMA_ISR_TCIF8_Pos (29U)
  3173. #define DMA_ISR_TCIF8_Msk (0x1UL << DMA_ISR_TCIF8_Pos) /*!< 0x20000000 */
  3174. #define DMA_ISR_TCIF8 DMA_ISR_TCIF8_Msk /*!< Channel 8 Transfer Complete flag */
  3175. #define DMA_ISR_HTIF8_Pos (30U)
  3176. #define DMA_ISR_HTIF8_Msk (0x1UL << DMA_ISR_HTIF8_Pos) /*!< 0x40000000 */
  3177. #define DMA_ISR_HTIF8 DMA_ISR_HTIF8_Msk /*!< Channel 8 Half Transfer flag */
  3178. #define DMA_ISR_TEIF8_Pos (31U)
  3179. #define DMA_ISR_TEIF8_Msk (0x1UL << DMA_ISR_TEIF8_Pos) /*!< 0x80000000 */
  3180. #define DMA_ISR_TEIF8 DMA_ISR_TEIF8_Msk /*!< Channel 8 Transfer Error flag */
  3181. /******************* Bit definition for DMA_IFCR register *******************/
  3182. #define DMA_IFCR_CGIF1_Pos (0U)
  3183. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  3184. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
  3185. #define DMA_IFCR_CTCIF1_Pos (1U)
  3186. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  3187. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  3188. #define DMA_IFCR_CHTIF1_Pos (2U)
  3189. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  3190. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  3191. #define DMA_IFCR_CTEIF1_Pos (3U)
  3192. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  3193. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  3194. #define DMA_IFCR_CGIF2_Pos (4U)
  3195. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  3196. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  3197. #define DMA_IFCR_CTCIF2_Pos (5U)
  3198. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  3199. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  3200. #define DMA_IFCR_CHTIF2_Pos (6U)
  3201. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  3202. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  3203. #define DMA_IFCR_CTEIF2_Pos (7U)
  3204. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  3205. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  3206. #define DMA_IFCR_CGIF3_Pos (8U)
  3207. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  3208. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  3209. #define DMA_IFCR_CTCIF3_Pos (9U)
  3210. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  3211. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  3212. #define DMA_IFCR_CHTIF3_Pos (10U)
  3213. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  3214. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  3215. #define DMA_IFCR_CTEIF3_Pos (11U)
  3216. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  3217. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  3218. #define DMA_IFCR_CGIF4_Pos (12U)
  3219. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  3220. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  3221. #define DMA_IFCR_CTCIF4_Pos (13U)
  3222. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  3223. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  3224. #define DMA_IFCR_CHTIF4_Pos (14U)
  3225. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  3226. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  3227. #define DMA_IFCR_CTEIF4_Pos (15U)
  3228. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  3229. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  3230. #define DMA_IFCR_CGIF5_Pos (16U)
  3231. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  3232. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  3233. #define DMA_IFCR_CTCIF5_Pos (17U)
  3234. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  3235. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  3236. #define DMA_IFCR_CHTIF5_Pos (18U)
  3237. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  3238. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  3239. #define DMA_IFCR_CTEIF5_Pos (19U)
  3240. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  3241. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  3242. #define DMA_IFCR_CGIF6_Pos (20U)
  3243. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  3244. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  3245. #define DMA_IFCR_CTCIF6_Pos (21U)
  3246. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  3247. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  3248. #define DMA_IFCR_CHTIF6_Pos (22U)
  3249. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  3250. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  3251. #define DMA_IFCR_CTEIF6_Pos (23U)
  3252. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  3253. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  3254. #define DMA_IFCR_CGIF7_Pos (24U)
  3255. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  3256. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  3257. #define DMA_IFCR_CTCIF7_Pos (25U)
  3258. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  3259. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  3260. #define DMA_IFCR_CHTIF7_Pos (26U)
  3261. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  3262. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  3263. #define DMA_IFCR_CTEIF7_Pos (27U)
  3264. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  3265. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  3266. #define DMA_IFCR_CGIF8_Pos (28U)
  3267. #define DMA_IFCR_CGIF8_Msk (0x1UL << DMA_IFCR_CGIF8_Pos) /*!< 0x10000000 */
  3268. #define DMA_IFCR_CGIF8 DMA_IFCR_CGIF8_Msk /*!< Channel 8 Global interrupt clear */
  3269. #define DMA_IFCR_CTCIF8_Pos (29U)
  3270. #define DMA_IFCR_CTCIF8_Msk (0x1UL << DMA_IFCR_CTCIF8_Pos) /*!< 0x20000000 */
  3271. #define DMA_IFCR_CTCIF8 DMA_IFCR_CTCIF8_Msk /*!< Channel 8 Transfer Complete clear */
  3272. #define DMA_IFCR_CHTIF8_Pos (30U)
  3273. #define DMA_IFCR_CHTIF8_Msk (0x1UL << DMA_IFCR_CHTIF8_Pos) /*!< 0x40000000 */
  3274. #define DMA_IFCR_CHTIF8 DMA_IFCR_CHTIF8_Msk /*!< Channel 8 Half Transfer clear */
  3275. #define DMA_IFCR_CTEIF8_Pos (31U)
  3276. #define DMA_IFCR_CTEIF8_Msk (0x1UL << DMA_IFCR_CTEIF8_Pos) /*!< 0x80000000 */
  3277. #define DMA_IFCR_CTEIF8 DMA_IFCR_CTEIF8_Msk /*!< Channel 8 Transfer Error clear */
  3278. /******************* Bit definition for DMA_CCR register ********************/
  3279. #define DMA_CCR_EN_Pos (0U)
  3280. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  3281. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  3282. #define DMA_CCR_TCIE_Pos (1U)
  3283. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  3284. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  3285. #define DMA_CCR_HTIE_Pos (2U)
  3286. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  3287. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  3288. #define DMA_CCR_TEIE_Pos (3U)
  3289. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  3290. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  3291. #define DMA_CCR_DIR_Pos (4U)
  3292. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  3293. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  3294. #define DMA_CCR_CIRC_Pos (5U)
  3295. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  3296. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  3297. #define DMA_CCR_PINC_Pos (6U)
  3298. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  3299. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  3300. #define DMA_CCR_MINC_Pos (7U)
  3301. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  3302. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  3303. #define DMA_CCR_PSIZE_Pos (8U)
  3304. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  3305. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  3306. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  3307. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  3308. #define DMA_CCR_MSIZE_Pos (10U)
  3309. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  3310. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  3311. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  3312. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  3313. #define DMA_CCR_PL_Pos (12U)
  3314. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  3315. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  3316. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  3317. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  3318. #define DMA_CCR_MEM2MEM_Pos (14U)
  3319. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  3320. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  3321. /****************** Bit definition for DMA_CNDTR register *******************/
  3322. #define DMA_CNDTR_NDT_Pos (0U)
  3323. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  3324. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  3325. /****************** Bit definition for DMA_CPAR register ********************/
  3326. #define DMA_CPAR_PA_Pos (0U)
  3327. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  3328. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  3329. /****************** Bit definition for DMA_CMAR register ********************/
  3330. #define DMA_CMAR_MA_Pos (0U)
  3331. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  3332. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  3333. /******************************************************************************/
  3334. /* */
  3335. /* DMAMUX Controller */
  3336. /* */
  3337. /******************************************************************************/
  3338. /******************** Bits definition for DMAMUX_CxCR register **************/
  3339. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  3340. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x000000FF */
  3341. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk
  3342. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000001 */
  3343. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000002 */
  3344. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000004 */
  3345. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000008 */
  3346. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000010 */
  3347. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000020 */
  3348. #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000040 */
  3349. #define DMAMUX_CxCR_DMAREQ_ID_7 (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000080 */
  3350. #define DMAMUX_CxCR_SOIE_Pos (8U)
  3351. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos)/*!< 0x00000100 */
  3352. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk
  3353. #define DMAMUX_CxCR_EGE_Pos (9U)
  3354. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos)/*!< 0x00000200 */
  3355. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk
  3356. #define DMAMUX_CxCR_SE_Pos (16U)
  3357. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos)/*!< 0x00010000 */
  3358. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk
  3359. #define DMAMUX_CxCR_SPOL_Pos (17U)
  3360. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00060000 */
  3361. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk
  3362. #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00020000 */
  3363. #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos)/*!< 0x00040000 */
  3364. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  3365. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00F80000 */
  3366. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk
  3367. #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00080000 */
  3368. #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00100000 */
  3369. #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00200000 */
  3370. #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00400000 */
  3371. #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos)/*!< 0x00800000 */
  3372. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  3373. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x1F000000 */
  3374. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk
  3375. #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x01000000 */
  3376. #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x02000000 */
  3377. #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x04000000 */
  3378. #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x08000000 */
  3379. #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos)/*!< 0x10000000 */
  3380. /******************** Bits definition for DMAMUX_CSR register ****************/
  3381. #define DMAMUX_CSR_SOF0_Pos (0U)
  3382. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos)/*!< 0x00000001 */
  3383. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk
  3384. #define DMAMUX_CSR_SOF1_Pos (1U)
  3385. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos)/*!< 0x00000002 */
  3386. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk
  3387. #define DMAMUX_CSR_SOF2_Pos (2U)
  3388. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos)/*!< 0x00000004 */
  3389. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk
  3390. #define DMAMUX_CSR_SOF3_Pos (3U)
  3391. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos)/*!< 0x00000008 */
  3392. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk
  3393. #define DMAMUX_CSR_SOF4_Pos (4U)
  3394. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos)/*!< 0x00000010 */
  3395. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk
  3396. #define DMAMUX_CSR_SOF5_Pos (5U)
  3397. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos)/*!< 0x00000020 */
  3398. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk
  3399. #define DMAMUX_CSR_SOF6_Pos (6U)
  3400. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos)/*!< 0x00000040 */
  3401. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk
  3402. #define DMAMUX_CSR_SOF7_Pos (7U)
  3403. #define DMAMUX_CSR_SOF7_Msk (0x1UL << DMAMUX_CSR_SOF7_Pos)/*!< 0x00000080 */
  3404. #define DMAMUX_CSR_SOF7 DMAMUX_CSR_SOF7_Msk
  3405. #define DMAMUX_CSR_SOF8_Pos (8U)
  3406. #define DMAMUX_CSR_SOF8_Msk (0x1UL << DMAMUX_CSR_SOF8_Pos)/*!< 0x00000100 */
  3407. #define DMAMUX_CSR_SOF8 DMAMUX_CSR_SOF8_Msk
  3408. #define DMAMUX_CSR_SOF9_Pos (9U)
  3409. #define DMAMUX_CSR_SOF9_Msk (0x1UL << DMAMUX_CSR_SOF9_Pos)/*!< 0x00000200 */
  3410. #define DMAMUX_CSR_SOF9 DMAMUX_CSR_SOF9_Msk
  3411. #define DMAMUX_CSR_SOF10_Pos (10U)
  3412. #define DMAMUX_CSR_SOF10_Msk (0x1UL << DMAMUX_CSR_SOF10_Pos)/*!< 0x00000400 */
  3413. #define DMAMUX_CSR_SOF10 DMAMUX_CSR_SOF10_Msk
  3414. #define DMAMUX_CSR_SOF11_Pos (11U)
  3415. #define DMAMUX_CSR_SOF11_Msk (0x1UL << DMAMUX_CSR_SOF11_Pos)/*!< 0x00000800 */
  3416. #define DMAMUX_CSR_SOF11 DMAMUX_CSR_SOF11_Msk
  3417. #define DMAMUX_CSR_SOF12_Pos (12U)
  3418. #define DMAMUX_CSR_SOF12_Msk (0x1UL << DMAMUX_CSR_SOF12_Pos)/*!< 0x00001000 */
  3419. #define DMAMUX_CSR_SOF12 DMAMUX_CSR_SOF12_Msk
  3420. #define DMAMUX_CSR_SOF13_Pos (13U)
  3421. #define DMAMUX_CSR_SOF13_Msk (0x1UL << DMAMUX_CSR_SOF13_Pos)/*!< 0x00002000 */
  3422. #define DMAMUX_CSR_SOF13 DMAMUX_CSR_SOF13_Msk
  3423. #define DMAMUX_CSR_SOF14_Pos (14U)
  3424. #define DMAMUX_CSR_SOF14_Msk (0x1UL << DMAMUX_CSR_SOF14_Pos)/*!< 0x00004000 */
  3425. #define DMAMUX_CSR_SOF14 DMAMUX_CSR_SOF14_Msk
  3426. #define DMAMUX_CSR_SOF15_Pos (15U)
  3427. #define DMAMUX_CSR_SOF15_Msk (0x1UL << DMAMUX_CSR_SOF15_Pos)/*!< 0x00008000 */
  3428. #define DMAMUX_CSR_SOF15 DMAMUX_CSR_SOF15_Msk
  3429. /******************** Bits definition for DMAMUX_CFR register ****************/
  3430. #define DMAMUX_CFR_CSOF0_Pos (0U)
  3431. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos)/*!< 0x00000001 */
  3432. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk
  3433. #define DMAMUX_CFR_CSOF1_Pos (1U)
  3434. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos)/*!< 0x00000002 */
  3435. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk
  3436. #define DMAMUX_CFR_CSOF2_Pos (2U)
  3437. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos)/*!< 0x00000004 */
  3438. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk
  3439. #define DMAMUX_CFR_CSOF3_Pos (3U)
  3440. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos)/*!< 0x00000008 */
  3441. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk
  3442. #define DMAMUX_CFR_CSOF4_Pos (4U)
  3443. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos)/*!< 0x00000010 */
  3444. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk
  3445. #define DMAMUX_CFR_CSOF5_Pos (5U)
  3446. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos)/*!< 0x00000020 */
  3447. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk
  3448. #define DMAMUX_CFR_CSOF6_Pos (6U)
  3449. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos)/*!< 0x00000040 */
  3450. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk
  3451. #define DMAMUX_CFR_CSOF7_Pos (7U)
  3452. #define DMAMUX_CFR_CSOF7_Msk (0x1UL << DMAMUX_CFR_CSOF7_Pos)/*!< 0x00000080 */
  3453. #define DMAMUX_CFR_CSOF7 DMAMUX_CFR_CSOF7_Msk
  3454. #define DMAMUX_CFR_CSOF8_Pos (8U)
  3455. #define DMAMUX_CFR_CSOF8_Msk (0x1UL << DMAMUX_CFR_CSOF8_Pos)/*!< 0x00000100 */
  3456. #define DMAMUX_CFR_CSOF8 DMAMUX_CFR_CSOF8_Msk
  3457. #define DMAMUX_CFR_CSOF9_Pos (9U)
  3458. #define DMAMUX_CFR_CSOF9_Msk (0x1UL << DMAMUX_CFR_CSOF9_Pos)/*!< 0x00000200 */
  3459. #define DMAMUX_CFR_CSOF9 DMAMUX_CFR_CSOF9_Msk
  3460. #define DMAMUX_CFR_CSOF10_Pos (10U)
  3461. #define DMAMUX_CFR_CSOF10_Msk (0x1UL << DMAMUX_CFR_CSOF10_Pos)/*!< 0x00000400 */
  3462. #define DMAMUX_CFR_CSOF10 DMAMUX_CFR_CSOF10_Msk
  3463. #define DMAMUX_CFR_CSOF11_Pos (11U)
  3464. #define DMAMUX_CFR_CSOF11_Msk (0x1UL << DMAMUX_CFR_CSOF11_Pos)/*!< 0x00000800 */
  3465. #define DMAMUX_CFR_CSOF11 DMAMUX_CFR_CSOF11_Msk
  3466. #define DMAMUX_CFR_CSOF12_Pos (12U)
  3467. #define DMAMUX_CFR_CSOF12_Msk (0x1UL << DMAMUX_CFR_CSOF12_Pos)/*!< 0x00001000 */
  3468. #define DMAMUX_CFR_CSOF12 DMAMUX_CFR_CSOF12_Msk
  3469. #define DMAMUX_CFR_CSOF13_Pos (13U)
  3470. #define DMAMUX_CFR_CSOF13_Msk (0x1UL << DMAMUX_CFR_CSOF13_Pos)/*!< 0x00002000 */
  3471. #define DMAMUX_CFR_CSOF13 DMAMUX_CFR_CSOF13_Msk
  3472. #define DMAMUX_CFR_CSOF14_Pos (14U)
  3473. #define DMAMUX_CFR_CSOF14_Msk (0x1UL << DMAMUX_CFR_CSOF14_Pos)/*!< 0x00004000 */
  3474. #define DMAMUX_CFR_CSOF14 DMAMUX_CFR_CSOF14_Msk
  3475. #define DMAMUX_CFR_CSOF15_Pos (15U)
  3476. #define DMAMUX_CFR_CSOF15_Msk (0x1UL << DMAMUX_CFR_CSOF15_Pos)/*!< 0x00008000 */
  3477. #define DMAMUX_CFR_CSOF15 DMAMUX_CFR_CSOF15_Msk
  3478. /******************** Bits definition for DMAMUX_RGxCR register ************/
  3479. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  3480. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x0000001F */
  3481. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk
  3482. #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000001 */
  3483. #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000002 */
  3484. #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000004 */
  3485. #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000008 */
  3486. #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos)/*!< 0x00000010 */
  3487. #define DMAMUX_RGxCR_OIE_Pos (8U)
  3488. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos)/*!< 0x00000100 */
  3489. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk
  3490. #define DMAMUX_RGxCR_GE_Pos (16U)
  3491. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos)/*!< 0x00010000 */
  3492. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk
  3493. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  3494. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00060000 */
  3495. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk
  3496. #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00020000 */
  3497. #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos)/*!< 0x00040000 */
  3498. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  3499. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00F80000 */
  3500. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk
  3501. #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00080000 */
  3502. #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00100000 */
  3503. #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00200000 */
  3504. #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00400000 */
  3505. #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos)/*!< 0x00800000 */
  3506. /******************** Bits definition for DMAMUX_RGSR register **************/
  3507. #define DMAMUX_RGSR_OF0_Pos (0U)
  3508. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos)/*!< 0x00000001 */
  3509. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk
  3510. #define DMAMUX_RGSR_OF1_Pos (1U)
  3511. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos)/*!< 0x00000002 */
  3512. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk
  3513. #define DMAMUX_RGSR_OF2_Pos (2U)
  3514. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos)/*!< 0x00000004 */
  3515. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk
  3516. #define DMAMUX_RGSR_OF3_Pos (3U)
  3517. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos)/*!< 0x00000008 */
  3518. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk
  3519. /******************** Bits definition for DMAMUX_RGCFR register ************/
  3520. #define DMAMUX_RGCFR_COF0_Pos (0U)
  3521. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos)/*!< 0x00000001 */
  3522. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk
  3523. #define DMAMUX_RGCFR_COF1_Pos (1U)
  3524. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos)/*!< 0x00000002 */
  3525. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk
  3526. #define DMAMUX_RGCFR_COF2_Pos (2U)
  3527. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos)/*!< 0x00000004 */
  3528. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk
  3529. #define DMAMUX_RGCFR_COF3_Pos (3U)
  3530. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos)/*!< 0x00000008 */
  3531. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk
  3532. /******************** Bits definition for DMAMUX_IPHW_CFGR2 ******************/
  3533. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos (0U)
  3534. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Pos)/*!< 0x00000001 */
  3535. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ0_Msk
  3536. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos (1U)
  3537. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Pos)/*!< 0x00000002 */
  3538. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ1_Msk
  3539. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos (2U)
  3540. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Pos)/*!< 0x00000004 */
  3541. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ2_Msk
  3542. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos (3U)
  3543. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Pos)/*!< 0x00000008 */
  3544. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ3_Msk
  3545. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos (4U)
  3546. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Pos)/*!< 0x00000010 */
  3547. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ4_Msk
  3548. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos (5U)
  3549. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Pos)/*!< 0x00000020 */
  3550. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ5_Msk
  3551. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos (6U)
  3552. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Pos)/*!< 0x00000040 */
  3553. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ6_Msk
  3554. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos (7U)
  3555. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Pos)/*!< 0x00000080 */
  3556. #define DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7 DMAMUX_IPHW_CFGR2_NUM_DMA_EXT_REQ7_Msk
  3557. /******************** Bits definition for DMAMUX_IPHW_CFGR1 ******************/
  3558. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos (0U)
  3559. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Pos)/*!< 0x00000001 */
  3560. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS0_Msk
  3561. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos (1U)
  3562. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Pos)/*!< 0x00000002 */
  3563. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS1_Msk
  3564. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos (2U)
  3565. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Pos)/*!< 0x00000004 */
  3566. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS2_Msk
  3567. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos (3U)
  3568. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Pos)/*!< 0x00000008 */
  3569. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS3_Msk
  3570. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos (4U)
  3571. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Pos)/*!< 0x00000010 */
  3572. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS4_Msk
  3573. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos (5U)
  3574. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Pos)/*!< 0x00000020 */
  3575. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS5_Msk
  3576. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos (6U)
  3577. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Pos)/*!< 0x00000040 */
  3578. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS6_Msk
  3579. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos (7U)
  3580. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Pos)/*!< 0x00000080 */
  3581. #define DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7 DMAMUX_IPHW_CFGR1_NUM_DMA_STREAMS7_Msk
  3582. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos (8U)
  3583. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Pos)/*!< 0x00000100 */
  3584. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ0_Msk
  3585. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos (9U)
  3586. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Pos)/*!< 0x00000200 */
  3587. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ1_Msk
  3588. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos (10U)
  3589. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Pos)/*!< 0x00000400 */
  3590. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ2_Msk
  3591. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos (11U)
  3592. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Pos)/*!< 0x00000800 */
  3593. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ3_Msk
  3594. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos (12U)
  3595. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Pos)/*!< 0x00001000 */
  3596. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ4_Msk
  3597. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos (13U)
  3598. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Pos)/*!< 0x00002000 */
  3599. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ5_Msk
  3600. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos (14U)
  3601. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Pos)/*!< 0x00004000 */
  3602. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ6_Msk
  3603. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos (15U)
  3604. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Pos)/*!< 0x00008000 */
  3605. #define DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7 DMAMUX_IPHW_CFGR1_NUM_DMA_PERIPH_REQ7_Msk
  3606. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos (16U)
  3607. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Pos)/*!< 0x00010000 */
  3608. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG0_Msk
  3609. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos (17U)
  3610. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Pos)/*!< 0x00020000 */
  3611. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG1_Msk
  3612. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos (18U)
  3613. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Pos)/*!< 0x00040000 */
  3614. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG2_Msk
  3615. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos (19U)
  3616. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Pos)/*!< 0x00080000 */
  3617. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG3_Msk
  3618. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos (20U)
  3619. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Pos)/*!< 0x00100000 */
  3620. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG4_Msk
  3621. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos (21U)
  3622. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Pos)/*!< 0x00200000 */
  3623. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG5_Msk
  3624. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos (22U)
  3625. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Pos)/*!< 0x00400000 */
  3626. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG6_Msk
  3627. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos (23U)
  3628. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Pos)/*!< 0x00800000 */
  3629. #define DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7 DMAMUX_IPHW_CFGR1_NUM_DMA_TRIG7_Msk
  3630. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos (24U)
  3631. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Pos)/*!< 0x01000000 */
  3632. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN0_Msk
  3633. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos (25U)
  3634. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Pos)/*!< 0x02000000 */
  3635. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN1_Msk
  3636. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos (26U)
  3637. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Pos)/*!< 0x04000000 */
  3638. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN2_Msk
  3639. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos (27U)
  3640. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Pos)/*!< 0x08000000 */
  3641. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN3_Msk
  3642. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos (28U)
  3643. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Pos)/*!< 0x10000000 */
  3644. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN4_Msk
  3645. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos (29U)
  3646. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Pos)/*!< 0x20000000 */
  3647. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN5_Msk
  3648. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos (30U)
  3649. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Pos)/*!< 0x40000000 */
  3650. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN6_Msk
  3651. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos (31U)
  3652. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk (0x1UL << DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Pos)/*!< 0x80000000 */
  3653. #define DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7 DMAMUX_IPHW_CFGR1_NUM_DMA_REQGEN7_Msk
  3654. /******************************************************************************/
  3655. /* */
  3656. /* External Interrupt/Event Controller */
  3657. /* */
  3658. /******************************************************************************/
  3659. /******************* Bit definition for EXTI_IMR1 register ******************/
  3660. #define EXTI_IMR1_IM0_Pos (0U)
  3661. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  3662. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  3663. #define EXTI_IMR1_IM1_Pos (1U)
  3664. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  3665. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  3666. #define EXTI_IMR1_IM2_Pos (2U)
  3667. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  3668. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  3669. #define EXTI_IMR1_IM3_Pos (3U)
  3670. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  3671. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  3672. #define EXTI_IMR1_IM4_Pos (4U)
  3673. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  3674. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  3675. #define EXTI_IMR1_IM5_Pos (5U)
  3676. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  3677. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  3678. #define EXTI_IMR1_IM6_Pos (6U)
  3679. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  3680. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  3681. #define EXTI_IMR1_IM7_Pos (7U)
  3682. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  3683. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  3684. #define EXTI_IMR1_IM8_Pos (8U)
  3685. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  3686. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  3687. #define EXTI_IMR1_IM9_Pos (9U)
  3688. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  3689. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  3690. #define EXTI_IMR1_IM10_Pos (10U)
  3691. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  3692. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  3693. #define EXTI_IMR1_IM11_Pos (11U)
  3694. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  3695. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  3696. #define EXTI_IMR1_IM12_Pos (12U)
  3697. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  3698. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  3699. #define EXTI_IMR1_IM13_Pos (13U)
  3700. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  3701. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  3702. #define EXTI_IMR1_IM14_Pos (14U)
  3703. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  3704. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  3705. #define EXTI_IMR1_IM15_Pos (15U)
  3706. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  3707. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  3708. #define EXTI_IMR1_IM16_Pos (16U)
  3709. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  3710. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  3711. #define EXTI_IMR1_IM17_Pos (17U)
  3712. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  3713. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  3714. #define EXTI_IMR1_IM18_Pos (18U)
  3715. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  3716. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  3717. #define EXTI_IMR1_IM19_Pos (19U)
  3718. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  3719. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  3720. #define EXTI_IMR1_IM20_Pos (20U)
  3721. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  3722. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  3723. #define EXTI_IMR1_IM21_Pos (21U)
  3724. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  3725. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  3726. #define EXTI_IMR1_IM22_Pos (22U)
  3727. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  3728. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
  3729. #define EXTI_IMR1_IM23_Pos (23U)
  3730. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  3731. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  3732. #define EXTI_IMR1_IM24_Pos (24U)
  3733. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  3734. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  3735. #define EXTI_IMR1_IM25_Pos (25U)
  3736. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  3737. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  3738. #define EXTI_IMR1_IM26_Pos (26U)
  3739. #define EXTI_IMR1_IM26_Msk (0x1UL << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
  3740. #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
  3741. #define EXTI_IMR1_IM27_Pos (27U)
  3742. #define EXTI_IMR1_IM27_Msk (0x1UL << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
  3743. #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
  3744. #define EXTI_IMR1_IM28_Pos (28U)
  3745. #define EXTI_IMR1_IM28_Msk (0x1UL << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
  3746. #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
  3747. #define EXTI_IMR1_IM29_Pos (29U)
  3748. #define EXTI_IMR1_IM29_Msk (0x1UL << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
  3749. #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
  3750. #define EXTI_IMR1_IM30_Pos (30U)
  3751. #define EXTI_IMR1_IM30_Msk (0x1UL << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
  3752. #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
  3753. #define EXTI_IMR1_IM31_Pos (31U)
  3754. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  3755. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
  3756. #define EXTI_IMR1_IM_Pos (0U)
  3757. #define EXTI_IMR1_IM_Msk (0xFFFFFFFFUL << EXTI_IMR1_IM_Pos) /*!< 0xFFFFFFFF */
  3758. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
  3759. /******************* Bit definition for EXTI_EMR1 register ******************/
  3760. #define EXTI_EMR1_EM0_Pos (0U)
  3761. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  3762. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  3763. #define EXTI_EMR1_EM1_Pos (1U)
  3764. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  3765. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  3766. #define EXTI_EMR1_EM2_Pos (2U)
  3767. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  3768. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  3769. #define EXTI_EMR1_EM3_Pos (3U)
  3770. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  3771. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  3772. #define EXTI_EMR1_EM4_Pos (4U)
  3773. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  3774. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  3775. #define EXTI_EMR1_EM5_Pos (5U)
  3776. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  3777. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  3778. #define EXTI_EMR1_EM6_Pos (6U)
  3779. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  3780. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  3781. #define EXTI_EMR1_EM7_Pos (7U)
  3782. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  3783. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  3784. #define EXTI_EMR1_EM8_Pos (8U)
  3785. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  3786. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  3787. #define EXTI_EMR1_EM9_Pos (9U)
  3788. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  3789. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  3790. #define EXTI_EMR1_EM10_Pos (10U)
  3791. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  3792. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  3793. #define EXTI_EMR1_EM11_Pos (11U)
  3794. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  3795. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  3796. #define EXTI_EMR1_EM12_Pos (12U)
  3797. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  3798. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  3799. #define EXTI_EMR1_EM13_Pos (13U)
  3800. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  3801. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  3802. #define EXTI_EMR1_EM14_Pos (14U)
  3803. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  3804. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  3805. #define EXTI_EMR1_EM15_Pos (15U)
  3806. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  3807. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  3808. #define EXTI_EMR1_EM16_Pos (16U)
  3809. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  3810. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  3811. #define EXTI_EMR1_EM17_Pos (17U)
  3812. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  3813. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  3814. #define EXTI_EMR1_EM18_Pos (18U)
  3815. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  3816. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  3817. #define EXTI_EMR1_EM19_Pos (19U)
  3818. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  3819. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  3820. #define EXTI_EMR1_EM20_Pos (20U)
  3821. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  3822. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
  3823. #define EXTI_EMR1_EM21_Pos (21U)
  3824. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  3825. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  3826. #define EXTI_EMR1_EM22_Pos (22U)
  3827. #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
  3828. #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
  3829. #define EXTI_EMR1_EM23_Pos (23U)
  3830. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  3831. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  3832. #define EXTI_EMR1_EM24_Pos (24U)
  3833. #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
  3834. #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
  3835. #define EXTI_EMR1_EM25_Pos (25U)
  3836. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  3837. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  3838. #define EXTI_EMR1_EM26_Pos (26U)
  3839. #define EXTI_EMR1_EM26_Msk (0x1UL << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
  3840. #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
  3841. #define EXTI_EMR1_EM27_Pos (27U)
  3842. #define EXTI_EMR1_EM27_Msk (0x1UL << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
  3843. #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
  3844. #define EXTI_EMR1_EM28_Pos (28U)
  3845. #define EXTI_EMR1_EM28_Msk (0x1UL << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
  3846. #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
  3847. #define EXTI_EMR1_EM29_Pos (29U)
  3848. #define EXTI_EMR1_EM29_Msk (0x1UL << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */
  3849. #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */
  3850. #define EXTI_EMR1_EM30_Pos (30U)
  3851. #define EXTI_EMR1_EM30_Msk (0x1UL << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */
  3852. #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */
  3853. #define EXTI_EMR1_EM31_Pos (31U)
  3854. #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
  3855. #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
  3856. /****************** Bit definition for EXTI_RTSR1 register ******************/
  3857. #define EXTI_RTSR1_RT0_Pos (0U)
  3858. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  3859. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
  3860. #define EXTI_RTSR1_RT1_Pos (1U)
  3861. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  3862. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
  3863. #define EXTI_RTSR1_RT2_Pos (2U)
  3864. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  3865. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
  3866. #define EXTI_RTSR1_RT3_Pos (3U)
  3867. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  3868. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
  3869. #define EXTI_RTSR1_RT4_Pos (4U)
  3870. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  3871. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
  3872. #define EXTI_RTSR1_RT5_Pos (5U)
  3873. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  3874. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
  3875. #define EXTI_RTSR1_RT6_Pos (6U)
  3876. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  3877. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
  3878. #define EXTI_RTSR1_RT7_Pos (7U)
  3879. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  3880. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
  3881. #define EXTI_RTSR1_RT8_Pos (8U)
  3882. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  3883. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
  3884. #define EXTI_RTSR1_RT9_Pos (9U)
  3885. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  3886. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
  3887. #define EXTI_RTSR1_RT10_Pos (10U)
  3888. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  3889. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
  3890. #define EXTI_RTSR1_RT11_Pos (11U)
  3891. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  3892. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
  3893. #define EXTI_RTSR1_RT12_Pos (12U)
  3894. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  3895. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
  3896. #define EXTI_RTSR1_RT13_Pos (13U)
  3897. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  3898. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
  3899. #define EXTI_RTSR1_RT14_Pos (14U)
  3900. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  3901. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
  3902. #define EXTI_RTSR1_RT15_Pos (15U)
  3903. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  3904. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
  3905. #define EXTI_RTSR1_RT16_Pos (16U)
  3906. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  3907. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
  3908. #define EXTI_RTSR1_RT17_Pos (17U)
  3909. #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */
  3910. #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
  3911. #define EXTI_RTSR1_RT19_Pos (19U)
  3912. #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
  3913. #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
  3914. #define EXTI_RTSR1_RT20_Pos (20U)
  3915. #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
  3916. #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
  3917. #define EXTI_RTSR1_RT21_Pos (21U)
  3918. #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
  3919. #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
  3920. #define EXTI_RTSR1_RT22_Pos (22U)
  3921. #define EXTI_RTSR1_RT22_Msk (0x1UL << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */
  3922. #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
  3923. #define EXTI_RTSR1_RT29_Pos (29U)
  3924. #define EXTI_RTSR1_RT29_Msk (0x1UL << EXTI_RTSR1_RT29_Pos) /*!< 0x20000000 */
  3925. #define EXTI_RTSR1_RT29 EXTI_RTSR1_RT29_Msk /*!< Rising trigger event configuration bit of line 29 */
  3926. #define EXTI_RTSR1_RT30_Pos (30U)
  3927. #define EXTI_RTSR1_RT30_Msk (0x1UL << EXTI_RTSR1_RT30_Pos) /*!< 0x40000000 */
  3928. #define EXTI_RTSR1_RT30 EXTI_RTSR1_RT30_Msk /*!< Rising trigger event configuration bit of line 30 */
  3929. #define EXTI_RTSR1_RT31_Pos (31U)
  3930. #define EXTI_RTSR1_RT31_Msk (0x1UL << EXTI_RTSR1_RT31_Pos) /*!< 0x80000000 */
  3931. #define EXTI_RTSR1_RT31 EXTI_RTSR1_RT31_Msk /*!< Rising trigger event configuration bit of line 31 */
  3932. /****************** Bit definition for EXTI_FTSR1 register ******************/
  3933. #define EXTI_FTSR1_FT0_Pos (0U)
  3934. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  3935. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
  3936. #define EXTI_FTSR1_FT1_Pos (1U)
  3937. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  3938. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
  3939. #define EXTI_FTSR1_FT2_Pos (2U)
  3940. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  3941. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
  3942. #define EXTI_FTSR1_FT3_Pos (3U)
  3943. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  3944. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
  3945. #define EXTI_FTSR1_FT4_Pos (4U)
  3946. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  3947. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
  3948. #define EXTI_FTSR1_FT5_Pos (5U)
  3949. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  3950. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
  3951. #define EXTI_FTSR1_FT6_Pos (6U)
  3952. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  3953. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
  3954. #define EXTI_FTSR1_FT7_Pos (7U)
  3955. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  3956. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
  3957. #define EXTI_FTSR1_FT8_Pos (8U)
  3958. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  3959. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
  3960. #define EXTI_FTSR1_FT9_Pos (9U)
  3961. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  3962. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
  3963. #define EXTI_FTSR1_FT10_Pos (10U)
  3964. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  3965. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
  3966. #define EXTI_FTSR1_FT11_Pos (11U)
  3967. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  3968. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
  3969. #define EXTI_FTSR1_FT12_Pos (12U)
  3970. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  3971. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
  3972. #define EXTI_FTSR1_FT13_Pos (13U)
  3973. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  3974. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
  3975. #define EXTI_FTSR1_FT14_Pos (14U)
  3976. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  3977. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
  3978. #define EXTI_FTSR1_FT15_Pos (15U)
  3979. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  3980. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
  3981. #define EXTI_FTSR1_FT16_Pos (16U)
  3982. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  3983. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
  3984. #define EXTI_FTSR1_FT17_Pos (17U)
  3985. #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */
  3986. #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
  3987. #define EXTI_FTSR1_FT19_Pos (19U)
  3988. #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
  3989. #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
  3990. #define EXTI_FTSR1_FT20_Pos (20U)
  3991. #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
  3992. #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
  3993. #define EXTI_FTSR1_FT21_Pos (21U)
  3994. #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
  3995. #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
  3996. #define EXTI_FTSR1_FT22_Pos (22U)
  3997. #define EXTI_FTSR1_FT22_Msk (0x1UL << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */
  3998. #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
  3999. #define EXTI_FTSR1_FT29_Pos (29U)
  4000. #define EXTI_FTSR1_FT29_Msk (0x1UL << EXTI_FTSR1_FT29_Pos) /*!< 0x20000000 */
  4001. #define EXTI_FTSR1_FT29 EXTI_FTSR1_FT29_Msk /*!< Falling trigger event configuration bit of line 29 */
  4002. #define EXTI_FTSR1_FT30_Pos (30U)
  4003. #define EXTI_FTSR1_FT30_Msk (0x1UL << EXTI_FTSR1_FT30_Pos) /*!< 0x40000000 */
  4004. #define EXTI_FTSR1_FT30 EXTI_FTSR1_FT30_Msk /*!< Falling trigger event configuration bit of line 30 */
  4005. #define EXTI_FTSR1_FT31_Pos (31U)
  4006. #define EXTI_FTSR1_FT31_Msk (0x1UL << EXTI_FTSR1_FT31_Pos) /*!< 0x80000000 */
  4007. #define EXTI_FTSR1_FT31 EXTI_FTSR1_FT31_Msk /*!< Falling trigger event configuration bit of line 31 */
  4008. /****************** Bit definition for EXTI_SWIER1 register *****************/
  4009. #define EXTI_SWIER1_SWI0_Pos (0U)
  4010. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  4011. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  4012. #define EXTI_SWIER1_SWI1_Pos (1U)
  4013. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  4014. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  4015. #define EXTI_SWIER1_SWI2_Pos (2U)
  4016. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  4017. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  4018. #define EXTI_SWIER1_SWI3_Pos (3U)
  4019. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  4020. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  4021. #define EXTI_SWIER1_SWI4_Pos (4U)
  4022. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  4023. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  4024. #define EXTI_SWIER1_SWI5_Pos (5U)
  4025. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  4026. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  4027. #define EXTI_SWIER1_SWI6_Pos (6U)
  4028. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  4029. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  4030. #define EXTI_SWIER1_SWI7_Pos (7U)
  4031. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  4032. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  4033. #define EXTI_SWIER1_SWI8_Pos (8U)
  4034. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  4035. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  4036. #define EXTI_SWIER1_SWI9_Pos (9U)
  4037. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  4038. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  4039. #define EXTI_SWIER1_SWI10_Pos (10U)
  4040. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  4041. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  4042. #define EXTI_SWIER1_SWI11_Pos (11U)
  4043. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  4044. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  4045. #define EXTI_SWIER1_SWI12_Pos (12U)
  4046. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  4047. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  4048. #define EXTI_SWIER1_SWI13_Pos (13U)
  4049. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  4050. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  4051. #define EXTI_SWIER1_SWI14_Pos (14U)
  4052. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  4053. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  4054. #define EXTI_SWIER1_SWI15_Pos (15U)
  4055. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  4056. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  4057. #define EXTI_SWIER1_SWI16_Pos (16U)
  4058. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  4059. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  4060. #define EXTI_SWIER1_SWI17_Pos (17U)
  4061. #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */
  4062. #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */
  4063. #define EXTI_SWIER1_SWI19_Pos (19U)
  4064. #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
  4065. #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
  4066. #define EXTI_SWIER1_SWI20_Pos (20U)
  4067. #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
  4068. #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
  4069. #define EXTI_SWIER1_SWI21_Pos (21U)
  4070. #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
  4071. #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
  4072. #define EXTI_SWIER1_SWI22_Pos (22U)
  4073. #define EXTI_SWIER1_SWI22_Msk (0x1UL << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */
  4074. #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */
  4075. #define EXTI_SWIER1_SWI29_Pos (29U)
  4076. #define EXTI_SWIER1_SWI29_Msk (0x1UL << EXTI_SWIER1_SWI29_Pos) /*!< 0x20000000 */
  4077. #define EXTI_SWIER1_SWI29 EXTI_SWIER1_SWI29_Msk /*!< Software Interrupt on line 29 */
  4078. #define EXTI_SWIER1_SWI30_Pos (30U)
  4079. #define EXTI_SWIER1_SWI30_Msk (0x1UL << EXTI_SWIER1_SWI30_Pos) /*!< 0x40000000 */
  4080. #define EXTI_SWIER1_SWI30 EXTI_SWIER1_SWI30_Msk /*!< Software Interrupt on line 30 */
  4081. #define EXTI_SWIER1_SWI31_Pos (31U)
  4082. #define EXTI_SWIER1_SWI31_Msk (0x1UL << EXTI_SWIER1_SWI31_Pos) /*!< 0x80000000 */
  4083. #define EXTI_SWIER1_SWI31 EXTI_SWIER1_SWI31_Msk /*!< Software Interrupt on line 31 */
  4084. /******************* Bit definition for EXTI_PR1 register *******************/
  4085. #define EXTI_PR1_PIF0_Pos (0U)
  4086. #define EXTI_PR1_PIF0_Msk (0x1UL << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
  4087. #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
  4088. #define EXTI_PR1_PIF1_Pos (1U)
  4089. #define EXTI_PR1_PIF1_Msk (0x1UL << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
  4090. #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
  4091. #define EXTI_PR1_PIF2_Pos (2U)
  4092. #define EXTI_PR1_PIF2_Msk (0x1UL << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
  4093. #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
  4094. #define EXTI_PR1_PIF3_Pos (3U)
  4095. #define EXTI_PR1_PIF3_Msk (0x1UL << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
  4096. #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
  4097. #define EXTI_PR1_PIF4_Pos (4U)
  4098. #define EXTI_PR1_PIF4_Msk (0x1UL << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
  4099. #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
  4100. #define EXTI_PR1_PIF5_Pos (5U)
  4101. #define EXTI_PR1_PIF5_Msk (0x1UL << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
  4102. #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
  4103. #define EXTI_PR1_PIF6_Pos (6U)
  4104. #define EXTI_PR1_PIF6_Msk (0x1UL << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
  4105. #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
  4106. #define EXTI_PR1_PIF7_Pos (7U)
  4107. #define EXTI_PR1_PIF7_Msk (0x1UL << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
  4108. #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
  4109. #define EXTI_PR1_PIF8_Pos (8U)
  4110. #define EXTI_PR1_PIF8_Msk (0x1UL << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
  4111. #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
  4112. #define EXTI_PR1_PIF9_Pos (9U)
  4113. #define EXTI_PR1_PIF9_Msk (0x1UL << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
  4114. #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
  4115. #define EXTI_PR1_PIF10_Pos (10U)
  4116. #define EXTI_PR1_PIF10_Msk (0x1UL << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
  4117. #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
  4118. #define EXTI_PR1_PIF11_Pos (11U)
  4119. #define EXTI_PR1_PIF11_Msk (0x1UL << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
  4120. #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
  4121. #define EXTI_PR1_PIF12_Pos (12U)
  4122. #define EXTI_PR1_PIF12_Msk (0x1UL << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
  4123. #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
  4124. #define EXTI_PR1_PIF13_Pos (13U)
  4125. #define EXTI_PR1_PIF13_Msk (0x1UL << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
  4126. #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
  4127. #define EXTI_PR1_PIF14_Pos (14U)
  4128. #define EXTI_PR1_PIF14_Msk (0x1UL << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
  4129. #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
  4130. #define EXTI_PR1_PIF15_Pos (15U)
  4131. #define EXTI_PR1_PIF15_Msk (0x1UL << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
  4132. #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
  4133. #define EXTI_PR1_PIF16_Pos (16U)
  4134. #define EXTI_PR1_PIF16_Msk (0x1UL << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
  4135. #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
  4136. #define EXTI_PR1_PIF17_Pos (17U)
  4137. #define EXTI_PR1_PIF17_Msk (0x1UL << EXTI_PR1_PIF17_Pos) /*!< 0x00020000 */
  4138. #define EXTI_PR1_PIF17 EXTI_PR1_PIF17_Msk /*!< Pending bit for line 17 */
  4139. #define EXTI_PR1_PIF19_Pos (19U)
  4140. #define EXTI_PR1_PIF19_Msk (0x1UL << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
  4141. #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
  4142. #define EXTI_PR1_PIF20_Pos (20U)
  4143. #define EXTI_PR1_PIF20_Msk (0x1UL << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
  4144. #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
  4145. #define EXTI_PR1_PIF21_Pos (21U)
  4146. #define EXTI_PR1_PIF21_Msk (0x1UL << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
  4147. #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
  4148. #define EXTI_PR1_PIF22_Pos (22U)
  4149. #define EXTI_PR1_PIF22_Msk (0x1UL << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */
  4150. #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */
  4151. #define EXTI_PR1_PIF29_Pos (29U)
  4152. #define EXTI_PR1_PIF29_Msk (0x1UL << EXTI_PR1_PIF29_Pos) /*!< 0x20000000 */
  4153. #define EXTI_PR1_PIF29 EXTI_PR1_PIF29_Msk /*!< Pending bit for line 29 */
  4154. #define EXTI_PR1_PIF30_Pos (30U)
  4155. #define EXTI_PR1_PIF30_Msk (0x1UL << EXTI_PR1_PIF30_Pos) /*!< 0x40000000 */
  4156. #define EXTI_PR1_PIF30 EXTI_PR1_PIF30_Msk /*!< Pending bit for line 30 */
  4157. #define EXTI_PR1_PIF31_Pos (31U)
  4158. #define EXTI_PR1_PIF31_Msk (0x1UL << EXTI_PR1_PIF31_Pos) /*!< 0x80000000 */
  4159. #define EXTI_PR1_PIF31 EXTI_PR1_PIF31_Msk /*!< Pending bit for line 31 */
  4160. /******************* Bit definition for EXTI_IMR2 register ******************/
  4161. #define EXTI_IMR2_IM32_Pos (0U)
  4162. #define EXTI_IMR2_IM32_Msk (0x1UL << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
  4163. #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
  4164. #define EXTI_IMR2_IM33_Pos (1U)
  4165. #define EXTI_IMR2_IM33_Msk (0x1UL << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
  4166. #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
  4167. #define EXTI_IMR2_IM34_Pos (2U)
  4168. #define EXTI_IMR2_IM34_Msk (0x1UL << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */
  4169. #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */
  4170. #define EXTI_IMR2_IM35_Pos (3U)
  4171. #define EXTI_IMR2_IM35_Msk (0x1UL << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */
  4172. #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */
  4173. #define EXTI_IMR2_IM36_Pos (4U)
  4174. #define EXTI_IMR2_IM36_Msk (0x1UL << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */
  4175. #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */
  4176. #define EXTI_IMR2_IM37_Pos (5U)
  4177. #define EXTI_IMR2_IM37_Msk (0x1UL << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
  4178. #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
  4179. #define EXTI_IMR2_IM38_Pos (6U)
  4180. #define EXTI_IMR2_IM38_Msk (0x1UL << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
  4181. #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
  4182. #define EXTI_IMR2_IM39_Pos (7U)
  4183. #define EXTI_IMR2_IM39_Msk (0x1UL << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
  4184. #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */
  4185. #define EXTI_IMR2_IM40_Pos (8U)
  4186. #define EXTI_IMR2_IM40_Msk (0x1UL << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */
  4187. #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */
  4188. #define EXTI_IMR2_IM41_Pos (9U)
  4189. #define EXTI_IMR2_IM41_Msk (0x1UL << EXTI_IMR2_IM41_Pos) /*!< 0x00000200 */
  4190. #define EXTI_IMR2_IM41 EXTI_IMR2_IM41_Msk /*!< Interrupt Mask on line 41 */
  4191. #define EXTI_IMR2_IM42_Pos (10U)
  4192. #define EXTI_IMR2_IM42_Msk (0x1UL << EXTI_IMR2_IM42_Pos) /*!< 0x00000400 */
  4193. #define EXTI_IMR2_IM42 EXTI_IMR2_IM42_Msk /*!< Interrupt Mask on line 42 */
  4194. #define EXTI_IMR2_IM_Pos (0U)
  4195. #define EXTI_IMR2_IM_Msk (0x7FFUL << EXTI_IMR2_IM_Pos) /*!< 0x000007FF */
  4196. #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */
  4197. /******************* Bit definition for EXTI_EMR2 register ******************/
  4198. #define EXTI_EMR2_EM32_Pos (0U)
  4199. #define EXTI_EMR2_EM32_Msk (0x1UL << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
  4200. #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */
  4201. #define EXTI_EMR2_EM33_Pos (1U)
  4202. #define EXTI_EMR2_EM33_Msk (0x1UL << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
  4203. #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */
  4204. #define EXTI_EMR2_EM34_Pos (2U)
  4205. #define EXTI_EMR2_EM34_Msk (0x1UL << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */
  4206. #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */
  4207. #define EXTI_EMR2_EM35_Pos (3U)
  4208. #define EXTI_EMR2_EM35_Msk (0x1UL << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */
  4209. #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */
  4210. #define EXTI_EMR2_EM36_Pos (4U)
  4211. #define EXTI_EMR2_EM36_Msk (0x1UL << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */
  4212. #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36 */
  4213. #define EXTI_EMR2_EM37_Pos (5U)
  4214. #define EXTI_EMR2_EM37_Msk (0x1UL << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
  4215. #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */
  4216. #define EXTI_EMR2_EM38_Pos (6U)
  4217. #define EXTI_EMR2_EM38_Msk (0x1UL << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
  4218. #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */
  4219. #define EXTI_EMR2_EM39_Pos (7U)
  4220. #define EXTI_EMR2_EM39_Msk (0x1UL << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */
  4221. #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39 */
  4222. #define EXTI_EMR2_EM40_Pos (8U)
  4223. #define EXTI_EMR2_EM40_Msk (0x1UL << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */
  4224. #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40 */
  4225. #define EXTI_EMR2_EM41_Pos (9U)
  4226. #define EXTI_EMR2_EM41_Msk (0x1UL << EXTI_EMR2_EM41_Pos) /*!< 0x00000200 */
  4227. #define EXTI_EMR2_EM41 EXTI_EMR2_EM41_Msk /*!< Event Mask on line 41 */
  4228. #define EXTI_EMR2_EM42_Pos (10U)
  4229. #define EXTI_EMR2_EM42_Msk (0x1UL << EXTI_EMR2_EM42_Pos) /*!< 0x00000400 */
  4230. #define EXTI_EMR2_EM42 EXTI_EMR2_EM42_Msk /*!< Event Mask on line 42 */
  4231. #define EXTI_EMR2_EM_Pos (0U)
  4232. #define EXTI_EMR2_EM_Msk (0x7FFUL << EXTI_EMR2_EM_Pos) /*!< 0x000007FF */
  4233. #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */
  4234. /****************** Bit definition for EXTI_RTSR2 register ******************/
  4235. #define EXTI_RTSR2_RT32_Pos (0U)
  4236. #define EXTI_RTSR2_RT32_Msk (0x1UL << EXTI_RTSR2_RT32_Pos) /*!< 0x00000001 */
  4237. #define EXTI_RTSR2_RT32 EXTI_RTSR2_RT32_Msk /*!< Rising trigger event configuration bit of line 32 */
  4238. #define EXTI_RTSR2_RT33_Pos (1U)
  4239. #define EXTI_RTSR2_RT33_Msk (0x1UL << EXTI_RTSR2_RT33_Pos) /*!< 0x00000002 */
  4240. #define EXTI_RTSR2_RT33 EXTI_RTSR2_RT33_Msk /*!< Rising trigger event configuration bit of line 33 */
  4241. #define EXTI_RTSR2_RT38_Pos (6U)
  4242. #define EXTI_RTSR2_RT38_Msk (0x1UL << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */
  4243. #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */
  4244. #define EXTI_RTSR2_RT39_Pos (7U)
  4245. #define EXTI_RTSR2_RT39_Msk (0x1UL << EXTI_RTSR2_RT39_Pos) /*!< 0x00000080 */
  4246. #define EXTI_RTSR2_RT39 EXTI_RTSR2_RT39_Msk /*!< Rising trigger event configuration bit of line 39 */
  4247. #define EXTI_RTSR2_RT40_Pos (8U)
  4248. #define EXTI_RTSR2_RT40_Msk (0x1UL << EXTI_RTSR2_RT40_Pos) /*!< 0x00000100 */
  4249. #define EXTI_RTSR2_RT40 EXTI_RTSR2_RT40_Msk /*!< Rising trigger event configuration bit of line 40 */
  4250. #define EXTI_RTSR2_RT41_Pos (9U)
  4251. #define EXTI_RTSR2_RT41_Msk (0x1UL << EXTI_RTSR2_RT41_Pos) /*!< 0x00000200 */
  4252. #define EXTI_RTSR2_RT41 EXTI_RTSR2_RT41_Msk /*!< Rising trigger event configuration bit of line 41 */
  4253. /****************** Bit definition for EXTI_FTSR2 register ******************/
  4254. #define EXTI_FTSR2_FT32_Pos (0U)
  4255. #define EXTI_FTSR2_FT32_Msk (0x1UL << EXTI_FTSR2_FT32_Pos) /*!< 0x00000001 */
  4256. #define EXTI_FTSR2_FT32 EXTI_FTSR2_FT32_Msk /*!< Falling trigger event configuration bit of line 32 */
  4257. #define EXTI_FTSR2_FT33_Pos (1U)
  4258. #define EXTI_FTSR2_FT33_Msk (0x1UL << EXTI_FTSR2_FT33_Pos) /*!< 0x00000002 */
  4259. #define EXTI_FTSR2_FT33 EXTI_FTSR2_FT33_Msk /*!< Falling trigger event configuration bit of line 33 */
  4260. #define EXTI_FTSR2_FT38_Pos (6U)
  4261. #define EXTI_FTSR2_FT38_Msk (0x1UL << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */
  4262. #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 37 */
  4263. #define EXTI_FTSR2_FT39_Pos (7U)
  4264. #define EXTI_FTSR2_FT39_Msk (0x1UL << EXTI_FTSR2_FT39_Pos) /*!< 0x00000080 */
  4265. #define EXTI_FTSR2_FT39 EXTI_FTSR2_FT39_Msk /*!< Falling trigger event configuration bit of line 39 */
  4266. #define EXTI_FTSR2_FT40_Pos (8U)
  4267. #define EXTI_FTSR2_FT40_Msk (0x1UL << EXTI_FTSR2_FT40_Pos) /*!< 0x00000100 */
  4268. #define EXTI_FTSR2_FT40 EXTI_FTSR2_FT40_Msk /*!< Falling trigger event configuration bit of line 40 */
  4269. #define EXTI_FTSR2_FT41_Pos (9U)
  4270. #define EXTI_FTSR2_FT41_Msk (0x1UL << EXTI_FTSR2_FT41_Pos) /*!< 0x00000200 */
  4271. #define EXTI_FTSR2_FT41 EXTI_FTSR2_FT41_Msk /*!< Falling trigger event configuration bit of line 41 */
  4272. /****************** Bit definition for EXTI_SWIER2 register *****************/
  4273. #define EXTI_SWIER2_SWI32_Pos (0U)
  4274. #define EXTI_SWIER2_SWI32_Msk (0x1UL << EXTI_SWIER2_SWI32_Pos) /*!< 0x00000001 */
  4275. #define EXTI_SWIER2_SWI32 EXTI_SWIER2_SWI32_Msk /*!< Software Interrupt on line 32 */
  4276. #define EXTI_SWIER2_SWI33_Pos (1U)
  4277. #define EXTI_SWIER2_SWI33_Msk (0x1UL << EXTI_SWIER2_SWI33_Pos) /*!< 0x00000002 */
  4278. #define EXTI_SWIER2_SWI33 EXTI_SWIER2_SWI33_Msk /*!< Software Interrupt on line 33 */
  4279. #define EXTI_SWIER2_SWI38_Pos (6U)
  4280. #define EXTI_SWIER2_SWI38_Msk (0x1UL << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */
  4281. #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */
  4282. #define EXTI_SWIER2_SWI39_Pos (7U)
  4283. #define EXTI_SWIER2_SWI39_Msk (0x1UL << EXTI_SWIER2_SWI39_Pos) /*!< 0x00000080 */
  4284. #define EXTI_SWIER2_SWI39 EXTI_SWIER2_SWI39_Msk /*!< Software Interrupt on line 39 */
  4285. #define EXTI_SWIER2_SWI40_Pos (8U)
  4286. #define EXTI_SWIER2_SWI40_Msk (0x1UL << EXTI_SWIER2_SWI40_Pos) /*!< 0x00000100 */
  4287. #define EXTI_SWIER2_SWI40 EXTI_SWIER2_SWI40_Msk /*!< Software Interrupt on line 40 */
  4288. #define EXTI_SWIER2_SWI41_Pos (9U)
  4289. #define EXTI_SWIER2_SWI41_Msk (0x1UL << EXTI_SWIER2_SWI41_Pos) /*!< 0x00000200 */
  4290. #define EXTI_SWIER2_SWI41 EXTI_SWIER2_SWI41_Msk /*!< Software Interrupt on line 41 */
  4291. /******************* Bit definition for EXTI_PR2 register *******************/
  4292. #define EXTI_PR2_PIF32_Pos (0U)
  4293. #define EXTI_PR2_PIF32_Msk (0x1UL << EXTI_PR2_PIF32_Pos) /*!< 0x00000001 */
  4294. #define EXTI_PR2_PIF32 EXTI_PR2_PIF32_Msk /*!< Pending bit for line 32 */
  4295. #define EXTI_PR2_PIF33_Pos (1U)
  4296. #define EXTI_PR2_PIF33_Msk (0x1UL << EXTI_PR2_PIF33_Pos) /*!< 0x00000002 */
  4297. #define EXTI_PR2_PIF33 EXTI_PR2_PIF33_Msk /*!< Pending bit for line 33 */
  4298. #define EXTI_PR2_PIF38_Pos (6U)
  4299. #define EXTI_PR2_PIF38_Msk (0x1UL << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */
  4300. #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */
  4301. #define EXTI_PR2_PIF39_Pos (7U)
  4302. #define EXTI_PR2_PIF39_Msk (0x1UL << EXTI_PR2_PIF39_Pos) /*!< 0x00000080 */
  4303. #define EXTI_PR2_PIF39 EXTI_PR2_PIF39_Msk /*!< Pending bit for line 39 */
  4304. #define EXTI_PR2_PIF40_Pos (8U)
  4305. #define EXTI_PR2_PIF40_Msk (0x1UL << EXTI_PR2_PIF40_Pos) /*!< 0x00000100 */
  4306. #define EXTI_PR2_PIF40 EXTI_PR2_PIF40_Msk /*!< Pending bit for line 40 */
  4307. #define EXTI_PR2_PIF41_Pos (9U)
  4308. #define EXTI_PR2_PIF41_Msk (0x1UL << EXTI_PR2_PIF41_Pos) /*!< 0x00000200 */
  4309. #define EXTI_PR2_PIF41 EXTI_PR2_PIF41_Msk /*!< Pending bit for line 41 */
  4310. /******************************************************************************/
  4311. /* */
  4312. /* Flexible Datarate Controller Area Network */
  4313. /* */
  4314. /******************************************************************************/
  4315. /*!<FDCAN control and status registers */
  4316. /***************** Bit definition for FDCAN_CREL register *******************/
  4317. #define FDCAN_CREL_DAY_Pos (0U)
  4318. #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */
  4319. #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */
  4320. #define FDCAN_CREL_MON_Pos (8U)
  4321. #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */
  4322. #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */
  4323. #define FDCAN_CREL_YEAR_Pos (16U)
  4324. #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */
  4325. #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */
  4326. #define FDCAN_CREL_SUBSTEP_Pos (20U)
  4327. #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */
  4328. #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */
  4329. #define FDCAN_CREL_STEP_Pos (24U)
  4330. #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */
  4331. #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */
  4332. #define FDCAN_CREL_REL_Pos (28U)
  4333. #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */
  4334. #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */
  4335. /***************** Bit definition for FDCAN_ENDN register *******************/
  4336. #define FDCAN_ENDN_ETV_Pos (0U)
  4337. #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */
  4338. #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endianness Test Value */
  4339. /***************** Bit definition for FDCAN_DBTP register *******************/
  4340. #define FDCAN_DBTP_DSJW_Pos (0U)
  4341. #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */
  4342. #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */
  4343. #define FDCAN_DBTP_DTSEG2_Pos (4U)
  4344. #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */
  4345. #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */
  4346. #define FDCAN_DBTP_DTSEG1_Pos (8U)
  4347. #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */
  4348. #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */
  4349. #define FDCAN_DBTP_DBRP_Pos (16U)
  4350. #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */
  4351. #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */
  4352. #define FDCAN_DBTP_TDC_Pos (23U)
  4353. #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */
  4354. #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */
  4355. /***************** Bit definition for FDCAN_TEST register *******************/
  4356. #define FDCAN_TEST_LBCK_Pos (4U)
  4357. #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */
  4358. #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */
  4359. #define FDCAN_TEST_TX_Pos (5U)
  4360. #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */
  4361. #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */
  4362. #define FDCAN_TEST_RX_Pos (7U)
  4363. #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */
  4364. #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */
  4365. /***************** Bit definition for FDCAN_RWD register ********************/
  4366. #define FDCAN_RWD_WDC_Pos (0U)
  4367. #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */
  4368. #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */
  4369. #define FDCAN_RWD_WDV_Pos (8U)
  4370. #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */
  4371. #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */
  4372. /***************** Bit definition for FDCAN_CCCR register ********************/
  4373. #define FDCAN_CCCR_INIT_Pos (0U)
  4374. #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */
  4375. #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */
  4376. #define FDCAN_CCCR_CCE_Pos (1U)
  4377. #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */
  4378. #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */
  4379. #define FDCAN_CCCR_ASM_Pos (2U)
  4380. #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */
  4381. #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */
  4382. #define FDCAN_CCCR_CSA_Pos (3U)
  4383. #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */
  4384. #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */
  4385. #define FDCAN_CCCR_CSR_Pos (4U)
  4386. #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */
  4387. #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */
  4388. #define FDCAN_CCCR_MON_Pos (5U)
  4389. #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */
  4390. #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */
  4391. #define FDCAN_CCCR_DAR_Pos (6U)
  4392. #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */
  4393. #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */
  4394. #define FDCAN_CCCR_TEST_Pos (7U)
  4395. #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */
  4396. #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */
  4397. #define FDCAN_CCCR_FDOE_Pos (8U)
  4398. #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */
  4399. #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */
  4400. #define FDCAN_CCCR_BRSE_Pos (9U)
  4401. #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */
  4402. #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */
  4403. #define FDCAN_CCCR_PXHD_Pos (12U)
  4404. #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */
  4405. #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */
  4406. #define FDCAN_CCCR_EFBI_Pos (13U)
  4407. #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */
  4408. #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */
  4409. #define FDCAN_CCCR_TXP_Pos (14U)
  4410. #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */
  4411. #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */
  4412. #define FDCAN_CCCR_NISO_Pos (15U)
  4413. #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */
  4414. #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */
  4415. /***************** Bit definition for FDCAN_NBTP register ********************/
  4416. #define FDCAN_NBTP_NTSEG2_Pos (0U)
  4417. #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */
  4418. #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */
  4419. #define FDCAN_NBTP_NTSEG1_Pos (8U)
  4420. #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */
  4421. #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */
  4422. #define FDCAN_NBTP_NBRP_Pos (16U)
  4423. #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */
  4424. #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */
  4425. #define FDCAN_NBTP_NSJW_Pos (25U)
  4426. #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */
  4427. #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */
  4428. /***************** Bit definition for FDCAN_TSCC register ********************/
  4429. #define FDCAN_TSCC_TSS_Pos (0U)
  4430. #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */
  4431. #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */
  4432. #define FDCAN_TSCC_TCP_Pos (16U)
  4433. #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */
  4434. #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */
  4435. /***************** Bit definition for FDCAN_TSCV register ********************/
  4436. #define FDCAN_TSCV_TSC_Pos (0U)
  4437. #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */
  4438. #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */
  4439. /***************** Bit definition for FDCAN_TOCC register ********************/
  4440. #define FDCAN_TOCC_ETOC_Pos (0U)
  4441. #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */
  4442. #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */
  4443. #define FDCAN_TOCC_TOS_Pos (1U)
  4444. #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */
  4445. #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */
  4446. #define FDCAN_TOCC_TOP_Pos (16U)
  4447. #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */
  4448. #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */
  4449. /***************** Bit definition for FDCAN_TOCV register ********************/
  4450. #define FDCAN_TOCV_TOC_Pos (0U)
  4451. #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */
  4452. #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */
  4453. /***************** Bit definition for FDCAN_ECR register *********************/
  4454. #define FDCAN_ECR_TEC_Pos (0U)
  4455. #define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos) /*!< 0x000000FF */
  4456. #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */
  4457. #define FDCAN_ECR_REC_Pos (8U)
  4458. #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */
  4459. #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */
  4460. #define FDCAN_ECR_RP_Pos (15U)
  4461. #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */
  4462. #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */
  4463. #define FDCAN_ECR_CEL_Pos (16U)
  4464. #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */
  4465. #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */
  4466. /***************** Bit definition for FDCAN_PSR register *********************/
  4467. #define FDCAN_PSR_LEC_Pos (0U)
  4468. #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */
  4469. #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */
  4470. #define FDCAN_PSR_ACT_Pos (3U)
  4471. #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */
  4472. #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */
  4473. #define FDCAN_PSR_EP_Pos (5U)
  4474. #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */
  4475. #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */
  4476. #define FDCAN_PSR_EW_Pos (6U)
  4477. #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */
  4478. #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */
  4479. #define FDCAN_PSR_BO_Pos (7U)
  4480. #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */
  4481. #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */
  4482. #define FDCAN_PSR_DLEC_Pos (8U)
  4483. #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */
  4484. #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */
  4485. #define FDCAN_PSR_RESI_Pos (11U)
  4486. #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */
  4487. #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */
  4488. #define FDCAN_PSR_RBRS_Pos (12U)
  4489. #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */
  4490. #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */
  4491. #define FDCAN_PSR_REDL_Pos (13U)
  4492. #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */
  4493. #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */
  4494. #define FDCAN_PSR_PXE_Pos (14U)
  4495. #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */
  4496. #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */
  4497. #define FDCAN_PSR_TDCV_Pos (16U)
  4498. #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */
  4499. #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */
  4500. /***************** Bit definition for FDCAN_TDCR register ********************/
  4501. #define FDCAN_TDCR_TDCF_Pos (0U)
  4502. #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */
  4503. #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */
  4504. #define FDCAN_TDCR_TDCO_Pos (8U)
  4505. #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */
  4506. #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */
  4507. /***************** Bit definition for FDCAN_IR register **********************/
  4508. #define FDCAN_IR_RF0N_Pos (0U)
  4509. #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */
  4510. #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */
  4511. #define FDCAN_IR_RF0F_Pos (1U)
  4512. #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000002 */
  4513. #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */
  4514. #define FDCAN_IR_RF0L_Pos (2U)
  4515. #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000004 */
  4516. #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  4517. #define FDCAN_IR_RF1N_Pos (3U)
  4518. #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000008 */
  4519. #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */
  4520. #define FDCAN_IR_RF1F_Pos (4U)
  4521. #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000010 */
  4522. #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */
  4523. #define FDCAN_IR_RF1L_Pos (5U)
  4524. #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000020 */
  4525. #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  4526. #define FDCAN_IR_HPM_Pos (6U)
  4527. #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000040 */
  4528. #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */
  4529. #define FDCAN_IR_TC_Pos (7U)
  4530. #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000080 */
  4531. #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */
  4532. #define FDCAN_IR_TCF_Pos (8U)
  4533. #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000100 */
  4534. #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */
  4535. #define FDCAN_IR_TFE_Pos (9U)
  4536. #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000200 */
  4537. #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */
  4538. #define FDCAN_IR_TEFN_Pos (10U)
  4539. #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00000400 */
  4540. #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */
  4541. #define FDCAN_IR_TEFF_Pos (11U)
  4542. #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00000800 */
  4543. #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */
  4544. #define FDCAN_IR_TEFL_Pos (12U)
  4545. #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00001000 */
  4546. #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  4547. #define FDCAN_IR_TSW_Pos (13U)
  4548. #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00002000 */
  4549. #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */
  4550. #define FDCAN_IR_MRAF_Pos (14U)
  4551. #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00004000 */
  4552. #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */
  4553. #define FDCAN_IR_TOO_Pos (15U)
  4554. #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00008000 */
  4555. #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */
  4556. #define FDCAN_IR_ELO_Pos (16U)
  4557. #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00010000 */
  4558. #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */
  4559. #define FDCAN_IR_EP_Pos (17U)
  4560. #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00020000 */
  4561. #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */
  4562. #define FDCAN_IR_EW_Pos (18U)
  4563. #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x00040000 */
  4564. #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */
  4565. #define FDCAN_IR_BO_Pos (19U)
  4566. #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x00080000 */
  4567. #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */
  4568. #define FDCAN_IR_WDI_Pos (20U)
  4569. #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x00100000 */
  4570. #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */
  4571. #define FDCAN_IR_PEA_Pos (21U)
  4572. #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x00200000 */
  4573. #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */
  4574. #define FDCAN_IR_PED_Pos (22U)
  4575. #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x00400000 */
  4576. #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */
  4577. #define FDCAN_IR_ARA_Pos (23U)
  4578. #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x00800000 */
  4579. #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */
  4580. /***************** Bit definition for FDCAN_IE register **********************/
  4581. #define FDCAN_IE_RF0NE_Pos (0U)
  4582. #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */
  4583. #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */
  4584. #define FDCAN_IE_RF0FE_Pos (1U)
  4585. #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000002 */
  4586. #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */
  4587. #define FDCAN_IE_RF0LE_Pos (2U)
  4588. #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000004 */
  4589. #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */
  4590. #define FDCAN_IE_RF1NE_Pos (3U)
  4591. #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000008 */
  4592. #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */
  4593. #define FDCAN_IE_RF1FE_Pos (4U)
  4594. #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000010 */
  4595. #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */
  4596. #define FDCAN_IE_RF1LE_Pos (5U)
  4597. #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000020 */
  4598. #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */
  4599. #define FDCAN_IE_HPME_Pos (6U)
  4600. #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000040 */
  4601. #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */
  4602. #define FDCAN_IE_TCE_Pos (7U)
  4603. #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000080 */
  4604. #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */
  4605. #define FDCAN_IE_TCFE_Pos (8U)
  4606. #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000100 */
  4607. #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable*/
  4608. #define FDCAN_IE_TFEE_Pos (9U)
  4609. #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000200 */
  4610. #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */
  4611. #define FDCAN_IE_TEFNE_Pos (10U)
  4612. #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00000400 */
  4613. #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */
  4614. #define FDCAN_IE_TEFFE_Pos (11U)
  4615. #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00000800 */
  4616. #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */
  4617. #define FDCAN_IE_TEFLE_Pos (12U)
  4618. #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00001000 */
  4619. #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */
  4620. #define FDCAN_IE_TSWE_Pos (13U)
  4621. #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00002000 */
  4622. #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */
  4623. #define FDCAN_IE_MRAFE_Pos (14U)
  4624. #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00004000 */
  4625. #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */
  4626. #define FDCAN_IE_TOOE_Pos (15U)
  4627. #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00008000 */
  4628. #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */
  4629. #define FDCAN_IE_ELOE_Pos (16U)
  4630. #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00010000 */
  4631. #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */
  4632. #define FDCAN_IE_EPE_Pos (17U)
  4633. #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00020000 */
  4634. #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */
  4635. #define FDCAN_IE_EWE_Pos (18U)
  4636. #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x00040000 */
  4637. #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */
  4638. #define FDCAN_IE_BOE_Pos (19U)
  4639. #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x00080000 */
  4640. #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */
  4641. #define FDCAN_IE_WDIE_Pos (20U)
  4642. #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x00100000 */
  4643. #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */
  4644. #define FDCAN_IE_PEAE_Pos (21U)
  4645. #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x00200000 */
  4646. #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable*/
  4647. #define FDCAN_IE_PEDE_Pos (22U)
  4648. #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x00400000 */
  4649. #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */
  4650. #define FDCAN_IE_ARAE_Pos (23U)
  4651. #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x00800000 */
  4652. #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */
  4653. /***************** Bit definition for FDCAN_ILS register **********************/
  4654. #define FDCAN_ILS_RXFIFO0_Pos (0U)
  4655. #define FDCAN_ILS_RXFIFO0_Msk (0x1UL << FDCAN_ILS_RXFIFO0_Pos) /*!< 0x00000001 */
  4656. #define FDCAN_ILS_RXFIFO0 FDCAN_ILS_RXFIFO0_Msk /*!<Rx FIFO 0 Message Lost
  4657. Rx FIFO 0 is Full
  4658. Rx FIFO 0 Has New Message */
  4659. #define FDCAN_ILS_RXFIFO1_Pos (1U)
  4660. #define FDCAN_ILS_RXFIFO1_Msk (0x1UL << FDCAN_ILS_RXFIFO1_Pos) /*!< 0x00000002 */
  4661. #define FDCAN_ILS_RXFIFO1 FDCAN_ILS_RXFIFO1_Msk /*!<Rx FIFO 1 Message Lost
  4662. Rx FIFO 1 is Full
  4663. Rx FIFO 1 Has New Message */
  4664. #define FDCAN_ILS_SMSG_Pos (2U)
  4665. #define FDCAN_ILS_SMSG_Msk (0x1UL << FDCAN_ILS_SMSG_Pos) /*!< 0x00000004 */
  4666. #define FDCAN_ILS_SMSG FDCAN_ILS_SMSG_Msk /*!<Transmission Cancellation Finished
  4667. Transmission Completed
  4668. High Priority Message */
  4669. #define FDCAN_ILS_TFERR_Pos (3U)
  4670. #define FDCAN_ILS_TFERR_Msk (0x1UL << FDCAN_ILS_TFERR_Pos) /*!< 0x00000008 */
  4671. #define FDCAN_ILS_TFERR FDCAN_ILS_TFERR_Msk /*!<Tx Event FIFO Element Lost
  4672. Tx Event FIFO Full
  4673. Tx Event FIFO New Entry
  4674. Tx FIFO Empty Interrupt Line */
  4675. #define FDCAN_ILS_MISC_Pos (4U)
  4676. #define FDCAN_ILS_MISC_Msk (0x1UL << FDCAN_ILS_MISC_Pos) /*!< 0x00000010 */
  4677. #define FDCAN_ILS_MISC FDCAN_ILS_MISC_Msk /*!<Timeout Occurred
  4678. Message RAM Access Failure
  4679. Timestamp Wraparound */
  4680. #define FDCAN_ILS_BERR_Pos (5U)
  4681. #define FDCAN_ILS_BERR_Msk (0x1UL << FDCAN_ILS_BERR_Pos) /*!< 0x00000020 */
  4682. #define FDCAN_ILS_BERR FDCAN_ILS_BERR_Msk /*!<Error Passive
  4683. Error Logging Overflow */
  4684. #define FDCAN_ILS_PERR_Pos (6U)
  4685. #define FDCAN_ILS_PERR_Msk (0x1UL << FDCAN_ILS_PERR_Pos) /*!< 0x00000040 */
  4686. #define FDCAN_ILS_PERR FDCAN_ILS_PERR_Msk /*!<Access to Reserved Address Line
  4687. Protocol Error in Data Phase Line
  4688. Protocol Error in Arbitration Phase Line
  4689. Watchdog Interrupt Line
  4690. Bus_Off Status
  4691. Warning Status */
  4692. /***************** Bit definition for FDCAN_ILE register **********************/
  4693. #define FDCAN_ILE_EINT0_Pos (0U)
  4694. #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */
  4695. #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */
  4696. #define FDCAN_ILE_EINT1_Pos (1U)
  4697. #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */
  4698. #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */
  4699. /***************** Bit definition for FDCAN_RXGFC register ********************/
  4700. #define FDCAN_RXGFC_RRFE_Pos (0U)
  4701. #define FDCAN_RXGFC_RRFE_Msk (0x1UL << FDCAN_RXGFC_RRFE_Pos) /*!< 0x00000001 */
  4702. #define FDCAN_RXGFC_RRFE FDCAN_RXGFC_RRFE_Msk /*!<Reject Remote Frames Extended */
  4703. #define FDCAN_RXGFC_RRFS_Pos (1U)
  4704. #define FDCAN_RXGFC_RRFS_Msk (0x1UL << FDCAN_RXGFC_RRFS_Pos) /*!< 0x00000002 */
  4705. #define FDCAN_RXGFC_RRFS FDCAN_RXGFC_RRFS_Msk /*!<Reject Remote Frames Standard */
  4706. #define FDCAN_RXGFC_ANFE_Pos (2U)
  4707. #define FDCAN_RXGFC_ANFE_Msk (0x3UL << FDCAN_RXGFC_ANFE_Pos) /*!< 0x0000000C */
  4708. #define FDCAN_RXGFC_ANFE FDCAN_RXGFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */
  4709. #define FDCAN_RXGFC_ANFS_Pos (4U)
  4710. #define FDCAN_RXGFC_ANFS_Msk (0x3UL << FDCAN_RXGFC_ANFS_Pos) /*!< 0x00000030 */
  4711. #define FDCAN_RXGFC_ANFS FDCAN_RXGFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */
  4712. #define FDCAN_RXGFC_F1OM_Pos (8U)
  4713. #define FDCAN_RXGFC_F1OM_Msk (0x1UL << FDCAN_RXGFC_F1OM_Pos) /*!< 0x00000100 */
  4714. #define FDCAN_RXGFC_F1OM FDCAN_RXGFC_F1OM_Msk /*!<FIFO 1 operation mode */
  4715. #define FDCAN_RXGFC_F0OM_Pos (9U)
  4716. #define FDCAN_RXGFC_F0OM_Msk (0x1UL << FDCAN_RXGFC_F0OM_Pos) /*!< 0x00000200 */
  4717. #define FDCAN_RXGFC_F0OM FDCAN_RXGFC_F0OM_Msk /*!<FIFO 0 operation mode */
  4718. #define FDCAN_RXGFC_LSS_Pos (16U)
  4719. #define FDCAN_RXGFC_LSS_Msk (0x1FUL << FDCAN_RXGFC_LSS_Pos) /*!< 0x001F0000 */
  4720. #define FDCAN_RXGFC_LSS FDCAN_RXGFC_LSS_Msk /*!<List Size Standard */
  4721. #define FDCAN_RXGFC_LSE_Pos (24U)
  4722. #define FDCAN_RXGFC_LSE_Msk (0xFUL << FDCAN_RXGFC_LSE_Pos) /*!< 0x0F000000 */
  4723. #define FDCAN_RXGFC_LSE FDCAN_RXGFC_LSE_Msk /*!<List Size Extended */
  4724. /***************** Bit definition for FDCAN_XIDAM register ********************/
  4725. #define FDCAN_XIDAM_EIDM_Pos (0U)
  4726. #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */
  4727. #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */
  4728. /***************** Bit definition for FDCAN_HPMS register *********************/
  4729. #define FDCAN_HPMS_BIDX_Pos (0U)
  4730. #define FDCAN_HPMS_BIDX_Msk (0x7UL << FDCAN_HPMS_BIDX_Pos) /*!< 0x00000007 */
  4731. #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */
  4732. #define FDCAN_HPMS_MSI_Pos (6U)
  4733. #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */
  4734. #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */
  4735. #define FDCAN_HPMS_FIDX_Pos (8U)
  4736. #define FDCAN_HPMS_FIDX_Msk (0x1FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00001F00 */
  4737. #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */
  4738. #define FDCAN_HPMS_FLST_Pos (15U)
  4739. #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */
  4740. #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */
  4741. /***************** Bit definition for FDCAN_RXF0S register ********************/
  4742. #define FDCAN_RXF0S_F0FL_Pos (0U)
  4743. #define FDCAN_RXF0S_F0FL_Msk (0xFUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000000F */
  4744. #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */
  4745. #define FDCAN_RXF0S_F0GI_Pos (8U)
  4746. #define FDCAN_RXF0S_F0GI_Msk (0x3UL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00000300 */
  4747. #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */
  4748. #define FDCAN_RXF0S_F0PI_Pos (16U)
  4749. #define FDCAN_RXF0S_F0PI_Msk (0x3UL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x00030000 */
  4750. #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */
  4751. #define FDCAN_RXF0S_F0F_Pos (24U)
  4752. #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */
  4753. #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */
  4754. #define FDCAN_RXF0S_RF0L_Pos (25U)
  4755. #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */
  4756. #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  4757. /***************** Bit definition for FDCAN_RXF0A register ********************/
  4758. #define FDCAN_RXF0A_F0AI_Pos (0U)
  4759. #define FDCAN_RXF0A_F0AI_Msk (0x7UL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x00000007 */
  4760. #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */
  4761. /***************** Bit definition for FDCAN_RXF1S register ********************/
  4762. #define FDCAN_RXF1S_F1FL_Pos (0U)
  4763. #define FDCAN_RXF1S_F1FL_Msk (0xFUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000000F */
  4764. #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */
  4765. #define FDCAN_RXF1S_F1GI_Pos (8U)
  4766. #define FDCAN_RXF1S_F1GI_Msk (0x3UL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00000300 */
  4767. #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */
  4768. #define FDCAN_RXF1S_F1PI_Pos (16U)
  4769. #define FDCAN_RXF1S_F1PI_Msk (0x3UL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x00030000 */
  4770. #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */
  4771. #define FDCAN_RXF1S_F1F_Pos (24U)
  4772. #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */
  4773. #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */
  4774. #define FDCAN_RXF1S_RF1L_Pos (25U)
  4775. #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */
  4776. #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  4777. /***************** Bit definition for FDCAN_RXF1A register ********************/
  4778. #define FDCAN_RXF1A_F1AI_Pos (0U)
  4779. #define FDCAN_RXF1A_F1AI_Msk (0x7UL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x00000007 */
  4780. #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */
  4781. /***************** Bit definition for FDCAN_TXBC register *********************/
  4782. #define FDCAN_TXBC_TFQM_Pos (24U)
  4783. #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x01000000 */
  4784. #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */
  4785. /***************** Bit definition for FDCAN_TXFQS register *********************/
  4786. #define FDCAN_TXFQS_TFFL_Pos (0U)
  4787. #define FDCAN_TXFQS_TFFL_Msk (0x7UL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x00000007 */
  4788. #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */
  4789. #define FDCAN_TXFQS_TFGI_Pos (8U)
  4790. #define FDCAN_TXFQS_TFGI_Msk (0x3UL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00000300 */
  4791. #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */
  4792. #define FDCAN_TXFQS_TFQPI_Pos (16U)
  4793. #define FDCAN_TXFQS_TFQPI_Msk (0x3UL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x00030000 */
  4794. #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */
  4795. #define FDCAN_TXFQS_TFQF_Pos (21U)
  4796. #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */
  4797. #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */
  4798. /***************** Bit definition for FDCAN_TXBRP register *********************/
  4799. #define FDCAN_TXBRP_TRP_Pos (0U)
  4800. #define FDCAN_TXBRP_TRP_Msk (0x7UL << FDCAN_TXBRP_TRP_Pos) /*!< 0x00000007 */
  4801. #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */
  4802. /***************** Bit definition for FDCAN_TXBAR register *********************/
  4803. #define FDCAN_TXBAR_AR_Pos (0U)
  4804. #define FDCAN_TXBAR_AR_Msk (0x7UL << FDCAN_TXBAR_AR_Pos) /*!< 0x00000007 */
  4805. #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */
  4806. /***************** Bit definition for FDCAN_TXBCR register *********************/
  4807. #define FDCAN_TXBCR_CR_Pos (0U)
  4808. #define FDCAN_TXBCR_CR_Msk (0x7UL << FDCAN_TXBCR_CR_Pos) /*!< 0x00000007 */
  4809. #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */
  4810. /***************** Bit definition for FDCAN_TXBTO register *********************/
  4811. #define FDCAN_TXBTO_TO_Pos (0U)
  4812. #define FDCAN_TXBTO_TO_Msk (0x7UL << FDCAN_TXBTO_TO_Pos) /*!< 0x00000007 */
  4813. #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */
  4814. /***************** Bit definition for FDCAN_TXBCF register *********************/
  4815. #define FDCAN_TXBCF_CF_Pos (0U)
  4816. #define FDCAN_TXBCF_CF_Msk (0x7UL << FDCAN_TXBCF_CF_Pos) /*!< 0x00000007 */
  4817. #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */
  4818. /***************** Bit definition for FDCAN_TXBTIE register ********************/
  4819. #define FDCAN_TXBTIE_TIE_Pos (0U)
  4820. #define FDCAN_TXBTIE_TIE_Msk (0x7UL << FDCAN_TXBTIE_TIE_Pos) /*!< 0x00000007 */
  4821. #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */
  4822. /***************** Bit definition for FDCAN_ TXBCIE register *******************/
  4823. #define FDCAN_TXBCIE_CFIE_Pos (0U)
  4824. #define FDCAN_TXBCIE_CFIE_Msk (0x7UL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0x00000007 */
  4825. #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */
  4826. /***************** Bit definition for FDCAN_TXEFS register *********************/
  4827. #define FDCAN_TXEFS_EFFL_Pos (0U)
  4828. #define FDCAN_TXEFS_EFFL_Msk (0x7UL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x00000007 */
  4829. #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */
  4830. #define FDCAN_TXEFS_EFGI_Pos (8U)
  4831. #define FDCAN_TXEFS_EFGI_Msk (0x3UL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00000300 */
  4832. #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */
  4833. #define FDCAN_TXEFS_EFPI_Pos (16U)
  4834. #define FDCAN_TXEFS_EFPI_Msk (0x3UL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x00030000 */
  4835. #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */
  4836. #define FDCAN_TXEFS_EFF_Pos (24U)
  4837. #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */
  4838. #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */
  4839. #define FDCAN_TXEFS_TEFL_Pos (25U)
  4840. #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */
  4841. #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  4842. /***************** Bit definition for FDCAN_TXEFA register *********************/
  4843. #define FDCAN_TXEFA_EFAI_Pos (0U)
  4844. #define FDCAN_TXEFA_EFAI_Msk (0x3UL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x00000003 */
  4845. #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */
  4846. /*!<FDCAN config registers */
  4847. /***************** Bit definition for FDCAN_CKDIV register *********************/
  4848. #define FDCAN_CKDIV_PDIV_Pos (0U)
  4849. #define FDCAN_CKDIV_PDIV_Msk (0xFUL << FDCAN_CKDIV_PDIV_Pos) /*!< 0x0000000F */
  4850. #define FDCAN_CKDIV_PDIV FDCAN_CKDIV_PDIV_Msk /*!<Input Clock Divider */
  4851. /******************************************************************************/
  4852. /* */
  4853. /* FLASH */
  4854. /* */
  4855. /******************************************************************************/
  4856. /******************* Bits definition for FLASH_ACR register *****************/
  4857. #define FLASH_ACR_LATENCY_Pos (0U)
  4858. #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  4859. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  4860. #define FLASH_ACR_LATENCY_0WS (0x00000000U)
  4861. #define FLASH_ACR_LATENCY_1WS (0x00000001U)
  4862. #define FLASH_ACR_LATENCY_2WS (0x00000002U)
  4863. #define FLASH_ACR_LATENCY_3WS (0x00000003U)
  4864. #define FLASH_ACR_LATENCY_4WS (0x00000004U)
  4865. #define FLASH_ACR_LATENCY_5WS (0x00000005U)
  4866. #define FLASH_ACR_LATENCY_6WS (0x00000006U)
  4867. #define FLASH_ACR_LATENCY_7WS (0x00000007U)
  4868. #define FLASH_ACR_LATENCY_8WS (0x00000008U)
  4869. #define FLASH_ACR_LATENCY_9WS (0x00000009U)
  4870. #define FLASH_ACR_LATENCY_10WS (0x0000000AU)
  4871. #define FLASH_ACR_LATENCY_11WS (0x0000000BU)
  4872. #define FLASH_ACR_LATENCY_12WS (0x0000000CU)
  4873. #define FLASH_ACR_LATENCY_13WS (0x0000000DU)
  4874. #define FLASH_ACR_LATENCY_14WS (0x0000000EU)
  4875. #define FLASH_ACR_LATENCY_15WS (0x0000000FU)
  4876. #define FLASH_ACR_PRFTEN_Pos (8U)
  4877. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  4878. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  4879. #define FLASH_ACR_ICEN_Pos (9U)
  4880. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  4881. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  4882. #define FLASH_ACR_DCEN_Pos (10U)
  4883. #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  4884. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
  4885. #define FLASH_ACR_ICRST_Pos (11U)
  4886. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  4887. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  4888. #define FLASH_ACR_DCRST_Pos (12U)
  4889. #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  4890. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
  4891. #define FLASH_ACR_RUN_PD_Pos (13U)
  4892. #define FLASH_ACR_RUN_PD_Msk (0x1UL << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */
  4893. #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */
  4894. #define FLASH_ACR_SLEEP_PD_Pos (14U)
  4895. #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
  4896. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */
  4897. #define FLASH_ACR_DBG_SWEN_Pos (18U)
  4898. #define FLASH_ACR_DBG_SWEN_Msk (0x1UL << FLASH_ACR_DBG_SWEN_Pos) /*!< 0x00040000 */
  4899. #define FLASH_ACR_DBG_SWEN FLASH_ACR_DBG_SWEN_Msk /*!< Software disable for debugger */
  4900. /******************* Bits definition for FLASH_SR register ******************/
  4901. #define FLASH_SR_EOP_Pos (0U)
  4902. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  4903. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  4904. #define FLASH_SR_OPERR_Pos (1U)
  4905. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  4906. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  4907. #define FLASH_SR_PROGERR_Pos (3U)
  4908. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  4909. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
  4910. #define FLASH_SR_WRPERR_Pos (4U)
  4911. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  4912. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  4913. #define FLASH_SR_PGAERR_Pos (5U)
  4914. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  4915. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  4916. #define FLASH_SR_SIZERR_Pos (6U)
  4917. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  4918. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
  4919. #define FLASH_SR_PGSERR_Pos (7U)
  4920. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  4921. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  4922. #define FLASH_SR_MISERR_Pos (8U)
  4923. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  4924. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
  4925. #define FLASH_SR_FASTERR_Pos (9U)
  4926. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  4927. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
  4928. #define FLASH_SR_RDERR_Pos (14U)
  4929. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
  4930. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  4931. #define FLASH_SR_OPTVERR_Pos (15U)
  4932. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  4933. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  4934. #define FLASH_SR_BSY_Pos (16U)
  4935. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  4936. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  4937. /******************* Bits definition for FLASH_CR register ******************/
  4938. #define FLASH_CR_PG_Pos (0U)
  4939. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  4940. #define FLASH_CR_PG FLASH_CR_PG_Msk
  4941. #define FLASH_CR_PER_Pos (1U)
  4942. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  4943. #define FLASH_CR_PER FLASH_CR_PER_Msk
  4944. #define FLASH_CR_MER1_Pos (2U)
  4945. #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
  4946. #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
  4947. #define FLASH_CR_PNB_Pos (3U)
  4948. #define FLASH_CR_PNB_Msk (0x7FUL << FLASH_CR_PNB_Pos) /*!< 0x000003F8 */
  4949. #define FLASH_CR_PNB FLASH_CR_PNB_Msk
  4950. #define FLASH_CR_BKER_Pos (11U)
  4951. #define FLASH_CR_BKER_Msk (0x1UL << FLASH_CR_BKER_Pos) /*!< 0x00000800 */
  4952. #define FLASH_CR_BKER FLASH_CR_BKER_Msk
  4953. #define FLASH_CR_MER2_Pos (15U)
  4954. #define FLASH_CR_MER2_Msk (0x1UL << FLASH_CR_MER2_Pos) /*!< 0x00008000 */
  4955. #define FLASH_CR_MER2 FLASH_CR_MER2_Msk
  4956. #define FLASH_CR_STRT_Pos (16U)
  4957. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  4958. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  4959. #define FLASH_CR_OPTSTRT_Pos (17U)
  4960. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  4961. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  4962. #define FLASH_CR_FSTPG_Pos (18U)
  4963. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  4964. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
  4965. #define FLASH_CR_EOPIE_Pos (24U)
  4966. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  4967. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  4968. #define FLASH_CR_ERRIE_Pos (25U)
  4969. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  4970. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  4971. #define FLASH_CR_RDERRIE_Pos (26U)
  4972. #define FLASH_CR_RDERRIE_Msk (0x1UL << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
  4973. #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
  4974. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  4975. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  4976. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  4977. #define FLASH_CR_SEC_PROT1_Pos (28U)
  4978. #define FLASH_CR_SEC_PROT1_Msk (0x1UL << FLASH_CR_SEC_PROT1_Pos) /*!< 0x10000000 */
  4979. #define FLASH_CR_SEC_PROT1 FLASH_CR_SEC_PROT1_Msk
  4980. #define FLASH_CR_SEC_PROT2_Pos (29U)
  4981. #define FLASH_CR_SEC_PROT2_Msk (0x1UL << FLASH_CR_SEC_PROT2_Pos) /*!< 0x20000000 */
  4982. #define FLASH_CR_SEC_PROT2 FLASH_CR_SEC_PROT2_Msk
  4983. #define FLASH_CR_OPTLOCK_Pos (30U)
  4984. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  4985. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  4986. #define FLASH_CR_LOCK_Pos (31U)
  4987. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  4988. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  4989. /******************* Bits definition for FLASH_ECCR register ***************/
  4990. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  4991. #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFUL << FLASH_ECCR_ADDR_ECC_Pos)/*!< 0x0007FFFF */
  4992. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
  4993. #define FLASH_ECCR_BK_ECC_Pos (21U)
  4994. #define FLASH_ECCR_BK_ECC_Msk (0x1UL << FLASH_ECCR_BK_ECC_Pos) /*!< 0x00200000 */
  4995. #define FLASH_ECCR_BK_ECC FLASH_ECCR_BK_ECC_Msk
  4996. #define FLASH_ECCR_SYSF_ECC_Pos (22U)
  4997. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00400000 */
  4998. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
  4999. #define FLASH_ECCR_ECCIE_Pos (24U)
  5000. #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
  5001. #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk
  5002. #define FLASH_ECCR_ECCC2_Pos (28U)
  5003. #define FLASH_ECCR_ECCC2_Msk (0x1UL << FLASH_ECCR_ECCC2_Pos) /*!< 0x10000000 */
  5004. #define FLASH_ECCR_ECCC2 FLASH_ECCR_ECCC2_Msk
  5005. #define FLASH_ECCR_ECCD2_Pos (29U)
  5006. #define FLASH_ECCR_ECCD2_Msk (0x1UL << FLASH_ECCR_ECCD2_Pos) /*!< 0x20000000 */
  5007. #define FLASH_ECCR_ECCD2 FLASH_ECCR_ECCD2_Msk
  5008. #define FLASH_ECCR_ECCC_Pos (30U)
  5009. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  5010. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
  5011. #define FLASH_ECCR_ECCD_Pos (31U)
  5012. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  5013. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
  5014. /******************* Bits definition for FLASH_OPTR register ***************/
  5015. #define FLASH_OPTR_RDP_Pos (0U)
  5016. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  5017. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
  5018. #define FLASH_OPTR_BOR_LEV_Pos (8U)
  5019. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
  5020. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
  5021. #define FLASH_OPTR_BOR_LEV_0 (0x0UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */
  5022. #define FLASH_OPTR_BOR_LEV_1 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
  5023. #define FLASH_OPTR_BOR_LEV_2 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  5024. #define FLASH_OPTR_BOR_LEV_3 (0x3UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */
  5025. #define FLASH_OPTR_BOR_LEV_4 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  5026. #define FLASH_OPTR_nRST_STOP_Pos (12U)
  5027. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
  5028. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
  5029. #define FLASH_OPTR_nRST_STDBY_Pos (13U)
  5030. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
  5031. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
  5032. #define FLASH_OPTR_nRST_SHDW_Pos (14U)
  5033. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
  5034. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
  5035. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  5036. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  5037. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  5038. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  5039. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  5040. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  5041. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  5042. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  5043. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
  5044. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  5045. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  5046. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
  5047. #define FLASH_OPTR_BFB2_Pos (20U)
  5048. #define FLASH_OPTR_BFB2_Msk (0x1UL << FLASH_OPTR_BFB2_Pos) /*!< 0x00100000 */
  5049. #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk
  5050. #define FLASH_OPTR_DBANK_Pos (22U)
  5051. #define FLASH_OPTR_DBANK_Msk (0x1UL << FLASH_OPTR_DBANK_Pos) /*!< 0x00400000 */
  5052. #define FLASH_OPTR_DBANK FLASH_OPTR_DBANK_Msk
  5053. #define FLASH_OPTR_nBOOT1_Pos (23U)
  5054. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
  5055. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
  5056. #define FLASH_OPTR_SRAM_PE_Pos (24U)
  5057. #define FLASH_OPTR_SRAM_PE_Msk (0x1UL << FLASH_OPTR_SRAM_PE_Pos) /*!< 0x01000000 */
  5058. #define FLASH_OPTR_SRAM_PE FLASH_OPTR_SRAM_PE_Msk
  5059. #define FLASH_OPTR_CCMSRAM_RST_Pos (25U)
  5060. #define FLASH_OPTR_CCMSRAM_RST_Msk (0x1UL << FLASH_OPTR_CCMSRAM_RST_Pos)/*!< 0x02000000 */
  5061. #define FLASH_OPTR_CCMSRAM_RST FLASH_OPTR_CCMSRAM_RST_Msk
  5062. #define FLASH_OPTR_nSWBOOT0_Pos (26U)
  5063. #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
  5064. #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk
  5065. #define FLASH_OPTR_nBOOT0_Pos (27U)
  5066. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
  5067. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
  5068. #define FLASH_OPTR_NRST_MODE_Pos (28U)
  5069. #define FLASH_OPTR_NRST_MODE_Msk (0x3UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x30000000 */
  5070. #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk
  5071. #define FLASH_OPTR_NRST_MODE_0 (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x10000000 */
  5072. #define FLASH_OPTR_NRST_MODE_1 (0x2UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x20000000 */
  5073. #define FLASH_OPTR_IRHEN_Pos (30U)
  5074. #define FLASH_OPTR_IRHEN_Msk (0x1UL << FLASH_OPTR_IRHEN_Pos) /*!< 0x40000000 */
  5075. #define FLASH_OPTR_IRHEN FLASH_OPTR_IRHEN_Msk
  5076. /****************** Bits definition for FLASH_PCROP1SR register **********/
  5077. #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U)
  5078. #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0x7FFFUL << FLASH_PCROP1SR_PCROP1_STRT_Pos)/*!< 0x00007FFF */
  5079. #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk
  5080. /****************** Bits definition for FLASH_PCROP1ER register ***********/
  5081. #define FLASH_PCROP1ER_PCROP1_END_Pos (0U)
  5082. #define FLASH_PCROP1ER_PCROP1_END_Msk (0x7FFFUL << FLASH_PCROP1ER_PCROP1_END_Pos)/*!< 0x00007FFF */
  5083. #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk
  5084. #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U)
  5085. #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1UL << FLASH_PCROP1ER_PCROP_RDP_Pos)/*!< 0x80000000 */
  5086. #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk
  5087. /****************** Bits definition for FLASH_WRP1AR register ***************/
  5088. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  5089. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_STRT_Pos)/*!< 0x0000007F */
  5090. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
  5091. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  5092. #define FLASH_WRP1AR_WRP1A_END_Msk (0x7FUL << FLASH_WRP1AR_WRP1A_END_Pos)/*!< 0x007F0000 */
  5093. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
  5094. /****************** Bits definition for FLASH_WRPB1R register ***************/
  5095. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  5096. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_STRT_Pos)/*!< 0x0000007F */
  5097. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
  5098. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  5099. #define FLASH_WRP1BR_WRP1B_END_Msk (0x7FUL << FLASH_WRP1BR_WRP1B_END_Pos)/*!< 0x007F0000 */
  5100. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
  5101. /****************** Bits definition for FLASH_PCROP2SR register **********/
  5102. #define FLASH_PCROP2SR_PCROP2_STRT_Pos (0U)
  5103. #define FLASH_PCROP2SR_PCROP2_STRT_Msk (0x07FFFUL << FLASH_PCROP2SR_PCROP2_STRT_Pos)/*!< 0x00007FFF */
  5104. #define FLASH_PCROP2SR_PCROP2_STRT FLASH_PCROP2SR_PCROP2_STRT_Msk
  5105. /****************** Bits definition for FLASH_PCROP2ER register ***********/
  5106. #define FLASH_PCROP2ER_PCROP2_END_Pos (0U)
  5107. #define FLASH_PCROP2ER_PCROP2_END_Msk (0x07FFFUL << FLASH_PCROP2ER_PCROP2_END_Pos)/*!< 0x00007FFF */
  5108. #define FLASH_PCROP2ER_PCROP2_END FLASH_PCROP2ER_PCROP2_END_Msk
  5109. /****************** Bits definition for FLASH_WRP2AR register ***************/
  5110. #define FLASH_WRP2AR_WRP2A_STRT_Pos (0U)
  5111. #define FLASH_WRP2AR_WRP2A_STRT_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_STRT_Pos)/*!< 0x000000FF */
  5112. #define FLASH_WRP2AR_WRP2A_STRT FLASH_WRP2AR_WRP2A_STRT_Msk
  5113. #define FLASH_WRP2AR_WRP2A_END_Pos (16U)
  5114. #define FLASH_WRP2AR_WRP2A_END_Msk (0x7FUL << FLASH_WRP2AR_WRP2A_END_Pos)/*!< 0x00FF0000 */
  5115. #define FLASH_WRP2AR_WRP2A_END FLASH_WRP2AR_WRP2A_END_Msk
  5116. /****************** Bits definition for FLASH_WRP2BR register ***************/
  5117. #define FLASH_WRP2BR_WRP2B_STRT_Pos (0U)
  5118. #define FLASH_WRP2BR_WRP2B_STRT_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_STRT_Pos)/*!< 0x0000007F */
  5119. #define FLASH_WRP2BR_WRP2B_STRT FLASH_WRP2BR_WRP2B_STRT_Msk
  5120. #define FLASH_WRP2BR_WRP2B_END_Pos (16U)
  5121. #define FLASH_WRP2BR_WRP2B_END_Msk (0x7FUL << FLASH_WRP2BR_WRP2B_END_Pos)/*!< 0x007F0000 */
  5122. #define FLASH_WRP2BR_WRP2B_END FLASH_WRP2BR_WRP2B_END_Msk
  5123. /****************** Bits definition for FLASH_SEC1R register **************/
  5124. #define FLASH_SEC1R_SEC_SIZE1_Pos (0U)
  5125. #define FLASH_SEC1R_SEC_SIZE1_Msk (0xFFUL << FLASH_SEC1R_SEC_SIZE1_Pos)/*!< 0x000000FF */
  5126. #define FLASH_SEC1R_SEC_SIZE1 FLASH_SEC1R_SEC_SIZE1_Msk
  5127. #define FLASH_SEC1R_BOOT_LOCK_Pos (16U)
  5128. #define FLASH_SEC1R_BOOT_LOCK_Msk (0x1UL << FLASH_SEC1R_BOOT_LOCK_Pos)/*!< 0x00010000 */
  5129. #define FLASH_SEC1R_BOOT_LOCK FLASH_SEC1R_BOOT_LOCK_Msk
  5130. /****************** Bits definition for FLASH_SEC2R register **************/
  5131. #define FLASH_SEC2R_SEC_SIZE2_Pos (0U)
  5132. #define FLASH_SEC2R_SEC_SIZE2_Msk (0xFFUL << FLASH_SEC2R_SEC_SIZE2_Pos)/*!< 0x000000FF */
  5133. #define FLASH_SEC2R_SEC_SIZE2 FLASH_SEC2R_SEC_SIZE2_Msk
  5134. /******************************************************************************/
  5135. /* */
  5136. /* Filter Mathematical ACcelerator unit (FMAC) */
  5137. /* */
  5138. /******************************************************************************/
  5139. /***************** Bit definition for FMAC_X1BUFCFG register ****************/
  5140. #define FMAC_X1BUFCFG_X1_BASE_Pos (0U)
  5141. #define FMAC_X1BUFCFG_X1_BASE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos) /*!< 0x000000FF */
  5142. #define FMAC_X1BUFCFG_X1_BASE FMAC_X1BUFCFG_X1_BASE_Msk /*!< Base address of X1 buffer */
  5143. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U)
  5144. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos)/*!< 0x0000FF00 */
  5145. #define FMAC_X1BUFCFG_X1_BUF_SIZE FMAC_X1BUFCFG_X1_BUF_SIZE_Msk /*!< Allocated size of X1 buffer in 16-bit words */
  5146. #define FMAC_X1BUFCFG_FULL_WM_Pos (24U)
  5147. #define FMAC_X1BUFCFG_FULL_WM_Msk (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos) /*!< 0x03000000 */
  5148. #define FMAC_X1BUFCFG_FULL_WM FMAC_X1BUFCFG_FULL_WM_Msk /*!< Watermark for buffer full flag */
  5149. /***************** Bit definition for FMAC_X2BUFCFG register ****************/
  5150. #define FMAC_X2BUFCFG_X2_BASE_Pos (0U)
  5151. #define FMAC_X2BUFCFG_X2_BASE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos) /*!< 0x000000FF */
  5152. #define FMAC_X2BUFCFG_X2_BASE FMAC_X2BUFCFG_X2_BASE_Msk /*!< Base address of X2 buffer */
  5153. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U)
  5154. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos)/*!< 0x0000FF00 */
  5155. #define FMAC_X2BUFCFG_X2_BUF_SIZE FMAC_X2BUFCFG_X2_BUF_SIZE_Msk /*!< Size of X2 buffer in 16-bit words */
  5156. /***************** Bit definition for FMAC_YBUFCFG register *****************/
  5157. #define FMAC_YBUFCFG_Y_BASE_Pos (0U)
  5158. #define FMAC_YBUFCFG_Y_BASE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos) /*!< 0x000000FF */
  5159. #define FMAC_YBUFCFG_Y_BASE FMAC_YBUFCFG_Y_BASE_Msk /*!< Base address of Y buffer */
  5160. #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos (8U)
  5161. #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos) /*!< 0x0000FF00 */
  5162. #define FMAC_YBUFCFG_Y_BUF_SIZE FMAC_YBUFCFG_Y_BUF_SIZE_Msk /*!< Size of Y buffer in 16-bit words */
  5163. #define FMAC_YBUFCFG_EMPTY_WM_Pos (24U)
  5164. #define FMAC_YBUFCFG_EMPTY_WM_Msk (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos) /*!< 0x03000000 */
  5165. #define FMAC_YBUFCFG_EMPTY_WM FMAC_YBUFCFG_EMPTY_WM_Msk /*!< Watermark for buffer empty flag */
  5166. /****************** Bit definition for FMAC_PARAM register ******************/
  5167. #define FMAC_PARAM_P_Pos (0U)
  5168. #define FMAC_PARAM_P_Msk (0xFFUL << FMAC_PARAM_P_Pos) /*!< 0x000000FF */
  5169. #define FMAC_PARAM_P FMAC_PARAM_P_Msk /*!< Input parameter P */
  5170. #define FMAC_PARAM_Q_Pos (8U)
  5171. #define FMAC_PARAM_Q_Msk (0xFFUL << FMAC_PARAM_Q_Pos) /*!< 0x0000FF00 */
  5172. #define FMAC_PARAM_Q FMAC_PARAM_Q_Msk /*!< Input parameter Q */
  5173. #define FMAC_PARAM_R_Pos (16U)
  5174. #define FMAC_PARAM_R_Msk (0xFFUL << FMAC_PARAM_R_Pos) /*!< 0x00FF0000 */
  5175. #define FMAC_PARAM_R FMAC_PARAM_R_Msk /*!< Input parameter R */
  5176. #define FMAC_PARAM_FUNC_Pos (24U)
  5177. #define FMAC_PARAM_FUNC_Msk (0x7FUL << FMAC_PARAM_FUNC_Pos) /*!< 0x7F000000 */
  5178. #define FMAC_PARAM_FUNC FMAC_PARAM_FUNC_Msk /*!< Function */
  5179. #define FMAC_PARAM_FUNC_0 (0x1UL << FMAC_PARAM_FUNC_Pos) /*!< 0x01000000 */
  5180. #define FMAC_PARAM_FUNC_1 (0x2UL << FMAC_PARAM_FUNC_Pos) /*!< 0x02000000 */
  5181. #define FMAC_PARAM_FUNC_2 (0x4UL << FMAC_PARAM_FUNC_Pos) /*!< 0x04000000 */
  5182. #define FMAC_PARAM_FUNC_3 (0x8UL << FMAC_PARAM_FUNC_Pos) /*!< 0x08000000 */
  5183. #define FMAC_PARAM_FUNC_4 (0x10UL << FMAC_PARAM_FUNC_Pos) /*!< 0x10000000 */
  5184. #define FMAC_PARAM_FUNC_5 (0x20UL << FMAC_PARAM_FUNC_Pos) /*!< 0x20000000 */
  5185. #define FMAC_PARAM_FUNC_6 (0x40UL << FMAC_PARAM_FUNC_Pos) /*!< 0x40000000 */
  5186. #define FMAC_PARAM_START_Pos (31U)
  5187. #define FMAC_PARAM_START_Msk (0x1UL << FMAC_PARAM_START_Pos) /*!< 0x80000000 */
  5188. #define FMAC_PARAM_START FMAC_PARAM_START_Msk /*!< Enable execution */
  5189. /******************** Bit definition for FMAC_CR register *******************/
  5190. #define FMAC_CR_RIEN_Pos (0U)
  5191. #define FMAC_CR_RIEN_Msk (0x1UL << FMAC_CR_RIEN_Pos) /*!< 0x00000001 */
  5192. #define FMAC_CR_RIEN FMAC_CR_RIEN_Msk /*!< Enable read interrupt */
  5193. #define FMAC_CR_WIEN_Pos (1U)
  5194. #define FMAC_CR_WIEN_Msk (0x1UL << FMAC_CR_WIEN_Pos) /*!< 0x00000002 */
  5195. #define FMAC_CR_WIEN FMAC_CR_WIEN_Msk /*!< Enable write interrupt */
  5196. #define FMAC_CR_OVFLIEN_Pos (2U)
  5197. #define FMAC_CR_OVFLIEN_Msk (0x1UL << FMAC_CR_OVFLIEN_Pos) /*!< 0x00000004 */
  5198. #define FMAC_CR_OVFLIEN FMAC_CR_OVFLIEN_Msk /*!< Enable overflow error interrupts */
  5199. #define FMAC_CR_UNFLIEN_Pos (3U)
  5200. #define FMAC_CR_UNFLIEN_Msk (0x1UL << FMAC_CR_UNFLIEN_Pos) /*!< 0x00000008 */
  5201. #define FMAC_CR_UNFLIEN FMAC_CR_UNFLIEN_Msk /*!< Enable underflow error interrupts */
  5202. #define FMAC_CR_SATIEN_Pos (4U)
  5203. #define FMAC_CR_SATIEN_Msk (0x1UL << FMAC_CR_SATIEN_Pos) /*!< 0x00000010 */
  5204. #define FMAC_CR_SATIEN FMAC_CR_SATIEN_Msk /*!< Enable saturation error interrupts */
  5205. #define FMAC_CR_DMAREN_Pos (8U)
  5206. #define FMAC_CR_DMAREN_Msk (0x1UL << FMAC_CR_DMAREN_Pos) /*!< 0x00000100 */
  5207. #define FMAC_CR_DMAREN FMAC_CR_DMAREN_Msk /*!< Enable DMA read channel requests */
  5208. #define FMAC_CR_DMAWEN_Pos (9U)
  5209. #define FMAC_CR_DMAWEN_Msk (0x1UL << FMAC_CR_DMAWEN_Pos) /*!< 0x00000200 */
  5210. #define FMAC_CR_DMAWEN FMAC_CR_DMAWEN_Msk /*!< Enable DMA write channel requests */
  5211. #define FMAC_CR_CLIPEN_Pos (15U)
  5212. #define FMAC_CR_CLIPEN_Msk (0x1UL << FMAC_CR_CLIPEN_Pos) /*!< 0x00008000 */
  5213. #define FMAC_CR_CLIPEN FMAC_CR_CLIPEN_Msk /*!< Enable clipping */
  5214. #define FMAC_CR_RESET_Pos (16U)
  5215. #define FMAC_CR_RESET_Msk (0x1UL << FMAC_CR_RESET_Pos) /*!< 0x00010000 */
  5216. #define FMAC_CR_RESET FMAC_CR_RESET_Msk /*!< Reset filter mathematical accelerator unit */
  5217. /******************* Bit definition for FMAC_SR register ********************/
  5218. #define FMAC_SR_YEMPTY_Pos (0U)
  5219. #define FMAC_SR_YEMPTY_Msk (0x1UL << FMAC_SR_YEMPTY_Pos) /*!< 0x00000001 */
  5220. #define FMAC_SR_YEMPTY FMAC_SR_YEMPTY_Msk /*!< Y buffer empty flag */
  5221. #define FMAC_SR_X1FULL_Pos (1U)
  5222. #define FMAC_SR_X1FULL_Msk (0x1UL << FMAC_SR_X1FULL_Pos) /*!< 0x00000002 */
  5223. #define FMAC_SR_X1FULL FMAC_SR_X1FULL_Msk /*!< X1 buffer full flag */
  5224. #define FMAC_SR_OVFL_Pos (8U)
  5225. #define FMAC_SR_OVFL_Msk (0x1UL << FMAC_SR_OVFL_Pos) /*!< 0x00000100 */
  5226. #define FMAC_SR_OVFL FMAC_SR_OVFL_Msk /*!< Overflow error flag */
  5227. #define FMAC_SR_UNFL_Pos (9U)
  5228. #define FMAC_SR_UNFL_Msk (0x1UL << FMAC_SR_UNFL_Pos) /*!< 0x00000200 */
  5229. #define FMAC_SR_UNFL FMAC_SR_UNFL_Msk /*!< Underflow error flag */
  5230. #define FMAC_SR_SAT_Pos (10U)
  5231. #define FMAC_SR_SAT_Msk (0x1UL << FMAC_SR_SAT_Pos) /*!< 0x00000400 */
  5232. #define FMAC_SR_SAT FMAC_SR_SAT_Msk /*!< Saturation error flag */
  5233. /****************** Bit definition for FMAC_WDATA register ******************/
  5234. #define FMAC_WDATA_WDATA_Pos (0U)
  5235. #define FMAC_WDATA_WDATA_Msk (0xFFFFUL << FMAC_WDATA_WDATA_Pos) /*!< 0x0000FFFF */
  5236. #define FMAC_WDATA_WDATA FMAC_WDATA_WDATA_Msk /*!< Write data */
  5237. /****************** Bit definition for FMACX_RDATA register *****************/
  5238. #define FMAC_RDATA_RDATA_Pos (0U)
  5239. #define FMAC_RDATA_RDATA_Msk (0xFFFFUL << FMAC_RDATA_RDATA_Pos) /*!< 0x0000FFFF */
  5240. #define FMAC_RDATA_RDATA FMAC_RDATA_RDATA_Msk /*!< Read data */
  5241. /******************************************************************************/
  5242. /* */
  5243. /* Flexible Memory Controller */
  5244. /* */
  5245. /******************************************************************************/
  5246. /****************** Bit definition for FMC_BCR1 register *******************/
  5247. #define FMC_BCR1_CCLKEN_Pos (20U)
  5248. #define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */
  5249. #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continuous clock enable */
  5250. #define FMC_BCR1_WFDIS_Pos (21U)
  5251. #define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */
  5252. #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */
  5253. /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
  5254. #define FMC_BCRx_MBKEN_Pos (0U)
  5255. #define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
  5256. #define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk /*!<Memory bank enable bit */
  5257. #define FMC_BCRx_MUXEN_Pos (1U)
  5258. #define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
  5259. #define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  5260. #define FMC_BCRx_MTYP_Pos (2U)
  5261. #define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
  5262. #define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  5263. #define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
  5264. #define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
  5265. #define FMC_BCRx_MWID_Pos (4U)
  5266. #define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos) /*!< 0x00000030 */
  5267. #define FMC_BCRx_MWID FMC_BCRx_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  5268. #define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos) /*!< 0x00000010 */
  5269. #define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos) /*!< 0x00000020 */
  5270. #define FMC_BCRx_FACCEN_Pos (6U)
  5271. #define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
  5272. #define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk /*!<Flash access enable */
  5273. #define FMC_BCRx_BURSTEN_Pos (8U)
  5274. #define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
  5275. #define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk /*!<Burst enable bit */
  5276. #define FMC_BCRx_WAITPOL_Pos (9U)
  5277. #define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
  5278. #define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk /*!<Wait signal polarity bit */
  5279. #define FMC_BCRx_WAITCFG_Pos (11U)
  5280. #define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
  5281. #define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk /*!<Wait timing configuration */
  5282. #define FMC_BCRx_WREN_Pos (12U)
  5283. #define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos) /*!< 0x00001000 */
  5284. #define FMC_BCRx_WREN FMC_BCRx_WREN_Msk /*!<Write enable bit */
  5285. #define FMC_BCRx_WAITEN_Pos (13U)
  5286. #define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
  5287. #define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk /*!<Wait enable bit */
  5288. #define FMC_BCRx_EXTMOD_Pos (14U)
  5289. #define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
  5290. #define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk /*!<Extended mode enable */
  5291. #define FMC_BCRx_ASYNCWAIT_Pos (15U)
  5292. #define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
  5293. #define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk /*!<Asynchronous wait */
  5294. #define FMC_BCRx_CPSIZE_Pos (16U)
  5295. #define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00070000 */
  5296. #define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk /*!<CRAM page size */
  5297. #define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00010000 */
  5298. #define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00020000 */
  5299. #define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00040000 */
  5300. #define FMC_BCRx_CBURSTRW_Pos (19U)
  5301. #define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
  5302. #define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk /*!<Write burst enable */
  5303. #define FMC_BCRx_NBLSET_Pos (22U)
  5304. #define FMC_BCRx_NBLSET_Msk (0x3UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00C00000 */
  5305. #define FMC_BCRx_NBLSET FMC_BCRx_NBLSET_Msk /*!<Byte lane (NBL) setup */
  5306. #define FMC_BCRx_NBLSET_0 (0x1UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00500000 */
  5307. #define FMC_BCRx_NBLSET_1 (0x2UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00800000 */
  5308. /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
  5309. #define FMC_BTRx_ADDSET_Pos (0U)
  5310. #define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
  5311. #define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5312. #define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
  5313. #define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
  5314. #define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
  5315. #define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
  5316. #define FMC_BTRx_ADDHLD_Pos (4U)
  5317. #define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  5318. #define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5319. #define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
  5320. #define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
  5321. #define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
  5322. #define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
  5323. #define FMC_BTRx_DATAST_Pos (8U)
  5324. #define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
  5325. #define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  5326. #define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
  5327. #define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
  5328. #define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
  5329. #define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
  5330. #define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
  5331. #define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
  5332. #define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
  5333. #define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
  5334. #define FMC_BTRx_BUSTURN_Pos (16U)
  5335. #define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  5336. #define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  5337. #define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
  5338. #define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
  5339. #define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
  5340. #define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
  5341. #define FMC_BTRx_CLKDIV_Pos (20U)
  5342. #define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  5343. #define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  5344. #define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
  5345. #define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
  5346. #define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
  5347. #define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
  5348. #define FMC_BTRx_DATLAT_Pos (24U)
  5349. #define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
  5350. #define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk /*!<DATLAT[3:0] bits (Data latency) */
  5351. #define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
  5352. #define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
  5353. #define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
  5354. #define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
  5355. #define FMC_BTRx_ACCMOD_Pos (28U)
  5356. #define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
  5357. #define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  5358. #define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
  5359. #define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
  5360. #define FMC_BTRx_DATAHLD_Pos (30U)
  5361. #define FMC_BTRx_DATAHLD_Msk (0x3UL << FMC_BTRx_DATAHLD_Pos) /*!< 0xC0000000 */
  5362. #define FMC_BTRx_DATAHLD FMC_BTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */
  5363. #define FMC_BTRx_DATAHLD_0 (0x1UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x40000000 */
  5364. #define FMC_BTRx_DATAHLD_1 (0x2UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x80000000 */
  5365. /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
  5366. #define FMC_BWTRx_ADDSET_Pos (0U)
  5367. #define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
  5368. #define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5369. #define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
  5370. #define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
  5371. #define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
  5372. #define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
  5373. #define FMC_BWTRx_ADDHLD_Pos (4U)
  5374. #define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  5375. #define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5376. #define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
  5377. #define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
  5378. #define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
  5379. #define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
  5380. #define FMC_BWTRx_DATAST_Pos (8U)
  5381. #define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
  5382. #define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  5383. #define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
  5384. #define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
  5385. #define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
  5386. #define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
  5387. #define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
  5388. #define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
  5389. #define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
  5390. #define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
  5391. #define FMC_BWTRx_BUSTURN_Pos (16U)
  5392. #define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  5393. #define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  5394. #define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */
  5395. #define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */
  5396. #define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */
  5397. #define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */
  5398. #define FMC_BWTRx_ACCMOD_Pos (28U)
  5399. #define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
  5400. #define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  5401. #define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
  5402. #define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
  5403. #define FMC_BWTRx_DATAHLD_Pos (30U)
  5404. #define FMC_BWTRx_DATAHLD_Msk (0x3UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0xC0000000 */
  5405. #define FMC_BWTRx_DATAHLD FMC_BWTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */
  5406. #define FMC_BWTRx_DATAHLD_0 (0x1UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x40000000 */
  5407. #define FMC_BWTRx_DATAHLD_1 (0x2UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x80000000 */
  5408. /****************** Bit definition for FMC_PCSCNTR register ******************/
  5409. #define FMC_PCSCNTR_CSCOUNT_Pos (0U)
  5410. #define FMC_PCSCNTR_CSCOUNT_Msk (0xFFFFUL << FMC_PCSCNTR_CSCOUNT_Pos) /*!< 0x0000FFFF */
  5411. #define FMC_PCSCNTR_CSCOUNT FMC_PCSCNTR_CSCOUNT_Msk /*!<CSCOUNT[15:0] bits (Chip select counter) */
  5412. #define FMC_PCSCNTR_CNTB1EN_Pos (16U)
  5413. #define FMC_PCSCNTR_CNTB1EN_Msk (0x1UL << FMC_PCSCNTR_CNTB1EN_Pos) /*!< 0x00010000 */
  5414. #define FMC_PCSCNTR_CNTB1EN FMC_PCSCNTR_CNTB1EN_Msk /*!<Counter PSRAM/NOR Bank1_1 enable */
  5415. #define FMC_PCSCNTR_CNTB2EN_Pos (17U)
  5416. #define FMC_PCSCNTR_CNTB2EN_Msk (0x1UL << FMC_PCSCNTR_CNTB2EN_Pos) /*!< 0x00020000 */
  5417. #define FMC_PCSCNTR_CNTB2EN FMC_PCSCNTR_CNTB2EN_Msk /*!<Counter PSRAM/NOR Bank1_2 enable */
  5418. #define FMC_PCSCNTR_CNTB3EN_Pos (18U)
  5419. #define FMC_PCSCNTR_CNTB3EN_Msk (0x1UL << FMC_PCSCNTR_CNTB3EN_Pos) /*!< 0x00040000 */
  5420. #define FMC_PCSCNTR_CNTB3EN FMC_PCSCNTR_CNTB3EN_Msk /*!<Counter PSRAM/NOR Bank1_3 enable */
  5421. #define FMC_PCSCNTR_CNTB4EN_Pos (19U)
  5422. #define FMC_PCSCNTR_CNTB4EN_Msk (0x1UL << FMC_PCSCNTR_CNTB4EN_Pos) /*!< 0x00080000 */
  5423. #define FMC_PCSCNTR_CNTB4EN FMC_PCSCNTR_CNTB4EN_Msk /*!<Counter PSRAM/NOR Bank1_4 enable */
  5424. /****************** Bit definition for FMC_PCR register ********************/
  5425. #define FMC_PCR_PWAITEN_Pos (1U)
  5426. #define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */
  5427. #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */
  5428. #define FMC_PCR_PBKEN_Pos (2U)
  5429. #define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */
  5430. #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<NAND Flash memory bank enable bit */
  5431. #define FMC_PCR_PTYP_Pos (3U)
  5432. #define FMC_PCR_PTYP_Msk (0x1UL << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */
  5433. #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */
  5434. #define FMC_PCR_PWID_Pos (4U)
  5435. #define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos) /*!< 0x00000030 */
  5436. #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */
  5437. #define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos) /*!< 0x00000010 */
  5438. #define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos) /*!< 0x00000020 */
  5439. #define FMC_PCR_ECCEN_Pos (6U)
  5440. #define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */
  5441. #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */
  5442. #define FMC_PCR_TCLR_Pos (9U)
  5443. #define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */
  5444. #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */
  5445. #define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */
  5446. #define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */
  5447. #define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */
  5448. #define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */
  5449. #define FMC_PCR_TAR_Pos (13U)
  5450. #define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */
  5451. #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */
  5452. #define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos) /*!< 0x00002000 */
  5453. #define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos) /*!< 0x00004000 */
  5454. #define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos) /*!< 0x00008000 */
  5455. #define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos) /*!< 0x00010000 */
  5456. #define FMC_PCR_ECCPS_Pos (17U)
  5457. #define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */
  5458. #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[1:0] bits (ECC page size) */
  5459. #define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */
  5460. #define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */
  5461. #define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */
  5462. /******************* Bit definition for FMC_SR register ********************/
  5463. #define FMC_SR_IRS_Pos (0U)
  5464. #define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos) /*!< 0x00000001 */
  5465. #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */
  5466. #define FMC_SR_ILS_Pos (1U)
  5467. #define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos) /*!< 0x00000002 */
  5468. #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */
  5469. #define FMC_SR_IFS_Pos (2U)
  5470. #define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos) /*!< 0x00000004 */
  5471. #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */
  5472. #define FMC_SR_IREN_Pos (3U)
  5473. #define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos) /*!< 0x00000008 */
  5474. #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */
  5475. #define FMC_SR_ILEN_Pos (4U)
  5476. #define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos) /*!< 0x00000010 */
  5477. #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */
  5478. #define FMC_SR_IFEN_Pos (5U)
  5479. #define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos) /*!< 0x00000020 */
  5480. #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */
  5481. #define FMC_SR_FEMPT_Pos (6U)
  5482. #define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */
  5483. #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */
  5484. /****************** Bit definition for FMC_PMEM register ******************/
  5485. #define FMC_PMEM_MEMSET_Pos (0U)
  5486. #define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos) /*!< 0x000000FF */
  5487. #define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk /*!<MEMSET[7:0] bits (Common memory setup time) */
  5488. #define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000001 */
  5489. #define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000002 */
  5490. #define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000004 */
  5491. #define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000008 */
  5492. #define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000010 */
  5493. #define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000020 */
  5494. #define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000040 */
  5495. #define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000080 */
  5496. #define FMC_PMEM_MEMWAIT_Pos (8U)
  5497. #define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x0000FF00 */
  5498. #define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk /*!<MEMWAIT[7:0] bits (Common memory wait time) */
  5499. #define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000100 */
  5500. #define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000200 */
  5501. #define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000400 */
  5502. #define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000800 */
  5503. #define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00001000 */
  5504. #define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00002000 */
  5505. #define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00004000 */
  5506. #define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00008000 */
  5507. #define FMC_PMEM_MEMHOLD_Pos (16U)
  5508. #define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00FF0000 */
  5509. #define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk /*!<MEMHOLD[7:0] bits (Common memory hold time) */
  5510. #define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00010000 */
  5511. #define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00020000 */
  5512. #define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00040000 */
  5513. #define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00080000 */
  5514. #define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00100000 */
  5515. #define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00200000 */
  5516. #define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00400000 */
  5517. #define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00800000 */
  5518. #define FMC_PMEM_MEMHIZ_Pos (24U)
  5519. #define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos) /*!< 0xFF000000 */
  5520. #define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
  5521. #define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x01000000 */
  5522. #define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x02000000 */
  5523. #define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x04000000 */
  5524. #define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x08000000 */
  5525. #define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x10000000 */
  5526. #define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x20000000 */
  5527. #define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x40000000 */
  5528. #define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x80000000 */
  5529. /****************** Bit definition for FMC_PATT register *******************/
  5530. #define FMC_PATT_ATTSET_Pos (0U)
  5531. #define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos) /*!< 0x000000FF */
  5532. #define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk /*!<ATTSET[7:0] bits (Attribute memory setup time) */
  5533. #define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000001 */
  5534. #define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000002 */
  5535. #define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000004 */
  5536. #define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000008 */
  5537. #define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000010 */
  5538. #define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000020 */
  5539. #define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000040 */
  5540. #define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000080 */
  5541. #define FMC_PATT_ATTWAIT_Pos (8U)
  5542. #define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos) /*!< 0x0000FF00 */
  5543. #define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
  5544. #define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000100 */
  5545. #define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000200 */
  5546. #define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000400 */
  5547. #define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000800 */
  5548. #define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00001000 */
  5549. #define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00002000 */
  5550. #define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00004000 */
  5551. #define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00008000 */
  5552. #define FMC_PATT_ATTHOLD_Pos (16U)
  5553. #define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00FF0000 */
  5554. #define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
  5555. #define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00010000 */
  5556. #define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00020000 */
  5557. #define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00040000 */
  5558. #define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00080000 */
  5559. #define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00100000 */
  5560. #define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00200000 */
  5561. #define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00400000 */
  5562. #define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00800000 */
  5563. #define FMC_PATT_ATTHIZ_Pos (24U)
  5564. #define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos) /*!< 0xFF000000 */
  5565. #define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
  5566. #define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x01000000 */
  5567. #define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x02000000 */
  5568. #define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x04000000 */
  5569. #define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x08000000 */
  5570. #define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x10000000 */
  5571. #define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x20000000 */
  5572. #define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x40000000 */
  5573. #define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x80000000 */
  5574. /****************** Bit definition for FMC_ECCR register *******************/
  5575. #define FMC_ECCR_ECC_Pos (0U)
  5576. #define FMC_ECCR_ECC_Msk (0xFFFFFFFFUL << FMC_ECCR_ECC_Pos) /*!< 0xFFFFFFFF */
  5577. #define FMC_ECCR_ECC FMC_ECCR_ECC_Msk /*!<ECC result */
  5578. /******************************************************************************/
  5579. /* */
  5580. /* General Purpose IOs (GPIO) */
  5581. /* */
  5582. /******************************************************************************/
  5583. /****************** Bits definition for GPIO_MODER register *****************/
  5584. #define GPIO_MODER_MODE0_Pos (0U)
  5585. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  5586. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  5587. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  5588. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  5589. #define GPIO_MODER_MODE1_Pos (2U)
  5590. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  5591. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  5592. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  5593. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  5594. #define GPIO_MODER_MODE2_Pos (4U)
  5595. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  5596. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  5597. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  5598. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  5599. #define GPIO_MODER_MODE3_Pos (6U)
  5600. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  5601. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  5602. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  5603. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  5604. #define GPIO_MODER_MODE4_Pos (8U)
  5605. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  5606. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  5607. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  5608. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  5609. #define GPIO_MODER_MODE5_Pos (10U)
  5610. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  5611. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  5612. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  5613. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  5614. #define GPIO_MODER_MODE6_Pos (12U)
  5615. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  5616. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  5617. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  5618. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  5619. #define GPIO_MODER_MODE7_Pos (14U)
  5620. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  5621. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  5622. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  5623. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  5624. #define GPIO_MODER_MODE8_Pos (16U)
  5625. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  5626. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  5627. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  5628. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  5629. #define GPIO_MODER_MODE9_Pos (18U)
  5630. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  5631. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  5632. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  5633. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  5634. #define GPIO_MODER_MODE10_Pos (20U)
  5635. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  5636. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  5637. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  5638. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  5639. #define GPIO_MODER_MODE11_Pos (22U)
  5640. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  5641. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  5642. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  5643. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  5644. #define GPIO_MODER_MODE12_Pos (24U)
  5645. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  5646. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  5647. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  5648. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  5649. #define GPIO_MODER_MODE13_Pos (26U)
  5650. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  5651. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  5652. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  5653. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  5654. #define GPIO_MODER_MODE14_Pos (28U)
  5655. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  5656. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  5657. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  5658. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  5659. #define GPIO_MODER_MODE15_Pos (30U)
  5660. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  5661. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  5662. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  5663. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  5664. /* Legacy defines */
  5665. #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
  5666. #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
  5667. #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
  5668. #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
  5669. #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
  5670. #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
  5671. #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
  5672. #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
  5673. #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
  5674. #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
  5675. #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
  5676. #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
  5677. #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
  5678. #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
  5679. #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
  5680. #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
  5681. #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
  5682. #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
  5683. #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
  5684. #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
  5685. #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
  5686. #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
  5687. #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
  5688. #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
  5689. #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
  5690. #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
  5691. #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
  5692. #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
  5693. #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
  5694. #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
  5695. #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
  5696. #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
  5697. #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
  5698. #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
  5699. #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
  5700. #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
  5701. #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
  5702. #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
  5703. #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
  5704. #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
  5705. #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
  5706. #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
  5707. #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
  5708. #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
  5709. #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
  5710. #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
  5711. #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
  5712. #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
  5713. /****************** Bits definition for GPIO_OTYPER register ****************/
  5714. #define GPIO_OTYPER_OT0_Pos (0U)
  5715. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  5716. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  5717. #define GPIO_OTYPER_OT1_Pos (1U)
  5718. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  5719. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  5720. #define GPIO_OTYPER_OT2_Pos (2U)
  5721. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  5722. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  5723. #define GPIO_OTYPER_OT3_Pos (3U)
  5724. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  5725. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  5726. #define GPIO_OTYPER_OT4_Pos (4U)
  5727. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  5728. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  5729. #define GPIO_OTYPER_OT5_Pos (5U)
  5730. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  5731. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  5732. #define GPIO_OTYPER_OT6_Pos (6U)
  5733. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  5734. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  5735. #define GPIO_OTYPER_OT7_Pos (7U)
  5736. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  5737. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  5738. #define GPIO_OTYPER_OT8_Pos (8U)
  5739. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  5740. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  5741. #define GPIO_OTYPER_OT9_Pos (9U)
  5742. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  5743. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  5744. #define GPIO_OTYPER_OT10_Pos (10U)
  5745. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  5746. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  5747. #define GPIO_OTYPER_OT11_Pos (11U)
  5748. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  5749. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  5750. #define GPIO_OTYPER_OT12_Pos (12U)
  5751. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  5752. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  5753. #define GPIO_OTYPER_OT13_Pos (13U)
  5754. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  5755. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  5756. #define GPIO_OTYPER_OT14_Pos (14U)
  5757. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  5758. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  5759. #define GPIO_OTYPER_OT15_Pos (15U)
  5760. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  5761. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  5762. /* Legacy defines */
  5763. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  5764. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  5765. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  5766. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  5767. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  5768. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  5769. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  5770. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  5771. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  5772. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  5773. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  5774. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  5775. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  5776. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  5777. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  5778. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  5779. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  5780. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  5781. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  5782. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  5783. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  5784. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  5785. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  5786. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  5787. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  5788. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  5789. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  5790. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  5791. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  5792. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  5793. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  5794. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  5795. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  5796. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  5797. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  5798. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  5799. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  5800. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  5801. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  5802. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  5803. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  5804. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  5805. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  5806. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  5807. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  5808. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  5809. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  5810. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  5811. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  5812. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  5813. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  5814. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  5815. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  5816. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  5817. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  5818. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  5819. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  5820. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  5821. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  5822. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  5823. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  5824. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  5825. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  5826. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  5827. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  5828. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  5829. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  5830. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  5831. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  5832. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  5833. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  5834. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  5835. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  5836. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  5837. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  5838. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  5839. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  5840. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  5841. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  5842. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  5843. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  5844. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  5845. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  5846. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  5847. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  5848. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  5849. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  5850. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  5851. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  5852. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  5853. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  5854. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  5855. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  5856. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  5857. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  5858. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  5859. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  5860. /* Legacy defines */
  5861. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  5862. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  5863. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  5864. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  5865. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  5866. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  5867. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  5868. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  5869. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  5870. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  5871. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  5872. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  5873. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  5874. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  5875. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  5876. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  5877. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  5878. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  5879. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  5880. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  5881. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  5882. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  5883. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  5884. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  5885. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  5886. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  5887. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  5888. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  5889. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  5890. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  5891. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  5892. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  5893. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  5894. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  5895. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  5896. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  5897. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  5898. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  5899. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  5900. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  5901. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  5902. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  5903. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  5904. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  5905. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  5906. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  5907. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  5908. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  5909. /****************** Bits definition for GPIO_PUPDR register *****************/
  5910. #define GPIO_PUPDR_PUPD0_Pos (0U)
  5911. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  5912. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  5913. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  5914. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  5915. #define GPIO_PUPDR_PUPD1_Pos (2U)
  5916. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  5917. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  5918. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  5919. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  5920. #define GPIO_PUPDR_PUPD2_Pos (4U)
  5921. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  5922. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  5923. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  5924. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  5925. #define GPIO_PUPDR_PUPD3_Pos (6U)
  5926. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  5927. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  5928. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  5929. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  5930. #define GPIO_PUPDR_PUPD4_Pos (8U)
  5931. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  5932. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  5933. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  5934. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  5935. #define GPIO_PUPDR_PUPD5_Pos (10U)
  5936. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  5937. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  5938. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  5939. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  5940. #define GPIO_PUPDR_PUPD6_Pos (12U)
  5941. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  5942. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  5943. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  5944. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  5945. #define GPIO_PUPDR_PUPD7_Pos (14U)
  5946. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  5947. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  5948. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  5949. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  5950. #define GPIO_PUPDR_PUPD8_Pos (16U)
  5951. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  5952. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  5953. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  5954. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  5955. #define GPIO_PUPDR_PUPD9_Pos (18U)
  5956. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  5957. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  5958. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  5959. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  5960. #define GPIO_PUPDR_PUPD10_Pos (20U)
  5961. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  5962. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  5963. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  5964. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  5965. #define GPIO_PUPDR_PUPD11_Pos (22U)
  5966. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  5967. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  5968. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  5969. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  5970. #define GPIO_PUPDR_PUPD12_Pos (24U)
  5971. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  5972. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  5973. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  5974. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  5975. #define GPIO_PUPDR_PUPD13_Pos (26U)
  5976. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  5977. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  5978. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  5979. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  5980. #define GPIO_PUPDR_PUPD14_Pos (28U)
  5981. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  5982. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  5983. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  5984. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  5985. #define GPIO_PUPDR_PUPD15_Pos (30U)
  5986. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  5987. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  5988. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  5989. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  5990. /* Legacy defines */
  5991. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  5992. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  5993. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  5994. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  5995. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  5996. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  5997. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  5998. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  5999. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  6000. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  6001. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  6002. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  6003. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  6004. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  6005. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  6006. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  6007. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  6008. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  6009. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  6010. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  6011. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  6012. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  6013. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  6014. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  6015. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  6016. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  6017. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  6018. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  6019. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  6020. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  6021. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  6022. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  6023. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  6024. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  6025. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  6026. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  6027. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  6028. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  6029. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  6030. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  6031. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  6032. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  6033. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  6034. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  6035. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  6036. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  6037. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  6038. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  6039. /****************** Bits definition for GPIO_IDR register *******************/
  6040. #define GPIO_IDR_ID0_Pos (0U)
  6041. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  6042. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  6043. #define GPIO_IDR_ID1_Pos (1U)
  6044. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  6045. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  6046. #define GPIO_IDR_ID2_Pos (2U)
  6047. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  6048. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  6049. #define GPIO_IDR_ID3_Pos (3U)
  6050. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  6051. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  6052. #define GPIO_IDR_ID4_Pos (4U)
  6053. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  6054. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  6055. #define GPIO_IDR_ID5_Pos (5U)
  6056. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  6057. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  6058. #define GPIO_IDR_ID6_Pos (6U)
  6059. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  6060. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  6061. #define GPIO_IDR_ID7_Pos (7U)
  6062. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  6063. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  6064. #define GPIO_IDR_ID8_Pos (8U)
  6065. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  6066. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  6067. #define GPIO_IDR_ID9_Pos (9U)
  6068. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  6069. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  6070. #define GPIO_IDR_ID10_Pos (10U)
  6071. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  6072. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  6073. #define GPIO_IDR_ID11_Pos (11U)
  6074. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  6075. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  6076. #define GPIO_IDR_ID12_Pos (12U)
  6077. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  6078. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  6079. #define GPIO_IDR_ID13_Pos (13U)
  6080. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  6081. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  6082. #define GPIO_IDR_ID14_Pos (14U)
  6083. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  6084. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  6085. #define GPIO_IDR_ID15_Pos (15U)
  6086. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  6087. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  6088. /* Legacy defines */
  6089. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  6090. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  6091. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  6092. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  6093. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  6094. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  6095. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  6096. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  6097. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  6098. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  6099. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  6100. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  6101. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  6102. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  6103. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  6104. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  6105. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  6106. #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
  6107. #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
  6108. #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
  6109. #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
  6110. #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
  6111. #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
  6112. #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
  6113. #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
  6114. #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
  6115. #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
  6116. #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
  6117. #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
  6118. #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
  6119. #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
  6120. #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
  6121. #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
  6122. /****************** Bits definition for GPIO_ODR register *******************/
  6123. #define GPIO_ODR_OD0_Pos (0U)
  6124. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  6125. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  6126. #define GPIO_ODR_OD1_Pos (1U)
  6127. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  6128. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  6129. #define GPIO_ODR_OD2_Pos (2U)
  6130. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  6131. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  6132. #define GPIO_ODR_OD3_Pos (3U)
  6133. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  6134. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  6135. #define GPIO_ODR_OD4_Pos (4U)
  6136. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  6137. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  6138. #define GPIO_ODR_OD5_Pos (5U)
  6139. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  6140. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  6141. #define GPIO_ODR_OD6_Pos (6U)
  6142. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  6143. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  6144. #define GPIO_ODR_OD7_Pos (7U)
  6145. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  6146. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  6147. #define GPIO_ODR_OD8_Pos (8U)
  6148. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  6149. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  6150. #define GPIO_ODR_OD9_Pos (9U)
  6151. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  6152. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  6153. #define GPIO_ODR_OD10_Pos (10U)
  6154. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  6155. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  6156. #define GPIO_ODR_OD11_Pos (11U)
  6157. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  6158. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  6159. #define GPIO_ODR_OD12_Pos (12U)
  6160. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  6161. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  6162. #define GPIO_ODR_OD13_Pos (13U)
  6163. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  6164. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  6165. #define GPIO_ODR_OD14_Pos (14U)
  6166. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  6167. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  6168. #define GPIO_ODR_OD15_Pos (15U)
  6169. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  6170. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  6171. /* Legacy defines */
  6172. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  6173. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  6174. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  6175. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  6176. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  6177. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  6178. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  6179. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  6180. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  6181. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  6182. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  6183. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  6184. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  6185. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  6186. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  6187. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  6188. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  6189. #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
  6190. #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
  6191. #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
  6192. #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
  6193. #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
  6194. #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
  6195. #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
  6196. #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
  6197. #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
  6198. #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
  6199. #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
  6200. #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
  6201. #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
  6202. #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
  6203. #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
  6204. #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
  6205. /****************** Bits definition for GPIO_BSRR register ******************/
  6206. #define GPIO_BSRR_BS0_Pos (0U)
  6207. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  6208. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  6209. #define GPIO_BSRR_BS1_Pos (1U)
  6210. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  6211. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  6212. #define GPIO_BSRR_BS2_Pos (2U)
  6213. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  6214. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  6215. #define GPIO_BSRR_BS3_Pos (3U)
  6216. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  6217. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  6218. #define GPIO_BSRR_BS4_Pos (4U)
  6219. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  6220. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  6221. #define GPIO_BSRR_BS5_Pos (5U)
  6222. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  6223. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  6224. #define GPIO_BSRR_BS6_Pos (6U)
  6225. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  6226. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  6227. #define GPIO_BSRR_BS7_Pos (7U)
  6228. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  6229. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  6230. #define GPIO_BSRR_BS8_Pos (8U)
  6231. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  6232. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  6233. #define GPIO_BSRR_BS9_Pos (9U)
  6234. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  6235. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  6236. #define GPIO_BSRR_BS10_Pos (10U)
  6237. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  6238. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  6239. #define GPIO_BSRR_BS11_Pos (11U)
  6240. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  6241. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  6242. #define GPIO_BSRR_BS12_Pos (12U)
  6243. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  6244. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  6245. #define GPIO_BSRR_BS13_Pos (13U)
  6246. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  6247. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  6248. #define GPIO_BSRR_BS14_Pos (14U)
  6249. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  6250. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  6251. #define GPIO_BSRR_BS15_Pos (15U)
  6252. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  6253. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  6254. #define GPIO_BSRR_BR0_Pos (16U)
  6255. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  6256. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  6257. #define GPIO_BSRR_BR1_Pos (17U)
  6258. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  6259. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  6260. #define GPIO_BSRR_BR2_Pos (18U)
  6261. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  6262. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  6263. #define GPIO_BSRR_BR3_Pos (19U)
  6264. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  6265. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  6266. #define GPIO_BSRR_BR4_Pos (20U)
  6267. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  6268. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  6269. #define GPIO_BSRR_BR5_Pos (21U)
  6270. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  6271. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  6272. #define GPIO_BSRR_BR6_Pos (22U)
  6273. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  6274. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  6275. #define GPIO_BSRR_BR7_Pos (23U)
  6276. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  6277. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  6278. #define GPIO_BSRR_BR8_Pos (24U)
  6279. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  6280. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  6281. #define GPIO_BSRR_BR9_Pos (25U)
  6282. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  6283. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  6284. #define GPIO_BSRR_BR10_Pos (26U)
  6285. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  6286. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  6287. #define GPIO_BSRR_BR11_Pos (27U)
  6288. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  6289. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  6290. #define GPIO_BSRR_BR12_Pos (28U)
  6291. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  6292. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  6293. #define GPIO_BSRR_BR13_Pos (29U)
  6294. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  6295. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  6296. #define GPIO_BSRR_BR14_Pos (30U)
  6297. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  6298. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  6299. #define GPIO_BSRR_BR15_Pos (31U)
  6300. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  6301. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  6302. /* Legacy defines */
  6303. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  6304. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  6305. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  6306. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  6307. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  6308. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  6309. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  6310. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  6311. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  6312. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  6313. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  6314. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  6315. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  6316. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  6317. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  6318. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  6319. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  6320. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  6321. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  6322. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  6323. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  6324. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  6325. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  6326. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  6327. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  6328. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  6329. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  6330. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  6331. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  6332. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  6333. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  6334. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  6335. /****************** Bit definition for GPIO_LCKR register *********************/
  6336. #define GPIO_LCKR_LCK0_Pos (0U)
  6337. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  6338. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  6339. #define GPIO_LCKR_LCK1_Pos (1U)
  6340. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  6341. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  6342. #define GPIO_LCKR_LCK2_Pos (2U)
  6343. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  6344. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  6345. #define GPIO_LCKR_LCK3_Pos (3U)
  6346. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  6347. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  6348. #define GPIO_LCKR_LCK4_Pos (4U)
  6349. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  6350. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  6351. #define GPIO_LCKR_LCK5_Pos (5U)
  6352. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  6353. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  6354. #define GPIO_LCKR_LCK6_Pos (6U)
  6355. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  6356. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  6357. #define GPIO_LCKR_LCK7_Pos (7U)
  6358. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  6359. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  6360. #define GPIO_LCKR_LCK8_Pos (8U)
  6361. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  6362. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  6363. #define GPIO_LCKR_LCK9_Pos (9U)
  6364. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  6365. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  6366. #define GPIO_LCKR_LCK10_Pos (10U)
  6367. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  6368. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  6369. #define GPIO_LCKR_LCK11_Pos (11U)
  6370. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  6371. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  6372. #define GPIO_LCKR_LCK12_Pos (12U)
  6373. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  6374. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  6375. #define GPIO_LCKR_LCK13_Pos (13U)
  6376. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  6377. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  6378. #define GPIO_LCKR_LCK14_Pos (14U)
  6379. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  6380. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  6381. #define GPIO_LCKR_LCK15_Pos (15U)
  6382. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  6383. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  6384. #define GPIO_LCKR_LCKK_Pos (16U)
  6385. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  6386. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  6387. /****************** Bit definition for GPIO_AFRL register *********************/
  6388. #define GPIO_AFRL_AFSEL0_Pos (0U)
  6389. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  6390. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  6391. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  6392. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  6393. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  6394. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  6395. #define GPIO_AFRL_AFSEL1_Pos (4U)
  6396. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  6397. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  6398. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  6399. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  6400. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  6401. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  6402. #define GPIO_AFRL_AFSEL2_Pos (8U)
  6403. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  6404. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  6405. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  6406. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  6407. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  6408. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  6409. #define GPIO_AFRL_AFSEL3_Pos (12U)
  6410. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  6411. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  6412. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  6413. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  6414. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  6415. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  6416. #define GPIO_AFRL_AFSEL4_Pos (16U)
  6417. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  6418. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  6419. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  6420. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  6421. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  6422. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  6423. #define GPIO_AFRL_AFSEL5_Pos (20U)
  6424. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  6425. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  6426. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  6427. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  6428. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  6429. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  6430. #define GPIO_AFRL_AFSEL6_Pos (24U)
  6431. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  6432. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  6433. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  6434. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  6435. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  6436. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  6437. #define GPIO_AFRL_AFSEL7_Pos (28U)
  6438. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  6439. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  6440. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  6441. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  6442. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  6443. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  6444. /* Legacy defines */
  6445. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  6446. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  6447. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  6448. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  6449. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  6450. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  6451. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  6452. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  6453. /****************** Bit definition for GPIO_AFRH register *********************/
  6454. #define GPIO_AFRH_AFSEL8_Pos (0U)
  6455. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  6456. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  6457. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  6458. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  6459. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  6460. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  6461. #define GPIO_AFRH_AFSEL9_Pos (4U)
  6462. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  6463. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  6464. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  6465. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  6466. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  6467. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  6468. #define GPIO_AFRH_AFSEL10_Pos (8U)
  6469. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  6470. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  6471. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  6472. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  6473. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  6474. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  6475. #define GPIO_AFRH_AFSEL11_Pos (12U)
  6476. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  6477. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  6478. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  6479. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  6480. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  6481. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  6482. #define GPIO_AFRH_AFSEL12_Pos (16U)
  6483. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  6484. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  6485. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  6486. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  6487. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  6488. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  6489. #define GPIO_AFRH_AFSEL13_Pos (20U)
  6490. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  6491. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  6492. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  6493. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  6494. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  6495. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  6496. #define GPIO_AFRH_AFSEL14_Pos (24U)
  6497. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  6498. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  6499. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  6500. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  6501. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  6502. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  6503. #define GPIO_AFRH_AFSEL15_Pos (28U)
  6504. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  6505. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  6506. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  6507. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  6508. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  6509. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  6510. /* Legacy defines */
  6511. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  6512. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  6513. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  6514. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  6515. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  6516. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  6517. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  6518. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  6519. /****************** Bits definition for GPIO_BRR register ******************/
  6520. #define GPIO_BRR_BR0_Pos (0U)
  6521. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  6522. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  6523. #define GPIO_BRR_BR1_Pos (1U)
  6524. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  6525. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  6526. #define GPIO_BRR_BR2_Pos (2U)
  6527. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  6528. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  6529. #define GPIO_BRR_BR3_Pos (3U)
  6530. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  6531. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  6532. #define GPIO_BRR_BR4_Pos (4U)
  6533. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  6534. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  6535. #define GPIO_BRR_BR5_Pos (5U)
  6536. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  6537. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  6538. #define GPIO_BRR_BR6_Pos (6U)
  6539. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  6540. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  6541. #define GPIO_BRR_BR7_Pos (7U)
  6542. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  6543. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  6544. #define GPIO_BRR_BR8_Pos (8U)
  6545. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  6546. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  6547. #define GPIO_BRR_BR9_Pos (9U)
  6548. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  6549. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  6550. #define GPIO_BRR_BR10_Pos (10U)
  6551. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  6552. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  6553. #define GPIO_BRR_BR11_Pos (11U)
  6554. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  6555. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  6556. #define GPIO_BRR_BR12_Pos (12U)
  6557. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  6558. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  6559. #define GPIO_BRR_BR13_Pos (13U)
  6560. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  6561. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  6562. #define GPIO_BRR_BR14_Pos (14U)
  6563. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  6564. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  6565. #define GPIO_BRR_BR15_Pos (15U)
  6566. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  6567. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  6568. /* Legacy defines */
  6569. #define GPIO_BRR_BR_0 GPIO_BRR_BR0
  6570. #define GPIO_BRR_BR_1 GPIO_BRR_BR1
  6571. #define GPIO_BRR_BR_2 GPIO_BRR_BR2
  6572. #define GPIO_BRR_BR_3 GPIO_BRR_BR3
  6573. #define GPIO_BRR_BR_4 GPIO_BRR_BR4
  6574. #define GPIO_BRR_BR_5 GPIO_BRR_BR5
  6575. #define GPIO_BRR_BR_6 GPIO_BRR_BR6
  6576. #define GPIO_BRR_BR_7 GPIO_BRR_BR7
  6577. #define GPIO_BRR_BR_8 GPIO_BRR_BR8
  6578. #define GPIO_BRR_BR_9 GPIO_BRR_BR9
  6579. #define GPIO_BRR_BR_10 GPIO_BRR_BR10
  6580. #define GPIO_BRR_BR_11 GPIO_BRR_BR11
  6581. #define GPIO_BRR_BR_12 GPIO_BRR_BR12
  6582. #define GPIO_BRR_BR_13 GPIO_BRR_BR13
  6583. #define GPIO_BRR_BR_14 GPIO_BRR_BR14
  6584. #define GPIO_BRR_BR_15 GPIO_BRR_BR15
  6585. /******************************************************************************/
  6586. /* */
  6587. /* High Resolution Timer (HRTIM) */
  6588. /* */
  6589. /******************************************************************************/
  6590. /******************** Master Timer control register ***************************/
  6591. #define HRTIM_MCR_CK_PSC_Pos (0U)
  6592. #define HRTIM_MCR_CK_PSC_Msk (0x7UL << HRTIM_MCR_CK_PSC_Pos) /*!< 0x00000007 */
  6593. #define HRTIM_MCR_CK_PSC HRTIM_MCR_CK_PSC_Msk /*!< Prescaler mask */
  6594. #define HRTIM_MCR_CK_PSC_0 (0x1UL << HRTIM_MCR_CK_PSC_Pos) /*!< 0x00000001 */
  6595. #define HRTIM_MCR_CK_PSC_1 (0x2UL << HRTIM_MCR_CK_PSC_Pos) /*!< 0x00000002 */
  6596. #define HRTIM_MCR_CK_PSC_2 (0x4UL << HRTIM_MCR_CK_PSC_Pos) /*!< 0x00000004 */
  6597. #define HRTIM_MCR_CONT_Pos (3U)
  6598. #define HRTIM_MCR_CONT_Msk (0x1UL << HRTIM_MCR_CONT_Pos) /*!< 0x00000008 */
  6599. #define HRTIM_MCR_CONT HRTIM_MCR_CONT_Msk /*!< Continuous mode */
  6600. #define HRTIM_MCR_RETRIG_Pos (4U)
  6601. #define HRTIM_MCR_RETRIG_Msk (0x1UL << HRTIM_MCR_RETRIG_Pos) /*!< 0x00000010 */
  6602. #define HRTIM_MCR_RETRIG HRTIM_MCR_RETRIG_Msk /*!< Rettrigreable mode */
  6603. #define HRTIM_MCR_HALF_Pos (5U)
  6604. #define HRTIM_MCR_HALF_Msk (0x1UL << HRTIM_MCR_HALF_Pos) /*!< 0x00000020 */
  6605. #define HRTIM_MCR_HALF HRTIM_MCR_HALF_Msk /*!< Half mode */
  6606. #define HRTIM_MCR_INTLVD_Pos (6U)
  6607. #define HRTIM_MCR_INTLVD_Msk (0x3UL << HRTIM_MCR_INTLVD_Pos) /*!< 0x000000C0 */
  6608. #define HRTIM_MCR_INTLVD HRTIM_MCR_INTLVD_Msk /*!< Interleaved mode */
  6609. #define HRTIM_MCR_INTLVD_0 (0x1UL << HRTIM_MCR_INTLVD_Pos) /*!< 0x00000040 */
  6610. #define HRTIM_MCR_INTLVD_1 (0x2UL << HRTIM_MCR_INTLVD_Pos) /*!< 0x00000080 */
  6611. #define HRTIM_MCR_SYNC_IN_Pos (8U)
  6612. #define HRTIM_MCR_SYNC_IN_Msk (0x3UL << HRTIM_MCR_SYNC_IN_Pos) /*!< 0x00000300 */
  6613. #define HRTIM_MCR_SYNC_IN HRTIM_MCR_SYNC_IN_Msk /*!< Synchronization input master */
  6614. #define HRTIM_MCR_SYNC_IN_0 (0x1UL << HRTIM_MCR_SYNC_IN_Pos) /*!< 0x00000100 */
  6615. #define HRTIM_MCR_SYNC_IN_1 (0x2UL << HRTIM_MCR_SYNC_IN_Pos) /*!< 0x00000200 */
  6616. #define HRTIM_MCR_SYNCRSTM_Pos (10U)
  6617. #define HRTIM_MCR_SYNCRSTM_Msk (0x1UL << HRTIM_MCR_SYNCRSTM_Pos) /*!< 0x00000400 */
  6618. #define HRTIM_MCR_SYNCRSTM HRTIM_MCR_SYNCRSTM_Msk /*!< Synchronization reset master */
  6619. #define HRTIM_MCR_SYNCSTRTM_Pos (11U)
  6620. #define HRTIM_MCR_SYNCSTRTM_Msk (0x1UL << HRTIM_MCR_SYNCSTRTM_Pos) /*!< 0x00000800 */
  6621. #define HRTIM_MCR_SYNCSTRTM HRTIM_MCR_SYNCSTRTM_Msk /*!< Synchronization start master */
  6622. #define HRTIM_MCR_SYNC_OUT_Pos (12U)
  6623. #define HRTIM_MCR_SYNC_OUT_Msk (0x3UL << HRTIM_MCR_SYNC_OUT_Pos) /*!< 0x00003000 */
  6624. #define HRTIM_MCR_SYNC_OUT HRTIM_MCR_SYNC_OUT_Msk /*!< Synchronization output master */
  6625. #define HRTIM_MCR_SYNC_OUT_0 (0x1UL << HRTIM_MCR_SYNC_OUT_Pos) /*!< 0x00001000 */
  6626. #define HRTIM_MCR_SYNC_OUT_1 (0x2UL << HRTIM_MCR_SYNC_OUT_Pos) /*!< 0x00002000 */
  6627. #define HRTIM_MCR_SYNC_SRC_Pos (14U)
  6628. #define HRTIM_MCR_SYNC_SRC_Msk (0x3UL << HRTIM_MCR_SYNC_SRC_Pos) /*!< 0x0000C000 */
  6629. #define HRTIM_MCR_SYNC_SRC HRTIM_MCR_SYNC_SRC_Msk /*!< Synchronization source */
  6630. #define HRTIM_MCR_SYNC_SRC_0 (0x1UL << HRTIM_MCR_SYNC_SRC_Pos) /*!< 0x00004000 */
  6631. #define HRTIM_MCR_SYNC_SRC_1 (0x2UL << HRTIM_MCR_SYNC_SRC_Pos) /*!< 0x00008000 */
  6632. #define HRTIM_MCR_MCEN_Pos (16U)
  6633. #define HRTIM_MCR_MCEN_Msk (0x1UL << HRTIM_MCR_MCEN_Pos) /*!< 0x00010000 */
  6634. #define HRTIM_MCR_MCEN HRTIM_MCR_MCEN_Msk /*!< Master counter enable */
  6635. #define HRTIM_MCR_TACEN_Pos (17U)
  6636. #define HRTIM_MCR_TACEN_Msk (0x1UL << HRTIM_MCR_TACEN_Pos) /*!< 0x00020000 */
  6637. #define HRTIM_MCR_TACEN HRTIM_MCR_TACEN_Msk /*!< Timer A counter enable */
  6638. #define HRTIM_MCR_TBCEN_Pos (18U)
  6639. #define HRTIM_MCR_TBCEN_Msk (0x1UL << HRTIM_MCR_TBCEN_Pos) /*!< 0x00040000 */
  6640. #define HRTIM_MCR_TBCEN HRTIM_MCR_TBCEN_Msk /*!< Timer B counter enable */
  6641. #define HRTIM_MCR_TCCEN_Pos (19U)
  6642. #define HRTIM_MCR_TCCEN_Msk (0x1UL << HRTIM_MCR_TCCEN_Pos) /*!< 0x00080000 */
  6643. #define HRTIM_MCR_TCCEN HRTIM_MCR_TCCEN_Msk /*!< Timer C counter enable */
  6644. #define HRTIM_MCR_TDCEN_Pos (20U)
  6645. #define HRTIM_MCR_TDCEN_Msk (0x1UL << HRTIM_MCR_TDCEN_Pos) /*!< 0x00100000 */
  6646. #define HRTIM_MCR_TDCEN HRTIM_MCR_TDCEN_Msk /*!< Timer D counter enable */
  6647. #define HRTIM_MCR_TECEN_Pos (21U)
  6648. #define HRTIM_MCR_TECEN_Msk (0x1UL << HRTIM_MCR_TECEN_Pos) /*!< 0x00200000 */
  6649. #define HRTIM_MCR_TECEN HRTIM_MCR_TECEN_Msk /*!< Timer E counter enable */
  6650. #define HRTIM_MCR_TFCEN_Pos (22U)
  6651. #define HRTIM_MCR_TFCEN_Msk (0x1UL << HRTIM_MCR_TFCEN_Pos) /*!< 0x00400000 */
  6652. #define HRTIM_MCR_TFCEN HRTIM_MCR_TFCEN_Msk /*!< Timer F counter enable */
  6653. #define HRTIM_MCR_DACSYNC_Pos (25U)
  6654. #define HRTIM_MCR_DACSYNC_Msk (0x3UL << HRTIM_MCR_DACSYNC_Pos) /*!< 0x06000000 */
  6655. #define HRTIM_MCR_DACSYNC HRTIM_MCR_DACSYNC_Msk /*!< DAC synchronization mask */
  6656. #define HRTIM_MCR_DACSYNC_0 (0x1UL << HRTIM_MCR_DACSYNC_Pos) /*!< 0x02000000 */
  6657. #define HRTIM_MCR_DACSYNC_1 (0x2UL << HRTIM_MCR_DACSYNC_Pos) /*!< 0x04000000 */
  6658. #define HRTIM_MCR_PREEN_Pos (27U)
  6659. #define HRTIM_MCR_PREEN_Msk (0x1UL << HRTIM_MCR_PREEN_Pos) /*!< 0x08000000 */
  6660. #define HRTIM_MCR_PREEN HRTIM_MCR_PREEN_Msk /*!< Master preload enable */
  6661. #define HRTIM_MCR_MREPU_Pos (29U)
  6662. #define HRTIM_MCR_MREPU_Msk (0x1UL << HRTIM_MCR_MREPU_Pos) /*!< 0x20000000 */
  6663. #define HRTIM_MCR_MREPU HRTIM_MCR_MREPU_Msk /*!< Master repetition update */
  6664. #define HRTIM_MCR_BRSTDMA_Pos (30U)
  6665. #define HRTIM_MCR_BRSTDMA_Msk (0x3UL << HRTIM_MCR_BRSTDMA_Pos) /*!< 0xC0000000 */
  6666. #define HRTIM_MCR_BRSTDMA HRTIM_MCR_BRSTDMA_Msk /*!< Burst DMA update */
  6667. #define HRTIM_MCR_BRSTDMA_0 (0x1UL << HRTIM_MCR_BRSTDMA_Pos) /*!< 0x40000000 */
  6668. #define HRTIM_MCR_BRSTDMA_1 (0x2UL << HRTIM_MCR_BRSTDMA_Pos) /*!< 0x80000000 */
  6669. /******************** Master Timer Interrupt status register ******************/
  6670. #define HRTIM_MISR_MCMP1_Pos (0U)
  6671. #define HRTIM_MISR_MCMP1_Msk (0x1UL << HRTIM_MISR_MCMP1_Pos) /*!< 0x00000001 */
  6672. #define HRTIM_MISR_MCMP1 HRTIM_MISR_MCMP1_Msk /*!< Master compare 1 interrupt flag */
  6673. #define HRTIM_MISR_MCMP2_Pos (1U)
  6674. #define HRTIM_MISR_MCMP2_Msk (0x1UL << HRTIM_MISR_MCMP2_Pos) /*!< 0x00000002 */
  6675. #define HRTIM_MISR_MCMP2 HRTIM_MISR_MCMP2_Msk /*!< Master compare 2 interrupt flag */
  6676. #define HRTIM_MISR_MCMP3_Pos (2U)
  6677. #define HRTIM_MISR_MCMP3_Msk (0x1UL << HRTIM_MISR_MCMP3_Pos) /*!< 0x00000004 */
  6678. #define HRTIM_MISR_MCMP3 HRTIM_MISR_MCMP3_Msk /*!< Master compare 3 interrupt flag */
  6679. #define HRTIM_MISR_MCMP4_Pos (3U)
  6680. #define HRTIM_MISR_MCMP4_Msk (0x1UL << HRTIM_MISR_MCMP4_Pos) /*!< 0x00000008 */
  6681. #define HRTIM_MISR_MCMP4 HRTIM_MISR_MCMP4_Msk /*!< Master compare 4 interrupt flag */
  6682. #define HRTIM_MISR_MREP_Pos (4U)
  6683. #define HRTIM_MISR_MREP_Msk (0x1UL << HRTIM_MISR_MREP_Pos) /*!< 0x00000010 */
  6684. #define HRTIM_MISR_MREP HRTIM_MISR_MREP_Msk /*!< Master Repetition interrupt flag */
  6685. #define HRTIM_MISR_SYNC_Pos (5U)
  6686. #define HRTIM_MISR_SYNC_Msk (0x1UL << HRTIM_MISR_SYNC_Pos) /*!< 0x00000020 */
  6687. #define HRTIM_MISR_SYNC HRTIM_MISR_SYNC_Msk /*!< Synchronization input interrupt flag */
  6688. #define HRTIM_MISR_MUPD_Pos (6U)
  6689. #define HRTIM_MISR_MUPD_Msk (0x1UL << HRTIM_MISR_MUPD_Pos) /*!< 0x00000040 */
  6690. #define HRTIM_MISR_MUPD HRTIM_MISR_MUPD_Msk /*!< Master update interrupt flag */
  6691. /******************** Master Timer Interrupt clear register *******************/
  6692. #define HRTIM_MICR_MCMP1_Pos (0U)
  6693. #define HRTIM_MICR_MCMP1_Msk (0x1UL << HRTIM_MICR_MCMP1_Pos) /*!< 0x00000001 */
  6694. #define HRTIM_MICR_MCMP1 HRTIM_MICR_MCMP1_Msk /*!< Master compare 1 interrupt flag clear */
  6695. #define HRTIM_MICR_MCMP2_Pos (1U)
  6696. #define HRTIM_MICR_MCMP2_Msk (0x1UL << HRTIM_MICR_MCMP2_Pos) /*!< 0x00000002 */
  6697. #define HRTIM_MICR_MCMP2 HRTIM_MICR_MCMP2_Msk /*!< Master compare 2 interrupt flag clear */
  6698. #define HRTIM_MICR_MCMP3_Pos (2U)
  6699. #define HRTIM_MICR_MCMP3_Msk (0x1UL << HRTIM_MICR_MCMP3_Pos) /*!< 0x00000004 */
  6700. #define HRTIM_MICR_MCMP3 HRTIM_MICR_MCMP3_Msk /*!< Master compare 3 interrupt flag clear */
  6701. #define HRTIM_MICR_MCMP4_Pos (3U)
  6702. #define HRTIM_MICR_MCMP4_Msk (0x1UL << HRTIM_MICR_MCMP4_Pos) /*!< 0x00000008 */
  6703. #define HRTIM_MICR_MCMP4 HRTIM_MICR_MCMP4_Msk /*!< Master compare 4 interrupt flag clear */
  6704. #define HRTIM_MICR_MREP_Pos (4U)
  6705. #define HRTIM_MICR_MREP_Msk (0x1UL << HRTIM_MICR_MREP_Pos) /*!< 0x00000010 */
  6706. #define HRTIM_MICR_MREP HRTIM_MICR_MREP_Msk /*!< Master Repetition interrupt flag clear */
  6707. #define HRTIM_MICR_SYNC_Pos (5U)
  6708. #define HRTIM_MICR_SYNC_Msk (0x1UL << HRTIM_MICR_SYNC_Pos) /*!< 0x00000020 */
  6709. #define HRTIM_MICR_SYNC HRTIM_MICR_SYNC_Msk /*!< Synchronization input interrupt flag clear */
  6710. #define HRTIM_MICR_MUPD_Pos (6U)
  6711. #define HRTIM_MICR_MUPD_Msk (0x1UL << HRTIM_MICR_MUPD_Pos) /*!< 0x00000040 */
  6712. #define HRTIM_MICR_MUPD HRTIM_MICR_MUPD_Msk /*!< Master update interrupt flag clear */
  6713. /******************** Master Timer DMA/Interrupt enable register **************/
  6714. #define HRTIM_MDIER_MCMP1IE_Pos (0U)
  6715. #define HRTIM_MDIER_MCMP1IE_Msk (0x1UL << HRTIM_MDIER_MCMP1IE_Pos) /*!< 0x00000001 */
  6716. #define HRTIM_MDIER_MCMP1IE HRTIM_MDIER_MCMP1IE_Msk /*!< Master compare 1 interrupt enable */
  6717. #define HRTIM_MDIER_MCMP2IE_Pos (1U)
  6718. #define HRTIM_MDIER_MCMP2IE_Msk (0x1UL << HRTIM_MDIER_MCMP2IE_Pos) /*!< 0x00000002 */
  6719. #define HRTIM_MDIER_MCMP2IE HRTIM_MDIER_MCMP2IE_Msk /*!< Master compare 2 interrupt enable */
  6720. #define HRTIM_MDIER_MCMP3IE_Pos (2U)
  6721. #define HRTIM_MDIER_MCMP3IE_Msk (0x1UL << HRTIM_MDIER_MCMP3IE_Pos) /*!< 0x00000004 */
  6722. #define HRTIM_MDIER_MCMP3IE HRTIM_MDIER_MCMP3IE_Msk /*!< Master compare 3 interrupt enable */
  6723. #define HRTIM_MDIER_MCMP4IE_Pos (3U)
  6724. #define HRTIM_MDIER_MCMP4IE_Msk (0x1UL << HRTIM_MDIER_MCMP4IE_Pos) /*!< 0x00000008 */
  6725. #define HRTIM_MDIER_MCMP4IE HRTIM_MDIER_MCMP4IE_Msk /*!< Master compare 4 interrupt enable */
  6726. #define HRTIM_MDIER_MREPIE_Pos (4U)
  6727. #define HRTIM_MDIER_MREPIE_Msk (0x1UL << HRTIM_MDIER_MREPIE_Pos) /*!< 0x00000010 */
  6728. #define HRTIM_MDIER_MREPIE HRTIM_MDIER_MREPIE_Msk /*!< Master Repetition interrupt enable */
  6729. #define HRTIM_MDIER_SYNCIE_Pos (5U)
  6730. #define HRTIM_MDIER_SYNCIE_Msk (0x1UL << HRTIM_MDIER_SYNCIE_Pos) /*!< 0x00000020 */
  6731. #define HRTIM_MDIER_SYNCIE HRTIM_MDIER_SYNCIE_Msk /*!< Synchronization input interrupt enable */
  6732. #define HRTIM_MDIER_MUPDIE_Pos (6U)
  6733. #define HRTIM_MDIER_MUPDIE_Msk (0x1UL << HRTIM_MDIER_MUPDIE_Pos) /*!< 0x00000040 */
  6734. #define HRTIM_MDIER_MUPDIE HRTIM_MDIER_MUPDIE_Msk /*!< Master update interrupt enable */
  6735. #define HRTIM_MDIER_MCMP1DE_Pos (16U)
  6736. #define HRTIM_MDIER_MCMP1DE_Msk (0x1UL << HRTIM_MDIER_MCMP1DE_Pos) /*!< 0x00010000 */
  6737. #define HRTIM_MDIER_MCMP1DE HRTIM_MDIER_MCMP1DE_Msk /*!< Master compare 1 DMA enable */
  6738. #define HRTIM_MDIER_MCMP2DE_Pos (17U)
  6739. #define HRTIM_MDIER_MCMP2DE_Msk (0x1UL << HRTIM_MDIER_MCMP2DE_Pos) /*!< 0x00020000 */
  6740. #define HRTIM_MDIER_MCMP2DE HRTIM_MDIER_MCMP2DE_Msk /*!< Master compare 2 DMA enable */
  6741. #define HRTIM_MDIER_MCMP3DE_Pos (18U)
  6742. #define HRTIM_MDIER_MCMP3DE_Msk (0x1UL << HRTIM_MDIER_MCMP3DE_Pos) /*!< 0x00040000 */
  6743. #define HRTIM_MDIER_MCMP3DE HRTIM_MDIER_MCMP3DE_Msk /*!< Master compare 3 DMA enable */
  6744. #define HRTIM_MDIER_MCMP4DE_Pos (19U)
  6745. #define HRTIM_MDIER_MCMP4DE_Msk (0x1UL << HRTIM_MDIER_MCMP4DE_Pos) /*!< 0x00080000 */
  6746. #define HRTIM_MDIER_MCMP4DE HRTIM_MDIER_MCMP4DE_Msk /*!< Master compare 4 DMA enable */
  6747. #define HRTIM_MDIER_MREPDE_Pos (20U)
  6748. #define HRTIM_MDIER_MREPDE_Msk (0x1UL << HRTIM_MDIER_MREPDE_Pos) /*!< 0x00100000 */
  6749. #define HRTIM_MDIER_MREPDE HRTIM_MDIER_MREPDE_Msk /*!< Master Repetition DMA enable */
  6750. #define HRTIM_MDIER_SYNCDE_Pos (21U)
  6751. #define HRTIM_MDIER_SYNCDE_Msk (0x1UL << HRTIM_MDIER_SYNCDE_Pos) /*!< 0x00200000 */
  6752. #define HRTIM_MDIER_SYNCDE HRTIM_MDIER_SYNCDE_Msk /*!< Synchronization input DMA enable */
  6753. #define HRTIM_MDIER_MUPDDE_Pos (22U)
  6754. #define HRTIM_MDIER_MUPDDE_Msk (0x1UL << HRTIM_MDIER_MUPDDE_Pos) /*!< 0x00400000 */
  6755. #define HRTIM_MDIER_MUPDDE HRTIM_MDIER_MUPDDE_Msk /*!< Master update DMA enable */
  6756. /******************* Bit definition for HRTIM_MCNTR register ****************/
  6757. #define HRTIM_MCNTR_MCNTR_Pos (0U)
  6758. #define HRTIM_MCNTR_MCNTR_Msk (0x0000FFFFUL << HRTIM_MCNTR_MCNTR_Pos) /*!< 0x0000FFFF */
  6759. #define HRTIM_MCNTR_MCNTR HRTIM_MCNTR_MCNTR_Msk /*!<Counter Value */
  6760. /******************* Bit definition for HRTIM_MPER register *****************/
  6761. #define HRTIM_MPER_MPER_Pos (0U)
  6762. #define HRTIM_MPER_MPER_Msk (0x0000FFFFUL << HRTIM_MPER_MPER_Pos) /*!< 0x0000FFFF */
  6763. #define HRTIM_MPER_MPER HRTIM_MPER_MPER_Msk /*!< Period Value */
  6764. /******************* Bit definition for HRTIM_MREP register *****************/
  6765. #define HRTIM_MREP_MREP_Pos (0U)
  6766. #define HRTIM_MREP_MREP_Msk (0x000000FFUL << HRTIM_MREP_MREP_Pos) /*!< 0x000000FF */
  6767. #define HRTIM_MREP_MREP HRTIM_MREP_MREP_Msk /*!<Repetition Value */
  6768. /******************* Bit definition for HRTIM_MCMP1R register *****************/
  6769. #define HRTIM_MCMP1R_MCMP1R_Pos (0U)
  6770. #define HRTIM_MCMP1R_MCMP1R_Msk (0x0000FFFFUL << HRTIM_MCMP1R_MCMP1R_Pos)/*!< 0x0000FFFF */
  6771. #define HRTIM_MCMP1R_MCMP1R HRTIM_MCMP1R_MCMP1R_Msk /*!<Compare Value */
  6772. /******************* Bit definition for HRTIM_MCMP2R register *****************/
  6773. #define HRTIM_MCMP2R_MCMP2R_Pos (0U)
  6774. #define HRTIM_MCMP2R_MCMP2R_Msk (0x0000FFFFUL << HRTIM_MCMP2R_MCMP2R_Pos)/*!< 0x0000FFFF */
  6775. #define HRTIM_MCMP2R_MCMP2R HRTIM_MCMP2R_MCMP2R_Msk /*!<Compare Value */
  6776. /******************* Bit definition for HRTIM_MCMP3R register *****************/
  6777. #define HRTIM_MCMP3R_MCMP3R_Pos (0U)
  6778. #define HRTIM_MCMP3R_MCMP3R_Msk (0x0000FFFFUL << HRTIM_MCMP3R_MCMP3R_Pos)/*!< 0x0000FFFF */
  6779. #define HRTIM_MCMP3R_MCMP3R HRTIM_MCMP3R_MCMP3R_Msk /*!<Compare Value */
  6780. /******************* Bit definition for HRTIM_MCMP4R register *****************/
  6781. #define HRTIM_MCMP4R_MCMP4R_Pos (0U)
  6782. #define HRTIM_MCMP4R_MCMP4R_Msk (0x0000FFFFUL << HRTIM_MCMP4R_MCMP4R_Pos)/*!< 0x0000FFFF */
  6783. #define HRTIM_MCMP4R_MCMP4R HRTIM_MCMP4R_MCMP4R_Msk /*!<Compare Value */
  6784. /* Legacy defines */
  6785. #define HRTIM_MCMP1R_MCMP2R HRTIM_MCMP2R_MCMP2R
  6786. #define HRTIM_MCMP1R_MCMP3R HRTIM_MCMP3R_MCMP3R
  6787. #define HRTIM_MCMP1R_MCMP4R HRTIM_MCMP4R_MCMP4R
  6788. /******************** Slave control register **********************************/
  6789. #define HRTIM_TIMCR_CK_PSC_Pos (0U)
  6790. #define HRTIM_TIMCR_CK_PSC_Msk (0x7UL << HRTIM_TIMCR_CK_PSC_Pos) /*!< 0x00000007 */
  6791. #define HRTIM_TIMCR_CK_PSC HRTIM_TIMCR_CK_PSC_Msk /*!< Slave prescaler mask*/
  6792. #define HRTIM_TIMCR_CK_PSC_0 (0x1UL << HRTIM_TIMCR_CK_PSC_Pos) /*!< 0x00000001 */
  6793. #define HRTIM_TIMCR_CK_PSC_1 (0x2UL << HRTIM_TIMCR_CK_PSC_Pos) /*!< 0x00000002 */
  6794. #define HRTIM_TIMCR_CK_PSC_2 (0x4UL << HRTIM_TIMCR_CK_PSC_Pos) /*!< 0x00000004 */
  6795. #define HRTIM_TIMCR_CONT_Pos (3U)
  6796. #define HRTIM_TIMCR_CONT_Msk (0x1UL << HRTIM_TIMCR_CONT_Pos) /*!< 0x00000008 */
  6797. #define HRTIM_TIMCR_CONT HRTIM_TIMCR_CONT_Msk /*!< Slave continuous mode */
  6798. #define HRTIM_TIMCR_RETRIG_Pos (4U)
  6799. #define HRTIM_TIMCR_RETRIG_Msk (0x1UL << HRTIM_TIMCR_RETRIG_Pos) /*!< 0x00000010 */
  6800. #define HRTIM_TIMCR_RETRIG HRTIM_TIMCR_RETRIG_Msk /*!< Slave Retrigreable mode */
  6801. #define HRTIM_TIMCR_HALF_Pos (5U)
  6802. #define HRTIM_TIMCR_HALF_Msk (0x1UL << HRTIM_TIMCR_HALF_Pos) /*!< 0x00000020 */
  6803. #define HRTIM_TIMCR_HALF HRTIM_TIMCR_HALF_Msk /*!< Slave Half mode */
  6804. #define HRTIM_TIMCR_PSHPLL_Pos (6U)
  6805. #define HRTIM_TIMCR_PSHPLL_Msk (0x1UL << HRTIM_TIMCR_PSHPLL_Pos) /*!< 0x00000040 */
  6806. #define HRTIM_TIMCR_PSHPLL HRTIM_TIMCR_PSHPLL_Msk /*!< Slave push-pull mode */
  6807. #define HRTIM_TIMCR_INTLVD_Pos (7U)
  6808. #define HRTIM_TIMCR_INTLVD_Msk (0x3UL << HRTIM_TIMCR_INTLVD_Pos) /*!< 0x00000180 */
  6809. #define HRTIM_TIMCR_INTLVD HRTIM_TIMCR_INTLVD_Msk /*!< Interleaved mode */
  6810. #define HRTIM_TIMCR_INTLVD_0 (0x1UL << HRTIM_TIMCR_INTLVD_Pos) /*!< 0x00000080 */
  6811. #define HRTIM_TIMCR_INTLVD_1 (0x2UL << HRTIM_TIMCR_INTLVD_Pos) /*!< 0x00000100 */
  6812. #define HRTIM_TIMCR_RSYNCU_Pos (9U)
  6813. #define HRTIM_TIMCR_RSYNCU_Msk (0x1UL << HRTIM_TIMCR_RSYNCU_Pos) /*!< 0x00000200 */
  6814. #define HRTIM_TIMCR_RSYNCU HRTIM_TIMCR_RSYNCU_Msk /*!< Resynchronization update */
  6815. #define HRTIM_TIMCR_SYNCRST_Pos (10U)
  6816. #define HRTIM_TIMCR_SYNCRST_Msk (0x1UL << HRTIM_TIMCR_SYNCRST_Pos) /*!< 0x00000400 */
  6817. #define HRTIM_TIMCR_SYNCRST HRTIM_TIMCR_SYNCRST_Msk /*!< Slave synchronization resets */
  6818. #define HRTIM_TIMCR_SYNCSTRT_Pos (11U)
  6819. #define HRTIM_TIMCR_SYNCSTRT_Msk (0x1UL << HRTIM_TIMCR_SYNCSTRT_Pos) /*!< 0x00000800 */
  6820. #define HRTIM_TIMCR_SYNCSTRT HRTIM_TIMCR_SYNCSTRT_Msk /*!< Slave synchronization starts */
  6821. #define HRTIM_TIMCR_DELCMP2_Pos (12U)
  6822. #define HRTIM_TIMCR_DELCMP2_Msk (0x3UL << HRTIM_TIMCR_DELCMP2_Pos) /*!< 0x00003000 */
  6823. #define HRTIM_TIMCR_DELCMP2 HRTIM_TIMCR_DELCMP2_Msk /*!< Slave delayed compartor 2 mode mask */
  6824. #define HRTIM_TIMCR_DELCMP2_0 (0x1UL << HRTIM_TIMCR_DELCMP2_Pos) /*!< 0x00001000 */
  6825. #define HRTIM_TIMCR_DELCMP2_1 (0x2UL << HRTIM_TIMCR_DELCMP2_Pos) /*!< 0x00002000 */
  6826. #define HRTIM_TIMCR_DELCMP4_Pos (14U)
  6827. #define HRTIM_TIMCR_DELCMP4_Msk (0x3UL << HRTIM_TIMCR_DELCMP4_Pos) /*!< 0x0000C000 */
  6828. #define HRTIM_TIMCR_DELCMP4 HRTIM_TIMCR_DELCMP4_Msk /*!< Slave delayed compartor 4 mode mask */
  6829. #define HRTIM_TIMCR_DELCMP4_0 (0x1UL << HRTIM_TIMCR_DELCMP4_Pos) /*!< 0x00004000 */
  6830. #define HRTIM_TIMCR_DELCMP4_1 (0x2UL << HRTIM_TIMCR_DELCMP4_Pos) /*!< 0x00008000 */
  6831. #define HRTIM_TIMCR_TFU_Pos (16U)
  6832. #define HRTIM_TIMCR_TFU_Msk (0x1UL << HRTIM_TIMCR_TFU_Pos) /*!< 0x00010000 */
  6833. #define HRTIM_TIMCR_TFU HRTIM_TIMCR_TFU_Msk /*!< Slave Timer F update reserved for TIM F */
  6834. #define HRTIM_TIMCR_TREPU_Pos (17U)
  6835. #define HRTIM_TIMCR_TREPU_Msk (0x1UL << HRTIM_TIMCR_TREPU_Pos) /*!< 0x00020000 */
  6836. #define HRTIM_TIMCR_TREPU HRTIM_TIMCR_TREPU_Msk /*!< Slave repetition update */
  6837. #define HRTIM_TIMCR_TRSTU_Pos (18U)
  6838. #define HRTIM_TIMCR_TRSTU_Msk (0x1UL << HRTIM_TIMCR_TRSTU_Pos) /*!< 0x00040000 */
  6839. #define HRTIM_TIMCR_TRSTU HRTIM_TIMCR_TRSTU_Msk /*!< Slave reset update */
  6840. #define HRTIM_TIMCR_TAU_Pos (19U)
  6841. #define HRTIM_TIMCR_TAU_Msk (0x1UL << HRTIM_TIMCR_TAU_Pos) /*!< 0x00080000 */
  6842. #define HRTIM_TIMCR_TAU HRTIM_TIMCR_TAU_Msk /*!< Slave Timer A update reserved for TIM A */
  6843. #define HRTIM_TIMCR_TBU_Pos (20U)
  6844. #define HRTIM_TIMCR_TBU_Msk (0x1UL << HRTIM_TIMCR_TBU_Pos) /*!< 0x00100000 */
  6845. #define HRTIM_TIMCR_TBU HRTIM_TIMCR_TBU_Msk /*!< Slave Timer B update reserved for TIM B */
  6846. #define HRTIM_TIMCR_TCU_Pos (21U)
  6847. #define HRTIM_TIMCR_TCU_Msk (0x1UL << HRTIM_TIMCR_TCU_Pos) /*!< 0x00200000 */
  6848. #define HRTIM_TIMCR_TCU HRTIM_TIMCR_TCU_Msk /*!< Slave Timer C update reserved for TIM C */
  6849. #define HRTIM_TIMCR_TDU_Pos (22U)
  6850. #define HRTIM_TIMCR_TDU_Msk (0x1UL << HRTIM_TIMCR_TDU_Pos) /*!< 0x00400000 */
  6851. #define HRTIM_TIMCR_TDU HRTIM_TIMCR_TDU_Msk /*!< Slave Timer D update reserved for TIM D */
  6852. #define HRTIM_TIMCR_TEU_Pos (23U)
  6853. #define HRTIM_TIMCR_TEU_Msk (0x1UL << HRTIM_TIMCR_TEU_Pos) /*!< 0x00800000 */
  6854. #define HRTIM_TIMCR_TEU HRTIM_TIMCR_TEU_Msk /*!< Slave Timer E update reserved for TIM E */
  6855. #define HRTIM_TIMCR_MSTU_Pos (24U)
  6856. #define HRTIM_TIMCR_MSTU_Msk (0x1UL << HRTIM_TIMCR_MSTU_Pos) /*!< 0x02000000 */
  6857. #define HRTIM_TIMCR_MSTU HRTIM_TIMCR_MSTU_Msk /*!< Master Update */
  6858. #define HRTIM_TIMCR_DACSYNC_Pos (25U)
  6859. #define HRTIM_TIMCR_DACSYNC_Msk (0x3UL << HRTIM_TIMCR_DACSYNC_Pos) /*!< 0x06000000 */
  6860. #define HRTIM_TIMCR_DACSYNC HRTIM_TIMCR_DACSYNC_Msk /*!< DAC synchronization mask */
  6861. #define HRTIM_TIMCR_DACSYNC_0 (0x1UL << HRTIM_TIMCR_DACSYNC_Pos) /*!< 0x02000000 */
  6862. #define HRTIM_TIMCR_DACSYNC_1 (0x2UL << HRTIM_TIMCR_DACSYNC_Pos) /*!< 0x04000000 */
  6863. #define HRTIM_TIMCR_PREEN_Pos (27U)
  6864. #define HRTIM_TIMCR_PREEN_Msk (0x1UL << HRTIM_TIMCR_PREEN_Pos) /*!< 0x08000000 */
  6865. #define HRTIM_TIMCR_PREEN HRTIM_TIMCR_PREEN_Msk /*!< Slave preload enable */
  6866. #define HRTIM_TIMCR_UPDGAT_Pos (28U)
  6867. #define HRTIM_TIMCR_UPDGAT_Msk (0xFUL << HRTIM_TIMCR_UPDGAT_Pos) /*!< 0xF0000000 */
  6868. #define HRTIM_TIMCR_UPDGAT HRTIM_TIMCR_UPDGAT_Msk /*!< Slave update gating mask */
  6869. #define HRTIM_TIMCR_UPDGAT_0 (0x1UL << HRTIM_TIMCR_UPDGAT_Pos) /*!< 0x10000000 */
  6870. #define HRTIM_TIMCR_UPDGAT_1 (0x2UL << HRTIM_TIMCR_UPDGAT_Pos) /*!< 0x20000000 */
  6871. #define HRTIM_TIMCR_UPDGAT_2 (0x4UL << HRTIM_TIMCR_UPDGAT_Pos) /*!< 0x40000000 */
  6872. #define HRTIM_TIMCR_UPDGAT_3 (0x8UL << HRTIM_TIMCR_UPDGAT_Pos) /*!< 0x80000000 */
  6873. /******************** Slave Interrupt status register **************************/
  6874. #define HRTIM_TIMISR_CMP1_Pos (0U)
  6875. #define HRTIM_TIMISR_CMP1_Msk (0x1UL << HRTIM_TIMISR_CMP1_Pos) /*!< 0x00000001 */
  6876. #define HRTIM_TIMISR_CMP1 HRTIM_TIMISR_CMP1_Msk /*!< Slave compare 1 interrupt flag */
  6877. #define HRTIM_TIMISR_CMP2_Pos (1U)
  6878. #define HRTIM_TIMISR_CMP2_Msk (0x1UL << HRTIM_TIMISR_CMP2_Pos) /*!< 0x00000002 */
  6879. #define HRTIM_TIMISR_CMP2 HRTIM_TIMISR_CMP2_Msk /*!< Slave compare 2 interrupt flag */
  6880. #define HRTIM_TIMISR_CMP3_Pos (2U)
  6881. #define HRTIM_TIMISR_CMP3_Msk (0x1UL << HRTIM_TIMISR_CMP3_Pos) /*!< 0x00000004 */
  6882. #define HRTIM_TIMISR_CMP3 HRTIM_TIMISR_CMP3_Msk /*!< Slave compare 3 interrupt flag */
  6883. #define HRTIM_TIMISR_CMP4_Pos (3U)
  6884. #define HRTIM_TIMISR_CMP4_Msk (0x1UL << HRTIM_TIMISR_CMP4_Pos) /*!< 0x00000008 */
  6885. #define HRTIM_TIMISR_CMP4 HRTIM_TIMISR_CMP4_Msk /*!< Slave compare 4 interrupt flag */
  6886. #define HRTIM_TIMISR_REP_Pos (4U)
  6887. #define HRTIM_TIMISR_REP_Msk (0x1UL << HRTIM_TIMISR_REP_Pos) /*!< 0x00000010 */
  6888. #define HRTIM_TIMISR_REP HRTIM_TIMISR_REP_Msk /*!< Slave repetition interrupt flag */
  6889. #define HRTIM_TIMISR_UPD_Pos (6U)
  6890. #define HRTIM_TIMISR_UPD_Msk (0x1UL << HRTIM_TIMISR_UPD_Pos) /*!< 0x00000040 */
  6891. #define HRTIM_TIMISR_UPD HRTIM_TIMISR_UPD_Msk /*!< Slave update interrupt flag */
  6892. #define HRTIM_TIMISR_CPT1_Pos (7U)
  6893. #define HRTIM_TIMISR_CPT1_Msk (0x1UL << HRTIM_TIMISR_CPT1_Pos) /*!< 0x00000080 */
  6894. #define HRTIM_TIMISR_CPT1 HRTIM_TIMISR_CPT1_Msk /*!< Slave capture 1 interrupt flag */
  6895. #define HRTIM_TIMISR_CPT2_Pos (8U)
  6896. #define HRTIM_TIMISR_CPT2_Msk (0x1UL << HRTIM_TIMISR_CPT2_Pos) /*!< 0x00000100 */
  6897. #define HRTIM_TIMISR_CPT2 HRTIM_TIMISR_CPT2_Msk /*!< Slave capture 2 interrupt flag */
  6898. #define HRTIM_TIMISR_SET1_Pos (9U)
  6899. #define HRTIM_TIMISR_SET1_Msk (0x1UL << HRTIM_TIMISR_SET1_Pos) /*!< 0x00000200 */
  6900. #define HRTIM_TIMISR_SET1 HRTIM_TIMISR_SET1_Msk /*!< Slave output 1 set interrupt flag */
  6901. #define HRTIM_TIMISR_RST1_Pos (10U)
  6902. #define HRTIM_TIMISR_RST1_Msk (0x1UL << HRTIM_TIMISR_RST1_Pos) /*!< 0x00000400 */
  6903. #define HRTIM_TIMISR_RST1 HRTIM_TIMISR_RST1_Msk /*!< Slave output 1 reset interrupt flag */
  6904. #define HRTIM_TIMISR_SET2_Pos (11U)
  6905. #define HRTIM_TIMISR_SET2_Msk (0x1UL << HRTIM_TIMISR_SET2_Pos) /*!< 0x00000800 */
  6906. #define HRTIM_TIMISR_SET2 HRTIM_TIMISR_SET2_Msk /*!< Slave output 2 set interrupt flag */
  6907. #define HRTIM_TIMISR_RST2_Pos (12U)
  6908. #define HRTIM_TIMISR_RST2_Msk (0x1UL << HRTIM_TIMISR_RST2_Pos) /*!< 0x00001000 */
  6909. #define HRTIM_TIMISR_RST2 HRTIM_TIMISR_RST2_Msk /*!< Slave output 2 reset interrupt flag */
  6910. #define HRTIM_TIMISR_RST_Pos (13U)
  6911. #define HRTIM_TIMISR_RST_Msk (0x1UL << HRTIM_TIMISR_RST_Pos) /*!< 0x00002000 */
  6912. #define HRTIM_TIMISR_RST HRTIM_TIMISR_RST_Msk /*!< Slave reset interrupt flag */
  6913. #define HRTIM_TIMISR_DLYPRT_Pos (14U)
  6914. #define HRTIM_TIMISR_DLYPRT_Msk (0x1UL << HRTIM_TIMISR_DLYPRT_Pos) /*!< 0x00004000 */
  6915. #define HRTIM_TIMISR_DLYPRT HRTIM_TIMISR_DLYPRT_Msk /*!< Slave output 1 delay protection interrupt flag */
  6916. #define HRTIM_TIMISR_CPPSTAT_Pos (16U)
  6917. #define HRTIM_TIMISR_CPPSTAT_Msk (0x1UL << HRTIM_TIMISR_CPPSTAT_Pos) /*!< 0x00010000 */
  6918. #define HRTIM_TIMISR_CPPSTAT HRTIM_TIMISR_CPPSTAT_Msk /*!< Slave current push-pull flag */
  6919. #define HRTIM_TIMISR_IPPSTAT_Pos (17U)
  6920. #define HRTIM_TIMISR_IPPSTAT_Msk (0x1UL << HRTIM_TIMISR_IPPSTAT_Pos) /*!< 0x00020000 */
  6921. #define HRTIM_TIMISR_IPPSTAT HRTIM_TIMISR_IPPSTAT_Msk /*!< Slave idle push-pull flag */
  6922. #define HRTIM_TIMISR_O1STAT_Pos (18U)
  6923. #define HRTIM_TIMISR_O1STAT_Msk (0x1UL << HRTIM_TIMISR_O1STAT_Pos) /*!< 0x00040000 */
  6924. #define HRTIM_TIMISR_O1STAT HRTIM_TIMISR_O1STAT_Msk /*!< Slave output 1 state flag */
  6925. #define HRTIM_TIMISR_O2STAT_Pos (19U)
  6926. #define HRTIM_TIMISR_O2STAT_Msk (0x1UL << HRTIM_TIMISR_O2STAT_Pos) /*!< 0x00080000 */
  6927. #define HRTIM_TIMISR_O2STAT HRTIM_TIMISR_O2STAT_Msk /*!< Slave output 2 state flag */
  6928. #define HRTIM_TIMISR_O1CPY_Pos (20U)
  6929. #define HRTIM_TIMISR_O1CPY_Msk (0x1UL << HRTIM_TIMISR_O1CPY_Pos) /*!< 0x00100000 */
  6930. #define HRTIM_TIMISR_O1CPY HRTIM_TIMISR_O1CPY_Msk /*!< Slave output 1 copy flag */
  6931. #define HRTIM_TIMISR_O2CPY_Pos (21U)
  6932. #define HRTIM_TIMISR_O2CPY_Msk (0x1UL << HRTIM_TIMISR_O2CPY_Pos) /*!< 0x00200000 */
  6933. #define HRTIM_TIMISR_O2CPY HRTIM_TIMISR_O2CPY_Msk /*!< Slave output 2 copy flag */
  6934. /******************** Slave Interrupt clear register **************************/
  6935. #define HRTIM_TIMICR_CMP1C_Pos (0U)
  6936. #define HRTIM_TIMICR_CMP1C_Msk (0x1UL << HRTIM_TIMICR_CMP1C_Pos) /*!< 0x00000001 */
  6937. #define HRTIM_TIMICR_CMP1C HRTIM_TIMICR_CMP1C_Msk /*!< Slave compare 1 clear flag */
  6938. #define HRTIM_TIMICR_CMP2C_Pos (1U)
  6939. #define HRTIM_TIMICR_CMP2C_Msk (0x1UL << HRTIM_TIMICR_CMP2C_Pos) /*!< 0x00000002 */
  6940. #define HRTIM_TIMICR_CMP2C HRTIM_TIMICR_CMP2C_Msk /*!< Slave compare 2 clear flag */
  6941. #define HRTIM_TIMICR_CMP3C_Pos (2U)
  6942. #define HRTIM_TIMICR_CMP3C_Msk (0x1UL << HRTIM_TIMICR_CMP3C_Pos) /*!< 0x00000004 */
  6943. #define HRTIM_TIMICR_CMP3C HRTIM_TIMICR_CMP3C_Msk /*!< Slave compare 3 clear flag */
  6944. #define HRTIM_TIMICR_CMP4C_Pos (3U)
  6945. #define HRTIM_TIMICR_CMP4C_Msk (0x1UL << HRTIM_TIMICR_CMP4C_Pos) /*!< 0x00000008 */
  6946. #define HRTIM_TIMICR_CMP4C HRTIM_TIMICR_CMP4C_Msk /*!< Slave compare 4 clear flag */
  6947. #define HRTIM_TIMICR_REPC_Pos (4U)
  6948. #define HRTIM_TIMICR_REPC_Msk (0x1UL << HRTIM_TIMICR_REPC_Pos) /*!< 0x00000010 */
  6949. #define HRTIM_TIMICR_REPC HRTIM_TIMICR_REPC_Msk /*!< Slave repetition clear flag */
  6950. #define HRTIM_TIMICR_UPDC_Pos (6U)
  6951. #define HRTIM_TIMICR_UPDC_Msk (0x1UL << HRTIM_TIMICR_UPDC_Pos) /*!< 0x00000040 */
  6952. #define HRTIM_TIMICR_UPDC HRTIM_TIMICR_UPDC_Msk /*!< Slave update clear flag */
  6953. #define HRTIM_TIMICR_CPT1C_Pos (7U)
  6954. #define HRTIM_TIMICR_CPT1C_Msk (0x1UL << HRTIM_TIMICR_CPT1C_Pos) /*!< 0x00000080 */
  6955. #define HRTIM_TIMICR_CPT1C HRTIM_TIMICR_CPT1C_Msk /*!< Slave capture 1 clear flag */
  6956. #define HRTIM_TIMICR_CPT2C_Pos (8U)
  6957. #define HRTIM_TIMICR_CPT2C_Msk (0x1UL << HRTIM_TIMICR_CPT2C_Pos) /*!< 0x00000100 */
  6958. #define HRTIM_TIMICR_CPT2C HRTIM_TIMICR_CPT2C_Msk /*!< Slave capture 2 clear flag */
  6959. #define HRTIM_TIMICR_SET1C_Pos (9U)
  6960. #define HRTIM_TIMICR_SET1C_Msk (0x1UL << HRTIM_TIMICR_SET1C_Pos) /*!< 0x00000200 */
  6961. #define HRTIM_TIMICR_SET1C HRTIM_TIMICR_SET1C_Msk /*!< Slave output 1 set clear flag */
  6962. #define HRTIM_TIMICR_RST1C_Pos (10U)
  6963. #define HRTIM_TIMICR_RST1C_Msk (0x1UL << HRTIM_TIMICR_RST1C_Pos) /*!< 0x00000400 */
  6964. #define HRTIM_TIMICR_RST1C HRTIM_TIMICR_RST1C_Msk /*!< Slave output 1 reset clear flag */
  6965. #define HRTIM_TIMICR_SET2C_Pos (11U)
  6966. #define HRTIM_TIMICR_SET2C_Msk (0x1UL << HRTIM_TIMICR_SET2C_Pos) /*!< 0x00000800 */
  6967. #define HRTIM_TIMICR_SET2C HRTIM_TIMICR_SET2C_Msk /*!< Slave output 2 set clear flag */
  6968. #define HRTIM_TIMICR_RST2C_Pos (12U)
  6969. #define HRTIM_TIMICR_RST2C_Msk (0x1UL << HRTIM_TIMICR_RST2C_Pos) /*!< 0x00001000 */
  6970. #define HRTIM_TIMICR_RST2C HRTIM_TIMICR_RST2C_Msk /*!< Slave output 2 reset clear flag */
  6971. #define HRTIM_TIMICR_RSTC_Pos (13U)
  6972. #define HRTIM_TIMICR_RSTC_Msk (0x1UL << HRTIM_TIMICR_RSTC_Pos) /*!< 0x00002000 */
  6973. #define HRTIM_TIMICR_RSTC HRTIM_TIMICR_RSTC_Msk /*!< Slave reset clear flag */
  6974. #define HRTIM_TIMICR_DLYPRTC_Pos (14U)
  6975. #define HRTIM_TIMICR_DLYPRTC_Msk (0x1UL << HRTIM_TIMICR_DLYPRTC_Pos) /*!< 0x00004000 */
  6976. #define HRTIM_TIMICR_DLYPRTC HRTIM_TIMICR_DLYPRTC_Msk /*!< Slave output delay protection clear flag */
  6977. /******************** Slave DMA/Interrupt enable register *********************/
  6978. #define HRTIM_TIMDIER_CMP1IE_Pos (0U)
  6979. #define HRTIM_TIMDIER_CMP1IE_Msk (0x1UL << HRTIM_TIMDIER_CMP1IE_Pos) /*!< 0x00000001 */
  6980. #define HRTIM_TIMDIER_CMP1IE HRTIM_TIMDIER_CMP1IE_Msk /*!< Slave compare 1 interrupt enable */
  6981. #define HRTIM_TIMDIER_CMP2IE_Pos (1U)
  6982. #define HRTIM_TIMDIER_CMP2IE_Msk (0x1UL << HRTIM_TIMDIER_CMP2IE_Pos) /*!< 0x00000002 */
  6983. #define HRTIM_TIMDIER_CMP2IE HRTIM_TIMDIER_CMP2IE_Msk /*!< Slave compare 2 interrupt enable */
  6984. #define HRTIM_TIMDIER_CMP3IE_Pos (2U)
  6985. #define HRTIM_TIMDIER_CMP3IE_Msk (0x1UL << HRTIM_TIMDIER_CMP3IE_Pos) /*!< 0x00000004 */
  6986. #define HRTIM_TIMDIER_CMP3IE HRTIM_TIMDIER_CMP3IE_Msk /*!< Slave compare 3 interrupt enable */
  6987. #define HRTIM_TIMDIER_CMP4IE_Pos (3U)
  6988. #define HRTIM_TIMDIER_CMP4IE_Msk (0x1UL << HRTIM_TIMDIER_CMP4IE_Pos) /*!< 0x00000008 */
  6989. #define HRTIM_TIMDIER_CMP4IE HRTIM_TIMDIER_CMP4IE_Msk /*!< Slave compare 4 interrupt enable */
  6990. #define HRTIM_TIMDIER_REPIE_Pos (4U)
  6991. #define HRTIM_TIMDIER_REPIE_Msk (0x1UL << HRTIM_TIMDIER_REPIE_Pos) /*!< 0x00000010 */
  6992. #define HRTIM_TIMDIER_REPIE HRTIM_TIMDIER_REPIE_Msk /*!< Slave repetition interrupt enable */
  6993. #define HRTIM_TIMDIER_UPDIE_Pos (6U)
  6994. #define HRTIM_TIMDIER_UPDIE_Msk (0x1UL << HRTIM_TIMDIER_UPDIE_Pos) /*!< 0x00000040 */
  6995. #define HRTIM_TIMDIER_UPDIE HRTIM_TIMDIER_UPDIE_Msk /*!< Slave update interrupt enable */
  6996. #define HRTIM_TIMDIER_CPT1IE_Pos (7U)
  6997. #define HRTIM_TIMDIER_CPT1IE_Msk (0x1UL << HRTIM_TIMDIER_CPT1IE_Pos) /*!< 0x00000080 */
  6998. #define HRTIM_TIMDIER_CPT1IE HRTIM_TIMDIER_CPT1IE_Msk /*!< Slave capture 1 interrupt enable */
  6999. #define HRTIM_TIMDIER_CPT2IE_Pos (8U)
  7000. #define HRTIM_TIMDIER_CPT2IE_Msk (0x1UL << HRTIM_TIMDIER_CPT2IE_Pos) /*!< 0x00000100 */
  7001. #define HRTIM_TIMDIER_CPT2IE HRTIM_TIMDIER_CPT2IE_Msk /*!< Slave capture 2 interrupt enable */
  7002. #define HRTIM_TIMDIER_SET1IE_Pos (9U)
  7003. #define HRTIM_TIMDIER_SET1IE_Msk (0x1UL << HRTIM_TIMDIER_SET1IE_Pos) /*!< 0x00000200 */
  7004. #define HRTIM_TIMDIER_SET1IE HRTIM_TIMDIER_SET1IE_Msk /*!< Slave output 1 set interrupt enable */
  7005. #define HRTIM_TIMDIER_RST1IE_Pos (10U)
  7006. #define HRTIM_TIMDIER_RST1IE_Msk (0x1UL << HRTIM_TIMDIER_RST1IE_Pos) /*!< 0x00000400 */
  7007. #define HRTIM_TIMDIER_RST1IE HRTIM_TIMDIER_RST1IE_Msk /*!< Slave output 1 reset interrupt enable */
  7008. #define HRTIM_TIMDIER_SET2IE_Pos (11U)
  7009. #define HRTIM_TIMDIER_SET2IE_Msk (0x1UL << HRTIM_TIMDIER_SET2IE_Pos) /*!< 0x00000800 */
  7010. #define HRTIM_TIMDIER_SET2IE HRTIM_TIMDIER_SET2IE_Msk /*!< Slave output 2 set interrupt enable */
  7011. #define HRTIM_TIMDIER_RST2IE_Pos (12U)
  7012. #define HRTIM_TIMDIER_RST2IE_Msk (0x1UL << HRTIM_TIMDIER_RST2IE_Pos) /*!< 0x00001000 */
  7013. #define HRTIM_TIMDIER_RST2IE HRTIM_TIMDIER_RST2IE_Msk /*!< Slave output 2 reset interrupt enable */
  7014. #define HRTIM_TIMDIER_RSTIE_Pos (13U)
  7015. #define HRTIM_TIMDIER_RSTIE_Msk (0x1UL << HRTIM_TIMDIER_RSTIE_Pos) /*!< 0x00002000 */
  7016. #define HRTIM_TIMDIER_RSTIE HRTIM_TIMDIER_RSTIE_Msk /*!< Slave reset interrupt enable */
  7017. #define HRTIM_TIMDIER_DLYPRTIE_Pos (14U)
  7018. #define HRTIM_TIMDIER_DLYPRTIE_Msk (0x1UL << HRTIM_TIMDIER_DLYPRTIE_Pos) /*!< 0x00004000 */
  7019. #define HRTIM_TIMDIER_DLYPRTIE HRTIM_TIMDIER_DLYPRTIE_Msk /*!< Slave delay protection interrupt enable */
  7020. #define HRTIM_TIMDIER_CMP1DE_Pos (16U)
  7021. #define HRTIM_TIMDIER_CMP1DE_Msk (0x1UL << HRTIM_TIMDIER_CMP1DE_Pos) /*!< 0x00010000 */
  7022. #define HRTIM_TIMDIER_CMP1DE HRTIM_TIMDIER_CMP1DE_Msk /*!< Slave compare 1 request enable */
  7023. #define HRTIM_TIMDIER_CMP2DE_Pos (17U)
  7024. #define HRTIM_TIMDIER_CMP2DE_Msk (0x1UL << HRTIM_TIMDIER_CMP2DE_Pos) /*!< 0x00020000 */
  7025. #define HRTIM_TIMDIER_CMP2DE HRTIM_TIMDIER_CMP2DE_Msk /*!< Slave compare 2 request enable */
  7026. #define HRTIM_TIMDIER_CMP3DE_Pos (18U)
  7027. #define HRTIM_TIMDIER_CMP3DE_Msk (0x1UL << HRTIM_TIMDIER_CMP3DE_Pos) /*!< 0x00040000 */
  7028. #define HRTIM_TIMDIER_CMP3DE HRTIM_TIMDIER_CMP3DE_Msk /*!< Slave compare 3 request enable */
  7029. #define HRTIM_TIMDIER_CMP4DE_Pos (19U)
  7030. #define HRTIM_TIMDIER_CMP4DE_Msk (0x1UL << HRTIM_TIMDIER_CMP4DE_Pos) /*!< 0x00080000 */
  7031. #define HRTIM_TIMDIER_CMP4DE HRTIM_TIMDIER_CMP4DE_Msk /*!< Slave compare 4 request enable */
  7032. #define HRTIM_TIMDIER_REPDE_Pos (20U)
  7033. #define HRTIM_TIMDIER_REPDE_Msk (0x1UL << HRTIM_TIMDIER_REPDE_Pos) /*!< 0x00100000 */
  7034. #define HRTIM_TIMDIER_REPDE HRTIM_TIMDIER_REPDE_Msk /*!< Slave repetition request enable */
  7035. #define HRTIM_TIMDIER_UPDDE_Pos (22U)
  7036. #define HRTIM_TIMDIER_UPDDE_Msk (0x1UL << HRTIM_TIMDIER_UPDDE_Pos) /*!< 0x00400000 */
  7037. #define HRTIM_TIMDIER_UPDDE HRTIM_TIMDIER_UPDDE_Msk /*!< Slave update request enable */
  7038. #define HRTIM_TIMDIER_CPT1DE_Pos (23U)
  7039. #define HRTIM_TIMDIER_CPT1DE_Msk (0x1UL << HRTIM_TIMDIER_CPT1DE_Pos) /*!< 0x00800000 */
  7040. #define HRTIM_TIMDIER_CPT1DE HRTIM_TIMDIER_CPT1DE_Msk /*!< Slave capture 1 request enable */
  7041. #define HRTIM_TIMDIER_CPT2DE_Pos (24U)
  7042. #define HRTIM_TIMDIER_CPT2DE_Msk (0x1UL << HRTIM_TIMDIER_CPT2DE_Pos) /*!< 0x01000000 */
  7043. #define HRTIM_TIMDIER_CPT2DE HRTIM_TIMDIER_CPT2DE_Msk /*!< Slave capture 2 request enable */
  7044. #define HRTIM_TIMDIER_SET1DE_Pos (25U)
  7045. #define HRTIM_TIMDIER_SET1DE_Msk (0x1UL << HRTIM_TIMDIER_SET1DE_Pos) /*!< 0x02000000 */
  7046. #define HRTIM_TIMDIER_SET1DE HRTIM_TIMDIER_SET1DE_Msk /*!< Slave output 1 set request enable */
  7047. #define HRTIM_TIMDIER_RST1DE_Pos (26U)
  7048. #define HRTIM_TIMDIER_RST1DE_Msk (0x1UL << HRTIM_TIMDIER_RST1DE_Pos) /*!< 0x04000000 */
  7049. #define HRTIM_TIMDIER_RST1DE HRTIM_TIMDIER_RST1DE_Msk /*!< Slave output 1 reset request enable */
  7050. #define HRTIM_TIMDIER_SET2DE_Pos (27U)
  7051. #define HRTIM_TIMDIER_SET2DE_Msk (0x1UL << HRTIM_TIMDIER_SET2DE_Pos) /*!< 0x08000000 */
  7052. #define HRTIM_TIMDIER_SET2DE HRTIM_TIMDIER_SET2DE_Msk /*!< Slave output 2 set request enable */
  7053. #define HRTIM_TIMDIER_RST2DE_Pos (28U)
  7054. #define HRTIM_TIMDIER_RST2DE_Msk (0x1UL << HRTIM_TIMDIER_RST2DE_Pos) /*!< 0x10000000 */
  7055. #define HRTIM_TIMDIER_RST2DE HRTIM_TIMDIER_RST2DE_Msk /*!< Slave output 2 reset request enable */
  7056. #define HRTIM_TIMDIER_RSTDE_Pos (29U)
  7057. #define HRTIM_TIMDIER_RSTDE_Msk (0x1UL << HRTIM_TIMDIER_RSTDE_Pos) /*!< 0x20000000 */
  7058. #define HRTIM_TIMDIER_RSTDE HRTIM_TIMDIER_RSTDE_Msk /*!< Slave reset request enable */
  7059. #define HRTIM_TIMDIER_DLYPRTDE_Pos (30U)
  7060. #define HRTIM_TIMDIER_DLYPRTDE_Msk (0x1UL << HRTIM_TIMDIER_DLYPRTDE_Pos) /*!< 0x40000000 */
  7061. #define HRTIM_TIMDIER_DLYPRTDE HRTIM_TIMDIER_DLYPRTDE_Msk /*!< Slavedelay protection request enable */
  7062. /****************** Bit definition for HRTIM_CNTR register ****************/
  7063. #define HRTIM_CNTR_CNTR_Pos (0U)
  7064. #define HRTIM_CNTR_CNTR_Msk (0x0000FFFFUL << HRTIM_CNTR_CNTR_Pos) /*!< 0x0000FFFF */
  7065. #define HRTIM_CNTR_CNTR HRTIM_CNTR_CNTR_Msk /*!< Counter Value */
  7066. /******************* Bit definition for HRTIM_PER register *****************/
  7067. #define HRTIM_PER_PER_Pos (0U)
  7068. #define HRTIM_PER_PER_Msk (0x0000FFFFUL << HRTIM_PER_PER_Pos) /*!< 0x0000FFFF */
  7069. #define HRTIM_PER_PER HRTIM_PER_PER_Msk /*!< Period Value */
  7070. /******************* Bit definition for HRTIM_REP register *****************/
  7071. #define HRTIM_REP_REP_Pos (0U)
  7072. #define HRTIM_REP_REP_Msk (0x000000FFUL << HRTIM_REP_REP_Pos) /*!< 0x000000FF */
  7073. #define HRTIM_REP_REP HRTIM_REP_REP_Msk /*!< Repetition Value */
  7074. /******************* Bit definition for HRTIM_CMP1R register *****************/
  7075. #define HRTIM_CMP1R_CMP1R_Pos (0U)
  7076. #define HRTIM_CMP1R_CMP1R_Msk (0x0000FFFFUL << HRTIM_CMP1R_CMP1R_Pos) /*!< 0x0000FFFF */
  7077. #define HRTIM_CMP1R_CMP1R HRTIM_CMP1R_CMP1R_Msk /*!< Compare Value */
  7078. /******************* Bit definition for HRTIM_CMP1CR register *****************/
  7079. #define HRTIM_CMP1CR_CMP1CR_Pos (0U)
  7080. #define HRTIM_CMP1CR_CMP1CR_Msk (0x0000FFFFUL << HRTIM_CMP1CR_CMP1CR_Pos)/*!< 0x0000FFFF */
  7081. #define HRTIM_CMP1CR_CMP1CR HRTIM_CMP1CR_CMP1CR_Msk /*!< Compare Value */
  7082. /******************* Bit definition for HRTIM_CMP2R register *****************/
  7083. #define HRTIM_CMP2R_CMP2R_Pos (0U)
  7084. #define HRTIM_CMP2R_CMP2R_Msk (0x0000FFFFUL << HRTIM_CMP2R_CMP2R_Pos) /*!< 0x0000FFFF */
  7085. #define HRTIM_CMP2R_CMP2R HRTIM_CMP2R_CMP2R_Msk /*!< Compare Value */
  7086. /******************* Bit definition for HRTIM_CMP3R register *****************/
  7087. #define HRTIM_CMP3R_CMP3R_Pos (0U)
  7088. #define HRTIM_CMP3R_CMP3R_Msk (0x0000FFFFUL << HRTIM_CMP3R_CMP3R_Pos) /*!< 0x0000FFFF */
  7089. #define HRTIM_CMP3R_CMP3R HRTIM_CMP3R_CMP3R_Msk /*!< Compare Value */
  7090. /******************* Bit definition for HRTIM_CMP4R register *****************/
  7091. #define HRTIM_CMP4R_CMP4R_Pos (0U)
  7092. #define HRTIM_CMP4R_CMP4R_Msk (0x0000FFFFUL << HRTIM_CMP4R_CMP4R_Pos) /*!< 0x0000FFFF */
  7093. #define HRTIM_CMP4R_CMP4R HRTIM_CMP4R_CMP4R_Msk /*!< Compare Value */
  7094. /******************* Bit definition for HRTIM_CPT1R register ****************/
  7095. #define HRTIM_CPT1R_CPT1R_Pos (0U)
  7096. #define HRTIM_CPT1R_CPT1R_Msk (0x0000FFFFUL << HRTIM_CPT1R_CPT1R_Pos) /*!< 0x0000FFFF */
  7097. #define HRTIM_CPT1R_CPT1R HRTIM_CPT1R_CPT1R_Msk /*!< Capture 1 Value */
  7098. #define HRTIM_CPT1R_DIR_Pos (16U)
  7099. #define HRTIM_CPT1R_DIR_Msk (0x1UL << HRTIM_CPT1R_DIR_Pos) /*!< 0x00010000 */
  7100. #define HRTIM_CPT1R_DIR HRTIM_CPT1R_DIR_Msk /*!< Capture 1 direction> */
  7101. /******************* Bit definition for HRTIM_CPT2R register ****************/
  7102. #define HRTIM_CPT2R_CPT2R_Pos (0U)
  7103. #define HRTIM_CPT2R_CPT2R_Msk (0x0000FFFFUL << HRTIM_CPT2R_CPT2R_Pos) /*!< 0x0000FFFF */
  7104. #define HRTIM_CPT2R_CPT2R HRTIM_CPT2R_CPT2R_Msk /*!< Capture 2 Value */
  7105. #define HRTIM_CPT2R_DIR_Pos (16U)
  7106. #define HRTIM_CPT2R_DIR_Msk (0x1UL << HRTIM_CPT2R_DIR_Pos) /*!< 0x00010000 */
  7107. #define HRTIM_CPT2R_DIR HRTIM_CPT2R_DIR_Msk /*!< Capture 2 direction */
  7108. /******************** Bit definition for Slave Deadtime register **************/
  7109. #define HRTIM_DTR_DTR_Pos (0U)
  7110. #define HRTIM_DTR_DTR_Msk (0x1FFUL << HRTIM_DTR_DTR_Pos) /*!< 0x000001FF */
  7111. #define HRTIM_DTR_DTR HRTIM_DTR_DTR_Msk /*!< Dead time rising value */
  7112. #define HRTIM_DTR_DTR_0 (0x001UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000001 */
  7113. #define HRTIM_DTR_DTR_1 (0x002UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000002 */
  7114. #define HRTIM_DTR_DTR_2 (0x004UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000004 */
  7115. #define HRTIM_DTR_DTR_3 (0x008UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000008 */
  7116. #define HRTIM_DTR_DTR_4 (0x010UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000010 */
  7117. #define HRTIM_DTR_DTR_5 (0x020UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000020 */
  7118. #define HRTIM_DTR_DTR_6 (0x040UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000040 */
  7119. #define HRTIM_DTR_DTR_7 (0x080UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000080 */
  7120. #define HRTIM_DTR_DTR_8 (0x100UL << HRTIM_DTR_DTR_Pos) /*!< 0x00000100 */
  7121. #define HRTIM_DTR_SDTR_Pos (9U)
  7122. #define HRTIM_DTR_SDTR_Msk (0x1UL << HRTIM_DTR_SDTR_Pos) /*!< 0x00000200 */
  7123. #define HRTIM_DTR_SDTR HRTIM_DTR_SDTR_Msk /*!< Sign dead time rising value */
  7124. #define HRTIM_DTR_DTPRSC_Pos (10U)
  7125. #define HRTIM_DTR_DTPRSC_Msk (0x7UL << HRTIM_DTR_DTPRSC_Pos) /*!< 0x00001C00 */
  7126. #define HRTIM_DTR_DTPRSC HRTIM_DTR_DTPRSC_Msk /*!< Dead time prescaler */
  7127. #define HRTIM_DTR_DTPRSC_0 (0x1UL << HRTIM_DTR_DTPRSC_Pos) /*!< 0x00000400 */
  7128. #define HRTIM_DTR_DTPRSC_1 (0x2UL << HRTIM_DTR_DTPRSC_Pos) /*!< 0x00000800 */
  7129. #define HRTIM_DTR_DTPRSC_2 (0x4UL << HRTIM_DTR_DTPRSC_Pos) /*!< 0x00001000 */
  7130. #define HRTIM_DTR_DTRSLK_Pos (14U)
  7131. #define HRTIM_DTR_DTRSLK_Msk (0x1UL << HRTIM_DTR_DTRSLK_Pos) /*!< 0x00004000 */
  7132. #define HRTIM_DTR_DTRSLK HRTIM_DTR_DTRSLK_Msk /*!< Dead time rising sign lock */
  7133. #define HRTIM_DTR_DTRLK_Pos (15U)
  7134. #define HRTIM_DTR_DTRLK_Msk (0x1UL << HRTIM_DTR_DTRLK_Pos) /*!< 0x00008000 */
  7135. #define HRTIM_DTR_DTRLK HRTIM_DTR_DTRLK_Msk /*!< Dead time rising lock */
  7136. #define HRTIM_DTR_DTF_Pos (16U)
  7137. #define HRTIM_DTR_DTF_Msk (0x1FFUL << HRTIM_DTR_DTF_Pos) /*!< 0x01FF0000 */
  7138. #define HRTIM_DTR_DTF HRTIM_DTR_DTF_Msk /*!< Dead time falling value */
  7139. #define HRTIM_DTR_DTF_0 (0x001UL << HRTIM_DTR_DTF_Pos) /*!< 0x00010000 */
  7140. #define HRTIM_DTR_DTF_1 (0x002UL << HRTIM_DTR_DTF_Pos) /*!< 0x00020000 */
  7141. #define HRTIM_DTR_DTF_2 (0x004UL << HRTIM_DTR_DTF_Pos) /*!< 0x00040000 */
  7142. #define HRTIM_DTR_DTF_3 (0x008UL << HRTIM_DTR_DTF_Pos) /*!< 0x00080000 */
  7143. #define HRTIM_DTR_DTF_4 (0x010UL << HRTIM_DTR_DTF_Pos) /*!< 0x00100000 */
  7144. #define HRTIM_DTR_DTF_5 (0x020UL << HRTIM_DTR_DTF_Pos) /*!< 0x00200000 */
  7145. #define HRTIM_DTR_DTF_6 (0x040UL << HRTIM_DTR_DTF_Pos) /*!< 0x00400000 */
  7146. #define HRTIM_DTR_DTF_7 (0x080UL << HRTIM_DTR_DTF_Pos) /*!< 0x00800000 */
  7147. #define HRTIM_DTR_DTF_8 (0x100UL << HRTIM_DTR_DTF_Pos) /*!< 0x01000000 */
  7148. #define HRTIM_DTR_SDTF_Pos (25U)
  7149. #define HRTIM_DTR_SDTF_Msk (0x1UL << HRTIM_DTR_SDTF_Pos) /*!< 0x02000000 */
  7150. #define HRTIM_DTR_SDTF HRTIM_DTR_SDTF_Msk /*!< Sign dead time falling value */
  7151. #define HRTIM_DTR_DTFSLK_Pos (30U)
  7152. #define HRTIM_DTR_DTFSLK_Msk (0x1UL << HRTIM_DTR_DTFSLK_Pos) /*!< 0x40000000 */
  7153. #define HRTIM_DTR_DTFSLK HRTIM_DTR_DTFSLK_Msk /*!< Dead time falling sign lock */
  7154. #define HRTIM_DTR_DTFLK_Pos (31U)
  7155. #define HRTIM_DTR_DTFLK_Msk (0x1UL << HRTIM_DTR_DTFLK_Pos) /*!< 0x80000000 */
  7156. #define HRTIM_DTR_DTFLK HRTIM_DTR_DTFLK_Msk /*!< Dead time falling lock */
  7157. /**** Bit definition for Slave Output 1 set register **************************/
  7158. #define HRTIM_SET1R_SST_Pos (0U)
  7159. #define HRTIM_SET1R_SST_Msk (0x1UL << HRTIM_SET1R_SST_Pos) /*!< 0x00000001 */
  7160. #define HRTIM_SET1R_SST HRTIM_SET1R_SST_Msk /*!< software set trigger */
  7161. #define HRTIM_SET1R_RESYNC_Pos (1U)
  7162. #define HRTIM_SET1R_RESYNC_Msk (0x1UL << HRTIM_SET1R_RESYNC_Pos) /*!< 0x00000002 */
  7163. #define HRTIM_SET1R_RESYNC HRTIM_SET1R_RESYNC_Msk /*!< Timer A resynchronization */
  7164. #define HRTIM_SET1R_PER_Pos (2U)
  7165. #define HRTIM_SET1R_PER_Msk (0x1UL << HRTIM_SET1R_PER_Pos) /*!< 0x00000004 */
  7166. #define HRTIM_SET1R_PER HRTIM_SET1R_PER_Msk /*!< Timer A period */
  7167. #define HRTIM_SET1R_CMP1_Pos (3U)
  7168. #define HRTIM_SET1R_CMP1_Msk (0x1UL << HRTIM_SET1R_CMP1_Pos) /*!< 0x00000008 */
  7169. #define HRTIM_SET1R_CMP1 HRTIM_SET1R_CMP1_Msk /*!< Timer A compare 1 */
  7170. #define HRTIM_SET1R_CMP2_Pos (4U)
  7171. #define HRTIM_SET1R_CMP2_Msk (0x1UL << HRTIM_SET1R_CMP2_Pos) /*!< 0x00000010 */
  7172. #define HRTIM_SET1R_CMP2 HRTIM_SET1R_CMP2_Msk /*!< Timer A compare 2 */
  7173. #define HRTIM_SET1R_CMP3_Pos (5U)
  7174. #define HRTIM_SET1R_CMP3_Msk (0x1UL << HRTIM_SET1R_CMP3_Pos) /*!< 0x00000020 */
  7175. #define HRTIM_SET1R_CMP3 HRTIM_SET1R_CMP3_Msk /*!< Timer A compare 3 */
  7176. #define HRTIM_SET1R_CMP4_Pos (6U)
  7177. #define HRTIM_SET1R_CMP4_Msk (0x1UL << HRTIM_SET1R_CMP4_Pos) /*!< 0x00000040 */
  7178. #define HRTIM_SET1R_CMP4 HRTIM_SET1R_CMP4_Msk /*!< Timer A compare 4 */
  7179. #define HRTIM_SET1R_MSTPER_Pos (7U)
  7180. #define HRTIM_SET1R_MSTPER_Msk (0x1UL << HRTIM_SET1R_MSTPER_Pos) /*!< 0x00000080 */
  7181. #define HRTIM_SET1R_MSTPER HRTIM_SET1R_MSTPER_Msk /*!< Master period */
  7182. #define HRTIM_SET1R_MSTCMP1_Pos (8U)
  7183. #define HRTIM_SET1R_MSTCMP1_Msk (0x1UL << HRTIM_SET1R_MSTCMP1_Pos) /*!< 0x00000100 */
  7184. #define HRTIM_SET1R_MSTCMP1 HRTIM_SET1R_MSTCMP1_Msk /*!< Master compare 1 */
  7185. #define HRTIM_SET1R_MSTCMP2_Pos (9U)
  7186. #define HRTIM_SET1R_MSTCMP2_Msk (0x1UL << HRTIM_SET1R_MSTCMP2_Pos) /*!< 0x00000200 */
  7187. #define HRTIM_SET1R_MSTCMP2 HRTIM_SET1R_MSTCMP2_Msk /*!< Master compare 2 */
  7188. #define HRTIM_SET1R_MSTCMP3_Pos (10U)
  7189. #define HRTIM_SET1R_MSTCMP3_Msk (0x1UL << HRTIM_SET1R_MSTCMP3_Pos) /*!< 0x00000400 */
  7190. #define HRTIM_SET1R_MSTCMP3 HRTIM_SET1R_MSTCMP3_Msk /*!< Master compare 3 */
  7191. #define HRTIM_SET1R_MSTCMP4_Pos (11U)
  7192. #define HRTIM_SET1R_MSTCMP4_Msk (0x1UL << HRTIM_SET1R_MSTCMP4_Pos) /*!< 0x00000800 */
  7193. #define HRTIM_SET1R_MSTCMP4 HRTIM_SET1R_MSTCMP4_Msk /*!< Master compare 4 */
  7194. #define HRTIM_SET1R_TIMEVNT1_Pos (12U)
  7195. #define HRTIM_SET1R_TIMEVNT1_Msk (0x1UL << HRTIM_SET1R_TIMEVNT1_Pos) /*!< 0x00001000 */
  7196. #define HRTIM_SET1R_TIMEVNT1 HRTIM_SET1R_TIMEVNT1_Msk /*!< Timer event 1 */
  7197. #define HRTIM_SET1R_TIMEVNT2_Pos (13U)
  7198. #define HRTIM_SET1R_TIMEVNT2_Msk (0x1UL << HRTIM_SET1R_TIMEVNT2_Pos) /*!< 0x00002000 */
  7199. #define HRTIM_SET1R_TIMEVNT2 HRTIM_SET1R_TIMEVNT2_Msk /*!< Timer event 2 */
  7200. #define HRTIM_SET1R_TIMEVNT3_Pos (14U)
  7201. #define HRTIM_SET1R_TIMEVNT3_Msk (0x1UL << HRTIM_SET1R_TIMEVNT3_Pos) /*!< 0x00004000 */
  7202. #define HRTIM_SET1R_TIMEVNT3 HRTIM_SET1R_TIMEVNT3_Msk /*!< Timer event 3 */
  7203. #define HRTIM_SET1R_TIMEVNT4_Pos (15U)
  7204. #define HRTIM_SET1R_TIMEVNT4_Msk (0x1UL << HRTIM_SET1R_TIMEVNT4_Pos) /*!< 0x00008000 */
  7205. #define HRTIM_SET1R_TIMEVNT4 HRTIM_SET1R_TIMEVNT4_Msk /*!< Timer event 4 */
  7206. #define HRTIM_SET1R_TIMEVNT5_Pos (16U)
  7207. #define HRTIM_SET1R_TIMEVNT5_Msk (0x1UL << HRTIM_SET1R_TIMEVNT5_Pos) /*!< 0x00010000 */
  7208. #define HRTIM_SET1R_TIMEVNT5 HRTIM_SET1R_TIMEVNT5_Msk /*!< Timer event 5 */
  7209. #define HRTIM_SET1R_TIMEVNT6_Pos (17U)
  7210. #define HRTIM_SET1R_TIMEVNT6_Msk (0x1UL << HRTIM_SET1R_TIMEVNT6_Pos) /*!< 0x00020000 */
  7211. #define HRTIM_SET1R_TIMEVNT6 HRTIM_SET1R_TIMEVNT6_Msk /*!< Timer event 6 */
  7212. #define HRTIM_SET1R_TIMEVNT7_Pos (18U)
  7213. #define HRTIM_SET1R_TIMEVNT7_Msk (0x1UL << HRTIM_SET1R_TIMEVNT7_Pos) /*!< 0x00040000 */
  7214. #define HRTIM_SET1R_TIMEVNT7 HRTIM_SET1R_TIMEVNT7_Msk /*!< Timer event 7 */
  7215. #define HRTIM_SET1R_TIMEVNT8_Pos (19U)
  7216. #define HRTIM_SET1R_TIMEVNT8_Msk (0x1UL << HRTIM_SET1R_TIMEVNT8_Pos) /*!< 0x00080000 */
  7217. #define HRTIM_SET1R_TIMEVNT8 HRTIM_SET1R_TIMEVNT8_Msk /*!< Timer event 8 */
  7218. #define HRTIM_SET1R_TIMEVNT9_Pos (20U)
  7219. #define HRTIM_SET1R_TIMEVNT9_Msk (0x1UL << HRTIM_SET1R_TIMEVNT9_Pos) /*!< 0x00100000 */
  7220. #define HRTIM_SET1R_TIMEVNT9 HRTIM_SET1R_TIMEVNT9_Msk /*!< Timer event 9 */
  7221. #define HRTIM_SET1R_EXTVNT1_Pos (21U)
  7222. #define HRTIM_SET1R_EXTVNT1_Msk (0x1UL << HRTIM_SET1R_EXTVNT1_Pos) /*!< 0x00200000 */
  7223. #define HRTIM_SET1R_EXTVNT1 HRTIM_SET1R_EXTVNT1_Msk /*!< External event 1 */
  7224. #define HRTIM_SET1R_EXTVNT2_Pos (22U)
  7225. #define HRTIM_SET1R_EXTVNT2_Msk (0x1UL << HRTIM_SET1R_EXTVNT2_Pos) /*!< 0x00400000 */
  7226. #define HRTIM_SET1R_EXTVNT2 HRTIM_SET1R_EXTVNT2_Msk /*!< External event 2 */
  7227. #define HRTIM_SET1R_EXTVNT3_Pos (23U)
  7228. #define HRTIM_SET1R_EXTVNT3_Msk (0x1UL << HRTIM_SET1R_EXTVNT3_Pos) /*!< 0x00800000 */
  7229. #define HRTIM_SET1R_EXTVNT3 HRTIM_SET1R_EXTVNT3_Msk /*!< External event 3 */
  7230. #define HRTIM_SET1R_EXTVNT4_Pos (24U)
  7231. #define HRTIM_SET1R_EXTVNT4_Msk (0x1UL << HRTIM_SET1R_EXTVNT4_Pos) /*!< 0x01000000 */
  7232. #define HRTIM_SET1R_EXTVNT4 HRTIM_SET1R_EXTVNT4_Msk /*!< External event 4 */
  7233. #define HRTIM_SET1R_EXTVNT5_Pos (25U)
  7234. #define HRTIM_SET1R_EXTVNT5_Msk (0x1UL << HRTIM_SET1R_EXTVNT5_Pos) /*!< 0x02000000 */
  7235. #define HRTIM_SET1R_EXTVNT5 HRTIM_SET1R_EXTVNT5_Msk /*!< External event 5 */
  7236. #define HRTIM_SET1R_EXTVNT6_Pos (26U)
  7237. #define HRTIM_SET1R_EXTVNT6_Msk (0x1UL << HRTIM_SET1R_EXTVNT6_Pos) /*!< 0x04000000 */
  7238. #define HRTIM_SET1R_EXTVNT6 HRTIM_SET1R_EXTVNT6_Msk /*!< External event 6 */
  7239. #define HRTIM_SET1R_EXTVNT7_Pos (27U)
  7240. #define HRTIM_SET1R_EXTVNT7_Msk (0x1UL << HRTIM_SET1R_EXTVNT7_Pos) /*!< 0x08000000 */
  7241. #define HRTIM_SET1R_EXTVNT7 HRTIM_SET1R_EXTVNT7_Msk /*!< External event 7 */
  7242. #define HRTIM_SET1R_EXTVNT8_Pos (28U)
  7243. #define HRTIM_SET1R_EXTVNT8_Msk (0x1UL << HRTIM_SET1R_EXTVNT8_Pos) /*!< 0x10000000 */
  7244. #define HRTIM_SET1R_EXTVNT8 HRTIM_SET1R_EXTVNT8_Msk /*!< External event 8 */
  7245. #define HRTIM_SET1R_EXTVNT9_Pos (29U)
  7246. #define HRTIM_SET1R_EXTVNT9_Msk (0x1UL << HRTIM_SET1R_EXTVNT9_Pos) /*!< 0x20000000 */
  7247. #define HRTIM_SET1R_EXTVNT9 HRTIM_SET1R_EXTVNT9_Msk /*!< External event 9 */
  7248. #define HRTIM_SET1R_EXTVNT10_Pos (30U)
  7249. #define HRTIM_SET1R_EXTVNT10_Msk (0x1UL << HRTIM_SET1R_EXTVNT10_Pos) /*!< 0x40000000 */
  7250. #define HRTIM_SET1R_EXTVNT10 HRTIM_SET1R_EXTVNT10_Msk /*!< External event 10 */
  7251. #define HRTIM_SET1R_UPDATE_Pos (31U)
  7252. #define HRTIM_SET1R_UPDATE_Msk (0x1UL << HRTIM_SET1R_UPDATE_Pos) /*!< 0x80000000 */
  7253. #define HRTIM_SET1R_UPDATE HRTIM_SET1R_UPDATE_Msk /*!< Register update (transfer preload to active) */
  7254. /**** Bit definition for Slave Output 1 reset register ************************/
  7255. #define HRTIM_RST1R_SRT_Pos (0U)
  7256. #define HRTIM_RST1R_SRT_Msk (0x1UL << HRTIM_RST1R_SRT_Pos) /*!< 0x00000001 */
  7257. #define HRTIM_RST1R_SRT HRTIM_RST1R_SRT_Msk /*!< software reset trigger */
  7258. #define HRTIM_RST1R_RESYNC_Pos (1U)
  7259. #define HRTIM_RST1R_RESYNC_Msk (0x1UL << HRTIM_RST1R_RESYNC_Pos) /*!< 0x00000002 */
  7260. #define HRTIM_RST1R_RESYNC HRTIM_RST1R_RESYNC_Msk /*!< Timer A resynchronization */
  7261. #define HRTIM_RST1R_PER_Pos (2U)
  7262. #define HRTIM_RST1R_PER_Msk (0x1UL << HRTIM_RST1R_PER_Pos) /*!< 0x00000004 */
  7263. #define HRTIM_RST1R_PER HRTIM_RST1R_PER_Msk /*!< Timer A period */
  7264. #define HRTIM_RST1R_CMP1_Pos (3U)
  7265. #define HRTIM_RST1R_CMP1_Msk (0x1UL << HRTIM_RST1R_CMP1_Pos) /*!< 0x00000008 */
  7266. #define HRTIM_RST1R_CMP1 HRTIM_RST1R_CMP1_Msk /*!< Timer A compare 1 */
  7267. #define HRTIM_RST1R_CMP2_Pos (4U)
  7268. #define HRTIM_RST1R_CMP2_Msk (0x1UL << HRTIM_RST1R_CMP2_Pos) /*!< 0x00000010 */
  7269. #define HRTIM_RST1R_CMP2 HRTIM_RST1R_CMP2_Msk /*!< Timer A compare 2 */
  7270. #define HRTIM_RST1R_CMP3_Pos (5U)
  7271. #define HRTIM_RST1R_CMP3_Msk (0x1UL << HRTIM_RST1R_CMP3_Pos) /*!< 0x00000020 */
  7272. #define HRTIM_RST1R_CMP3 HRTIM_RST1R_CMP3_Msk /*!< Timer A compare 3 */
  7273. #define HRTIM_RST1R_CMP4_Pos (6U)
  7274. #define HRTIM_RST1R_CMP4_Msk (0x1UL << HRTIM_RST1R_CMP4_Pos) /*!< 0x00000040 */
  7275. #define HRTIM_RST1R_CMP4 HRTIM_RST1R_CMP4_Msk /*!< Timer A compare 4 */
  7276. #define HRTIM_RST1R_MSTPER_Pos (7U)
  7277. #define HRTIM_RST1R_MSTPER_Msk (0x1UL << HRTIM_RST1R_MSTPER_Pos) /*!< 0x00000080 */
  7278. #define HRTIM_RST1R_MSTPER HRTIM_RST1R_MSTPER_Msk /*!< Master period */
  7279. #define HRTIM_RST1R_MSTCMP1_Pos (8U)
  7280. #define HRTIM_RST1R_MSTCMP1_Msk (0x1UL << HRTIM_RST1R_MSTCMP1_Pos) /*!< 0x00000100 */
  7281. #define HRTIM_RST1R_MSTCMP1 HRTIM_RST1R_MSTCMP1_Msk /*!< Master compare 1 */
  7282. #define HRTIM_RST1R_MSTCMP2_Pos (9U)
  7283. #define HRTIM_RST1R_MSTCMP2_Msk (0x1UL << HRTIM_RST1R_MSTCMP2_Pos) /*!< 0x00000200 */
  7284. #define HRTIM_RST1R_MSTCMP2 HRTIM_RST1R_MSTCMP2_Msk /*!< Master compare 2 */
  7285. #define HRTIM_RST1R_MSTCMP3_Pos (10U)
  7286. #define HRTIM_RST1R_MSTCMP3_Msk (0x1UL << HRTIM_RST1R_MSTCMP3_Pos) /*!< 0x00000400 */
  7287. #define HRTIM_RST1R_MSTCMP3 HRTIM_RST1R_MSTCMP3_Msk /*!< Master compare 3 */
  7288. #define HRTIM_RST1R_MSTCMP4_Pos (11U)
  7289. #define HRTIM_RST1R_MSTCMP4_Msk (0x1UL << HRTIM_RST1R_MSTCMP4_Pos) /*!< 0x00000800 */
  7290. #define HRTIM_RST1R_MSTCMP4 HRTIM_RST1R_MSTCMP4_Msk /*!< Master compare 4 */
  7291. #define HRTIM_RST1R_TIMEVNT1_Pos (12U)
  7292. #define HRTIM_RST1R_TIMEVNT1_Msk (0x1UL << HRTIM_RST1R_TIMEVNT1_Pos) /*!< 0x00001000 */
  7293. #define HRTIM_RST1R_TIMEVNT1 HRTIM_RST1R_TIMEVNT1_Msk /*!< Timer event 1 */
  7294. #define HRTIM_RST1R_TIMEVNT2_Pos (13U)
  7295. #define HRTIM_RST1R_TIMEVNT2_Msk (0x1UL << HRTIM_RST1R_TIMEVNT2_Pos) /*!< 0x00002000 */
  7296. #define HRTIM_RST1R_TIMEVNT2 HRTIM_RST1R_TIMEVNT2_Msk /*!< Timer event 2 */
  7297. #define HRTIM_RST1R_TIMEVNT3_Pos (14U)
  7298. #define HRTIM_RST1R_TIMEVNT3_Msk (0x1UL << HRTIM_RST1R_TIMEVNT3_Pos) /*!< 0x00004000 */
  7299. #define HRTIM_RST1R_TIMEVNT3 HRTIM_RST1R_TIMEVNT3_Msk /*!< Timer event 3 */
  7300. #define HRTIM_RST1R_TIMEVNT4_Pos (15U)
  7301. #define HRTIM_RST1R_TIMEVNT4_Msk (0x1UL << HRTIM_RST1R_TIMEVNT4_Pos) /*!< 0x00008000 */
  7302. #define HRTIM_RST1R_TIMEVNT4 HRTIM_RST1R_TIMEVNT4_Msk /*!< Timer event 4 */
  7303. #define HRTIM_RST1R_TIMEVNT5_Pos (16U)
  7304. #define HRTIM_RST1R_TIMEVNT5_Msk (0x1UL << HRTIM_RST1R_TIMEVNT5_Pos) /*!< 0x00010000 */
  7305. #define HRTIM_RST1R_TIMEVNT5 HRTIM_RST1R_TIMEVNT5_Msk /*!< Timer event 5 */
  7306. #define HRTIM_RST1R_TIMEVNT6_Pos (17U)
  7307. #define HRTIM_RST1R_TIMEVNT6_Msk (0x1UL << HRTIM_RST1R_TIMEVNT6_Pos) /*!< 0x00020000 */
  7308. #define HRTIM_RST1R_TIMEVNT6 HRTIM_RST1R_TIMEVNT6_Msk /*!< Timer event 6 */
  7309. #define HRTIM_RST1R_TIMEVNT7_Pos (18U)
  7310. #define HRTIM_RST1R_TIMEVNT7_Msk (0x1UL << HRTIM_RST1R_TIMEVNT7_Pos) /*!< 0x00040000 */
  7311. #define HRTIM_RST1R_TIMEVNT7 HRTIM_RST1R_TIMEVNT7_Msk /*!< Timer event 7 */
  7312. #define HRTIM_RST1R_TIMEVNT8_Pos (19U)
  7313. #define HRTIM_RST1R_TIMEVNT8_Msk (0x1UL << HRTIM_RST1R_TIMEVNT8_Pos) /*!< 0x00080000 */
  7314. #define HRTIM_RST1R_TIMEVNT8 HRTIM_RST1R_TIMEVNT8_Msk /*!< Timer event 8 */
  7315. #define HRTIM_RST1R_TIMEVNT9_Pos (20U)
  7316. #define HRTIM_RST1R_TIMEVNT9_Msk (0x1UL << HRTIM_RST1R_TIMEVNT9_Pos) /*!< 0x00100000 */
  7317. #define HRTIM_RST1R_TIMEVNT9 HRTIM_RST1R_TIMEVNT9_Msk /*!< Timer event 9 */
  7318. #define HRTIM_RST1R_EXTVNT1_Pos (21U)
  7319. #define HRTIM_RST1R_EXTVNT1_Msk (0x1UL << HRTIM_RST1R_EXTVNT1_Pos) /*!< 0x00200000 */
  7320. #define HRTIM_RST1R_EXTVNT1 HRTIM_RST1R_EXTVNT1_Msk /*!< External event 1 */
  7321. #define HRTIM_RST1R_EXTVNT2_Pos (22U)
  7322. #define HRTIM_RST1R_EXTVNT2_Msk (0x1UL << HRTIM_RST1R_EXTVNT2_Pos) /*!< 0x00400000 */
  7323. #define HRTIM_RST1R_EXTVNT2 HRTIM_RST1R_EXTVNT2_Msk /*!< External event 2 */
  7324. #define HRTIM_RST1R_EXTVNT3_Pos (23U)
  7325. #define HRTIM_RST1R_EXTVNT3_Msk (0x1UL << HRTIM_RST1R_EXTVNT3_Pos) /*!< 0x00800000 */
  7326. #define HRTIM_RST1R_EXTVNT3 HRTIM_RST1R_EXTVNT3_Msk /*!< External event 3 */
  7327. #define HRTIM_RST1R_EXTVNT4_Pos (24U)
  7328. #define HRTIM_RST1R_EXTVNT4_Msk (0x1UL << HRTIM_RST1R_EXTVNT4_Pos) /*!< 0x01000000 */
  7329. #define HRTIM_RST1R_EXTVNT4 HRTIM_RST1R_EXTVNT4_Msk /*!< External event 4 */
  7330. #define HRTIM_RST1R_EXTVNT5_Pos (25U)
  7331. #define HRTIM_RST1R_EXTVNT5_Msk (0x1UL << HRTIM_RST1R_EXTVNT5_Pos) /*!< 0x02000000 */
  7332. #define HRTIM_RST1R_EXTVNT5 HRTIM_RST1R_EXTVNT5_Msk /*!< External event 5 */
  7333. #define HRTIM_RST1R_EXTVNT6_Pos (26U)
  7334. #define HRTIM_RST1R_EXTVNT6_Msk (0x1UL << HRTIM_RST1R_EXTVNT6_Pos) /*!< 0x04000000 */
  7335. #define HRTIM_RST1R_EXTVNT6 HRTIM_RST1R_EXTVNT6_Msk /*!< External event 6 */
  7336. #define HRTIM_RST1R_EXTVNT7_Pos (27U)
  7337. #define HRTIM_RST1R_EXTVNT7_Msk (0x1UL << HRTIM_RST1R_EXTVNT7_Pos) /*!< 0x08000000 */
  7338. #define HRTIM_RST1R_EXTVNT7 HRTIM_RST1R_EXTVNT7_Msk /*!< External event 7 */
  7339. #define HRTIM_RST1R_EXTVNT8_Pos (28U)
  7340. #define HRTIM_RST1R_EXTVNT8_Msk (0x1UL << HRTIM_RST1R_EXTVNT8_Pos) /*!< 0x10000000 */
  7341. #define HRTIM_RST1R_EXTVNT8 HRTIM_RST1R_EXTVNT8_Msk /*!< External event 8 */
  7342. #define HRTIM_RST1R_EXTVNT9_Pos (29U)
  7343. #define HRTIM_RST1R_EXTVNT9_Msk (0x1UL << HRTIM_RST1R_EXTVNT9_Pos) /*!< 0x20000000 */
  7344. #define HRTIM_RST1R_EXTVNT9 HRTIM_RST1R_EXTVNT9_Msk /*!< External event 9 */
  7345. #define HRTIM_RST1R_EXTVNT10_Pos (30U)
  7346. #define HRTIM_RST1R_EXTVNT10_Msk (0x1UL << HRTIM_RST1R_EXTVNT10_Pos) /*!< 0x40000000 */
  7347. #define HRTIM_RST1R_EXTVNT10 HRTIM_RST1R_EXTVNT10_Msk /*!< External event 10 */
  7348. #define HRTIM_RST1R_UPDATE_Pos (31U)
  7349. #define HRTIM_RST1R_UPDATE_Msk (0x1UL << HRTIM_RST1R_UPDATE_Pos) /*!< 0x80000000 */
  7350. #define HRTIM_RST1R_UPDATE HRTIM_RST1R_UPDATE_Msk /*!< Register update (transfer preload to active) */
  7351. /**** Bit definition for Slave Output 2 set register **************************/
  7352. #define HRTIM_SET2R_SST_Pos (0U)
  7353. #define HRTIM_SET2R_SST_Msk (0x1UL << HRTIM_SET2R_SST_Pos) /*!< 0x00000001 */
  7354. #define HRTIM_SET2R_SST HRTIM_SET2R_SST_Msk /*!< software set trigger */
  7355. #define HRTIM_SET2R_RESYNC_Pos (1U)
  7356. #define HRTIM_SET2R_RESYNC_Msk (0x1UL << HRTIM_SET2R_RESYNC_Pos) /*!< 0x00000002 */
  7357. #define HRTIM_SET2R_RESYNC HRTIM_SET2R_RESYNC_Msk /*!< Timer A resynchronization */
  7358. #define HRTIM_SET2R_PER_Pos (2U)
  7359. #define HRTIM_SET2R_PER_Msk (0x1UL << HRTIM_SET2R_PER_Pos) /*!< 0x00000004 */
  7360. #define HRTIM_SET2R_PER HRTIM_SET2R_PER_Msk /*!< Timer A period */
  7361. #define HRTIM_SET2R_CMP1_Pos (3U)
  7362. #define HRTIM_SET2R_CMP1_Msk (0x1UL << HRTIM_SET2R_CMP1_Pos) /*!< 0x00000008 */
  7363. #define HRTIM_SET2R_CMP1 HRTIM_SET2R_CMP1_Msk /*!< Timer A compare 1 */
  7364. #define HRTIM_SET2R_CMP2_Pos (4U)
  7365. #define HRTIM_SET2R_CMP2_Msk (0x1UL << HRTIM_SET2R_CMP2_Pos) /*!< 0x00000010 */
  7366. #define HRTIM_SET2R_CMP2 HRTIM_SET2R_CMP2_Msk /*!< Timer A compare 2 */
  7367. #define HRTIM_SET2R_CMP3_Pos (5U)
  7368. #define HRTIM_SET2R_CMP3_Msk (0x1UL << HRTIM_SET2R_CMP3_Pos) /*!< 0x00000020 */
  7369. #define HRTIM_SET2R_CMP3 HRTIM_SET2R_CMP3_Msk /*!< Timer A compare 3 */
  7370. #define HRTIM_SET2R_CMP4_Pos (6U)
  7371. #define HRTIM_SET2R_CMP4_Msk (0x1UL << HRTIM_SET2R_CMP4_Pos) /*!< 0x00000040 */
  7372. #define HRTIM_SET2R_CMP4 HRTIM_SET2R_CMP4_Msk /*!< Timer A compare 4 */
  7373. #define HRTIM_SET2R_MSTPER_Pos (7U)
  7374. #define HRTIM_SET2R_MSTPER_Msk (0x1UL << HRTIM_SET2R_MSTPER_Pos) /*!< 0x00000080 */
  7375. #define HRTIM_SET2R_MSTPER HRTIM_SET2R_MSTPER_Msk /*!< Master period */
  7376. #define HRTIM_SET2R_MSTCMP1_Pos (8U)
  7377. #define HRTIM_SET2R_MSTCMP1_Msk (0x1UL << HRTIM_SET2R_MSTCMP1_Pos) /*!< 0x00000100 */
  7378. #define HRTIM_SET2R_MSTCMP1 HRTIM_SET2R_MSTCMP1_Msk /*!< Master compare 1 */
  7379. #define HRTIM_SET2R_MSTCMP2_Pos (9U)
  7380. #define HRTIM_SET2R_MSTCMP2_Msk (0x1UL << HRTIM_SET2R_MSTCMP2_Pos) /*!< 0x00000200 */
  7381. #define HRTIM_SET2R_MSTCMP2 HRTIM_SET2R_MSTCMP2_Msk /*!< Master compare 2 */
  7382. #define HRTIM_SET2R_MSTCMP3_Pos (10U)
  7383. #define HRTIM_SET2R_MSTCMP3_Msk (0x1UL << HRTIM_SET2R_MSTCMP3_Pos) /*!< 0x00000400 */
  7384. #define HRTIM_SET2R_MSTCMP3 HRTIM_SET2R_MSTCMP3_Msk /*!< Master compare 3 */
  7385. #define HRTIM_SET2R_MSTCMP4_Pos (11U)
  7386. #define HRTIM_SET2R_MSTCMP4_Msk (0x1UL << HRTIM_SET2R_MSTCMP4_Pos) /*!< 0x00000800 */
  7387. #define HRTIM_SET2R_MSTCMP4 HRTIM_SET2R_MSTCMP4_Msk /*!< Master compare 4 */
  7388. #define HRTIM_SET2R_TIMEVNT1_Pos (12U)
  7389. #define HRTIM_SET2R_TIMEVNT1_Msk (0x1UL << HRTIM_SET2R_TIMEVNT1_Pos) /*!< 0x00001000 */
  7390. #define HRTIM_SET2R_TIMEVNT1 HRTIM_SET2R_TIMEVNT1_Msk /*!< Timer event 1 */
  7391. #define HRTIM_SET2R_TIMEVNT2_Pos (13U)
  7392. #define HRTIM_SET2R_TIMEVNT2_Msk (0x1UL << HRTIM_SET2R_TIMEVNT2_Pos) /*!< 0x00002000 */
  7393. #define HRTIM_SET2R_TIMEVNT2 HRTIM_SET2R_TIMEVNT2_Msk /*!< Timer event 2 */
  7394. #define HRTIM_SET2R_TIMEVNT3_Pos (14U)
  7395. #define HRTIM_SET2R_TIMEVNT3_Msk (0x1UL << HRTIM_SET2R_TIMEVNT3_Pos) /*!< 0x00004000 */
  7396. #define HRTIM_SET2R_TIMEVNT3 HRTIM_SET2R_TIMEVNT3_Msk /*!< Timer event 3 */
  7397. #define HRTIM_SET2R_TIMEVNT4_Pos (15U)
  7398. #define HRTIM_SET2R_TIMEVNT4_Msk (0x1UL << HRTIM_SET2R_TIMEVNT4_Pos) /*!< 0x00008000 */
  7399. #define HRTIM_SET2R_TIMEVNT4 HRTIM_SET2R_TIMEVNT4_Msk /*!< Timer event 4 */
  7400. #define HRTIM_SET2R_TIMEVNT5_Pos (16U)
  7401. #define HRTIM_SET2R_TIMEVNT5_Msk (0x1UL << HRTIM_SET2R_TIMEVNT5_Pos) /*!< 0x00010000 */
  7402. #define HRTIM_SET2R_TIMEVNT5 HRTIM_SET2R_TIMEVNT5_Msk /*!< Timer event 5 */
  7403. #define HRTIM_SET2R_TIMEVNT6_Pos (17U)
  7404. #define HRTIM_SET2R_TIMEVNT6_Msk (0x1UL << HRTIM_SET2R_TIMEVNT6_Pos) /*!< 0x00020000 */
  7405. #define HRTIM_SET2R_TIMEVNT6 HRTIM_SET2R_TIMEVNT6_Msk /*!< Timer event 6 */
  7406. #define HRTIM_SET2R_TIMEVNT7_Pos (18U)
  7407. #define HRTIM_SET2R_TIMEVNT7_Msk (0x1UL << HRTIM_SET2R_TIMEVNT7_Pos) /*!< 0x00040000 */
  7408. #define HRTIM_SET2R_TIMEVNT7 HRTIM_SET2R_TIMEVNT7_Msk /*!< Timer event 7 */
  7409. #define HRTIM_SET2R_TIMEVNT8_Pos (19U)
  7410. #define HRTIM_SET2R_TIMEVNT8_Msk (0x1UL << HRTIM_SET2R_TIMEVNT8_Pos) /*!< 0x00080000 */
  7411. #define HRTIM_SET2R_TIMEVNT8 HRTIM_SET2R_TIMEVNT8_Msk /*!< Timer event 8 */
  7412. #define HRTIM_SET2R_TIMEVNT9_Pos (20U)
  7413. #define HRTIM_SET2R_TIMEVNT9_Msk (0x1UL << HRTIM_SET2R_TIMEVNT9_Pos) /*!< 0x00100000 */
  7414. #define HRTIM_SET2R_TIMEVNT9 HRTIM_SET2R_TIMEVNT9_Msk /*!< Timer event 9 */
  7415. #define HRTIM_SET2R_EXTVNT1_Pos (21U)
  7416. #define HRTIM_SET2R_EXTVNT1_Msk (0x1UL << HRTIM_SET2R_EXTVNT1_Pos) /*!< 0x00200000 */
  7417. #define HRTIM_SET2R_EXTVNT1 HRTIM_SET2R_EXTVNT1_Msk /*!< External event 1 */
  7418. #define HRTIM_SET2R_EXTVNT2_Pos (22U)
  7419. #define HRTIM_SET2R_EXTVNT2_Msk (0x1UL << HRTIM_SET2R_EXTVNT2_Pos) /*!< 0x00400000 */
  7420. #define HRTIM_SET2R_EXTVNT2 HRTIM_SET2R_EXTVNT2_Msk /*!< External event 2 */
  7421. #define HRTIM_SET2R_EXTVNT3_Pos (23U)
  7422. #define HRTIM_SET2R_EXTVNT3_Msk (0x1UL << HRTIM_SET2R_EXTVNT3_Pos) /*!< 0x00800000 */
  7423. #define HRTIM_SET2R_EXTVNT3 HRTIM_SET2R_EXTVNT3_Msk /*!< External event 3 */
  7424. #define HRTIM_SET2R_EXTVNT4_Pos (24U)
  7425. #define HRTIM_SET2R_EXTVNT4_Msk (0x1UL << HRTIM_SET2R_EXTVNT4_Pos) /*!< 0x01000000 */
  7426. #define HRTIM_SET2R_EXTVNT4 HRTIM_SET2R_EXTVNT4_Msk /*!< External event 4 */
  7427. #define HRTIM_SET2R_EXTVNT5_Pos (25U)
  7428. #define HRTIM_SET2R_EXTVNT5_Msk (0x1UL << HRTIM_SET2R_EXTVNT5_Pos) /*!< 0x02000000 */
  7429. #define HRTIM_SET2R_EXTVNT5 HRTIM_SET2R_EXTVNT5_Msk /*!< External event 5 */
  7430. #define HRTIM_SET2R_EXTVNT6_Pos (26U)
  7431. #define HRTIM_SET2R_EXTVNT6_Msk (0x1UL << HRTIM_SET2R_EXTVNT6_Pos) /*!< 0x04000000 */
  7432. #define HRTIM_SET2R_EXTVNT6 HRTIM_SET2R_EXTVNT6_Msk /*!< External event 6 */
  7433. #define HRTIM_SET2R_EXTVNT7_Pos (27U)
  7434. #define HRTIM_SET2R_EXTVNT7_Msk (0x1UL << HRTIM_SET2R_EXTVNT7_Pos) /*!< 0x08000000 */
  7435. #define HRTIM_SET2R_EXTVNT7 HRTIM_SET2R_EXTVNT7_Msk /*!< External event 7 */
  7436. #define HRTIM_SET2R_EXTVNT8_Pos (28U)
  7437. #define HRTIM_SET2R_EXTVNT8_Msk (0x1UL << HRTIM_SET2R_EXTVNT8_Pos) /*!< 0x10000000 */
  7438. #define HRTIM_SET2R_EXTVNT8 HRTIM_SET2R_EXTVNT8_Msk /*!< External event 8 */
  7439. #define HRTIM_SET2R_EXTVNT9_Pos (29U)
  7440. #define HRTIM_SET2R_EXTVNT9_Msk (0x1UL << HRTIM_SET2R_EXTVNT9_Pos) /*!< 0x20000000 */
  7441. #define HRTIM_SET2R_EXTVNT9 HRTIM_SET2R_EXTVNT9_Msk /*!< External event 9 */
  7442. #define HRTIM_SET2R_EXTVNT10_Pos (30U)
  7443. #define HRTIM_SET2R_EXTVNT10_Msk (0x1UL << HRTIM_SET2R_EXTVNT10_Pos) /*!< 0x40000000 */
  7444. #define HRTIM_SET2R_EXTVNT10 HRTIM_SET2R_EXTVNT10_Msk /*!< External event 10 */
  7445. #define HRTIM_SET2R_UPDATE_Pos (31U)
  7446. #define HRTIM_SET2R_UPDATE_Msk (0x1UL << HRTIM_SET2R_UPDATE_Pos) /*!< 0x80000000 */
  7447. #define HRTIM_SET2R_UPDATE HRTIM_SET2R_UPDATE_Msk /*!< Register update (transfer preload to active) */
  7448. /**** Bit definition for Slave Output 2 reset register ************************/
  7449. #define HRTIM_RST2R_SRT_Pos (0U)
  7450. #define HRTIM_RST2R_SRT_Msk (0x1UL << HRTIM_RST2R_SRT_Pos) /*!< 0x00000001 */
  7451. #define HRTIM_RST2R_SRT HRTIM_RST2R_SRT_Msk /*!< software reset trigger */
  7452. #define HRTIM_RST2R_RESYNC_Pos (1U)
  7453. #define HRTIM_RST2R_RESYNC_Msk (0x1UL << HRTIM_RST2R_RESYNC_Pos) /*!< 0x00000002 */
  7454. #define HRTIM_RST2R_RESYNC HRTIM_RST2R_RESYNC_Msk /*!< Timer A resynchronization */
  7455. #define HRTIM_RST2R_PER_Pos (2U)
  7456. #define HRTIM_RST2R_PER_Msk (0x1UL << HRTIM_RST2R_PER_Pos) /*!< 0x00000004 */
  7457. #define HRTIM_RST2R_PER HRTIM_RST2R_PER_Msk /*!< Timer A period */
  7458. #define HRTIM_RST2R_CMP1_Pos (3U)
  7459. #define HRTIM_RST2R_CMP1_Msk (0x1UL << HRTIM_RST2R_CMP1_Pos) /*!< 0x00000008 */
  7460. #define HRTIM_RST2R_CMP1 HRTIM_RST2R_CMP1_Msk /*!< Timer A compare 1 */
  7461. #define HRTIM_RST2R_CMP2_Pos (4U)
  7462. #define HRTIM_RST2R_CMP2_Msk (0x1UL << HRTIM_RST2R_CMP2_Pos) /*!< 0x00000010 */
  7463. #define HRTIM_RST2R_CMP2 HRTIM_RST2R_CMP2_Msk /*!< Timer A compare 2 */
  7464. #define HRTIM_RST2R_CMP3_Pos (5U)
  7465. #define HRTIM_RST2R_CMP3_Msk (0x1UL << HRTIM_RST2R_CMP3_Pos) /*!< 0x00000020 */
  7466. #define HRTIM_RST2R_CMP3 HRTIM_RST2R_CMP3_Msk /*!< Timer A compare 3 */
  7467. #define HRTIM_RST2R_CMP4_Pos (6U)
  7468. #define HRTIM_RST2R_CMP4_Msk (0x1UL << HRTIM_RST2R_CMP4_Pos) /*!< 0x00000040 */
  7469. #define HRTIM_RST2R_CMP4 HRTIM_RST2R_CMP4_Msk /*!< Timer A compare 4 */
  7470. #define HRTIM_RST2R_MSTPER_Pos (7U)
  7471. #define HRTIM_RST2R_MSTPER_Msk (0x1UL << HRTIM_RST2R_MSTPER_Pos) /*!< 0x00000080 */
  7472. #define HRTIM_RST2R_MSTPER HRTIM_RST2R_MSTPER_Msk /*!< Master period */
  7473. #define HRTIM_RST2R_MSTCMP1_Pos (8U)
  7474. #define HRTIM_RST2R_MSTCMP1_Msk (0x1UL << HRTIM_RST2R_MSTCMP1_Pos) /*!< 0x00000100 */
  7475. #define HRTIM_RST2R_MSTCMP1 HRTIM_RST2R_MSTCMP1_Msk /*!< Master compare 1 */
  7476. #define HRTIM_RST2R_MSTCMP2_Pos (9U)
  7477. #define HRTIM_RST2R_MSTCMP2_Msk (0x1UL << HRTIM_RST2R_MSTCMP2_Pos) /*!< 0x00000200 */
  7478. #define HRTIM_RST2R_MSTCMP2 HRTIM_RST2R_MSTCMP2_Msk /*!< Master compare 2 */
  7479. #define HRTIM_RST2R_MSTCMP3_Pos (10U)
  7480. #define HRTIM_RST2R_MSTCMP3_Msk (0x1UL << HRTIM_RST2R_MSTCMP3_Pos) /*!< 0x00000400 */
  7481. #define HRTIM_RST2R_MSTCMP3 HRTIM_RST2R_MSTCMP3_Msk /*!< Master compare 3 */
  7482. #define HRTIM_RST2R_MSTCMP4_Pos (11U)
  7483. #define HRTIM_RST2R_MSTCMP4_Msk (0x1UL << HRTIM_RST2R_MSTCMP4_Pos) /*!< 0x00000800 */
  7484. #define HRTIM_RST2R_MSTCMP4 HRTIM_RST2R_MSTCMP4_Msk /*!< Master compare 4 */
  7485. #define HRTIM_RST2R_TIMEVNT1_Pos (12U)
  7486. #define HRTIM_RST2R_TIMEVNT1_Msk (0x1UL << HRTIM_RST2R_TIMEVNT1_Pos) /*!< 0x00001000 */
  7487. #define HRTIM_RST2R_TIMEVNT1 HRTIM_RST2R_TIMEVNT1_Msk /*!< Timer event 1 */
  7488. #define HRTIM_RST2R_TIMEVNT2_Pos (13U)
  7489. #define HRTIM_RST2R_TIMEVNT2_Msk (0x1UL << HRTIM_RST2R_TIMEVNT2_Pos) /*!< 0x00002000 */
  7490. #define HRTIM_RST2R_TIMEVNT2 HRTIM_RST2R_TIMEVNT2_Msk /*!< Timer event 2 */
  7491. #define HRTIM_RST2R_TIMEVNT3_Pos (14U)
  7492. #define HRTIM_RST2R_TIMEVNT3_Msk (0x1UL << HRTIM_RST2R_TIMEVNT3_Pos) /*!< 0x00004000 */
  7493. #define HRTIM_RST2R_TIMEVNT3 HRTIM_RST2R_TIMEVNT3_Msk /*!< Timer event 3 */
  7494. #define HRTIM_RST2R_TIMEVNT4_Pos (15U)
  7495. #define HRTIM_RST2R_TIMEVNT4_Msk (0x1UL << HRTIM_RST2R_TIMEVNT4_Pos) /*!< 0x00008000 */
  7496. #define HRTIM_RST2R_TIMEVNT4 HRTIM_RST2R_TIMEVNT4_Msk /*!< Timer event 4 */
  7497. #define HRTIM_RST2R_TIMEVNT5_Pos (16U)
  7498. #define HRTIM_RST2R_TIMEVNT5_Msk (0x1UL << HRTIM_RST2R_TIMEVNT5_Pos) /*!< 0x00010000 */
  7499. #define HRTIM_RST2R_TIMEVNT5 HRTIM_RST2R_TIMEVNT5_Msk /*!< Timer event 5 */
  7500. #define HRTIM_RST2R_TIMEVNT6_Pos (17U)
  7501. #define HRTIM_RST2R_TIMEVNT6_Msk (0x1UL << HRTIM_RST2R_TIMEVNT6_Pos) /*!< 0x00020000 */
  7502. #define HRTIM_RST2R_TIMEVNT6 HRTIM_RST2R_TIMEVNT6_Msk /*!< Timer event 6 */
  7503. #define HRTIM_RST2R_TIMEVNT7_Pos (18U)
  7504. #define HRTIM_RST2R_TIMEVNT7_Msk (0x1UL << HRTIM_RST2R_TIMEVNT7_Pos) /*!< 0x00040000 */
  7505. #define HRTIM_RST2R_TIMEVNT7 HRTIM_RST2R_TIMEVNT7_Msk /*!< Timer event 7 */
  7506. #define HRTIM_RST2R_TIMEVNT8_Pos (19U)
  7507. #define HRTIM_RST2R_TIMEVNT8_Msk (0x1UL << HRTIM_RST2R_TIMEVNT8_Pos) /*!< 0x00080000 */
  7508. #define HRTIM_RST2R_TIMEVNT8 HRTIM_RST2R_TIMEVNT8_Msk /*!< Timer event 8 */
  7509. #define HRTIM_RST2R_TIMEVNT9_Pos (20U)
  7510. #define HRTIM_RST2R_TIMEVNT9_Msk (0x1UL << HRTIM_RST2R_TIMEVNT9_Pos) /*!< 0x00100000 */
  7511. #define HRTIM_RST2R_TIMEVNT9 HRTIM_RST2R_TIMEVNT9_Msk /*!< Timer event 9 */
  7512. #define HRTIM_RST2R_EXTVNT1_Pos (21U)
  7513. #define HRTIM_RST2R_EXTVNT1_Msk (0x1UL << HRTIM_RST2R_EXTVNT1_Pos) /*!< 0x00200000 */
  7514. #define HRTIM_RST2R_EXTVNT1 HRTIM_RST2R_EXTVNT1_Msk /*!< External event 1 */
  7515. #define HRTIM_RST2R_EXTVNT2_Pos (22U)
  7516. #define HRTIM_RST2R_EXTVNT2_Msk (0x1UL << HRTIM_RST2R_EXTVNT2_Pos) /*!< 0x00400000 */
  7517. #define HRTIM_RST2R_EXTVNT2 HRTIM_RST2R_EXTVNT2_Msk /*!< External event 2 */
  7518. #define HRTIM_RST2R_EXTVNT3_Pos (23U)
  7519. #define HRTIM_RST2R_EXTVNT3_Msk (0x1UL << HRTIM_RST2R_EXTVNT3_Pos) /*!< 0x00800000 */
  7520. #define HRTIM_RST2R_EXTVNT3 HRTIM_RST2R_EXTVNT3_Msk /*!< External event 3 */
  7521. #define HRTIM_RST2R_EXTVNT4_Pos (24U)
  7522. #define HRTIM_RST2R_EXTVNT4_Msk (0x1UL << HRTIM_RST2R_EXTVNT4_Pos) /*!< 0x01000000 */
  7523. #define HRTIM_RST2R_EXTVNT4 HRTIM_RST2R_EXTVNT4_Msk /*!< External event 4 */
  7524. #define HRTIM_RST2R_EXTVNT5_Pos (25U)
  7525. #define HRTIM_RST2R_EXTVNT5_Msk (0x1UL << HRTIM_RST2R_EXTVNT5_Pos) /*!< 0x02000000 */
  7526. #define HRTIM_RST2R_EXTVNT5 HRTIM_RST2R_EXTVNT5_Msk /*!< External event 5 */
  7527. #define HRTIM_RST2R_EXTVNT6_Pos (26U)
  7528. #define HRTIM_RST2R_EXTVNT6_Msk (0x1UL << HRTIM_RST2R_EXTVNT6_Pos) /*!< 0x04000000 */
  7529. #define HRTIM_RST2R_EXTVNT6 HRTIM_RST2R_EXTVNT6_Msk /*!< External event 6 */
  7530. #define HRTIM_RST2R_EXTVNT7_Pos (27U)
  7531. #define HRTIM_RST2R_EXTVNT7_Msk (0x1UL << HRTIM_RST2R_EXTVNT7_Pos) /*!< 0x08000000 */
  7532. #define HRTIM_RST2R_EXTVNT7 HRTIM_RST2R_EXTVNT7_Msk /*!< External event 7 */
  7533. #define HRTIM_RST2R_EXTVNT8_Pos (28U)
  7534. #define HRTIM_RST2R_EXTVNT8_Msk (0x1UL << HRTIM_RST2R_EXTVNT8_Pos) /*!< 0x10000000 */
  7535. #define HRTIM_RST2R_EXTVNT8 HRTIM_RST2R_EXTVNT8_Msk /*!< External event 8 */
  7536. #define HRTIM_RST2R_EXTVNT9_Pos (29U)
  7537. #define HRTIM_RST2R_EXTVNT9_Msk (0x1UL << HRTIM_RST2R_EXTVNT9_Pos) /*!< 0x20000000 */
  7538. #define HRTIM_RST2R_EXTVNT9 HRTIM_RST2R_EXTVNT9_Msk /*!< External event 9 */
  7539. #define HRTIM_RST2R_EXTVNT10_Pos (30U)
  7540. #define HRTIM_RST2R_EXTVNT10_Msk (0x1UL << HRTIM_RST2R_EXTVNT10_Pos) /*!< 0x40000000 */
  7541. #define HRTIM_RST2R_EXTVNT10 HRTIM_RST2R_EXTVNT10_Msk /*!< External event 10 */
  7542. #define HRTIM_RST2R_UPDATE_Pos (31U)
  7543. #define HRTIM_RST2R_UPDATE_Msk (0x1UL << HRTIM_RST2R_UPDATE_Pos) /*!< 0x80000000 */
  7544. #define HRTIM_RST2R_UPDATE HRTIM_RST2R_UPDATE_Msk /*!< Register update (transfer preload to active) */
  7545. /**** Bit definition for Slave external event filtering register 1 ***********/
  7546. #define HRTIM_EEFR1_EE1LTCH_Pos (0U)
  7547. #define HRTIM_EEFR1_EE1LTCH_Msk (0x1UL << HRTIM_EEFR1_EE1LTCH_Pos) /*!< 0x00000001 */
  7548. #define HRTIM_EEFR1_EE1LTCH HRTIM_EEFR1_EE1LTCH_Msk /*!< External Event 1 latch */
  7549. #define HRTIM_EEFR1_EE1FLTR_Pos (1U)
  7550. #define HRTIM_EEFR1_EE1FLTR_Msk (0xFUL << HRTIM_EEFR1_EE1FLTR_Pos) /*!< 0x0000001E */
  7551. #define HRTIM_EEFR1_EE1FLTR HRTIM_EEFR1_EE1FLTR_Msk /*!< External Event 1 filter mask */
  7552. #define HRTIM_EEFR1_EE1FLTR_0 (0x1UL << HRTIM_EEFR1_EE1FLTR_Pos) /*!< 0x00000002 */
  7553. #define HRTIM_EEFR1_EE1FLTR_1 (0x2UL << HRTIM_EEFR1_EE1FLTR_Pos) /*!< 0x00000004 */
  7554. #define HRTIM_EEFR1_EE1FLTR_2 (0x4UL << HRTIM_EEFR1_EE1FLTR_Pos) /*!< 0x00000008 */
  7555. #define HRTIM_EEFR1_EE1FLTR_3 (0x8UL << HRTIM_EEFR1_EE1FLTR_Pos) /*!< 0x00000010 */
  7556. #define HRTIM_EEFR1_EE2LTCH_Pos (6U)
  7557. #define HRTIM_EEFR1_EE2LTCH_Msk (0x1UL << HRTIM_EEFR1_EE2LTCH_Pos) /*!< 0x00000040 */
  7558. #define HRTIM_EEFR1_EE2LTCH HRTIM_EEFR1_EE2LTCH_Msk /*!< External Event 2 latch */
  7559. #define HRTIM_EEFR1_EE2FLTR_Pos (7U)
  7560. #define HRTIM_EEFR1_EE2FLTR_Msk (0xFUL << HRTIM_EEFR1_EE2FLTR_Pos) /*!< 0x00000780 */
  7561. #define HRTIM_EEFR1_EE2FLTR HRTIM_EEFR1_EE2FLTR_Msk /*!< External Event 2 filter mask */
  7562. #define HRTIM_EEFR1_EE2FLTR_0 (0x1UL << HRTIM_EEFR1_EE2FLTR_Pos) /*!< 0x00000080 */
  7563. #define HRTIM_EEFR1_EE2FLTR_1 (0x2UL << HRTIM_EEFR1_EE2FLTR_Pos) /*!< 0x00000100 */
  7564. #define HRTIM_EEFR1_EE2FLTR_2 (0x4UL << HRTIM_EEFR1_EE2FLTR_Pos) /*!< 0x00000200 */
  7565. #define HRTIM_EEFR1_EE2FLTR_3 (0x8UL << HRTIM_EEFR1_EE2FLTR_Pos) /*!< 0x00000400 */
  7566. #define HRTIM_EEFR1_EE3LTCH_Pos (12U)
  7567. #define HRTIM_EEFR1_EE3LTCH_Msk (0x1UL << HRTIM_EEFR1_EE3LTCH_Pos) /*!< 0x00001000 */
  7568. #define HRTIM_EEFR1_EE3LTCH HRTIM_EEFR1_EE3LTCH_Msk /*!< External Event 3 latch */
  7569. #define HRTIM_EEFR1_EE3FLTR_Pos (13U)
  7570. #define HRTIM_EEFR1_EE3FLTR_Msk (0xFUL << HRTIM_EEFR1_EE3FLTR_Pos) /*!< 0x0001E000 */
  7571. #define HRTIM_EEFR1_EE3FLTR HRTIM_EEFR1_EE3FLTR_Msk /*!< External Event 3 filter mask */
  7572. #define HRTIM_EEFR1_EE3FLTR_0 (0x1UL << HRTIM_EEFR1_EE3FLTR_Pos) /*!< 0x00002000 */
  7573. #define HRTIM_EEFR1_EE3FLTR_1 (0x2UL << HRTIM_EEFR1_EE3FLTR_Pos) /*!< 0x00004000 */
  7574. #define HRTIM_EEFR1_EE3FLTR_2 (0x4UL << HRTIM_EEFR1_EE3FLTR_Pos) /*!< 0x00008000 */
  7575. #define HRTIM_EEFR1_EE3FLTR_3 (0x8UL << HRTIM_EEFR1_EE3FLTR_Pos) /*!< 0x00010000 */
  7576. #define HRTIM_EEFR1_EE4LTCH_Pos (18U)
  7577. #define HRTIM_EEFR1_EE4LTCH_Msk (0x1UL << HRTIM_EEFR1_EE4LTCH_Pos) /*!< 0x00040000 */
  7578. #define HRTIM_EEFR1_EE4LTCH HRTIM_EEFR1_EE4LTCH_Msk /*!< External Event 4 latch */
  7579. #define HRTIM_EEFR1_EE4FLTR_Pos (19U)
  7580. #define HRTIM_EEFR1_EE4FLTR_Msk (0xFUL << HRTIM_EEFR1_EE4FLTR_Pos) /*!< 0x00780000 */
  7581. #define HRTIM_EEFR1_EE4FLTR HRTIM_EEFR1_EE4FLTR_Msk /*!< External Event 4 filter mask */
  7582. #define HRTIM_EEFR1_EE4FLTR_0 (0x1UL << HRTIM_EEFR1_EE4FLTR_Pos) /*!< 0x00080000 */
  7583. #define HRTIM_EEFR1_EE4FLTR_1 (0x2UL << HRTIM_EEFR1_EE4FLTR_Pos) /*!< 0x00100000 */
  7584. #define HRTIM_EEFR1_EE4FLTR_2 (0x4UL << HRTIM_EEFR1_EE4FLTR_Pos) /*!< 0x00200000 */
  7585. #define HRTIM_EEFR1_EE4FLTR_3 (0x8UL << HRTIM_EEFR1_EE4FLTR_Pos) /*!< 0x00400000 */
  7586. #define HRTIM_EEFR1_EE5LTCH_Pos (24U)
  7587. #define HRTIM_EEFR1_EE5LTCH_Msk (0x1UL << HRTIM_EEFR1_EE5LTCH_Pos) /*!< 0x01000000 */
  7588. #define HRTIM_EEFR1_EE5LTCH HRTIM_EEFR1_EE5LTCH_Msk /*!< External Event 5 latch */
  7589. #define HRTIM_EEFR1_EE5FLTR_Pos (25U)
  7590. #define HRTIM_EEFR1_EE5FLTR_Msk (0xFUL << HRTIM_EEFR1_EE5FLTR_Pos) /*!< 0x1E000000 */
  7591. #define HRTIM_EEFR1_EE5FLTR HRTIM_EEFR1_EE5FLTR_Msk /*!< External Event 5 filter mask */
  7592. #define HRTIM_EEFR1_EE5FLTR_0 (0x1UL << HRTIM_EEFR1_EE5FLTR_Pos) /*!< 0x02000000 */
  7593. #define HRTIM_EEFR1_EE5FLTR_1 (0x2UL << HRTIM_EEFR1_EE5FLTR_Pos) /*!< 0x04000000 */
  7594. #define HRTIM_EEFR1_EE5FLTR_2 (0x4UL << HRTIM_EEFR1_EE5FLTR_Pos) /*!< 0x08000000 */
  7595. #define HRTIM_EEFR1_EE5FLTR_3 (0x8UL << HRTIM_EEFR1_EE5FLTR_Pos) /*!< 0x10000000 */
  7596. /**** Bit definition for Slave external event filtering register 2 ***********/
  7597. #define HRTIM_EEFR2_EE6LTCH_Pos (0U)
  7598. #define HRTIM_EEFR2_EE6LTCH_Msk (0x1UL << HRTIM_EEFR2_EE6LTCH_Pos) /*!< 0x00000001 */
  7599. #define HRTIM_EEFR2_EE6LTCH HRTIM_EEFR2_EE6LTCH_Msk /*!< External Event 6 latch */
  7600. #define HRTIM_EEFR2_EE6FLTR_Pos (1U)
  7601. #define HRTIM_EEFR2_EE6FLTR_Msk (0xFUL << HRTIM_EEFR2_EE6FLTR_Pos) /*!< 0x0000001E */
  7602. #define HRTIM_EEFR2_EE6FLTR HRTIM_EEFR2_EE6FLTR_Msk /*!< External Event 6 filter mask */
  7603. #define HRTIM_EEFR2_EE6FLTR_0 (0x1UL << HRTIM_EEFR2_EE6FLTR_Pos) /*!< 0x00000002 */
  7604. #define HRTIM_EEFR2_EE6FLTR_1 (0x2UL << HRTIM_EEFR2_EE6FLTR_Pos) /*!< 0x00000004 */
  7605. #define HRTIM_EEFR2_EE6FLTR_2 (0x4UL << HRTIM_EEFR2_EE6FLTR_Pos) /*!< 0x00000008 */
  7606. #define HRTIM_EEFR2_EE6FLTR_3 (0x8UL << HRTIM_EEFR2_EE6FLTR_Pos) /*!< 0x00000010 */
  7607. #define HRTIM_EEFR2_EE7LTCH_Pos (6U)
  7608. #define HRTIM_EEFR2_EE7LTCH_Msk (0x1UL << HRTIM_EEFR2_EE7LTCH_Pos) /*!< 0x00000040 */
  7609. #define HRTIM_EEFR2_EE7LTCH HRTIM_EEFR2_EE7LTCH_Msk /*!< External Event 7 latch */
  7610. #define HRTIM_EEFR2_EE7FLTR_Pos (7U)
  7611. #define HRTIM_EEFR2_EE7FLTR_Msk (0xFUL << HRTIM_EEFR2_EE7FLTR_Pos) /*!< 0x00000780 */
  7612. #define HRTIM_EEFR2_EE7FLTR HRTIM_EEFR2_EE7FLTR_Msk /*!< External Event 7 filter mask */
  7613. #define HRTIM_EEFR2_EE7FLTR_0 (0x1UL << HRTIM_EEFR2_EE7FLTR_Pos) /*!< 0x00000080 */
  7614. #define HRTIM_EEFR2_EE7FLTR_1 (0x2UL << HRTIM_EEFR2_EE7FLTR_Pos) /*!< 0x00000100 */
  7615. #define HRTIM_EEFR2_EE7FLTR_2 (0x4UL << HRTIM_EEFR2_EE7FLTR_Pos) /*!< 0x00000200 */
  7616. #define HRTIM_EEFR2_EE7FLTR_3 (0x8UL << HRTIM_EEFR2_EE7FLTR_Pos) /*!< 0x00000400 */
  7617. #define HRTIM_EEFR2_EE8LTCH_Pos (12U)
  7618. #define HRTIM_EEFR2_EE8LTCH_Msk (0x1UL << HRTIM_EEFR2_EE8LTCH_Pos) /*!< 0x00001000 */
  7619. #define HRTIM_EEFR2_EE8LTCH HRTIM_EEFR2_EE8LTCH_Msk /*!< External Event 8 latch */
  7620. #define HRTIM_EEFR2_EE8FLTR_Pos (13U)
  7621. #define HRTIM_EEFR2_EE8FLTR_Msk (0xFUL << HRTIM_EEFR2_EE8FLTR_Pos) /*!< 0x0001E000 */
  7622. #define HRTIM_EEFR2_EE8FLTR HRTIM_EEFR2_EE8FLTR_Msk /*!< External Event 8 filter mask */
  7623. #define HRTIM_EEFR2_EE8FLTR_0 (0x1UL << HRTIM_EEFR2_EE8FLTR_Pos) /*!< 0x00002000 */
  7624. #define HRTIM_EEFR2_EE8FLTR_1 (0x2UL << HRTIM_EEFR2_EE8FLTR_Pos) /*!< 0x00004000 */
  7625. #define HRTIM_EEFR2_EE8FLTR_2 (0x4UL << HRTIM_EEFR2_EE8FLTR_Pos) /*!< 0x00008000 */
  7626. #define HRTIM_EEFR2_EE8FLTR_3 (0x8UL << HRTIM_EEFR2_EE8FLTR_Pos) /*!< 0x00010000 */
  7627. #define HRTIM_EEFR2_EE9LTCH_Pos (18U)
  7628. #define HRTIM_EEFR2_EE9LTCH_Msk (0x1UL << HRTIM_EEFR2_EE9LTCH_Pos) /*!< 0x00040000 */
  7629. #define HRTIM_EEFR2_EE9LTCH HRTIM_EEFR2_EE9LTCH_Msk /*!< External Event 9 latch */
  7630. #define HRTIM_EEFR2_EE9FLTR_Pos (19U)
  7631. #define HRTIM_EEFR2_EE9FLTR_Msk (0xFUL << HRTIM_EEFR2_EE9FLTR_Pos) /*!< 0x00780000 */
  7632. #define HRTIM_EEFR2_EE9FLTR HRTIM_EEFR2_EE9FLTR_Msk /*!< External Event 9 filter mask */
  7633. #define HRTIM_EEFR2_EE9FLTR_0 (0x1UL << HRTIM_EEFR2_EE9FLTR_Pos) /*!< 0x00080000 */
  7634. #define HRTIM_EEFR2_EE9FLTR_1 (0x2UL << HRTIM_EEFR2_EE9FLTR_Pos) /*!< 0x00100000 */
  7635. #define HRTIM_EEFR2_EE9FLTR_2 (0x4UL << HRTIM_EEFR2_EE9FLTR_Pos) /*!< 0x00200000 */
  7636. #define HRTIM_EEFR2_EE9FLTR_3 (0x8UL << HRTIM_EEFR2_EE9FLTR_Pos) /*!< 0x00400000 */
  7637. #define HRTIM_EEFR2_EE10LTCH_Pos (24U)
  7638. #define HRTIM_EEFR2_EE10LTCH_Msk (0x1UL << HRTIM_EEFR2_EE10LTCH_Pos) /*!< 0x01000000 */
  7639. #define HRTIM_EEFR2_EE10LTCH HRTIM_EEFR2_EE10LTCH_Msk /*!< External Event 10 latch */
  7640. #define HRTIM_EEFR2_EE10FLTR_Pos (25U)
  7641. #define HRTIM_EEFR2_EE10FLTR_Msk (0xFUL << HRTIM_EEFR2_EE10FLTR_Pos) /*!< 0x1E000000 */
  7642. #define HRTIM_EEFR2_EE10FLTR HRTIM_EEFR2_EE10FLTR_Msk /*!< External Event 10 filter mask */
  7643. #define HRTIM_EEFR2_EE10FLTR_0 (0x1UL << HRTIM_EEFR2_EE10FLTR_Pos) /*!< 0x02000000 */
  7644. #define HRTIM_EEFR2_EE10FLTR_1 (0x2UL << HRTIM_EEFR2_EE10FLTR_Pos) /*!< 0x04000000 */
  7645. #define HRTIM_EEFR2_EE10FLTR_2 (0x4UL << HRTIM_EEFR2_EE10FLTR_Pos) /*!< 0x08000000 */
  7646. #define HRTIM_EEFR2_EE10FLTR_3 (0x8UL << HRTIM_EEFR2_EE10FLTR_Pos) /*!< 0x10000000 */
  7647. /**** Bit definition for Slave Timer reset register ***************************/
  7648. #define HRTIM_RSTR_TIMFCMP1_Pos (0U)
  7649. #define HRTIM_RSTR_TIMFCMP1_Msk (0x1UL << HRTIM_RSTR_TIMFCMP1_Pos) /*!< 0x00000001 */
  7650. #define HRTIM_RSTR_TIMFCMP1 HRTIM_RSTR_TIMFCMP1_Msk /*!< Timer F compare 1 */
  7651. #define HRTIM_RSTR_UPDATE_Pos (1U)
  7652. #define HRTIM_RSTR_UPDATE_Msk (0x1UL << HRTIM_RSTR_UPDATE_Pos) /*!< 0x00000002 */
  7653. #define HRTIM_RSTR_UPDATE HRTIM_RSTR_UPDATE_Msk /*!< Timer update */
  7654. #define HRTIM_RSTR_CMP2_Pos (2U)
  7655. #define HRTIM_RSTR_CMP2_Msk (0x1UL << HRTIM_RSTR_CMP2_Pos) /*!< 0x00000004 */
  7656. #define HRTIM_RSTR_CMP2 HRTIM_RSTR_CMP2_Msk /*!< Timer compare2 */
  7657. #define HRTIM_RSTR_CMP4_Pos (3U)
  7658. #define HRTIM_RSTR_CMP4_Msk (0x1UL << HRTIM_RSTR_CMP4_Pos) /*!< 0x00000008 */
  7659. #define HRTIM_RSTR_CMP4 HRTIM_RSTR_CMP4_Msk /*!< Timer compare4 */
  7660. #define HRTIM_RSTR_MSTPER_Pos (4U)
  7661. #define HRTIM_RSTR_MSTPER_Msk (0x1UL << HRTIM_RSTR_MSTPER_Pos) /*!< 0x00000010 */
  7662. #define HRTIM_RSTR_MSTPER HRTIM_RSTR_MSTPER_Msk /*!< Master period */
  7663. #define HRTIM_RSTR_MSTCMP1_Pos (5U)
  7664. #define HRTIM_RSTR_MSTCMP1_Msk (0x1UL << HRTIM_RSTR_MSTCMP1_Pos) /*!< 0x00000020 */
  7665. #define HRTIM_RSTR_MSTCMP1 HRTIM_RSTR_MSTCMP1_Msk /*!< Master compare1 */
  7666. #define HRTIM_RSTR_MSTCMP2_Pos (6U)
  7667. #define HRTIM_RSTR_MSTCMP2_Msk (0x1UL << HRTIM_RSTR_MSTCMP2_Pos) /*!< 0x00000040 */
  7668. #define HRTIM_RSTR_MSTCMP2 HRTIM_RSTR_MSTCMP2_Msk /*!< Master compare2 */
  7669. #define HRTIM_RSTR_MSTCMP3_Pos (7U)
  7670. #define HRTIM_RSTR_MSTCMP3_Msk (0x1UL << HRTIM_RSTR_MSTCMP3_Pos) /*!< 0x00000080 */
  7671. #define HRTIM_RSTR_MSTCMP3 HRTIM_RSTR_MSTCMP3_Msk /*!< Master compare3 */
  7672. #define HRTIM_RSTR_MSTCMP4_Pos (8U)
  7673. #define HRTIM_RSTR_MSTCMP4_Msk (0x1UL << HRTIM_RSTR_MSTCMP4_Pos) /*!< 0x00000100 */
  7674. #define HRTIM_RSTR_MSTCMP4 HRTIM_RSTR_MSTCMP4_Msk /*!< Master compare4 */
  7675. #define HRTIM_RSTR_EXTEVNT1_Pos (9U)
  7676. #define HRTIM_RSTR_EXTEVNT1_Msk (0x1UL << HRTIM_RSTR_EXTEVNT1_Pos) /*!< 0x00000200 */
  7677. #define HRTIM_RSTR_EXTEVNT1 HRTIM_RSTR_EXTEVNT1_Msk /*!< External event 1 */
  7678. #define HRTIM_RSTR_EXTEVNT2_Pos (10U)
  7679. #define HRTIM_RSTR_EXTEVNT2_Msk (0x1UL << HRTIM_RSTR_EXTEVNT2_Pos) /*!< 0x00000400 */
  7680. #define HRTIM_RSTR_EXTEVNT2 HRTIM_RSTR_EXTEVNT2_Msk /*!< External event 2 */
  7681. #define HRTIM_RSTR_EXTEVNT3_Pos (11U)
  7682. #define HRTIM_RSTR_EXTEVNT3_Msk (0x1UL << HRTIM_RSTR_EXTEVNT3_Pos) /*!< 0x00000800 */
  7683. #define HRTIM_RSTR_EXTEVNT3 HRTIM_RSTR_EXTEVNT3_Msk /*!< External event 3 */
  7684. #define HRTIM_RSTR_EXTEVNT4_Pos (12U)
  7685. #define HRTIM_RSTR_EXTEVNT4_Msk (0x1UL << HRTIM_RSTR_EXTEVNT4_Pos) /*!< 0x00001000 */
  7686. #define HRTIM_RSTR_EXTEVNT4 HRTIM_RSTR_EXTEVNT4_Msk /*!< External event 4 */
  7687. #define HRTIM_RSTR_EXTEVNT5_Pos (13U)
  7688. #define HRTIM_RSTR_EXTEVNT5_Msk (0x1UL << HRTIM_RSTR_EXTEVNT5_Pos) /*!< 0x00002000 */
  7689. #define HRTIM_RSTR_EXTEVNT5 HRTIM_RSTR_EXTEVNT5_Msk /*!< External event 5 */
  7690. #define HRTIM_RSTR_EXTEVNT6_Pos (14U)
  7691. #define HRTIM_RSTR_EXTEVNT6_Msk (0x1UL << HRTIM_RSTR_EXTEVNT6_Pos) /*!< 0x00004000 */
  7692. #define HRTIM_RSTR_EXTEVNT6 HRTIM_RSTR_EXTEVNT6_Msk /*!< External event 6 */
  7693. #define HRTIM_RSTR_EXTEVNT7_Pos (15U)
  7694. #define HRTIM_RSTR_EXTEVNT7_Msk (0x1UL << HRTIM_RSTR_EXTEVNT7_Pos) /*!< 0x00008000 */
  7695. #define HRTIM_RSTR_EXTEVNT7 HRTIM_RSTR_EXTEVNT7_Msk /*!< External event 7 */
  7696. #define HRTIM_RSTR_EXTEVNT8_Pos (16U)
  7697. #define HRTIM_RSTR_EXTEVNT8_Msk (0x1UL << HRTIM_RSTR_EXTEVNT8_Pos) /*!< 0x00010000 */
  7698. #define HRTIM_RSTR_EXTEVNT8 HRTIM_RSTR_EXTEVNT8_Msk /*!< External event 8 */
  7699. #define HRTIM_RSTR_EXTEVNT9_Pos (17U)
  7700. #define HRTIM_RSTR_EXTEVNT9_Msk (0x1UL << HRTIM_RSTR_EXTEVNT9_Pos) /*!< 0x00020000 */
  7701. #define HRTIM_RSTR_EXTEVNT9 HRTIM_RSTR_EXTEVNT9_Msk /*!< External event 9 */
  7702. #define HRTIM_RSTR_EXTEVNT10_Pos (18U)
  7703. #define HRTIM_RSTR_EXTEVNT10_Msk (0x1UL << HRTIM_RSTR_EXTEVNT10_Pos) /*!< 0x00040000 */
  7704. #define HRTIM_RSTR_EXTEVNT10 HRTIM_RSTR_EXTEVNT10_Msk /*!< External event 10 */
  7705. /* Slave Timer A reset enable bits upon other slave timers events */
  7706. #define HRTIM_RSTR_TIMBCMP1_Pos (19U)
  7707. #define HRTIM_RSTR_TIMBCMP1_Msk (0x1UL << HRTIM_RSTR_TIMBCMP1_Pos) /*!< 0x00080000 */
  7708. #define HRTIM_RSTR_TIMBCMP1 HRTIM_RSTR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  7709. #define HRTIM_RSTR_TIMBCMP2_Pos (20U)
  7710. #define HRTIM_RSTR_TIMBCMP2_Msk (0x1UL << HRTIM_RSTR_TIMBCMP2_Pos) /*!< 0x00100000 */
  7711. #define HRTIM_RSTR_TIMBCMP2 HRTIM_RSTR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  7712. #define HRTIM_RSTR_TIMBCMP4_Pos (21U)
  7713. #define HRTIM_RSTR_TIMBCMP4_Msk (0x1UL << HRTIM_RSTR_TIMBCMP4_Pos) /*!< 0x00200000 */
  7714. #define HRTIM_RSTR_TIMBCMP4 HRTIM_RSTR_TIMBCMP4_Msk /*!< Timer B compare 4 */
  7715. #define HRTIM_RSTR_TIMCCMP1_Pos (22U)
  7716. #define HRTIM_RSTR_TIMCCMP1_Msk (0x1UL << HRTIM_RSTR_TIMCCMP1_Pos) /*!< 0x00400000 */
  7717. #define HRTIM_RSTR_TIMCCMP1 HRTIM_RSTR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  7718. #define HRTIM_RSTR_TIMCCMP2_Pos (23U)
  7719. #define HRTIM_RSTR_TIMCCMP2_Msk (0x1UL << HRTIM_RSTR_TIMCCMP2_Pos) /*!< 0x00800000 */
  7720. #define HRTIM_RSTR_TIMCCMP2 HRTIM_RSTR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  7721. #define HRTIM_RSTR_TIMCCMP4_Pos (24U)
  7722. #define HRTIM_RSTR_TIMCCMP4_Msk (0x1UL << HRTIM_RSTR_TIMCCMP4_Pos) /*!< 0x01000000 */
  7723. #define HRTIM_RSTR_TIMCCMP4 HRTIM_RSTR_TIMCCMP4_Msk /*!< Timer C compare 4 */
  7724. #define HRTIM_RSTR_TIMDCMP1_Pos (25U)
  7725. #define HRTIM_RSTR_TIMDCMP1_Msk (0x1UL << HRTIM_RSTR_TIMDCMP1_Pos) /*!< 0x02000000 */
  7726. #define HRTIM_RSTR_TIMDCMP1 HRTIM_RSTR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  7727. #define HRTIM_RSTR_TIMDCMP2_Pos (26U)
  7728. #define HRTIM_RSTR_TIMDCMP2_Msk (0x1UL << HRTIM_RSTR_TIMDCMP2_Pos) /*!< 0x04000000 */
  7729. #define HRTIM_RSTR_TIMDCMP2 HRTIM_RSTR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  7730. #define HRTIM_RSTR_TIMDCMP4_Pos (27U)
  7731. #define HRTIM_RSTR_TIMDCMP4_Msk (0x1UL << HRTIM_RSTR_TIMDCMP4_Pos) /*!< 0x08000000 */
  7732. #define HRTIM_RSTR_TIMDCMP4 HRTIM_RSTR_TIMDCMP4_Msk /*!< Timer D compare 4 */
  7733. #define HRTIM_RSTR_TIMECMP1_Pos (28U)
  7734. #define HRTIM_RSTR_TIMECMP1_Msk (0x1UL << HRTIM_RSTR_TIMECMP1_Pos) /*!< 0x10000000 */
  7735. #define HRTIM_RSTR_TIMECMP1 HRTIM_RSTR_TIMECMP1_Msk /*!< Timer E compare 1 */
  7736. #define HRTIM_RSTR_TIMECMP2_Pos (29U)
  7737. #define HRTIM_RSTR_TIMECMP2_Msk (0x1UL << HRTIM_RSTR_TIMECMP2_Pos) /*!< 0x20000000 */
  7738. #define HRTIM_RSTR_TIMECMP2 HRTIM_RSTR_TIMECMP2_Msk /*!< Timer E compare 2 */
  7739. #define HRTIM_RSTR_TIMECMP4_Pos (30U)
  7740. #define HRTIM_RSTR_TIMECMP4_Msk (0x1UL << HRTIM_RSTR_TIMECMP4_Pos) /*!< 0x40000000 */
  7741. #define HRTIM_RSTR_TIMECMP4 HRTIM_RSTR_TIMECMP4_Msk /*!< Timer E compare 4 */
  7742. #define HRTIM_RSTR_TIMFCMP2_Pos (31U)
  7743. #define HRTIM_RSTR_TIMFCMP2_Msk (0x1UL << HRTIM_RSTR_TIMFCMP2_Pos) /*!< 0x80000000 */
  7744. #define HRTIM_RSTR_TIMFCMP2 HRTIM_RSTR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  7745. /* Slave Timer B reset enable bits upon other slave timers events */
  7746. #define HRTIM_RSTBR_TIMACMP1_Pos (19U)
  7747. #define HRTIM_RSTBR_TIMACMP1_Msk (0x1UL << HRTIM_RSTBR_TIMACMP1_Pos) /*!< 0x00080000 */
  7748. #define HRTIM_RSTBR_TIMACMP1 HRTIM_RSTBR_TIMACMP1_Msk /*!< Timer A compare 1 */
  7749. #define HRTIM_RSTBR_TIMACMP2_Pos (20U)
  7750. #define HRTIM_RSTBR_TIMACMP2_Msk (0x1UL << HRTIM_RSTBR_TIMACMP2_Pos) /*!< 0x00100000 */
  7751. #define HRTIM_RSTBR_TIMACMP2 HRTIM_RSTBR_TIMACMP2_Msk /*!< Timer A compare 2 */
  7752. #define HRTIM_RSTBR_TIMACMP4_Pos (21U)
  7753. #define HRTIM_RSTBR_TIMACMP4_Msk (0x1UL << HRTIM_RSTBR_TIMACMP4_Pos) /*!< 0x00200000 */
  7754. #define HRTIM_RSTBR_TIMACMP4 HRTIM_RSTBR_TIMACMP4_Msk /*!< Timer A compare 4 */
  7755. #define HRTIM_RSTBR_TIMCCMP1_Pos (22U)
  7756. #define HRTIM_RSTBR_TIMCCMP1_Msk (0x1UL << HRTIM_RSTBR_TIMCCMP1_Pos) /*!< 0x00400000 */
  7757. #define HRTIM_RSTBR_TIMCCMP1 HRTIM_RSTBR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  7758. #define HRTIM_RSTBR_TIMCCMP2_Pos (23U)
  7759. #define HRTIM_RSTBR_TIMCCMP2_Msk (0x1UL << HRTIM_RSTBR_TIMCCMP2_Pos) /*!< 0x00800000 */
  7760. #define HRTIM_RSTBR_TIMCCMP2 HRTIM_RSTBR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  7761. #define HRTIM_RSTBR_TIMCCMP4_Pos (24U)
  7762. #define HRTIM_RSTBR_TIMCCMP4_Msk (0x1UL << HRTIM_RSTBR_TIMCCMP4_Pos) /*!< 0x01000000 */
  7763. #define HRTIM_RSTBR_TIMCCMP4 HRTIM_RSTBR_TIMCCMP4_Msk /*!< Timer C compare 4 */
  7764. #define HRTIM_RSTBR_TIMDCMP1_Pos (25U)
  7765. #define HRTIM_RSTBR_TIMDCMP1_Msk (0x1UL << HRTIM_RSTBR_TIMDCMP1_Pos) /*!< 0x02000000 */
  7766. #define HRTIM_RSTBR_TIMDCMP1 HRTIM_RSTBR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  7767. #define HRTIM_RSTBR_TIMDCMP2_Pos (26U)
  7768. #define HRTIM_RSTBR_TIMDCMP2_Msk (0x1UL << HRTIM_RSTBR_TIMDCMP2_Pos) /*!< 0x04000000 */
  7769. #define HRTIM_RSTBR_TIMDCMP2 HRTIM_RSTBR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  7770. #define HRTIM_RSTBR_TIMDCMP4_Pos (27U)
  7771. #define HRTIM_RSTBR_TIMDCMP4_Msk (0x1UL << HRTIM_RSTBR_TIMDCMP4_Pos) /*!< 0x08000000 */
  7772. #define HRTIM_RSTBR_TIMDCMP4 HRTIM_RSTBR_TIMDCMP4_Msk /*!< Timer D compare 4 */
  7773. #define HRTIM_RSTBR_TIMECMP1_Pos (28U)
  7774. #define HRTIM_RSTBR_TIMECMP1_Msk (0x1UL << HRTIM_RSTBR_TIMECMP1_Pos) /*!< 0x10000000 */
  7775. #define HRTIM_RSTBR_TIMECMP1 HRTIM_RSTBR_TIMECMP1_Msk /*!< Timer E compare 1 */
  7776. #define HRTIM_RSTBR_TIMECMP2_Pos (29U)
  7777. #define HRTIM_RSTBR_TIMECMP2_Msk (0x1UL << HRTIM_RSTBR_TIMECMP2_Pos) /*!< 0x20000000 */
  7778. #define HRTIM_RSTBR_TIMECMP2 HRTIM_RSTBR_TIMECMP2_Msk /*!< Timer E compare 2 */
  7779. #define HRTIM_RSTBR_TIMECMP4_Pos (30U)
  7780. #define HRTIM_RSTBR_TIMECMP4_Msk (0x1UL << HRTIM_RSTBR_TIMECMP4_Pos) /*!< 0x40000000 */
  7781. #define HRTIM_RSTBR_TIMECMP4 HRTIM_RSTBR_TIMECMP4_Msk /*!< Timer E compare 4 */
  7782. #define HRTIM_RSTBR_TIMFCMP2_Pos (31U)
  7783. #define HRTIM_RSTBR_TIMFCMP2_Msk (0x1UL << HRTIM_RSTBR_TIMFCMP2_Pos) /*!< 0x80000000 */
  7784. #define HRTIM_RSTBR_TIMFCMP2 HRTIM_RSTBR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  7785. /* Slave Timer C reset enable bits upon other slave timers events */
  7786. #define HRTIM_RSTCR_TIMACMP1_Pos (19U)
  7787. #define HRTIM_RSTCR_TIMACMP1_Msk (0x1UL << HRTIM_RSTCR_TIMACMP1_Pos) /*!< 0x00080000 */
  7788. #define HRTIM_RSTCR_TIMACMP1 HRTIM_RSTCR_TIMACMP1_Msk /*!< Timer A compare 1 */
  7789. #define HRTIM_RSTCR_TIMACMP2_Pos (20U)
  7790. #define HRTIM_RSTCR_TIMACMP2_Msk (0x1UL << HRTIM_RSTCR_TIMACMP2_Pos) /*!< 0x00100000 */
  7791. #define HRTIM_RSTCR_TIMACMP2 HRTIM_RSTCR_TIMACMP2_Msk /*!< Timer A compare 2 */
  7792. #define HRTIM_RSTCR_TIMACMP4_Pos (21U)
  7793. #define HRTIM_RSTCR_TIMACMP4_Msk (0x1UL << HRTIM_RSTCR_TIMACMP4_Pos) /*!< 0x00200000 */
  7794. #define HRTIM_RSTCR_TIMACMP4 HRTIM_RSTCR_TIMACMP4_Msk /*!< Timer A compare 4 */
  7795. #define HRTIM_RSTCR_TIMBCMP1_Pos (22U)
  7796. #define HRTIM_RSTCR_TIMBCMP1_Msk (0x1UL << HRTIM_RSTCR_TIMBCMP1_Pos) /*!< 0x00400000 */
  7797. #define HRTIM_RSTCR_TIMBCMP1 HRTIM_RSTCR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  7798. #define HRTIM_RSTCR_TIMBCMP2_Pos (23U)
  7799. #define HRTIM_RSTCR_TIMBCMP2_Msk (0x1UL << HRTIM_RSTCR_TIMBCMP2_Pos) /*!< 0x00800000 */
  7800. #define HRTIM_RSTCR_TIMBCMP2 HRTIM_RSTCR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  7801. #define HRTIM_RSTCR_TIMBCMP4_Pos (24U)
  7802. #define HRTIM_RSTCR_TIMBCMP4_Msk (0x1UL << HRTIM_RSTCR_TIMBCMP4_Pos) /*!< 0x01000000 */
  7803. #define HRTIM_RSTCR_TIMBCMP4 HRTIM_RSTCR_TIMBCMP4_Msk /*!< Timer B compare 4 */
  7804. #define HRTIM_RSTCR_TIMDCMP1_Pos (25U)
  7805. #define HRTIM_RSTCR_TIMDCMP1_Msk (0x1UL << HRTIM_RSTCR_TIMDCMP1_Pos) /*!< 0x02000000 */
  7806. #define HRTIM_RSTCR_TIMDCMP1 HRTIM_RSTCR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  7807. #define HRTIM_RSTCR_TIMDCMP2_Pos (26U)
  7808. #define HRTIM_RSTCR_TIMDCMP2_Msk (0x1UL << HRTIM_RSTCR_TIMDCMP2_Pos) /*!< 0x04000000 */
  7809. #define HRTIM_RSTCR_TIMDCMP2 HRTIM_RSTCR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  7810. #define HRTIM_RSTCR_TIMDCMP4_Pos (27U)
  7811. #define HRTIM_RSTCR_TIMDCMP4_Msk (0x1UL << HRTIM_RSTCR_TIMDCMP4_Pos) /*!< 0x08000000 */
  7812. #define HRTIM_RSTCR_TIMDCMP4 HRTIM_RSTCR_TIMDCMP4_Msk /*!< Timer D compare 4 */
  7813. #define HRTIM_RSTCR_TIMECMP1_Pos (28U)
  7814. #define HRTIM_RSTCR_TIMECMP1_Msk (0x1UL << HRTIM_RSTCR_TIMECMP1_Pos) /*!< 0x10000000 */
  7815. #define HRTIM_RSTCR_TIMECMP1 HRTIM_RSTCR_TIMECMP1_Msk /*!< Timer E compare 1 */
  7816. #define HRTIM_RSTCR_TIMECMP2_Pos (29U)
  7817. #define HRTIM_RSTCR_TIMECMP2_Msk (0x1UL << HRTIM_RSTCR_TIMECMP2_Pos) /*!< 0x20000000 */
  7818. #define HRTIM_RSTCR_TIMECMP2 HRTIM_RSTCR_TIMECMP2_Msk /*!< Timer E compare 2 */
  7819. #define HRTIM_RSTCR_TIMECMP4_Pos (30U)
  7820. #define HRTIM_RSTCR_TIMECMP4_Msk (0x1UL << HRTIM_RSTCR_TIMECMP4_Pos) /*!< 0x40000000 */
  7821. #define HRTIM_RSTCR_TIMECMP4 HRTIM_RSTCR_TIMECMP4_Msk /*!< Timer E compare 4 */
  7822. #define HRTIM_RSTCR_TIMFCMP2_Pos (31U)
  7823. #define HRTIM_RSTCR_TIMFCMP2_Msk (0x1UL << HRTIM_RSTCR_TIMFCMP2_Pos) /*!< 0x80000000 */
  7824. #define HRTIM_RSTCR_TIMFCMP2 HRTIM_RSTCR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  7825. /* Slave Timer D reset enable bits upon other slave timers events */
  7826. #define HRTIM_RSTDR_TIMACMP1_Pos (19U)
  7827. #define HRTIM_RSTDR_TIMACMP1_Msk (0x1UL << HRTIM_RSTDR_TIMACMP1_Pos) /*!< 0x00080000 */
  7828. #define HRTIM_RSTDR_TIMACMP1 HRTIM_RSTDR_TIMACMP1_Msk /*!< Timer A compare 1 */
  7829. #define HRTIM_RSTDR_TIMACMP2_Pos (20U)
  7830. #define HRTIM_RSTDR_TIMACMP2_Msk (0x1UL << HRTIM_RSTDR_TIMACMP2_Pos) /*!< 0x00100000 */
  7831. #define HRTIM_RSTDR_TIMACMP2 HRTIM_RSTDR_TIMACMP2_Msk /*!< Timer A compare 2 */
  7832. #define HRTIM_RSTDR_TIMACMP4_Pos (21U)
  7833. #define HRTIM_RSTDR_TIMACMP4_Msk (0x1UL << HRTIM_RSTDR_TIMACMP4_Pos) /*!< 0x00200000 */
  7834. #define HRTIM_RSTDR_TIMACMP4 HRTIM_RSTDR_TIMACMP4_Msk /*!< Timer A compare 4 */
  7835. #define HRTIM_RSTDR_TIMBCMP1_Pos (22U)
  7836. #define HRTIM_RSTDR_TIMBCMP1_Msk (0x1UL << HRTIM_RSTDR_TIMBCMP1_Pos) /*!< 0x00400000 */
  7837. #define HRTIM_RSTDR_TIMBCMP1 HRTIM_RSTDR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  7838. #define HRTIM_RSTDR_TIMBCMP2_Pos (23U)
  7839. #define HRTIM_RSTDR_TIMBCMP2_Msk (0x1UL << HRTIM_RSTDR_TIMBCMP2_Pos) /*!< 0x00800000 */
  7840. #define HRTIM_RSTDR_TIMBCMP2 HRTIM_RSTDR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  7841. #define HRTIM_RSTDR_TIMBCMP4_Pos (24U)
  7842. #define HRTIM_RSTDR_TIMBCMP4_Msk (0x1UL << HRTIM_RSTDR_TIMBCMP4_Pos) /*!< 0x01000000 */
  7843. #define HRTIM_RSTDR_TIMBCMP4 HRTIM_RSTDR_TIMBCMP4_Msk /*!< Timer B compare 4 */
  7844. #define HRTIM_RSTDR_TIMCCMP1_Pos (25U)
  7845. #define HRTIM_RSTDR_TIMCCMP1_Msk (0x1UL << HRTIM_RSTDR_TIMCCMP1_Pos) /*!< 0x02000000 */
  7846. #define HRTIM_RSTDR_TIMCCMP1 HRTIM_RSTDR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  7847. #define HRTIM_RSTDR_TIMCCMP2_Pos (26U)
  7848. #define HRTIM_RSTDR_TIMCCMP2_Msk (0x1UL << HRTIM_RSTDR_TIMCCMP2_Pos) /*!< 0x04000000 */
  7849. #define HRTIM_RSTDR_TIMCCMP2 HRTIM_RSTDR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  7850. #define HRTIM_RSTDR_TIMCCMP4_Pos (27U)
  7851. #define HRTIM_RSTDR_TIMCCMP4_Msk (0x1UL << HRTIM_RSTDR_TIMCCMP4_Pos) /*!< 0x08000000 */
  7852. #define HRTIM_RSTDR_TIMCCMP4 HRTIM_RSTDR_TIMCCMP4_Msk /*!< Timer C compare 4 */
  7853. #define HRTIM_RSTDR_TIMECMP1_Pos (28U)
  7854. #define HRTIM_RSTDR_TIMECMP1_Msk (0x1UL << HRTIM_RSTDR_TIMECMP1_Pos) /*!< 0x10000000 */
  7855. #define HRTIM_RSTDR_TIMECMP1 HRTIM_RSTDR_TIMECMP1_Msk /*!< Timer E compare 1 */
  7856. #define HRTIM_RSTDR_TIMECMP2_Pos (29U)
  7857. #define HRTIM_RSTDR_TIMECMP2_Msk (0x1UL << HRTIM_RSTDR_TIMECMP2_Pos) /*!< 0x20000000 */
  7858. #define HRTIM_RSTDR_TIMECMP2 HRTIM_RSTDR_TIMECMP2_Msk /*!< Timer E compare 2 */
  7859. #define HRTIM_RSTDR_TIMECMP4_Pos (30U)
  7860. #define HRTIM_RSTDR_TIMECMP4_Msk (0x1UL << HRTIM_RSTDR_TIMECMP4_Pos) /*!< 0x40000000 */
  7861. #define HRTIM_RSTDR_TIMECMP4 HRTIM_RSTDR_TIMECMP4_Msk /*!< Timer E compare 4 */
  7862. #define HRTIM_RSTDR_TIMFCMP2_Pos (31U)
  7863. #define HRTIM_RSTDR_TIMFCMP2_Msk (0x1UL << HRTIM_RSTDR_TIMFCMP2_Pos) /*!< 0x80000000 */
  7864. #define HRTIM_RSTDR_TIMFCMP2 HRTIM_RSTDR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  7865. /* Slave Timer E reset enable bits upon other slave timers events */
  7866. #define HRTIM_RSTER_TIMACMP1_Pos (19U)
  7867. #define HRTIM_RSTER_TIMACMP1_Msk (0x1UL << HRTIM_RSTER_TIMACMP1_Pos) /*!< 0x00080000 */
  7868. #define HRTIM_RSTER_TIMACMP1 HRTIM_RSTER_TIMACMP1_Msk /*!< Timer A compare 1 */
  7869. #define HRTIM_RSTER_TIMACMP2_Pos (20U)
  7870. #define HRTIM_RSTER_TIMACMP2_Msk (0x1UL << HRTIM_RSTER_TIMACMP2_Pos) /*!< 0x00100000 */
  7871. #define HRTIM_RSTER_TIMACMP2 HRTIM_RSTER_TIMACMP2_Msk /*!< Timer A compare 2 */
  7872. #define HRTIM_RSTER_TIMACMP4_Pos (21U)
  7873. #define HRTIM_RSTER_TIMACMP4_Msk (0x1UL << HRTIM_RSTER_TIMACMP4_Pos) /*!< 0x00200000 */
  7874. #define HRTIM_RSTER_TIMACMP4 HRTIM_RSTER_TIMACMP4_Msk /*!< Timer A compare 4 */
  7875. #define HRTIM_RSTER_TIMBCMP1_Pos (22U)
  7876. #define HRTIM_RSTER_TIMBCMP1_Msk (0x1UL << HRTIM_RSTER_TIMBCMP1_Pos) /*!< 0x00400000 */
  7877. #define HRTIM_RSTER_TIMBCMP1 HRTIM_RSTER_TIMBCMP1_Msk /*!< Timer B compare 1 */
  7878. #define HRTIM_RSTER_TIMBCMP2_Pos (23U)
  7879. #define HRTIM_RSTER_TIMBCMP2_Msk (0x1UL << HRTIM_RSTER_TIMBCMP2_Pos) /*!< 0x00800000 */
  7880. #define HRTIM_RSTER_TIMBCMP2 HRTIM_RSTER_TIMBCMP2_Msk /*!< Timer B compare 2 */
  7881. #define HRTIM_RSTER_TIMBCMP4_Pos (24U)
  7882. #define HRTIM_RSTER_TIMBCMP4_Msk (0x1UL << HRTIM_RSTER_TIMBCMP4_Pos) /*!< 0x01000000 */
  7883. #define HRTIM_RSTER_TIMBCMP4 HRTIM_RSTER_TIMBCMP4_Msk /*!< Timer B compare 4 */
  7884. #define HRTIM_RSTER_TIMCCMP1_Pos (25U)
  7885. #define HRTIM_RSTER_TIMCCMP1_Msk (0x1UL << HRTIM_RSTER_TIMCCMP1_Pos) /*!< 0x02000000 */
  7886. #define HRTIM_RSTER_TIMCCMP1 HRTIM_RSTER_TIMCCMP1_Msk /*!< Timer C compare 1 */
  7887. #define HRTIM_RSTER_TIMCCMP2_Pos (26U)
  7888. #define HRTIM_RSTER_TIMCCMP2_Msk (0x1UL << HRTIM_RSTER_TIMCCMP2_Pos) /*!< 0x04000000 */
  7889. #define HRTIM_RSTER_TIMCCMP2 HRTIM_RSTER_TIMCCMP2_Msk /*!< Timer C compare 2 */
  7890. #define HRTIM_RSTER_TIMCCMP4_Pos (27U)
  7891. #define HRTIM_RSTER_TIMCCMP4_Msk (0x1UL << HRTIM_RSTER_TIMCCMP4_Pos) /*!< 0x08000000 */
  7892. #define HRTIM_RSTER_TIMCCMP4 HRTIM_RSTER_TIMCCMP4_Msk /*!< Timer C compare 4 */
  7893. #define HRTIM_RSTER_TIMDCMP1_Pos (28U)
  7894. #define HRTIM_RSTER_TIMDCMP1_Msk (0x1UL << HRTIM_RSTER_TIMDCMP1_Pos) /*!< 0x10000000 */
  7895. #define HRTIM_RSTER_TIMDCMP1 HRTIM_RSTER_TIMDCMP1_Msk /*!< Timer D compare 1 */
  7896. #define HRTIM_RSTER_TIMDCMP2_Pos (29U)
  7897. #define HRTIM_RSTER_TIMDCMP2_Msk (0x1UL << HRTIM_RSTER_TIMDCMP2_Pos) /*!< 0x20000000 */
  7898. #define HRTIM_RSTER_TIMDCMP2 HRTIM_RSTER_TIMDCMP2_Msk /*!< Timer D compare 2 */
  7899. #define HRTIM_RSTER_TIMDCMP4_Pos (30U)
  7900. #define HRTIM_RSTER_TIMDCMP4_Msk (0x1UL << HRTIM_RSTER_TIMDCMP4_Pos) /*!< 0x40000000 */
  7901. #define HRTIM_RSTER_TIMDCMP4 HRTIM_RSTER_TIMDCMP4_Msk /*!< Timer D compare 4 */
  7902. #define HRTIM_RSTER_TIMFCMP2_Pos (31U)
  7903. #define HRTIM_RSTER_TIMFCMP2_Msk (0x1UL << HRTIM_RSTER_TIMFCMP2_Pos) /*!< 0x80000000 */
  7904. #define HRTIM_RSTER_TIMFCMP2 HRTIM_RSTER_TIMFCMP2_Msk /*!< Timer F compare 2 */
  7905. /* Slave Timer F reset enable bits upon other slave timers events */
  7906. #define HRTIM_RSTFR_TIMACMP1_Pos (19U)
  7907. #define HRTIM_RSTFR_TIMACMP1_Msk (0x1UL << HRTIM_RSTFR_TIMACMP1_Pos) /*!< 0x00080000 */
  7908. #define HRTIM_RSTFR_TIMACMP1 HRTIM_RSTFR_TIMACMP1_Msk /*!< Timer A compare 1 */
  7909. #define HRTIM_RSTFR_TIMACMP2_Pos (20U)
  7910. #define HRTIM_RSTFR_TIMACMP2_Msk (0x1UL << HRTIM_RSTFR_TIMACMP2_Pos) /*!< 0x00100000 */
  7911. #define HRTIM_RSTFR_TIMACMP2 HRTIM_RSTFR_TIMACMP2_Msk /*!< Timer A compare 2 */
  7912. #define HRTIM_RSTFR_TIMACMP4_Pos (21U)
  7913. #define HRTIM_RSTFR_TIMACMP4_Msk (0x1UL << HRTIM_RSTFR_TIMACMP4_Pos) /*!< 0x00200000 */
  7914. #define HRTIM_RSTFR_TIMACMP4 HRTIM_RSTFR_TIMACMP4_Msk /*!< Timer A compare 4 */
  7915. #define HRTIM_RSTFR_TIMBCMP1_Pos (22U)
  7916. #define HRTIM_RSTFR_TIMBCMP1_Msk (0x1UL << HRTIM_RSTFR_TIMBCMP1_Pos) /*!< 0x00400000 */
  7917. #define HRTIM_RSTFR_TIMBCMP1 HRTIM_RSTFR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  7918. #define HRTIM_RSTFR_TIMBCMP2_Pos (23U)
  7919. #define HRTIM_RSTFR_TIMBCMP2_Msk (0x1UL << HRTIM_RSTFR_TIMBCMP2_Pos) /*!< 0x00800000 */
  7920. #define HRTIM_RSTFR_TIMBCMP2 HRTIM_RSTFR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  7921. #define HRTIM_RSTFR_TIMBCMP4_Pos (24U)
  7922. #define HRTIM_RSTFR_TIMBCMP4_Msk (0x1UL << HRTIM_RSTFR_TIMBCMP4_Pos) /*!< 0x01000000 */
  7923. #define HRTIM_RSTFR_TIMBCMP4 HRTIM_RSTFR_TIMBCMP4_Msk /*!< Timer B compare 4 */
  7924. #define HRTIM_RSTFR_TIMCCMP1_Pos (25U)
  7925. #define HRTIM_RSTFR_TIMCCMP1_Msk (0x1UL << HRTIM_RSTFR_TIMCCMP1_Pos) /*!< 0x02000000 */
  7926. #define HRTIM_RSTFR_TIMCCMP1 HRTIM_RSTFR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  7927. #define HRTIM_RSTFR_TIMCCMP2_Pos (26U)
  7928. #define HRTIM_RSTFR_TIMCCMP2_Msk (0x1UL << HRTIM_RSTFR_TIMCCMP2_Pos) /*!< 0x04000000 */
  7929. #define HRTIM_RSTFR_TIMCCMP2 HRTIM_RSTFR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  7930. #define HRTIM_RSTFR_TIMCCMP4_Pos (27U)
  7931. #define HRTIM_RSTFR_TIMCCMP4_Msk (0x1UL << HRTIM_RSTFR_TIMCCMP4_Pos) /*!< 0x08000000 */
  7932. #define HRTIM_RSTFR_TIMCCMP4 HRTIM_RSTFR_TIMCCMP4_Msk /*!< Timer C compare 4 */
  7933. #define HRTIM_RSTFR_TIMDCMP1_Pos (28U)
  7934. #define HRTIM_RSTFR_TIMDCMP1_Msk (0x1UL << HRTIM_RSTFR_TIMDCMP1_Pos) /*!< 0x10000000 */
  7935. #define HRTIM_RSTFR_TIMDCMP1 HRTIM_RSTFR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  7936. #define HRTIM_RSTFR_TIMDCMP2_Pos (29U)
  7937. #define HRTIM_RSTFR_TIMDCMP2_Msk (0x1UL << HRTIM_RSTFR_TIMDCMP2_Pos) /*!< 0x20000000 */
  7938. #define HRTIM_RSTFR_TIMDCMP2 HRTIM_RSTFR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  7939. #define HRTIM_RSTFR_TIMDCMP4_Pos (30U)
  7940. #define HRTIM_RSTFR_TIMDCMP4_Msk (0x1UL << HRTIM_RSTFR_TIMDCMP4_Pos) /*!< 0x40000000 */
  7941. #define HRTIM_RSTFR_TIMDCMP4 HRTIM_RSTFR_TIMDCMP4_Msk /*!< Timer D compare 4 */
  7942. #define HRTIM_RSTFR_TIMECMP2_Pos (31U)
  7943. #define HRTIM_RSTFR_TIMECMP2_Msk (0x1UL << HRTIM_RSTFR_TIMECMP2_Pos) /*!< 0x80000000 */
  7944. #define HRTIM_RSTFR_TIMECMP2 HRTIM_RSTFR_TIMECMP2_Msk /*!< Timer E compare 2 */
  7945. /**** Bit definition for Slave Timer Chopper register *************************/
  7946. #define HRTIM_CHPR_CARFRQ_Pos (0U)
  7947. #define HRTIM_CHPR_CARFRQ_Msk (0xFUL << HRTIM_CHPR_CARFRQ_Pos) /*!< 0x0000000F */
  7948. #define HRTIM_CHPR_CARFRQ HRTIM_CHPR_CARFRQ_Msk /*!< Timer carrier frequency value */
  7949. #define HRTIM_CHPR_CARFRQ_0 (0x1UL << HRTIM_CHPR_CARFRQ_Pos) /*!< 0x00000001 */
  7950. #define HRTIM_CHPR_CARFRQ_1 (0x2UL << HRTIM_CHPR_CARFRQ_Pos) /*!< 0x00000002 */
  7951. #define HRTIM_CHPR_CARFRQ_2 (0x4UL << HRTIM_CHPR_CARFRQ_Pos) /*!< 0x00000004 */
  7952. #define HRTIM_CHPR_CARFRQ_3 (0x8UL << HRTIM_CHPR_CARFRQ_Pos) /*!< 0x00000008 */
  7953. #define HRTIM_CHPR_CARDTY_Pos (4U)
  7954. #define HRTIM_CHPR_CARDTY_Msk (0x7UL << HRTIM_CHPR_CARDTY_Pos) /*!< 0x00000070 */
  7955. #define HRTIM_CHPR_CARDTY HRTIM_CHPR_CARDTY_Msk /*!< Timer chopper duty cycle value */
  7956. #define HRTIM_CHPR_CARDTY_0 (0x1UL << HRTIM_CHPR_CARDTY_Pos) /*!< 0x00000010 */
  7957. #define HRTIM_CHPR_CARDTY_1 (0x2UL << HRTIM_CHPR_CARDTY_Pos) /*!< 0x00000020 */
  7958. #define HRTIM_CHPR_CARDTY_2 (0x4UL << HRTIM_CHPR_CARDTY_Pos) /*!< 0x00000040 */
  7959. #define HRTIM_CHPR_STRPW_Pos (7U)
  7960. #define HRTIM_CHPR_STRPW_Msk (0xFUL << HRTIM_CHPR_STRPW_Pos) /*!< 0x00000780 */
  7961. #define HRTIM_CHPR_STRPW HRTIM_CHPR_STRPW_Msk /*!< Timer start pulse width value */
  7962. #define HRTIM_CHPR_STRPW_0 (0x1UL << HRTIM_CHPR_STRPW_Pos) /*!< 0x00000080 */
  7963. #define HRTIM_CHPR_STRPW_1 (0x2UL << HRTIM_CHPR_STRPW_Pos) /*!< 0x00000100 */
  7964. #define HRTIM_CHPR_STRPW_2 (0x4UL << HRTIM_CHPR_STRPW_Pos) /*!< 0x00000200 */
  7965. #define HRTIM_CHPR_STRPW_3 (0x8UL << HRTIM_CHPR_STRPW_Pos) /*!< 0x00000400 */
  7966. /**** Bit definition for Slave Timer Capture 1 control register ***************/
  7967. #define HRTIM_CPT1CR_SWCPT_Pos (0U)
  7968. #define HRTIM_CPT1CR_SWCPT_Msk (0x1UL << HRTIM_CPT1CR_SWCPT_Pos) /*!< 0x00000001 */
  7969. #define HRTIM_CPT1CR_SWCPT HRTIM_CPT1CR_SWCPT_Msk /*!< Software capture */
  7970. #define HRTIM_CPT1CR_UPDCPT_Pos (1U)
  7971. #define HRTIM_CPT1CR_UPDCPT_Msk (0x1UL << HRTIM_CPT1CR_UPDCPT_Pos) /*!< 0x00000002 */
  7972. #define HRTIM_CPT1CR_UPDCPT HRTIM_CPT1CR_UPDCPT_Msk /*!< Update capture */
  7973. #define HRTIM_CPT1CR_EXEV1CPT_Pos (2U)
  7974. #define HRTIM_CPT1CR_EXEV1CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV1CPT_Pos) /*!< 0x00000004 */
  7975. #define HRTIM_CPT1CR_EXEV1CPT HRTIM_CPT1CR_EXEV1CPT_Msk /*!< External event 1 capture */
  7976. #define HRTIM_CPT1CR_EXEV2CPT_Pos (3U)
  7977. #define HRTIM_CPT1CR_EXEV2CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV2CPT_Pos) /*!< 0x00000008 */
  7978. #define HRTIM_CPT1CR_EXEV2CPT HRTIM_CPT1CR_EXEV2CPT_Msk /*!< External event 2 capture */
  7979. #define HRTIM_CPT1CR_EXEV3CPT_Pos (4U)
  7980. #define HRTIM_CPT1CR_EXEV3CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV3CPT_Pos) /*!< 0x00000010 */
  7981. #define HRTIM_CPT1CR_EXEV3CPT HRTIM_CPT1CR_EXEV3CPT_Msk /*!< External event 3 capture */
  7982. #define HRTIM_CPT1CR_EXEV4CPT_Pos (5U)
  7983. #define HRTIM_CPT1CR_EXEV4CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV4CPT_Pos) /*!< 0x00000020 */
  7984. #define HRTIM_CPT1CR_EXEV4CPT HRTIM_CPT1CR_EXEV4CPT_Msk /*!< External event 4 capture */
  7985. #define HRTIM_CPT1CR_EXEV5CPT_Pos (6U)
  7986. #define HRTIM_CPT1CR_EXEV5CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV5CPT_Pos) /*!< 0x00000040 */
  7987. #define HRTIM_CPT1CR_EXEV5CPT HRTIM_CPT1CR_EXEV5CPT_Msk /*!< External event 5 capture */
  7988. #define HRTIM_CPT1CR_EXEV6CPT_Pos (7U)
  7989. #define HRTIM_CPT1CR_EXEV6CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV6CPT_Pos) /*!< 0x00000080 */
  7990. #define HRTIM_CPT1CR_EXEV6CPT HRTIM_CPT1CR_EXEV6CPT_Msk /*!< External event 6 capture */
  7991. #define HRTIM_CPT1CR_EXEV7CPT_Pos (8U)
  7992. #define HRTIM_CPT1CR_EXEV7CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV7CPT_Pos) /*!< 0x00000100 */
  7993. #define HRTIM_CPT1CR_EXEV7CPT HRTIM_CPT1CR_EXEV7CPT_Msk /*!< External event 7 capture */
  7994. #define HRTIM_CPT1CR_EXEV8CPT_Pos (9U)
  7995. #define HRTIM_CPT1CR_EXEV8CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV8CPT_Pos) /*!< 0x00000200 */
  7996. #define HRTIM_CPT1CR_EXEV8CPT HRTIM_CPT1CR_EXEV8CPT_Msk /*!< External event 8 capture */
  7997. #define HRTIM_CPT1CR_EXEV9CPT_Pos (10U)
  7998. #define HRTIM_CPT1CR_EXEV9CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV9CPT_Pos) /*!< 0x00000400 */
  7999. #define HRTIM_CPT1CR_EXEV9CPT HRTIM_CPT1CR_EXEV9CPT_Msk /*!< External event 9 capture */
  8000. #define HRTIM_CPT1CR_EXEV10CPT_Pos (11U)
  8001. #define HRTIM_CPT1CR_EXEV10CPT_Msk (0x1UL << HRTIM_CPT1CR_EXEV10CPT_Pos) /*!< 0x00000800 */
  8002. #define HRTIM_CPT1CR_EXEV10CPT HRTIM_CPT1CR_EXEV10CPT_Msk /*!< External event 10 capture */
  8003. #define HRTIM_CPT1CR_TF1SET_Pos (0U)
  8004. #define HRTIM_CPT1CR_TF1SET_Msk (0x1UL << HRTIM_CPT1CR_TF1SET_Pos) /*!< 0x00000001 */
  8005. #define HRTIM_CPT1CR_TF1SET HRTIM_CPT1CR_TF1SET_Msk /*!< Timer F output 1 set */
  8006. #define HRTIM_CPT1CR_TF1RST_Pos (1U)
  8007. #define HRTIM_CPT1CR_TF1RST_Msk (0x1UL << HRTIM_CPT1CR_TF1RST_Pos) /*!< 0x00000002 */
  8008. #define HRTIM_CPT1CR_TF1RST HRTIM_CPT1CR_TF1RST_Msk /*!< Timer F output 1 reset */
  8009. #define HRTIM_CPT1CR_TIMFCMP1_Pos (2U)
  8010. #define HRTIM_CPT1CR_TIMFCMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMFCMP1_Pos) /*!< 0x00000004 */
  8011. #define HRTIM_CPT1CR_TIMFCMP1 HRTIM_CPT1CR_TIMFCMP1_Msk /*!< Timer F compare 1 */
  8012. #define HRTIM_CPT1CR_TIMFCMP2_Pos (3U)
  8013. #define HRTIM_CPT1CR_TIMFCMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMFCMP2_Pos) /*!< 0x00000008 */
  8014. #define HRTIM_CPT1CR_TIMFCMP2 HRTIM_CPT1CR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  8015. #define HRTIM_CPT1CR_TA1SET_Pos (12U)
  8016. #define HRTIM_CPT1CR_TA1SET_Msk (0x1UL << HRTIM_CPT1CR_TA1SET_Pos) /*!< 0x00001000 */
  8017. #define HRTIM_CPT1CR_TA1SET HRTIM_CPT1CR_TA1SET_Msk /*!< Timer A output 1 set */
  8018. #define HRTIM_CPT1CR_TA1RST_Pos (13U)
  8019. #define HRTIM_CPT1CR_TA1RST_Msk (0x1UL << HRTIM_CPT1CR_TA1RST_Pos) /*!< 0x00002000 */
  8020. #define HRTIM_CPT1CR_TA1RST HRTIM_CPT1CR_TA1RST_Msk /*!< Timer A output 1 reset */
  8021. #define HRTIM_CPT1CR_TIMACMP1_Pos (14U)
  8022. #define HRTIM_CPT1CR_TIMACMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMACMP1_Pos) /*!< 0x00004000 */
  8023. #define HRTIM_CPT1CR_TIMACMP1 HRTIM_CPT1CR_TIMACMP1_Msk /*!< Timer A compare 1 */
  8024. #define HRTIM_CPT1CR_TIMACMP2_Pos (15U)
  8025. #define HRTIM_CPT1CR_TIMACMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMACMP2_Pos) /*!< 0x00008000 */
  8026. #define HRTIM_CPT1CR_TIMACMP2 HRTIM_CPT1CR_TIMACMP2_Msk /*!< Timer A compare 2 */
  8027. #define HRTIM_CPT1CR_TB1SET_Pos (16U)
  8028. #define HRTIM_CPT1CR_TB1SET_Msk (0x1UL << HRTIM_CPT1CR_TB1SET_Pos) /*!< 0x00010000 */
  8029. #define HRTIM_CPT1CR_TB1SET HRTIM_CPT1CR_TB1SET_Msk /*!< Timer B output 1 set */
  8030. #define HRTIM_CPT1CR_TB1RST_Pos (17U)
  8031. #define HRTIM_CPT1CR_TB1RST_Msk (0x1UL << HRTIM_CPT1CR_TB1RST_Pos) /*!< 0x00020000 */
  8032. #define HRTIM_CPT1CR_TB1RST HRTIM_CPT1CR_TB1RST_Msk /*!< Timer B output 1 reset */
  8033. #define HRTIM_CPT1CR_TIMBCMP1_Pos (18U)
  8034. #define HRTIM_CPT1CR_TIMBCMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMBCMP1_Pos) /*!< 0x00040000 */
  8035. #define HRTIM_CPT1CR_TIMBCMP1 HRTIM_CPT1CR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  8036. #define HRTIM_CPT1CR_TIMBCMP2_Pos (19U)
  8037. #define HRTIM_CPT1CR_TIMBCMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMBCMP2_Pos) /*!< 0x00080000 */
  8038. #define HRTIM_CPT1CR_TIMBCMP2 HRTIM_CPT1CR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  8039. #define HRTIM_CPT1CR_TC1SET_Pos (20U)
  8040. #define HRTIM_CPT1CR_TC1SET_Msk (0x1UL << HRTIM_CPT1CR_TC1SET_Pos) /*!< 0x00100000 */
  8041. #define HRTIM_CPT1CR_TC1SET HRTIM_CPT1CR_TC1SET_Msk /*!< Timer C output 1 set */
  8042. #define HRTIM_CPT1CR_TC1RST_Pos (21U)
  8043. #define HRTIM_CPT1CR_TC1RST_Msk (0x1UL << HRTIM_CPT1CR_TC1RST_Pos) /*!< 0x00200000 */
  8044. #define HRTIM_CPT1CR_TC1RST HRTIM_CPT1CR_TC1RST_Msk /*!< Timer C output 1 reset */
  8045. #define HRTIM_CPT1CR_TIMCCMP1_Pos (22U)
  8046. #define HRTIM_CPT1CR_TIMCCMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMCCMP1_Pos) /*!< 0x00400000 */
  8047. #define HRTIM_CPT1CR_TIMCCMP1 HRTIM_CPT1CR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  8048. #define HRTIM_CPT1CR_TIMCCMP2_Pos (23U)
  8049. #define HRTIM_CPT1CR_TIMCCMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMCCMP2_Pos) /*!< 0x00800000 */
  8050. #define HRTIM_CPT1CR_TIMCCMP2 HRTIM_CPT1CR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  8051. #define HRTIM_CPT1CR_TD1SET_Pos (24U)
  8052. #define HRTIM_CPT1CR_TD1SET_Msk (0x1UL << HRTIM_CPT1CR_TD1SET_Pos) /*!< 0x01000000 */
  8053. #define HRTIM_CPT1CR_TD1SET HRTIM_CPT1CR_TD1SET_Msk /*!< Timer D output 1 set */
  8054. #define HRTIM_CPT1CR_TD1RST_Pos (25U)
  8055. #define HRTIM_CPT1CR_TD1RST_Msk (0x1UL << HRTIM_CPT1CR_TD1RST_Pos) /*!< 0x02000000 */
  8056. #define HRTIM_CPT1CR_TD1RST HRTIM_CPT1CR_TD1RST_Msk /*!< Timer D output 1 reset */
  8057. #define HRTIM_CPT1CR_TIMDCMP1_Pos (26U)
  8058. #define HRTIM_CPT1CR_TIMDCMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMDCMP1_Pos) /*!< 0x04000000 */
  8059. #define HRTIM_CPT1CR_TIMDCMP1 HRTIM_CPT1CR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  8060. #define HRTIM_CPT1CR_TIMDCMP2_Pos (27U)
  8061. #define HRTIM_CPT1CR_TIMDCMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMDCMP2_Pos) /*!< 0x08000000 */
  8062. #define HRTIM_CPT1CR_TIMDCMP2 HRTIM_CPT1CR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  8063. #define HRTIM_CPT1CR_TE1SET_Pos (28U)
  8064. #define HRTIM_CPT1CR_TE1SET_Msk (0x1UL << HRTIM_CPT1CR_TE1SET_Pos) /*!< 0x10000000 */
  8065. #define HRTIM_CPT1CR_TE1SET HRTIM_CPT1CR_TE1SET_Msk /*!< Timer E output 1 set */
  8066. #define HRTIM_CPT1CR_TE1RST_Pos (29U)
  8067. #define HRTIM_CPT1CR_TE1RST_Msk (0x1UL << HRTIM_CPT1CR_TE1RST_Pos) /*!< 0x20000000 */
  8068. #define HRTIM_CPT1CR_TE1RST HRTIM_CPT1CR_TE1RST_Msk /*!< Timer E output 1 reset */
  8069. #define HRTIM_CPT1CR_TIMECMP1_Pos (30U)
  8070. #define HRTIM_CPT1CR_TIMECMP1_Msk (0x1UL << HRTIM_CPT1CR_TIMECMP1_Pos) /*!< 0x40000000 */
  8071. #define HRTIM_CPT1CR_TIMECMP1 HRTIM_CPT1CR_TIMECMP1_Msk /*!< Timer E compare 1 */
  8072. #define HRTIM_CPT1CR_TIMECMP2_Pos (31U)
  8073. #define HRTIM_CPT1CR_TIMECMP2_Msk (0x1UL << HRTIM_CPT1CR_TIMECMP2_Pos) /*!< 0x80000000 */
  8074. #define HRTIM_CPT1CR_TIMECMP2 HRTIM_CPT1CR_TIMECMP2_Msk /*!< Timer E compare 2 */
  8075. /**** Bit definition for Slave Timer Capture 2 control register ***************/
  8076. #define HRTIM_CPT2CR_SWCPT_Pos (0U)
  8077. #define HRTIM_CPT2CR_SWCPT_Msk (0x1UL << HRTIM_CPT2CR_SWCPT_Pos) /*!< 0x00000001 */
  8078. #define HRTIM_CPT2CR_SWCPT HRTIM_CPT2CR_SWCPT_Msk /*!< Software capture */
  8079. #define HRTIM_CPT2CR_UPDCPT_Pos (1U)
  8080. #define HRTIM_CPT2CR_UPDCPT_Msk (0x1UL << HRTIM_CPT2CR_UPDCPT_Pos) /*!< 0x00000002 */
  8081. #define HRTIM_CPT2CR_UPDCPT HRTIM_CPT2CR_UPDCPT_Msk /*!< Update capture */
  8082. #define HRTIM_CPT2CR_EXEV1CPT_Pos (2U)
  8083. #define HRTIM_CPT2CR_EXEV1CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV1CPT_Pos) /*!< 0x00000004 */
  8084. #define HRTIM_CPT2CR_EXEV1CPT HRTIM_CPT2CR_EXEV1CPT_Msk /*!< External event 1 capture */
  8085. #define HRTIM_CPT2CR_EXEV2CPT_Pos (3U)
  8086. #define HRTIM_CPT2CR_EXEV2CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV2CPT_Pos) /*!< 0x00000008 */
  8087. #define HRTIM_CPT2CR_EXEV2CPT HRTIM_CPT2CR_EXEV2CPT_Msk /*!< External event 2 capture */
  8088. #define HRTIM_CPT2CR_EXEV3CPT_Pos (4U)
  8089. #define HRTIM_CPT2CR_EXEV3CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV3CPT_Pos) /*!< 0x00000010 */
  8090. #define HRTIM_CPT2CR_EXEV3CPT HRTIM_CPT2CR_EXEV3CPT_Msk /*!< External event 3 capture */
  8091. #define HRTIM_CPT2CR_EXEV4CPT_Pos (5U)
  8092. #define HRTIM_CPT2CR_EXEV4CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV4CPT_Pos) /*!< 0x00000020 */
  8093. #define HRTIM_CPT2CR_EXEV4CPT HRTIM_CPT2CR_EXEV4CPT_Msk /*!< External event 4 capture */
  8094. #define HRTIM_CPT2CR_EXEV5CPT_Pos (6U)
  8095. #define HRTIM_CPT2CR_EXEV5CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV5CPT_Pos) /*!< 0x00000040 */
  8096. #define HRTIM_CPT2CR_EXEV5CPT HRTIM_CPT2CR_EXEV5CPT_Msk /*!< External event 5 capture */
  8097. #define HRTIM_CPT2CR_EXEV6CPT_Pos (7U)
  8098. #define HRTIM_CPT2CR_EXEV6CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV6CPT_Pos) /*!< 0x00000080 */
  8099. #define HRTIM_CPT2CR_EXEV6CPT HRTIM_CPT2CR_EXEV6CPT_Msk /*!< External event 6 capture */
  8100. #define HRTIM_CPT2CR_EXEV7CPT_Pos (8U)
  8101. #define HRTIM_CPT2CR_EXEV7CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV7CPT_Pos) /*!< 0x00000100 */
  8102. #define HRTIM_CPT2CR_EXEV7CPT HRTIM_CPT2CR_EXEV7CPT_Msk /*!< External event 7 capture */
  8103. #define HRTIM_CPT2CR_EXEV8CPT_Pos (9U)
  8104. #define HRTIM_CPT2CR_EXEV8CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV8CPT_Pos) /*!< 0x00000200 */
  8105. #define HRTIM_CPT2CR_EXEV8CPT HRTIM_CPT2CR_EXEV8CPT_Msk /*!< External event 8 capture */
  8106. #define HRTIM_CPT2CR_EXEV9CPT_Pos (10U)
  8107. #define HRTIM_CPT2CR_EXEV9CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV9CPT_Pos) /*!< 0x00000400 */
  8108. #define HRTIM_CPT2CR_EXEV9CPT HRTIM_CPT2CR_EXEV9CPT_Msk /*!< External event 9 capture */
  8109. #define HRTIM_CPT2CR_EXEV10CPT_Pos (11U)
  8110. #define HRTIM_CPT2CR_EXEV10CPT_Msk (0x1UL << HRTIM_CPT2CR_EXEV10CPT_Pos) /*!< 0x00000800 */
  8111. #define HRTIM_CPT2CR_EXEV10CPT HRTIM_CPT2CR_EXEV10CPT_Msk /*!< External event 10 capture */
  8112. #define HRTIM_CPT2CR_TF1SET_Pos (0U)
  8113. #define HRTIM_CPT2CR_TF1SET_Msk (0x1UL << HRTIM_CPT2CR_TF1SET_Pos) /*!< 0x00000001 */
  8114. #define HRTIM_CPT2CR_TF1SET HRTIM_CPT2CR_TF1SET_Msk /*!< Timer F output 1 set */
  8115. #define HRTIM_CPT2CR_TF1RST_Pos (1U)
  8116. #define HRTIM_CPT2CR_TF1RST_Msk (0x1UL << HRTIM_CPT2CR_TF1RST_Pos) /*!< 0x00000002 */
  8117. #define HRTIM_CPT2CR_TF1RST HRTIM_CPT2CR_TF1RST_Msk /*!< Timer F output 1 reset */
  8118. #define HRTIM_CPT2CR_TIMFCMP1_Pos (2U)
  8119. #define HRTIM_CPT2CR_TIMFCMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMFCMP1_Pos) /*!< 0x00000004 */
  8120. #define HRTIM_CPT2CR_TIMFCMP1 HRTIM_CPT2CR_TIMFCMP1_Msk /*!< Timer F compare 1 */
  8121. #define HRTIM_CPT2CR_TIMFCMP2_Pos (3U)
  8122. #define HRTIM_CPT2CR_TIMFCMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMFCMP2_Pos) /*!< 0x00000008 */
  8123. #define HRTIM_CPT2CR_TIMFCMP2 HRTIM_CPT2CR_TIMFCMP2_Msk /*!< Timer F compare 2 */
  8124. #define HRTIM_CPT2CR_TA1SET_Pos (12U)
  8125. #define HRTIM_CPT2CR_TA1SET_Msk (0x1UL << HRTIM_CPT2CR_TA1SET_Pos) /*!< 0x00001000 */
  8126. #define HRTIM_CPT2CR_TA1SET HRTIM_CPT2CR_TA1SET_Msk /*!< Timer A output 1 set */
  8127. #define HRTIM_CPT2CR_TA1RST_Pos (13U)
  8128. #define HRTIM_CPT2CR_TA1RST_Msk (0x1UL << HRTIM_CPT2CR_TA1RST_Pos) /*!< 0x00002000 */
  8129. #define HRTIM_CPT2CR_TA1RST HRTIM_CPT2CR_TA1RST_Msk /*!< Timer A output 1 reset */
  8130. #define HRTIM_CPT2CR_TIMACMP1_Pos (14U)
  8131. #define HRTIM_CPT2CR_TIMACMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMACMP1_Pos) /*!< 0x00004000 */
  8132. #define HRTIM_CPT2CR_TIMACMP1 HRTIM_CPT2CR_TIMACMP1_Msk /*!< Timer A compare 1 */
  8133. #define HRTIM_CPT2CR_TIMACMP2_Pos (15U)
  8134. #define HRTIM_CPT2CR_TIMACMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMACMP2_Pos) /*!< 0x00008000 */
  8135. #define HRTIM_CPT2CR_TIMACMP2 HRTIM_CPT2CR_TIMACMP2_Msk /*!< Timer A compare 2 */
  8136. #define HRTIM_CPT2CR_TB1SET_Pos (16U)
  8137. #define HRTIM_CPT2CR_TB1SET_Msk (0x1UL << HRTIM_CPT2CR_TB1SET_Pos) /*!< 0x00010000 */
  8138. #define HRTIM_CPT2CR_TB1SET HRTIM_CPT2CR_TB1SET_Msk /*!< Timer B output 1 set */
  8139. #define HRTIM_CPT2CR_TB1RST_Pos (17U)
  8140. #define HRTIM_CPT2CR_TB1RST_Msk (0x1UL << HRTIM_CPT2CR_TB1RST_Pos) /*!< 0x00020000 */
  8141. #define HRTIM_CPT2CR_TB1RST HRTIM_CPT2CR_TB1RST_Msk /*!< Timer B output 1 reset */
  8142. #define HRTIM_CPT2CR_TIMBCMP1_Pos (18U)
  8143. #define HRTIM_CPT2CR_TIMBCMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMBCMP1_Pos) /*!< 0x00040000 */
  8144. #define HRTIM_CPT2CR_TIMBCMP1 HRTIM_CPT2CR_TIMBCMP1_Msk /*!< Timer B compare 1 */
  8145. #define HRTIM_CPT2CR_TIMBCMP2_Pos (19U)
  8146. #define HRTIM_CPT2CR_TIMBCMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMBCMP2_Pos) /*!< 0x00080000 */
  8147. #define HRTIM_CPT2CR_TIMBCMP2 HRTIM_CPT2CR_TIMBCMP2_Msk /*!< Timer B compare 2 */
  8148. #define HRTIM_CPT2CR_TC1SET_Pos (20U)
  8149. #define HRTIM_CPT2CR_TC1SET_Msk (0x1UL << HRTIM_CPT2CR_TC1SET_Pos) /*!< 0x00100000 */
  8150. #define HRTIM_CPT2CR_TC1SET HRTIM_CPT2CR_TC1SET_Msk /*!< Timer C output 1 set */
  8151. #define HRTIM_CPT2CR_TC1RST_Pos (21U)
  8152. #define HRTIM_CPT2CR_TC1RST_Msk (0x1UL << HRTIM_CPT2CR_TC1RST_Pos) /*!< 0x00200000 */
  8153. #define HRTIM_CPT2CR_TC1RST HRTIM_CPT2CR_TC1RST_Msk /*!< Timer C output 1 reset */
  8154. #define HRTIM_CPT2CR_TIMCCMP1_Pos (22U)
  8155. #define HRTIM_CPT2CR_TIMCCMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMCCMP1_Pos) /*!< 0x00400000 */
  8156. #define HRTIM_CPT2CR_TIMCCMP1 HRTIM_CPT2CR_TIMCCMP1_Msk /*!< Timer C compare 1 */
  8157. #define HRTIM_CPT2CR_TIMCCMP2_Pos (23U)
  8158. #define HRTIM_CPT2CR_TIMCCMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMCCMP2_Pos) /*!< 0x00800000 */
  8159. #define HRTIM_CPT2CR_TIMCCMP2 HRTIM_CPT2CR_TIMCCMP2_Msk /*!< Timer C compare 2 */
  8160. #define HRTIM_CPT2CR_TD1SET_Pos (24U)
  8161. #define HRTIM_CPT2CR_TD1SET_Msk (0x1UL << HRTIM_CPT2CR_TD1SET_Pos) /*!< 0x01000000 */
  8162. #define HRTIM_CPT2CR_TD1SET HRTIM_CPT2CR_TD1SET_Msk /*!< Timer D output 1 set */
  8163. #define HRTIM_CPT2CR_TD1RST_Pos (25U)
  8164. #define HRTIM_CPT2CR_TD1RST_Msk (0x1UL << HRTIM_CPT2CR_TD1RST_Pos) /*!< 0x02000000 */
  8165. #define HRTIM_CPT2CR_TD1RST HRTIM_CPT2CR_TD1RST_Msk /*!< Timer D output 1 reset */
  8166. #define HRTIM_CPT2CR_TIMDCMP1_Pos (26U)
  8167. #define HRTIM_CPT2CR_TIMDCMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMDCMP1_Pos) /*!< 0x04000000 */
  8168. #define HRTIM_CPT2CR_TIMDCMP1 HRTIM_CPT2CR_TIMDCMP1_Msk /*!< Timer D compare 1 */
  8169. #define HRTIM_CPT2CR_TIMDCMP2_Pos (27U)
  8170. #define HRTIM_CPT2CR_TIMDCMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMDCMP2_Pos) /*!< 0x08000000 */
  8171. #define HRTIM_CPT2CR_TIMDCMP2 HRTIM_CPT2CR_TIMDCMP2_Msk /*!< Timer D compare 2 */
  8172. #define HRTIM_CPT2CR_TE1SET_Pos (28U)
  8173. #define HRTIM_CPT2CR_TE1SET_Msk (0x1UL << HRTIM_CPT2CR_TE1SET_Pos) /*!< 0x10000000 */
  8174. #define HRTIM_CPT2CR_TE1SET HRTIM_CPT2CR_TE1SET_Msk /*!< Timer E output 1 set */
  8175. #define HRTIM_CPT2CR_TE1RST_Pos (29U)
  8176. #define HRTIM_CPT2CR_TE1RST_Msk (0x1UL << HRTIM_CPT2CR_TE1RST_Pos) /*!< 0x20000000 */
  8177. #define HRTIM_CPT2CR_TE1RST HRTIM_CPT2CR_TE1RST_Msk /*!< Timer E output 1 reset */
  8178. #define HRTIM_CPT2CR_TIMECMP1_Pos (30U)
  8179. #define HRTIM_CPT2CR_TIMECMP1_Msk (0x1UL << HRTIM_CPT2CR_TIMECMP1_Pos) /*!< 0x40000000 */
  8180. #define HRTIM_CPT2CR_TIMECMP1 HRTIM_CPT2CR_TIMECMP1_Msk /*!< Timer E compare 1 */
  8181. #define HRTIM_CPT2CR_TIMECMP2_Pos (31U)
  8182. #define HRTIM_CPT2CR_TIMECMP2_Msk (0x1UL << HRTIM_CPT2CR_TIMECMP2_Pos) /*!< 0x80000000 */
  8183. #define HRTIM_CPT2CR_TIMECMP2 HRTIM_CPT2CR_TIMECMP2_Msk /*!< Timer E compare 2 */
  8184. /**** Bit definition for Slave Timer Output register **************************/
  8185. #define HRTIM_OUTR_POL1_Pos (1U)
  8186. #define HRTIM_OUTR_POL1_Msk (0x1UL << HRTIM_OUTR_POL1_Pos) /*!< 0x00000002 */
  8187. #define HRTIM_OUTR_POL1 HRTIM_OUTR_POL1_Msk /*!< Slave output 1 polarity */
  8188. #define HRTIM_OUTR_IDLM1_Pos (2U)
  8189. #define HRTIM_OUTR_IDLM1_Msk (0x1UL << HRTIM_OUTR_IDLM1_Pos) /*!< 0x00000004 */
  8190. #define HRTIM_OUTR_IDLM1 HRTIM_OUTR_IDLM1_Msk /*!< Slave output 1 idle mode */
  8191. #define HRTIM_OUTR_IDLES1_Pos (3U)
  8192. #define HRTIM_OUTR_IDLES1_Msk (0x1UL << HRTIM_OUTR_IDLES1_Pos) /*!< 0x00000008 */
  8193. #define HRTIM_OUTR_IDLES1 HRTIM_OUTR_IDLES1_Msk /*!< Slave output 1 idle state */
  8194. #define HRTIM_OUTR_FAULT1_Pos (4U)
  8195. #define HRTIM_OUTR_FAULT1_Msk (0x3UL << HRTIM_OUTR_FAULT1_Pos) /*!< 0x00000030 */
  8196. #define HRTIM_OUTR_FAULT1 HRTIM_OUTR_FAULT1_Msk /*!< Slave output 1 fault state */
  8197. #define HRTIM_OUTR_FAULT1_0 (0x1UL << HRTIM_OUTR_FAULT1_Pos) /*!< 0x00000010 */
  8198. #define HRTIM_OUTR_FAULT1_1 (0x2UL << HRTIM_OUTR_FAULT1_Pos) /*!< 0x00000020 */
  8199. #define HRTIM_OUTR_CHP1_Pos (6U)
  8200. #define HRTIM_OUTR_CHP1_Msk (0x1UL << HRTIM_OUTR_CHP1_Pos) /*!< 0x00000040 */
  8201. #define HRTIM_OUTR_CHP1 HRTIM_OUTR_CHP1_Msk /*!< Slave output 1 chopper enable */
  8202. #define HRTIM_OUTR_DIDL1_Pos (7U)
  8203. #define HRTIM_OUTR_DIDL1_Msk (0x1UL << HRTIM_OUTR_DIDL1_Pos) /*!< 0x00000080 */
  8204. #define HRTIM_OUTR_DIDL1 HRTIM_OUTR_DIDL1_Msk /*!< Slave output 1 dead time idle */
  8205. #define HRTIM_OUTR_DTEN_Pos (8U)
  8206. #define HRTIM_OUTR_DTEN_Msk (0x1UL << HRTIM_OUTR_DTEN_Pos) /*!< 0x00000100 */
  8207. #define HRTIM_OUTR_DTEN HRTIM_OUTR_DTEN_Msk /*!< Slave output deadtime enable */
  8208. #define HRTIM_OUTR_DLYPRTEN_Pos (9U)
  8209. #define HRTIM_OUTR_DLYPRTEN_Msk (0x1UL << HRTIM_OUTR_DLYPRTEN_Pos) /*!< 0x00000200 */
  8210. #define HRTIM_OUTR_DLYPRTEN HRTIM_OUTR_DLYPRTEN_Msk /*!< Slave output delay protection enable */
  8211. #define HRTIM_OUTR_DLYPRT_Pos (10U)
  8212. #define HRTIM_OUTR_DLYPRT_Msk (0x7UL << HRTIM_OUTR_DLYPRT_Pos) /*!< 0x00001C00 */
  8213. #define HRTIM_OUTR_DLYPRT HRTIM_OUTR_DLYPRT_Msk /*!< Slave output delay protection */
  8214. #define HRTIM_OUTR_DLYPRT_0 (0x1UL << HRTIM_OUTR_DLYPRT_Pos) /*!< 0x00000400 */
  8215. #define HRTIM_OUTR_DLYPRT_1 (0x2UL << HRTIM_OUTR_DLYPRT_Pos) /*!< 0x00000800 */
  8216. #define HRTIM_OUTR_DLYPRT_2 (0x4UL << HRTIM_OUTR_DLYPRT_Pos) /*!< 0x00001000 */
  8217. #define HRTIM_OUTR_BIAR_Pos (14U)
  8218. #define HRTIM_OUTR_BIAR_Msk (0x1UL << HRTIM_OUTR_BIAR_Pos) /*!< 0x00004000 */
  8219. #define HRTIM_OUTR_BIAR HRTIM_OUTR_BIAR_Msk /*!< Slave output Balanced Idle Automatic resume */
  8220. #define HRTIM_OUTR_POL2_Pos (17U)
  8221. #define HRTIM_OUTR_POL2_Msk (0x1UL << HRTIM_OUTR_POL2_Pos) /*!< 0x00020000 */
  8222. #define HRTIM_OUTR_POL2 HRTIM_OUTR_POL2_Msk /*!< Slave output 2 polarity */
  8223. #define HRTIM_OUTR_IDLM2_Pos (18U)
  8224. #define HRTIM_OUTR_IDLM2_Msk (0x1UL << HRTIM_OUTR_IDLM2_Pos) /*!< 0x00040000 */
  8225. #define HRTIM_OUTR_IDLM2 HRTIM_OUTR_IDLM2_Msk /*!< Slave output 2 idle mode */
  8226. #define HRTIM_OUTR_IDLES2_Pos (19U)
  8227. #define HRTIM_OUTR_IDLES2_Msk (0x1UL << HRTIM_OUTR_IDLES2_Pos) /*!< 0x00080000 */
  8228. #define HRTIM_OUTR_IDLES2 HRTIM_OUTR_IDLES2_Msk /*!< Slave output 2 idle state */
  8229. #define HRTIM_OUTR_FAULT2_Pos (20U)
  8230. #define HRTIM_OUTR_FAULT2_Msk (0x3UL << HRTIM_OUTR_FAULT2_Pos) /*!< 0x00300000 */
  8231. #define HRTIM_OUTR_FAULT2 HRTIM_OUTR_FAULT2_Msk /*!< Slave output 2 fault state */
  8232. #define HRTIM_OUTR_FAULT2_0 (0x1UL << HRTIM_OUTR_FAULT2_Pos) /*!< 0x00100000 */
  8233. #define HRTIM_OUTR_FAULT2_1 (0x2UL << HRTIM_OUTR_FAULT2_Pos) /*!< 0x00200000 */
  8234. #define HRTIM_OUTR_CHP2_Pos (22U)
  8235. #define HRTIM_OUTR_CHP2_Msk (0x1UL << HRTIM_OUTR_CHP2_Pos) /*!< 0x00400000 */
  8236. #define HRTIM_OUTR_CHP2 HRTIM_OUTR_CHP2_Msk /*!< Slave output 2 chopper enable */
  8237. #define HRTIM_OUTR_DIDL2_Pos (23U)
  8238. #define HRTIM_OUTR_DIDL2_Msk (0x1UL << HRTIM_OUTR_DIDL2_Pos) /*!< 0x00800000 */
  8239. #define HRTIM_OUTR_DIDL2 HRTIM_OUTR_DIDL2_Msk /*!< Slave output 2 dead time idle */
  8240. /**** Bit definition for Timerx Fault register ***************************/
  8241. #define HRTIM_FLTR_FLT1EN_Pos (0U)
  8242. #define HRTIM_FLTR_FLT1EN_Msk (0x1UL << HRTIM_FLTR_FLT1EN_Pos) /*!< 0x00000001 */
  8243. #define HRTIM_FLTR_FLT1EN HRTIM_FLTR_FLT1EN_Msk /*!< Fault 1 enable */
  8244. #define HRTIM_FLTR_FLT2EN_Pos (1U)
  8245. #define HRTIM_FLTR_FLT2EN_Msk (0x1UL << HRTIM_FLTR_FLT2EN_Pos) /*!< 0x00000002 */
  8246. #define HRTIM_FLTR_FLT2EN HRTIM_FLTR_FLT2EN_Msk /*!< Fault 2 enable */
  8247. #define HRTIM_FLTR_FLT3EN_Pos (2U)
  8248. #define HRTIM_FLTR_FLT3EN_Msk (0x1UL << HRTIM_FLTR_FLT3EN_Pos) /*!< 0x00000004 */
  8249. #define HRTIM_FLTR_FLT3EN HRTIM_FLTR_FLT3EN_Msk /*!< Fault 3 enable */
  8250. #define HRTIM_FLTR_FLT4EN_Pos (3U)
  8251. #define HRTIM_FLTR_FLT4EN_Msk (0x1UL << HRTIM_FLTR_FLT4EN_Pos) /*!< 0x00000008 */
  8252. #define HRTIM_FLTR_FLT4EN HRTIM_FLTR_FLT4EN_Msk /*!< Fault 4 enable */
  8253. #define HRTIM_FLTR_FLT5EN_Pos (4U)
  8254. #define HRTIM_FLTR_FLT5EN_Msk (0x1UL << HRTIM_FLTR_FLT5EN_Pos) /*!< 0x00000010 */
  8255. #define HRTIM_FLTR_FLT5EN HRTIM_FLTR_FLT5EN_Msk /*!< Fault 5 enable */
  8256. #define HRTIM_FLTR_FLT6EN_Pos (5U)
  8257. #define HRTIM_FLTR_FLT6EN_Msk (0x1UL << HRTIM_FLTR_FLT6EN_Pos) /*!< 0x00000020 */
  8258. #define HRTIM_FLTR_FLT6EN HRTIM_FLTR_FLT6EN_Msk /*!< Fault 6 enable */
  8259. #define HRTIM_FLTR_FLTLCK_Pos (31U)
  8260. #define HRTIM_FLTR_FLTLCK_Msk (0x1UL << HRTIM_FLTR_FLTLCK_Pos) /*!< 0x80000000 */
  8261. #define HRTIM_FLTR_FLTLCK HRTIM_FLTR_FLTLCK_Msk /*!< Fault sources lock */
  8262. /**** Bit definition for HRTIM Timerx control register 2 ****************/
  8263. #define HRTIM_TIMCR2_DCDE_Pos (0U)
  8264. #define HRTIM_TIMCR2_DCDE_Msk (0x1UL << HRTIM_TIMCR2_DCDE_Pos) /*!< 0x00000001 */
  8265. #define HRTIM_TIMCR2_DCDE HRTIM_TIMCR2_DCDE_Msk /*!< Dual Channel DAC trigger enable */
  8266. #define HRTIM_TIMCR2_DCDS_Pos (1U)
  8267. #define HRTIM_TIMCR2_DCDS_Msk (0x1UL << HRTIM_TIMCR2_DCDS_Pos) /*!< 0x00000002 */
  8268. #define HRTIM_TIMCR2_DCDS HRTIM_TIMCR2_DCDS_Msk /*!< Dual Channel DAC step trigger */
  8269. #define HRTIM_TIMCR2_DCDR_Pos (2U)
  8270. #define HRTIM_TIMCR2_DCDR_Msk (0x1UL << HRTIM_TIMCR2_DCDR_Pos) /*!< 0x00000004 */
  8271. #define HRTIM_TIMCR2_DCDR HRTIM_TIMCR2_DCDR_Msk /*!< Dual Channel DAC reset trigger */
  8272. #define HRTIM_TIMCR2_UDM_Pos (4U)
  8273. #define HRTIM_TIMCR2_UDM_Msk (0x1UL << HRTIM_TIMCR2_UDM_Pos) /*!< 0x00000010 */
  8274. #define HRTIM_TIMCR2_UDM HRTIM_TIMCR2_UDM_Msk /*!< Up-Down Mode*/
  8275. #define HRTIM_TIMCR2_ROM_Pos (6U)
  8276. #define HRTIM_TIMCR2_ROM_Msk (0x3UL << HRTIM_TIMCR2_ROM_Pos) /*!< 0x000000C0 */
  8277. #define HRTIM_TIMCR2_ROM HRTIM_TIMCR2_ROM_Msk /*!< Roll-over Mode */
  8278. #define HRTIM_TIMCR2_ROM_0 (0x1UL << HRTIM_TIMCR2_ROM_Pos) /*!< 0x00000040 */
  8279. #define HRTIM_TIMCR2_ROM_1 (0x2UL << HRTIM_TIMCR2_ROM_Pos) /*!< 0x00000080 */
  8280. #define HRTIM_TIMCR2_OUTROM_Pos (8U)
  8281. #define HRTIM_TIMCR2_OUTROM_Msk (0x3UL << HRTIM_TIMCR2_OUTROM_Pos) /*!< 0x00000300 */
  8282. #define HRTIM_TIMCR2_OUTROM HRTIM_TIMCR2_OUTROM_Msk /*!< Output Roll-Over Mode */
  8283. #define HRTIM_TIMCR2_OUTROM_0 (0x1UL << HRTIM_TIMCR2_OUTROM_Pos) /*!< 0x00000100 */
  8284. #define HRTIM_TIMCR2_OUTROM_1 (0x2UL << HRTIM_TIMCR2_OUTROM_Pos) /*!< 0x00000200 */
  8285. #define HRTIM_TIMCR2_ADROM_Pos (10U)
  8286. #define HRTIM_TIMCR2_ADROM_Msk (0x3UL << HRTIM_TIMCR2_ADROM_Pos) /*!< 0x00000C00 */
  8287. #define HRTIM_TIMCR2_ADROM HRTIM_TIMCR2_ADROM_Msk /*!< ADC Roll-Over Mode */
  8288. #define HRTIM_TIMCR2_ADROM_0 (0x1UL << HRTIM_TIMCR2_ADROM_Pos) /*!< 0x00000400 */
  8289. #define HRTIM_TIMCR2_ADROM_1 (0x2UL << HRTIM_TIMCR2_ADROM_Pos) /*!< 0x00000800 */
  8290. #define HRTIM_TIMCR2_BMROM_Pos (12U)
  8291. #define HRTIM_TIMCR2_BMROM_Msk (0x3UL << HRTIM_TIMCR2_BMROM_Pos) /*!< 0x00003000 */
  8292. #define HRTIM_TIMCR2_BMROM HRTIM_TIMCR2_BMROM_Msk /*!< Burst Mode Rollover Mode */
  8293. #define HRTIM_TIMCR2_BMROM_0 (0x1UL << HRTIM_TIMCR2_BMROM_Pos) /*!< 0x00001000 */
  8294. #define HRTIM_TIMCR2_BMROM_1 (0x2UL << HRTIM_TIMCR2_BMROM_Pos) /*!< 0x00002000 */
  8295. #define HRTIM_TIMCR2_FEROM_Pos (14U)
  8296. #define HRTIM_TIMCR2_FEROM_Msk (0x3UL << HRTIM_TIMCR2_FEROM_Pos) /*!< 0x0000C000 */
  8297. #define HRTIM_TIMCR2_FEROM HRTIM_TIMCR2_FEROM_Msk /*!< Fault and Event Rollover Mode */
  8298. #define HRTIM_TIMCR2_FEROM_0 (0x1UL << HRTIM_TIMCR2_FEROM_Pos) /*!< 0x00004000 */
  8299. #define HRTIM_TIMCR2_FEROM_1 (0x2UL << HRTIM_TIMCR2_FEROM_Pos) /*!< 0x00008000 */
  8300. #define HRTIM_TIMCR2_GTCMP1_Pos (16U)
  8301. #define HRTIM_TIMCR2_GTCMP1_Msk (0x1UL << HRTIM_TIMCR2_GTCMP1_Pos) /*!< 0x00010000 */
  8302. #define HRTIM_TIMCR2_GTCMP1 HRTIM_TIMCR2_GTCMP1_Msk /*!< Greater than Compare 1 PWM mode */
  8303. #define HRTIM_TIMCR2_GTCMP3_Pos (17U)
  8304. #define HRTIM_TIMCR2_GTCMP3_Msk (0x1UL << HRTIM_TIMCR2_GTCMP3_Pos) /*!< 0x00020000 */
  8305. #define HRTIM_TIMCR2_GTCMP3 HRTIM_TIMCR2_GTCMP3_Msk /*!< Greater than Compare 3 PWM mode */
  8306. #define HRTIM_TIMCR2_TRGHLF_Pos (20U)
  8307. #define HRTIM_TIMCR2_TRGHLF_Msk (0x1UL << HRTIM_TIMCR2_TRGHLF_Pos) /*!< 0x00100000 */
  8308. #define HRTIM_TIMCR2_TRGHLF HRTIM_TIMCR2_TRGHLF_Msk /*!< Triggered-Half mode */
  8309. /**** Bit definition for Slave external event filtering register 3 ***********/
  8310. #define HRTIM_EEFR3_EEVACE_Pos (0U)
  8311. #define HRTIM_EEFR3_EEVACE_Msk (0x1UL << HRTIM_EEFR3_EEVACE_Pos) /*!< 0x00000001 */
  8312. #define HRTIM_EEFR3_EEVACE HRTIM_EEFR3_EEVACE_Msk /*!< External Event A Counter Enable */
  8313. #define HRTIM_EEFR3_EEVACRES_Pos (1U)
  8314. #define HRTIM_EEFR3_EEVACRES_Msk (0x1UL << HRTIM_EEFR3_EEVACRES_Pos) /*!< 0x00000002 */
  8315. #define HRTIM_EEFR3_EEVACRES HRTIM_EEFR3_EEVACRES_Msk /*!< External Event A Counter Reset */
  8316. #define HRTIM_EEFR3_EEVARSTM_Pos (2U)
  8317. #define HRTIM_EEFR3_EEVARSTM_Msk (0x1UL << HRTIM_EEFR3_EEVARSTM_Pos) /*!< 0x00000004 */
  8318. #define HRTIM_EEFR3_EEVARSTM HRTIM_EEFR3_EEVARSTM_Msk /*!< External Event A Counter Reset Mode */
  8319. #define HRTIM_EEFR3_EEVASEL_Pos (4U)
  8320. #define HRTIM_EEFR3_EEVASEL_Msk (0xFUL << HRTIM_EEFR3_EEVASEL_Pos) /*!< 0x000000F0 */
  8321. #define HRTIM_EEFR3_EEVASEL HRTIM_EEFR3_EEVASEL_Msk /*!< External Event A Selection */
  8322. #define HRTIM_EEFR3_EEVASEL_0 (0x1UL << HRTIM_EEFR3_EEVASEL_Pos) /*!< 0x00000010 */
  8323. #define HRTIM_EEFR3_EEVASEL_1 (0x2UL << HRTIM_EEFR3_EEVASEL_Pos) /*!< 0x00000020 */
  8324. #define HRTIM_EEFR3_EEVASEL_2 (0x4UL << HRTIM_EEFR3_EEVASEL_Pos) /*!< 0x00000040 */
  8325. #define HRTIM_EEFR3_EEVASEL_3 (0x8UL << HRTIM_EEFR3_EEVASEL_Pos) /*!< 0x00000080 */
  8326. #define HRTIM_EEFR3_EEVACNT_Pos (8U)
  8327. #define HRTIM_EEFR3_EEVACNT_Msk (0x3FUL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00003F00 */
  8328. #define HRTIM_EEFR3_EEVACNT HRTIM_EEFR3_EEVACNT_Msk /*!< External Event A Selection */
  8329. #define HRTIM_EEFR3_EEVACNT_0 (0x1UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00000100 */
  8330. #define HRTIM_EEFR3_EEVACNT_1 (0x2UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00000200 */
  8331. #define HRTIM_EEFR3_EEVACNT_2 (0x4UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00000400 */
  8332. #define HRTIM_EEFR3_EEVACNT_3 (0x8UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00000800 */
  8333. #define HRTIM_EEFR3_EEVACNT_4 (0x10UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00001000 */
  8334. #define HRTIM_EEFR3_EEVACNT_5 (0x20UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x00002000 */
  8335. #define HRTIM_EEFR3_EEVBCE_Pos (16U)
  8336. #define HRTIM_EEFR3_EEVBCE_Msk (0x1UL << HRTIM_EEFR3_EEVBCE_Pos) /*!< 0x00010000 */
  8337. #define HRTIM_EEFR3_EEVBCE HRTIM_EEFR3_EEVBCE_Msk /*!< External Event B Counter Enable */
  8338. #define HRTIM_EEFR3_EEVBCRES_Pos (17U)
  8339. #define HRTIM_EEFR3_EEVBCRES_Msk (0x1UL << HRTIM_EEFR3_EEVBCRES_Pos) /*!< 0x00020000 */
  8340. #define HRTIM_EEFR3_EEVBCRES HRTIM_EEFR3_EEVBCRES_Msk /*!< External Event B Counter Reset */
  8341. #define HRTIM_EEFR3_EEVBRSTM_Pos (18U)
  8342. #define HRTIM_EEFR3_EEVBRSTM_Msk (0x1UL << HRTIM_EEFR3_EEVBRSTM_Pos) /*!< 0x00040000 */
  8343. #define HRTIM_EEFR3_EEVBRSTM HRTIM_EEFR3_EEVBRSTM_Msk /*!< External Event B Counter Reset Mode */
  8344. #define HRTIM_EEFR3_EEVBSEL_Pos (20U)
  8345. #define HRTIM_EEFR3_EEVBSEL_Msk (0xFUL << HRTIM_EEFR3_EEVBSEL_Pos) /*!< 0x00F00000 */
  8346. #define HRTIM_EEFR3_EEVBSEL HRTIM_EEFR3_EEVBSEL_Msk /*!< External Event B Selection */
  8347. #define HRTIM_EEFR3_EEVBSEL_0 (0x1UL << HRTIM_EEFR3_EEVBSEL_Pos) /*!< 0x00100000 */
  8348. #define HRTIM_EEFR3_EEVBSEL_1 (0x2UL << HRTIM_EEFR3_EEVBSEL_Pos) /*!< 0x00200000 */
  8349. #define HRTIM_EEFR3_EEVBSEL_2 (0x4UL << HRTIM_EEFR3_EEVBSEL_Pos) /*!< 0x00400000 */
  8350. #define HRTIM_EEFR3_EEVBSEL_3 (0x8UL << HRTIM_EEFR3_EEVBSEL_Pos) /*!< 0x00800000 */
  8351. #define HRTIM_EEFR3_EEVBCNT_Pos (24U)
  8352. #define HRTIM_EEFR3_EEVBCNT_Msk (0x3FUL << HRTIM_EEFR3_EEVBCNT_Pos) /*!< 0x3F000000 */
  8353. #define HRTIM_EEFR3_EEVBCNT HRTIM_EEFR3_EEVBCNT_Msk /*!< External Event B Counter */
  8354. #define HRTIM_EEFR3_EEVBCNT_0 (0x1UL << HRTIM_EEFR3_EEVBCNT_Pos) /*!< 0x01000000 */
  8355. #define HRTIM_EEFR3_EEVBCNT_1 (0x2UL << HRTIM_EEFR3_EEVBCNT_Pos) /*!< 0x02000000 */
  8356. #define HRTIM_EEFR3_EEVBCNT_2 (0x4UL << HRTIM_EEFR3_EEVBCNT_Pos) /*!< 0x04000000 */
  8357. #define HRTIM_EEFR3_EEVBCNT_3 (0x8UL << HRTIM_EEFR3_EEVBCNT_Pos) /*!< 0x08000000 */
  8358. #define HRTIM_EEFR3_EEVBCNT_4 (0x10UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x10000000 */
  8359. #define HRTIM_EEFR3_EEVBCNT_5 (0x20UL << HRTIM_EEFR3_EEVACNT_Pos) /*!< 0x20000000 */
  8360. /**** Bit definition for Common HRTIM Timer control register 1 ****************/
  8361. #define HRTIM_CR1_MUDIS_Pos (0U)
  8362. #define HRTIM_CR1_MUDIS_Msk (0x1UL << HRTIM_CR1_MUDIS_Pos) /*!< 0x00000001 */
  8363. #define HRTIM_CR1_MUDIS HRTIM_CR1_MUDIS_Msk /*!< Master update disable*/
  8364. #define HRTIM_CR1_TAUDIS_Pos (1U)
  8365. #define HRTIM_CR1_TAUDIS_Msk (0x1UL << HRTIM_CR1_TAUDIS_Pos) /*!< 0x00000002 */
  8366. #define HRTIM_CR1_TAUDIS HRTIM_CR1_TAUDIS_Msk /*!< Timer A update disable*/
  8367. #define HRTIM_CR1_TBUDIS_Pos (2U)
  8368. #define HRTIM_CR1_TBUDIS_Msk (0x1UL << HRTIM_CR1_TBUDIS_Pos) /*!< 0x00000004 */
  8369. #define HRTIM_CR1_TBUDIS HRTIM_CR1_TBUDIS_Msk /*!< Timer B update disable*/
  8370. #define HRTIM_CR1_TCUDIS_Pos (3U)
  8371. #define HRTIM_CR1_TCUDIS_Msk (0x1UL << HRTIM_CR1_TCUDIS_Pos) /*!< 0x00000008 */
  8372. #define HRTIM_CR1_TCUDIS HRTIM_CR1_TCUDIS_Msk /*!< Timer C update disable*/
  8373. #define HRTIM_CR1_TDUDIS_Pos (4U)
  8374. #define HRTIM_CR1_TDUDIS_Msk (0x1UL << HRTIM_CR1_TDUDIS_Pos) /*!< 0x00000010 */
  8375. #define HRTIM_CR1_TDUDIS HRTIM_CR1_TDUDIS_Msk /*!< Timer D update disable*/
  8376. #define HRTIM_CR1_TEUDIS_Pos (5U)
  8377. #define HRTIM_CR1_TEUDIS_Msk (0x1UL << HRTIM_CR1_TEUDIS_Pos) /*!< 0x00000020 */
  8378. #define HRTIM_CR1_TEUDIS HRTIM_CR1_TEUDIS_Msk /*!< Timer E update disable*/
  8379. #define HRTIM_CR1_TFUDIS_Pos (6U)
  8380. #define HRTIM_CR1_TFUDIS_Msk (0x1UL << HRTIM_CR1_TFUDIS_Pos) /*!< 0x00000040 */
  8381. #define HRTIM_CR1_TFUDIS HRTIM_CR1_TFUDIS_Msk /*!< Timer F update disable*/
  8382. #define HRTIM_CR1_ADC1USRC_Pos (16U)
  8383. #define HRTIM_CR1_ADC1USRC_Msk (0x7UL << HRTIM_CR1_ADC1USRC_Pos) /*!< 0x00070000 */
  8384. #define HRTIM_CR1_ADC1USRC HRTIM_CR1_ADC1USRC_Msk /*!< ADC Trigger 1 update source */
  8385. #define HRTIM_CR1_ADC1USRC_0 (0x1UL << HRTIM_CR1_ADC1USRC_Pos) /*!< 0x00010000 */
  8386. #define HRTIM_CR1_ADC1USRC_1 (0x2UL << HRTIM_CR1_ADC1USRC_Pos) /*!< 0x00020000 */
  8387. #define HRTIM_CR1_ADC1USRC_2 (0x4UL << HRTIM_CR1_ADC1USRC_Pos) /*!< 0x00040000 */
  8388. #define HRTIM_CR1_ADC2USRC_Pos (19U)
  8389. #define HRTIM_CR1_ADC2USRC_Msk (0x7UL << HRTIM_CR1_ADC2USRC_Pos) /*!< 0x00380000 */
  8390. #define HRTIM_CR1_ADC2USRC HRTIM_CR1_ADC2USRC_Msk /*!< ADC Trigger 2 update source */
  8391. #define HRTIM_CR1_ADC2USRC_0 (0x1UL << HRTIM_CR1_ADC2USRC_Pos) /*!< 0x00080000 */
  8392. #define HRTIM_CR1_ADC2USRC_1 (0x2UL << HRTIM_CR1_ADC2USRC_Pos) /*!< 0x00100000 */
  8393. #define HRTIM_CR1_ADC2USRC_2 (0x4UL << HRTIM_CR1_ADC2USRC_Pos) /*!< 0x00200000 */
  8394. #define HRTIM_CR1_ADC3USRC_Pos (22U)
  8395. #define HRTIM_CR1_ADC3USRC_Msk (0x7UL << HRTIM_CR1_ADC3USRC_Pos) /*!< 0x01C00000 */
  8396. #define HRTIM_CR1_ADC3USRC HRTIM_CR1_ADC3USRC_Msk /*!< ADC Trigger 3 update source */
  8397. #define HRTIM_CR1_ADC3USRC_0 (0x1UL << HRTIM_CR1_ADC3USRC_Pos) /*!< 0x00400000 */
  8398. #define HRTIM_CR1_ADC3USRC_1 (0x2UL << HRTIM_CR1_ADC3USRC_Pos) /*!< 0x00800000 */
  8399. #define HRTIM_CR1_ADC3USRC_2 (0x4UL << HRTIM_CR1_ADC3USRC_Pos) /*!< 0x01000000 */
  8400. #define HRTIM_CR1_ADC4USRC_Pos (25U)
  8401. #define HRTIM_CR1_ADC4USRC_Msk (0x7UL << HRTIM_CR1_ADC4USRC_Pos) /*!< 0x0E000000 */
  8402. #define HRTIM_CR1_ADC4USRC HRTIM_CR1_ADC4USRC_Msk /*!< ADC Trigger 4 update source */
  8403. #define HRTIM_CR1_ADC4USRC_0 (0x1UL << HRTIM_CR1_ADC4USRC_Pos) /*!< 0x02000000 */
  8404. #define HRTIM_CR1_ADC4USRC_1 (0x2UL << HRTIM_CR1_ADC4USRC_Pos) /*!< 0x04000000 */
  8405. #define HRTIM_CR1_ADC4USRC_2 (0x0UL << HRTIM_CR1_ADC4USRC_Pos) /*!< 0x0800000 */
  8406. /**** Bit definition for Common HRTIM Timer control register 2 ****************/
  8407. #define HRTIM_CR2_MSWU_Pos (0U)
  8408. #define HRTIM_CR2_MSWU_Msk (0x1UL << HRTIM_CR2_MSWU_Pos) /*!< 0x00000001 */
  8409. #define HRTIM_CR2_MSWU HRTIM_CR2_MSWU_Msk /*!< Master software update */
  8410. #define HRTIM_CR2_TASWU_Pos (1U)
  8411. #define HRTIM_CR2_TASWU_Msk (0x1UL << HRTIM_CR2_TASWU_Pos) /*!< 0x00000002 */
  8412. #define HRTIM_CR2_TASWU HRTIM_CR2_TASWU_Msk /*!< Timer A software update */
  8413. #define HRTIM_CR2_TBSWU_Pos (2U)
  8414. #define HRTIM_CR2_TBSWU_Msk (0x1UL << HRTIM_CR2_TBSWU_Pos) /*!< 0x00000004 */
  8415. #define HRTIM_CR2_TBSWU HRTIM_CR2_TBSWU_Msk /*!< Timer B software update */
  8416. #define HRTIM_CR2_TCSWU_Pos (3U)
  8417. #define HRTIM_CR2_TCSWU_Msk (0x1UL << HRTIM_CR2_TCSWU_Pos) /*!< 0x00000008 */
  8418. #define HRTIM_CR2_TCSWU HRTIM_CR2_TCSWU_Msk /*!< Timer C software update */
  8419. #define HRTIM_CR2_TDSWU_Pos (4U)
  8420. #define HRTIM_CR2_TDSWU_Msk (0x1UL << HRTIM_CR2_TDSWU_Pos) /*!< 0x00000010 */
  8421. #define HRTIM_CR2_TDSWU HRTIM_CR2_TDSWU_Msk /*!< Timer D software update */
  8422. #define HRTIM_CR2_TESWU_Pos (5U)
  8423. #define HRTIM_CR2_TESWU_Msk (0x1UL << HRTIM_CR2_TESWU_Pos) /*!< 0x00000020 */
  8424. #define HRTIM_CR2_TESWU HRTIM_CR2_TESWU_Msk /*!< Timer E software update */
  8425. #define HRTIM_CR2_TFSWU_Pos (6U)
  8426. #define HRTIM_CR2_TFSWU_Msk (0x1UL << HRTIM_CR2_TFSWU_Pos) /*!< 0x00000040 */
  8427. #define HRTIM_CR2_TFSWU HRTIM_CR2_TFSWU_Msk /*!< Timer F software update */
  8428. #define HRTIM_CR2_MRST_Pos (8U)
  8429. #define HRTIM_CR2_MRST_Msk (0x1UL << HRTIM_CR2_MRST_Pos) /*!< 0x00000100 */
  8430. #define HRTIM_CR2_MRST HRTIM_CR2_MRST_Msk /*!< Master count software reset */
  8431. #define HRTIM_CR2_TARST_Pos (9U)
  8432. #define HRTIM_CR2_TARST_Msk (0x1UL << HRTIM_CR2_TARST_Pos) /*!< 0x00000200 */
  8433. #define HRTIM_CR2_TARST HRTIM_CR2_TARST_Msk /*!< Timer A count software reset */
  8434. #define HRTIM_CR2_TBRST_Pos (10U)
  8435. #define HRTIM_CR2_TBRST_Msk (0x1UL << HRTIM_CR2_TBRST_Pos) /*!< 0x00000400 */
  8436. #define HRTIM_CR2_TBRST HRTIM_CR2_TBRST_Msk /*!< Timer B count software reset */
  8437. #define HRTIM_CR2_TCRST_Pos (11U)
  8438. #define HRTIM_CR2_TCRST_Msk (0x1UL << HRTIM_CR2_TCRST_Pos) /*!< 0x00000800 */
  8439. #define HRTIM_CR2_TCRST HRTIM_CR2_TCRST_Msk /*!< Timer C count software reset */
  8440. #define HRTIM_CR2_TDRST_Pos (12U)
  8441. #define HRTIM_CR2_TDRST_Msk (0x1UL << HRTIM_CR2_TDRST_Pos) /*!< 0x00001000 */
  8442. #define HRTIM_CR2_TDRST HRTIM_CR2_TDRST_Msk /*!< Timer D count software reset */
  8443. #define HRTIM_CR2_TERST_Pos (13U)
  8444. #define HRTIM_CR2_TERST_Msk (0x1UL << HRTIM_CR2_TERST_Pos) /*!< 0x00002000 */
  8445. #define HRTIM_CR2_TERST HRTIM_CR2_TERST_Msk /*!< Timer E count software reset */
  8446. #define HRTIM_CR2_TFRST_Pos (14U)
  8447. #define HRTIM_CR2_TFRST_Msk (0x1UL << HRTIM_CR2_TFRST_Pos) /*!< 0x00004000 */
  8448. #define HRTIM_CR2_TFRST HRTIM_CR2_TFRST_Msk /*!< Timer F count software reset */
  8449. #define HRTIM_CR2_SWPA_Pos (16U)
  8450. #define HRTIM_CR2_SWPA_Msk (0x1UL << HRTIM_CR2_SWPA_Pos) /*!< 0x00010000 */
  8451. #define HRTIM_CR2_SWPA HRTIM_CR2_SWPA_Msk /*!< Timer A swap outputs */
  8452. #define HRTIM_CR2_SWPB_Pos (17U)
  8453. #define HRTIM_CR2_SWPB_Msk (0x1UL << HRTIM_CR2_SWPB_Pos) /*!< 0x00020000 */
  8454. #define HRTIM_CR2_SWPB HRTIM_CR2_SWPB_Msk /*!< Timer B swap outputs */
  8455. #define HRTIM_CR2_SWPC_Pos (18U)
  8456. #define HRTIM_CR2_SWPC_Msk (0x1UL << HRTIM_CR2_SWPC_Pos) /*!< 0x00040000 */
  8457. #define HRTIM_CR2_SWPC HRTIM_CR2_SWPC_Msk /*!< Timer C swap outputs */
  8458. #define HRTIM_CR2_SWPD_Pos (19U)
  8459. #define HRTIM_CR2_SWPD_Msk (0x1UL << HRTIM_CR2_SWPD_Pos) /*!< 0x00080000 */
  8460. #define HRTIM_CR2_SWPD HRTIM_CR2_SWPD_Msk /*!< Timer D swap outputs */
  8461. #define HRTIM_CR2_SWPE_Pos (20U)
  8462. #define HRTIM_CR2_SWPE_Msk (0x1UL << HRTIM_CR2_SWPE_Pos) /*!< 0x00100000 */
  8463. #define HRTIM_CR2_SWPE HRTIM_CR2_SWPE_Msk /*!< Timer E swap outputs */
  8464. #define HRTIM_CR2_SWPF_Pos (21U)
  8465. #define HRTIM_CR2_SWPF_Msk (0x1UL << HRTIM_CR2_SWPF_Pos) /*!< 0x00200000 */
  8466. #define HRTIM_CR2_SWPF HRTIM_CR2_SWPF_Msk /*!< Timer F swap outputs */
  8467. /**** Bit definition for Common HRTIM Timer interrupt status register *********/
  8468. #define HRTIM_ISR_FLT1_Pos (0U)
  8469. #define HRTIM_ISR_FLT1_Msk (0x1UL << HRTIM_ISR_FLT1_Pos) /*!< 0x00000001 */
  8470. #define HRTIM_ISR_FLT1 HRTIM_ISR_FLT1_Msk /*!< Fault 1 interrupt flag */
  8471. #define HRTIM_ISR_FLT2_Pos (1U)
  8472. #define HRTIM_ISR_FLT2_Msk (0x1UL << HRTIM_ISR_FLT2_Pos) /*!< 0x00000002 */
  8473. #define HRTIM_ISR_FLT2 HRTIM_ISR_FLT2_Msk /*!< Fault 2 interrupt flag */
  8474. #define HRTIM_ISR_FLT3_Pos (2U)
  8475. #define HRTIM_ISR_FLT3_Msk (0x1UL << HRTIM_ISR_FLT3_Pos) /*!< 0x00000004 */
  8476. #define HRTIM_ISR_FLT3 HRTIM_ISR_FLT3_Msk /*!< Fault 3 interrupt flag */
  8477. #define HRTIM_ISR_FLT4_Pos (3U)
  8478. #define HRTIM_ISR_FLT4_Msk (0x1UL << HRTIM_ISR_FLT4_Pos) /*!< 0x00000008 */
  8479. #define HRTIM_ISR_FLT4 HRTIM_ISR_FLT4_Msk /*!< Fault 4 interrupt flag */
  8480. #define HRTIM_ISR_FLT5_Pos (4U)
  8481. #define HRTIM_ISR_FLT5_Msk (0x1UL << HRTIM_ISR_FLT5_Pos) /*!< 0x00000010 */
  8482. #define HRTIM_ISR_FLT5 HRTIM_ISR_FLT5_Msk /*!< Fault 5 interrupt flag */
  8483. #define HRTIM_ISR_SYSFLT_Pos (5U)
  8484. #define HRTIM_ISR_SYSFLT_Msk (0x1UL << HRTIM_ISR_SYSFLT_Pos) /*!< 0x00000020 */
  8485. #define HRTIM_ISR_SYSFLT HRTIM_ISR_SYSFLT_Msk /*!< System Fault interrupt flag */
  8486. #define HRTIM_ISR_FLT6_Pos (6U)
  8487. #define HRTIM_ISR_FLT6_Msk (0x1UL << HRTIM_ISR_FLT6_Pos) /*!< 0x00000040 */
  8488. #define HRTIM_ISR_FLT6 HRTIM_ISR_FLT6_Msk /*!< Fault 6 interrupt flag */
  8489. #define HRTIM_ISR_DLLRDY_Pos (16U)
  8490. #define HRTIM_ISR_DLLRDY_Msk (0x1UL << HRTIM_ISR_DLLRDY_Pos) /*!< 0x00010000 */
  8491. #define HRTIM_ISR_DLLRDY HRTIM_ISR_DLLRDY_Msk /*!< DLL ready interrupt flag */
  8492. #define HRTIM_ISR_BMPER_Pos (17U)
  8493. #define HRTIM_ISR_BMPER_Msk (0x1UL << HRTIM_ISR_BMPER_Pos) /*!< 0x00020000 */
  8494. #define HRTIM_ISR_BMPER HRTIM_ISR_BMPER_Msk /*!< Burst mode period interrupt flag */
  8495. /**** Bit definition for Common HRTIM Timer interrupt clear register **********/
  8496. #define HRTIM_ICR_FLT1C_Pos (0U)
  8497. #define HRTIM_ICR_FLT1C_Msk (0x1UL << HRTIM_ICR_FLT1C_Pos) /*!< 0x00000001 */
  8498. #define HRTIM_ICR_FLT1C HRTIM_ICR_FLT1C_Msk /*!< Fault 1 interrupt flag clear */
  8499. #define HRTIM_ICR_FLT2C_Pos (1U)
  8500. #define HRTIM_ICR_FLT2C_Msk (0x1UL << HRTIM_ICR_FLT2C_Pos) /*!< 0x00000002 */
  8501. #define HRTIM_ICR_FLT2C HRTIM_ICR_FLT2C_Msk /*!< Fault 2 interrupt flag clear */
  8502. #define HRTIM_ICR_FLT3C_Pos (2U)
  8503. #define HRTIM_ICR_FLT3C_Msk (0x1UL << HRTIM_ICR_FLT3C_Pos) /*!< 0x00000004 */
  8504. #define HRTIM_ICR_FLT3C HRTIM_ICR_FLT3C_Msk /*!< Fault 3 interrupt flag clear */
  8505. #define HRTIM_ICR_FLT4C_Pos (3U)
  8506. #define HRTIM_ICR_FLT4C_Msk (0x1UL << HRTIM_ICR_FLT4C_Pos) /*!< 0x00000008 */
  8507. #define HRTIM_ICR_FLT4C HRTIM_ICR_FLT4C_Msk /*!< Fault 4 interrupt flag clear */
  8508. #define HRTIM_ICR_FLT5C_Pos (4U)
  8509. #define HRTIM_ICR_FLT5C_Msk (0x1UL << HRTIM_ICR_FLT5C_Pos) /*!< 0x00000010 */
  8510. #define HRTIM_ICR_FLT5C HRTIM_ICR_FLT5C_Msk /*!< Fault 5 interrupt flag clear */
  8511. #define HRTIM_ICR_SYSFLTC_Pos (5U)
  8512. #define HRTIM_ICR_SYSFLTC_Msk (0x1UL << HRTIM_ICR_SYSFLTC_Pos) /*!< 0x00000020 */
  8513. #define HRTIM_ICR_SYSFLTC HRTIM_ICR_SYSFLTC_Msk /*!< System Fault interrupt flag clear */
  8514. #define HRTIM_ICR_FLT6C_Pos (6U)
  8515. #define HRTIM_ICR_FLT6C_Msk (0x1UL << HRTIM_ICR_FLT6C_Pos) /*!< 0x00000040 */
  8516. #define HRTIM_ICR_FLT6C HRTIM_ICR_FLT6C_Msk /*!< Fault 6 interrupt flag clear */
  8517. #define HRTIM_ICR_DLLRDYC_Pos (16U)
  8518. #define HRTIM_ICR_DLLRDYC_Msk (0x1UL << HRTIM_ICR_DLLRDYC_Pos) /*!< 0x00010000 */
  8519. #define HRTIM_ICR_DLLRDYC HRTIM_ICR_DLLRDYC_Msk /*!< DLL ready interrupt flag clear */
  8520. #define HRTIM_ICR_BMPERC_Pos (17U)
  8521. #define HRTIM_ICR_BMPERC_Msk (0x1UL << HRTIM_ICR_BMPERC_Pos) /*!< 0x00020000 */
  8522. #define HRTIM_ICR_BMPERC HRTIM_ICR_BMPERC_Msk /*!< Burst mode period interrupt flag clear */
  8523. /**** Bit definition for Common HRTIM Timer interrupt enable register *********/
  8524. #define HRTIM_IER_FLT1_Pos (0U)
  8525. #define HRTIM_IER_FLT1_Msk (0x1UL << HRTIM_IER_FLT1_Pos) /*!< 0x00000001 */
  8526. #define HRTIM_IER_FLT1 HRTIM_IER_FLT1_Msk /*!< Fault 1 interrupt enable */
  8527. #define HRTIM_IER_FLT2_Pos (1U)
  8528. #define HRTIM_IER_FLT2_Msk (0x1UL << HRTIM_IER_FLT2_Pos) /*!< 0x00000002 */
  8529. #define HRTIM_IER_FLT2 HRTIM_IER_FLT2_Msk /*!< Fault 2 interrupt enable */
  8530. #define HRTIM_IER_FLT3_Pos (2U)
  8531. #define HRTIM_IER_FLT3_Msk (0x1UL << HRTIM_IER_FLT3_Pos) /*!< 0x00000004 */
  8532. #define HRTIM_IER_FLT3 HRTIM_IER_FLT3_Msk /*!< Fault 3 interrupt enable */
  8533. #define HRTIM_IER_FLT4_Pos (3U)
  8534. #define HRTIM_IER_FLT4_Msk (0x1UL << HRTIM_IER_FLT4_Pos) /*!< 0x00000008 */
  8535. #define HRTIM_IER_FLT4 HRTIM_IER_FLT4_Msk /*!< Fault 4 interrupt enable */
  8536. #define HRTIM_IER_FLT5_Pos (4U)
  8537. #define HRTIM_IER_FLT5_Msk (0x1UL << HRTIM_IER_FLT5_Pos) /*!< 0x00000010 */
  8538. #define HRTIM_IER_FLT5 HRTIM_IER_FLT5_Msk /*!< Fault 5 interrupt enable */
  8539. #define HRTIM_IER_SYSFLT_Pos (5U)
  8540. #define HRTIM_IER_SYSFLT_Msk (0x1UL << HRTIM_IER_SYSFLT_Pos) /*!< 0x00000020 */
  8541. #define HRTIM_IER_SYSFLT HRTIM_IER_SYSFLT_Msk /*!< System Fault interrupt enable */
  8542. #define HRTIM_IER_FLT6_Pos (6U)
  8543. #define HRTIM_IER_FLT6_Msk (0x1UL << HRTIM_IER_FLT6_Pos) /*!< 0x00000040 */
  8544. #define HRTIM_IER_FLT6 HRTIM_IER_FLT6_Msk /*!< Fault 6 interrupt enable */
  8545. #define HRTIM_IER_DLLRDY_Pos (16U)
  8546. #define HRTIM_IER_DLLRDY_Msk (0x1UL << HRTIM_IER_DLLRDY_Pos) /*!< 0x00010000 */
  8547. #define HRTIM_IER_DLLRDY HRTIM_IER_DLLRDY_Msk /*!< DLL ready interrupt enable */
  8548. #define HRTIM_IER_BMPER_Pos (17U)
  8549. #define HRTIM_IER_BMPER_Msk (0x1UL << HRTIM_IER_BMPER_Pos) /*!< 0x00020000 */
  8550. #define HRTIM_IER_BMPER HRTIM_IER_BMPER_Msk /*!< Burst mode period interrupt enable */
  8551. /**** Bit definition for Common HRTIM Timer output enable register ************/
  8552. #define HRTIM_OENR_TA1OEN_Pos (0U)
  8553. #define HRTIM_OENR_TA1OEN_Msk (0x1UL << HRTIM_OENR_TA1OEN_Pos) /*!< 0x00000001 */
  8554. #define HRTIM_OENR_TA1OEN HRTIM_OENR_TA1OEN_Msk /*!< Timer A Output 1 enable */
  8555. #define HRTIM_OENR_TA2OEN_Pos (1U)
  8556. #define HRTIM_OENR_TA2OEN_Msk (0x1UL << HRTIM_OENR_TA2OEN_Pos) /*!< 0x00000002 */
  8557. #define HRTIM_OENR_TA2OEN HRTIM_OENR_TA2OEN_Msk /*!< Timer A Output 2 enable */
  8558. #define HRTIM_OENR_TB1OEN_Pos (2U)
  8559. #define HRTIM_OENR_TB1OEN_Msk (0x1UL << HRTIM_OENR_TB1OEN_Pos) /*!< 0x00000004 */
  8560. #define HRTIM_OENR_TB1OEN HRTIM_OENR_TB1OEN_Msk /*!< Timer B Output 1 enable */
  8561. #define HRTIM_OENR_TB2OEN_Pos (3U)
  8562. #define HRTIM_OENR_TB2OEN_Msk (0x1UL << HRTIM_OENR_TB2OEN_Pos) /*!< 0x00000008 */
  8563. #define HRTIM_OENR_TB2OEN HRTIM_OENR_TB2OEN_Msk /*!< Timer B Output 2 enable */
  8564. #define HRTIM_OENR_TC1OEN_Pos (4U)
  8565. #define HRTIM_OENR_TC1OEN_Msk (0x1UL << HRTIM_OENR_TC1OEN_Pos) /*!< 0x00000010 */
  8566. #define HRTIM_OENR_TC1OEN HRTIM_OENR_TC1OEN_Msk /*!< Timer C Output 1 enable */
  8567. #define HRTIM_OENR_TC2OEN_Pos (5U)
  8568. #define HRTIM_OENR_TC2OEN_Msk (0x1UL << HRTIM_OENR_TC2OEN_Pos) /*!< 0x00000020 */
  8569. #define HRTIM_OENR_TC2OEN HRTIM_OENR_TC2OEN_Msk /*!< Timer C Output 2 enable */
  8570. #define HRTIM_OENR_TD1OEN_Pos (6U)
  8571. #define HRTIM_OENR_TD1OEN_Msk (0x1UL << HRTIM_OENR_TD1OEN_Pos) /*!< 0x00000040 */
  8572. #define HRTIM_OENR_TD1OEN HRTIM_OENR_TD1OEN_Msk /*!< Timer D Output 1 enable */
  8573. #define HRTIM_OENR_TD2OEN_Pos (7U)
  8574. #define HRTIM_OENR_TD2OEN_Msk (0x1UL << HRTIM_OENR_TD2OEN_Pos) /*!< 0x00000080 */
  8575. #define HRTIM_OENR_TD2OEN HRTIM_OENR_TD2OEN_Msk /*!< Timer D Output 2 enable */
  8576. #define HRTIM_OENR_TE1OEN_Pos (8U)
  8577. #define HRTIM_OENR_TE1OEN_Msk (0x1UL << HRTIM_OENR_TE1OEN_Pos) /*!< 0x00000100 */
  8578. #define HRTIM_OENR_TE1OEN HRTIM_OENR_TE1OEN_Msk /*!< Timer E Output 1 enable */
  8579. #define HRTIM_OENR_TE2OEN_Pos (9U)
  8580. #define HRTIM_OENR_TE2OEN_Msk (0x1UL << HRTIM_OENR_TE2OEN_Pos) /*!< 0x00000200 */
  8581. #define HRTIM_OENR_TE2OEN HRTIM_OENR_TE2OEN_Msk /*!< Timer E Output 2 enable */
  8582. #define HRTIM_OENR_TF1OEN_Pos (10U)
  8583. #define HRTIM_OENR_TF1OEN_Msk (0x1UL << HRTIM_OENR_TF1OEN_Pos) /*!< 0x00000400 */
  8584. #define HRTIM_OENR_TF1OEN HRTIM_OENR_TF1OEN_Msk /*!< Timer F Output 1 enable */
  8585. #define HRTIM_OENR_TF2OEN_Pos (11U)
  8586. #define HRTIM_OENR_TF2OEN_Msk (0x1UL << HRTIM_OENR_TF2OEN_Pos) /*!< 0x00000800 */
  8587. #define HRTIM_OENR_TF2OEN HRTIM_OENR_TF2OEN_Msk /*!< Timer F Output 2 enable */
  8588. /**** Bit definition for Common HRTIM Timer output disable register ***********/
  8589. #define HRTIM_ODISR_TA1ODIS_Pos (0U)
  8590. #define HRTIM_ODISR_TA1ODIS_Msk (0x1UL << HRTIM_ODISR_TA1ODIS_Pos) /*!< 0x00000001 */
  8591. #define HRTIM_ODISR_TA1ODIS HRTIM_ODISR_TA1ODIS_Msk /*!< Timer A Output 1 disable */
  8592. #define HRTIM_ODISR_TA2ODIS_Pos (1U)
  8593. #define HRTIM_ODISR_TA2ODIS_Msk (0x1UL << HRTIM_ODISR_TA2ODIS_Pos) /*!< 0x00000002 */
  8594. #define HRTIM_ODISR_TA2ODIS HRTIM_ODISR_TA2ODIS_Msk /*!< Timer A Output 2 disable */
  8595. #define HRTIM_ODISR_TB1ODIS_Pos (2U)
  8596. #define HRTIM_ODISR_TB1ODIS_Msk (0x1UL << HRTIM_ODISR_TB1ODIS_Pos) /*!< 0x00000004 */
  8597. #define HRTIM_ODISR_TB1ODIS HRTIM_ODISR_TB1ODIS_Msk /*!< Timer B Output 1 disable */
  8598. #define HRTIM_ODISR_TB2ODIS_Pos (3U)
  8599. #define HRTIM_ODISR_TB2ODIS_Msk (0x1UL << HRTIM_ODISR_TB2ODIS_Pos) /*!< 0x00000008 */
  8600. #define HRTIM_ODISR_TB2ODIS HRTIM_ODISR_TB2ODIS_Msk /*!< Timer B Output 2 disable */
  8601. #define HRTIM_ODISR_TC1ODIS_Pos (4U)
  8602. #define HRTIM_ODISR_TC1ODIS_Msk (0x1UL << HRTIM_ODISR_TC1ODIS_Pos) /*!< 0x00000010 */
  8603. #define HRTIM_ODISR_TC1ODIS HRTIM_ODISR_TC1ODIS_Msk /*!< Timer C Output 1 disable */
  8604. #define HRTIM_ODISR_TC2ODIS_Pos (5U)
  8605. #define HRTIM_ODISR_TC2ODIS_Msk (0x1UL << HRTIM_ODISR_TC2ODIS_Pos) /*!< 0x00000020 */
  8606. #define HRTIM_ODISR_TC2ODIS HRTIM_ODISR_TC2ODIS_Msk /*!< Timer C Output 2 disable */
  8607. #define HRTIM_ODISR_TD1ODIS_Pos (6U)
  8608. #define HRTIM_ODISR_TD1ODIS_Msk (0x1UL << HRTIM_ODISR_TD1ODIS_Pos) /*!< 0x00000040 */
  8609. #define HRTIM_ODISR_TD1ODIS HRTIM_ODISR_TD1ODIS_Msk /*!< Timer D Output 1 disable */
  8610. #define HRTIM_ODISR_TD2ODIS_Pos (7U)
  8611. #define HRTIM_ODISR_TD2ODIS_Msk (0x1UL << HRTIM_ODISR_TD2ODIS_Pos) /*!< 0x00000080 */
  8612. #define HRTIM_ODISR_TD2ODIS HRTIM_ODISR_TD2ODIS_Msk /*!< Timer D Output 2 disable */
  8613. #define HRTIM_ODISR_TE1ODIS_Pos (8U)
  8614. #define HRTIM_ODISR_TE1ODIS_Msk (0x1UL << HRTIM_ODISR_TE1ODIS_Pos) /*!< 0x00000100 */
  8615. #define HRTIM_ODISR_TE1ODIS HRTIM_ODISR_TE1ODIS_Msk /*!< Timer E Output 1 disable */
  8616. #define HRTIM_ODISR_TE2ODIS_Pos (9U)
  8617. #define HRTIM_ODISR_TE2ODIS_Msk (0x1UL << HRTIM_ODISR_TE2ODIS_Pos) /*!< 0x00000200 */
  8618. #define HRTIM_ODISR_TE2ODIS HRTIM_ODISR_TE2ODIS_Msk /*!< Timer E Output 2 disable */
  8619. #define HRTIM_ODISR_TF1ODIS_Pos (10U)
  8620. #define HRTIM_ODISR_TF1ODIS_Msk (0x1UL << HRTIM_ODISR_TF1ODIS_Pos) /*!< 0x00000100 */
  8621. #define HRTIM_ODISR_TF1ODIS HRTIM_ODISR_TF1ODIS_Msk /*!< Timer F Output 1 disable */
  8622. #define HRTIM_ODISR_TF2ODIS_Pos (11U)
  8623. #define HRTIM_ODISR_TF2ODIS_Msk (0x1UL << HRTIM_ODISR_TF2ODIS_Pos) /*!< 0x00000200 */
  8624. #define HRTIM_ODISR_TF2ODIS HRTIM_ODISR_TF2ODIS_Msk /*!< Timer F Output 2 disable */
  8625. /**** Bit definition for Common HRTIM Timer output disable status register *****/
  8626. #define HRTIM_ODSR_TA1ODS_Pos (0U)
  8627. #define HRTIM_ODSR_TA1ODS_Msk (0x1UL << HRTIM_ODSR_TA1ODS_Pos) /*!< 0x00000001 */
  8628. #define HRTIM_ODSR_TA1ODS HRTIM_ODSR_TA1ODS_Msk /*!< Timer A Output 1 disable status */
  8629. #define HRTIM_ODSR_TA2ODS_Pos (1U)
  8630. #define HRTIM_ODSR_TA2ODS_Msk (0x1UL << HRTIM_ODSR_TA2ODS_Pos) /*!< 0x00000002 */
  8631. #define HRTIM_ODSR_TA2ODS HRTIM_ODSR_TA2ODS_Msk /*!< Timer A Output 2 disable status */
  8632. #define HRTIM_ODSR_TB1ODS_Pos (2U)
  8633. #define HRTIM_ODSR_TB1ODS_Msk (0x1UL << HRTIM_ODSR_TB1ODS_Pos) /*!< 0x00000004 */
  8634. #define HRTIM_ODSR_TB1ODS HRTIM_ODSR_TB1ODS_Msk /*!< Timer B Output 1 disable status */
  8635. #define HRTIM_ODSR_TB2ODS_Pos (3U)
  8636. #define HRTIM_ODSR_TB2ODS_Msk (0x1UL << HRTIM_ODSR_TB2ODS_Pos) /*!< 0x00000008 */
  8637. #define HRTIM_ODSR_TB2ODS HRTIM_ODSR_TB2ODS_Msk /*!< Timer B Output 2 disable status */
  8638. #define HRTIM_ODSR_TC1ODS_Pos (4U)
  8639. #define HRTIM_ODSR_TC1ODS_Msk (0x1UL << HRTIM_ODSR_TC1ODS_Pos) /*!< 0x00000010 */
  8640. #define HRTIM_ODSR_TC1ODS HRTIM_ODSR_TC1ODS_Msk /*!< Timer C Output 1 disable status */
  8641. #define HRTIM_ODSR_TC2ODS_Pos (5U)
  8642. #define HRTIM_ODSR_TC2ODS_Msk (0x1UL << HRTIM_ODSR_TC2ODS_Pos) /*!< 0x00000020 */
  8643. #define HRTIM_ODSR_TC2ODS HRTIM_ODSR_TC2ODS_Msk /*!< Timer C Output 2 disable status */
  8644. #define HRTIM_ODSR_TD1ODS_Pos (6U)
  8645. #define HRTIM_ODSR_TD1ODS_Msk (0x1UL << HRTIM_ODSR_TD1ODS_Pos) /*!< 0x00000040 */
  8646. #define HRTIM_ODSR_TD1ODS HRTIM_ODSR_TD1ODS_Msk /*!< Timer D Output 1 disable status */
  8647. #define HRTIM_ODSR_TD2ODS_Pos (7U)
  8648. #define HRTIM_ODSR_TD2ODS_Msk (0x1UL << HRTIM_ODSR_TD2ODS_Pos) /*!< 0x00000080 */
  8649. #define HRTIM_ODSR_TD2ODS HRTIM_ODSR_TD2ODS_Msk /*!< Timer D Output 2 disable status */
  8650. #define HRTIM_ODSR_TE1ODS_Pos (8U)
  8651. #define HRTIM_ODSR_TE1ODS_Msk (0x1UL << HRTIM_ODSR_TE1ODS_Pos) /*!< 0x00000100 */
  8652. #define HRTIM_ODSR_TE1ODS HRTIM_ODSR_TE1ODS_Msk /*!< Timer E Output 1 disable status */
  8653. #define HRTIM_ODSR_TE2ODS_Pos (9U)
  8654. #define HRTIM_ODSR_TE2ODS_Msk (0x1UL << HRTIM_ODSR_TE2ODS_Pos) /*!< 0x00000200 */
  8655. #define HRTIM_ODSR_TE2ODS HRTIM_ODSR_TE2ODS_Msk /*!< Timer E Output 2 disable status */
  8656. #define HRTIM_ODSR_TF1ODS_Pos (10U)
  8657. #define HRTIM_ODSR_TF1ODS_Msk (0x1UL << HRTIM_ODSR_TF1ODS_Pos) /*!< 0x00000100 */
  8658. #define HRTIM_ODSR_TF1ODS HRTIM_ODSR_TF1ODS_Msk /*!< Timer F Output 1 disable status */
  8659. #define HRTIM_ODSR_TF2ODS_Pos (11U)
  8660. #define HRTIM_ODSR_TF2ODS_Msk (0x1UL << HRTIM_ODSR_TF2ODS_Pos) /*!< 0x00000200 */
  8661. #define HRTIM_ODSR_TF2ODS HRTIM_ODSR_TF2ODS_Msk /*!< Timer F Output 2 disable status */
  8662. /**** Bit definition for Common HRTIM Timer Burst mode control register ********/
  8663. #define HRTIM_BMCR_BME_Pos (0U)
  8664. #define HRTIM_BMCR_BME_Msk (0x1UL << HRTIM_BMCR_BME_Pos) /*!< 0x00000001 */
  8665. #define HRTIM_BMCR_BME HRTIM_BMCR_BME_Msk /*!< Burst mode enable */
  8666. #define HRTIM_BMCR_BMOM_Pos (1U)
  8667. #define HRTIM_BMCR_BMOM_Msk (0x1UL << HRTIM_BMCR_BMOM_Pos) /*!< 0x00000002 */
  8668. #define HRTIM_BMCR_BMOM HRTIM_BMCR_BMOM_Msk /*!< Burst mode operating mode */
  8669. #define HRTIM_BMCR_BMCLK_Pos (2U)
  8670. #define HRTIM_BMCR_BMCLK_Msk (0xFUL << HRTIM_BMCR_BMCLK_Pos) /*!< 0x0000003C */
  8671. #define HRTIM_BMCR_BMCLK HRTIM_BMCR_BMCLK_Msk /*!< Burst mode clock source */
  8672. #define HRTIM_BMCR_BMCLK_0 (0x1UL << HRTIM_BMCR_BMCLK_Pos) /*!< 0x00000004 */
  8673. #define HRTIM_BMCR_BMCLK_1 (0x2UL << HRTIM_BMCR_BMCLK_Pos) /*!< 0x00000008 */
  8674. #define HRTIM_BMCR_BMCLK_2 (0x4UL << HRTIM_BMCR_BMCLK_Pos) /*!< 0x00000010 */
  8675. #define HRTIM_BMCR_BMCLK_3 (0x8UL << HRTIM_BMCR_BMCLK_Pos) /*!< 0x00000020 */
  8676. #define HRTIM_BMCR_BMPRSC_Pos (6U)
  8677. #define HRTIM_BMCR_BMPRSC_Msk (0xFUL << HRTIM_BMCR_BMPRSC_Pos) /*!< 0x000003C0 */
  8678. #define HRTIM_BMCR_BMPRSC HRTIM_BMCR_BMPRSC_Msk /*!< Burst mode prescaler */
  8679. #define HRTIM_BMCR_BMPRSC_0 (0x1UL << HRTIM_BMCR_BMPRSC_Pos) /*!< 0x00000040 */
  8680. #define HRTIM_BMCR_BMPRSC_1 (0x2UL << HRTIM_BMCR_BMPRSC_Pos) /*!< 0x00000080 */
  8681. #define HRTIM_BMCR_BMPRSC_2 (0x4UL << HRTIM_BMCR_BMPRSC_Pos) /*!< 0x00000100 */
  8682. #define HRTIM_BMCR_BMPRSC_3 (0x8UL << HRTIM_BMCR_BMPRSC_Pos) /*!< 0x00000200 */
  8683. #define HRTIM_BMCR_BMPREN_Pos (10U)
  8684. #define HRTIM_BMCR_BMPREN_Msk (0x1UL << HRTIM_BMCR_BMPREN_Pos) /*!< 0x00000400 */
  8685. #define HRTIM_BMCR_BMPREN HRTIM_BMCR_BMPREN_Msk /*!< Burst mode Preload bit */
  8686. #define HRTIM_BMCR_MTBM_Pos (16U)
  8687. #define HRTIM_BMCR_MTBM_Msk (0x1UL << HRTIM_BMCR_MTBM_Pos) /*!< 0x00010000 */
  8688. #define HRTIM_BMCR_MTBM HRTIM_BMCR_MTBM_Msk /*!< Master Timer Burst mode */
  8689. #define HRTIM_BMCR_TABM_Pos (17U)
  8690. #define HRTIM_BMCR_TABM_Msk (0x1UL << HRTIM_BMCR_TABM_Pos) /*!< 0x00020000 */
  8691. #define HRTIM_BMCR_TABM HRTIM_BMCR_TABM_Msk /*!< Timer A Burst mode */
  8692. #define HRTIM_BMCR_TBBM_Pos (18U)
  8693. #define HRTIM_BMCR_TBBM_Msk (0x1UL << HRTIM_BMCR_TBBM_Pos) /*!< 0x00040000 */
  8694. #define HRTIM_BMCR_TBBM HRTIM_BMCR_TBBM_Msk /*!< Timer B Burst mode */
  8695. #define HRTIM_BMCR_TCBM_Pos (19U)
  8696. #define HRTIM_BMCR_TCBM_Msk (0x1UL << HRTIM_BMCR_TCBM_Pos) /*!< 0x00080000 */
  8697. #define HRTIM_BMCR_TCBM HRTIM_BMCR_TCBM_Msk /*!< Timer C Burst mode */
  8698. #define HRTIM_BMCR_TDBM_Pos (20U)
  8699. #define HRTIM_BMCR_TDBM_Msk (0x1UL << HRTIM_BMCR_TDBM_Pos) /*!< 0x00100000 */
  8700. #define HRTIM_BMCR_TDBM HRTIM_BMCR_TDBM_Msk /*!< Timer D Burst mode */
  8701. #define HRTIM_BMCR_TEBM_Pos (21U)
  8702. #define HRTIM_BMCR_TEBM_Msk (0x1UL << HRTIM_BMCR_TEBM_Pos) /*!< 0x00200000 */
  8703. #define HRTIM_BMCR_TEBM HRTIM_BMCR_TEBM_Msk /*!< Timer E Burst mode */
  8704. #define HRTIM_BMCR_TFBM_Pos (22U)
  8705. #define HRTIM_BMCR_TFBM_Msk (0x1UL << HRTIM_BMCR_TFBM_Pos) /*!< 0x00400000 */
  8706. #define HRTIM_BMCR_TFBM HRTIM_BMCR_TFBM_Msk /*!< Timer F Burst mode */
  8707. #define HRTIM_BMCR_BMSTAT_Pos (31U)
  8708. #define HRTIM_BMCR_BMSTAT_Msk (0x1UL << HRTIM_BMCR_BMSTAT_Pos) /*!< 0x80000000 */
  8709. #define HRTIM_BMCR_BMSTAT HRTIM_BMCR_BMSTAT_Msk /*!< Burst mode status */
  8710. /**** Bit definition for Common HRTIM Timer Burst mode Trigger register *******/
  8711. #define HRTIM_BMTRGR_SW_Pos (0U)
  8712. #define HRTIM_BMTRGR_SW_Msk (0x1UL << HRTIM_BMTRGR_SW_Pos) /*!< 0x00000001 */
  8713. #define HRTIM_BMTRGR_SW HRTIM_BMTRGR_SW_Msk /*!< Software start */
  8714. #define HRTIM_BMTRGR_MSTRST_Pos (1U)
  8715. #define HRTIM_BMTRGR_MSTRST_Msk (0x1UL << HRTIM_BMTRGR_MSTRST_Pos) /*!< 0x00000002 */
  8716. #define HRTIM_BMTRGR_MSTRST HRTIM_BMTRGR_MSTRST_Msk /*!< Master reset */
  8717. #define HRTIM_BMTRGR_MSTREP_Pos (2U)
  8718. #define HRTIM_BMTRGR_MSTREP_Msk (0x1UL << HRTIM_BMTRGR_MSTREP_Pos) /*!< 0x00000004 */
  8719. #define HRTIM_BMTRGR_MSTREP HRTIM_BMTRGR_MSTREP_Msk /*!< Master repetition */
  8720. #define HRTIM_BMTRGR_MSTCMP1_Pos (3U)
  8721. #define HRTIM_BMTRGR_MSTCMP1_Msk (0x1UL << HRTIM_BMTRGR_MSTCMP1_Pos) /*!< 0x00000008 */
  8722. #define HRTIM_BMTRGR_MSTCMP1 HRTIM_BMTRGR_MSTCMP1_Msk /*!< Master compare 1 */
  8723. #define HRTIM_BMTRGR_MSTCMP2_Pos (4U)
  8724. #define HRTIM_BMTRGR_MSTCMP2_Msk (0x1UL << HRTIM_BMTRGR_MSTCMP2_Pos) /*!< 0x00000010 */
  8725. #define HRTIM_BMTRGR_MSTCMP2 HRTIM_BMTRGR_MSTCMP2_Msk /*!< Master compare 2 */
  8726. #define HRTIM_BMTRGR_MSTCMP3_Pos (5U)
  8727. #define HRTIM_BMTRGR_MSTCMP3_Msk (0x1UL << HRTIM_BMTRGR_MSTCMP3_Pos) /*!< 0x00000020 */
  8728. #define HRTIM_BMTRGR_MSTCMP3 HRTIM_BMTRGR_MSTCMP3_Msk /*!< Master compare 3 */
  8729. #define HRTIM_BMTRGR_MSTCMP4_Pos (6U)
  8730. #define HRTIM_BMTRGR_MSTCMP4_Msk (0x1UL << HRTIM_BMTRGR_MSTCMP4_Pos) /*!< 0x00000040 */
  8731. #define HRTIM_BMTRGR_MSTCMP4 HRTIM_BMTRGR_MSTCMP4_Msk /*!< Master compare 4 */
  8732. #define HRTIM_BMTRGR_TARST_Pos (7U)
  8733. #define HRTIM_BMTRGR_TARST_Msk (0x1UL << HRTIM_BMTRGR_TARST_Pos) /*!< 0x00000080 */
  8734. #define HRTIM_BMTRGR_TARST HRTIM_BMTRGR_TARST_Msk /*!< Timer A reset */
  8735. #define HRTIM_BMTRGR_TAREP_Pos (8U)
  8736. #define HRTIM_BMTRGR_TAREP_Msk (0x1UL << HRTIM_BMTRGR_TAREP_Pos) /*!< 0x00000100 */
  8737. #define HRTIM_BMTRGR_TAREP HRTIM_BMTRGR_TAREP_Msk /*!< Timer A repetition */
  8738. #define HRTIM_BMTRGR_TACMP1_Pos (9U)
  8739. #define HRTIM_BMTRGR_TACMP1_Msk (0x1UL << HRTIM_BMTRGR_TACMP1_Pos) /*!< 0x00000200 */
  8740. #define HRTIM_BMTRGR_TACMP1 HRTIM_BMTRGR_TACMP1_Msk /*!< Timer A compare 1 */
  8741. #define HRTIM_BMTRGR_TACMP2_Pos (10U)
  8742. #define HRTIM_BMTRGR_TACMP2_Msk (0x1UL << HRTIM_BMTRGR_TACMP2_Pos) /*!< 0x00000400 */
  8743. #define HRTIM_BMTRGR_TACMP2 HRTIM_BMTRGR_TACMP2_Msk /*!< Timer A compare 2 */
  8744. #define HRTIM_BMTRGR_TBRST_Pos (11U)
  8745. #define HRTIM_BMTRGR_TBRST_Msk (0x1UL << HRTIM_BMTRGR_TBRST_Pos) /*!< 0x00000800 */
  8746. #define HRTIM_BMTRGR_TBRST HRTIM_BMTRGR_TBRST_Msk /*!< Timer B reset */
  8747. #define HRTIM_BMTRGR_TBREP_Pos (12U)
  8748. #define HRTIM_BMTRGR_TBREP_Msk (0x1UL << HRTIM_BMTRGR_TBREP_Pos) /*!< 0x00001000 */
  8749. #define HRTIM_BMTRGR_TBREP HRTIM_BMTRGR_TBREP_Msk /*!< Timer B repetition */
  8750. #define HRTIM_BMTRGR_TBCMP1_Pos (13U)
  8751. #define HRTIM_BMTRGR_TBCMP1_Msk (0x1UL << HRTIM_BMTRGR_TBCMP1_Pos) /*!< 0x00002000 */
  8752. #define HRTIM_BMTRGR_TBCMP1 HRTIM_BMTRGR_TBCMP1_Msk /*!< Timer B compare 1 */
  8753. #define HRTIM_BMTRGR_TBCMP2_Pos (14U)
  8754. #define HRTIM_BMTRGR_TBCMP2_Msk (0x1UL << HRTIM_BMTRGR_TBCMP2_Pos) /*!< 0x00004000 */
  8755. #define HRTIM_BMTRGR_TBCMP2 HRTIM_BMTRGR_TBCMP2_Msk /*!< Timer B compare 2 */
  8756. #define HRTIM_BMTRGR_TCRST_Pos (15U)
  8757. #define HRTIM_BMTRGR_TCRST_Msk (0x1UL << HRTIM_BMTRGR_TCRST_Pos) /*!< 0x00008000 */
  8758. #define HRTIM_BMTRGR_TCRST HRTIM_BMTRGR_TCRST_Msk /*!< Timer C reset */
  8759. #define HRTIM_BMTRGR_TCREP_Pos (16U)
  8760. #define HRTIM_BMTRGR_TCREP_Msk (0x1UL << HRTIM_BMTRGR_TCREP_Pos) /*!< 0x00010000 */
  8761. #define HRTIM_BMTRGR_TCREP HRTIM_BMTRGR_TCREP_Msk /*!< Timer C repetition */
  8762. #define HRTIM_BMTRGR_TCCMP1_Pos (17U)
  8763. #define HRTIM_BMTRGR_TCCMP1_Msk (0x1UL << HRTIM_BMTRGR_TCCMP1_Pos) /*!< 0x00020000 */
  8764. #define HRTIM_BMTRGR_TCCMP1 HRTIM_BMTRGR_TCCMP1_Msk /*!< Timer C compare 1 */
  8765. #define HRTIM_BMTRGR_TFRST_Pos (18U)
  8766. #define HRTIM_BMTRGR_TFRST_Msk (0x1UL << HRTIM_BMTRGR_TFRST_Pos) /*!< 0x00040000 */
  8767. #define HRTIM_BMTRGR_TFRST HRTIM_BMTRGR_TFRST_Msk /*!< Timer F reset */
  8768. #define HRTIM_BMTRGR_TDRST_Pos (19U)
  8769. #define HRTIM_BMTRGR_TDRST_Msk (0x1UL << HRTIM_BMTRGR_TDRST_Pos) /*!< 0x00080000 */
  8770. #define HRTIM_BMTRGR_TDRST HRTIM_BMTRGR_TDRST_Msk /*!< Timer D reset */
  8771. #define HRTIM_BMTRGR_TDREP_Pos (20U)
  8772. #define HRTIM_BMTRGR_TDREP_Msk (0x1UL << HRTIM_BMTRGR_TDREP_Pos) /*!< 0x00100000 */
  8773. #define HRTIM_BMTRGR_TDREP HRTIM_BMTRGR_TDREP_Msk /*!< Timer D repetition */
  8774. #define HRTIM_BMTRGR_TFREP_Pos (21U)
  8775. #define HRTIM_BMTRGR_TFREP_Msk (0x1UL << HRTIM_BMTRGR_TFREP_Pos) /*!< 0x00200000 */
  8776. #define HRTIM_BMTRGR_TFREP HRTIM_BMTRGR_TFREP_Msk /*!< Timer F repetition*/
  8777. #define HRTIM_BMTRGR_TDCMP2_Pos (22U)
  8778. #define HRTIM_BMTRGR_TDCMP2_Msk (0x1UL << HRTIM_BMTRGR_TDCMP2_Pos) /*!< 0x00400000 */
  8779. #define HRTIM_BMTRGR_TDCMP2 HRTIM_BMTRGR_TDCMP2_Msk /*!< Timer D compare 2 */
  8780. #define HRTIM_BMTRGR_TFCMP1_Pos (23U)
  8781. #define HRTIM_BMTRGR_TFCMP1_Msk (0x1UL << HRTIM_BMTRGR_TFCMP1_Pos) /*!< 0x00800000 */
  8782. #define HRTIM_BMTRGR_TFCMP1 HRTIM_BMTRGR_TFCMP1_Msk /*!< Timer F compare 1 */
  8783. #define HRTIM_BMTRGR_TEREP_Pos (24U)
  8784. #define HRTIM_BMTRGR_TEREP_Msk (0x1UL << HRTIM_BMTRGR_TEREP_Pos) /*!< 0x01000000 */
  8785. #define HRTIM_BMTRGR_TEREP HRTIM_BMTRGR_TEREP_Msk /*!< Timer E repetition */
  8786. #define HRTIM_BMTRGR_TECMP1_Pos (25U)
  8787. #define HRTIM_BMTRGR_TECMP1_Msk (0x1UL << HRTIM_BMTRGR_TECMP1_Pos) /*!< 0x02000000 */
  8788. #define HRTIM_BMTRGR_TECMP1 HRTIM_BMTRGR_TECMP1_Msk /*!< Timer E compare 1 */
  8789. #define HRTIM_BMTRGR_TECMP2_Pos (26U)
  8790. #define HRTIM_BMTRGR_TECMP2_Msk (0x1UL << HRTIM_BMTRGR_TECMP2_Pos) /*!< 0x04000000 */
  8791. #define HRTIM_BMTRGR_TECMP2 HRTIM_BMTRGR_TECMP2_Msk /*!< Timer E compare 2 */
  8792. #define HRTIM_BMTRGR_TAEEV7_Pos (27U)
  8793. #define HRTIM_BMTRGR_TAEEV7_Msk (0x1UL << HRTIM_BMTRGR_TAEEV7_Pos) /*!< 0x08000000 */
  8794. #define HRTIM_BMTRGR_TAEEV7 HRTIM_BMTRGR_TAEEV7_Msk /*!< Timer A period following External Event7 */
  8795. #define HRTIM_BMTRGR_TDEEV8_Pos (28U)
  8796. #define HRTIM_BMTRGR_TDEEV8_Msk (0x1UL << HRTIM_BMTRGR_TDEEV8_Pos) /*!< 0x10000000 */
  8797. #define HRTIM_BMTRGR_TDEEV8 HRTIM_BMTRGR_TDEEV8_Msk /*!< Timer D period following External Event8 */
  8798. #define HRTIM_BMTRGR_EEV7_Pos (29U)
  8799. #define HRTIM_BMTRGR_EEV7_Msk (0x1UL << HRTIM_BMTRGR_EEV7_Pos) /*!< 0x20000000 */
  8800. #define HRTIM_BMTRGR_EEV7 HRTIM_BMTRGR_EEV7_Msk /*!< External Event 7 */
  8801. #define HRTIM_BMTRGR_EEV8_Pos (30U)
  8802. #define HRTIM_BMTRGR_EEV8_Msk (0x1UL << HRTIM_BMTRGR_EEV8_Pos) /*!< 0x40000000 */
  8803. #define HRTIM_BMTRGR_EEV8 HRTIM_BMTRGR_EEV8_Msk /*!< External Event 8 */
  8804. #define HRTIM_BMTRGR_OCHPEV_Pos (31U)
  8805. #define HRTIM_BMTRGR_OCHPEV_Msk (0x1UL << HRTIM_BMTRGR_OCHPEV_Pos) /*!< 0x80000000 */
  8806. #define HRTIM_BMTRGR_OCHPEV HRTIM_BMTRGR_OCHPEV_Msk /*!< on-chip Event */
  8807. /******************* Bit definition for HRTIM_BMCMPR register ***************/
  8808. #define HRTIM_BMCMPR_BMCMPR_Pos (0U)
  8809. #define HRTIM_BMCMPR_BMCMPR_Msk (0xFFFFUL << HRTIM_BMCMPR_BMCMPR_Pos) /*!< 0x0000FFFF */
  8810. #define HRTIM_BMCMPR_BMCMPR HRTIM_BMCMPR_BMCMPR_Msk /*!<!<Burst Compare Value */
  8811. /******************* Bit definition for HRTIM_BMPER register ****************/
  8812. #define HRTIM_BMPER_BMPER_Pos (0U)
  8813. #define HRTIM_BMPER_BMPER_Msk (0xFFFFUL << HRTIM_BMPER_BMPER_Pos) /*!< 0x0000FFFF */
  8814. #define HRTIM_BMPER_BMPER HRTIM_BMPER_BMPER_Msk /*!<!<Burst period Value */
  8815. /******************* Bit definition for HRTIM_EECR1 register ****************/
  8816. #define HRTIM_EECR1_EE1SRC_Pos (0U)
  8817. #define HRTIM_EECR1_EE1SRC_Msk (0x3UL << HRTIM_EECR1_EE1SRC_Pos) /*!< 0x00000003 */
  8818. #define HRTIM_EECR1_EE1SRC HRTIM_EECR1_EE1SRC_Msk /*!< External event 1 source */
  8819. #define HRTIM_EECR1_EE1SRC_0 (0x1UL << HRTIM_EECR1_EE1SRC_Pos) /*!< 0x00000001 */
  8820. #define HRTIM_EECR1_EE1SRC_1 (0x2UL << HRTIM_EECR1_EE1SRC_Pos) /*!< 0x00000002 */
  8821. #define HRTIM_EECR1_EE1POL_Pos (2U)
  8822. #define HRTIM_EECR1_EE1POL_Msk (0x1UL << HRTIM_EECR1_EE1POL_Pos) /*!< 0x00000004 */
  8823. #define HRTIM_EECR1_EE1POL HRTIM_EECR1_EE1POL_Msk /*!< External event 1 Polarity */
  8824. #define HRTIM_EECR1_EE1SNS_Pos (3U)
  8825. #define HRTIM_EECR1_EE1SNS_Msk (0x3UL << HRTIM_EECR1_EE1SNS_Pos) /*!< 0x00000018 */
  8826. #define HRTIM_EECR1_EE1SNS HRTIM_EECR1_EE1SNS_Msk /*!< External event 1 sensitivity */
  8827. #define HRTIM_EECR1_EE1SNS_0 (0x1UL << HRTIM_EECR1_EE1SNS_Pos) /*!< 0x00000008 */
  8828. #define HRTIM_EECR1_EE1SNS_1 (0x2UL << HRTIM_EECR1_EE1SNS_Pos) /*!< 0x00000010 */
  8829. #define HRTIM_EECR1_EE1FAST_Pos (5U)
  8830. #define HRTIM_EECR1_EE1FAST_Msk (0x1UL << HRTIM_EECR1_EE1FAST_Pos) /*!< 0x00000020 */
  8831. #define HRTIM_EECR1_EE1FAST HRTIM_EECR1_EE1FAST_Msk /*!< External event 1 Fast mode */
  8832. #define HRTIM_EECR1_EE2SRC_Pos (6U)
  8833. #define HRTIM_EECR1_EE2SRC_Msk (0x3UL << HRTIM_EECR1_EE2SRC_Pos) /*!< 0x000000C0 */
  8834. #define HRTIM_EECR1_EE2SRC HRTIM_EECR1_EE2SRC_Msk /*!< External event 2 source */
  8835. #define HRTIM_EECR1_EE2SRC_0 (0x1UL << HRTIM_EECR1_EE2SRC_Pos) /*!< 0x00000040 */
  8836. #define HRTIM_EECR1_EE2SRC_1 (0x2UL << HRTIM_EECR1_EE2SRC_Pos) /*!< 0x00000080 */
  8837. #define HRTIM_EECR1_EE2POL_Pos (8U)
  8838. #define HRTIM_EECR1_EE2POL_Msk (0x1UL << HRTIM_EECR1_EE2POL_Pos) /*!< 0x00000100 */
  8839. #define HRTIM_EECR1_EE2POL HRTIM_EECR1_EE2POL_Msk /*!< External event 2 Polarity */
  8840. #define HRTIM_EECR1_EE2SNS_Pos (9U)
  8841. #define HRTIM_EECR1_EE2SNS_Msk (0x3UL << HRTIM_EECR1_EE2SNS_Pos) /*!< 0x00000600 */
  8842. #define HRTIM_EECR1_EE2SNS HRTIM_EECR1_EE2SNS_Msk /*!< External event 2 sensitivity */
  8843. #define HRTIM_EECR1_EE2SNS_0 (0x1UL << HRTIM_EECR1_EE2SNS_Pos) /*!< 0x00000200 */
  8844. #define HRTIM_EECR1_EE2SNS_1 (0x2UL << HRTIM_EECR1_EE2SNS_Pos) /*!< 0x00000400 */
  8845. #define HRTIM_EECR1_EE2FAST_Pos (11U)
  8846. #define HRTIM_EECR1_EE2FAST_Msk (0x1UL << HRTIM_EECR1_EE2FAST_Pos) /*!< 0x00000800 */
  8847. #define HRTIM_EECR1_EE2FAST HRTIM_EECR1_EE2FAST_Msk /*!< External event 2 Fast mode */
  8848. #define HRTIM_EECR1_EE3SRC_Pos (12U)
  8849. #define HRTIM_EECR1_EE3SRC_Msk (0x3UL << HRTIM_EECR1_EE3SRC_Pos) /*!< 0x00003000 */
  8850. #define HRTIM_EECR1_EE3SRC HRTIM_EECR1_EE3SRC_Msk /*!< External event 3 source */
  8851. #define HRTIM_EECR1_EE3SRC_0 (0x1UL << HRTIM_EECR1_EE3SRC_Pos) /*!< 0x00001000 */
  8852. #define HRTIM_EECR1_EE3SRC_1 (0x2UL << HRTIM_EECR1_EE3SRC_Pos) /*!< 0x00002000 */
  8853. #define HRTIM_EECR1_EE3POL_Pos (14U)
  8854. #define HRTIM_EECR1_EE3POL_Msk (0x1UL << HRTIM_EECR1_EE3POL_Pos) /*!< 0x00004000 */
  8855. #define HRTIM_EECR1_EE3POL HRTIM_EECR1_EE3POL_Msk /*!< External event 3 Polarity */
  8856. #define HRTIM_EECR1_EE3SNS_Pos (15U)
  8857. #define HRTIM_EECR1_EE3SNS_Msk (0x3UL << HRTIM_EECR1_EE3SNS_Pos) /*!< 0x00018000 */
  8858. #define HRTIM_EECR1_EE3SNS HRTIM_EECR1_EE3SNS_Msk /*!< External event 3 sensitivity */
  8859. #define HRTIM_EECR1_EE3SNS_0 (0x1UL << HRTIM_EECR1_EE3SNS_Pos) /*!< 0x00008000 */
  8860. #define HRTIM_EECR1_EE3SNS_1 (0x2UL << HRTIM_EECR1_EE3SNS_Pos) /*!< 0x00010000 */
  8861. #define HRTIM_EECR1_EE3FAST_Pos (17U)
  8862. #define HRTIM_EECR1_EE3FAST_Msk (0x1UL << HRTIM_EECR1_EE3FAST_Pos) /*!< 0x00020000 */
  8863. #define HRTIM_EECR1_EE3FAST HRTIM_EECR1_EE3FAST_Msk /*!< External event 3 Fast mode */
  8864. #define HRTIM_EECR1_EE4SRC_Pos (18U)
  8865. #define HRTIM_EECR1_EE4SRC_Msk (0x3UL << HRTIM_EECR1_EE4SRC_Pos) /*!< 0x000C0000 */
  8866. #define HRTIM_EECR1_EE4SRC HRTIM_EECR1_EE4SRC_Msk /*!< External event 4 source */
  8867. #define HRTIM_EECR1_EE4SRC_0 (0x1UL << HRTIM_EECR1_EE4SRC_Pos) /*!< 0x00040000 */
  8868. #define HRTIM_EECR1_EE4SRC_1 (0x2UL << HRTIM_EECR1_EE4SRC_Pos) /*!< 0x00080000 */
  8869. #define HRTIM_EECR1_EE4POL_Pos (20U)
  8870. #define HRTIM_EECR1_EE4POL_Msk (0x1UL << HRTIM_EECR1_EE4POL_Pos) /*!< 0x00100000 */
  8871. #define HRTIM_EECR1_EE4POL HRTIM_EECR1_EE4POL_Msk /*!< External event 4 Polarity */
  8872. #define HRTIM_EECR1_EE4SNS_Pos (21U)
  8873. #define HRTIM_EECR1_EE4SNS_Msk (0x3UL << HRTIM_EECR1_EE4SNS_Pos) /*!< 0x00600000 */
  8874. #define HRTIM_EECR1_EE4SNS HRTIM_EECR1_EE4SNS_Msk /*!< External event 4 sensitivity */
  8875. #define HRTIM_EECR1_EE4SNS_0 (0x1UL << HRTIM_EECR1_EE4SNS_Pos) /*!< 0x00200000 */
  8876. #define HRTIM_EECR1_EE4SNS_1 (0x2UL << HRTIM_EECR1_EE4SNS_Pos) /*!< 0x00400000 */
  8877. #define HRTIM_EECR1_EE4FAST_Pos (23U)
  8878. #define HRTIM_EECR1_EE4FAST_Msk (0x1UL << HRTIM_EECR1_EE4FAST_Pos) /*!< 0x00800000 */
  8879. #define HRTIM_EECR1_EE4FAST HRTIM_EECR1_EE4FAST_Msk /*!< External event 4 Fast mode */
  8880. #define HRTIM_EECR1_EE5SRC_Pos (24U)
  8881. #define HRTIM_EECR1_EE5SRC_Msk (0x3UL << HRTIM_EECR1_EE5SRC_Pos) /*!< 0x03000000 */
  8882. #define HRTIM_EECR1_EE5SRC HRTIM_EECR1_EE5SRC_Msk /*!< External event 5 source */
  8883. #define HRTIM_EECR1_EE5SRC_0 (0x1UL << HRTIM_EECR1_EE5SRC_Pos) /*!< 0x01000000 */
  8884. #define HRTIM_EECR1_EE5SRC_1 (0x2UL << HRTIM_EECR1_EE5SRC_Pos) /*!< 0x02000000 */
  8885. #define HRTIM_EECR1_EE5POL_Pos (26U)
  8886. #define HRTIM_EECR1_EE5POL_Msk (0x1UL << HRTIM_EECR1_EE5POL_Pos) /*!< 0x04000000 */
  8887. #define HRTIM_EECR1_EE5POL HRTIM_EECR1_EE5POL_Msk /*!< External event 5 Polarity */
  8888. #define HRTIM_EECR1_EE5SNS_Pos (27U)
  8889. #define HRTIM_EECR1_EE5SNS_Msk (0x3UL << HRTIM_EECR1_EE5SNS_Pos) /*!< 0x18000000 */
  8890. #define HRTIM_EECR1_EE5SNS HRTIM_EECR1_EE5SNS_Msk /*!< External event 5 sensitivity */
  8891. #define HRTIM_EECR1_EE5SNS_0 (0x1UL << HRTIM_EECR1_EE5SNS_Pos) /*!< 0x08000000 */
  8892. #define HRTIM_EECR1_EE5SNS_1 (0x2UL << HRTIM_EECR1_EE5SNS_Pos) /*!< 0x10000000 */
  8893. #define HRTIM_EECR1_EE5FAST_Pos (29U)
  8894. #define HRTIM_EECR1_EE5FAST_Msk (0x1UL << HRTIM_EECR1_EE5FAST_Pos) /*!< 0x20000000 */
  8895. #define HRTIM_EECR1_EE5FAST HRTIM_EECR1_EE5FAST_Msk /*!< External event 5 Fast mode */
  8896. /******************* Bit definition for HRTIM_EECR2 register ****************/
  8897. #define HRTIM_EECR2_EE6SRC_Pos (0U)
  8898. #define HRTIM_EECR2_EE6SRC_Msk (0x3UL << HRTIM_EECR2_EE6SRC_Pos) /*!< 0x00000003 */
  8899. #define HRTIM_EECR2_EE6SRC HRTIM_EECR2_EE6SRC_Msk /*!< External event 6 source */
  8900. #define HRTIM_EECR2_EE6SRC_0 (0x1UL << HRTIM_EECR2_EE6SRC_Pos) /*!< 0x00000001 */
  8901. #define HRTIM_EECR2_EE6SRC_1 (0x2UL << HRTIM_EECR2_EE6SRC_Pos) /*!< 0x00000002 */
  8902. #define HRTIM_EECR2_EE6POL_Pos (2U)
  8903. #define HRTIM_EECR2_EE6POL_Msk (0x1UL << HRTIM_EECR2_EE6POL_Pos) /*!< 0x00000004 */
  8904. #define HRTIM_EECR2_EE6POL HRTIM_EECR2_EE6POL_Msk /*!< External event 6 Polarity */
  8905. #define HRTIM_EECR2_EE6SNS_Pos (3U)
  8906. #define HRTIM_EECR2_EE6SNS_Msk (0x3UL << HRTIM_EECR2_EE6SNS_Pos) /*!< 0x00000018 */
  8907. #define HRTIM_EECR2_EE6SNS HRTIM_EECR2_EE6SNS_Msk /*!< External event 6 sensitivity */
  8908. #define HRTIM_EECR2_EE6SNS_0 (0x1UL << HRTIM_EECR2_EE6SNS_Pos) /*!< 0x00000008 */
  8909. #define HRTIM_EECR2_EE6SNS_1 (0x2UL << HRTIM_EECR2_EE6SNS_Pos) /*!< 0x00000010 */
  8910. #define HRTIM_EECR2_EE7SRC_Pos (6U)
  8911. #define HRTIM_EECR2_EE7SRC_Msk (0x3UL << HRTIM_EECR2_EE7SRC_Pos) /*!< 0x000000C0 */
  8912. #define HRTIM_EECR2_EE7SRC HRTIM_EECR2_EE7SRC_Msk /*!< External event 7 source */
  8913. #define HRTIM_EECR2_EE7SRC_0 (0x1UL << HRTIM_EECR2_EE7SRC_Pos) /*!< 0x00000040 */
  8914. #define HRTIM_EECR2_EE7SRC_1 (0x2UL << HRTIM_EECR2_EE7SRC_Pos) /*!< 0x00000080 */
  8915. #define HRTIM_EECR2_EE7POL_Pos (8U)
  8916. #define HRTIM_EECR2_EE7POL_Msk (0x1UL << HRTIM_EECR2_EE7POL_Pos) /*!< 0x00000100 */
  8917. #define HRTIM_EECR2_EE7POL HRTIM_EECR2_EE7POL_Msk /*!< External event 7 Polarity */
  8918. #define HRTIM_EECR2_EE7SNS_Pos (9U)
  8919. #define HRTIM_EECR2_EE7SNS_Msk (0x3UL << HRTIM_EECR2_EE7SNS_Pos) /*!< 0x00000600 */
  8920. #define HRTIM_EECR2_EE7SNS HRTIM_EECR2_EE7SNS_Msk /*!< External event 7 sensitivity */
  8921. #define HRTIM_EECR2_EE7SNS_0 (0x1UL << HRTIM_EECR2_EE7SNS_Pos) /*!< 0x00000200 */
  8922. #define HRTIM_EECR2_EE7SNS_1 (0x2UL << HRTIM_EECR2_EE7SNS_Pos) /*!< 0x00000400 */
  8923. #define HRTIM_EECR2_EE8SRC_Pos (12U)
  8924. #define HRTIM_EECR2_EE8SRC_Msk (0x3UL << HRTIM_EECR2_EE8SRC_Pos) /*!< 0x00003000 */
  8925. #define HRTIM_EECR2_EE8SRC HRTIM_EECR2_EE8SRC_Msk /*!< External event 8 source */
  8926. #define HRTIM_EECR2_EE8SRC_0 (0x1UL << HRTIM_EECR2_EE8SRC_Pos) /*!< 0x00001000 */
  8927. #define HRTIM_EECR2_EE8SRC_1 (0x2UL << HRTIM_EECR2_EE8SRC_Pos) /*!< 0x00002000 */
  8928. #define HRTIM_EECR2_EE8POL_Pos (14U)
  8929. #define HRTIM_EECR2_EE8POL_Msk (0x1UL << HRTIM_EECR2_EE8POL_Pos) /*!< 0x00004000 */
  8930. #define HRTIM_EECR2_EE8POL HRTIM_EECR2_EE8POL_Msk /*!< External event 8 Polarity */
  8931. #define HRTIM_EECR2_EE8SNS_Pos (15U)
  8932. #define HRTIM_EECR2_EE8SNS_Msk (0x3UL << HRTIM_EECR2_EE8SNS_Pos) /*!< 0x00018000 */
  8933. #define HRTIM_EECR2_EE8SNS HRTIM_EECR2_EE8SNS_Msk /*!< External event 8 sensitivity */
  8934. #define HRTIM_EECR2_EE8SNS_0 (0x1UL << HRTIM_EECR2_EE8SNS_Pos) /*!< 0x00008000 */
  8935. #define HRTIM_EECR2_EE8SNS_1 (0x2UL << HRTIM_EECR2_EE8SNS_Pos) /*!< 0x00010000 */
  8936. #define HRTIM_EECR2_EE9SRC_Pos (18U)
  8937. #define HRTIM_EECR2_EE9SRC_Msk (0x3UL << HRTIM_EECR2_EE9SRC_Pos) /*!< 0x000C0000 */
  8938. #define HRTIM_EECR2_EE9SRC HRTIM_EECR2_EE9SRC_Msk /*!< External event 9 source */
  8939. #define HRTIM_EECR2_EE9SRC_0 (0x1UL << HRTIM_EECR2_EE9SRC_Pos) /*!< 0x00040000 */
  8940. #define HRTIM_EECR2_EE9SRC_1 (0x2UL << HRTIM_EECR2_EE9SRC_Pos) /*!< 0x00080000 */
  8941. #define HRTIM_EECR2_EE9POL_Pos (20U)
  8942. #define HRTIM_EECR2_EE9POL_Msk (0x1UL << HRTIM_EECR2_EE9POL_Pos) /*!< 0x00100000 */
  8943. #define HRTIM_EECR2_EE9POL HRTIM_EECR2_EE9POL_Msk /*!< External event 9 Polarity */
  8944. #define HRTIM_EECR2_EE9SNS_Pos (21U)
  8945. #define HRTIM_EECR2_EE9SNS_Msk (0x3UL << HRTIM_EECR2_EE9SNS_Pos) /*!< 0x00600000 */
  8946. #define HRTIM_EECR2_EE9SNS HRTIM_EECR2_EE9SNS_Msk /*!< External event 9 sensitivity */
  8947. #define HRTIM_EECR2_EE9SNS_0 (0x1UL << HRTIM_EECR2_EE9SNS_Pos) /*!< 0x00200000 */
  8948. #define HRTIM_EECR2_EE9SNS_1 (0x2UL << HRTIM_EECR2_EE9SNS_Pos) /*!< 0x00400000 */
  8949. #define HRTIM_EECR2_EE10SRC_Pos (24U)
  8950. #define HRTIM_EECR2_EE10SRC_Msk (0x3UL << HRTIM_EECR2_EE10SRC_Pos) /*!< 0x03000000 */
  8951. #define HRTIM_EECR2_EE10SRC HRTIM_EECR2_EE10SRC_Msk /*!< External event 10 source */
  8952. #define HRTIM_EECR2_EE10SRC_0 (0x1UL << HRTIM_EECR2_EE10SRC_Pos) /*!< 0x01000000 */
  8953. #define HRTIM_EECR2_EE10SRC_1 (0x2UL << HRTIM_EECR2_EE10SRC_Pos) /*!< 0x02000000 */
  8954. #define HRTIM_EECR2_EE10POL_Pos (26U)
  8955. #define HRTIM_EECR2_EE10POL_Msk (0x1UL << HRTIM_EECR2_EE10POL_Pos) /*!< 0x04000000 */
  8956. #define HRTIM_EECR2_EE10POL HRTIM_EECR2_EE10POL_Msk /*!< External event 10 Polarity */
  8957. #define HRTIM_EECR2_EE10SNS_Pos (27U)
  8958. #define HRTIM_EECR2_EE10SNS_Msk (0x3UL << HRTIM_EECR2_EE10SNS_Pos) /*!< 0x18000000 */
  8959. #define HRTIM_EECR2_EE10SNS HRTIM_EECR2_EE10SNS_Msk /*!< External event 10 sensitivity */
  8960. #define HRTIM_EECR2_EE10SNS_0 (0x1UL << HRTIM_EECR2_EE10SNS_Pos) /*!< 0x08000000 */
  8961. #define HRTIM_EECR2_EE10SNS_1 (0x2UL << HRTIM_EECR2_EE10SNS_Pos) /*!< 0x10000000 */
  8962. /******************* Bit definition for HRTIM_EECR3 register ****************/
  8963. #define HRTIM_EECR3_EE6F_Pos (0U)
  8964. #define HRTIM_EECR3_EE6F_Msk (0xFUL << HRTIM_EECR3_EE6F_Pos) /*!< 0x0000000F */
  8965. #define HRTIM_EECR3_EE6F HRTIM_EECR3_EE6F_Msk /*!< External event 6 filter */
  8966. #define HRTIM_EECR3_EE6F_0 (0x1UL << HRTIM_EECR3_EE6F_Pos) /*!< 0x00000001 */
  8967. #define HRTIM_EECR3_EE6F_1 (0x2UL << HRTIM_EECR3_EE6F_Pos) /*!< 0x00000002 */
  8968. #define HRTIM_EECR3_EE6F_2 (0x4UL << HRTIM_EECR3_EE6F_Pos) /*!< 0x00000004 */
  8969. #define HRTIM_EECR3_EE6F_3 (0x8UL << HRTIM_EECR3_EE6F_Pos) /*!< 0x00000008 */
  8970. #define HRTIM_EECR3_EE7F_Pos (6U)
  8971. #define HRTIM_EECR3_EE7F_Msk (0xFUL << HRTIM_EECR3_EE7F_Pos) /*!< 0x000003C0 */
  8972. #define HRTIM_EECR3_EE7F HRTIM_EECR3_EE7F_Msk /*!< External event 7 filter */
  8973. #define HRTIM_EECR3_EE7F_0 (0x1UL << HRTIM_EECR3_EE7F_Pos) /*!< 0x00000040 */
  8974. #define HRTIM_EECR3_EE7F_1 (0x2UL << HRTIM_EECR3_EE7F_Pos) /*!< 0x00000080 */
  8975. #define HRTIM_EECR3_EE7F_2 (0x4UL << HRTIM_EECR3_EE7F_Pos) /*!< 0x00000100 */
  8976. #define HRTIM_EECR3_EE7F_3 (0x8UL << HRTIM_EECR3_EE7F_Pos) /*!< 0x00000200 */
  8977. #define HRTIM_EECR3_EE8F_Pos (12U)
  8978. #define HRTIM_EECR3_EE8F_Msk (0xFUL << HRTIM_EECR3_EE8F_Pos) /*!< 0x0000F000 */
  8979. #define HRTIM_EECR3_EE8F HRTIM_EECR3_EE8F_Msk /*!< External event 8 filter */
  8980. #define HRTIM_EECR3_EE8F_0 (0x1UL << HRTIM_EECR3_EE8F_Pos) /*!< 0x00001000 */
  8981. #define HRTIM_EECR3_EE8F_1 (0x2UL << HRTIM_EECR3_EE8F_Pos) /*!< 0x00002000 */
  8982. #define HRTIM_EECR3_EE8F_2 (0x4UL << HRTIM_EECR3_EE8F_Pos) /*!< 0x00004000 */
  8983. #define HRTIM_EECR3_EE8F_3 (0x8UL << HRTIM_EECR3_EE8F_Pos) /*!< 0x00008000 */
  8984. #define HRTIM_EECR3_EE9F_Pos (18U)
  8985. #define HRTIM_EECR3_EE9F_Msk (0xFUL << HRTIM_EECR3_EE9F_Pos) /*!< 0x003C0000 */
  8986. #define HRTIM_EECR3_EE9F HRTIM_EECR3_EE9F_Msk /*!< External event 9 filter */
  8987. #define HRTIM_EECR3_EE9F_0 (0x1UL << HRTIM_EECR3_EE9F_Pos) /*!< 0x00040000 */
  8988. #define HRTIM_EECR3_EE9F_1 (0x2UL << HRTIM_EECR3_EE9F_Pos) /*!< 0x00080000 */
  8989. #define HRTIM_EECR3_EE9F_2 (0x4UL << HRTIM_EECR3_EE9F_Pos) /*!< 0x00100000 */
  8990. #define HRTIM_EECR3_EE9F_3 (0x8UL << HRTIM_EECR3_EE9F_Pos) /*!< 0x00200000 */
  8991. #define HRTIM_EECR3_EE10F_Pos (24U)
  8992. #define HRTIM_EECR3_EE10F_Msk (0xFUL << HRTIM_EECR3_EE10F_Pos) /*!< 0x0F000000 */
  8993. #define HRTIM_EECR3_EE10F HRTIM_EECR3_EE10F_Msk /*!< External event 10 filter */
  8994. #define HRTIM_EECR3_EE10F_0 (0x1UL << HRTIM_EECR3_EE10F_Pos) /*!< 0x01000000 */
  8995. #define HRTIM_EECR3_EE10F_1 (0x2UL << HRTIM_EECR3_EE10F_Pos) /*!< 0x02000000 */
  8996. #define HRTIM_EECR3_EE10F_2 (0x4UL << HRTIM_EECR3_EE10F_Pos) /*!< 0x04000000 */
  8997. #define HRTIM_EECR3_EE10F_3 (0x8UL << HRTIM_EECR3_EE10F_Pos) /*!< 0x08000000 */
  8998. #define HRTIM_EECR3_EEVSD_Pos (30U)
  8999. #define HRTIM_EECR3_EEVSD_Msk (0x3UL << HRTIM_EECR3_EEVSD_Pos) /*!< 0xC0000000 */
  9000. #define HRTIM_EECR3_EEVSD HRTIM_EECR3_EEVSD_Msk /*!< External event sampling clock division */
  9001. #define HRTIM_EECR3_EEVSD_0 (0x1UL << HRTIM_EECR3_EEVSD_Pos) /*!< 0x40000000 */
  9002. #define HRTIM_EECR3_EEVSD_1 (0x2UL << HRTIM_EECR3_EEVSD_Pos) /*!< 0x80000000 */
  9003. /******************* Bit definition for HRTIM_ADC1R register ****************/
  9004. #define HRTIM_ADC1R_AD1MC1_Pos (0U)
  9005. #define HRTIM_ADC1R_AD1MC1_Msk (0x1UL << HRTIM_ADC1R_AD1MC1_Pos) /*!< 0x00000001 */
  9006. #define HRTIM_ADC1R_AD1MC1 HRTIM_ADC1R_AD1MC1_Msk /*!< ADC Trigger 1 on master compare 1 */
  9007. #define HRTIM_ADC1R_AD1MC2_Pos (1U)
  9008. #define HRTIM_ADC1R_AD1MC2_Msk (0x1UL << HRTIM_ADC1R_AD1MC2_Pos) /*!< 0x00000002 */
  9009. #define HRTIM_ADC1R_AD1MC2 HRTIM_ADC1R_AD1MC2_Msk /*!< ADC Trigger 1 on master compare 2 */
  9010. #define HRTIM_ADC1R_AD1MC3_Pos (2U)
  9011. #define HRTIM_ADC1R_AD1MC3_Msk (0x1UL << HRTIM_ADC1R_AD1MC3_Pos) /*!< 0x00000004 */
  9012. #define HRTIM_ADC1R_AD1MC3 HRTIM_ADC1R_AD1MC3_Msk /*!< ADC Trigger 1 on master compare 3 */
  9013. #define HRTIM_ADC1R_AD1MC4_Pos (3U)
  9014. #define HRTIM_ADC1R_AD1MC4_Msk (0x1UL << HRTIM_ADC1R_AD1MC4_Pos) /*!< 0x00000008 */
  9015. #define HRTIM_ADC1R_AD1MC4 HRTIM_ADC1R_AD1MC4_Msk /*!< ADC Trigger 1 on master compare 4 */
  9016. #define HRTIM_ADC1R_AD1MPER_Pos (4U)
  9017. #define HRTIM_ADC1R_AD1MPER_Msk (0x1UL << HRTIM_ADC1R_AD1MPER_Pos) /*!< 0x00000010 */
  9018. #define HRTIM_ADC1R_AD1MPER HRTIM_ADC1R_AD1MPER_Msk /*!< ADC Trigger 1 on master period */
  9019. #define HRTIM_ADC1R_AD1EEV1_Pos (5U)
  9020. #define HRTIM_ADC1R_AD1EEV1_Msk (0x1UL << HRTIM_ADC1R_AD1EEV1_Pos) /*!< 0x00000020 */
  9021. #define HRTIM_ADC1R_AD1EEV1 HRTIM_ADC1R_AD1EEV1_Msk /*!< ADC Trigger 1 on external event 1 */
  9022. #define HRTIM_ADC1R_AD1EEV2_Pos (6U)
  9023. #define HRTIM_ADC1R_AD1EEV2_Msk (0x1UL << HRTIM_ADC1R_AD1EEV2_Pos) /*!< 0x00000040 */
  9024. #define HRTIM_ADC1R_AD1EEV2 HRTIM_ADC1R_AD1EEV2_Msk /*!< ADC Trigger 1 on external event 2 */
  9025. #define HRTIM_ADC1R_AD1EEV3_Pos (7U)
  9026. #define HRTIM_ADC1R_AD1EEV3_Msk (0x1UL << HRTIM_ADC1R_AD1EEV3_Pos) /*!< 0x00000080 */
  9027. #define HRTIM_ADC1R_AD1EEV3 HRTIM_ADC1R_AD1EEV3_Msk /*!< ADC Trigger 1 on external event 3 */
  9028. #define HRTIM_ADC1R_AD1EEV4_Pos (8U)
  9029. #define HRTIM_ADC1R_AD1EEV4_Msk (0x1UL << HRTIM_ADC1R_AD1EEV4_Pos) /*!< 0x00000100 */
  9030. #define HRTIM_ADC1R_AD1EEV4 HRTIM_ADC1R_AD1EEV4_Msk /*!< ADC Trigger 1 on external event 4 */
  9031. #define HRTIM_ADC1R_AD1EEV5_Pos (9U)
  9032. #define HRTIM_ADC1R_AD1EEV5_Msk (0x1UL << HRTIM_ADC1R_AD1EEV5_Pos) /*!< 0x00000200 */
  9033. #define HRTIM_ADC1R_AD1EEV5 HRTIM_ADC1R_AD1EEV5_Msk /*!< ADC Trigger 1 on external event 5 */
  9034. #define HRTIM_ADC1R_AD1TFC2_Pos (10U)
  9035. #define HRTIM_ADC1R_AD1TFC2_Msk (0x1UL << HRTIM_ADC1R_AD1TFC2_Pos) /*!< 0x00000400 */
  9036. #define HRTIM_ADC1R_AD1TFC2 HRTIM_ADC1R_AD1TFC2_Msk /*!< ADC Trigger 1 on Timer F compare 2 */
  9037. #define HRTIM_ADC1R_AD1TAC3_Pos (11U)
  9038. #define HRTIM_ADC1R_AD1TAC3_Msk (0x1UL << HRTIM_ADC1R_AD1TAC3_Pos) /*!< 0x00000800 */
  9039. #define HRTIM_ADC1R_AD1TAC3 HRTIM_ADC1R_AD1TAC3_Msk /*!< ADC Trigger 1 on Timer A compare 3 */
  9040. #define HRTIM_ADC1R_AD1TAC4_Pos (12U)
  9041. #define HRTIM_ADC1R_AD1TAC4_Msk (0x1UL << HRTIM_ADC1R_AD1TAC4_Pos) /*!< 0x00001000 */
  9042. #define HRTIM_ADC1R_AD1TAC4 HRTIM_ADC1R_AD1TAC4_Msk /*!< ADC Trigger 1 on Timer A compare 4 */
  9043. #define HRTIM_ADC1R_AD1TAPER_Pos (13U)
  9044. #define HRTIM_ADC1R_AD1TAPER_Msk (0x1UL << HRTIM_ADC1R_AD1TAPER_Pos) /*!< 0x00002000 */
  9045. #define HRTIM_ADC1R_AD1TAPER HRTIM_ADC1R_AD1TAPER_Msk /*!< ADC Trigger 1 on Timer A period */
  9046. #define HRTIM_ADC1R_AD1TARST_Pos (14U)
  9047. #define HRTIM_ADC1R_AD1TARST_Msk (0x1UL << HRTIM_ADC1R_AD1TARST_Pos) /*!< 0x00004000 */
  9048. #define HRTIM_ADC1R_AD1TARST HRTIM_ADC1R_AD1TARST_Msk /*!< ADC Trigger 1 on Timer A reset */
  9049. #define HRTIM_ADC1R_AD1TFC3_Pos (15U)
  9050. #define HRTIM_ADC1R_AD1TFC3_Msk (0x1UL << HRTIM_ADC1R_AD1TFC3_Pos) /*!< 0x00008000 */
  9051. #define HRTIM_ADC1R_AD1TFC3 HRTIM_ADC1R_AD1TFC3_Msk /*!< ADC Trigger 1 on Timer F compare 3 */
  9052. #define HRTIM_ADC1R_AD1TBC3_Pos (16U)
  9053. #define HRTIM_ADC1R_AD1TBC3_Msk (0x1UL << HRTIM_ADC1R_AD1TBC3_Pos) /*!< 0x00010000 */
  9054. #define HRTIM_ADC1R_AD1TBC3 HRTIM_ADC1R_AD1TBC3_Msk /*!< ADC Trigger 1 on Timer B compare 3 */
  9055. #define HRTIM_ADC1R_AD1TBC4_Pos (17U)
  9056. #define HRTIM_ADC1R_AD1TBC4_Msk (0x1UL << HRTIM_ADC1R_AD1TBC4_Pos) /*!< 0x00020000 */
  9057. #define HRTIM_ADC1R_AD1TBC4 HRTIM_ADC1R_AD1TBC4_Msk /*!< ADC Trigger 1 on Timer B compare 4 */
  9058. #define HRTIM_ADC1R_AD1TBPER_Pos (18U)
  9059. #define HRTIM_ADC1R_AD1TBPER_Msk (0x1UL << HRTIM_ADC1R_AD1TBPER_Pos) /*!< 0x00040000 */
  9060. #define HRTIM_ADC1R_AD1TBPER HRTIM_ADC1R_AD1TBPER_Msk /*!< ADC Trigger 1 on Timer B period */
  9061. #define HRTIM_ADC1R_AD1TBRST_Pos (19U)
  9062. #define HRTIM_ADC1R_AD1TBRST_Msk (0x1UL << HRTIM_ADC1R_AD1TBRST_Pos) /*!< 0x00080000 */
  9063. #define HRTIM_ADC1R_AD1TBRST HRTIM_ADC1R_AD1TBRST_Msk /*!< ADC Trigger 1 on Timer B reset */
  9064. #define HRTIM_ADC1R_AD1TFC4_Pos (20U)
  9065. #define HRTIM_ADC1R_AD1TFC4_Msk (0x1UL << HRTIM_ADC1R_AD1TFC4_Pos) /*!< 0x00100000 */
  9066. #define HRTIM_ADC1R_AD1TFC4 HRTIM_ADC1R_AD1TFC4_Msk /*!< ADC Trigger 1 on Timer F compare 4 */
  9067. #define HRTIM_ADC1R_AD1TCC3_Pos (21U)
  9068. #define HRTIM_ADC1R_AD1TCC3_Msk (0x1UL << HRTIM_ADC1R_AD1TCC3_Pos) /*!< 0x00200000 */
  9069. #define HRTIM_ADC1R_AD1TCC3 HRTIM_ADC1R_AD1TCC3_Msk /*!< ADC Trigger 1 on Timer C compare 3 */
  9070. #define HRTIM_ADC1R_AD1TCC4_Pos (22U)
  9071. #define HRTIM_ADC1R_AD1TCC4_Msk (0x1UL << HRTIM_ADC1R_AD1TCC4_Pos) /*!< 0x00400000 */
  9072. #define HRTIM_ADC1R_AD1TCC4 HRTIM_ADC1R_AD1TCC4_Msk /*!< ADC Trigger 1 on Timer C compare 4 */
  9073. #define HRTIM_ADC1R_AD1TCPER_Pos (23U)
  9074. #define HRTIM_ADC1R_AD1TCPER_Msk (0x1UL << HRTIM_ADC1R_AD1TCPER_Pos) /*!< 0x00800000 */
  9075. #define HRTIM_ADC1R_AD1TCPER HRTIM_ADC1R_AD1TCPER_Msk /*!< ADC Trigger 1 on Timer C period */
  9076. #define HRTIM_ADC1R_AD1TFPER_Pos (24U)
  9077. #define HRTIM_ADC1R_AD1TFPER_Msk (0x1UL << HRTIM_ADC1R_AD1TFPER_Pos) /*!< 0x01000000 */
  9078. #define HRTIM_ADC1R_AD1TFPER HRTIM_ADC1R_AD1TFPER_Msk /*!< ADC Trigger 1 on Timer F period */
  9079. #define HRTIM_ADC1R_AD1TDC3_Pos (25U)
  9080. #define HRTIM_ADC1R_AD1TDC3_Msk (0x1UL << HRTIM_ADC1R_AD1TDC3_Pos) /*!< 0x02000000 */
  9081. #define HRTIM_ADC1R_AD1TDC3 HRTIM_ADC1R_AD1TDC3_Msk /*!< ADC Trigger 1 on Timer D compare 3 */
  9082. #define HRTIM_ADC1R_AD1TDC4_Pos (26U)
  9083. #define HRTIM_ADC1R_AD1TDC4_Msk (0x1UL << HRTIM_ADC1R_AD1TDC4_Pos) /*!< 0x04000000 */
  9084. #define HRTIM_ADC1R_AD1TDC4 HRTIM_ADC1R_AD1TDC4_Msk /*!< ADC Trigger 1 on Timer D compare 4 */
  9085. #define HRTIM_ADC1R_AD1TDPER_Pos (27U)
  9086. #define HRTIM_ADC1R_AD1TDPER_Msk (0x1UL << HRTIM_ADC1R_AD1TDPER_Pos) /*!< 0x08000000 */
  9087. #define HRTIM_ADC1R_AD1TDPER HRTIM_ADC1R_AD1TDPER_Msk /*!< ADC Trigger 1 on Timer D period */
  9088. #define HRTIM_ADC1R_AD1TFRST_Pos (28U)
  9089. #define HRTIM_ADC1R_AD1TFRST_Msk (0x1UL << HRTIM_ADC1R_AD1TFRST_Pos) /*!< 0x10000000 */
  9090. #define HRTIM_ADC1R_AD1TFRST HRTIM_ADC1R_AD1TFRST_Msk /*!< ADC Trigger 1 on Timer F reset */
  9091. #define HRTIM_ADC1R_AD1TEC3_Pos (29U)
  9092. #define HRTIM_ADC1R_AD1TEC3_Msk (0x1UL << HRTIM_ADC1R_AD1TEC3_Pos) /*!< 0x20000000 */
  9093. #define HRTIM_ADC1R_AD1TEC3 HRTIM_ADC1R_AD1TEC3_Msk /*!< ADC Trigger 1 on Timer E compare 3 */
  9094. #define HRTIM_ADC1R_AD1TEC4_Pos (30U)
  9095. #define HRTIM_ADC1R_AD1TEC4_Msk (0x1UL << HRTIM_ADC1R_AD1TEC4_Pos) /*!< 0x40000000 */
  9096. #define HRTIM_ADC1R_AD1TEC4 HRTIM_ADC1R_AD1TEC4_Msk /*!< ADC Trigger 1 on Timer E compare 4 */
  9097. #define HRTIM_ADC1R_AD1TEPER_Pos (31U)
  9098. #define HRTIM_ADC1R_AD1TEPER_Msk (0x1UL << HRTIM_ADC1R_AD1TEPER_Pos) /*!< 0x80000000 */
  9099. #define HRTIM_ADC1R_AD1TEPER HRTIM_ADC1R_AD1TEPER_Msk /*!< ADC Trigger 1 on Timer E compare period */
  9100. /******************* Bit definition for HRTIM_ADC2R register ****************/
  9101. #define HRTIM_ADC2R_AD2MC1_Pos (0U)
  9102. #define HRTIM_ADC2R_AD2MC1_Msk (0x1UL << HRTIM_ADC2R_AD2MC1_Pos) /*!< 0x00000001 */
  9103. #define HRTIM_ADC2R_AD2MC1 HRTIM_ADC2R_AD2MC1_Msk /*!< ADC Trigger 2 on master compare 1 */
  9104. #define HRTIM_ADC2R_AD2MC2_Pos (1U)
  9105. #define HRTIM_ADC2R_AD2MC2_Msk (0x1UL << HRTIM_ADC2R_AD2MC2_Pos) /*!< 0x00000002 */
  9106. #define HRTIM_ADC2R_AD2MC2 HRTIM_ADC2R_AD2MC2_Msk /*!< ADC Trigger 2 on master compare 2 */
  9107. #define HRTIM_ADC2R_AD2MC3_Pos (2U)
  9108. #define HRTIM_ADC2R_AD2MC3_Msk (0x1UL << HRTIM_ADC2R_AD2MC3_Pos) /*!< 0x00000004 */
  9109. #define HRTIM_ADC2R_AD2MC3 HRTIM_ADC2R_AD2MC3_Msk /*!< ADC Trigger 2 on master compare 3 */
  9110. #define HRTIM_ADC2R_AD2MC4_Pos (3U)
  9111. #define HRTIM_ADC2R_AD2MC4_Msk (0x1UL << HRTIM_ADC2R_AD2MC4_Pos) /*!< 0x00000008 */
  9112. #define HRTIM_ADC2R_AD2MC4 HRTIM_ADC2R_AD2MC4_Msk /*!< ADC Trigger 2 on master compare 4 */
  9113. #define HRTIM_ADC2R_AD2MPER_Pos (4U)
  9114. #define HRTIM_ADC2R_AD2MPER_Msk (0x1UL << HRTIM_ADC2R_AD2MPER_Pos) /*!< 0x00000010 */
  9115. #define HRTIM_ADC2R_AD2MPER HRTIM_ADC2R_AD2MPER_Msk /*!< ADC Trigger 2 on master period */
  9116. #define HRTIM_ADC2R_AD2EEV6_Pos (5U)
  9117. #define HRTIM_ADC2R_AD2EEV6_Msk (0x1UL << HRTIM_ADC2R_AD2EEV6_Pos) /*!< 0x00000020 */
  9118. #define HRTIM_ADC2R_AD2EEV6 HRTIM_ADC2R_AD2EEV6_Msk /*!< ADC Trigger 2 on external event 6 */
  9119. #define HRTIM_ADC2R_AD2EEV7_Pos (6U)
  9120. #define HRTIM_ADC2R_AD2EEV7_Msk (0x1UL << HRTIM_ADC2R_AD2EEV7_Pos) /*!< 0x00000040 */
  9121. #define HRTIM_ADC2R_AD2EEV7 HRTIM_ADC2R_AD2EEV7_Msk /*!< ADC Trigger 2 on external event 7 */
  9122. #define HRTIM_ADC2R_AD2EEV8_Pos (7U)
  9123. #define HRTIM_ADC2R_AD2EEV8_Msk (0x1UL << HRTIM_ADC2R_AD2EEV8_Pos) /*!< 0x00000080 */
  9124. #define HRTIM_ADC2R_AD2EEV8 HRTIM_ADC2R_AD2EEV8_Msk /*!< ADC Trigger 2 on external event 8 */
  9125. #define HRTIM_ADC2R_AD2EEV9_Pos (8U)
  9126. #define HRTIM_ADC2R_AD2EEV9_Msk (0x1UL << HRTIM_ADC2R_AD2EEV9_Pos) /*!< 0x00000100 */
  9127. #define HRTIM_ADC2R_AD2EEV9 HRTIM_ADC2R_AD2EEV9_Msk /*!< ADC Trigger 2 on external event 9 */
  9128. #define HRTIM_ADC2R_AD2EEV10_Pos (9U)
  9129. #define HRTIM_ADC2R_AD2EEV10_Msk (0x1UL << HRTIM_ADC2R_AD2EEV10_Pos) /*!< 0x00000200 */
  9130. #define HRTIM_ADC2R_AD2EEV10 HRTIM_ADC2R_AD2EEV10_Msk /*!< ADC Trigger 2 on external event 10 */
  9131. #define HRTIM_ADC2R_AD2TAC2_Pos (10U)
  9132. #define HRTIM_ADC2R_AD2TAC2_Msk (0x1UL << HRTIM_ADC2R_AD2TAC2_Pos) /*!< 0x00000400 */
  9133. #define HRTIM_ADC2R_AD2TAC2 HRTIM_ADC2R_AD2TAC2_Msk /*!< ADC Trigger 2 on Timer A compare 2 */
  9134. #define HRTIM_ADC2R_AD2TFC2_Pos (11U)
  9135. #define HRTIM_ADC2R_AD2TFC2_Msk (0x1UL << HRTIM_ADC2R_AD2TFC2_Pos) /*!< 0x00000800 */
  9136. #define HRTIM_ADC2R_AD2TFC2 HRTIM_ADC2R_AD2TFC2_Msk /*!< ADC Trigger 2 on Timer F compare 2 */
  9137. #define HRTIM_ADC2R_AD2TAC4_Pos (12U)
  9138. #define HRTIM_ADC2R_AD2TAC4_Msk (0x1UL << HRTIM_ADC2R_AD2TAC4_Pos) /*!< 0x00001000 */
  9139. #define HRTIM_ADC2R_AD2TAC4 HRTIM_ADC2R_AD2TAC4_Msk /*!< ADC Trigger 2 on Timer A compare 4*/
  9140. #define HRTIM_ADC2R_AD2TAPER_Pos (13U)
  9141. #define HRTIM_ADC2R_AD2TAPER_Msk (0x1UL << HRTIM_ADC2R_AD2TAPER_Pos) /*!< 0x00002000 */
  9142. #define HRTIM_ADC2R_AD2TAPER HRTIM_ADC2R_AD2TAPER_Msk /*!< ADC Trigger 2 on Timer A period */
  9143. #define HRTIM_ADC2R_AD2TBC2_Pos (14U)
  9144. #define HRTIM_ADC2R_AD2TBC2_Msk (0x1UL << HRTIM_ADC2R_AD2TBC2_Pos) /*!< 0x00004000 */
  9145. #define HRTIM_ADC2R_AD2TBC2 HRTIM_ADC2R_AD2TBC2_Msk /*!< ADC Trigger 2 on Timer B compare 2 */
  9146. #define HRTIM_ADC2R_AD2TFC3_Pos (15U)
  9147. #define HRTIM_ADC2R_AD2TFC3_Msk (0x1UL << HRTIM_ADC2R_AD2TFC3_Pos) /*!< 0x00008000 */
  9148. #define HRTIM_ADC2R_AD2TFC3 HRTIM_ADC2R_AD2TFC3_Msk /*!< ADC Trigger 2 on Timer F compare 3 */
  9149. #define HRTIM_ADC2R_AD2TBC4_Pos (16U)
  9150. #define HRTIM_ADC2R_AD2TBC4_Msk (0x1UL << HRTIM_ADC2R_AD2TBC4_Pos) /*!< 0x00010000 */
  9151. #define HRTIM_ADC2R_AD2TBC4 HRTIM_ADC2R_AD2TBC4_Msk /*!< ADC Trigger 2 on Timer B compare 4 */
  9152. #define HRTIM_ADC2R_AD2TBPER_Pos (17U)
  9153. #define HRTIM_ADC2R_AD2TBPER_Msk (0x1UL << HRTIM_ADC2R_AD2TBPER_Pos) /*!< 0x00020000 */
  9154. #define HRTIM_ADC2R_AD2TBPER HRTIM_ADC2R_AD2TBPER_Msk /*!< ADC Trigger 2 on Timer B period */
  9155. #define HRTIM_ADC2R_AD2TCC2_Pos (18U)
  9156. #define HRTIM_ADC2R_AD2TCC2_Msk (0x1UL << HRTIM_ADC2R_AD2TCC2_Pos) /*!< 0x00040000 */
  9157. #define HRTIM_ADC2R_AD2TCC2 HRTIM_ADC2R_AD2TCC2_Msk /*!< ADC Trigger 2 on Timer C compare 2 */
  9158. #define HRTIM_ADC2R_AD2TFC4_Pos (19U)
  9159. #define HRTIM_ADC2R_AD2TFC4_Msk (0x1UL << HRTIM_ADC2R_AD2TFC4_Pos) /*!< 0x00080000 */
  9160. #define HRTIM_ADC2R_AD2TFC4 HRTIM_ADC2R_AD2TFC4_Msk /*!< ADC Trigger 2 on Timer F compare 4 */
  9161. #define HRTIM_ADC2R_AD2TCC4_Pos (20U)
  9162. #define HRTIM_ADC2R_AD2TCC4_Msk (0x1UL << HRTIM_ADC2R_AD2TCC4_Pos) /*!< 0x00100000 */
  9163. #define HRTIM_ADC2R_AD2TCC4 HRTIM_ADC2R_AD2TCC4_Msk /*!< ADC Trigger 2 on Timer C compare 4 */
  9164. #define HRTIM_ADC2R_AD2TCPER_Pos (21U)
  9165. #define HRTIM_ADC2R_AD2TCPER_Msk (0x1UL << HRTIM_ADC2R_AD2TCPER_Pos) /*!< 0x00200000 */
  9166. #define HRTIM_ADC2R_AD2TCPER HRTIM_ADC2R_AD2TCPER_Msk /*!< ADC Trigger 2 on Timer C period */
  9167. #define HRTIM_ADC2R_AD2TCRST_Pos (22U)
  9168. #define HRTIM_ADC2R_AD2TCRST_Msk (0x1UL << HRTIM_ADC2R_AD2TCRST_Pos) /*!< 0x00400000 */
  9169. #define HRTIM_ADC2R_AD2TCRST HRTIM_ADC2R_AD2TCRST_Msk /*!< ADC Trigger 2 on Timer C reset */
  9170. #define HRTIM_ADC2R_AD2TDC2_Pos (23U)
  9171. #define HRTIM_ADC2R_AD2TDC2_Msk (0x1UL << HRTIM_ADC2R_AD2TDC2_Pos) /*!< 0x00800000 */
  9172. #define HRTIM_ADC2R_AD2TDC2 HRTIM_ADC2R_AD2TDC2_Msk /*!< ADC Trigger 2 on Timer D compare 2 */
  9173. #define HRTIM_ADC2R_AD2TFPER_Pos (24U)
  9174. #define HRTIM_ADC2R_AD2TFPER_Msk (0x1UL << HRTIM_ADC2R_AD2TFPER_Pos) /*!< 0x01000000 */
  9175. #define HRTIM_ADC2R_AD2TFPER HRTIM_ADC2R_AD2TFPER_Msk /*!< ADC Trigger 2 on Timer F period */
  9176. #define HRTIM_ADC2R_AD2TDC4_Pos (25U)
  9177. #define HRTIM_ADC2R_AD2TDC4_Msk (0x1UL << HRTIM_ADC2R_AD2TDC4_Pos) /*!< 0x02000000 */
  9178. #define HRTIM_ADC2R_AD2TDC4 HRTIM_ADC2R_AD2TDC4_Msk /*!< ADC Trigger 2 on Timer D compare 4*/
  9179. #define HRTIM_ADC2R_AD2TDPER_Pos (26U)
  9180. #define HRTIM_ADC2R_AD2TDPER_Msk (0x1UL << HRTIM_ADC2R_AD2TDPER_Pos) /*!< 0x04000000 */
  9181. #define HRTIM_ADC2R_AD2TDPER HRTIM_ADC2R_AD2TDPER_Msk /*!< ADC Trigger 2 on Timer D period */
  9182. #define HRTIM_ADC2R_AD2TDRST_Pos (27U)
  9183. #define HRTIM_ADC2R_AD2TDRST_Msk (0x1UL << HRTIM_ADC2R_AD2TDRST_Pos) /*!< 0x08000000 */
  9184. #define HRTIM_ADC2R_AD2TDRST HRTIM_ADC2R_AD2TDRST_Msk /*!< ADC Trigger 2 on Timer D reset */
  9185. #define HRTIM_ADC2R_AD2TEC2_Pos (28U)
  9186. #define HRTIM_ADC2R_AD2TEC2_Msk (0x1UL << HRTIM_ADC2R_AD2TEC2_Pos) /*!< 0x10000000 */
  9187. #define HRTIM_ADC2R_AD2TEC2 HRTIM_ADC2R_AD2TEC2_Msk /*!< ADC Trigger 2 on Timer E compare 2 */
  9188. #define HRTIM_ADC2R_AD2TEC3_Pos (29U)
  9189. #define HRTIM_ADC2R_AD2TEC3_Msk (0x1UL << HRTIM_ADC2R_AD2TEC3_Pos) /*!< 0x20000000 */
  9190. #define HRTIM_ADC2R_AD2TEC3 HRTIM_ADC2R_AD2TEC3_Msk /*!< ADC Trigger 2 on Timer E compare 3 */
  9191. #define HRTIM_ADC2R_AD2TEC4_Pos (30U)
  9192. #define HRTIM_ADC2R_AD2TEC4_Msk (0x1UL << HRTIM_ADC2R_AD2TEC4_Pos) /*!< 0x40000000 */
  9193. #define HRTIM_ADC2R_AD2TEC4 HRTIM_ADC2R_AD2TEC4_Msk /*!< ADC Trigger 2 on Timer E compare 4 */
  9194. #define HRTIM_ADC2R_AD2TERST_Pos (31U)
  9195. #define HRTIM_ADC2R_AD2TERST_Msk (0x1UL << HRTIM_ADC2R_AD2TERST_Pos) /*!< 0x80000000 */
  9196. #define HRTIM_ADC2R_AD2TERST HRTIM_ADC2R_AD2TERST_Msk /*!< ADC Trigger 2 on Timer E reset */
  9197. /******************* Bit definition for HRTIM_ADC3R register ****************/
  9198. #define HRTIM_ADC3R_AD3MC1_Pos (0U)
  9199. #define HRTIM_ADC3R_AD3MC1_Msk (0x1UL << HRTIM_ADC3R_AD3MC1_Pos) /*!< 0x00000001 */
  9200. #define HRTIM_ADC3R_AD3MC1 HRTIM_ADC3R_AD3MC1_Msk /*!< ADC Trigger 3 on master compare 1 */
  9201. #define HRTIM_ADC3R_AD3MC2_Pos (1U)
  9202. #define HRTIM_ADC3R_AD3MC2_Msk (0x1UL << HRTIM_ADC3R_AD3MC2_Pos) /*!< 0x00000002 */
  9203. #define HRTIM_ADC3R_AD3MC2 HRTIM_ADC3R_AD3MC2_Msk /*!< ADC Trigger 3 on master compare 2 */
  9204. #define HRTIM_ADC3R_AD3MC3_Pos (2U)
  9205. #define HRTIM_ADC3R_AD3MC3_Msk (0x1UL << HRTIM_ADC3R_AD3MC3_Pos) /*!< 0x00000004 */
  9206. #define HRTIM_ADC3R_AD3MC3 HRTIM_ADC3R_AD3MC3_Msk /*!< ADC Trigger 3 on master compare 3 */
  9207. #define HRTIM_ADC3R_AD3MC4_Pos (3U)
  9208. #define HRTIM_ADC3R_AD3MC4_Msk (0x1UL << HRTIM_ADC3R_AD3MC4_Pos) /*!< 0x00000008 */
  9209. #define HRTIM_ADC3R_AD3MC4 HRTIM_ADC3R_AD3MC4_Msk /*!< ADC Trigger 3 on master compare 4 */
  9210. #define HRTIM_ADC3R_AD3MPER_Pos (4U)
  9211. #define HRTIM_ADC3R_AD3MPER_Msk (0x1UL << HRTIM_ADC3R_AD3MPER_Pos) /*!< 0x00000010 */
  9212. #define HRTIM_ADC3R_AD3MPER HRTIM_ADC3R_AD3MPER_Msk /*!< ADC Trigger 3 on master period */
  9213. #define HRTIM_ADC3R_AD3EEV1_Pos (5U)
  9214. #define HRTIM_ADC3R_AD3EEV1_Msk (0x1UL << HRTIM_ADC3R_AD3EEV1_Pos) /*!< 0x00000020 */
  9215. #define HRTIM_ADC3R_AD3EEV1 HRTIM_ADC3R_AD3EEV1_Msk /*!< ADC Trigger 3 on external event 1 */
  9216. #define HRTIM_ADC3R_AD3EEV2_Pos (6U)
  9217. #define HRTIM_ADC3R_AD3EEV2_Msk (0x1UL << HRTIM_ADC3R_AD3EEV2_Pos) /*!< 0x00000040 */
  9218. #define HRTIM_ADC3R_AD3EEV2 HRTIM_ADC3R_AD3EEV2_Msk /*!< ADC Trigger 3 on external event 2 */
  9219. #define HRTIM_ADC3R_AD3EEV3_Pos (7U)
  9220. #define HRTIM_ADC3R_AD3EEV3_Msk (0x1UL << HRTIM_ADC3R_AD3EEV3_Pos) /*!< 0x00000080 */
  9221. #define HRTIM_ADC3R_AD3EEV3 HRTIM_ADC3R_AD3EEV3_Msk /*!< ADC Trigger 3 on external event 3 */
  9222. #define HRTIM_ADC3R_AD3EEV4_Pos (8U)
  9223. #define HRTIM_ADC3R_AD3EEV4_Msk (0x1UL << HRTIM_ADC3R_AD3EEV4_Pos) /*!< 0x00000100 */
  9224. #define HRTIM_ADC3R_AD3EEV4 HRTIM_ADC3R_AD3EEV4_Msk /*!< ADC Trigger 3 on external event 4 */
  9225. #define HRTIM_ADC3R_AD3EEV5_Pos (9U)
  9226. #define HRTIM_ADC3R_AD3EEV5_Msk (0x1UL << HRTIM_ADC3R_AD3EEV5_Pos) /*!< 0x00000200 */
  9227. #define HRTIM_ADC3R_AD3EEV5 HRTIM_ADC3R_AD3EEV5_Msk /*!< ADC Trigger 3 on external event 5 */
  9228. #define HRTIM_ADC3R_AD3TFC2_Pos (10U)
  9229. #define HRTIM_ADC3R_AD3TFC2_Msk (0x1UL << HRTIM_ADC3R_AD3TFC2_Pos) /*!< 0x00000400 */
  9230. #define HRTIM_ADC3R_AD3TFC2 HRTIM_ADC3R_AD3TFC2_Msk /*!< ADC Trigger 3 on Timer F compare 2 */
  9231. #define HRTIM_ADC3R_AD3TAC3_Pos (11U)
  9232. #define HRTIM_ADC3R_AD3TAC3_Msk (0x1UL << HRTIM_ADC3R_AD3TAC3_Pos) /*!< 0x00000800 */
  9233. #define HRTIM_ADC3R_AD3TAC3 HRTIM_ADC3R_AD3TAC3_Msk /*!< ADC Trigger 3 on Timer A compare 3 */
  9234. #define HRTIM_ADC3R_AD3TAC4_Pos (12U)
  9235. #define HRTIM_ADC3R_AD3TAC4_Msk (0x1UL << HRTIM_ADC3R_AD3TAC4_Pos) /*!< 0x00001000 */
  9236. #define HRTIM_ADC3R_AD3TAC4 HRTIM_ADC3R_AD3TAC4_Msk /*!< ADC Trigger 3 on Timer A compare 4 */
  9237. #define HRTIM_ADC3R_AD3TAPER_Pos (13U)
  9238. #define HRTIM_ADC3R_AD3TAPER_Msk (0x1UL << HRTIM_ADC3R_AD3TAPER_Pos) /*!< 0x00002000 */
  9239. #define HRTIM_ADC3R_AD3TAPER HRTIM_ADC3R_AD3TAPER_Msk /*!< ADC Trigger 3 on Timer A period */
  9240. #define HRTIM_ADC3R_AD3TARST_Pos (14U)
  9241. #define HRTIM_ADC3R_AD3TARST_Msk (0x1UL << HRTIM_ADC3R_AD3TARST_Pos) /*!< 0x00004000 */
  9242. #define HRTIM_ADC3R_AD3TARST HRTIM_ADC3R_AD3TARST_Msk /*!< ADC Trigger 3 on Timer A reset */
  9243. #define HRTIM_ADC3R_AD3TFC3_Pos (15U)
  9244. #define HRTIM_ADC3R_AD3TFC3_Msk (0x1UL << HRTIM_ADC3R_AD3TFC3_Pos) /*!< 0x00008000 */
  9245. #define HRTIM_ADC3R_AD3TFC3 HRTIM_ADC3R_AD3TFC3_Msk /*!< ADC Trigger 3 on Timer F compare 3 */
  9246. #define HRTIM_ADC3R_AD3TBC3_Pos (16U)
  9247. #define HRTIM_ADC3R_AD3TBC3_Msk (0x1UL << HRTIM_ADC3R_AD3TBC3_Pos) /*!< 0x00010000 */
  9248. #define HRTIM_ADC3R_AD3TBC3 HRTIM_ADC3R_AD3TBC3_Msk /*!< ADC Trigger 3 on Timer B compare 3 */
  9249. #define HRTIM_ADC3R_AD3TBC4_Pos (17U)
  9250. #define HRTIM_ADC3R_AD3TBC4_Msk (0x1UL << HRTIM_ADC3R_AD3TBC4_Pos) /*!< 0x00020000 */
  9251. #define HRTIM_ADC3R_AD3TBC4 HRTIM_ADC3R_AD3TBC4_Msk /*!< ADC Trigger 3 on Timer B compare 4 */
  9252. #define HRTIM_ADC3R_AD3TBPER_Pos (18U)
  9253. #define HRTIM_ADC3R_AD3TBPER_Msk (0x1UL << HRTIM_ADC3R_AD3TBPER_Pos) /*!< 0x00040000 */
  9254. #define HRTIM_ADC3R_AD3TBPER HRTIM_ADC3R_AD3TBPER_Msk /*!< ADC Trigger 3 on Timer B period */
  9255. #define HRTIM_ADC3R_AD3TBRST_Pos (19U)
  9256. #define HRTIM_ADC3R_AD3TBRST_Msk (0x1UL << HRTIM_ADC3R_AD3TBRST_Pos) /*!< 0x00080000 */
  9257. #define HRTIM_ADC3R_AD3TBRST HRTIM_ADC3R_AD3TBRST_Msk /*!< ADC Trigger 3 on Timer B reset */
  9258. #define HRTIM_ADC3R_AD3TFC4_Pos (20U)
  9259. #define HRTIM_ADC3R_AD3TFC4_Msk (0x1UL << HRTIM_ADC3R_AD3TFC4_Pos) /*!< 0x00100000 */
  9260. #define HRTIM_ADC3R_AD3TFC4 HRTIM_ADC3R_AD3TFC4_Msk /*!< ADC Trigger 3 on Timer F compare 4 */
  9261. #define HRTIM_ADC3R_AD3TCC3_Pos (21U)
  9262. #define HRTIM_ADC3R_AD3TCC3_Msk (0x1UL << HRTIM_ADC3R_AD3TCC3_Pos) /*!< 0x00200000 */
  9263. #define HRTIM_ADC3R_AD3TCC3 HRTIM_ADC3R_AD3TCC3_Msk /*!< ADC Trigger 3 on Timer C compare 3 */
  9264. #define HRTIM_ADC3R_AD3TCC4_Pos (22U)
  9265. #define HRTIM_ADC3R_AD3TCC4_Msk (0x1UL << HRTIM_ADC3R_AD3TCC4_Pos) /*!< 0x00400000 */
  9266. #define HRTIM_ADC3R_AD3TCC4 HRTIM_ADC3R_AD3TCC4_Msk /*!< ADC Trigger 3 on Timer C compare 4 */
  9267. #define HRTIM_ADC3R_AD3TCPER_Pos (23U)
  9268. #define HRTIM_ADC3R_AD3TCPER_Msk (0x1UL << HRTIM_ADC3R_AD3TCPER_Pos) /*!< 0x00800000 */
  9269. #define HRTIM_ADC3R_AD3TCPER HRTIM_ADC3R_AD3TCPER_Msk /*!< ADC Trigger 3 on Timer C period */
  9270. #define HRTIM_ADC3R_AD3TFPER_Pos (24U)
  9271. #define HRTIM_ADC3R_AD3TFPER_Msk (0x1UL << HRTIM_ADC3R_AD3TFPER_Pos) /*!< 0x01000000 */
  9272. #define HRTIM_ADC3R_AD3TFPER HRTIM_ADC3R_AD3TFPER_Msk /*!< ADC Trigger 3 on Timer F period */
  9273. #define HRTIM_ADC3R_AD3TDC3_Pos (25U)
  9274. #define HRTIM_ADC3R_AD3TDC3_Msk (0x1UL << HRTIM_ADC3R_AD3TDC3_Pos) /*!< 0x02000000 */
  9275. #define HRTIM_ADC3R_AD3TDC3 HRTIM_ADC3R_AD3TDC3_Msk /*!< ADC Trigger 3 on Timer D compare 3 */
  9276. #define HRTIM_ADC3R_AD3TDC4_Pos (26U)
  9277. #define HRTIM_ADC3R_AD3TDC4_Msk (0x1UL << HRTIM_ADC3R_AD3TDC4_Pos) /*!< 0x04000000 */
  9278. #define HRTIM_ADC3R_AD3TDC4 HRTIM_ADC3R_AD3TDC4_Msk /*!< ADC Trigger 3 on Timer D compare 4 */
  9279. #define HRTIM_ADC3R_AD3TDPER_Pos (27U)
  9280. #define HRTIM_ADC3R_AD3TDPER_Msk (0x1UL << HRTIM_ADC3R_AD3TDPER_Pos) /*!< 0x08000000 */
  9281. #define HRTIM_ADC3R_AD3TDPER HRTIM_ADC3R_AD3TDPER_Msk /*!< ADC Trigger 3 on Timer D period */
  9282. #define HRTIM_ADC3R_AD3TFRST_Pos (28U)
  9283. #define HRTIM_ADC3R_AD3TFRST_Msk (0x1UL << HRTIM_ADC3R_AD3TFRST_Pos) /*!< 0x10000000 */
  9284. #define HRTIM_ADC3R_AD3TFRST HRTIM_ADC3R_AD3TFRST_Msk /*!< ADC Trigger 3 on Timer F reset */
  9285. #define HRTIM_ADC3R_AD3TEC3_Pos (29U)
  9286. #define HRTIM_ADC3R_AD3TEC3_Msk (0x1UL << HRTIM_ADC3R_AD3TEC3_Pos) /*!< 0x20000000 */
  9287. #define HRTIM_ADC3R_AD3TEC3 HRTIM_ADC3R_AD3TEC3_Msk /*!< ADC Trigger 3 on Timer E compare 3 */
  9288. #define HRTIM_ADC3R_AD3TEC4_Pos (30U)
  9289. #define HRTIM_ADC3R_AD3TEC4_Msk (0x1UL << HRTIM_ADC3R_AD3TEC4_Pos) /*!< 0x40000000 */
  9290. #define HRTIM_ADC3R_AD3TEC4 HRTIM_ADC3R_AD3TEC4_Msk /*!< ADC Trigger 3 on Timer E compare 4 */
  9291. #define HRTIM_ADC3R_AD3TEPER_Pos (31U)
  9292. #define HRTIM_ADC3R_AD3TEPER_Msk (0x1UL << HRTIM_ADC3R_AD3TEPER_Pos) /*!< 0x80000000 */
  9293. #define HRTIM_ADC3R_AD3TEPER HRTIM_ADC3R_AD3TEPER_Msk /*!< ADC Trigger 3 on Timer E period */
  9294. /******************* Bit definition for HRTIM_ADC4R register ****************/
  9295. #define HRTIM_ADC4R_AD4MC1_Pos (0U)
  9296. #define HRTIM_ADC4R_AD4MC1_Msk (0x1UL << HRTIM_ADC4R_AD4MC1_Pos) /*!< 0x00000001 */
  9297. #define HRTIM_ADC4R_AD4MC1 HRTIM_ADC4R_AD4MC1_Msk /*!< ADC Trigger 4 on master compare 1 */
  9298. #define HRTIM_ADC4R_AD4MC2_Pos (1U)
  9299. #define HRTIM_ADC4R_AD4MC2_Msk (0x1UL << HRTIM_ADC4R_AD4MC2_Pos) /*!< 0x00000002 */
  9300. #define HRTIM_ADC4R_AD4MC2 HRTIM_ADC4R_AD4MC2_Msk /*!< ADC Trigger 4 on master compare 2 */
  9301. #define HRTIM_ADC4R_AD4MC3_Pos (2U)
  9302. #define HRTIM_ADC4R_AD4MC3_Msk (0x1UL << HRTIM_ADC4R_AD4MC3_Pos) /*!< 0x00000004 */
  9303. #define HRTIM_ADC4R_AD4MC3 HRTIM_ADC4R_AD4MC3_Msk /*!< ADC Trigger 4 on master compare 3 */
  9304. #define HRTIM_ADC4R_AD4MC4_Pos (3U)
  9305. #define HRTIM_ADC4R_AD4MC4_Msk (0x1UL << HRTIM_ADC4R_AD4MC4_Pos) /*!< 0x00000008 */
  9306. #define HRTIM_ADC4R_AD4MC4 HRTIM_ADC4R_AD4MC4_Msk /*!< ADC Trigger 4 on master compare 4 */
  9307. #define HRTIM_ADC4R_AD4MPER_Pos (4U)
  9308. #define HRTIM_ADC4R_AD4MPER_Msk (0x1UL << HRTIM_ADC4R_AD4MPER_Pos) /*!< 0x00000010 */
  9309. #define HRTIM_ADC4R_AD4MPER HRTIM_ADC4R_AD4MPER_Msk /*!< ADC Trigger 4 on master period */
  9310. #define HRTIM_ADC4R_AD4EEV6_Pos (5U)
  9311. #define HRTIM_ADC4R_AD4EEV6_Msk (0x1UL << HRTIM_ADC4R_AD4EEV6_Pos) /*!< 0x00000020 */
  9312. #define HRTIM_ADC4R_AD4EEV6 HRTIM_ADC4R_AD4EEV6_Msk /*!< ADC Trigger 4 on external event 6 */
  9313. #define HRTIM_ADC4R_AD4EEV7_Pos (6U)
  9314. #define HRTIM_ADC4R_AD4EEV7_Msk (0x1UL << HRTIM_ADC4R_AD4EEV7_Pos) /*!< 0x00000040 */
  9315. #define HRTIM_ADC4R_AD4EEV7 HRTIM_ADC4R_AD4EEV7_Msk /*!< ADC Trigger 4 on external event 7 */
  9316. #define HRTIM_ADC4R_AD4EEV8_Pos (7U)
  9317. #define HRTIM_ADC4R_AD4EEV8_Msk (0x1UL << HRTIM_ADC4R_AD4EEV8_Pos) /*!< 0x00000080 */
  9318. #define HRTIM_ADC4R_AD4EEV8 HRTIM_ADC4R_AD4EEV8_Msk /*!< ADC Trigger 4 on external event 8 */
  9319. #define HRTIM_ADC4R_AD4EEV9_Pos (8U)
  9320. #define HRTIM_ADC4R_AD4EEV9_Msk (0x1UL << HRTIM_ADC4R_AD4EEV9_Pos) /*!< 0x00000100 */
  9321. #define HRTIM_ADC4R_AD4EEV9 HRTIM_ADC4R_AD4EEV9_Msk /*!< ADC Trigger 4 on external event 9 */
  9322. #define HRTIM_ADC4R_AD4EEV10_Pos (9U)
  9323. #define HRTIM_ADC4R_AD4EEV10_Msk (0x1UL << HRTIM_ADC4R_AD4EEV10_Pos) /*!< 0x00000200 */
  9324. #define HRTIM_ADC4R_AD4EEV10 HRTIM_ADC4R_AD4EEV10_Msk /*!< ADC Trigger 4 on external event 10 */
  9325. #define HRTIM_ADC4R_AD4TAC2_Pos (10U)
  9326. #define HRTIM_ADC4R_AD4TAC2_Msk (0x1UL << HRTIM_ADC4R_AD4TAC2_Pos) /*!< 0x00000400 */
  9327. #define HRTIM_ADC4R_AD4TAC2 HRTIM_ADC4R_AD4TAC2_Msk /*!< ADC Trigger 4 on Timer A compare 2 */
  9328. #define HRTIM_ADC4R_AD4TFC2_Pos (11U)
  9329. #define HRTIM_ADC4R_AD4TFC2_Msk (0x1UL << HRTIM_ADC4R_AD4TFC2_Pos) /*!< 0x00000800 */
  9330. #define HRTIM_ADC4R_AD4TFC2 HRTIM_ADC4R_AD4TFC2_Msk /*!< ADC Trigger 4 on Timer F compare 2 */
  9331. #define HRTIM_ADC4R_AD4TAC4_Pos (12U)
  9332. #define HRTIM_ADC4R_AD4TAC4_Msk (0x1UL << HRTIM_ADC4R_AD4TAC4_Pos) /*!< 0x00001000 */
  9333. #define HRTIM_ADC4R_AD4TAC4 HRTIM_ADC4R_AD4TAC4_Msk /*!< ADC Trigger 4 on Timer A compare 4*/
  9334. #define HRTIM_ADC4R_AD4TAPER_Pos (13U)
  9335. #define HRTIM_ADC4R_AD4TAPER_Msk (0x1UL << HRTIM_ADC4R_AD4TAPER_Pos) /*!< 0x00002000 */
  9336. #define HRTIM_ADC4R_AD4TAPER HRTIM_ADC4R_AD4TAPER_Msk /*!< ADC Trigger 4 on Timer A period */
  9337. #define HRTIM_ADC4R_AD4TBC2_Pos (14U)
  9338. #define HRTIM_ADC4R_AD4TBC2_Msk (0x1UL << HRTIM_ADC4R_AD4TBC2_Pos) /*!< 0x00004000 */
  9339. #define HRTIM_ADC4R_AD4TBC2 HRTIM_ADC4R_AD4TBC2_Msk /*!< ADC Trigger 4 on Timer B compare 2 */
  9340. #define HRTIM_ADC4R_AD4TFC3_Pos (15U)
  9341. #define HRTIM_ADC4R_AD4TFC3_Msk (0x1UL << HRTIM_ADC4R_AD4TFC3_Pos) /*!< 0x00008000 */
  9342. #define HRTIM_ADC4R_AD4TFC3 HRTIM_ADC4R_AD4TFC3_Msk /*!< ADC Trigger 4 on Timer F compare 3 */
  9343. #define HRTIM_ADC4R_AD4TBC4_Pos (16U)
  9344. #define HRTIM_ADC4R_AD4TBC4_Msk (0x1UL << HRTIM_ADC4R_AD4TBC4_Pos) /*!< 0x00010000 */
  9345. #define HRTIM_ADC4R_AD4TBC4 HRTIM_ADC4R_AD4TBC4_Msk /*!< ADC Trigger 4 on Timer B compare 4 */
  9346. #define HRTIM_ADC4R_AD4TBPER_Pos (17U)
  9347. #define HRTIM_ADC4R_AD4TBPER_Msk (0x1UL << HRTIM_ADC4R_AD4TBPER_Pos) /*!< 0x00020000 */
  9348. #define HRTIM_ADC4R_AD4TBPER HRTIM_ADC4R_AD4TBPER_Msk /*!< ADC Trigger 4 on Timer B period */
  9349. #define HRTIM_ADC4R_AD4TCC2_Pos (18U)
  9350. #define HRTIM_ADC4R_AD4TCC2_Msk (0x1UL << HRTIM_ADC4R_AD4TCC2_Pos) /*!< 0x00040000 */
  9351. #define HRTIM_ADC4R_AD4TCC2 HRTIM_ADC4R_AD4TCC2_Msk /*!< ADC Trigger 4 on Timer C compare 2 */
  9352. #define HRTIM_ADC4R_AD4TFC4_Pos (19U)
  9353. #define HRTIM_ADC4R_AD4TFC4_Msk (0x1UL << HRTIM_ADC4R_AD4TFC4_Pos) /*!< 0x00080000 */
  9354. #define HRTIM_ADC4R_AD4TFC4 HRTIM_ADC4R_AD4TFC4_Msk /*!< ADC Trigger 4 on Timer F compare 4 */
  9355. #define HRTIM_ADC4R_AD4TCC4_Pos (20U)
  9356. #define HRTIM_ADC4R_AD4TCC4_Msk (0x1UL << HRTIM_ADC4R_AD4TCC4_Pos) /*!< 0x00100000 */
  9357. #define HRTIM_ADC4R_AD4TCC4 HRTIM_ADC4R_AD4TCC4_Msk /*!< ADC Trigger 4 on Timer C compare 4 */
  9358. #define HRTIM_ADC4R_AD4TCPER_Pos (21U)
  9359. #define HRTIM_ADC4R_AD4TCPER_Msk (0x1UL << HRTIM_ADC4R_AD4TCPER_Pos) /*!< 0x00200000 */
  9360. #define HRTIM_ADC4R_AD4TCPER HRTIM_ADC4R_AD4TCPER_Msk /*!< ADC Trigger 4 on Timer C period */
  9361. #define HRTIM_ADC4R_AD4TCRST_Pos (22U)
  9362. #define HRTIM_ADC4R_AD4TCRST_Msk (0x1UL << HRTIM_ADC4R_AD4TCRST_Pos) /*!< 0x00400000 */
  9363. #define HRTIM_ADC4R_AD4TCRST HRTIM_ADC4R_AD4TCRST_Msk /*!< ADC Trigger 4 on Timer C reset */
  9364. #define HRTIM_ADC4R_AD4TDC2_Pos (23U)
  9365. #define HRTIM_ADC4R_AD4TDC2_Msk (0x1UL << HRTIM_ADC4R_AD4TDC2_Pos) /*!< 0x00800000 */
  9366. #define HRTIM_ADC4R_AD4TDC2 HRTIM_ADC4R_AD4TDC2_Msk /*!< ADC Trigger 4 on Timer D compare 2 */
  9367. #define HRTIM_ADC4R_AD4TFPER_Pos (24U)
  9368. #define HRTIM_ADC4R_AD4TFPER_Msk (0x1UL << HRTIM_ADC4R_AD4TFPER_Pos) /*!< 0x01000000 */
  9369. #define HRTIM_ADC4R_AD4TFPER HRTIM_ADC4R_AD4TFPER_Msk /*!< ADC Trigger 4 on Timer F period */
  9370. #define HRTIM_ADC4R_AD4TDC4_Pos (25U)
  9371. #define HRTIM_ADC4R_AD4TDC4_Msk (0x1UL << HRTIM_ADC4R_AD4TDC4_Pos) /*!< 0x02000000 */
  9372. #define HRTIM_ADC4R_AD4TDC4 HRTIM_ADC4R_AD4TDC4_Msk /*!< ADC Trigger 4 on Timer D compare 4*/
  9373. #define HRTIM_ADC4R_AD4TDPER_Pos (26U)
  9374. #define HRTIM_ADC4R_AD4TDPER_Msk (0x1UL << HRTIM_ADC4R_AD4TDPER_Pos) /*!< 0x04000000 */
  9375. #define HRTIM_ADC4R_AD4TDPER HRTIM_ADC4R_AD4TDPER_Msk /*!< ADC Trigger 4 on Timer D period */
  9376. #define HRTIM_ADC4R_AD4TDRST_Pos (27U)
  9377. #define HRTIM_ADC4R_AD4TDRST_Msk (0x1UL << HRTIM_ADC4R_AD4TDRST_Pos) /*!< 0x08000000 */
  9378. #define HRTIM_ADC4R_AD4TDRST HRTIM_ADC4R_AD4TDRST_Msk /*!< ADC Trigger 4 on Timer D reset */
  9379. #define HRTIM_ADC4R_AD4TEC2_Pos (28U)
  9380. #define HRTIM_ADC4R_AD4TEC2_Msk (0x1UL << HRTIM_ADC4R_AD4TEC2_Pos) /*!< 0x10000000 */
  9381. #define HRTIM_ADC4R_AD4TEC2 HRTIM_ADC4R_AD4TEC2_Msk /*!< ADC Trigger 4 on Timer E compare 2 */
  9382. #define HRTIM_ADC4R_AD4TEC3_Pos (29U)
  9383. #define HRTIM_ADC4R_AD4TEC3_Msk (0x1UL << HRTIM_ADC4R_AD4TEC3_Pos) /*!< 0x20000000 */
  9384. #define HRTIM_ADC4R_AD4TEC3 HRTIM_ADC4R_AD4TEC3_Msk /*!< ADC Trigger 4 on Timer E compare 3 */
  9385. #define HRTIM_ADC4R_AD4TEC4_Pos (30U)
  9386. #define HRTIM_ADC4R_AD4TEC4_Msk (0x1UL << HRTIM_ADC4R_AD4TEC4_Pos) /*!< 0x40000000 */
  9387. #define HRTIM_ADC4R_AD4TEC4 HRTIM_ADC4R_AD4TEC4_Msk /*!< ADC Trigger 4 on Timer E compare 4 */
  9388. #define HRTIM_ADC4R_AD4TERST_Pos (31U)
  9389. #define HRTIM_ADC4R_AD4TERST_Msk (0x1UL << HRTIM_ADC4R_AD4TERST_Pos) /*!< 0x80000000 */
  9390. #define HRTIM_ADC4R_AD4TERST HRTIM_ADC4R_AD4TERST_Msk /*!< ADC Trigger 4 on Timer E reset */
  9391. /******************* Bit definition for HRTIM_DLLCR register ****************/
  9392. #define HRTIM_DLLCR_CAL_Pos (0U)
  9393. #define HRTIM_DLLCR_CAL_Msk (0x1UL << HRTIM_DLLCR_CAL_Pos) /*!< 0x00000001 */
  9394. #define HRTIM_DLLCR_CAL HRTIM_DLLCR_CAL_Msk /*!< DLL calibration start */
  9395. #define HRTIM_DLLCR_CALEN_Pos (1U)
  9396. #define HRTIM_DLLCR_CALEN_Msk (0x1UL << HRTIM_DLLCR_CALEN_Pos) /*!< 0x00000002 */
  9397. #define HRTIM_DLLCR_CALEN HRTIM_DLLCR_CALEN_Msk /*!< DLL calibration enable */
  9398. #define HRTIM_DLLCR_CALRTE_Pos (2U)
  9399. #define HRTIM_DLLCR_CALRTE_Msk (0x3UL << HRTIM_DLLCR_CALRTE_Pos) /*!< 0x0000000C */
  9400. #define HRTIM_DLLCR_CALRTE HRTIM_DLLCR_CALRTE_Msk /*!< DLL calibration rate */
  9401. #define HRTIM_DLLCR_CALRTE_0 (0x1UL << HRTIM_DLLCR_CALRTE_Pos) /*!< 0x00000004 */
  9402. #define HRTIM_DLLCR_CALRTE_1 (0x2UL << HRTIM_DLLCR_CALRTE_Pos) /*!< 0x00000008 */
  9403. /******************* Bit definition for HRTIM_FLTINR1 register ***************/
  9404. #define HRTIM_FLTINR1_FLT1E_Pos (0U)
  9405. #define HRTIM_FLTINR1_FLT1E_Msk (0x1UL << HRTIM_FLTINR1_FLT1E_Pos) /*!< 0x00000001 */
  9406. #define HRTIM_FLTINR1_FLT1E HRTIM_FLTINR1_FLT1E_Msk /*!< Fault 1 enable */
  9407. #define HRTIM_FLTINR1_FLT1P_Pos (1U)
  9408. #define HRTIM_FLTINR1_FLT1P_Msk (0x1UL << HRTIM_FLTINR1_FLT1P_Pos) /*!< 0x00000002 */
  9409. #define HRTIM_FLTINR1_FLT1P HRTIM_FLTINR1_FLT1P_Msk /*!< Fault 1 polarity */
  9410. #define HRTIM_FLTINR1_FLT1SRC_0_Pos (2U)
  9411. #define HRTIM_FLTINR1_FLT1SRC_0_Msk (0x1UL << HRTIM_FLTINR1_FLT1SRC_0_Pos) /*!< 0x00000004 */
  9412. #define HRTIM_FLTINR1_FLT1SRC_0 HRTIM_FLTINR1_FLT1SRC_0_Msk /*!< Fault 1 source bit 0 */
  9413. #define HRTIM_FLTINR1_FLT1F_Pos (3U)
  9414. #define HRTIM_FLTINR1_FLT1F_Msk (0xFUL << HRTIM_FLTINR1_FLT1F_Pos) /*!< 0x00000078 */
  9415. #define HRTIM_FLTINR1_FLT1F HRTIM_FLTINR1_FLT1F_Msk /*!< Fault 1 filter */
  9416. #define HRTIM_FLTINR1_FLT1F_0 (0x1UL << HRTIM_FLTINR1_FLT1F_Pos) /*!< 0x00000008 */
  9417. #define HRTIM_FLTINR1_FLT1F_1 (0x2UL << HRTIM_FLTINR1_FLT1F_Pos) /*!< 0x00000010 */
  9418. #define HRTIM_FLTINR1_FLT1F_2 (0x4UL << HRTIM_FLTINR1_FLT1F_Pos) /*!< 0x00000020 */
  9419. #define HRTIM_FLTINR1_FLT1F_3 (0x8UL << HRTIM_FLTINR1_FLT1F_Pos) /*!< 0x00000040 */
  9420. #define HRTIM_FLTINR1_FLT1LCK_Pos (7U)
  9421. #define HRTIM_FLTINR1_FLT1LCK_Msk (0x1UL << HRTIM_FLTINR1_FLT1LCK_Pos) /*!< 0x00000080 */
  9422. #define HRTIM_FLTINR1_FLT1LCK HRTIM_FLTINR1_FLT1LCK_Msk /*!< Fault 1 lock */
  9423. #define HRTIM_FLTINR1_FLT2E_Pos (8U)
  9424. #define HRTIM_FLTINR1_FLT2E_Msk (0x1UL << HRTIM_FLTINR1_FLT2E_Pos) /*!< 0x00000100 */
  9425. #define HRTIM_FLTINR1_FLT2E HRTIM_FLTINR1_FLT2E_Msk /*!< Fault 2 enable */
  9426. #define HRTIM_FLTINR1_FLT2P_Pos (9U)
  9427. #define HRTIM_FLTINR1_FLT2P_Msk (0x1UL << HRTIM_FLTINR1_FLT2P_Pos) /*!< 0x00000200 */
  9428. #define HRTIM_FLTINR1_FLT2P HRTIM_FLTINR1_FLT2P_Msk /*!< Fault 2 polarity */
  9429. #define HRTIM_FLTINR1_FLT2SRC_0_Pos (10U)
  9430. #define HRTIM_FLTINR1_FLT2SRC_0_Msk (0x1UL << HRTIM_FLTINR1_FLT2SRC_0_Pos) /*!< 0x00000400 */
  9431. #define HRTIM_FLTINR1_FLT2SRC_0 HRTIM_FLTINR1_FLT2SRC_0_Msk /*!< Fault 2 source bit 0 */
  9432. #define HRTIM_FLTINR1_FLT2F_Pos (11U)
  9433. #define HRTIM_FLTINR1_FLT2F_Msk (0xFUL << HRTIM_FLTINR1_FLT2F_Pos) /*!< 0x00007800 */
  9434. #define HRTIM_FLTINR1_FLT2F HRTIM_FLTINR1_FLT2F_Msk /*!< Fault 2 filter */
  9435. #define HRTIM_FLTINR1_FLT2F_0 (0x1UL << HRTIM_FLTINR1_FLT2F_Pos) /*!< 0x00000800 */
  9436. #define HRTIM_FLTINR1_FLT2F_1 (0x2UL << HRTIM_FLTINR1_FLT2F_Pos) /*!< 0x00001000 */
  9437. #define HRTIM_FLTINR1_FLT2F_2 (0x4UL << HRTIM_FLTINR1_FLT2F_Pos) /*!< 0x00002000 */
  9438. #define HRTIM_FLTINR1_FLT2F_3 (0x8UL << HRTIM_FLTINR1_FLT2F_Pos) /*!< 0x00004000 */
  9439. #define HRTIM_FLTINR1_FLT2LCK_Pos (15U)
  9440. #define HRTIM_FLTINR1_FLT2LCK_Msk (0x1UL << HRTIM_FLTINR1_FLT2LCK_Pos) /*!< 0x00008000 */
  9441. #define HRTIM_FLTINR1_FLT2LCK HRTIM_FLTINR1_FLT2LCK_Msk /*!< Fault 2 lock */
  9442. #define HRTIM_FLTINR1_FLT3E_Pos (16U)
  9443. #define HRTIM_FLTINR1_FLT3E_Msk (0x1UL << HRTIM_FLTINR1_FLT3E_Pos) /*!< 0x00010000 */
  9444. #define HRTIM_FLTINR1_FLT3E HRTIM_FLTINR1_FLT3E_Msk /*!< Fault 3 enable */
  9445. #define HRTIM_FLTINR1_FLT3P_Pos (17U)
  9446. #define HRTIM_FLTINR1_FLT3P_Msk (0x1UL << HRTIM_FLTINR1_FLT3P_Pos) /*!< 0x00020000 */
  9447. #define HRTIM_FLTINR1_FLT3P HRTIM_FLTINR1_FLT3P_Msk /*!< Fault 3 polarity */
  9448. #define HRTIM_FLTINR1_FLT3SRC_0_Pos (18U)
  9449. #define HRTIM_FLTINR1_FLT3SRC_0_Msk (0x1UL << HRTIM_FLTINR1_FLT3SRC_0_Pos) /*!< 0x00040000 */
  9450. #define HRTIM_FLTINR1_FLT3SRC_0 HRTIM_FLTINR1_FLT3SRC_0_Msk /*!< Fault 3 source bit 0 */
  9451. #define HRTIM_FLTINR1_FLT3F_Pos (19U)
  9452. #define HRTIM_FLTINR1_FLT3F_Msk (0xFUL << HRTIM_FLTINR1_FLT3F_Pos) /*!< 0x00780000 */
  9453. #define HRTIM_FLTINR1_FLT3F HRTIM_FLTINR1_FLT3F_Msk /*!< Fault 3 filter */
  9454. #define HRTIM_FLTINR1_FLT3F_0 (0x1UL << HRTIM_FLTINR1_FLT3F_Pos) /*!< 0x00080000 */
  9455. #define HRTIM_FLTINR1_FLT3F_1 (0x2UL << HRTIM_FLTINR1_FLT3F_Pos) /*!< 0x00100000 */
  9456. #define HRTIM_FLTINR1_FLT3F_2 (0x4UL << HRTIM_FLTINR1_FLT3F_Pos) /*!< 0x00200000 */
  9457. #define HRTIM_FLTINR1_FLT3F_3 (0x8UL << HRTIM_FLTINR1_FLT3F_Pos) /*!< 0x00400000 */
  9458. #define HRTIM_FLTINR1_FLT3LCK_Pos (23U)
  9459. #define HRTIM_FLTINR1_FLT3LCK_Msk (0x1UL << HRTIM_FLTINR1_FLT3LCK_Pos) /*!< 0x00800000 */
  9460. #define HRTIM_FLTINR1_FLT3LCK HRTIM_FLTINR1_FLT3LCK_Msk /*!< Fault 3 lock */
  9461. #define HRTIM_FLTINR1_FLT4E_Pos (24U)
  9462. #define HRTIM_FLTINR1_FLT4E_Msk (0x1UL << HRTIM_FLTINR1_FLT4E_Pos) /*!< 0x01000000 */
  9463. #define HRTIM_FLTINR1_FLT4E HRTIM_FLTINR1_FLT4E_Msk /*!< Fault 4 enable */
  9464. #define HRTIM_FLTINR1_FLT4P_Pos (25U)
  9465. #define HRTIM_FLTINR1_FLT4P_Msk (0x1UL << HRTIM_FLTINR1_FLT4P_Pos) /*!< 0x02000000 */
  9466. #define HRTIM_FLTINR1_FLT4P HRTIM_FLTINR1_FLT4P_Msk /*!< Fault 4 polarity */
  9467. #define HRTIM_FLTINR1_FLT4SRC_0_Pos (26U)
  9468. #define HRTIM_FLTINR1_FLT4SRC_0_Msk (0x1UL << HRTIM_FLTINR1_FLT4SRC_0_Pos) /*!< 0x04000000 */
  9469. #define HRTIM_FLTINR1_FLT4SRC_0 HRTIM_FLTINR1_FLT4SRC_0_Msk /*!< Fault 4 source bit 0 */
  9470. #define HRTIM_FLTINR1_FLT4F_Pos (27U)
  9471. #define HRTIM_FLTINR1_FLT4F_Msk (0xFUL << HRTIM_FLTINR1_FLT4F_Pos) /*!< 0x78000000 */
  9472. #define HRTIM_FLTINR1_FLT4F HRTIM_FLTINR1_FLT4F_Msk /*!< Fault 4 filter */
  9473. #define HRTIM_FLTINR1_FLT4F_0 (0x1UL << HRTIM_FLTINR1_FLT4F_Pos) /*!< 0x08000000 */
  9474. #define HRTIM_FLTINR1_FLT4F_1 (0x2UL << HRTIM_FLTINR1_FLT4F_Pos) /*!< 0x10000000 */
  9475. #define HRTIM_FLTINR1_FLT4F_2 (0x4UL << HRTIM_FLTINR1_FLT4F_Pos) /*!< 0x20000000 */
  9476. #define HRTIM_FLTINR1_FLT4F_3 (0x8UL << HRTIM_FLTINR1_FLT4F_Pos) /*!< 0x40000000 */
  9477. #define HRTIM_FLTINR1_FLT4LCK_Pos (31U)
  9478. #define HRTIM_FLTINR1_FLT4LCK_Msk (0x1UL << HRTIM_FLTINR1_FLT4LCK_Pos) /*!< 0x80000000 */
  9479. #define HRTIM_FLTINR1_FLT4LCK HRTIM_FLTINR1_FLT4LCK_Msk /*!< Fault 4 lock */
  9480. /******************* Bit definition for HRTIM_FLTINR2 register ***************/
  9481. #define HRTIM_FLTINR2_FLT5E_Pos (0U)
  9482. #define HRTIM_FLTINR2_FLT5E_Msk (0x1UL << HRTIM_FLTINR2_FLT5E_Pos) /*!< 0x00000001 */
  9483. #define HRTIM_FLTINR2_FLT5E HRTIM_FLTINR2_FLT5E_Msk /*!< Fault 5 enable */
  9484. #define HRTIM_FLTINR2_FLT5P_Pos (1U)
  9485. #define HRTIM_FLTINR2_FLT5P_Msk (0x1UL << HRTIM_FLTINR2_FLT5P_Pos) /*!< 0x00000002 */
  9486. #define HRTIM_FLTINR2_FLT5P HRTIM_FLTINR2_FLT5P_Msk /*!< Fault 5 polarity */
  9487. #define HRTIM_FLTINR2_FLT5SRC_0_Pos (2U)
  9488. #define HRTIM_FLTINR2_FLT5SRC_0_Msk (0x1UL << HRTIM_FLTINR2_FLT5SRC_0_Pos) /*!< 0x00000004 */
  9489. #define HRTIM_FLTINR2_FLT5SRC_0 HRTIM_FLTINR2_FLT5SRC_0_Msk /*!< Fault 5 source bit 0 */
  9490. #define HRTIM_FLTINR2_FLT5F_Pos (3U)
  9491. #define HRTIM_FLTINR2_FLT5F_Msk (0xFUL << HRTIM_FLTINR2_FLT5F_Pos) /*!< 0x00000078 */
  9492. #define HRTIM_FLTINR2_FLT5F HRTIM_FLTINR2_FLT5F_Msk /*!< Fault 5 filter */
  9493. #define HRTIM_FLTINR2_FLT5F_0 (0x1UL << HRTIM_FLTINR2_FLT5F_Pos) /*!< 0x00000008 */
  9494. #define HRTIM_FLTINR2_FLT5F_1 (0x2UL << HRTIM_FLTINR2_FLT5F_Pos) /*!< 0x00000010 */
  9495. #define HRTIM_FLTINR2_FLT5F_2 (0x4UL << HRTIM_FLTINR2_FLT5F_Pos) /*!< 0x00000020 */
  9496. #define HRTIM_FLTINR2_FLT5F_3 (0x8UL << HRTIM_FLTINR2_FLT5F_Pos) /*!< 0x00000040 */
  9497. #define HRTIM_FLTINR2_FLT5LCK_Pos (7U)
  9498. #define HRTIM_FLTINR2_FLT5LCK_Msk (0x1UL << HRTIM_FLTINR2_FLT5LCK_Pos) /*!< 0x00000080 */
  9499. #define HRTIM_FLTINR2_FLT5LCK HRTIM_FLTINR2_FLT5LCK_Msk /*!< Fault 5 lock */
  9500. #define HRTIM_FLTINR2_FLT6E_Pos (8U)
  9501. #define HRTIM_FLTINR2_FLT6E_Msk (0x1UL << HRTIM_FLTINR2_FLT6E_Pos) /*!< 0x00000100 */
  9502. #define HRTIM_FLTINR2_FLT6E HRTIM_FLTINR2_FLT6E_Msk /*!< Fault 6 enable */
  9503. #define HRTIM_FLTINR2_FLT6P_Pos (9U)
  9504. #define HRTIM_FLTINR2_FLT6P_Msk (0x1UL << HRTIM_FLTINR2_FLT6P_Pos) /*!< 0x00000200 */
  9505. #define HRTIM_FLTINR2_FLT6P HRTIM_FLTINR2_FLT6P_Msk /*!< Fault 6 polarity */
  9506. #define HRTIM_FLTINR2_FLT6SRC_0_Pos (10U)
  9507. #define HRTIM_FLTINR2_FLT6SRC_0_Msk (0x1UL << HRTIM_FLTINR2_FLT6SRC_0_Pos) /*!< 0x00000400 */
  9508. #define HRTIM_FLTINR2_FLT6SRC_0 HRTIM_FLTINR2_FLT6SRC_0_Msk /*!< Fault 6 source bit 0 */
  9509. #define HRTIM_FLTINR2_FLT6F_Pos (11U)
  9510. #define HRTIM_FLTINR2_FLT6F_Msk (0xFUL << HRTIM_FLTINR2_FLT6F_Pos) /*!< 0x00007800 */
  9511. #define HRTIM_FLTINR2_FLT6F HRTIM_FLTINR2_FLT6F_Msk /*!< Fault 6 filter */
  9512. #define HRTIM_FLTINR2_FLT6F_0 (0x1UL << HRTIM_FLTINR2_FLT6F_Pos) /*!< 0x00000008 */
  9513. #define HRTIM_FLTINR2_FLT6F_1 (0x2UL << HRTIM_FLTINR2_FLT6F_Pos) /*!< 0x00000010 */
  9514. #define HRTIM_FLTINR2_FLT6F_2 (0x4UL << HRTIM_FLTINR2_FLT6F_Pos) /*!< 0x00000020 */
  9515. #define HRTIM_FLTINR2_FLT6F_3 (0x8UL << HRTIM_FLTINR2_FLT6F_Pos) /*!< 0x00000040 */
  9516. #define HRTIM_FLTINR2_FLT6LCK_Pos (15U)
  9517. #define HRTIM_FLTINR2_FLT6LCK_Msk (0x1UL << HRTIM_FLTINR2_FLT6LCK_Pos) /*!< 0x00008000 */
  9518. #define HRTIM_FLTINR2_FLT6LCK HRTIM_FLTINR2_FLT6LCK_Msk /*!< Fault 6 lock */
  9519. #define HRTIM_FLTINR2_FLT1SRC_1_Pos (16U)
  9520. #define HRTIM_FLTINR2_FLT1SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT1SRC_1_Pos) /*!< 0x00010000 */
  9521. #define HRTIM_FLTINR2_FLT1SRC_1 HRTIM_FLTINR2_FLT1SRC_1_Msk /*!< Fault 1 source bit 1 */
  9522. #define HRTIM_FLTINR2_FLT2SRC_1_Pos (17U)
  9523. #define HRTIM_FLTINR2_FLT2SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT2SRC_1_Pos) /*!< 0x00020000 */
  9524. #define HRTIM_FLTINR2_FLT2SRC_1 HRTIM_FLTINR2_FLT2SRC_1_Msk /*!< Fault 2 source bit1 */
  9525. #define HRTIM_FLTINR2_FLT3SRC_1_Pos (18U)
  9526. #define HRTIM_FLTINR2_FLT3SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT3SRC_1_Pos) /*!< 0x00040000 */
  9527. #define HRTIM_FLTINR2_FLT3SRC_1 HRTIM_FLTINR2_FLT3SRC_1_Msk /*!< Fault 3 source bit 1 */
  9528. #define HRTIM_FLTINR2_FLT4SRC_1_Pos (19U)
  9529. #define HRTIM_FLTINR2_FLT4SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT4SRC_1_Pos) /*!< 0x00080000 */
  9530. #define HRTIM_FLTINR2_FLT4SRC_1 HRTIM_FLTINR2_FLT4SRC_1_Msk /*!< Fault 4 source bit 1 */
  9531. #define HRTIM_FLTINR2_FLT5SRC_1_Pos (20U)
  9532. #define HRTIM_FLTINR2_FLT5SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT5SRC_1_Pos) /*!< 0x00100000 */
  9533. #define HRTIM_FLTINR2_FLT5SRC_1 HRTIM_FLTINR2_FLT5SRC_1_Msk /*!< Fault 5 source bit 1 */
  9534. #define HRTIM_FLTINR2_FLT6SRC_1_Pos (21U)
  9535. #define HRTIM_FLTINR2_FLT6SRC_1_Msk (0x1UL << HRTIM_FLTINR2_FLT6SRC_1_Pos) /*!< 0x00200000 */
  9536. #define HRTIM_FLTINR2_FLT6SRC_1 HRTIM_FLTINR2_FLT6SRC_1_Msk /*!< Fault 6 source bit 1 */
  9537. #define HRTIM_FLTINR2_FLTSD_Pos (24U)
  9538. #define HRTIM_FLTINR2_FLTSD_Msk (0x3UL << HRTIM_FLTINR2_FLTSD_Pos) /*!< 0x03000000 */
  9539. #define HRTIM_FLTINR2_FLTSD HRTIM_FLTINR2_FLTSD_Msk /*!< Fault sampling clock division */
  9540. #define HRTIM_FLTINR2_FLTSD_0 (0x1UL << HRTIM_FLTINR2_FLTSD_Pos) /*!< 0x01000000 */
  9541. #define HRTIM_FLTINR2_FLTSD_1 (0x2UL << HRTIM_FLTINR2_FLTSD_Pos) /*!< 0x02000000 */
  9542. /******************* Bit definition for HRTIM_FLTINR3 register ***************/
  9543. #define HRTIM_FLTINR3_FLT1BLKE_Pos (0U)
  9544. #define HRTIM_FLTINR3_FLT1BLKE_Msk (0x1UL << HRTIM_FLTINR3_FLT1BLKE_Pos) /*!< 0x00000001 */
  9545. #define HRTIM_FLTINR3_FLT1BLKE HRTIM_FLTINR3_FLT1BLKE_Msk /*!< Fault 1 Blanking Enable */
  9546. #define HRTIM_FLTINR3_FLT1BLKS_Pos (1U)
  9547. #define HRTIM_FLTINR3_FLT1BLKS_Msk (0x1UL << HRTIM_FLTINR3_FLT1BLKS_Pos) /*!< 0x00000002 */
  9548. #define HRTIM_FLTINR3_FLT1BLKS HRTIM_FLTINR3_FLT1BLKS_Msk /*!< Fault 1 Blanking Source */
  9549. #define HRTIM_FLTINR3_FLT1CNT_Pos (2U)
  9550. #define HRTIM_FLTINR3_FLT1CNT_Msk (0xFUL << HRTIM_FLTINR3_FLT1CNT_Pos) /*!< 0x0000003C */
  9551. #define HRTIM_FLTINR3_FLT1CNT HRTIM_FLTINR3_FLT1CNT_Msk /*!< Fault 1 Counter */
  9552. #define HRTIM_FLTINR3_FLT1CNT_0 (0x1UL << HRTIM_FLTINR3_FLT1CNT_Pos) /*!< 0x00000004 */
  9553. #define HRTIM_FLTINR3_FLT1CNT_1 (0x2UL << HRTIM_FLTINR3_FLT1CNT_Pos) /*!< 0x00000008 */
  9554. #define HRTIM_FLTINR3_FLT1CNT_2 (0x4UL << HRTIM_FLTINR3_FLT1CNT_Pos) /*!< 0x00000010 */
  9555. #define HRTIM_FLTINR3_FLT1CNT_3 (0x8UL << HRTIM_FLTINR3_FLT1CNT_Pos) /*!< 0x00000020 */
  9556. #define HRTIM_FLTINR3_FLT1CRES_Pos (6U)
  9557. #define HRTIM_FLTINR3_FLT1CRES_Msk (0x1UL << HRTIM_FLTINR3_FLT1CRES_Pos) /*!< 0x00000040 */
  9558. #define HRTIM_FLTINR3_FLT1CRES HRTIM_FLTINR3_FLT1CRES_Msk /*!< Fault 1 Counter Reset */
  9559. #define HRTIM_FLTINR3_FLT1RSTM_Pos (7U)
  9560. #define HRTIM_FLTINR3_FLT1RSTM_Msk (0x1UL << HRTIM_FLTINR3_FLT1RSTM_Pos) /*!< 0x00000080 */
  9561. #define HRTIM_FLTINR3_FLT1RSTM HRTIM_FLTINR3_FLT1RSTM_Msk /*!< Fault 1 Counter Reset Mode */
  9562. #define HRTIM_FLTINR3_FLT2BLKE_Pos (8U)
  9563. #define HRTIM_FLTINR3_FLT2BLKE_Msk (0x1UL << HRTIM_FLTINR3_FLT2BLKE_Pos) /*!< 0x00000100 */
  9564. #define HRTIM_FLTINR3_FLT2BLKE HRTIM_FLTINR3_FLT2BLKE_Msk /*!< Fault 2 Blanking Enable */
  9565. #define HRTIM_FLTINR3_FLT2BLKS_Pos (9U)
  9566. #define HRTIM_FLTINR3_FLT2BLKS_Msk (0x1UL << HRTIM_FLTINR3_FLT2BLKS_Pos) /*!< 0x00000200 */
  9567. #define HRTIM_FLTINR3_FLT2BLKS HRTIM_FLTINR3_FLT2BLKS_Msk /*!< Fault 2 Blanking Source */
  9568. #define HRTIM_FLTINR3_FLT2CNT_Pos (10U)
  9569. #define HRTIM_FLTINR3_FLT2CNT_Msk (0xFUL << HRTIM_FLTINR3_FLT2CNT_Pos) /*!< 0x00003C00 */
  9570. #define HRTIM_FLTINR3_FLT2CNT HRTIM_FLTINR3_FLT2CNT_Msk /*!< Fault 2 Counter */
  9571. #define HRTIM_FLTINR3_FLT2CNT_0 (0x1UL << HRTIM_FLTINR3_FLT2CNT_Pos) /*!< 0x00000400 */
  9572. #define HRTIM_FLTINR3_FLT2CNT_1 (0x2UL << HRTIM_FLTINR3_FLT2CNT_Pos) /*!< 0x00000800 */
  9573. #define HRTIM_FLTINR3_FLT2CNT_2 (0x4UL << HRTIM_FLTINR3_FLT2CNT_Pos) /*!< 0x00001000 */
  9574. #define HRTIM_FLTINR3_FLT2CNT_3 (0x8UL << HRTIM_FLTINR3_FLT2CNT_Pos) /*!< 0x00002000 */
  9575. #define HRTIM_FLTINR3_FLT2CRES_Pos (14U)
  9576. #define HRTIM_FLTINR3_FLT2CRES_Msk (0x1UL << HRTIM_FLTINR3_FLT2CRES_Pos) /*!< 0x00004000 */
  9577. #define HRTIM_FLTINR3_FLT2CRES HRTIM_FLTINR3_FLT2CRES_Msk /*!< Fault 2 Counter Reset */
  9578. #define HRTIM_FLTINR3_FLT2RSTM_Pos (15U)
  9579. #define HRTIM_FLTINR3_FLT2RSTM_Msk (0x1UL << HRTIM_FLTINR3_FLT2RSTM_Pos) /*!< 0x00008000 */
  9580. #define HRTIM_FLTINR3_FLT2RSTM HRTIM_FLTINR3_FLT2RSTM_Msk /*!< Fault 2 Counter Reset Mode */
  9581. #define HRTIM_FLTINR3_FLT3BLKE_Pos (16U)
  9582. #define HRTIM_FLTINR3_FLT3BLKE_Msk (0x1UL << HRTIM_FLTINR3_FLT3BLKE_Pos) /*!< 0x00010000 */
  9583. #define HRTIM_FLTINR3_FLT3BLKE HRTIM_FLTINR3_FLT3BLKE_Msk /*!< Fault 3 Blanking Enable */
  9584. #define HRTIM_FLTINR3_FLT3BLKS_Pos (17U)
  9585. #define HRTIM_FLTINR3_FLT3BLKS_Msk (0x1UL << HRTIM_FLTINR3_FLT3BLKS_Pos) /*!< 0x00020000 */
  9586. #define HRTIM_FLTINR3_FLT3BLKS HRTIM_FLTINR3_FLT3BLKS_Msk /*!< Fault 3 Blanking Source */
  9587. #define HRTIM_FLTINR3_FLT3CNT_Pos (18U)
  9588. #define HRTIM_FLTINR3_FLT3CNT_Msk (0xFUL << HRTIM_FLTINR3_FLT3CNT_Pos) /*!< 0x003C0000 */
  9589. #define HRTIM_FLTINR3_FLT3CNT HRTIM_FLTINR3_FLT3CNT_Msk /*!< Fault 3 Counter */
  9590. #define HRTIM_FLTINR3_FLT3CNT_0 (0x1UL << HRTIM_FLTINR3_FLT3CNT_Pos) /*!< 0x00040000 */
  9591. #define HRTIM_FLTINR3_FLT3CNT_1 (0x2UL << HRTIM_FLTINR3_FLT3CNT_Pos) /*!< 0x00080000 */
  9592. #define HRTIM_FLTINR3_FLT3CNT_2 (0x4UL << HRTIM_FLTINR3_FLT3CNT_Pos) /*!< 0x00100000 */
  9593. #define HRTIM_FLTINR3_FLT3CNT_3 (0x8UL << HRTIM_FLTINR3_FLT3CNT_Pos) /*!< 0x00200000 */
  9594. #define HRTIM_FLTINR3_FLT3CRES_Pos (22U)
  9595. #define HRTIM_FLTINR3_FLT3CRES_Msk (0x1UL << HRTIM_FLTINR3_FLT3CRES_Pos) /*!< 0x00400000 */
  9596. #define HRTIM_FLTINR3_FLT3CRES HRTIM_FLTINR3_FLT3CRES_Msk /*!< Fault 3 Counter Reset */
  9597. #define HRTIM_FLTINR3_FLT3RSTM_Pos (23U)
  9598. #define HRTIM_FLTINR3_FLT3RSTM_Msk (0x1UL << HRTIM_FLTINR3_FLT3RSTM_Pos) /*!< 0x00800000 */
  9599. #define HRTIM_FLTINR3_FLT3RSTM HRTIM_FLTINR3_FLT3RSTM_Msk /*!< Fault 3 Counter Reset Mode */
  9600. #define HRTIM_FLTINR3_FLT4BLKE_Pos (24U)
  9601. #define HRTIM_FLTINR3_FLT4BLKE_Msk (0x1UL << HRTIM_FLTINR3_FLT4BLKE_Pos) /*!< 0x01000000 */
  9602. #define HRTIM_FLTINR3_FLT4BLKE HRTIM_FLTINR3_FLT4BLKE_Msk /*!< Fault 4 Blanking Enable */
  9603. #define HRTIM_FLTINR3_FLT4BLKS_Pos (25U)
  9604. #define HRTIM_FLTINR3_FLT4BLKS_Msk (0x1UL << HRTIM_FLTINR3_FLT4BLKS_Pos) /*!< 0x02000000 */
  9605. #define HRTIM_FLTINR3_FLT4BLKS HRTIM_FLTINR3_FLT4BLKS_Msk /*!< Fault 4 Blanking Source */
  9606. #define HRTIM_FLTINR3_FLT4CNT_Pos (26U)
  9607. #define HRTIM_FLTINR3_FLT4CNT_Msk (0xFUL << HRTIM_FLTINR3_FLT4CNT_Pos) /*!< 0x003C0000 */
  9608. #define HRTIM_FLTINR3_FLT4CNT HRTIM_FLTINR3_FLT4CNT_Msk /*!< Fault 4 Counter */
  9609. #define HRTIM_FLTINR3_FLT4CNT_0 (0x1UL << HRTIM_FLTINR3_FLT4CNT_Pos) /*!< 0x00040000 */
  9610. #define HRTIM_FLTINR3_FLT4CNT_1 (0x2UL << HRTIM_FLTINR3_FLT4CNT_Pos) /*!< 0x00080000 */
  9611. #define HRTIM_FLTINR3_FLT4CNT_2 (0x4UL << HRTIM_FLTINR3_FLT4CNT_Pos) /*!< 0x00100000 */
  9612. #define HRTIM_FLTINR3_FLT4CNT_3 (0x8UL << HRTIM_FLTINR3_FLT4CNT_Pos) /*!< 0x00200000 */
  9613. #define HRTIM_FLTINR3_FLT4CRES_Pos (30U)
  9614. #define HRTIM_FLTINR3_FLT4CRES_Msk (0x1UL << HRTIM_FLTINR3_FLT4CRES_Pos) /*!< 0x40000000 */
  9615. #define HRTIM_FLTINR3_FLT4CRES HRTIM_FLTINR3_FLT4CRES_Msk /*!< Fault 4 Counter Reset */
  9616. #define HRTIM_FLTINR3_FLT4RSTM_Pos (31U)
  9617. #define HRTIM_FLTINR3_FLT4RSTM_Msk (0x1UL << HRTIM_FLTINR3_FLT4RSTM_Pos) /*!< 0x80000000 */
  9618. #define HRTIM_FLTINR3_FLT4RSTM HRTIM_FLTINR3_FLT4RSTM_Msk /*!< Fault 4 Counter Reset Mode */
  9619. /******************* Bit definition for HRTIM_FLTINR4 register ***************/
  9620. #define HRTIM_FLTINR4_FLT5BLKE_Pos (0U)
  9621. #define HRTIM_FLTINR4_FLT5BLKE_Msk (0x1UL << HRTIM_FLTINR4_FLT5BLKE_Pos) /*!< 0x00000001 */
  9622. #define HRTIM_FLTINR4_FLT5BLKE HRTIM_FLTINR4_FLT5BLKE_Msk /*!< Fault 5 Blanking Enable */
  9623. #define HRTIM_FLTINR4_FLT5BLKS_Pos (1U)
  9624. #define HRTIM_FLTINR4_FLT5BLKS_Msk (0x1UL << HRTIM_FLTINR4_FLT5BLKS_Pos) /*!< 0x00000002 */
  9625. #define HRTIM_FLTINR4_FLT5BLKS HRTIM_FLTINR4_FLT5BLKS_Msk /*!< Fault 5 Blanking Source */
  9626. #define HRTIM_FLTINR4_FLT5CNT_Pos (2U)
  9627. #define HRTIM_FLTINR4_FLT5CNT_Msk (0xFUL << HRTIM_FLTINR4_FLT5CNT_Pos) /*!< 0x0000003C */
  9628. #define HRTIM_FLTINR4_FLT5CNT HRTIM_FLTINR4_FLT5CNT_Msk /*!< Fault 5 Counter */
  9629. #define HRTIM_FLTINR4_FLT5CNT_0 (0x1UL << HRTIM_FLTINR4_FLT5CNT_Pos) /*!< 0x00000004 */
  9630. #define HRTIM_FLTINR4_FLT5CNT_1 (0x2UL << HRTIM_FLTINR4_FLT5CNT_Pos) /*!< 0x00000008 */
  9631. #define HRTIM_FLTINR4_FLT5CNT_2 (0x4UL << HRTIM_FLTINR4_FLT5CNT_Pos) /*!< 0x00000010 */
  9632. #define HRTIM_FLTINR4_FLT5CNT_3 (0x8UL << HRTIM_FLTINR4_FLT5CNT_Pos) /*!< 0x00000020 */
  9633. #define HRTIM_FLTINR4_FLT5CRES_Pos (6U)
  9634. #define HRTIM_FLTINR4_FLT5CRES_Msk (0x1UL << HRTIM_FLTINR4_FLT5CRES_Pos) /*!< 0x00000040 */
  9635. #define HRTIM_FLTINR4_FLT5CRES HRTIM_FLTINR4_FLT5CRES_Msk /*!< Fault 5 Counter Reset */
  9636. #define HRTIM_FLTINR4_FLT5RSTM_Pos (7U)
  9637. #define HRTIM_FLTINR4_FLT5RSTM_Msk (0x1UL << HRTIM_FLTINR4_FLT5RSTM_Pos) /*!< 0x00000080 */
  9638. #define HRTIM_FLTINR4_FLT5RSTM HRTIM_FLTINR4_FLT5RSTM_Msk /*!< Fault 5 Counter Reset Mode */
  9639. #define HRTIM_FLTINR4_FLT6BLKE_Pos (8U)
  9640. #define HRTIM_FLTINR4_FLT6BLKE_Msk (0x1UL << HRTIM_FLTINR4_FLT6BLKE_Pos) /*!< 0x00000100 */
  9641. #define HRTIM_FLTINR4_FLT6BLKE HRTIM_FLTINR4_FLT6BLKE_Msk /*!< Fault 6 Blanking Enable */
  9642. #define HRTIM_FLTINR4_FLT6BLKS_Pos (9U)
  9643. #define HRTIM_FLTINR4_FLT6BLKS_Msk (0x1UL << HRTIM_FLTINR4_FLT6BLKS_Pos) /*!< 0x00000200 */
  9644. #define HRTIM_FLTINR4_FLT6BLKS HRTIM_FLTINR4_FLT6BLKS_Msk /*!< Fault 6 Blanking Source */
  9645. #define HRTIM_FLTINR4_FLT6CNT_Pos (10U)
  9646. #define HRTIM_FLTINR4_FLT6CNT_Msk (0xFUL << HRTIM_FLTINR4_FLT6CNT_Pos) /*!< 0x00003C00 */
  9647. #define HRTIM_FLTINR4_FLT6CNT HRTIM_FLTINR4_FLT6CNT_Msk /*!< Fault 6 Counter */
  9648. #define HRTIM_FLTINR4_FLT6CNT_0 (0x1UL << HRTIM_FLTINR4_FLT6CNT_Pos) /*!< 0x00000400 */
  9649. #define HRTIM_FLTINR4_FLT6CNT_1 (0x2UL << HRTIM_FLTINR4_FLT6CNT_Pos) /*!< 0x00000800 */
  9650. #define HRTIM_FLTINR4_FLT6CNT_2 (0x4UL << HRTIM_FLTINR4_FLT6CNT_Pos) /*!< 0x00001000 */
  9651. #define HRTIM_FLTINR4_FLT6CNT_3 (0x8UL << HRTIM_FLTINR4_FLT6CNT_Pos) /*!< 0x00002000 */
  9652. #define HRTIM_FLTINR4_FLT6CRES_Pos (14U)
  9653. #define HRTIM_FLTINR4_FLT6CRES_Msk (0x1UL << HRTIM_FLTINR4_FLT6CRES_Pos) /*!< 0x00004000 */
  9654. #define HRTIM_FLTINR4_FLT6CRES HRTIM_FLTINR4_FLT6CRES_Msk /*!< Fault 6 Counter Reset */
  9655. #define HRTIM_FLTINR4_FLT6RSTM_Pos (15U)
  9656. #define HRTIM_FLTINR4_FLT6RSTM_Msk (0x1UL << HRTIM_FLTINR4_FLT6RSTM_Pos) /*!< 0x00008000 */
  9657. #define HRTIM_FLTINR4_FLT6RSTM HRTIM_FLTINR4_FLT6RSTM_Msk /*!< Fault 6 Counter Reset Mode */
  9658. /******************* Bit definition for HRTIM_BDMUPR register ***************/
  9659. #define HRTIM_BDMUPR_MCR_Pos (0U)
  9660. #define HRTIM_BDMUPR_MCR_Msk (0x1UL << HRTIM_BDMUPR_MCR_Pos) /*!< 0x00000001 */
  9661. #define HRTIM_BDMUPR_MCR HRTIM_BDMUPR_MCR_Msk /*!< MCR register update enable */
  9662. #define HRTIM_BDMUPR_MICR_Pos (1U)
  9663. #define HRTIM_BDMUPR_MICR_Msk (0x1UL << HRTIM_BDMUPR_MICR_Pos) /*!< 0x00000002 */
  9664. #define HRTIM_BDMUPR_MICR HRTIM_BDMUPR_MICR_Msk /*!< MICR register update enable */
  9665. #define HRTIM_BDMUPR_MDIER_Pos (2U)
  9666. #define HRTIM_BDMUPR_MDIER_Msk (0x1UL << HRTIM_BDMUPR_MDIER_Pos) /*!< 0x00000004 */
  9667. #define HRTIM_BDMUPR_MDIER HRTIM_BDMUPR_MDIER_Msk /*!< MDIER register update enable */
  9668. #define HRTIM_BDMUPR_MCNT_Pos (3U)
  9669. #define HRTIM_BDMUPR_MCNT_Msk (0x1UL << HRTIM_BDMUPR_MCNT_Pos) /*!< 0x00000008 */
  9670. #define HRTIM_BDMUPR_MCNT HRTIM_BDMUPR_MCNT_Msk /*!< MCNT register update enable */
  9671. #define HRTIM_BDMUPR_MPER_Pos (4U)
  9672. #define HRTIM_BDMUPR_MPER_Msk (0x1UL << HRTIM_BDMUPR_MPER_Pos) /*!< 0x00000010 */
  9673. #define HRTIM_BDMUPR_MPER HRTIM_BDMUPR_MPER_Msk /*!< MPER register update enable */
  9674. #define HRTIM_BDMUPR_MREP_Pos (5U)
  9675. #define HRTIM_BDMUPR_MREP_Msk (0x1UL << HRTIM_BDMUPR_MREP_Pos) /*!< 0x00000020 */
  9676. #define HRTIM_BDMUPR_MREP HRTIM_BDMUPR_MREP_Msk /*!< MREP register update enable */
  9677. #define HRTIM_BDMUPR_MCMP1_Pos (6U)
  9678. #define HRTIM_BDMUPR_MCMP1_Msk (0x1UL << HRTIM_BDMUPR_MCMP1_Pos) /*!< 0x00000040 */
  9679. #define HRTIM_BDMUPR_MCMP1 HRTIM_BDMUPR_MCMP1_Msk /*!< MCMP1 register update enable */
  9680. #define HRTIM_BDMUPR_MCMP2_Pos (7U)
  9681. #define HRTIM_BDMUPR_MCMP2_Msk (0x1UL << HRTIM_BDMUPR_MCMP2_Pos) /*!< 0x00000080 */
  9682. #define HRTIM_BDMUPR_MCMP2 HRTIM_BDMUPR_MCMP2_Msk /*!< MCMP2 register update enable */
  9683. #define HRTIM_BDMUPR_MCMP3_Pos (8U)
  9684. #define HRTIM_BDMUPR_MCMP3_Msk (0x1UL << HRTIM_BDMUPR_MCMP3_Pos) /*!< 0x00000100 */
  9685. #define HRTIM_BDMUPR_MCMP3 HRTIM_BDMUPR_MCMP3_Msk /*!< MCMP3 register update enable */
  9686. #define HRTIM_BDMUPR_MCMP4_Pos (9U)
  9687. #define HRTIM_BDMUPR_MCMP4_Msk (0x1UL << HRTIM_BDMUPR_MCMP4_Pos) /*!< 0x00000200 */
  9688. #define HRTIM_BDMUPR_MCMP4 HRTIM_BDMUPR_MCMP4_Msk /*!< MPCMP4 register update enable */
  9689. /******************* Bit definition for HRTIM_BDTUPR register ***************/
  9690. #define HRTIM_BDTUPR_TIMCR_Pos (0U)
  9691. #define HRTIM_BDTUPR_TIMCR_Msk (0x1UL << HRTIM_BDTUPR_TIMCR_Pos) /*!< 0x00000001 */
  9692. #define HRTIM_BDTUPR_TIMCR HRTIM_BDTUPR_TIMCR_Msk /*!< TIMCR register update enable */
  9693. #define HRTIM_BDTUPR_TIMICR_Pos (1U)
  9694. #define HRTIM_BDTUPR_TIMICR_Msk (0x1UL << HRTIM_BDTUPR_TIMICR_Pos) /*!< 0x00000002 */
  9695. #define HRTIM_BDTUPR_TIMICR HRTIM_BDTUPR_TIMICR_Msk /*!< TIMICR register update enable */
  9696. #define HRTIM_BDTUPR_TIMDIER_Pos (2U)
  9697. #define HRTIM_BDTUPR_TIMDIER_Msk (0x1UL << HRTIM_BDTUPR_TIMDIER_Pos) /*!< 0x00000004 */
  9698. #define HRTIM_BDTUPR_TIMDIER HRTIM_BDTUPR_TIMDIER_Msk /*!< TIMDIER register update enable */
  9699. #define HRTIM_BDTUPR_TIMCNT_Pos (3U)
  9700. #define HRTIM_BDTUPR_TIMCNT_Msk (0x1UL << HRTIM_BDTUPR_TIMCNT_Pos) /*!< 0x00000008 */
  9701. #define HRTIM_BDTUPR_TIMCNT HRTIM_BDTUPR_TIMCNT_Msk /*!< TIMCNT register update enable */
  9702. #define HRTIM_BDTUPR_TIMPER_Pos (4U)
  9703. #define HRTIM_BDTUPR_TIMPER_Msk (0x1UL << HRTIM_BDTUPR_TIMPER_Pos) /*!< 0x00000010 */
  9704. #define HRTIM_BDTUPR_TIMPER HRTIM_BDTUPR_TIMPER_Msk /*!< TIMPER register update enable */
  9705. #define HRTIM_BDTUPR_TIMREP_Pos (5U)
  9706. #define HRTIM_BDTUPR_TIMREP_Msk (0x1UL << HRTIM_BDTUPR_TIMREP_Pos) /*!< 0x00000020 */
  9707. #define HRTIM_BDTUPR_TIMREP HRTIM_BDTUPR_TIMREP_Msk /*!< TIMREP register update enable */
  9708. #define HRTIM_BDTUPR_TIMCMP1_Pos (6U)
  9709. #define HRTIM_BDTUPR_TIMCMP1_Msk (0x1UL << HRTIM_BDTUPR_TIMCMP1_Pos) /*!< 0x00000040 */
  9710. #define HRTIM_BDTUPR_TIMCMP1 HRTIM_BDTUPR_TIMCMP1_Msk /*!< TIMCMP1 register update enable */
  9711. #define HRTIM_BDTUPR_TIMCMP2_Pos (7U)
  9712. #define HRTIM_BDTUPR_TIMCMP2_Msk (0x1UL << HRTIM_BDTUPR_TIMCMP2_Pos) /*!< 0x00000080 */
  9713. #define HRTIM_BDTUPR_TIMCMP2 HRTIM_BDTUPR_TIMCMP2_Msk /*!< TIMCMP2 register update enable */
  9714. #define HRTIM_BDTUPR_TIMCMP3_Pos (8U)
  9715. #define HRTIM_BDTUPR_TIMCMP3_Msk (0x1UL << HRTIM_BDTUPR_TIMCMP3_Pos) /*!< 0x00000100 */
  9716. #define HRTIM_BDTUPR_TIMCMP3 HRTIM_BDTUPR_TIMCMP3_Msk /*!< TIMCMP3 register update enable */
  9717. #define HRTIM_BDTUPR_TIMCMP4_Pos (9U)
  9718. #define HRTIM_BDTUPR_TIMCMP4_Msk (0x1UL << HRTIM_BDTUPR_TIMCMP4_Pos) /*!< 0x00000200 */
  9719. #define HRTIM_BDTUPR_TIMCMP4 HRTIM_BDTUPR_TIMCMP4_Msk /*!< TIMCMP4 register update enable */
  9720. #define HRTIM_BDTUPR_TIMDTR_Pos (10U)
  9721. #define HRTIM_BDTUPR_TIMDTR_Msk (0x1UL << HRTIM_BDTUPR_TIMDTR_Pos) /*!< 0x00000400 */
  9722. #define HRTIM_BDTUPR_TIMDTR HRTIM_BDTUPR_TIMDTR_Msk /*!< TIMDTR register update enable */
  9723. #define HRTIM_BDTUPR_TIMSET1R_Pos (11U)
  9724. #define HRTIM_BDTUPR_TIMSET1R_Msk (0x1UL << HRTIM_BDTUPR_TIMSET1R_Pos) /*!< 0x00000800 */
  9725. #define HRTIM_BDTUPR_TIMSET1R HRTIM_BDTUPR_TIMSET1R_Msk /*!< TIMSET1R register update enable */
  9726. #define HRTIM_BDTUPR_TIMRST1R_Pos (12U)
  9727. #define HRTIM_BDTUPR_TIMRST1R_Msk (0x1UL << HRTIM_BDTUPR_TIMRST1R_Pos) /*!< 0x00001000 */
  9728. #define HRTIM_BDTUPR_TIMRST1R HRTIM_BDTUPR_TIMRST1R_Msk /*!< TIMRST1R register update enable */
  9729. #define HRTIM_BDTUPR_TIMSET2R_Pos (13U)
  9730. #define HRTIM_BDTUPR_TIMSET2R_Msk (0x1UL << HRTIM_BDTUPR_TIMSET2R_Pos) /*!< 0x00002000 */
  9731. #define HRTIM_BDTUPR_TIMSET2R HRTIM_BDTUPR_TIMSET2R_Msk /*!< TIMSET2R register update enable */
  9732. #define HRTIM_BDTUPR_TIMRST2R_Pos (14U)
  9733. #define HRTIM_BDTUPR_TIMRST2R_Msk (0x1UL << HRTIM_BDTUPR_TIMRST2R_Pos) /*!< 0x00004000 */
  9734. #define HRTIM_BDTUPR_TIMRST2R HRTIM_BDTUPR_TIMRST2R_Msk /*!< TIMRST2R register update enable */
  9735. #define HRTIM_BDTUPR_TIMEEFR1_Pos (15U)
  9736. #define HRTIM_BDTUPR_TIMEEFR1_Msk (0x1UL << HRTIM_BDTUPR_TIMEEFR1_Pos) /*!< 0x00008000 */
  9737. #define HRTIM_BDTUPR_TIMEEFR1 HRTIM_BDTUPR_TIMEEFR1_Msk /*!< TIMEEFR1 register update enable */
  9738. #define HRTIM_BDTUPR_TIMEEFR2_Pos (16U)
  9739. #define HRTIM_BDTUPR_TIMEEFR2_Msk (0x1UL << HRTIM_BDTUPR_TIMEEFR2_Pos) /*!< 0x00010000 */
  9740. #define HRTIM_BDTUPR_TIMEEFR2 HRTIM_BDTUPR_TIMEEFR2_Msk /*!< TIMEEFR2 register update enable */
  9741. #define HRTIM_BDTUPR_TIMRSTR_Pos (17U)
  9742. #define HRTIM_BDTUPR_TIMRSTR_Msk (0x1UL << HRTIM_BDTUPR_TIMRSTR_Pos) /*!< 0x00020000 */
  9743. #define HRTIM_BDTUPR_TIMRSTR HRTIM_BDTUPR_TIMRSTR_Msk /*!< TIMRSTR register update enable */
  9744. #define HRTIM_BDTUPR_TIMCHPR_Pos (18U)
  9745. #define HRTIM_BDTUPR_TIMCHPR_Msk (0x1UL << HRTIM_BDTUPR_TIMCHPR_Pos) /*!< 0x00040000 */
  9746. #define HRTIM_BDTUPR_TIMCHPR HRTIM_BDTUPR_TIMCHPR_Msk /*!< TIMCHPR register update enable */
  9747. #define HRTIM_BDTUPR_TIMOUTR_Pos (19U)
  9748. #define HRTIM_BDTUPR_TIMOUTR_Msk (0x1UL << HRTIM_BDTUPR_TIMOUTR_Pos) /*!< 0x00080000 */
  9749. #define HRTIM_BDTUPR_TIMOUTR HRTIM_BDTUPR_TIMOUTR_Msk /*!< TIMOUTR register update enable */
  9750. #define HRTIM_BDTUPR_TIMFLTR_Pos (20U)
  9751. #define HRTIM_BDTUPR_TIMFLTR_Msk (0x1UL << HRTIM_BDTUPR_TIMFLTR_Pos) /*!< 0x00100000 */
  9752. #define HRTIM_BDTUPR_TIMFLTR HRTIM_BDTUPR_TIMFLTR_Msk /*!< TIMFLTR register update enable */
  9753. #define HRTIM_BDTUPR_TIMCR2_Pos (21U)
  9754. #define HRTIM_BDTUPR_TIMCR2_Msk (0x1UL << HRTIM_BDTUPR_TIMCR2_Pos) /*!< 0x00200000 */
  9755. #define HRTIM_BDTUPR_TIMCR2 HRTIM_BDTUPR_TIMCR2_Msk /*!< TIMCR2 register update enable */
  9756. #define HRTIM_BDTUPR_TIMEEFR3_Pos (22U)
  9757. #define HRTIM_BDTUPR_TIMEEFR3_Msk (0x1UL << HRTIM_BDTUPR_TIMEEFR3_Pos) /*!< 0x00400000 */
  9758. #define HRTIM_BDTUPR_TIMEEFR3 HRTIM_BDTUPR_TIMEEFR3_Msk /*!< TIMEEFR3 register update enable */
  9759. /******************* Bit definition for HRTIM_BDMADR register ***************/
  9760. #define HRTIM_BDMADR_BDMADR_Pos (0U)
  9761. #define HRTIM_BDMADR_BDMADR_Msk (0xFFFFFFFFUL << HRTIM_BDMADR_BDMADR_Pos)/*!< 0xFFFFFFFF */
  9762. #define HRTIM_BDMADR_BDMADR HRTIM_BDMADR_BDMADR_Msk /*!< Burst DMA Data register */
  9763. /******************* Bit definition for HRTIM_ADC Extended Trigger register ***************/
  9764. #define HRTIM_ADCER_AD5TRG_Pos (0U)
  9765. #define HRTIM_ADCER_AD5TRG_Msk (0x1FUL << HRTIM_ADCER_AD5TRG_Pos) /*!< 0x0000001F */
  9766. #define HRTIM_ADCER_AD5TRG HRTIM_ADCER_AD5TRG_Msk /*!< ADC5 trigger */
  9767. #define HRTIM_ADCER_AD6TRG_Pos (5U)
  9768. #define HRTIM_ADCER_AD6TRG_Msk (0x1FUL << HRTIM_ADCER_AD6TRG_Pos) /*!< 0x000003E0 */
  9769. #define HRTIM_ADCER_AD6TRG HRTIM_ADCER_AD6TRG_Msk /*!< ADC6 trigger */
  9770. #define HRTIM_ADCER_AD7TRG_Pos (10U)
  9771. #define HRTIM_ADCER_AD7TRG_Msk (0x1FUL << HRTIM_ADCER_AD7TRG_Pos) /*!< 0x00007C00 */
  9772. #define HRTIM_ADCER_AD7TRG HRTIM_ADCER_AD7TRG_Msk /*!< ADC7 trigger */
  9773. #define HRTIM_ADCER_AD8TRG_Pos (16U)
  9774. #define HRTIM_ADCER_AD8TRG_Msk (0x1FUL << HRTIM_ADCER_AD8TRG_Pos) /*!< 0x001F0000 */
  9775. #define HRTIM_ADCER_AD8TRG HRTIM_ADCER_AD8TRG_Msk /*!< ADC8 trigger */
  9776. #define HRTIM_ADCER_AD9TRG_Pos (21U)
  9777. #define HRTIM_ADCER_AD9TRG_Msk (0x1FUL << HRTIM_ADCER_AD9TRG_Pos) /*!< 0x003E00000 */
  9778. #define HRTIM_ADCER_AD9TRG HRTIM_ADCER_AD9TRG_Msk /*!< ADC9 trigger */
  9779. #define HRTIM_ADCER_AD10TRG_Pos (26U)
  9780. #define HRTIM_ADCER_AD10TRG_Msk (0x1FUL << HRTIM_ADCER_AD10TRG_Pos) /*!< 0x7C000000 */
  9781. #define HRTIM_ADCER_AD10TRG HRTIM_ADCER_AD10TRG_Msk /*!< ADC10 trigger */
  9782. /******************* Bit definition for HRTIM_ADC Trigger Update register ***************/
  9783. #define HRTIM_ADCUR_AD5USRC_Pos (0U)
  9784. #define HRTIM_ADCUR_AD5USRC_Msk (0x7UL << HRTIM_ADCUR_AD5USRC_Pos) /*!< 0x00000007 */
  9785. #define HRTIM_ADCUR_AD5USRC HRTIM_ADCUR_AD5USRC_Msk /*!< ADC5 trigger Update Source */
  9786. #define HRTIM_ADCUR_AD6USRC_Pos (4U)
  9787. #define HRTIM_ADCUR_AD6USRC_Msk (0x7UL << HRTIM_ADCUR_AD6USRC_Pos) /*!< 0x00000070 */
  9788. #define HRTIM_ADCUR_AD6USRC HRTIM_ADCUR_AD6USRC_Msk /*!< ADC6 trigger Update Source */
  9789. #define HRTIM_ADCUR_AD7USRC_Pos (8U)
  9790. #define HRTIM_ADCUR_AD7USRC_Msk (0x7UL << HRTIM_ADCUR_AD7USRC_Pos) /*!< 0x00000700 */
  9791. #define HRTIM_ADCUR_AD7USRC HRTIM_ADCUR_AD7USRC_Msk /*!< ADC7 trigger Update Source */
  9792. #define HRTIM_ADCUR_AD8USRC_Pos (12U)
  9793. #define HRTIM_ADCUR_AD8USRC_Msk (0x7UL << HRTIM_ADCUR_AD8USRC_Pos) /*!< 0x00007000 */
  9794. #define HRTIM_ADCUR_AD8USRC HRTIM_ADCUR_AD8USRC_Msk /*!< ADC8 trigger Update Source */
  9795. #define HRTIM_ADCUR_AD9USRC_Pos (16U)
  9796. #define HRTIM_ADCUR_AD9USRC_Msk (0x7UL << HRTIM_ADCUR_AD9USRC_Pos) /*!< 0x000070000 */
  9797. #define HRTIM_ADCUR_AD9USRC HRTIM_ADCUR_AD9USRC_Msk /*!< ADC9 trigger Update Source */
  9798. #define HRTIM_ADCUR_AD10USRC_Pos (20U)
  9799. #define HRTIM_ADCUR_AD10USRC_Msk (0x7UL << HRTIM_ADCUR_AD10USRC_Pos) /*!< 0x00700000 */
  9800. #define HRTIM_ADCUR_AD10USRC HRTIM_ADCUR_AD10USRC_Msk /*!< ADC10 trigger Update Source */
  9801. /******************* Bit definition for HRTIM_ADCPS1 ADC Post Scaler register 1 ***************/
  9802. #define HRTIM_ADCPS1_AD1PSC_Pos (0U)
  9803. #define HRTIM_ADCPS1_AD1PSC_Msk (0x1FUL << HRTIM_ADCPS1_AD1PSC_Pos) /*!< 0x0000001F */
  9804. #define HRTIM_ADCPS1_AD1PSC HRTIM_ADCPS1_AD1PSC_Msk /*!< ADC1 post scaler */
  9805. #define HRTIM_ADCPS1_AD2PSC_Pos (6U)
  9806. #define HRTIM_ADCPS1_AD2PSC_Msk (0x1FUL << HRTIM_ADCPS1_AD2PSC_Pos) /*!< 0x000007C0 */
  9807. #define HRTIM_ADCPS1_AD2PSC HRTIM_ADCPS1_AD2PSC_Msk /*!< ADC2 post scaler */
  9808. #define HRTIM_ADCPS1_AD3PSC_Pos (12U)
  9809. #define HRTIM_ADCPS1_AD3PSC_Msk (0x1FUL << HRTIM_ADCPS1_AD3PSC_Pos) /*!< 0x0001F000 */
  9810. #define HRTIM_ADCPS1_AD3PSC HRTIM_ADCPS1_AD3PSC_Msk /*!< ADC3 post scaler */
  9811. #define HRTIM_ADCPS1_AD4PSC_Pos (18U)
  9812. #define HRTIM_ADCPS1_AD4PSC_Msk (0x1FUL << HRTIM_ADCPS1_AD4PSC_Pos) /*!< 0x007C0000 */
  9813. #define HRTIM_ADCPS1_AD4PSC HRTIM_ADCPS1_AD4PSC_Msk /*!< ADC4 post scaler */
  9814. #define HRTIM_ADCPS1_AD5PSC_Pos (24U)
  9815. #define HRTIM_ADCPS1_AD5PSC_Msk (0x1FUL << HRTIM_ADCPS1_AD5PSC_Pos) /*!< 0x1F000000 */
  9816. #define HRTIM_ADCPS1_AD5PSC HRTIM_ADCPS1_AD5PSC_Msk /*!< ADC5 post scaler */
  9817. /******************* Bit definition for HRTIM_ADCPS2 ADC Post Scaler register 2 ***************/
  9818. #define HRTIM_ADCPS2_AD6PSC_Pos (0U)
  9819. #define HRTIM_ADCPS2_AD6PSC_Msk (0x1FUL << HRTIM_ADCPS2_AD6PSC_Pos) /*!< 0x0000001F */
  9820. #define HRTIM_ADCPS2_AD6PSC HRTIM_ADCPS2_AD6PSC_Msk /*!< ADC6 post scaler */
  9821. #define HRTIM_ADCPS2_AD7PSC_Pos (6U)
  9822. #define HRTIM_ADCPS2_AD7PSC_Msk (0x1FUL << HRTIM_ADCPS2_AD7PSC_Pos) /*!< 0x000007C0 */
  9823. #define HRTIM_ADCPS2_AD7PSC HRTIM_ADCPS2_AD7PSC_Msk /*!< ADC7 post scaler */
  9824. #define HRTIM_ADCPS2_AD8PSC_Pos (12U)
  9825. #define HRTIM_ADCPS2_AD8PSC_Msk (0x1FUL << HRTIM_ADCPS2_AD8PSC_Pos) /*!< 0x0001F000 */
  9826. #define HRTIM_ADCPS2_AD8PSC HRTIM_ADCPS2_AD8PSC_Msk /*!< ADC8 post scaler */
  9827. #define HRTIM_ADCPS2_AD9PSC_Pos (18U)
  9828. #define HRTIM_ADCPS2_AD9PSC_Msk (0x1FUL << HRTIM_ADCPS2_AD9PSC_Pos) /*!< 0x007C0000 */
  9829. #define HRTIM_ADCPS2_AD9PSC HRTIM_ADCPS2_AD9PSC_Msk /*!< ADC9 post scaler */
  9830. #define HRTIM_ADCPS2_AD10PSC_Pos (24U)
  9831. #define HRTIM_ADCPS2_AD10PSC_Msk (0x1FUL << HRTIM_ADCPS2_AD10PSC_Pos) /*!< 0x1F000000 */
  9832. #define HRTIM_ADCPS2_AD10PSC HRTIM_ADCPS2_AD10PSC_Msk /*!< ADC10 post scaler */
  9833. /******************************************************************************/
  9834. /* */
  9835. /* Inter-integrated Circuit Interface (I2C) */
  9836. /* */
  9837. /******************************************************************************/
  9838. /******************* Bit definition for I2C_CR1 register *******************/
  9839. #define I2C_CR1_PE_Pos (0U)
  9840. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  9841. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  9842. #define I2C_CR1_TXIE_Pos (1U)
  9843. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  9844. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  9845. #define I2C_CR1_RXIE_Pos (2U)
  9846. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  9847. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  9848. #define I2C_CR1_ADDRIE_Pos (3U)
  9849. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  9850. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  9851. #define I2C_CR1_NACKIE_Pos (4U)
  9852. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  9853. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  9854. #define I2C_CR1_STOPIE_Pos (5U)
  9855. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  9856. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  9857. #define I2C_CR1_TCIE_Pos (6U)
  9858. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  9859. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  9860. #define I2C_CR1_ERRIE_Pos (7U)
  9861. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  9862. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  9863. #define I2C_CR1_DNF_Pos (8U)
  9864. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  9865. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  9866. #define I2C_CR1_ANFOFF_Pos (12U)
  9867. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  9868. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  9869. #define I2C_CR1_SWRST_Pos (13U)
  9870. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  9871. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  9872. #define I2C_CR1_TXDMAEN_Pos (14U)
  9873. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  9874. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  9875. #define I2C_CR1_RXDMAEN_Pos (15U)
  9876. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  9877. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  9878. #define I2C_CR1_SBC_Pos (16U)
  9879. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  9880. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  9881. #define I2C_CR1_NOSTRETCH_Pos (17U)
  9882. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  9883. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  9884. #define I2C_CR1_WUPEN_Pos (18U)
  9885. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  9886. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  9887. #define I2C_CR1_GCEN_Pos (19U)
  9888. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  9889. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  9890. #define I2C_CR1_SMBHEN_Pos (20U)
  9891. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  9892. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  9893. #define I2C_CR1_SMBDEN_Pos (21U)
  9894. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  9895. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  9896. #define I2C_CR1_ALERTEN_Pos (22U)
  9897. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  9898. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  9899. #define I2C_CR1_PECEN_Pos (23U)
  9900. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  9901. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  9902. /****************** Bit definition for I2C_CR2 register ********************/
  9903. #define I2C_CR2_SADD_Pos (0U)
  9904. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  9905. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  9906. #define I2C_CR2_RD_WRN_Pos (10U)
  9907. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  9908. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  9909. #define I2C_CR2_ADD10_Pos (11U)
  9910. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  9911. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  9912. #define I2C_CR2_HEAD10R_Pos (12U)
  9913. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  9914. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  9915. #define I2C_CR2_START_Pos (13U)
  9916. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  9917. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  9918. #define I2C_CR2_STOP_Pos (14U)
  9919. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  9920. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  9921. #define I2C_CR2_NACK_Pos (15U)
  9922. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  9923. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  9924. #define I2C_CR2_NBYTES_Pos (16U)
  9925. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  9926. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  9927. #define I2C_CR2_RELOAD_Pos (24U)
  9928. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  9929. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  9930. #define I2C_CR2_AUTOEND_Pos (25U)
  9931. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  9932. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  9933. #define I2C_CR2_PECBYTE_Pos (26U)
  9934. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  9935. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  9936. /******************* Bit definition for I2C_OAR1 register ******************/
  9937. #define I2C_OAR1_OA1_Pos (0U)
  9938. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  9939. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  9940. #define I2C_OAR1_OA1MODE_Pos (10U)
  9941. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  9942. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  9943. #define I2C_OAR1_OA1EN_Pos (15U)
  9944. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  9945. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  9946. /******************* Bit definition for I2C_OAR2 register ******************/
  9947. #define I2C_OAR2_OA2_Pos (1U)
  9948. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  9949. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  9950. #define I2C_OAR2_OA2MSK_Pos (8U)
  9951. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  9952. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  9953. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  9954. #define I2C_OAR2_OA2MASK01_Pos (8U)
  9955. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  9956. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  9957. #define I2C_OAR2_OA2MASK02_Pos (9U)
  9958. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  9959. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  9960. #define I2C_OAR2_OA2MASK03_Pos (8U)
  9961. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  9962. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  9963. #define I2C_OAR2_OA2MASK04_Pos (10U)
  9964. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  9965. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  9966. #define I2C_OAR2_OA2MASK05_Pos (8U)
  9967. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  9968. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  9969. #define I2C_OAR2_OA2MASK06_Pos (9U)
  9970. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  9971. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  9972. #define I2C_OAR2_OA2MASK07_Pos (8U)
  9973. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  9974. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  9975. #define I2C_OAR2_OA2EN_Pos (15U)
  9976. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  9977. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  9978. /******************* Bit definition for I2C_TIMINGR register *******************/
  9979. #define I2C_TIMINGR_SCLL_Pos (0U)
  9980. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  9981. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  9982. #define I2C_TIMINGR_SCLH_Pos (8U)
  9983. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  9984. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  9985. #define I2C_TIMINGR_SDADEL_Pos (16U)
  9986. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  9987. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  9988. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  9989. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  9990. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  9991. #define I2C_TIMINGR_PRESC_Pos (28U)
  9992. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  9993. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  9994. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  9995. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  9996. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  9997. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  9998. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  9999. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  10000. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  10001. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  10002. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  10003. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  10004. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  10005. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  10006. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
  10007. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  10008. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  10009. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  10010. /****************** Bit definition for I2C_ISR register *********************/
  10011. #define I2C_ISR_TXE_Pos (0U)
  10012. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  10013. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  10014. #define I2C_ISR_TXIS_Pos (1U)
  10015. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  10016. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  10017. #define I2C_ISR_RXNE_Pos (2U)
  10018. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  10019. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  10020. #define I2C_ISR_ADDR_Pos (3U)
  10021. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  10022. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
  10023. #define I2C_ISR_NACKF_Pos (4U)
  10024. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  10025. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  10026. #define I2C_ISR_STOPF_Pos (5U)
  10027. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  10028. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  10029. #define I2C_ISR_TC_Pos (6U)
  10030. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  10031. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  10032. #define I2C_ISR_TCR_Pos (7U)
  10033. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  10034. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  10035. #define I2C_ISR_BERR_Pos (8U)
  10036. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  10037. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  10038. #define I2C_ISR_ARLO_Pos (9U)
  10039. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  10040. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  10041. #define I2C_ISR_OVR_Pos (10U)
  10042. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  10043. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  10044. #define I2C_ISR_PECERR_Pos (11U)
  10045. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  10046. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  10047. #define I2C_ISR_TIMEOUT_Pos (12U)
  10048. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  10049. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  10050. #define I2C_ISR_ALERT_Pos (13U)
  10051. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  10052. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  10053. #define I2C_ISR_BUSY_Pos (15U)
  10054. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  10055. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  10056. #define I2C_ISR_DIR_Pos (16U)
  10057. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  10058. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  10059. #define I2C_ISR_ADDCODE_Pos (17U)
  10060. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  10061. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  10062. /****************** Bit definition for I2C_ICR register *********************/
  10063. #define I2C_ICR_ADDRCF_Pos (3U)
  10064. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  10065. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  10066. #define I2C_ICR_NACKCF_Pos (4U)
  10067. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  10068. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  10069. #define I2C_ICR_STOPCF_Pos (5U)
  10070. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  10071. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  10072. #define I2C_ICR_BERRCF_Pos (8U)
  10073. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  10074. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  10075. #define I2C_ICR_ARLOCF_Pos (9U)
  10076. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  10077. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  10078. #define I2C_ICR_OVRCF_Pos (10U)
  10079. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  10080. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  10081. #define I2C_ICR_PECCF_Pos (11U)
  10082. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  10083. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  10084. #define I2C_ICR_TIMOUTCF_Pos (12U)
  10085. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  10086. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  10087. #define I2C_ICR_ALERTCF_Pos (13U)
  10088. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  10089. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  10090. /****************** Bit definition for I2C_PECR register *********************/
  10091. #define I2C_PECR_PEC_Pos (0U)
  10092. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  10093. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  10094. /****************** Bit definition for I2C_RXDR register *********************/
  10095. #define I2C_RXDR_RXDATA_Pos (0U)
  10096. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  10097. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  10098. /****************** Bit definition for I2C_TXDR register *********************/
  10099. #define I2C_TXDR_TXDATA_Pos (0U)
  10100. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  10101. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  10102. /******************************************************************************/
  10103. /* */
  10104. /* Independent WATCHDOG */
  10105. /* */
  10106. /******************************************************************************/
  10107. /******************* Bit definition for IWDG_KR register ********************/
  10108. #define IWDG_KR_KEY_Pos (0U)
  10109. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  10110. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  10111. /******************* Bit definition for IWDG_PR register ********************/
  10112. #define IWDG_PR_PR_Pos (0U)
  10113. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  10114. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  10115. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  10116. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  10117. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  10118. /******************* Bit definition for IWDG_RLR register *******************/
  10119. #define IWDG_RLR_RL_Pos (0U)
  10120. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  10121. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  10122. /******************* Bit definition for IWDG_SR register ********************/
  10123. #define IWDG_SR_PVU_Pos (0U)
  10124. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  10125. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  10126. #define IWDG_SR_RVU_Pos (1U)
  10127. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  10128. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  10129. #define IWDG_SR_WVU_Pos (2U)
  10130. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  10131. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  10132. /******************* Bit definition for IWDG_KR register ********************/
  10133. #define IWDG_WINR_WIN_Pos (0U)
  10134. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  10135. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  10136. /******************************************************************************/
  10137. /* */
  10138. /* Operational Amplifier (OPAMP) */
  10139. /* */
  10140. /******************************************************************************/
  10141. /********************* Bit definition for OPAMPx_CSR register ***************/
  10142. #define OPAMP_CSR_OPAMPxEN_Pos (0U)
  10143. #define OPAMP_CSR_OPAMPxEN_Msk (0x1UL << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
  10144. #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
  10145. #define OPAMP_CSR_FORCEVP_Pos (1U)
  10146. #define OPAMP_CSR_FORCEVP_Msk (0x1UL << OPAMP_CSR_FORCEVP_Pos) /*!< 0x00000002 */
  10147. #define OPAMP_CSR_FORCEVP OPAMP_CSR_FORCEVP_Msk /*!< Connect the internal references to the plus input of the OPAMPX */
  10148. #define OPAMP_CSR_VPSEL_Pos (2U)
  10149. #define OPAMP_CSR_VPSEL_Msk (0x3UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x0000000C */
  10150. #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverting input selection */
  10151. #define OPAMP_CSR_VPSEL_0 (0x1UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000004 */
  10152. #define OPAMP_CSR_VPSEL_1 (0x2UL << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000008 */
  10153. #define OPAMP_CSR_USERTRIM_Pos (4U)
  10154. #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00000010 */
  10155. #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
  10156. #define OPAMP_CSR_VMSEL_Pos (5U)
  10157. #define OPAMP_CSR_VMSEL_Msk (0x3UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000060 */
  10158. #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
  10159. #define OPAMP_CSR_VMSEL_0 (0x1UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000020 */
  10160. #define OPAMP_CSR_VMSEL_1 (0x2UL << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000040 */
  10161. #define OPAMP_CSR_HIGHSPEEDEN_Pos (7U)
  10162. #define OPAMP_CSR_HIGHSPEEDEN_Msk (0x1UL << OPAMP_CSR_HIGHSPEEDEN_Pos) /*!< 0x00000080 */
  10163. #define OPAMP_CSR_HIGHSPEEDEN OPAMP_CSR_HIGHSPEEDEN_Msk /*!< High speed mode enable */
  10164. #define OPAMP_CSR_OPAMPINTEN_Pos (8U)
  10165. #define OPAMP_CSR_OPAMPINTEN_Msk (0x1UL << OPAMP_CSR_OPAMPINTEN_Pos) /*!< 0x00000100 */
  10166. #define OPAMP_CSR_OPAMPINTEN OPAMP_CSR_OPAMPINTEN_Msk /*!< Internal output enable */
  10167. #define OPAMP_CSR_CALON_Pos (11U)
  10168. #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00000800 */
  10169. #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
  10170. #define OPAMP_CSR_CALSEL_Pos (12U)
  10171. #define OPAMP_CSR_CALSEL_Msk (0x3UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00003000 */
  10172. #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
  10173. #define OPAMP_CSR_CALSEL_0 (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00001000 */
  10174. #define OPAMP_CSR_CALSEL_1 (0x2UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
  10175. #define OPAMP_CSR_PGGAIN_Pos (14U)
  10176. #define OPAMP_CSR_PGGAIN_Msk (0x1FUL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x0007C000 */
  10177. #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Gain in PGA mode */
  10178. #define OPAMP_CSR_PGGAIN_0 (0x1UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00004000 */
  10179. #define OPAMP_CSR_PGGAIN_1 (0x2UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00008000 */
  10180. #define OPAMP_CSR_PGGAIN_2 (0x4UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00010000 */
  10181. #define OPAMP_CSR_PGGAIN_3 (0x8UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00020000 */
  10182. #define OPAMP_CSR_PGGAIN_4 (0x10UL << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00040000 */
  10183. #define OPAMP_CSR_TRIMOFFSETP_Pos (19U)
  10184. #define OPAMP_CSR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETP_Pos) /*!< 0x00F80000 */
  10185. #define OPAMP_CSR_TRIMOFFSETP OPAMP_CSR_TRIMOFFSETP_Msk /*!< Offset trimming value (PMOS) */
  10186. #define OPAMP_CSR_TRIMOFFSETN_Pos (24U)
  10187. #define OPAMP_CSR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_CSR_TRIMOFFSETN_Pos) /*!< 0x1F000000 */
  10188. #define OPAMP_CSR_TRIMOFFSETN OPAMP_CSR_TRIMOFFSETN_Msk /*!< Offset trimming value (NMOS) */
  10189. #define OPAMP_CSR_OUTCAL_Pos (30U)
  10190. #define OPAMP_CSR_OUTCAL_Msk (0x1UL << OPAMP_CSR_OUTCAL_Pos) /*!< 0x40000000 */
  10191. #define OPAMP_CSR_OUTCAL OPAMP_CSR_OUTCAL_Msk /*!< OPAMP output status flag */
  10192. #define OPAMP_CSR_LOCK_Pos (31U)
  10193. #define OPAMP_CSR_LOCK_Msk (0x1UL << OPAMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  10194. #define OPAMP_CSR_LOCK OPAMP_CSR_LOCK_Msk /*!< OPAMP control/status register lock */
  10195. /********************* Bit definition for OPAMPx_TCMR register ***************/
  10196. #define OPAMP_TCMR_VMSSEL_Pos (0U)
  10197. #define OPAMP_TCMR_VMSSEL_Msk (0x1UL << OPAMP_TCMR_VMSSEL_Pos) /*!< 0x00000001 */
  10198. #define OPAMP_TCMR_VMSSEL OPAMP_TCMR_VMSSEL_Msk /*!< Secondary inverting input selection */
  10199. #define OPAMP_TCMR_VPSSEL_Pos (1U)
  10200. #define OPAMP_TCMR_VPSSEL_Msk (0x3UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000006 */
  10201. #define OPAMP_TCMR_VPSSEL OPAMP_TCMR_VPSSEL_Msk /*!< Secondary non inverting input selection */
  10202. #define OPAMP_TCMR_VPSSEL_0 (0x1UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000002 */
  10203. #define OPAMP_TCMR_VPSSEL_1 (0x2UL << OPAMP_TCMR_VPSSEL_Pos) /*!< 0x00000004 */
  10204. #define OPAMP_TCMR_T1CMEN_Pos (3U)
  10205. #define OPAMP_TCMR_T1CMEN_Msk (0x1UL << OPAMP_TCMR_T1CMEN_Pos) /*!< 0x00000008 */
  10206. #define OPAMP_TCMR_T1CMEN OPAMP_TCMR_T1CMEN_Msk /*!< Timer 1 controlled mux mode enable */
  10207. #define OPAMP_TCMR_T8CMEN_Pos (4U)
  10208. #define OPAMP_TCMR_T8CMEN_Msk (0x1UL << OPAMP_TCMR_T8CMEN_Pos) /*!< 0x00000010 */
  10209. #define OPAMP_TCMR_T8CMEN OPAMP_TCMR_T8CMEN_Msk /*!< Timer 8 controlled mux mode enable */
  10210. #define OPAMP_TCMR_T20CMEN_Pos (5U)
  10211. #define OPAMP_TCMR_T20CMEN_Msk (0x1UL << OPAMP_TCMR_T20CMEN_Pos) /*!< 0x00000020 */
  10212. #define OPAMP_TCMR_T20CMEN OPAMP_TCMR_T20CMEN_Msk /*!< Timer 20 controlled mux mode enable */
  10213. #define OPAMP_TCMR_LOCK_Pos (31U)
  10214. #define OPAMP_TCMR_LOCK_Msk (0x1UL << OPAMP_TCMR_LOCK_Pos) /*!< 0x80000000 */
  10215. #define OPAMP_TCMR_LOCK OPAMP_TCMR_LOCK_Msk /*!< OPAMP SW control register lock */
  10216. /******************************************************************************/
  10217. /* */
  10218. /* Power Control */
  10219. /* */
  10220. /******************************************************************************/
  10221. /******************** Bit definition for PWR_CR1 register ********************/
  10222. #define PWR_CR1_LPR_Pos (14U)
  10223. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  10224. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */
  10225. #define PWR_CR1_VOS_Pos (9U)
  10226. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  10227. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  10228. #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
  10229. #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
  10230. #define PWR_CR1_DBP_Pos (8U)
  10231. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  10232. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
  10233. #define PWR_CR1_LPMS_Pos (0U)
  10234. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  10235. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */
  10236. #define PWR_CR1_LPMS_STOP0 (0x00000000U) /*!< Stop 0 mode */
  10237. #define PWR_CR1_LPMS_STOP1_Pos (0U)
  10238. #define PWR_CR1_LPMS_STOP1_Msk (0x1UL << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */
  10239. #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */
  10240. #define PWR_CR1_LPMS_STANDBY_Pos (0U)
  10241. #define PWR_CR1_LPMS_STANDBY_Msk (0x3UL << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */
  10242. #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */
  10243. #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U)
  10244. #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1UL << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */
  10245. #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */
  10246. /******************** Bit definition for PWR_CR2 register ********************/
  10247. /*!< PVME Peripheral Voltage Monitor Enable */
  10248. #define PWR_CR2_PVME_Pos (4U)
  10249. #define PWR_CR2_PVME_Msk (0xFUL << PWR_CR2_PVME_Pos) /*!< 0x000000F0 */
  10250. #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */
  10251. #define PWR_CR2_PVME4_Pos (7U)
  10252. #define PWR_CR2_PVME4_Msk (0x1UL << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */
  10253. #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */
  10254. #define PWR_CR2_PVME3_Pos (6U)
  10255. #define PWR_CR2_PVME3_Msk (0x1UL << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
  10256. #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */
  10257. #define PWR_CR2_PVME2_Pos (5U)
  10258. #define PWR_CR2_PVME2_Msk (0x1UL << PWR_CR2_PVME2_Pos) /*!< 0x00000020 */
  10259. #define PWR_CR2_PVME2 PWR_CR2_PVME2_Msk /*!< PVM 2 Enable */
  10260. #define PWR_CR2_PVME1_Pos (4U)
  10261. #define PWR_CR2_PVME1_Msk (0x1UL << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
  10262. #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */
  10263. /*!< PVD level configuration */
  10264. #define PWR_CR2_PLS_Pos (1U)
  10265. #define PWR_CR2_PLS_Msk (0x7UL << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
  10266. #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */
  10267. #define PWR_CR2_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  10268. #define PWR_CR2_PLS_LEV1_Pos (1U)
  10269. #define PWR_CR2_PLS_LEV1_Msk (0x1UL << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */
  10270. #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */
  10271. #define PWR_CR2_PLS_LEV2_Pos (2U)
  10272. #define PWR_CR2_PLS_LEV2_Msk (0x1UL << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */
  10273. #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */
  10274. #define PWR_CR2_PLS_LEV3_Pos (1U)
  10275. #define PWR_CR2_PLS_LEV3_Msk (0x3UL << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */
  10276. #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */
  10277. #define PWR_CR2_PLS_LEV4_Pos (3U)
  10278. #define PWR_CR2_PLS_LEV4_Msk (0x1UL << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */
  10279. #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */
  10280. #define PWR_CR2_PLS_LEV5_Pos (1U)
  10281. #define PWR_CR2_PLS_LEV5_Msk (0x5UL << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */
  10282. #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */
  10283. #define PWR_CR2_PLS_LEV6_Pos (2U)
  10284. #define PWR_CR2_PLS_LEV6_Msk (0x3UL << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */
  10285. #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */
  10286. #define PWR_CR2_PLS_LEV7_Pos (1U)
  10287. #define PWR_CR2_PLS_LEV7_Msk (0x7UL << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */
  10288. #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */
  10289. #define PWR_CR2_PVDE_Pos (0U)
  10290. #define PWR_CR2_PVDE_Msk (0x1UL << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
  10291. #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */
  10292. /******************** Bit definition for PWR_CR3 register ********************/
  10293. #define PWR_CR3_EIWF_Pos (15U)
  10294. #define PWR_CR3_EIWF_Msk (0x1UL << PWR_CR3_EIWF_Pos) /*!< 0x00008000 */
  10295. #define PWR_CR3_EIWF PWR_CR3_EIWF_Msk /*!< Enable Internal Wake-up line */
  10296. #define PWR_CR3_UCPD_DBDIS_Pos (14U)
  10297. #define PWR_CR3_UCPD_DBDIS_Msk (0x1UL << PWR_CR3_UCPD_DBDIS_Pos) /*!< 0x00004000 */
  10298. #define PWR_CR3_UCPD_DBDIS PWR_CR3_UCPD_DBDIS_Msk /*!< USB Type-C and Power Delivery Dead Battery disable. */
  10299. #define PWR_CR3_UCPD_STDBY_Pos (13U)
  10300. #define PWR_CR3_UCPD_STDBY_Msk (0x1UL << PWR_CR3_UCPD_STDBY_Pos) /*!< 0x00002000 */
  10301. #define PWR_CR3_UCPD_STDBY PWR_CR3_UCPD_STDBY_Msk /*!< USB Type-C and Power Delivery standby mode. */
  10302. #define PWR_CR3_APC_Pos (10U)
  10303. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  10304. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
  10305. #define PWR_CR3_RRS_Pos (8U)
  10306. #define PWR_CR3_RRS_Msk (0x1UL << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
  10307. #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */
  10308. #define PWR_CR3_EWUP5_Pos (4U)
  10309. #define PWR_CR3_EWUP5_Msk (0x1UL << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
  10310. #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */
  10311. #define PWR_CR3_EWUP4_Pos (3U)
  10312. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  10313. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */
  10314. #define PWR_CR3_EWUP3_Pos (2U)
  10315. #define PWR_CR3_EWUP3_Msk (0x1UL << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
  10316. #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */
  10317. #define PWR_CR3_EWUP2_Pos (1U)
  10318. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  10319. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */
  10320. #define PWR_CR3_EWUP1_Pos (0U)
  10321. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  10322. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */
  10323. #define PWR_CR3_EWUP_Pos (0U)
  10324. #define PWR_CR3_EWUP_Msk (0x1FUL << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
  10325. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */
  10326. /******************** Bit definition for PWR_CR4 register ********************/
  10327. #define PWR_CR4_VBRS_Pos (9U)
  10328. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  10329. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
  10330. #define PWR_CR4_VBE_Pos (8U)
  10331. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  10332. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
  10333. #define PWR_CR4_WP5_Pos (4U)
  10334. #define PWR_CR4_WP5_Msk (0x1UL << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
  10335. #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
  10336. #define PWR_CR4_WP4_Pos (3U)
  10337. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  10338. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
  10339. #define PWR_CR4_WP3_Pos (2U)
  10340. #define PWR_CR4_WP3_Msk (0x1UL << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
  10341. #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */
  10342. #define PWR_CR4_WP2_Pos (1U)
  10343. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  10344. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
  10345. #define PWR_CR4_WP1_Pos (0U)
  10346. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  10347. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
  10348. /******************** Bit definition for PWR_SR1 register ********************/
  10349. #define PWR_SR1_WUFI_Pos (15U)
  10350. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  10351. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */
  10352. #define PWR_SR1_SBF_Pos (8U)
  10353. #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
  10354. #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */
  10355. #define PWR_SR1_WUF_Pos (0U)
  10356. #define PWR_SR1_WUF_Msk (0x1FUL << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
  10357. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */
  10358. #define PWR_SR1_WUF5_Pos (4U)
  10359. #define PWR_SR1_WUF5_Msk (0x1UL << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
  10360. #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */
  10361. #define PWR_SR1_WUF4_Pos (3U)
  10362. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  10363. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */
  10364. #define PWR_SR1_WUF3_Pos (2U)
  10365. #define PWR_SR1_WUF3_Msk (0x1UL << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
  10366. #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */
  10367. #define PWR_SR1_WUF2_Pos (1U)
  10368. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  10369. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */
  10370. #define PWR_SR1_WUF1_Pos (0U)
  10371. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  10372. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */
  10373. /******************** Bit definition for PWR_SR2 register ********************/
  10374. #define PWR_SR2_PVMO4_Pos (15U)
  10375. #define PWR_SR2_PVMO4_Msk (0x1UL << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */
  10376. #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */
  10377. #define PWR_SR2_PVMO3_Pos (14U)
  10378. #define PWR_SR2_PVMO3_Msk (0x1UL << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
  10379. #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */
  10380. #define PWR_SR2_PVMO2_Pos (13U)
  10381. #define PWR_SR2_PVMO2_Msk (0x1UL << PWR_SR2_PVMO2_Pos) /*!< 0x00002000 */
  10382. #define PWR_SR2_PVMO2 PWR_SR2_PVMO2_Msk /*!< Peripheral Voltage Monitoring Output 2 */
  10383. #define PWR_SR2_PVMO1_Pos (12U)
  10384. #define PWR_SR2_PVMO1_Msk (0x1UL << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
  10385. #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */
  10386. #define PWR_SR2_PVDO_Pos (11U)
  10387. #define PWR_SR2_PVDO_Msk (0x1UL << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
  10388. #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */
  10389. #define PWR_SR2_VOSF_Pos (10U)
  10390. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  10391. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
  10392. #define PWR_SR2_REGLPF_Pos (9U)
  10393. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  10394. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */
  10395. #define PWR_SR2_REGLPS_Pos (8U)
  10396. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  10397. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */
  10398. /******************** Bit definition for PWR_SCR register ********************/
  10399. #define PWR_SCR_CSBF_Pos (8U)
  10400. #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
  10401. #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */
  10402. #define PWR_SCR_CWUF_Pos (0U)
  10403. #define PWR_SCR_CWUF_Msk (0x1FUL << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
  10404. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
  10405. #define PWR_SCR_CWUF5_Pos (4U)
  10406. #define PWR_SCR_CWUF5_Msk (0x1UL << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
  10407. #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
  10408. #define PWR_SCR_CWUF4_Pos (3U)
  10409. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  10410. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
  10411. #define PWR_SCR_CWUF3_Pos (2U)
  10412. #define PWR_SCR_CWUF3_Msk (0x1UL << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
  10413. #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */
  10414. #define PWR_SCR_CWUF2_Pos (1U)
  10415. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  10416. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
  10417. #define PWR_SCR_CWUF1_Pos (0U)
  10418. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  10419. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
  10420. /******************** Bit definition for PWR_PUCRA register ********************/
  10421. #define PWR_PUCRA_PA15_Pos (15U)
  10422. #define PWR_PUCRA_PA15_Msk (0x1UL << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
  10423. #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */
  10424. #define PWR_PUCRA_PA13_Pos (13U)
  10425. #define PWR_PUCRA_PA13_Msk (0x1UL << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
  10426. #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */
  10427. #define PWR_PUCRA_PA12_Pos (12U)
  10428. #define PWR_PUCRA_PA12_Msk (0x1UL << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
  10429. #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */
  10430. #define PWR_PUCRA_PA11_Pos (11U)
  10431. #define PWR_PUCRA_PA11_Msk (0x1UL << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
  10432. #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */
  10433. #define PWR_PUCRA_PA10_Pos (10U)
  10434. #define PWR_PUCRA_PA10_Msk (0x1UL << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
  10435. #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */
  10436. #define PWR_PUCRA_PA9_Pos (9U)
  10437. #define PWR_PUCRA_PA9_Msk (0x1UL << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
  10438. #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */
  10439. #define PWR_PUCRA_PA8_Pos (8U)
  10440. #define PWR_PUCRA_PA8_Msk (0x1UL << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
  10441. #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */
  10442. #define PWR_PUCRA_PA7_Pos (7U)
  10443. #define PWR_PUCRA_PA7_Msk (0x1UL << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
  10444. #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */
  10445. #define PWR_PUCRA_PA6_Pos (6U)
  10446. #define PWR_PUCRA_PA6_Msk (0x1UL << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
  10447. #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */
  10448. #define PWR_PUCRA_PA5_Pos (5U)
  10449. #define PWR_PUCRA_PA5_Msk (0x1UL << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
  10450. #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */
  10451. #define PWR_PUCRA_PA4_Pos (4U)
  10452. #define PWR_PUCRA_PA4_Msk (0x1UL << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
  10453. #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */
  10454. #define PWR_PUCRA_PA3_Pos (3U)
  10455. #define PWR_PUCRA_PA3_Msk (0x1UL << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
  10456. #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */
  10457. #define PWR_PUCRA_PA2_Pos (2U)
  10458. #define PWR_PUCRA_PA2_Msk (0x1UL << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
  10459. #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */
  10460. #define PWR_PUCRA_PA1_Pos (1U)
  10461. #define PWR_PUCRA_PA1_Msk (0x1UL << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
  10462. #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */
  10463. #define PWR_PUCRA_PA0_Pos (0U)
  10464. #define PWR_PUCRA_PA0_Msk (0x1UL << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
  10465. #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */
  10466. /******************** Bit definition for PWR_PDCRA register ********************/
  10467. #define PWR_PDCRA_PA14_Pos (14U)
  10468. #define PWR_PDCRA_PA14_Msk (0x1UL << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
  10469. #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */
  10470. #define PWR_PDCRA_PA12_Pos (12U)
  10471. #define PWR_PDCRA_PA12_Msk (0x1UL << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
  10472. #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */
  10473. #define PWR_PDCRA_PA11_Pos (11U)
  10474. #define PWR_PDCRA_PA11_Msk (0x1UL << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
  10475. #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */
  10476. #define PWR_PDCRA_PA10_Pos (10U)
  10477. #define PWR_PDCRA_PA10_Msk (0x1UL << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
  10478. #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */
  10479. #define PWR_PDCRA_PA9_Pos (9U)
  10480. #define PWR_PDCRA_PA9_Msk (0x1UL << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
  10481. #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */
  10482. #define PWR_PDCRA_PA8_Pos (8U)
  10483. #define PWR_PDCRA_PA8_Msk (0x1UL << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
  10484. #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */
  10485. #define PWR_PDCRA_PA7_Pos (7U)
  10486. #define PWR_PDCRA_PA7_Msk (0x1UL << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
  10487. #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */
  10488. #define PWR_PDCRA_PA6_Pos (6U)
  10489. #define PWR_PDCRA_PA6_Msk (0x1UL << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
  10490. #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */
  10491. #define PWR_PDCRA_PA5_Pos (5U)
  10492. #define PWR_PDCRA_PA5_Msk (0x1UL << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
  10493. #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */
  10494. #define PWR_PDCRA_PA4_Pos (4U)
  10495. #define PWR_PDCRA_PA4_Msk (0x1UL << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
  10496. #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */
  10497. #define PWR_PDCRA_PA3_Pos (3U)
  10498. #define PWR_PDCRA_PA3_Msk (0x1UL << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
  10499. #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */
  10500. #define PWR_PDCRA_PA2_Pos (2U)
  10501. #define PWR_PDCRA_PA2_Msk (0x1UL << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
  10502. #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */
  10503. #define PWR_PDCRA_PA1_Pos (1U)
  10504. #define PWR_PDCRA_PA1_Msk (0x1UL << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
  10505. #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */
  10506. #define PWR_PDCRA_PA0_Pos (0U)
  10507. #define PWR_PDCRA_PA0_Msk (0x1UL << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
  10508. #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */
  10509. /******************** Bit definition for PWR_PUCRB register ********************/
  10510. #define PWR_PUCRB_PB15_Pos (15U)
  10511. #define PWR_PUCRB_PB15_Msk (0x1UL << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
  10512. #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */
  10513. #define PWR_PUCRB_PB14_Pos (14U)
  10514. #define PWR_PUCRB_PB14_Msk (0x1UL << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
  10515. #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */
  10516. #define PWR_PUCRB_PB13_Pos (13U)
  10517. #define PWR_PUCRB_PB13_Msk (0x1UL << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
  10518. #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */
  10519. #define PWR_PUCRB_PB12_Pos (12U)
  10520. #define PWR_PUCRB_PB12_Msk (0x1UL << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
  10521. #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */
  10522. #define PWR_PUCRB_PB11_Pos (11U)
  10523. #define PWR_PUCRB_PB11_Msk (0x1UL << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
  10524. #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */
  10525. #define PWR_PUCRB_PB10_Pos (10U)
  10526. #define PWR_PUCRB_PB10_Msk (0x1UL << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
  10527. #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */
  10528. #define PWR_PUCRB_PB9_Pos (9U)
  10529. #define PWR_PUCRB_PB9_Msk (0x1UL << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
  10530. #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */
  10531. #define PWR_PUCRB_PB8_Pos (8U)
  10532. #define PWR_PUCRB_PB8_Msk (0x1UL << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
  10533. #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */
  10534. #define PWR_PUCRB_PB7_Pos (7U)
  10535. #define PWR_PUCRB_PB7_Msk (0x1UL << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
  10536. #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */
  10537. #define PWR_PUCRB_PB6_Pos (6U)
  10538. #define PWR_PUCRB_PB6_Msk (0x1UL << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
  10539. #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */
  10540. #define PWR_PUCRB_PB5_Pos (5U)
  10541. #define PWR_PUCRB_PB5_Msk (0x1UL << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
  10542. #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */
  10543. #define PWR_PUCRB_PB4_Pos (4U)
  10544. #define PWR_PUCRB_PB4_Msk (0x1UL << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
  10545. #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */
  10546. #define PWR_PUCRB_PB3_Pos (3U)
  10547. #define PWR_PUCRB_PB3_Msk (0x1UL << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
  10548. #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */
  10549. #define PWR_PUCRB_PB2_Pos (2U)
  10550. #define PWR_PUCRB_PB2_Msk (0x1UL << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
  10551. #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */
  10552. #define PWR_PUCRB_PB1_Pos (1U)
  10553. #define PWR_PUCRB_PB1_Msk (0x1UL << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
  10554. #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */
  10555. #define PWR_PUCRB_PB0_Pos (0U)
  10556. #define PWR_PUCRB_PB0_Msk (0x1UL << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
  10557. #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */
  10558. /******************** Bit definition for PWR_PDCRB register ********************/
  10559. #define PWR_PDCRB_PB15_Pos (15U)
  10560. #define PWR_PDCRB_PB15_Msk (0x1UL << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
  10561. #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */
  10562. #define PWR_PDCRB_PB14_Pos (14U)
  10563. #define PWR_PDCRB_PB14_Msk (0x1UL << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
  10564. #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */
  10565. #define PWR_PDCRB_PB13_Pos (13U)
  10566. #define PWR_PDCRB_PB13_Msk (0x1UL << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
  10567. #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */
  10568. #define PWR_PDCRB_PB12_Pos (12U)
  10569. #define PWR_PDCRB_PB12_Msk (0x1UL << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
  10570. #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */
  10571. #define PWR_PDCRB_PB11_Pos (11U)
  10572. #define PWR_PDCRB_PB11_Msk (0x1UL << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
  10573. #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */
  10574. #define PWR_PDCRB_PB10_Pos (10U)
  10575. #define PWR_PDCRB_PB10_Msk (0x1UL << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
  10576. #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */
  10577. #define PWR_PDCRB_PB9_Pos (9U)
  10578. #define PWR_PDCRB_PB9_Msk (0x1UL << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
  10579. #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */
  10580. #define PWR_PDCRB_PB8_Pos (8U)
  10581. #define PWR_PDCRB_PB8_Msk (0x1UL << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
  10582. #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */
  10583. #define PWR_PDCRB_PB7_Pos (7U)
  10584. #define PWR_PDCRB_PB7_Msk (0x1UL << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
  10585. #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */
  10586. #define PWR_PDCRB_PB6_Pos (6U)
  10587. #define PWR_PDCRB_PB6_Msk (0x1UL << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
  10588. #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */
  10589. #define PWR_PDCRB_PB5_Pos (5U)
  10590. #define PWR_PDCRB_PB5_Msk (0x1UL << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
  10591. #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */
  10592. #define PWR_PDCRB_PB3_Pos (3U)
  10593. #define PWR_PDCRB_PB3_Msk (0x1UL << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
  10594. #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */
  10595. #define PWR_PDCRB_PB2_Pos (2U)
  10596. #define PWR_PDCRB_PB2_Msk (0x1UL << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
  10597. #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */
  10598. #define PWR_PDCRB_PB1_Pos (1U)
  10599. #define PWR_PDCRB_PB1_Msk (0x1UL << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
  10600. #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */
  10601. #define PWR_PDCRB_PB0_Pos (0U)
  10602. #define PWR_PDCRB_PB0_Msk (0x1UL << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
  10603. #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */
  10604. /******************** Bit definition for PWR_PUCRC register ********************/
  10605. #define PWR_PUCRC_PC15_Pos (15U)
  10606. #define PWR_PUCRC_PC15_Msk (0x1UL << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
  10607. #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */
  10608. #define PWR_PUCRC_PC14_Pos (14U)
  10609. #define PWR_PUCRC_PC14_Msk (0x1UL << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
  10610. #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */
  10611. #define PWR_PUCRC_PC13_Pos (13U)
  10612. #define PWR_PUCRC_PC13_Msk (0x1UL << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
  10613. #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */
  10614. #define PWR_PUCRC_PC12_Pos (12U)
  10615. #define PWR_PUCRC_PC12_Msk (0x1UL << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
  10616. #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */
  10617. #define PWR_PUCRC_PC11_Pos (11U)
  10618. #define PWR_PUCRC_PC11_Msk (0x1UL << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
  10619. #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */
  10620. #define PWR_PUCRC_PC10_Pos (10U)
  10621. #define PWR_PUCRC_PC10_Msk (0x1UL << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
  10622. #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */
  10623. #define PWR_PUCRC_PC9_Pos (9U)
  10624. #define PWR_PUCRC_PC9_Msk (0x1UL << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
  10625. #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */
  10626. #define PWR_PUCRC_PC8_Pos (8U)
  10627. #define PWR_PUCRC_PC8_Msk (0x1UL << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
  10628. #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */
  10629. #define PWR_PUCRC_PC7_Pos (7U)
  10630. #define PWR_PUCRC_PC7_Msk (0x1UL << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
  10631. #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */
  10632. #define PWR_PUCRC_PC6_Pos (6U)
  10633. #define PWR_PUCRC_PC6_Msk (0x1UL << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
  10634. #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */
  10635. #define PWR_PUCRC_PC5_Pos (5U)
  10636. #define PWR_PUCRC_PC5_Msk (0x1UL << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
  10637. #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */
  10638. #define PWR_PUCRC_PC4_Pos (4U)
  10639. #define PWR_PUCRC_PC4_Msk (0x1UL << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
  10640. #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */
  10641. #define PWR_PUCRC_PC3_Pos (3U)
  10642. #define PWR_PUCRC_PC3_Msk (0x1UL << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
  10643. #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */
  10644. #define PWR_PUCRC_PC2_Pos (2U)
  10645. #define PWR_PUCRC_PC2_Msk (0x1UL << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
  10646. #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */
  10647. #define PWR_PUCRC_PC1_Pos (1U)
  10648. #define PWR_PUCRC_PC1_Msk (0x1UL << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
  10649. #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */
  10650. #define PWR_PUCRC_PC0_Pos (0U)
  10651. #define PWR_PUCRC_PC0_Msk (0x1UL << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
  10652. #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */
  10653. /******************** Bit definition for PWR_PDCRC register ********************/
  10654. #define PWR_PDCRC_PC15_Pos (15U)
  10655. #define PWR_PDCRC_PC15_Msk (0x1UL << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
  10656. #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */
  10657. #define PWR_PDCRC_PC14_Pos (14U)
  10658. #define PWR_PDCRC_PC14_Msk (0x1UL << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
  10659. #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */
  10660. #define PWR_PDCRC_PC13_Pos (13U)
  10661. #define PWR_PDCRC_PC13_Msk (0x1UL << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
  10662. #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */
  10663. #define PWR_PDCRC_PC12_Pos (12U)
  10664. #define PWR_PDCRC_PC12_Msk (0x1UL << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
  10665. #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */
  10666. #define PWR_PDCRC_PC11_Pos (11U)
  10667. #define PWR_PDCRC_PC11_Msk (0x1UL << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
  10668. #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */
  10669. #define PWR_PDCRC_PC10_Pos (10U)
  10670. #define PWR_PDCRC_PC10_Msk (0x1UL << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
  10671. #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */
  10672. #define PWR_PDCRC_PC9_Pos (9U)
  10673. #define PWR_PDCRC_PC9_Msk (0x1UL << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
  10674. #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */
  10675. #define PWR_PDCRC_PC8_Pos (8U)
  10676. #define PWR_PDCRC_PC8_Msk (0x1UL << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
  10677. #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */
  10678. #define PWR_PDCRC_PC7_Pos (7U)
  10679. #define PWR_PDCRC_PC7_Msk (0x1UL << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
  10680. #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */
  10681. #define PWR_PDCRC_PC6_Pos (6U)
  10682. #define PWR_PDCRC_PC6_Msk (0x1UL << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
  10683. #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */
  10684. #define PWR_PDCRC_PC5_Pos (5U)
  10685. #define PWR_PDCRC_PC5_Msk (0x1UL << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
  10686. #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */
  10687. #define PWR_PDCRC_PC4_Pos (4U)
  10688. #define PWR_PDCRC_PC4_Msk (0x1UL << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
  10689. #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */
  10690. #define PWR_PDCRC_PC3_Pos (3U)
  10691. #define PWR_PDCRC_PC3_Msk (0x1UL << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
  10692. #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */
  10693. #define PWR_PDCRC_PC2_Pos (2U)
  10694. #define PWR_PDCRC_PC2_Msk (0x1UL << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
  10695. #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */
  10696. #define PWR_PDCRC_PC1_Pos (1U)
  10697. #define PWR_PDCRC_PC1_Msk (0x1UL << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
  10698. #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */
  10699. #define PWR_PDCRC_PC0_Pos (0U)
  10700. #define PWR_PDCRC_PC0_Msk (0x1UL << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
  10701. #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */
  10702. /******************** Bit definition for PWR_PUCRD register ********************/
  10703. #define PWR_PUCRD_PD15_Pos (15U)
  10704. #define PWR_PUCRD_PD15_Msk (0x1UL << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
  10705. #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */
  10706. #define PWR_PUCRD_PD14_Pos (14U)
  10707. #define PWR_PUCRD_PD14_Msk (0x1UL << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
  10708. #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */
  10709. #define PWR_PUCRD_PD13_Pos (13U)
  10710. #define PWR_PUCRD_PD13_Msk (0x1UL << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
  10711. #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */
  10712. #define PWR_PUCRD_PD12_Pos (12U)
  10713. #define PWR_PUCRD_PD12_Msk (0x1UL << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
  10714. #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */
  10715. #define PWR_PUCRD_PD11_Pos (11U)
  10716. #define PWR_PUCRD_PD11_Msk (0x1UL << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
  10717. #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */
  10718. #define PWR_PUCRD_PD10_Pos (10U)
  10719. #define PWR_PUCRD_PD10_Msk (0x1UL << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
  10720. #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */
  10721. #define PWR_PUCRD_PD9_Pos (9U)
  10722. #define PWR_PUCRD_PD9_Msk (0x1UL << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
  10723. #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */
  10724. #define PWR_PUCRD_PD8_Pos (8U)
  10725. #define PWR_PUCRD_PD8_Msk (0x1UL << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
  10726. #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */
  10727. #define PWR_PUCRD_PD7_Pos (7U)
  10728. #define PWR_PUCRD_PD7_Msk (0x1UL << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */
  10729. #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */
  10730. #define PWR_PUCRD_PD6_Pos (6U)
  10731. #define PWR_PUCRD_PD6_Msk (0x1UL << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
  10732. #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */
  10733. #define PWR_PUCRD_PD5_Pos (5U)
  10734. #define PWR_PUCRD_PD5_Msk (0x1UL << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
  10735. #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */
  10736. #define PWR_PUCRD_PD4_Pos (4U)
  10737. #define PWR_PUCRD_PD4_Msk (0x1UL << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
  10738. #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */
  10739. #define PWR_PUCRD_PD3_Pos (3U)
  10740. #define PWR_PUCRD_PD3_Msk (0x1UL << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
  10741. #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */
  10742. #define PWR_PUCRD_PD2_Pos (2U)
  10743. #define PWR_PUCRD_PD2_Msk (0x1UL << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
  10744. #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */
  10745. #define PWR_PUCRD_PD1_Pos (1U)
  10746. #define PWR_PUCRD_PD1_Msk (0x1UL << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
  10747. #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */
  10748. #define PWR_PUCRD_PD0_Pos (0U)
  10749. #define PWR_PUCRD_PD0_Msk (0x1UL << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
  10750. #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */
  10751. /******************** Bit definition for PWR_PDCRD register ********************/
  10752. #define PWR_PDCRD_PD15_Pos (15U)
  10753. #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
  10754. #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */
  10755. #define PWR_PDCRD_PD14_Pos (14U)
  10756. #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
  10757. #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */
  10758. #define PWR_PDCRD_PD13_Pos (13U)
  10759. #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
  10760. #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */
  10761. #define PWR_PDCRD_PD12_Pos (12U)
  10762. #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
  10763. #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */
  10764. #define PWR_PDCRD_PD11_Pos (11U)
  10765. #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
  10766. #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */
  10767. #define PWR_PDCRD_PD10_Pos (10U)
  10768. #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
  10769. #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */
  10770. #define PWR_PDCRD_PD9_Pos (9U)
  10771. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  10772. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */
  10773. #define PWR_PDCRD_PD8_Pos (8U)
  10774. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  10775. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */
  10776. #define PWR_PDCRD_PD7_Pos (7U)
  10777. #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
  10778. #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */
  10779. #define PWR_PDCRD_PD6_Pos (6U)
  10780. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  10781. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */
  10782. #define PWR_PDCRD_PD5_Pos (5U)
  10783. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  10784. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */
  10785. #define PWR_PDCRD_PD4_Pos (4U)
  10786. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  10787. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */
  10788. #define PWR_PDCRD_PD3_Pos (3U)
  10789. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  10790. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */
  10791. #define PWR_PDCRD_PD2_Pos (2U)
  10792. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  10793. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */
  10794. #define PWR_PDCRD_PD1_Pos (1U)
  10795. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  10796. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */
  10797. #define PWR_PDCRD_PD0_Pos (0U)
  10798. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  10799. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */
  10800. /******************** Bit definition for PWR_PUCRE register ********************/
  10801. #define PWR_PUCRE_PE15_Pos (15U)
  10802. #define PWR_PUCRE_PE15_Msk (0x1UL << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */
  10803. #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */
  10804. #define PWR_PUCRE_PE14_Pos (14U)
  10805. #define PWR_PUCRE_PE14_Msk (0x1UL << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */
  10806. #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */
  10807. #define PWR_PUCRE_PE13_Pos (13U)
  10808. #define PWR_PUCRE_PE13_Msk (0x1UL << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */
  10809. #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */
  10810. #define PWR_PUCRE_PE12_Pos (12U)
  10811. #define PWR_PUCRE_PE12_Msk (0x1UL << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */
  10812. #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */
  10813. #define PWR_PUCRE_PE11_Pos (11U)
  10814. #define PWR_PUCRE_PE11_Msk (0x1UL << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */
  10815. #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */
  10816. #define PWR_PUCRE_PE10_Pos (10U)
  10817. #define PWR_PUCRE_PE10_Msk (0x1UL << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */
  10818. #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */
  10819. #define PWR_PUCRE_PE9_Pos (9U)
  10820. #define PWR_PUCRE_PE9_Msk (0x1UL << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */
  10821. #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */
  10822. #define PWR_PUCRE_PE8_Pos (8U)
  10823. #define PWR_PUCRE_PE8_Msk (0x1UL << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */
  10824. #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */
  10825. #define PWR_PUCRE_PE7_Pos (7U)
  10826. #define PWR_PUCRE_PE7_Msk (0x1UL << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */
  10827. #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */
  10828. #define PWR_PUCRE_PE6_Pos (6U)
  10829. #define PWR_PUCRE_PE6_Msk (0x1UL << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */
  10830. #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */
  10831. #define PWR_PUCRE_PE5_Pos (5U)
  10832. #define PWR_PUCRE_PE5_Msk (0x1UL << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */
  10833. #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */
  10834. #define PWR_PUCRE_PE4_Pos (4U)
  10835. #define PWR_PUCRE_PE4_Msk (0x1UL << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */
  10836. #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */
  10837. #define PWR_PUCRE_PE3_Pos (3U)
  10838. #define PWR_PUCRE_PE3_Msk (0x1UL << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */
  10839. #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */
  10840. #define PWR_PUCRE_PE2_Pos (2U)
  10841. #define PWR_PUCRE_PE2_Msk (0x1UL << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */
  10842. #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */
  10843. #define PWR_PUCRE_PE1_Pos (1U)
  10844. #define PWR_PUCRE_PE1_Msk (0x1UL << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */
  10845. #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */
  10846. #define PWR_PUCRE_PE0_Pos (0U)
  10847. #define PWR_PUCRE_PE0_Msk (0x1UL << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */
  10848. #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */
  10849. /******************** Bit definition for PWR_PDCRE register ********************/
  10850. #define PWR_PDCRE_PE15_Pos (15U)
  10851. #define PWR_PDCRE_PE15_Msk (0x1UL << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */
  10852. #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */
  10853. #define PWR_PDCRE_PE14_Pos (14U)
  10854. #define PWR_PDCRE_PE14_Msk (0x1UL << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */
  10855. #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */
  10856. #define PWR_PDCRE_PE13_Pos (13U)
  10857. #define PWR_PDCRE_PE13_Msk (0x1UL << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */
  10858. #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */
  10859. #define PWR_PDCRE_PE12_Pos (12U)
  10860. #define PWR_PDCRE_PE12_Msk (0x1UL << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */
  10861. #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */
  10862. #define PWR_PDCRE_PE11_Pos (11U)
  10863. #define PWR_PDCRE_PE11_Msk (0x1UL << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */
  10864. #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */
  10865. #define PWR_PDCRE_PE10_Pos (10U)
  10866. #define PWR_PDCRE_PE10_Msk (0x1UL << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */
  10867. #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */
  10868. #define PWR_PDCRE_PE9_Pos (9U)
  10869. #define PWR_PDCRE_PE9_Msk (0x1UL << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */
  10870. #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */
  10871. #define PWR_PDCRE_PE8_Pos (8U)
  10872. #define PWR_PDCRE_PE8_Msk (0x1UL << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */
  10873. #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */
  10874. #define PWR_PDCRE_PE7_Pos (7U)
  10875. #define PWR_PDCRE_PE7_Msk (0x1UL << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */
  10876. #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */
  10877. #define PWR_PDCRE_PE6_Pos (6U)
  10878. #define PWR_PDCRE_PE6_Msk (0x1UL << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */
  10879. #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */
  10880. #define PWR_PDCRE_PE5_Pos (5U)
  10881. #define PWR_PDCRE_PE5_Msk (0x1UL << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */
  10882. #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */
  10883. #define PWR_PDCRE_PE4_Pos (4U)
  10884. #define PWR_PDCRE_PE4_Msk (0x1UL << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */
  10885. #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */
  10886. #define PWR_PDCRE_PE3_Pos (3U)
  10887. #define PWR_PDCRE_PE3_Msk (0x1UL << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */
  10888. #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */
  10889. #define PWR_PDCRE_PE2_Pos (2U)
  10890. #define PWR_PDCRE_PE2_Msk (0x1UL << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */
  10891. #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */
  10892. #define PWR_PDCRE_PE1_Pos (1U)
  10893. #define PWR_PDCRE_PE1_Msk (0x1UL << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */
  10894. #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */
  10895. #define PWR_PDCRE_PE0_Pos (0U)
  10896. #define PWR_PDCRE_PE0_Msk (0x1UL << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */
  10897. #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */
  10898. /******************** Bit definition for PWR_PUCRF register ********************/
  10899. #define PWR_PUCRF_PF15_Pos (15U)
  10900. #define PWR_PUCRF_PF15_Msk (0x1UL << PWR_PUCRF_PF15_Pos) /*!< 0x00008000 */
  10901. #define PWR_PUCRF_PF15 PWR_PUCRF_PF15_Msk /*!< Port PF15 Pull-Up set */
  10902. #define PWR_PUCRF_PF14_Pos (14U)
  10903. #define PWR_PUCRF_PF14_Msk (0x1UL << PWR_PUCRF_PF14_Pos) /*!< 0x00004000 */
  10904. #define PWR_PUCRF_PF14 PWR_PUCRF_PF14_Msk /*!< Port PF14 Pull-Up set */
  10905. #define PWR_PUCRF_PF13_Pos (13U)
  10906. #define PWR_PUCRF_PF13_Msk (0x1UL << PWR_PUCRF_PF13_Pos) /*!< 0x00002000 */
  10907. #define PWR_PUCRF_PF13 PWR_PUCRF_PF13_Msk /*!< Port PF13 Pull-Up set */
  10908. #define PWR_PUCRF_PF12_Pos (12U)
  10909. #define PWR_PUCRF_PF12_Msk (0x1UL << PWR_PUCRF_PF12_Pos) /*!< 0x00001000 */
  10910. #define PWR_PUCRF_PF12 PWR_PUCRF_PF12_Msk /*!< Port PF12 Pull-Up set */
  10911. #define PWR_PUCRF_PF11_Pos (11U)
  10912. #define PWR_PUCRF_PF11_Msk (0x1UL << PWR_PUCRF_PF11_Pos) /*!< 0x00000800 */
  10913. #define PWR_PUCRF_PF11 PWR_PUCRF_PF11_Msk /*!< Port PF11 Pull-Up set */
  10914. #define PWR_PUCRF_PF10_Pos (10U)
  10915. #define PWR_PUCRF_PF10_Msk (0x1UL << PWR_PUCRF_PF10_Pos) /*!< 0x00000400 */
  10916. #define PWR_PUCRF_PF10 PWR_PUCRF_PF10_Msk /*!< Port PF10 Pull-Up set */
  10917. #define PWR_PUCRF_PF9_Pos (9U)
  10918. #define PWR_PUCRF_PF9_Msk (0x1UL << PWR_PUCRF_PF9_Pos) /*!< 0x00000200 */
  10919. #define PWR_PUCRF_PF9 PWR_PUCRF_PF9_Msk /*!< Port PF9 Pull-Up set */
  10920. #define PWR_PUCRF_PF8_Pos (8U)
  10921. #define PWR_PUCRF_PF8_Msk (0x1UL << PWR_PUCRF_PF8_Pos) /*!< 0x00000100 */
  10922. #define PWR_PUCRF_PF8 PWR_PUCRF_PF8_Msk /*!< Port PF8 Pull-Up set */
  10923. #define PWR_PUCRF_PF7_Pos (7U)
  10924. #define PWR_PUCRF_PF7_Msk (0x1UL << PWR_PUCRF_PF7_Pos) /*!< 0x00000080 */
  10925. #define PWR_PUCRF_PF7 PWR_PUCRF_PF7_Msk /*!< Port PF7 Pull-Up set */
  10926. #define PWR_PUCRF_PF6_Pos (6U)
  10927. #define PWR_PUCRF_PF6_Msk (0x1UL << PWR_PUCRF_PF6_Pos) /*!< 0x00000040 */
  10928. #define PWR_PUCRF_PF6 PWR_PUCRF_PF6_Msk /*!< Port PF6 Pull-Up set */
  10929. #define PWR_PUCRF_PF5_Pos (5U)
  10930. #define PWR_PUCRF_PF5_Msk (0x1UL << PWR_PUCRF_PF5_Pos) /*!< 0x00000020 */
  10931. #define PWR_PUCRF_PF5 PWR_PUCRF_PF5_Msk /*!< Port PF5 Pull-Up set */
  10932. #define PWR_PUCRF_PF4_Pos (4U)
  10933. #define PWR_PUCRF_PF4_Msk (0x1UL << PWR_PUCRF_PF4_Pos) /*!< 0x00000010 */
  10934. #define PWR_PUCRF_PF4 PWR_PUCRF_PF4_Msk /*!< Port PF4 Pull-Up set */
  10935. #define PWR_PUCRF_PF3_Pos (3U)
  10936. #define PWR_PUCRF_PF3_Msk (0x1UL << PWR_PUCRF_PF3_Pos) /*!< 0x00000008 */
  10937. #define PWR_PUCRF_PF3 PWR_PUCRF_PF3_Msk /*!< Port PF3 Pull-Up set */
  10938. #define PWR_PUCRF_PF2_Pos (2U)
  10939. #define PWR_PUCRF_PF2_Msk (0x1UL << PWR_PUCRF_PF2_Pos) /*!< 0x00000004 */
  10940. #define PWR_PUCRF_PF2 PWR_PUCRF_PF2_Msk /*!< Port PF2 Pull-Up set */
  10941. #define PWR_PUCRF_PF1_Pos (1U)
  10942. #define PWR_PUCRF_PF1_Msk (0x1UL << PWR_PUCRF_PF1_Pos) /*!< 0x00000002 */
  10943. #define PWR_PUCRF_PF1 PWR_PUCRF_PF1_Msk /*!< Port PF1 Pull-Up set */
  10944. #define PWR_PUCRF_PF0_Pos (0U)
  10945. #define PWR_PUCRF_PF0_Msk (0x1UL << PWR_PUCRF_PF0_Pos) /*!< 0x00000001 */
  10946. #define PWR_PUCRF_PF0 PWR_PUCRF_PF0_Msk /*!< Port PF0 Pull-Up set */
  10947. /******************** Bit definition for PWR_PDCRF register ********************/
  10948. #define PWR_PDCRF_PF15_Pos (15U)
  10949. #define PWR_PDCRF_PF15_Msk (0x1UL << PWR_PDCRF_PF15_Pos) /*!< 0x00008000 */
  10950. #define PWR_PDCRF_PF15 PWR_PDCRF_PF15_Msk /*!< Port PF15 Pull-Down set */
  10951. #define PWR_PDCRF_PF14_Pos (14U)
  10952. #define PWR_PDCRF_PF14_Msk (0x1UL << PWR_PDCRF_PF14_Pos) /*!< 0x00004000 */
  10953. #define PWR_PDCRF_PF14 PWR_PDCRF_PF14_Msk /*!< Port PF14 Pull-Down set */
  10954. #define PWR_PDCRF_PF13_Pos (13U)
  10955. #define PWR_PDCRF_PF13_Msk (0x1UL << PWR_PDCRF_PF13_Pos) /*!< 0x00002000 */
  10956. #define PWR_PDCRF_PF13 PWR_PDCRF_PF13_Msk /*!< Port PF13 Pull-Down set */
  10957. #define PWR_PDCRF_PF12_Pos (12U)
  10958. #define PWR_PDCRF_PF12_Msk (0x1UL << PWR_PDCRF_PF12_Pos) /*!< 0x00001000 */
  10959. #define PWR_PDCRF_PF12 PWR_PDCRF_PF12_Msk /*!< Port PF12 Pull-Down set */
  10960. #define PWR_PDCRF_PF11_Pos (11U)
  10961. #define PWR_PDCRF_PF11_Msk (0x1UL << PWR_PDCRF_PF11_Pos) /*!< 0x00000800 */
  10962. #define PWR_PDCRF_PF11 PWR_PDCRF_PF11_Msk /*!< Port PF11 Pull-Down set */
  10963. #define PWR_PDCRF_PF10_Pos (10U)
  10964. #define PWR_PDCRF_PF10_Msk (0x1UL << PWR_PDCRF_PF10_Pos) /*!< 0x00000400 */
  10965. #define PWR_PDCRF_PF10 PWR_PDCRF_PF10_Msk /*!< Port PF10 Pull-Down set */
  10966. #define PWR_PDCRF_PF9_Pos (9U)
  10967. #define PWR_PDCRF_PF9_Msk (0x1UL << PWR_PDCRF_PF9_Pos) /*!< 0x00000200 */
  10968. #define PWR_PDCRF_PF9 PWR_PDCRF_PF9_Msk /*!< Port PF9 Pull-Down set */
  10969. #define PWR_PDCRF_PF8_Pos (8U)
  10970. #define PWR_PDCRF_PF8_Msk (0x1UL << PWR_PDCRF_PF8_Pos) /*!< 0x00000100 */
  10971. #define PWR_PDCRF_PF8 PWR_PDCRF_PF8_Msk /*!< Port PF8 Pull-Down set */
  10972. #define PWR_PDCRF_PF7_Pos (7U)
  10973. #define PWR_PDCRF_PF7_Msk (0x1UL << PWR_PDCRF_PF7_Pos) /*!< 0x00000080 */
  10974. #define PWR_PDCRF_PF7 PWR_PDCRF_PF7_Msk /*!< Port PF7 Pull-Down set */
  10975. #define PWR_PDCRF_PF6_Pos (6U)
  10976. #define PWR_PDCRF_PF6_Msk (0x1UL << PWR_PDCRF_PF6_Pos) /*!< 0x00000040 */
  10977. #define PWR_PDCRF_PF6 PWR_PDCRF_PF6_Msk /*!< Port PF6 Pull-Down set */
  10978. #define PWR_PDCRF_PF5_Pos (5U)
  10979. #define PWR_PDCRF_PF5_Msk (0x1UL << PWR_PDCRF_PF5_Pos) /*!< 0x00000020 */
  10980. #define PWR_PDCRF_PF5 PWR_PDCRF_PF5_Msk /*!< Port PF5 Pull-Down set */
  10981. #define PWR_PDCRF_PF4_Pos (4U)
  10982. #define PWR_PDCRF_PF4_Msk (0x1UL << PWR_PDCRF_PF4_Pos) /*!< 0x00000010 */
  10983. #define PWR_PDCRF_PF4 PWR_PDCRF_PF4_Msk /*!< Port PF4 Pull-Down set */
  10984. #define PWR_PDCRF_PF3_Pos (3U)
  10985. #define PWR_PDCRF_PF3_Msk (0x1UL << PWR_PDCRF_PF3_Pos) /*!< 0x00000008 */
  10986. #define PWR_PDCRF_PF3 PWR_PDCRF_PF3_Msk /*!< Port PF3 Pull-Down set */
  10987. #define PWR_PDCRF_PF2_Pos (2U)
  10988. #define PWR_PDCRF_PF2_Msk (0x1UL << PWR_PDCRF_PF2_Pos) /*!< 0x00000004 */
  10989. #define PWR_PDCRF_PF2 PWR_PDCRF_PF2_Msk /*!< Port PF2 Pull-Down set */
  10990. #define PWR_PDCRF_PF1_Pos (1U)
  10991. #define PWR_PDCRF_PF1_Msk (0x1UL << PWR_PDCRF_PF1_Pos) /*!< 0x00000002 */
  10992. #define PWR_PDCRF_PF1 PWR_PDCRF_PF1_Msk /*!< Port PF1 Pull-Down set */
  10993. #define PWR_PDCRF_PF0_Pos (0U)
  10994. #define PWR_PDCRF_PF0_Msk (0x1UL << PWR_PDCRF_PF0_Pos) /*!< 0x00000001 */
  10995. #define PWR_PDCRF_PF0 PWR_PDCRF_PF0_Msk /*!< Port PF0 Pull-Down set */
  10996. /******************** Bit definition for PWR_PUCRG register ********************/
  10997. #define PWR_PUCRG_PG15_Pos (15U)
  10998. #define PWR_PUCRG_PG15_Msk (0x1UL << PWR_PUCRG_PG15_Pos) /*!< 0x00008000 */
  10999. #define PWR_PUCRG_PG15 PWR_PUCRG_PG15_Msk /*!< Port PG15 Pull-Up set */
  11000. #define PWR_PUCRG_PG14_Pos (14U)
  11001. #define PWR_PUCRG_PG14_Msk (0x1UL << PWR_PUCRG_PG14_Pos) /*!< 0x00004000 */
  11002. #define PWR_PUCRG_PG14 PWR_PUCRG_PG14_Msk /*!< Port PG14 Pull-Up set */
  11003. #define PWR_PUCRG_PG13_Pos (13U)
  11004. #define PWR_PUCRG_PG13_Msk (0x1UL << PWR_PUCRG_PG13_Pos) /*!< 0x00002000 */
  11005. #define PWR_PUCRG_PG13 PWR_PUCRG_PG13_Msk /*!< Port PG13 Pull-Up set */
  11006. #define PWR_PUCRG_PG12_Pos (12U)
  11007. #define PWR_PUCRG_PG12_Msk (0x1UL << PWR_PUCRG_PG12_Pos) /*!< 0x00001000 */
  11008. #define PWR_PUCRG_PG12 PWR_PUCRG_PG12_Msk /*!< Port PG12 Pull-Up set */
  11009. #define PWR_PUCRG_PG11_Pos (11U)
  11010. #define PWR_PUCRG_PG11_Msk (0x1UL << PWR_PUCRG_PG11_Pos) /*!< 0x00000800 */
  11011. #define PWR_PUCRG_PG11 PWR_PUCRG_PG11_Msk /*!< Port PG11 Pull-Up set */
  11012. #define PWR_PUCRG_PG10_Pos (10U)
  11013. #define PWR_PUCRG_PG10_Msk (0x1UL << PWR_PUCRG_PG10_Pos) /*!< 0x00000400 */
  11014. #define PWR_PUCRG_PG10 PWR_PUCRG_PG10_Msk /*!< Port PG10 Pull-Up set */
  11015. #define PWR_PUCRG_PG9_Pos (9U)
  11016. #define PWR_PUCRG_PG9_Msk (0x1UL << PWR_PUCRG_PG9_Pos) /*!< 0x00000200 */
  11017. #define PWR_PUCRG_PG9 PWR_PUCRG_PG9_Msk /*!< Port PG9 Pull-Up set */
  11018. #define PWR_PUCRG_PG8_Pos (8U)
  11019. #define PWR_PUCRG_PG8_Msk (0x1UL << PWR_PUCRG_PG8_Pos) /*!< 0x00000100 */
  11020. #define PWR_PUCRG_PG8 PWR_PUCRG_PG8_Msk /*!< Port PG8 Pull-Up set */
  11021. #define PWR_PUCRG_PG7_Pos (7U)
  11022. #define PWR_PUCRG_PG7_Msk (0x1UL << PWR_PUCRG_PG7_Pos) /*!< 0x00000080 */
  11023. #define PWR_PUCRG_PG7 PWR_PUCRG_PG7_Msk /*!< Port PG7 Pull-Up set */
  11024. #define PWR_PUCRG_PG6_Pos (6U)
  11025. #define PWR_PUCRG_PG6_Msk (0x1UL << PWR_PUCRG_PG6_Pos) /*!< 0x00000040 */
  11026. #define PWR_PUCRG_PG6 PWR_PUCRG_PG6_Msk /*!< Port PG6 Pull-Up set */
  11027. #define PWR_PUCRG_PG5_Pos (5U)
  11028. #define PWR_PUCRG_PG5_Msk (0x1UL << PWR_PUCRG_PG5_Pos) /*!< 0x00000020 */
  11029. #define PWR_PUCRG_PG5 PWR_PUCRG_PG5_Msk /*!< Port PG5 Pull-Up set */
  11030. #define PWR_PUCRG_PG4_Pos (4U)
  11031. #define PWR_PUCRG_PG4_Msk (0x1UL << PWR_PUCRG_PG4_Pos) /*!< 0x00000010 */
  11032. #define PWR_PUCRG_PG4 PWR_PUCRG_PG4_Msk /*!< Port PG4 Pull-Up set */
  11033. #define PWR_PUCRG_PG3_Pos (3U)
  11034. #define PWR_PUCRG_PG3_Msk (0x1UL << PWR_PUCRG_PG3_Pos) /*!< 0x00000008 */
  11035. #define PWR_PUCRG_PG3 PWR_PUCRG_PG3_Msk /*!< Port PG3 Pull-Up set */
  11036. #define PWR_PUCRG_PG2_Pos (2U)
  11037. #define PWR_PUCRG_PG2_Msk (0x1UL << PWR_PUCRG_PG2_Pos) /*!< 0x00000004 */
  11038. #define PWR_PUCRG_PG2 PWR_PUCRG_PG2_Msk /*!< Port PG2 Pull-Up set */
  11039. #define PWR_PUCRG_PG1_Pos (1U)
  11040. #define PWR_PUCRG_PG1_Msk (0x1UL << PWR_PUCRG_PG1_Pos) /*!< 0x00000002 */
  11041. #define PWR_PUCRG_PG1 PWR_PUCRG_PG1_Msk /*!< Port PG1 Pull-Up set */
  11042. #define PWR_PUCRG_PG0_Pos (0U)
  11043. #define PWR_PUCRG_PG0_Msk (0x1UL << PWR_PUCRG_PG0_Pos) /*!< 0x00000001 */
  11044. #define PWR_PUCRG_PG0 PWR_PUCRG_PG0_Msk /*!< Port PG0 Pull-Up set */
  11045. /******************** Bit definition for PWR_PDCRG register ********************/
  11046. #define PWR_PDCRG_PG10_Pos (10U)
  11047. #define PWR_PDCRG_PG10_Msk (0x1UL << PWR_PDCRG_PG10_Pos) /*!< 0x00000400 */
  11048. #define PWR_PDCRG_PG10 PWR_PDCRG_PG10_Msk /*!< Port PG10 Pull-Down set */
  11049. #define PWR_PDCRG_PG9_Pos (9U)
  11050. #define PWR_PDCRG_PG9_Msk (0x1UL << PWR_PDCRG_PG9_Pos) /*!< 0x00000200 */
  11051. #define PWR_PDCRG_PG9 PWR_PDCRG_PG9_Msk /*!< Port PG9 Pull-Down set */
  11052. #define PWR_PDCRG_PG8_Pos (8U)
  11053. #define PWR_PDCRG_PG8_Msk (0x1UL << PWR_PDCRG_PG8_Pos) /*!< 0x00000100 */
  11054. #define PWR_PDCRG_PG8 PWR_PDCRG_PG8_Msk /*!< Port PG8 Pull-Down set */
  11055. #define PWR_PDCRG_PG7_Pos (7U)
  11056. #define PWR_PDCRG_PG7_Msk (0x1UL << PWR_PDCRG_PG7_Pos) /*!< 0x00000080 */
  11057. #define PWR_PDCRG_PG7 PWR_PDCRG_PG7_Msk /*!< Port PG7 Pull-Down set */
  11058. #define PWR_PDCRG_PG6_Pos (6U)
  11059. #define PWR_PDCRG_PG6_Msk (0x1UL << PWR_PDCRG_PG6_Pos) /*!< 0x00000040 */
  11060. #define PWR_PDCRG_PG6 PWR_PDCRG_PG6_Msk /*!< Port PG6 Pull-Down set */
  11061. #define PWR_PDCRG_PG5_Pos (5U)
  11062. #define PWR_PDCRG_PG5_Msk (0x1UL << PWR_PDCRG_PG5_Pos) /*!< 0x00000020 */
  11063. #define PWR_PDCRG_PG5 PWR_PDCRG_PG5_Msk /*!< Port PG5 Pull-Down set */
  11064. #define PWR_PDCRG_PG4_Pos (4U)
  11065. #define PWR_PDCRG_PG4_Msk (0x1UL << PWR_PDCRG_PG4_Pos) /*!< 0x00000010 */
  11066. #define PWR_PDCRG_PG4 PWR_PDCRG_PG4_Msk /*!< Port PG4 Pull-Down set */
  11067. #define PWR_PDCRG_PG3_Pos (3U)
  11068. #define PWR_PDCRG_PG3_Msk (0x1UL << PWR_PDCRG_PG3_Pos) /*!< 0x00000008 */
  11069. #define PWR_PDCRG_PG3 PWR_PDCRG_PG3_Msk /*!< Port PG3 Pull-Down set */
  11070. #define PWR_PDCRG_PG2_Pos (2U)
  11071. #define PWR_PDCRG_PG2_Msk (0x1UL << PWR_PDCRG_PG2_Pos) /*!< 0x00000004 */
  11072. #define PWR_PDCRG_PG2 PWR_PDCRG_PG2_Msk /*!< Port PG2 Pull-Down set */
  11073. #define PWR_PDCRG_PG1_Pos (1U)
  11074. #define PWR_PDCRG_PG1_Msk (0x1UL << PWR_PDCRG_PG1_Pos) /*!< 0x00000002 */
  11075. #define PWR_PDCRG_PG1 PWR_PDCRG_PG1_Msk /*!< Port PG1 Pull-Down set */
  11076. #define PWR_PDCRG_PG0_Pos (0U)
  11077. #define PWR_PDCRG_PG0_Msk (0x1UL << PWR_PDCRG_PG0_Pos) /*!< 0x00000001 */
  11078. #define PWR_PDCRG_PG0 PWR_PDCRG_PG0_Msk /*!< Port PG0 Pull-Down set */
  11079. /******************** Bit definition for PWR_CR5 register ********************/
  11080. #define PWR_CR5_R1MODE_Pos (8U)
  11081. #define PWR_CR5_R1MODE_Msk (0x1U << PWR_CR5_R1MODE_Pos) /*!< 0x00000100 */
  11082. #define PWR_CR5_R1MODE PWR_CR5_R1MODE_Msk /*!< selection for Main Regulator in Range1 */
  11083. /******************************************************************************/
  11084. /* */
  11085. /* QUADSPI */
  11086. /* */
  11087. /******************************************************************************/
  11088. /***************** Bit definition for QUADSPI_CR register *******************/
  11089. #define QUADSPI_CR_EN_Pos (0U)
  11090. #define QUADSPI_CR_EN_Msk (0x1UL << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
  11091. #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
  11092. #define QUADSPI_CR_ABORT_Pos (1U)
  11093. #define QUADSPI_CR_ABORT_Msk (0x1UL << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  11094. #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
  11095. #define QUADSPI_CR_DMAEN_Pos (2U)
  11096. #define QUADSPI_CR_DMAEN_Msk (0x1UL << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  11097. #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
  11098. #define QUADSPI_CR_TCEN_Pos (3U)
  11099. #define QUADSPI_CR_TCEN_Msk (0x1UL << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  11100. #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  11101. #define QUADSPI_CR_SSHIFT_Pos (4U)
  11102. #define QUADSPI_CR_SSHIFT_Msk (0x1UL << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
  11103. #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
  11104. #define QUADSPI_CR_DFM_Pos (6U)
  11105. #define QUADSPI_CR_DFM_Msk (0x1UL << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */
  11106. #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */
  11107. #define QUADSPI_CR_FSEL_Pos (7U)
  11108. #define QUADSPI_CR_FSEL_Msk (0x1UL << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */
  11109. #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */
  11110. #define QUADSPI_CR_FTHRES_Pos (8U)
  11111. #define QUADSPI_CR_FTHRES_Msk (0xFUL << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */
  11112. #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */
  11113. #define QUADSPI_CR_TEIE_Pos (16U)
  11114. #define QUADSPI_CR_TEIE_Msk (0x1UL << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  11115. #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  11116. #define QUADSPI_CR_TCIE_Pos (17U)
  11117. #define QUADSPI_CR_TCIE_Msk (0x1UL << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  11118. #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  11119. #define QUADSPI_CR_FTIE_Pos (18U)
  11120. #define QUADSPI_CR_FTIE_Msk (0x1UL << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  11121. #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  11122. #define QUADSPI_CR_SMIE_Pos (19U)
  11123. #define QUADSPI_CR_SMIE_Msk (0x1UL << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  11124. #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  11125. #define QUADSPI_CR_TOIE_Pos (20U)
  11126. #define QUADSPI_CR_TOIE_Msk (0x1UL << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  11127. #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  11128. #define QUADSPI_CR_APMS_Pos (22U)
  11129. #define QUADSPI_CR_APMS_Msk (0x1UL << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
  11130. #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */
  11131. #define QUADSPI_CR_PMM_Pos (23U)
  11132. #define QUADSPI_CR_PMM_Msk (0x1UL << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
  11133. #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
  11134. #define QUADSPI_CR_PRESCALER_Pos (24U)
  11135. #define QUADSPI_CR_PRESCALER_Msk (0xFFUL << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
  11136. #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
  11137. /***************** Bit definition for QUADSPI_DCR register ******************/
  11138. #define QUADSPI_DCR_CKMODE_Pos (0U)
  11139. #define QUADSPI_DCR_CKMODE_Msk (0x1UL << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
  11140. #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  11141. #define QUADSPI_DCR_CSHT_Pos (8U)
  11142. #define QUADSPI_DCR_CSHT_Msk (0x7UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
  11143. #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
  11144. #define QUADSPI_DCR_CSHT_0 (0x1UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
  11145. #define QUADSPI_DCR_CSHT_1 (0x2UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
  11146. #define QUADSPI_DCR_CSHT_2 (0x4UL << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
  11147. #define QUADSPI_DCR_FSIZE_Pos (16U)
  11148. #define QUADSPI_DCR_FSIZE_Msk (0x1FUL << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
  11149. #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
  11150. /****************** Bit definition for QUADSPI_SR register *******************/
  11151. #define QUADSPI_SR_TEF_Pos (0U)
  11152. #define QUADSPI_SR_TEF_Msk (0x1UL << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
  11153. #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  11154. #define QUADSPI_SR_TCF_Pos (1U)
  11155. #define QUADSPI_SR_TCF_Msk (0x1UL << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
  11156. #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  11157. #define QUADSPI_SR_FTF_Pos (2U)
  11158. #define QUADSPI_SR_FTF_Msk (0x1UL << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
  11159. #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
  11160. #define QUADSPI_SR_SMF_Pos (3U)
  11161. #define QUADSPI_SR_SMF_Msk (0x1UL << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
  11162. #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
  11163. #define QUADSPI_SR_TOF_Pos (4U)
  11164. #define QUADSPI_SR_TOF_Msk (0x1UL << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
  11165. #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
  11166. #define QUADSPI_SR_BUSY_Pos (5U)
  11167. #define QUADSPI_SR_BUSY_Msk (0x1UL << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  11168. #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
  11169. #define QUADSPI_SR_FLEVEL_Pos (8U)
  11170. #define QUADSPI_SR_FLEVEL_Msk (0x1FUL << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
  11171. #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
  11172. /****************** Bit definition for QUADSPI_FCR register ******************/
  11173. #define QUADSPI_FCR_CTEF_Pos (0U)
  11174. #define QUADSPI_FCR_CTEF_Msk (0x1UL << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  11175. #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  11176. #define QUADSPI_FCR_CTCF_Pos (1U)
  11177. #define QUADSPI_FCR_CTCF_Msk (0x1UL << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  11178. #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  11179. #define QUADSPI_FCR_CSMF_Pos (3U)
  11180. #define QUADSPI_FCR_CSMF_Msk (0x1UL << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  11181. #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  11182. #define QUADSPI_FCR_CTOF_Pos (4U)
  11183. #define QUADSPI_FCR_CTOF_Msk (0x1UL << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  11184. #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  11185. /****************** Bit definition for QUADSPI_DLR register ******************/
  11186. #define QUADSPI_DLR_DL_Pos (0U)
  11187. #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFUL << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  11188. #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
  11189. /****************** Bit definition for QUADSPI_CCR register ******************/
  11190. #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
  11191. #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFUL << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
  11192. #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
  11193. #define QUADSPI_CCR_IMODE_Pos (8U)
  11194. #define QUADSPI_CCR_IMODE_Msk (0x3UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
  11195. #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
  11196. #define QUADSPI_CCR_IMODE_0 (0x1UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
  11197. #define QUADSPI_CCR_IMODE_1 (0x2UL << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
  11198. #define QUADSPI_CCR_ADMODE_Pos (10U)
  11199. #define QUADSPI_CCR_ADMODE_Msk (0x3UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
  11200. #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
  11201. #define QUADSPI_CCR_ADMODE_0 (0x1UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  11202. #define QUADSPI_CCR_ADMODE_1 (0x2UL << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
  11203. #define QUADSPI_CCR_ADSIZE_Pos (12U)
  11204. #define QUADSPI_CCR_ADSIZE_Msk (0x3UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  11205. #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
  11206. #define QUADSPI_CCR_ADSIZE_0 (0x1UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  11207. #define QUADSPI_CCR_ADSIZE_1 (0x2UL << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  11208. #define QUADSPI_CCR_ABMODE_Pos (14U)
  11209. #define QUADSPI_CCR_ABMODE_Msk (0x3UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
  11210. #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
  11211. #define QUADSPI_CCR_ABMODE_0 (0x1UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
  11212. #define QUADSPI_CCR_ABMODE_1 (0x2UL << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
  11213. #define QUADSPI_CCR_ABSIZE_Pos (16U)
  11214. #define QUADSPI_CCR_ABSIZE_Msk (0x3UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
  11215. #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
  11216. #define QUADSPI_CCR_ABSIZE_0 (0x1UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
  11217. #define QUADSPI_CCR_ABSIZE_1 (0x2UL << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
  11218. #define QUADSPI_CCR_DCYC_Pos (18U)
  11219. #define QUADSPI_CCR_DCYC_Msk (0x1FUL << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
  11220. #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
  11221. #define QUADSPI_CCR_DMODE_Pos (24U)
  11222. #define QUADSPI_CCR_DMODE_Msk (0x3UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
  11223. #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
  11224. #define QUADSPI_CCR_DMODE_0 (0x1UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  11225. #define QUADSPI_CCR_DMODE_1 (0x2UL << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  11226. #define QUADSPI_CCR_FMODE_Pos (26U)
  11227. #define QUADSPI_CCR_FMODE_Msk (0x3UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
  11228. #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
  11229. #define QUADSPI_CCR_FMODE_0 (0x1UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
  11230. #define QUADSPI_CCR_FMODE_1 (0x2UL << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
  11231. #define QUADSPI_CCR_SIOO_Pos (28U)
  11232. #define QUADSPI_CCR_SIOO_Msk (0x1UL << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
  11233. #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
  11234. #define QUADSPI_CCR_DHHC_Pos (30U)
  11235. #define QUADSPI_CCR_DHHC_Msk (0x1UL << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */
  11236. #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */
  11237. #define QUADSPI_CCR_DDRM_Pos (31U)
  11238. #define QUADSPI_CCR_DDRM_Msk (0x1UL << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
  11239. #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
  11240. /****************** Bit definition for QUADSPI_AR register *******************/
  11241. #define QUADSPI_AR_ADDRESS_Pos (0U)
  11242. #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << QUADSPI_AR_ADDRESS_Pos)/*!< 0xFFFFFFFF */
  11243. #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
  11244. /****************** Bit definition for QUADSPI_ABR register ******************/
  11245. #define QUADSPI_ABR_ALTERNATE_Pos (0U)
  11246. #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << QUADSPI_ABR_ALTERNATE_Pos)/*!< 0xFFFFFFFF */
  11247. #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
  11248. /****************** Bit definition for QUADSPI_DR register *******************/
  11249. #define QUADSPI_DR_DATA_Pos (0U)
  11250. #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFUL << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  11251. #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
  11252. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  11253. #define QUADSPI_PSMKR_MASK_Pos (0U)
  11254. #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << QUADSPI_PSMKR_MASK_Pos)/*!< 0xFFFFFFFF */
  11255. #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
  11256. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  11257. #define QUADSPI_PSMAR_MATCH_Pos (0U)
  11258. #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << QUADSPI_PSMAR_MATCH_Pos)/*!< 0xFFFFFFFF */
  11259. #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
  11260. /****************** Bit definition for QUADSPI_PIR register *****************/
  11261. #define QUADSPI_PIR_INTERVAL_Pos (0U)
  11262. #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFUL << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  11263. #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
  11264. /****************** Bit definition for QUADSPI_LPTR register *****************/
  11265. #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
  11266. #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  11267. #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
  11268. /******************************************************************************/
  11269. /* */
  11270. /* Reset and Clock Control */
  11271. /* */
  11272. /******************************************************************************/
  11273. /*
  11274. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  11275. */
  11276. #define RCC_HSI48_SUPPORT
  11277. #define RCC_PLLP_DIV_2_31_SUPPORT
  11278. /******************** Bit definition for RCC_CR register ********************/
  11279. #define RCC_CR_HSION_Pos (8U)
  11280. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  11281. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
  11282. #define RCC_CR_HSIKERON_Pos (9U)
  11283. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  11284. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
  11285. #define RCC_CR_HSIRDY_Pos (10U)
  11286. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  11287. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
  11288. #define RCC_CR_HSEON_Pos (16U)
  11289. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  11290. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
  11291. #define RCC_CR_HSERDY_Pos (17U)
  11292. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  11293. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
  11294. #define RCC_CR_HSEBYP_Pos (18U)
  11295. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  11296. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */
  11297. #define RCC_CR_CSSON_Pos (19U)
  11298. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  11299. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  11300. #define RCC_CR_PLLON_Pos (24U)
  11301. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  11302. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  11303. #define RCC_CR_PLLRDY_Pos (25U)
  11304. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  11305. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  11306. /******************** Bit definition for RCC_ICSCR register ***************/
  11307. /*!< HSICAL configuration */
  11308. #define RCC_ICSCR_HSICAL_Pos (16U)
  11309. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
  11310. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  11311. #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
  11312. #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
  11313. #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
  11314. #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
  11315. #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
  11316. #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
  11317. #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
  11318. #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
  11319. /*!< HSITRIM configuration */
  11320. #define RCC_ICSCR_HSITRIM_Pos (24U)
  11321. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
  11322. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
  11323. #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
  11324. #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
  11325. #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
  11326. #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
  11327. #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
  11328. #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
  11329. #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
  11330. /******************** Bit definition for RCC_CFGR register ******************/
  11331. /*!< SW configuration */
  11332. #define RCC_CFGR_SW_Pos (0U)
  11333. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  11334. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  11335. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  11336. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  11337. #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI16 oscillator selection as system clock */
  11338. #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE oscillator selection as system clock */
  11339. #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selection as system clock */
  11340. /*!< SWS configuration */
  11341. #define RCC_CFGR_SWS_Pos (2U)
  11342. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  11343. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  11344. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  11345. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  11346. #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI16 oscillator used as system clock */
  11347. #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
  11348. #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
  11349. /*!< HPRE configuration */
  11350. #define RCC_CFGR_HPRE_Pos (4U)
  11351. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  11352. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  11353. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  11354. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  11355. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  11356. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  11357. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  11358. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  11359. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  11360. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  11361. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  11362. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  11363. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  11364. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  11365. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  11366. /*!< PPRE1 configuration */
  11367. #define RCC_CFGR_PPRE1_Pos (8U)
  11368. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  11369. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */
  11370. #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  11371. #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  11372. #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  11373. #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
  11374. #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
  11375. #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
  11376. #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
  11377. #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
  11378. /*!< PPRE2 configuration */
  11379. #define RCC_CFGR_PPRE2_Pos (11U)
  11380. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  11381. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  11382. #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  11383. #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  11384. #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  11385. #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
  11386. #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
  11387. #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
  11388. #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
  11389. #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
  11390. /*!< MCOSEL configuration */
  11391. #define RCC_CFGR_MCOSEL_Pos (24U)
  11392. #define RCC_CFGR_MCOSEL_Msk (0xFUL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  11393. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
  11394. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  11395. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  11396. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  11397. #define RCC_CFGR_MCOSEL_3 (0x8UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
  11398. #define RCC_CFGR_MCOPRE_Pos (28U)
  11399. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  11400. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  11401. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  11402. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  11403. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  11404. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  11405. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  11406. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  11407. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  11408. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  11409. /* Legacy aliases */
  11410. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
  11411. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
  11412. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
  11413. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
  11414. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
  11415. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
  11416. /******************** Bit definition for RCC_PLLCFGR register ***************/
  11417. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  11418. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  11419. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  11420. #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
  11421. #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
  11422. #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
  11423. #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos)/*!< 0x00000002 */
  11424. #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */
  11425. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
  11426. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos)/*!< 0x00000003 */
  11427. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */
  11428. #define RCC_PLLCFGR_PLLM_Pos (4U)
  11429. #define RCC_PLLCFGR_PLLM_Msk (0xFUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x000000F0 */
  11430. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  11431. #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  11432. #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  11433. #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  11434. #define RCC_PLLCFGR_PLLM_3 (0x8UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000080 */
  11435. #define RCC_PLLCFGR_PLLN_Pos (8U)
  11436. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  11437. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  11438. #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  11439. #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  11440. #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  11441. #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  11442. #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  11443. #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  11444. #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  11445. #define RCC_PLLCFGR_PLLPEN_Pos (16U)
  11446. #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
  11447. #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
  11448. #define RCC_PLLCFGR_PLLP_Pos (17U)
  11449. #define RCC_PLLCFGR_PLLP_Msk (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  11450. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  11451. #define RCC_PLLCFGR_PLLQEN_Pos (20U)
  11452. #define RCC_PLLCFGR_PLLQEN_Msk (0x1UL << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
  11453. #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
  11454. #define RCC_PLLCFGR_PLLQ_Pos (21U)
  11455. #define RCC_PLLCFGR_PLLQ_Msk (0x3UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */
  11456. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  11457. #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */
  11458. #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */
  11459. #define RCC_PLLCFGR_PLLREN_Pos (24U)
  11460. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
  11461. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  11462. #define RCC_PLLCFGR_PLLR_Pos (25U)
  11463. #define RCC_PLLCFGR_PLLR_Msk (0x3UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */
  11464. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  11465. #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */
  11466. #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */
  11467. #define RCC_PLLCFGR_PLLPDIV_Pos (27U)
  11468. #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FUL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0xF8000000 */
  11469. #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk
  11470. #define RCC_PLLCFGR_PLLPDIV_0 (0x01UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x08000000 */
  11471. #define RCC_PLLCFGR_PLLPDIV_1 (0x02UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x10000000 */
  11472. #define RCC_PLLCFGR_PLLPDIV_2 (0x04UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x20000000 */
  11473. #define RCC_PLLCFGR_PLLPDIV_3 (0x08UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x40000000 */
  11474. #define RCC_PLLCFGR_PLLPDIV_4 (0x10UL << RCC_PLLCFGR_PLLPDIV_Pos)/*!< 0x80000000 */
  11475. /******************** Bit definition for RCC_CIER register ******************/
  11476. #define RCC_CIER_LSIRDYIE_Pos (0U)
  11477. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  11478. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  11479. #define RCC_CIER_LSERDYIE_Pos (1U)
  11480. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  11481. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  11482. #define RCC_CIER_HSIRDYIE_Pos (3U)
  11483. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  11484. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  11485. #define RCC_CIER_HSERDYIE_Pos (4U)
  11486. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  11487. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  11488. #define RCC_CIER_PLLRDYIE_Pos (5U)
  11489. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  11490. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  11491. #define RCC_CIER_LSECSSIE_Pos (9U)
  11492. #define RCC_CIER_LSECSSIE_Msk (0x1UL << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
  11493. #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
  11494. #define RCC_CIER_HSI48RDYIE_Pos (10U)
  11495. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos)/*!< 0x00000400 */
  11496. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
  11497. /******************** Bit definition for RCC_CIFR register ******************/
  11498. #define RCC_CIFR_LSIRDYF_Pos (0U)
  11499. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  11500. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  11501. #define RCC_CIFR_LSERDYF_Pos (1U)
  11502. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  11503. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  11504. #define RCC_CIFR_HSIRDYF_Pos (3U)
  11505. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  11506. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  11507. #define RCC_CIFR_HSERDYF_Pos (4U)
  11508. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  11509. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  11510. #define RCC_CIFR_PLLRDYF_Pos (5U)
  11511. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  11512. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  11513. #define RCC_CIFR_CSSF_Pos (8U)
  11514. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  11515. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  11516. #define RCC_CIFR_LSECSSF_Pos (9U)
  11517. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  11518. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  11519. #define RCC_CIFR_HSI48RDYF_Pos (10U)
  11520. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
  11521. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
  11522. /******************** Bit definition for RCC_CICR register ******************/
  11523. #define RCC_CICR_LSIRDYC_Pos (0U)
  11524. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  11525. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  11526. #define RCC_CICR_LSERDYC_Pos (1U)
  11527. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  11528. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  11529. #define RCC_CICR_HSIRDYC_Pos (3U)
  11530. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  11531. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  11532. #define RCC_CICR_HSERDYC_Pos (4U)
  11533. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  11534. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  11535. #define RCC_CICR_PLLRDYC_Pos (5U)
  11536. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  11537. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  11538. #define RCC_CICR_CSSC_Pos (8U)
  11539. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  11540. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  11541. #define RCC_CICR_LSECSSC_Pos (9U)
  11542. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  11543. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  11544. #define RCC_CICR_HSI48RDYC_Pos (10U)
  11545. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
  11546. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
  11547. /******************** Bit definition for RCC_AHB1RSTR register **************/
  11548. #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
  11549. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos)/*!< 0x00000001 */
  11550. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  11551. #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
  11552. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos)/*!< 0x00000002 */
  11553. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  11554. #define RCC_AHB1RSTR_DMAMUX1RST_Pos (2U)
  11555. #define RCC_AHB1RSTR_DMAMUX1RST_Msk (0x1UL << RCC_AHB1RSTR_DMAMUX1RST_Pos)/*!< 0x00000004 */
  11556. #define RCC_AHB1RSTR_DMAMUX1RST RCC_AHB1RSTR_DMAMUX1RST_Msk
  11557. #define RCC_AHB1RSTR_CORDICRST_Pos (3U)
  11558. #define RCC_AHB1RSTR_CORDICRST_Msk (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos)/*!< 0x00000008 */
  11559. #define RCC_AHB1RSTR_CORDICRST RCC_AHB1RSTR_CORDICRST_Msk
  11560. #define RCC_AHB1RSTR_FMACRST_Pos (4U)
  11561. #define RCC_AHB1RSTR_FMACRST_Msk (0x1UL << RCC_AHB1RSTR_FMACRST_Pos) /*!< 0x00000010 */
  11562. #define RCC_AHB1RSTR_FMACRST RCC_AHB1RSTR_FMACRST_Msk
  11563. #define RCC_AHB1RSTR_FLASHRST_Pos (8U)
  11564. #define RCC_AHB1RSTR_FLASHRST_Msk (0x1UL << RCC_AHB1RSTR_FLASHRST_Pos)/*!< 0x00000100 */
  11565. #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk
  11566. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  11567. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos)/*!< 0x00001000 */
  11568. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  11569. /******************** Bit definition for RCC_AHB2RSTR register **************/
  11570. #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
  11571. #define RCC_AHB2RSTR_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR_GPIOARST_Pos)/*!< 0x00000001 */
  11572. #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
  11573. #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
  11574. #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOBRST_Pos)/*!< 0x00000002 */
  11575. #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
  11576. #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
  11577. #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOCRST_Pos)/*!< 0x00000004 */
  11578. #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
  11579. #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
  11580. #define RCC_AHB2RSTR_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR_GPIODRST_Pos)/*!< 0x00000008 */
  11581. #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
  11582. #define RCC_AHB2RSTR_GPIOERST_Pos (4U)
  11583. #define RCC_AHB2RSTR_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR_GPIOERST_Pos)/*!< 0x00000010 */
  11584. #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk
  11585. #define RCC_AHB2RSTR_GPIOFRST_Pos (5U)
  11586. #define RCC_AHB2RSTR_GPIOFRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOFRST_Pos)/*!< 0x00000020 */
  11587. #define RCC_AHB2RSTR_GPIOFRST RCC_AHB2RSTR_GPIOFRST_Msk
  11588. #define RCC_AHB2RSTR_GPIOGRST_Pos (6U)
  11589. #define RCC_AHB2RSTR_GPIOGRST_Msk (0x1UL << RCC_AHB2RSTR_GPIOGRST_Pos)/*!< 0x00000040 */
  11590. #define RCC_AHB2RSTR_GPIOGRST RCC_AHB2RSTR_GPIOGRST_Msk
  11591. #define RCC_AHB2RSTR_ADC12RST_Pos (13U)
  11592. #define RCC_AHB2RSTR_ADC12RST_Msk (0x1UL << RCC_AHB2RSTR_ADC12RST_Pos)/*!< 0x00002000 */
  11593. #define RCC_AHB2RSTR_ADC12RST RCC_AHB2RSTR_ADC12RST_Msk
  11594. #define RCC_AHB2RSTR_ADC345RST_Pos (14U)
  11595. #define RCC_AHB2RSTR_ADC345RST_Msk (0x1UL << RCC_AHB2RSTR_ADC345RST_Pos)/*!< 0x00004000 */
  11596. #define RCC_AHB2RSTR_ADC345RST RCC_AHB2RSTR_ADC345RST_Msk
  11597. #define RCC_AHB2RSTR_DAC1RST_Pos (16U)
  11598. #define RCC_AHB2RSTR_DAC1RST_Msk (0x1UL << RCC_AHB2RSTR_DAC1RST_Pos)/*!< 0x00010000 */
  11599. #define RCC_AHB2RSTR_DAC1RST RCC_AHB2RSTR_DAC1RST_Msk
  11600. #define RCC_AHB2RSTR_DAC2RST_Pos (17U)
  11601. #define RCC_AHB2RSTR_DAC2RST_Msk (0x1UL << RCC_AHB2RSTR_DAC2RST_Pos)/*!< 0x00020000 */
  11602. #define RCC_AHB2RSTR_DAC2RST RCC_AHB2RSTR_DAC2RST_Msk
  11603. #define RCC_AHB2RSTR_DAC3RST_Pos (18U)
  11604. #define RCC_AHB2RSTR_DAC3RST_Msk (0x1UL << RCC_AHB2RSTR_DAC3RST_Pos)/*!< 0x00040000 */
  11605. #define RCC_AHB2RSTR_DAC3RST RCC_AHB2RSTR_DAC3RST_Msk
  11606. #define RCC_AHB2RSTR_DAC4RST_Pos (19U)
  11607. #define RCC_AHB2RSTR_DAC4RST_Msk (0x1UL << RCC_AHB2RSTR_DAC4RST_Pos)/*!< 0x00080000 */
  11608. #define RCC_AHB2RSTR_DAC4RST RCC_AHB2RSTR_DAC4RST_Msk
  11609. #define RCC_AHB2RSTR_AESRST_Pos (24U)
  11610. #define RCC_AHB2RSTR_AESRST_Msk (0x1UL << RCC_AHB2RSTR_AESRST_Pos)/*!< 0x01000000 */
  11611. #define RCC_AHB2RSTR_AESRST RCC_AHB2RSTR_AESRST_Msk
  11612. #define RCC_AHB2RSTR_RNGRST_Pos (26U)
  11613. #define RCC_AHB2RSTR_RNGRST_Msk (0x1UL << RCC_AHB2RSTR_RNGRST_Pos)/*!< 0x04000000 */
  11614. #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
  11615. /******************** Bit definition for RCC_AHB3RSTR register **************/
  11616. #define RCC_AHB3RSTR_FMCRST_Pos (0U)
  11617. #define RCC_AHB3RSTR_FMCRST_Msk (0x1UL << RCC_AHB3RSTR_FMCRST_Pos)/*!< 0x00000001 */
  11618. #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
  11619. #define RCC_AHB3RSTR_QSPIRST_Pos (8U)
  11620. #define RCC_AHB3RSTR_QSPIRST_Msk (0x1UL << RCC_AHB3RSTR_QSPIRST_Pos)/*!< 0x00000100 */
  11621. #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk
  11622. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  11623. #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
  11624. #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos)/*!< 0x00000001 */
  11625. #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
  11626. #define RCC_APB1RSTR1_TIM3RST_Pos (1U)
  11627. #define RCC_APB1RSTR1_TIM3RST_Msk (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos)/*!< 0x00000002 */
  11628. #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk
  11629. #define RCC_APB1RSTR1_TIM4RST_Pos (2U)
  11630. #define RCC_APB1RSTR1_TIM4RST_Msk (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos)/*!< 0x00000004 */
  11631. #define RCC_APB1RSTR1_TIM4RST RCC_APB1RSTR1_TIM4RST_Msk
  11632. #define RCC_APB1RSTR1_TIM5RST_Pos (3U)
  11633. #define RCC_APB1RSTR1_TIM5RST_Msk (0x1UL << RCC_APB1RSTR1_TIM5RST_Pos)/*!< 0x00000008 */
  11634. #define RCC_APB1RSTR1_TIM5RST RCC_APB1RSTR1_TIM5RST_Msk
  11635. #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
  11636. #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos)/*!< 0x00000010 */
  11637. #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk
  11638. #define RCC_APB1RSTR1_TIM7RST_Pos (5U)
  11639. #define RCC_APB1RSTR1_TIM7RST_Msk (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos)/*!< 0x00000020 */
  11640. #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk
  11641. #define RCC_APB1RSTR1_CRSRST_Pos (8U)
  11642. #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos)/*!< 0x00000100 */
  11643. #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
  11644. #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
  11645. #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos)/*!< 0x00004000 */
  11646. #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
  11647. #define RCC_APB1RSTR1_SPI3RST_Pos (15U)
  11648. #define RCC_APB1RSTR1_SPI3RST_Msk (0x1UL << RCC_APB1RSTR1_SPI3RST_Pos)/*!< 0x00008000 */
  11649. #define RCC_APB1RSTR1_SPI3RST RCC_APB1RSTR1_SPI3RST_Msk
  11650. #define RCC_APB1RSTR1_USART2RST_Pos (17U)
  11651. #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos)/*!< 0x00020000 */
  11652. #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk
  11653. #define RCC_APB1RSTR1_USART3RST_Pos (18U)
  11654. #define RCC_APB1RSTR1_USART3RST_Msk (0x1UL << RCC_APB1RSTR1_USART3RST_Pos)/*!< 0x00040000 */
  11655. #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk
  11656. #define RCC_APB1RSTR1_UART4RST_Pos (19U)
  11657. #define RCC_APB1RSTR1_UART4RST_Msk (0x1UL << RCC_APB1RSTR1_UART4RST_Pos)/*!< 0x00080000 */
  11658. #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk
  11659. #define RCC_APB1RSTR1_UART5RST_Pos (20U)
  11660. #define RCC_APB1RSTR1_UART5RST_Msk (0x1UL << RCC_APB1RSTR1_UART5RST_Pos)/*!< 0x00100000 */
  11661. #define RCC_APB1RSTR1_UART5RST RCC_APB1RSTR1_UART5RST_Msk
  11662. #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
  11663. #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos)/*!< 0x00200000 */
  11664. #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
  11665. #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
  11666. #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos)/*!< 0x00400000 */
  11667. #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk
  11668. #define RCC_APB1RSTR1_USBRST_Pos (23U)
  11669. #define RCC_APB1RSTR1_USBRST_Msk (0x1UL << RCC_APB1RSTR1_USBRST_Pos)/*!< 0x00800000 */
  11670. #define RCC_APB1RSTR1_USBRST RCC_APB1RSTR1_USBRST_Msk
  11671. #define RCC_APB1RSTR1_FDCANRST_Pos (25U)
  11672. #define RCC_APB1RSTR1_FDCANRST_Msk (0x1UL << RCC_APB1RSTR1_FDCANRST_Pos)/*!< 0x02000000 */
  11673. #define RCC_APB1RSTR1_FDCANRST RCC_APB1RSTR1_FDCANRST_Msk
  11674. #define RCC_APB1RSTR1_PWRRST_Pos (28U)
  11675. #define RCC_APB1RSTR1_PWRRST_Msk (0x1UL << RCC_APB1RSTR1_PWRRST_Pos)/*!< 0x10000000 */
  11676. #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk
  11677. #define RCC_APB1RSTR1_I2C3RST_Pos (30U)
  11678. #define RCC_APB1RSTR1_I2C3RST_Msk (0x1UL << RCC_APB1RSTR1_I2C3RST_Pos)/*!< 0x40000000 */
  11679. #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk
  11680. #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
  11681. #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1UL << RCC_APB1RSTR1_LPTIM1RST_Pos)/*!< 0x80000000 */
  11682. #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
  11683. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  11684. #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
  11685. #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1UL << RCC_APB1RSTR2_LPUART1RST_Pos)/*!< 0x00000001 */
  11686. #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
  11687. #define RCC_APB1RSTR2_I2C4RST_Pos (1U)
  11688. #define RCC_APB1RSTR2_I2C4RST_Msk (0x1UL << RCC_APB1RSTR2_I2C4RST_Pos)/*!< 0x00000002 */
  11689. #define RCC_APB1RSTR2_I2C4RST RCC_APB1RSTR2_I2C4RST_Msk
  11690. #define RCC_APB1RSTR2_UCPD1RST_Pos (8U)
  11691. #define RCC_APB1RSTR2_UCPD1RST_Msk (0x1UL << RCC_APB1RSTR2_UCPD1RST_Pos)/*!< 0x00000100 */
  11692. #define RCC_APB1RSTR2_UCPD1RST RCC_APB1RSTR2_UCPD1RST_Msk
  11693. /******************** Bit definition for RCC_APB2RSTR register **************/
  11694. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  11695. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos)/*!< 0x00000001 */
  11696. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  11697. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  11698. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos)/*!< 0x00000800 */
  11699. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  11700. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  11701. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos)/*!< 0x00001000 */
  11702. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  11703. #define RCC_APB2RSTR_TIM8RST_Pos (13U)
  11704. #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos)/*!< 0x00002000 */
  11705. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
  11706. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  11707. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos)/*!< 0x00004000 */
  11708. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  11709. #define RCC_APB2RSTR_SPI4RST_Pos (15U)
  11710. #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos)/*!< 0x00008000 */
  11711. #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
  11712. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  11713. #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos)/*!< 0x00010000 */
  11714. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
  11715. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  11716. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos)/*!< 0x00020000 */
  11717. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
  11718. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  11719. #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos)/*!< 0x00040000 */
  11720. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
  11721. #define RCC_APB2RSTR_TIM20RST_Pos (20U)
  11722. #define RCC_APB2RSTR_TIM20RST_Msk (0x1UL << RCC_APB2RSTR_TIM20RST_Pos)/*!< 0x00100000 */
  11723. #define RCC_APB2RSTR_TIM20RST RCC_APB2RSTR_TIM20RST_Msk
  11724. #define RCC_APB2RSTR_SAI1RST_Pos (21U)
  11725. #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos)/*!< 0x00200000 */
  11726. #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
  11727. #define RCC_APB2RSTR_HRTIM1RST_Pos (26U)
  11728. #define RCC_APB2RSTR_HRTIM1RST_Msk (0x1UL << RCC_APB2RSTR_HRTIM1RST_Pos)/*!< 0x04000000 */
  11729. #define RCC_APB2RSTR_HRTIM1RST RCC_APB2RSTR_HRTIM1RST_Msk
  11730. /******************** Bit definition for RCC_AHB1ENR register ***************/
  11731. #define RCC_AHB1ENR_DMA1EN_Pos (0U)
  11732. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
  11733. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  11734. #define RCC_AHB1ENR_DMA2EN_Pos (1U)
  11735. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
  11736. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  11737. #define RCC_AHB1ENR_DMAMUX1EN_Pos (2U)
  11738. #define RCC_AHB1ENR_DMAMUX1EN_Msk (0x1UL << RCC_AHB1ENR_DMAMUX1EN_Pos)/*!< 0x00000004 */
  11739. #define RCC_AHB1ENR_DMAMUX1EN RCC_AHB1ENR_DMAMUX1EN_Msk
  11740. #define RCC_AHB1ENR_CORDICEN_Pos (3U)
  11741. #define RCC_AHB1ENR_CORDICEN_Msk (0x1UL << RCC_AHB1ENR_CORDICEN_Pos)/*!< 0x00000008 */
  11742. #define RCC_AHB1ENR_CORDICEN RCC_AHB1ENR_CORDICEN_Msk
  11743. #define RCC_AHB1ENR_FMACEN_Pos (4U)
  11744. #define RCC_AHB1ENR_FMACEN_Msk (0x1UL << RCC_AHB1ENR_FMACEN_Pos) /*!< 0x00000010 */
  11745. #define RCC_AHB1ENR_FMACEN RCC_AHB1ENR_FMACEN_Msk
  11746. #define RCC_AHB1ENR_FLASHEN_Pos (8U)
  11747. #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos)/*!< 0x00000100 */
  11748. #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk
  11749. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  11750. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  11751. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  11752. /******************** Bit definition for RCC_AHB2ENR register ***************/
  11753. #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
  11754. #define RCC_AHB2ENR_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR_GPIOAEN_Pos)/*!< 0x00000001 */
  11755. #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
  11756. #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
  11757. #define RCC_AHB2ENR_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR_GPIOBEN_Pos)/*!< 0x00000002 */
  11758. #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
  11759. #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
  11760. #define RCC_AHB2ENR_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR_GPIOCEN_Pos)/*!< 0x00000004 */
  11761. #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
  11762. #define RCC_AHB2ENR_GPIODEN_Pos (3U)
  11763. #define RCC_AHB2ENR_GPIODEN_Msk (0x1UL << RCC_AHB2ENR_GPIODEN_Pos)/*!< 0x00000008 */
  11764. #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
  11765. #define RCC_AHB2ENR_GPIOEEN_Pos (4U)
  11766. #define RCC_AHB2ENR_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR_GPIOEEN_Pos)/*!< 0x00000010 */
  11767. #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk
  11768. #define RCC_AHB2ENR_GPIOFEN_Pos (5U)
  11769. #define RCC_AHB2ENR_GPIOFEN_Msk (0x1UL << RCC_AHB2ENR_GPIOFEN_Pos)/*!< 0x00000020 */
  11770. #define RCC_AHB2ENR_GPIOFEN RCC_AHB2ENR_GPIOFEN_Msk
  11771. #define RCC_AHB2ENR_GPIOGEN_Pos (6U)
  11772. #define RCC_AHB2ENR_GPIOGEN_Msk (0x1UL << RCC_AHB2ENR_GPIOGEN_Pos)/*!< 0x00000040 */
  11773. #define RCC_AHB2ENR_GPIOGEN RCC_AHB2ENR_GPIOGEN_Msk
  11774. #define RCC_AHB2ENR_ADC12EN_Pos (13U)
  11775. #define RCC_AHB2ENR_ADC12EN_Msk (0x1UL << RCC_AHB2ENR_ADC12EN_Pos) /*!< 0x00002000 */
  11776. #define RCC_AHB2ENR_ADC12EN RCC_AHB2ENR_ADC12EN_Msk
  11777. #define RCC_AHB2ENR_ADC345EN_Pos (14U)
  11778. #define RCC_AHB2ENR_ADC345EN_Msk (0x1UL << RCC_AHB2ENR_ADC345EN_Pos) /*!< 0x00004000 */
  11779. #define RCC_AHB2ENR_ADC345EN RCC_AHB2ENR_ADC345EN_Msk
  11780. #define RCC_AHB2ENR_DAC1EN_Pos (16U)
  11781. #define RCC_AHB2ENR_DAC1EN_Msk (0x1UL << RCC_AHB2ENR_DAC1EN_Pos) /*!< 0x00010000 */
  11782. #define RCC_AHB2ENR_DAC1EN RCC_AHB2ENR_DAC1EN_Msk
  11783. #define RCC_AHB2ENR_DAC2EN_Pos (17U)
  11784. #define RCC_AHB2ENR_DAC2EN_Msk (0x1UL << RCC_AHB2ENR_DAC2EN_Pos) /*!< 0x00020000 */
  11785. #define RCC_AHB2ENR_DAC2EN RCC_AHB2ENR_DAC2EN_Msk
  11786. #define RCC_AHB2ENR_DAC3EN_Pos (18U)
  11787. #define RCC_AHB2ENR_DAC3EN_Msk (0x1UL << RCC_AHB2ENR_DAC3EN_Pos) /*!< 0x00040000 */
  11788. #define RCC_AHB2ENR_DAC3EN RCC_AHB2ENR_DAC3EN_Msk
  11789. #define RCC_AHB2ENR_DAC4EN_Pos (19U)
  11790. #define RCC_AHB2ENR_DAC4EN_Msk (0x1UL << RCC_AHB2ENR_DAC4EN_Pos) /*!< 0x00080000 */
  11791. #define RCC_AHB2ENR_DAC4EN RCC_AHB2ENR_DAC4EN_Msk
  11792. #define RCC_AHB2ENR_AESEN_Pos (24U)
  11793. #define RCC_AHB2ENR_AESEN_Msk (0x1UL << RCC_AHB2ENR_AESEN_Pos) /*!< 0x01000000 */
  11794. #define RCC_AHB2ENR_AESEN RCC_AHB2ENR_AESEN_Msk
  11795. #define RCC_AHB2ENR_RNGEN_Pos (26U)
  11796. #define RCC_AHB2ENR_RNGEN_Msk (0x1UL << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x04000000 */
  11797. #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
  11798. /******************** Bit definition for RCC_AHB3ENR register ***************/
  11799. #define RCC_AHB3ENR_FMCEN_Pos (0U)
  11800. #define RCC_AHB3ENR_FMCEN_Msk (0x1UL << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00000001 */
  11801. #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
  11802. #define RCC_AHB3ENR_QSPIEN_Pos (8U)
  11803. #define RCC_AHB3ENR_QSPIEN_Msk (0x1UL << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */
  11804. #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk
  11805. /******************** Bit definition for RCC_APB1ENR1 register ***************/
  11806. #define RCC_APB1ENR1_TIM2EN_Pos (0U)
  11807. #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos)/*!< 0x00000001 */
  11808. #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
  11809. #define RCC_APB1ENR1_TIM3EN_Pos (1U)
  11810. #define RCC_APB1ENR1_TIM3EN_Msk (0x1UL << RCC_APB1ENR1_TIM3EN_Pos)/*!< 0x00000002 */
  11811. #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk
  11812. #define RCC_APB1ENR1_TIM4EN_Pos (2U)
  11813. #define RCC_APB1ENR1_TIM4EN_Msk (0x1UL << RCC_APB1ENR1_TIM4EN_Pos)/*!< 0x00000004 */
  11814. #define RCC_APB1ENR1_TIM4EN RCC_APB1ENR1_TIM4EN_Msk
  11815. #define RCC_APB1ENR1_TIM5EN_Pos (3U)
  11816. #define RCC_APB1ENR1_TIM5EN_Msk (0x1UL << RCC_APB1ENR1_TIM5EN_Pos)/*!< 0x00000008 */
  11817. #define RCC_APB1ENR1_TIM5EN RCC_APB1ENR1_TIM5EN_Msk
  11818. #define RCC_APB1ENR1_TIM6EN_Pos (4U)
  11819. #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos)/*!< 0x00000010 */
  11820. #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk
  11821. #define RCC_APB1ENR1_TIM7EN_Pos (5U)
  11822. #define RCC_APB1ENR1_TIM7EN_Msk (0x1UL << RCC_APB1ENR1_TIM7EN_Pos)/*!< 0x00000020 */
  11823. #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk
  11824. #define RCC_APB1ENR1_CRSEN_Pos (8U)
  11825. #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x00000100 */
  11826. #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
  11827. #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
  11828. #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1UL << RCC_APB1ENR1_RTCAPBEN_Pos)/*!< 0x00000400 */
  11829. #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
  11830. #define RCC_APB1ENR1_WWDGEN_Pos (11U)
  11831. #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos)/*!< 0x00000800 */
  11832. #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
  11833. #define RCC_APB1ENR1_SPI2EN_Pos (14U)
  11834. #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos)/*!< 0x00004000 */
  11835. #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
  11836. #define RCC_APB1ENR1_SPI3EN_Pos (15U)
  11837. #define RCC_APB1ENR1_SPI3EN_Msk (0x1UL << RCC_APB1ENR1_SPI3EN_Pos)/*!< 0x00008000 */
  11838. #define RCC_APB1ENR1_SPI3EN RCC_APB1ENR1_SPI3EN_Msk
  11839. #define RCC_APB1ENR1_USART2EN_Pos (17U)
  11840. #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos)/*!< 0x00020000 */
  11841. #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk
  11842. #define RCC_APB1ENR1_USART3EN_Pos (18U)
  11843. #define RCC_APB1ENR1_USART3EN_Msk (0x1UL << RCC_APB1ENR1_USART3EN_Pos)/*!< 0x00040000 */
  11844. #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk
  11845. #define RCC_APB1ENR1_UART4EN_Pos (19U)
  11846. #define RCC_APB1ENR1_UART4EN_Msk (0x1UL << RCC_APB1ENR1_UART4EN_Pos)/*!< 0x00080000 */
  11847. #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk
  11848. #define RCC_APB1ENR1_UART5EN_Pos (20U)
  11849. #define RCC_APB1ENR1_UART5EN_Msk (0x1UL << RCC_APB1ENR1_UART5EN_Pos)/*!< 0x00100000 */
  11850. #define RCC_APB1ENR1_UART5EN RCC_APB1ENR1_UART5EN_Msk
  11851. #define RCC_APB1ENR1_I2C1EN_Pos (21U)
  11852. #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos)/*!< 0x00200000 */
  11853. #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
  11854. #define RCC_APB1ENR1_I2C2EN_Pos (22U)
  11855. #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos)/*!< 0x00400000 */
  11856. #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk
  11857. #define RCC_APB1ENR1_USBEN_Pos (23U)
  11858. #define RCC_APB1ENR1_USBEN_Msk (0x1UL << RCC_APB1ENR1_USBEN_Pos)/*!< 0x00800000 */
  11859. #define RCC_APB1ENR1_USBEN RCC_APB1ENR1_USBEN_Msk
  11860. #define RCC_APB1ENR1_FDCANEN_Pos (25U)
  11861. #define RCC_APB1ENR1_FDCANEN_Msk (0x1UL << RCC_APB1ENR1_FDCANEN_Pos)/*!< 0x02000000 */
  11862. #define RCC_APB1ENR1_FDCANEN RCC_APB1ENR1_FDCANEN_Msk
  11863. #define RCC_APB1ENR1_PWREN_Pos (28U)
  11864. #define RCC_APB1ENR1_PWREN_Msk (0x1UL << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
  11865. #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk
  11866. #define RCC_APB1ENR1_I2C3EN_Pos (30U)
  11867. #define RCC_APB1ENR1_I2C3EN_Msk (0x1UL << RCC_APB1ENR1_I2C3EN_Pos)/*!< 0x40000000 */
  11868. #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk
  11869. #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
  11870. #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1UL << RCC_APB1ENR1_LPTIM1EN_Pos)/*!< 0x80000000 */
  11871. #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
  11872. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  11873. #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
  11874. #define RCC_APB1ENR2_LPUART1EN_Msk (0x1UL << RCC_APB1ENR2_LPUART1EN_Pos)/*!< 0x00000001 */
  11875. #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
  11876. #define RCC_APB1ENR2_I2C4EN_Pos (1U)
  11877. #define RCC_APB1ENR2_I2C4EN_Msk (0x1UL << RCC_APB1ENR2_I2C4EN_Pos)/*!< 0x00000002 */
  11878. #define RCC_APB1ENR2_I2C4EN RCC_APB1ENR2_I2C4EN_Msk
  11879. #define RCC_APB1ENR2_UCPD1EN_Pos (8U)
  11880. #define RCC_APB1ENR2_UCPD1EN_Msk (0x1UL << RCC_APB1ENR2_UCPD1EN_Pos)/*!< 0x00000100 */
  11881. #define RCC_APB1ENR2_UCPD1EN RCC_APB1ENR2_UCPD1EN_Msk
  11882. /******************** Bit definition for RCC_APB2ENR register ***************/
  11883. #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
  11884. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos)/*!< 0x00000001 */
  11885. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  11886. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  11887. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  11888. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  11889. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  11890. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  11891. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  11892. #define RCC_APB2ENR_TIM8EN_Pos (13U)
  11893. #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
  11894. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
  11895. #define RCC_APB2ENR_USART1EN_Pos (14U)
  11896. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos)/*!< 0x00004000 */
  11897. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  11898. #define RCC_APB2ENR_SPI4EN_Pos (15U)
  11899. #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00008000 */
  11900. #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
  11901. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  11902. #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos)/*!< 0x00010000 */
  11903. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
  11904. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  11905. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos)/*!< 0x00020000 */
  11906. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
  11907. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  11908. #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos)/*!< 0x00040000 */
  11909. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
  11910. #define RCC_APB2ENR_TIM20EN_Pos (20U)
  11911. #define RCC_APB2ENR_TIM20EN_Msk (0x1UL << RCC_APB2ENR_TIM20EN_Pos)/*!< 0x00100000 */
  11912. #define RCC_APB2ENR_TIM20EN RCC_APB2ENR_TIM20EN_Msk
  11913. #define RCC_APB2ENR_SAI1EN_Pos (21U)
  11914. #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos)/*!< 0x00200000 */
  11915. #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
  11916. #define RCC_APB2ENR_HRTIM1EN_Pos (26U)
  11917. #define RCC_APB2ENR_HRTIM1EN_Msk (0x1UL << RCC_APB2ENR_HRTIM1EN_Pos)/*!< 0x04000000 */
  11918. #define RCC_APB2ENR_HRTIM1EN RCC_APB2ENR_HRTIM1EN_Msk
  11919. /******************** Bit definition for RCC_AHB1SMENR register ***************/
  11920. #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
  11921. #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA1SMEN_Pos)/*!< 0x00000001 */
  11922. #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
  11923. #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
  11924. #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2SMEN_Pos)/*!< 0x00000002 */
  11925. #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
  11926. #define RCC_AHB1SMENR_DMAMUX1SMEN_Pos (2U)
  11927. #define RCC_AHB1SMENR_DMAMUX1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DMAMUX1SMEN_Pos)/*!< 0x00000004 */
  11928. #define RCC_AHB1SMENR_DMAMUX1SMEN RCC_AHB1SMENR_DMAMUX1SMEN_Msk
  11929. #define RCC_AHB1SMENR_CORDICSMEN_Pos (3U)
  11930. #define RCC_AHB1SMENR_CORDICSMEN_Msk (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos)/*!< 0x00000008 */
  11931. #define RCC_AHB1SMENR_CORDICSMEN RCC_AHB1SMENR_CORDICSMEN_Msk
  11932. #define RCC_AHB1SMENR_FMACSMEN_Pos (4U)
  11933. #define RCC_AHB1SMENR_FMACSMEN_Msk (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos) /*!< 0x00000010 */
  11934. #define RCC_AHB1SMENR_FMACSMEN RCC_AHB1SMENR_FMACSMEN_Msk
  11935. #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
  11936. #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos)/*!< 0x00000100 */
  11937. #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk
  11938. #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
  11939. #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos)/*!< 0x00000200 */
  11940. #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
  11941. #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
  11942. #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos)/*!< 0x00001000 */
  11943. #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
  11944. /******************** Bit definition for RCC_AHB2SMENR register *************/
  11945. #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
  11946. #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOASMEN_Pos)/*!< 0x00000001 */
  11947. #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
  11948. #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
  11949. #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOBSMEN_Pos)/*!< 0x00000002 */
  11950. #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
  11951. #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
  11952. #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOCSMEN_Pos)/*!< 0x00000004 */
  11953. #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
  11954. #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
  11955. #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIODSMEN_Pos)/*!< 0x00000008 */
  11956. #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
  11957. #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U)
  11958. #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOESMEN_Pos)/*!< 0x00000010 */
  11959. #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk
  11960. #define RCC_AHB2SMENR_GPIOFSMEN_Pos (5U)
  11961. #define RCC_AHB2SMENR_GPIOFSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOFSMEN_Pos)/*!< 0x00000020 */
  11962. #define RCC_AHB2SMENR_GPIOFSMEN RCC_AHB2SMENR_GPIOFSMEN_Msk
  11963. #define RCC_AHB2SMENR_GPIOGSMEN_Pos (6U)
  11964. #define RCC_AHB2SMENR_GPIOGSMEN_Msk (0x1UL << RCC_AHB2SMENR_GPIOGSMEN_Pos)/*!< 0x00000040 */
  11965. #define RCC_AHB2SMENR_GPIOGSMEN RCC_AHB2SMENR_GPIOGSMEN_Msk
  11966. #define RCC_AHB2SMENR_CCMSRAMSMEN_Pos (9U)
  11967. #define RCC_AHB2SMENR_CCMSRAMSMEN_Msk (0x1UL << RCC_AHB2SMENR_CCMSRAMSMEN_Pos) /*!< 0x00000200 */
  11968. #define RCC_AHB2SMENR_CCMSRAMSMEN RCC_AHB2SMENR_CCMSRAMSMEN_Msk
  11969. #define RCC_AHB2SMENR_SRAM2SMEN_Pos (10U)
  11970. #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR_SRAM2SMEN_Pos)/*!< 0x00000400 */
  11971. #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk
  11972. #define RCC_AHB2SMENR_ADC12SMEN_Pos (13U)
  11973. #define RCC_AHB2SMENR_ADC12SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC12SMEN_Pos)/*!< 0x00002000 */
  11974. #define RCC_AHB2SMENR_ADC12SMEN RCC_AHB2SMENR_ADC12SMEN_Msk
  11975. #define RCC_AHB2SMENR_ADC345SMEN_Pos (14U)
  11976. #define RCC_AHB2SMENR_ADC345SMEN_Msk (0x1UL << RCC_AHB2SMENR_ADC345SMEN_Pos)/*!< 0x00004000 */
  11977. #define RCC_AHB2SMENR_ADC345SMEN RCC_AHB2SMENR_ADC345SMEN_Msk
  11978. #define RCC_AHB2SMENR_DAC1SMEN_Pos (16U)
  11979. #define RCC_AHB2SMENR_DAC1SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC1SMEN_Pos)/*!< 0x00010000 */
  11980. #define RCC_AHB2SMENR_DAC1SMEN RCC_AHB2SMENR_DAC1SMEN_Msk
  11981. #define RCC_AHB2SMENR_DAC2SMEN_Pos (17U)
  11982. #define RCC_AHB2SMENR_DAC2SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC2SMEN_Pos)/*!< 0x00020000 */
  11983. #define RCC_AHB2SMENR_DAC2SMEN RCC_AHB2SMENR_DAC2SMEN_Msk
  11984. #define RCC_AHB2SMENR_DAC3SMEN_Pos (18U)
  11985. #define RCC_AHB2SMENR_DAC3SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC3SMEN_Pos)/*!< 0x00040000 */
  11986. #define RCC_AHB2SMENR_DAC3SMEN RCC_AHB2SMENR_DAC3SMEN_Msk
  11987. #define RCC_AHB2SMENR_DAC4SMEN_Pos (19U)
  11988. #define RCC_AHB2SMENR_DAC4SMEN_Msk (0x1UL << RCC_AHB2SMENR_DAC4SMEN_Pos)/*!< 0x00080000 */
  11989. #define RCC_AHB2SMENR_DAC4SMEN RCC_AHB2SMENR_DAC4SMEN_Msk
  11990. #define RCC_AHB2SMENR_AESSMEN_Pos (24U)
  11991. #define RCC_AHB2SMENR_AESSMEN_Msk (0x1UL << RCC_AHB2SMENR_AESSMEN_Pos)/*!< 0x01000000 */
  11992. #define RCC_AHB2SMENR_AESSMEN RCC_AHB2SMENR_AESSMEN_Msk
  11993. #define RCC_AHB2SMENR_RNGSMEN_Pos (26U)
  11994. #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR_RNGSMEN_Pos)/*!< 0x04000000 */
  11995. #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk
  11996. /******************** Bit definition for RCC_AHB3SMENR register *************/
  11997. #define RCC_AHB3SMENR_FMCSMEN_Pos (0U)
  11998. #define RCC_AHB3SMENR_FMCSMEN_Msk (0x1UL << RCC_AHB3SMENR_FMCSMEN_Pos)/*!< 0x00000001 */
  11999. #define RCC_AHB3SMENR_FMCSMEN RCC_AHB3SMENR_FMCSMEN_Msk
  12000. #define RCC_AHB3SMENR_QSPISMEN_Pos (8U)
  12001. #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1UL << RCC_AHB3SMENR_QSPISMEN_Pos)/*!< 0x00000100 */
  12002. #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk
  12003. /******************** Bit definition for RCC_APB1SMENR1 register *************/
  12004. #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
  12005. #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos)/*!< 0x00000001 */
  12006. #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
  12007. #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U)
  12008. #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos)/*!< 0x00000002 */
  12009. #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk
  12010. #define RCC_APB1SMENR1_TIM4SMEN_Pos (2U)
  12011. #define RCC_APB1SMENR1_TIM4SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos)/*!< 0x00000004 */
  12012. #define RCC_APB1SMENR1_TIM4SMEN RCC_APB1SMENR1_TIM4SMEN_Msk
  12013. #define RCC_APB1SMENR1_TIM5SMEN_Pos (3U)
  12014. #define RCC_APB1SMENR1_TIM5SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM5SMEN_Pos)/*!< 0x00000008 */
  12015. #define RCC_APB1SMENR1_TIM5SMEN RCC_APB1SMENR1_TIM5SMEN_Msk
  12016. #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
  12017. #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos)/*!< 0x00000010 */
  12018. #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk
  12019. #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U)
  12020. #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos)/*!< 0x00000020 */
  12021. #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk
  12022. #define RCC_APB1SMENR1_CRSSMEN_Pos (8U)
  12023. #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos)/*!< 0x00000100 */
  12024. #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
  12025. #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
  12026. #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APB1SMENR1_RTCAPBSMEN_Pos)/*!< 0x00000400 */
  12027. #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
  12028. #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
  12029. #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos)/*!< 0x00000800 */
  12030. #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
  12031. #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
  12032. #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos)/*!< 0x00004000 */
  12033. #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
  12034. #define RCC_APB1SMENR1_SPI3SMEN_Pos (15U)
  12035. #define RCC_APB1SMENR1_SPI3SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI3SMEN_Pos)/*!< 0x00008000 */
  12036. #define RCC_APB1SMENR1_SPI3SMEN RCC_APB1SMENR1_SPI3SMEN_Msk
  12037. #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
  12038. #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos)/*!< 0x00020000 */
  12039. #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk
  12040. #define RCC_APB1SMENR1_USART3SMEN_Pos (18U)
  12041. #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos)/*!< 0x00040000 */
  12042. #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk
  12043. #define RCC_APB1SMENR1_UART4SMEN_Pos (19U)
  12044. #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos)/*!< 0x00080000 */
  12045. #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk
  12046. #define RCC_APB1SMENR1_UART5SMEN_Pos (20U)
  12047. #define RCC_APB1SMENR1_UART5SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos)/*!< 0x00100000 */
  12048. #define RCC_APB1SMENR1_UART5SMEN RCC_APB1SMENR1_UART5SMEN_Msk
  12049. #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
  12050. #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos)/*!< 0x00200000 */
  12051. #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
  12052. #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
  12053. #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos)/*!< 0x00400000 */
  12054. #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk
  12055. #define RCC_APB1SMENR1_USBSMEN_Pos (23U)
  12056. #define RCC_APB1SMENR1_USBSMEN_Msk (0x1UL << RCC_APB1SMENR1_USBSMEN_Pos)/*!< 0x00800000 */
  12057. #define RCC_APB1SMENR1_USBSMEN RCC_APB1SMENR1_USBSMEN_Msk
  12058. #define RCC_APB1SMENR1_FDCANSMEN_Pos (25U)
  12059. #define RCC_APB1SMENR1_FDCANSMEN_Msk (0x1UL << RCC_APB1SMENR1_FDCANSMEN_Pos)/*!< 0x02000000 */
  12060. #define RCC_APB1SMENR1_FDCANSMEN RCC_APB1SMENR1_FDCANSMEN_Msk
  12061. #define RCC_APB1SMENR1_PWRSMEN_Pos (28U)
  12062. #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1UL << RCC_APB1SMENR1_PWRSMEN_Pos)/*!< 0x10000000 */
  12063. #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk
  12064. #define RCC_APB1SMENR1_I2C3SMEN_Pos (30U)
  12065. #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C3SMEN_Pos)/*!< 0x40000000 */
  12066. #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk
  12067. #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
  12068. #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1UL << RCC_APB1SMENR1_LPTIM1SMEN_Pos)/*!< 0x80000000 */
  12069. #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
  12070. /******************** Bit definition for RCC_APB1SMENR2 register *************/
  12071. #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
  12072. #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPUART1SMEN_Pos)/*!< 0x00000001 */
  12073. #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
  12074. #define RCC_APB1SMENR2_I2C4SMEN_Pos (1U)
  12075. #define RCC_APB1SMENR2_I2C4SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C4SMEN_Pos)/*!< 0x00000002 */
  12076. #define RCC_APB1SMENR2_I2C4SMEN RCC_APB1SMENR2_I2C4SMEN_Msk
  12077. #define RCC_APB1SMENR2_UCPD1SMEN_Pos (8U)
  12078. #define RCC_APB1SMENR2_UCPD1SMEN_Msk (0x1UL << RCC_APB1SMENR2_UCPD1SMEN_Pos)/*!< 0x00000100 */
  12079. #define RCC_APB1SMENR2_UCPD1SMEN RCC_APB1SMENR2_UCPD1SMEN_Msk
  12080. /******************** Bit definition for RCC_APB2SMENR register *************/
  12081. #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
  12082. #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB2SMENR_SYSCFGSMEN_Pos)/*!< 0x00000001 */
  12083. #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
  12084. #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
  12085. #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos)/*!< 0x00000800 */
  12086. #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
  12087. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  12088. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos)/*!< 0x00001000 */
  12089. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
  12090. #define RCC_APB2SMENR_TIM8SMEN_Pos (13U)
  12091. #define RCC_APB2SMENR_TIM8SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos)/*!< 0x00002000 */
  12092. #define RCC_APB2SMENR_TIM8SMEN RCC_APB2SMENR_TIM8SMEN_Msk
  12093. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  12094. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos)/*!< 0x00004000 */
  12095. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
  12096. #define RCC_APB2SMENR_SPI4SMEN_Pos (15U)
  12097. #define RCC_APB2SMENR_SPI4SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI4SMEN_Pos)/*!< 0x00008000 */
  12098. #define RCC_APB2SMENR_SPI4SMEN RCC_APB2SMENR_SPI4SMEN_Msk
  12099. #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
  12100. #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos)/*!< 0x00010000 */
  12101. #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk
  12102. #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
  12103. #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos)/*!< 0x00020000 */
  12104. #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
  12105. #define RCC_APB2SMENR_TIM17SMEN_Pos (18U)
  12106. #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos)/*!< 0x00040000 */
  12107. #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk
  12108. #define RCC_APB2SMENR_TIM20SMEN_Pos (20U)
  12109. #define RCC_APB2SMENR_TIM20SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM20SMEN_Pos)/*!< 0x00100000 */
  12110. #define RCC_APB2SMENR_TIM20SMEN RCC_APB2SMENR_TIM20SMEN_Msk
  12111. #define RCC_APB2SMENR_SAI1SMEN_Pos (21U)
  12112. #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos)/*!< 0x00200000 */
  12113. #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk
  12114. #define RCC_APB2SMENR_HRTIM1SMEN_Pos (26U)
  12115. #define RCC_APB2SMENR_HRTIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_HRTIM1SMEN_Pos)/*!< 0x04000000 */
  12116. #define RCC_APB2SMENR_HRTIM1SMEN RCC_APB2SMENR_HRTIM1SMEN_Msk
  12117. /******************** Bit definition for RCC_CCIPR register ******************/
  12118. #define RCC_CCIPR_USART1SEL_Pos (0U)
  12119. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000003 */
  12120. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  12121. #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000001 */
  12122. #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos)/*!< 0x00000002 */
  12123. #define RCC_CCIPR_USART2SEL_Pos (2U)
  12124. #define RCC_CCIPR_USART2SEL_Msk (0x3UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x0000000C */
  12125. #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
  12126. #define RCC_CCIPR_USART2SEL_0 (0x1UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000004 */
  12127. #define RCC_CCIPR_USART2SEL_1 (0x2UL << RCC_CCIPR_USART2SEL_Pos)/*!< 0x00000008 */
  12128. #define RCC_CCIPR_USART3SEL_Pos (4U)
  12129. #define RCC_CCIPR_USART3SEL_Msk (0x3UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000030 */
  12130. #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk
  12131. #define RCC_CCIPR_USART3SEL_0 (0x1UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000010 */
  12132. #define RCC_CCIPR_USART3SEL_1 (0x2UL << RCC_CCIPR_USART3SEL_Pos)/*!< 0x00000020 */
  12133. #define RCC_CCIPR_UART4SEL_Pos (6U)
  12134. #define RCC_CCIPR_UART4SEL_Msk (0x3UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */
  12135. #define RCC_CCIPR_UART4SEL RCC_CCIPR_UART4SEL_Msk
  12136. #define RCC_CCIPR_UART4SEL_0 (0x1UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */
  12137. #define RCC_CCIPR_UART4SEL_1 (0x2UL << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */
  12138. #define RCC_CCIPR_UART5SEL_Pos (8U)
  12139. #define RCC_CCIPR_UART5SEL_Msk (0x3UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000300 */
  12140. #define RCC_CCIPR_UART5SEL RCC_CCIPR_UART5SEL_Msk
  12141. #define RCC_CCIPR_UART5SEL_0 (0x1UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000100 */
  12142. #define RCC_CCIPR_UART5SEL_1 (0x2UL << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000200 */
  12143. #define RCC_CCIPR_LPUART1SEL_Pos (10U)
  12144. #define RCC_CCIPR_LPUART1SEL_Msk (0x3UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000C00 */
  12145. #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
  12146. #define RCC_CCIPR_LPUART1SEL_0 (0x1UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000400 */
  12147. #define RCC_CCIPR_LPUART1SEL_1 (0x2UL << RCC_CCIPR_LPUART1SEL_Pos)/*!< 0x00000800 */
  12148. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  12149. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  12150. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  12151. #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  12152. #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  12153. #define RCC_CCIPR_I2C2SEL_Pos (14U)
  12154. #define RCC_CCIPR_I2C2SEL_Msk (0x3UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */
  12155. #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk
  12156. #define RCC_CCIPR_I2C2SEL_0 (0x1UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */
  12157. #define RCC_CCIPR_I2C2SEL_1 (0x2UL << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */
  12158. #define RCC_CCIPR_I2C3SEL_Pos (16U)
  12159. #define RCC_CCIPR_I2C3SEL_Msk (0x3UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
  12160. #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
  12161. #define RCC_CCIPR_I2C3SEL_0 (0x1UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
  12162. #define RCC_CCIPR_I2C3SEL_1 (0x2UL << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
  12163. #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
  12164. #define RCC_CCIPR_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x000C0000 */
  12165. #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
  12166. #define RCC_CCIPR_LPTIM1SEL_0 (0x1UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00040000 */
  12167. #define RCC_CCIPR_LPTIM1SEL_1 (0x2UL << RCC_CCIPR_LPTIM1SEL_Pos)/*!< 0x00080000 */
  12168. #define RCC_CCIPR_SAI1SEL_Pos (20U)
  12169. #define RCC_CCIPR_SAI1SEL_Msk (0x3UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00300000 */
  12170. #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk
  12171. #define RCC_CCIPR_SAI1SEL_0 (0x1UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00100000 */
  12172. #define RCC_CCIPR_SAI1SEL_1 (0x2UL << RCC_CCIPR_SAI1SEL_Pos)/*!< 0x00200000 */
  12173. #define RCC_CCIPR_I2S23SEL_Pos (22U)
  12174. #define RCC_CCIPR_I2S23SEL_Msk (0x3UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00C00000 */
  12175. #define RCC_CCIPR_I2S23SEL RCC_CCIPR_I2S23SEL_Msk
  12176. #define RCC_CCIPR_I2S23SEL_0 (0x1UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00400000 */
  12177. #define RCC_CCIPR_I2S23SEL_1 (0x2UL << RCC_CCIPR_I2S23SEL_Pos)/*!< 0x00800000 */
  12178. #define RCC_CCIPR_FDCANSEL_Pos (24U)
  12179. #define RCC_CCIPR_FDCANSEL_Msk (0x3UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x03000000 */
  12180. #define RCC_CCIPR_FDCANSEL RCC_CCIPR_FDCANSEL_Msk
  12181. #define RCC_CCIPR_FDCANSEL_0 (0x1UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x01000000 */
  12182. #define RCC_CCIPR_FDCANSEL_1 (0x2UL << RCC_CCIPR_FDCANSEL_Pos) /*!< 0x02000000 */
  12183. #define RCC_CCIPR_CLK48SEL_Pos (26U)
  12184. #define RCC_CCIPR_CLK48SEL_Msk (0x3UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
  12185. #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
  12186. #define RCC_CCIPR_CLK48SEL_0 (0x1UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
  12187. #define RCC_CCIPR_CLK48SEL_1 (0x2UL << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
  12188. #define RCC_CCIPR_ADC12SEL_Pos (28U)
  12189. #define RCC_CCIPR_ADC12SEL_Msk (0x3UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x30000000 */
  12190. #define RCC_CCIPR_ADC12SEL RCC_CCIPR_ADC12SEL_Msk
  12191. #define RCC_CCIPR_ADC12SEL_0 (0x1UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x10000000 */
  12192. #define RCC_CCIPR_ADC12SEL_1 (0x2UL << RCC_CCIPR_ADC12SEL_Pos) /*!< 0x20000000 */
  12193. #define RCC_CCIPR_ADC345SEL_Pos (30U)
  12194. #define RCC_CCIPR_ADC345SEL_Msk (0x3UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */
  12195. #define RCC_CCIPR_ADC345SEL RCC_CCIPR_ADC345SEL_Msk
  12196. #define RCC_CCIPR_ADC345SEL_0 (0x1UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x40000000 */
  12197. #define RCC_CCIPR_ADC345SEL_1 (0x2UL << RCC_CCIPR_ADC345SEL_Pos) /*!< 0x80000000 */
  12198. /******************** Bit definition for RCC_BDCR register ******************/
  12199. #define RCC_BDCR_LSEON_Pos (0U)
  12200. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  12201. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  12202. #define RCC_BDCR_LSERDY_Pos (1U)
  12203. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  12204. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  12205. #define RCC_BDCR_LSEBYP_Pos (2U)
  12206. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  12207. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  12208. #define RCC_BDCR_LSEDRV_Pos (3U)
  12209. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  12210. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  12211. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  12212. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  12213. #define RCC_BDCR_LSECSSON_Pos (5U)
  12214. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  12215. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  12216. #define RCC_BDCR_LSECSSD_Pos (6U)
  12217. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  12218. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  12219. #define RCC_BDCR_RTCSEL_Pos (8U)
  12220. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  12221. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  12222. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  12223. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  12224. #define RCC_BDCR_RTCEN_Pos (15U)
  12225. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  12226. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  12227. #define RCC_BDCR_BDRST_Pos (16U)
  12228. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  12229. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  12230. #define RCC_BDCR_LSCOEN_Pos (24U)
  12231. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  12232. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  12233. #define RCC_BDCR_LSCOSEL_Pos (25U)
  12234. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  12235. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  12236. /******************** Bit definition for RCC_CSR register *******************/
  12237. #define RCC_CSR_LSION_Pos (0U)
  12238. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  12239. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  12240. #define RCC_CSR_LSIRDY_Pos (1U)
  12241. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  12242. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  12243. #define RCC_CSR_RMVF_Pos (23U)
  12244. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  12245. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  12246. #define RCC_CSR_OBLRSTF_Pos (25U)
  12247. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  12248. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  12249. #define RCC_CSR_PINRSTF_Pos (26U)
  12250. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  12251. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  12252. #define RCC_CSR_BORRSTF_Pos (27U)
  12253. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
  12254. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  12255. #define RCC_CSR_SFTRSTF_Pos (28U)
  12256. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  12257. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  12258. #define RCC_CSR_IWDGRSTF_Pos (29U)
  12259. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  12260. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  12261. #define RCC_CSR_WWDGRSTF_Pos (30U)
  12262. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  12263. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  12264. #define RCC_CSR_LPWRRSTF_Pos (31U)
  12265. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  12266. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  12267. /******************** Bit definition for RCC_CRRCR register *****************/
  12268. #define RCC_CRRCR_HSI48ON_Pos (0U)
  12269. #define RCC_CRRCR_HSI48ON_Msk (0x1UL << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
  12270. #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
  12271. #define RCC_CRRCR_HSI48RDY_Pos (1U)
  12272. #define RCC_CRRCR_HSI48RDY_Msk (0x1UL << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
  12273. #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
  12274. /*!< HSI48CAL configuration */
  12275. #define RCC_CRRCR_HSI48CAL_Pos (7U)
  12276. #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x0000FF80 */
  12277. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */
  12278. #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000080 */
  12279. #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000100 */
  12280. #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000200 */
  12281. #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000400 */
  12282. #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00000800 */
  12283. #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00001000 */
  12284. #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00002000 */
  12285. #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00004000 */
  12286. #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos)/*!< 0x00008000 */
  12287. /******************** Bit definition for RCC_CCIPR2 register ******************/
  12288. #define RCC_CCIPR2_I2C4SEL_Pos (0U)
  12289. #define RCC_CCIPR2_I2C4SEL_Msk (0x3UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000003 */
  12290. #define RCC_CCIPR2_I2C4SEL RCC_CCIPR2_I2C4SEL_Msk
  12291. #define RCC_CCIPR2_I2C4SEL_0 (0x1UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000001 */
  12292. #define RCC_CCIPR2_I2C4SEL_1 (0x2UL << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000002 */
  12293. #define RCC_CCIPR2_QSPISEL_Pos (20U)
  12294. #define RCC_CCIPR2_QSPISEL_Msk (0x3UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00030000 */
  12295. #define RCC_CCIPR2_QSPISEL RCC_CCIPR2_QSPISEL_Msk
  12296. #define RCC_CCIPR2_QSPISEL_0 (0x1UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00010000 */
  12297. #define RCC_CCIPR2_QSPISEL_1 (0x2UL << RCC_CCIPR2_QSPISEL_Pos) /*!< 0x00020000 */
  12298. /******************************************************************************/
  12299. /* */
  12300. /* RNG */
  12301. /* */
  12302. /******************************************************************************/
  12303. /******************** Bits definition for RNG_CR register *******************/
  12304. #define RNG_CR_RNGEN_Pos (2U)
  12305. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  12306. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  12307. #define RNG_CR_IE_Pos (3U)
  12308. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  12309. #define RNG_CR_IE RNG_CR_IE_Msk
  12310. #define RNG_CR_CED_Pos (5U)
  12311. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000020 */
  12312. #define RNG_CR_CED RNG_CR_IE_Msk
  12313. /******************** Bits definition for RNG_SR register *******************/
  12314. #define RNG_SR_DRDY_Pos (0U)
  12315. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  12316. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  12317. #define RNG_SR_CECS_Pos (1U)
  12318. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  12319. #define RNG_SR_CECS RNG_SR_CECS_Msk
  12320. #define RNG_SR_SECS_Pos (2U)
  12321. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  12322. #define RNG_SR_SECS RNG_SR_SECS_Msk
  12323. #define RNG_SR_CEIS_Pos (5U)
  12324. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  12325. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  12326. #define RNG_SR_SEIS_Pos (6U)
  12327. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  12328. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  12329. /******************************************************************************/
  12330. /* */
  12331. /* Real-Time Clock (RTC) */
  12332. /* */
  12333. /******************************************************************************/
  12334. /******************** Bits definition for RTC_TR register *******************/
  12335. #define RTC_TR_PM_Pos (22U)
  12336. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  12337. #define RTC_TR_PM RTC_TR_PM_Msk
  12338. #define RTC_TR_HT_Pos (20U)
  12339. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  12340. #define RTC_TR_HT RTC_TR_HT_Msk
  12341. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  12342. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  12343. #define RTC_TR_HU_Pos (16U)
  12344. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  12345. #define RTC_TR_HU RTC_TR_HU_Msk
  12346. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  12347. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  12348. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  12349. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  12350. #define RTC_TR_MNT_Pos (12U)
  12351. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  12352. #define RTC_TR_MNT RTC_TR_MNT_Msk
  12353. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  12354. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  12355. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  12356. #define RTC_TR_MNU_Pos (8U)
  12357. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  12358. #define RTC_TR_MNU RTC_TR_MNU_Msk
  12359. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  12360. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  12361. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  12362. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  12363. #define RTC_TR_ST_Pos (4U)
  12364. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  12365. #define RTC_TR_ST RTC_TR_ST_Msk
  12366. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  12367. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  12368. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  12369. #define RTC_TR_SU_Pos (0U)
  12370. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  12371. #define RTC_TR_SU RTC_TR_SU_Msk
  12372. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  12373. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  12374. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  12375. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  12376. /******************** Bits definition for RTC_DR register *******************/
  12377. #define RTC_DR_YT_Pos (20U)
  12378. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  12379. #define RTC_DR_YT RTC_DR_YT_Msk
  12380. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  12381. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  12382. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  12383. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  12384. #define RTC_DR_YU_Pos (16U)
  12385. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  12386. #define RTC_DR_YU RTC_DR_YU_Msk
  12387. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  12388. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  12389. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  12390. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  12391. #define RTC_DR_WDU_Pos (13U)
  12392. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  12393. #define RTC_DR_WDU RTC_DR_WDU_Msk
  12394. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  12395. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  12396. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  12397. #define RTC_DR_MT_Pos (12U)
  12398. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  12399. #define RTC_DR_MT RTC_DR_MT_Msk
  12400. #define RTC_DR_MU_Pos (8U)
  12401. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  12402. #define RTC_DR_MU RTC_DR_MU_Msk
  12403. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  12404. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  12405. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  12406. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  12407. #define RTC_DR_DT_Pos (4U)
  12408. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  12409. #define RTC_DR_DT RTC_DR_DT_Msk
  12410. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  12411. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  12412. #define RTC_DR_DU_Pos (0U)
  12413. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  12414. #define RTC_DR_DU RTC_DR_DU_Msk
  12415. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  12416. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  12417. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  12418. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  12419. /******************** Bits definition for RTC_SSR register ******************/
  12420. #define RTC_SSR_SS_Pos (0U)
  12421. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  12422. #define RTC_SSR_SS RTC_SSR_SS_Msk
  12423. /******************** Bits definition for RTC_ICSR register ******************/
  12424. #define RTC_ICSR_RECALPF_Pos (16U)
  12425. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  12426. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  12427. #define RTC_ICSR_INIT_Pos (7U)
  12428. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  12429. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  12430. #define RTC_ICSR_INITF_Pos (6U)
  12431. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  12432. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  12433. #define RTC_ICSR_RSF_Pos (5U)
  12434. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  12435. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  12436. #define RTC_ICSR_INITS_Pos (4U)
  12437. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  12438. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  12439. #define RTC_ICSR_SHPF_Pos (3U)
  12440. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  12441. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  12442. #define RTC_ICSR_WUTWF_Pos (2U)
  12443. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  12444. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
  12445. #define RTC_ICSR_ALRBWF_Pos (1U)
  12446. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  12447. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  12448. #define RTC_ICSR_ALRAWF_Pos (0U)
  12449. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  12450. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  12451. /******************** Bits definition for RTC_PRER register *****************/
  12452. #define RTC_PRER_PREDIV_A_Pos (16U)
  12453. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  12454. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  12455. #define RTC_PRER_PREDIV_S_Pos (0U)
  12456. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  12457. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  12458. /******************** Bits definition for RTC_WUTR register *****************/
  12459. #define RTC_WUTR_WUT_Pos (0U)
  12460. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  12461. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  12462. /******************** Bits definition for RTC_CR register *******************/
  12463. #define RTC_CR_OUT2EN_Pos (31U)
  12464. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  12465. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */
  12466. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  12467. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  12468. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */
  12469. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  12470. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  12471. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */
  12472. #define RTC_CR_TAMPOE_Pos (26U)
  12473. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  12474. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */
  12475. #define RTC_CR_TAMPTS_Pos (25U)
  12476. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  12477. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */
  12478. #define RTC_CR_ITSE_Pos (24U)
  12479. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  12480. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!<Timestamp on internal event enable */
  12481. #define RTC_CR_COE_Pos (23U)
  12482. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  12483. #define RTC_CR_COE RTC_CR_COE_Msk
  12484. #define RTC_CR_OSEL_Pos (21U)
  12485. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  12486. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  12487. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  12488. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  12489. #define RTC_CR_POL_Pos (20U)
  12490. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  12491. #define RTC_CR_POL RTC_CR_POL_Msk
  12492. #define RTC_CR_COSEL_Pos (19U)
  12493. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  12494. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  12495. #define RTC_CR_BKP_Pos (18U)
  12496. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  12497. #define RTC_CR_BKP RTC_CR_BKP_Msk
  12498. #define RTC_CR_SUB1H_Pos (17U)
  12499. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  12500. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  12501. #define RTC_CR_ADD1H_Pos (16U)
  12502. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  12503. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  12504. #define RTC_CR_TSIE_Pos (15U)
  12505. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  12506. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  12507. #define RTC_CR_WUTIE_Pos (14U)
  12508. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  12509. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  12510. #define RTC_CR_ALRBIE_Pos (13U)
  12511. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  12512. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  12513. #define RTC_CR_ALRAIE_Pos (12U)
  12514. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  12515. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  12516. #define RTC_CR_TSE_Pos (11U)
  12517. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  12518. #define RTC_CR_TSE RTC_CR_TSE_Msk
  12519. #define RTC_CR_WUTE_Pos (10U)
  12520. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  12521. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  12522. #define RTC_CR_ALRBE_Pos (9U)
  12523. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  12524. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  12525. #define RTC_CR_ALRAE_Pos (8U)
  12526. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  12527. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  12528. #define RTC_CR_FMT_Pos (6U)
  12529. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  12530. #define RTC_CR_FMT RTC_CR_FMT_Msk
  12531. #define RTC_CR_BYPSHAD_Pos (5U)
  12532. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  12533. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  12534. #define RTC_CR_REFCKON_Pos (4U)
  12535. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  12536. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  12537. #define RTC_CR_TSEDGE_Pos (3U)
  12538. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  12539. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  12540. #define RTC_CR_WUCKSEL_Pos (0U)
  12541. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  12542. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  12543. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  12544. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  12545. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  12546. /******************** Bits definition for RTC_WPR register ******************/
  12547. #define RTC_WPR_KEY_Pos (0U)
  12548. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  12549. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  12550. /******************** Bits definition for RTC_CALR register *****************/
  12551. #define RTC_CALR_CALP_Pos (15U)
  12552. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  12553. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  12554. #define RTC_CALR_CALW8_Pos (14U)
  12555. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  12556. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  12557. #define RTC_CALR_CALW16_Pos (13U)
  12558. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  12559. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  12560. #define RTC_CALR_CALM_Pos (0U)
  12561. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  12562. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  12563. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  12564. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  12565. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  12566. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  12567. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  12568. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  12569. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  12570. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  12571. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  12572. /******************** Bits definition for RTC_SHIFTR register ***************/
  12573. #define RTC_SHIFTR_SUBFS_Pos (0U)
  12574. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  12575. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  12576. #define RTC_SHIFTR_ADD1S_Pos (31U)
  12577. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  12578. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  12579. /******************** Bits definition for RTC_TSTR register *****************/
  12580. #define RTC_TSTR_PM_Pos (22U)
  12581. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  12582. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  12583. #define RTC_TSTR_HT_Pos (20U)
  12584. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  12585. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  12586. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  12587. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  12588. #define RTC_TSTR_HU_Pos (16U)
  12589. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  12590. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  12591. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  12592. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  12593. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  12594. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  12595. #define RTC_TSTR_MNT_Pos (12U)
  12596. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  12597. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  12598. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  12599. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  12600. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  12601. #define RTC_TSTR_MNU_Pos (8U)
  12602. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  12603. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  12604. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  12605. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  12606. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  12607. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  12608. #define RTC_TSTR_ST_Pos (4U)
  12609. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  12610. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  12611. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  12612. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  12613. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  12614. #define RTC_TSTR_SU_Pos (0U)
  12615. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  12616. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  12617. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  12618. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  12619. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  12620. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  12621. /******************** Bits definition for RTC_TSDR register *****************/
  12622. #define RTC_TSDR_WDU_Pos (13U)
  12623. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  12624. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  12625. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  12626. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  12627. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  12628. #define RTC_TSDR_MT_Pos (12U)
  12629. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  12630. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  12631. #define RTC_TSDR_MU_Pos (8U)
  12632. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  12633. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  12634. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  12635. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  12636. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  12637. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  12638. #define RTC_TSDR_DT_Pos (4U)
  12639. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  12640. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  12641. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  12642. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  12643. #define RTC_TSDR_DU_Pos (0U)
  12644. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  12645. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  12646. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  12647. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  12648. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  12649. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  12650. /******************** Bits definition for RTC_TSSSR register ****************/
  12651. #define RTC_TSSSR_SS_Pos (0U)
  12652. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  12653. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  12654. /******************** Bits definition for RTC_ALRMAR register ***************/
  12655. #define RTC_ALRMAR_MSK4_Pos (31U)
  12656. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  12657. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  12658. #define RTC_ALRMAR_WDSEL_Pos (30U)
  12659. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  12660. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  12661. #define RTC_ALRMAR_DT_Pos (28U)
  12662. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  12663. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  12664. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  12665. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  12666. #define RTC_ALRMAR_DU_Pos (24U)
  12667. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  12668. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  12669. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  12670. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  12671. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  12672. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  12673. #define RTC_ALRMAR_MSK3_Pos (23U)
  12674. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  12675. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  12676. #define RTC_ALRMAR_PM_Pos (22U)
  12677. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  12678. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  12679. #define RTC_ALRMAR_HT_Pos (20U)
  12680. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  12681. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  12682. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  12683. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  12684. #define RTC_ALRMAR_HU_Pos (16U)
  12685. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  12686. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  12687. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  12688. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  12689. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  12690. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  12691. #define RTC_ALRMAR_MSK2_Pos (15U)
  12692. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  12693. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  12694. #define RTC_ALRMAR_MNT_Pos (12U)
  12695. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  12696. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  12697. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  12698. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  12699. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  12700. #define RTC_ALRMAR_MNU_Pos (8U)
  12701. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  12702. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  12703. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  12704. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  12705. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  12706. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  12707. #define RTC_ALRMAR_MSK1_Pos (7U)
  12708. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  12709. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  12710. #define RTC_ALRMAR_ST_Pos (4U)
  12711. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  12712. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  12713. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  12714. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  12715. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  12716. #define RTC_ALRMAR_SU_Pos (0U)
  12717. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  12718. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  12719. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  12720. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  12721. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  12722. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  12723. /******************** Bits definition for RTC_ALRMASSR register *************/
  12724. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  12725. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  12726. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  12727. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  12728. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  12729. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  12730. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  12731. #define RTC_ALRMASSR_SS_Pos (0U)
  12732. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  12733. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  12734. /******************** Bits definition for RTC_ALRMBR register ***************/
  12735. #define RTC_ALRMBR_MSK4_Pos (31U)
  12736. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  12737. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  12738. #define RTC_ALRMBR_WDSEL_Pos (30U)
  12739. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  12740. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  12741. #define RTC_ALRMBR_DT_Pos (28U)
  12742. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  12743. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  12744. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  12745. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  12746. #define RTC_ALRMBR_DU_Pos (24U)
  12747. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  12748. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  12749. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  12750. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  12751. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  12752. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  12753. #define RTC_ALRMBR_MSK3_Pos (23U)
  12754. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  12755. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  12756. #define RTC_ALRMBR_PM_Pos (22U)
  12757. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  12758. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  12759. #define RTC_ALRMBR_HT_Pos (20U)
  12760. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  12761. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  12762. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  12763. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  12764. #define RTC_ALRMBR_HU_Pos (16U)
  12765. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  12766. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  12767. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  12768. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  12769. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  12770. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  12771. #define RTC_ALRMBR_MSK2_Pos (15U)
  12772. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  12773. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  12774. #define RTC_ALRMBR_MNT_Pos (12U)
  12775. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  12776. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  12777. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  12778. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  12779. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  12780. #define RTC_ALRMBR_MNU_Pos (8U)
  12781. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  12782. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  12783. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  12784. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  12785. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  12786. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  12787. #define RTC_ALRMBR_MSK1_Pos (7U)
  12788. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  12789. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  12790. #define RTC_ALRMBR_ST_Pos (4U)
  12791. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  12792. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  12793. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  12794. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  12795. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  12796. #define RTC_ALRMBR_SU_Pos (0U)
  12797. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  12798. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  12799. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  12800. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  12801. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  12802. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  12803. /******************** Bits definition for RTC_ALRMASSR register *************/
  12804. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  12805. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  12806. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  12807. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  12808. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  12809. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  12810. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  12811. #define RTC_ALRMBSSR_SS_Pos (0U)
  12812. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  12813. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  12814. /******************** Bits definition for RTC_SR register *******************/
  12815. #define RTC_SR_ITSF_Pos (5U)
  12816. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  12817. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  12818. #define RTC_SR_TSOVF_Pos (4U)
  12819. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  12820. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
  12821. #define RTC_SR_TSF_Pos (3U)
  12822. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  12823. #define RTC_SR_TSF RTC_SR_TSF_Msk
  12824. #define RTC_SR_WUTF_Pos (2U)
  12825. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  12826. #define RTC_SR_WUTF RTC_SR_WUTF_Msk
  12827. #define RTC_SR_ALRBF_Pos (1U)
  12828. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  12829. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  12830. #define RTC_SR_ALRAF_Pos (0U)
  12831. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  12832. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  12833. /******************** Bits definition for RTC_MISR register *****************/
  12834. #define RTC_MISR_ITSMF_Pos (5U)
  12835. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  12836. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  12837. #define RTC_MISR_TSOVMF_Pos (4U)
  12838. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  12839. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
  12840. #define RTC_MISR_TSMF_Pos (3U)
  12841. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  12842. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
  12843. #define RTC_MISR_WUTMF_Pos (2U)
  12844. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  12845. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
  12846. #define RTC_MISR_ALRBMF_Pos (1U)
  12847. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  12848. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  12849. #define RTC_MISR_ALRAMF_Pos (0U)
  12850. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  12851. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  12852. /******************** Bits definition for RTC_SCR register ******************/
  12853. #define RTC_SCR_CITSF_Pos (5U)
  12854. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  12855. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  12856. #define RTC_SCR_CTSOVF_Pos (4U)
  12857. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  12858. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
  12859. #define RTC_SCR_CTSF_Pos (3U)
  12860. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  12861. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
  12862. #define RTC_SCR_CWUTF_Pos (2U)
  12863. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  12864. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
  12865. #define RTC_SCR_CALRBF_Pos (1U)
  12866. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  12867. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  12868. #define RTC_SCR_CALRAF_Pos (0U)
  12869. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  12870. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  12871. /******************************************************************************/
  12872. /* */
  12873. /* Tamper and backup register (TAMP) */
  12874. /* */
  12875. /******************************************************************************/
  12876. /******************** Bits definition for TAMP_CR1 register *****************/
  12877. #define TAMP_CR1_TAMP1E_Pos (0U)
  12878. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  12879. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  12880. #define TAMP_CR1_TAMP2E_Pos (1U)
  12881. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  12882. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  12883. #define TAMP_CR1_TAMP3E_Pos (2U)
  12884. #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */
  12885. #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk
  12886. #define TAMP_CR1_ITAMP3E_Pos (18U)
  12887. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  12888. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  12889. #define TAMP_CR1_ITAMP4E_Pos (19U)
  12890. #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */
  12891. #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
  12892. #define TAMP_CR1_ITAMP5E_Pos (20U)
  12893. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  12894. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  12895. #define TAMP_CR1_ITAMP6E_Pos (21U)
  12896. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  12897. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  12898. /******************** Bits definition for TAMP_CR2 register *****************/
  12899. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  12900. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  12901. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  12902. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  12903. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  12904. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  12905. #define TAMP_CR2_TAMP3NOERASE_Pos (2U)
  12906. #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */
  12907. #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk
  12908. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  12909. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  12910. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  12911. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  12912. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  12913. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  12914. #define TAMP_CR2_TAMP3MSK_Pos (18U)
  12915. #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */
  12916. #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk
  12917. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  12918. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  12919. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  12920. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  12921. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  12922. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  12923. #define TAMP_CR2_TAMP3TRG_Pos (26U)
  12924. #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x04000000 */
  12925. #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk
  12926. /* Legacy aliases */
  12927. #define TAMP_CR2_TAMP1MF_Pos TAMP_CR2_TAMP1MSK_Pos
  12928. #define TAMP_CR2_TAMP1MF_Msk TAMP_CR2_TAMP1MSK_Msk
  12929. #define TAMP_CR2_TAMP1MF TAMP_CR2_TAMP1MSK
  12930. #define TAMP_CR2_TAMP2MF_Pos TAMP_CR2_TAMP2MSK_Pos
  12931. #define TAMP_CR2_TAMP2MF_Msk TAMP_CR2_TAMP2MSK_Msk
  12932. #define TAMP_CR2_TAMP2MF TAMP_CR2_TAMP2MSK
  12933. #define TAMP_CR2_TAMP3MF_Pos TAMP_CR2_TAMP3MSK_Pos
  12934. #define TAMP_CR2_TAMP3MF_Msk TAMP_CR2_TAMP3MSK_Msk
  12935. #define TAMP_CR2_TAMP3MF TAMP_CR2_TAMP3MSK
  12936. /******************** Bits definition for TAMP_FLTCR register ***************/
  12937. #define TAMP_FLTCR_TAMPFREQ_0 (0x00000001UL)
  12938. #define TAMP_FLTCR_TAMPFREQ_1 (0x00000002UL)
  12939. #define TAMP_FLTCR_TAMPFREQ_2 (0x00000004UL)
  12940. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  12941. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  12942. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  12943. #define TAMP_FLTCR_TAMPFLT_0 (0x00000008UL)
  12944. #define TAMP_FLTCR_TAMPFLT_1 (0x00000010UL)
  12945. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  12946. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  12947. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  12948. #define TAMP_FLTCR_TAMPPRCH_0 (0x00000020UL)
  12949. #define TAMP_FLTCR_TAMPPRCH_1 (0x00000040UL)
  12950. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  12951. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  12952. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  12953. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  12954. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  12955. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  12956. /******************** Bits definition for TAMP_IER register *****************/
  12957. #define TAMP_IER_TAMP1IE_Pos (0U)
  12958. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  12959. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  12960. #define TAMP_IER_TAMP2IE_Pos (1U)
  12961. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  12962. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  12963. #define TAMP_IER_TAMP3IE_Pos (2U)
  12964. #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */
  12965. #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk
  12966. #define TAMP_IER_ITAMP3IE_Pos (18U)
  12967. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  12968. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  12969. #define TAMP_IER_ITAMP4IE_Pos (19U)
  12970. #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */
  12971. #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
  12972. #define TAMP_IER_ITAMP5IE_Pos (20U)
  12973. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  12974. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  12975. #define TAMP_IER_ITAMP6IE_Pos (21U)
  12976. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  12977. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  12978. /******************** Bits definition for TAMP_SR register ******************/
  12979. #define TAMP_SR_TAMP1F_Pos (0U)
  12980. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  12981. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  12982. #define TAMP_SR_TAMP2F_Pos (1U)
  12983. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  12984. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  12985. #define TAMP_SR_TAMP3F_Pos (2U)
  12986. #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */
  12987. #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk
  12988. #define TAMP_SR_ITAMP3F_Pos (18U)
  12989. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  12990. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  12991. #define TAMP_SR_ITAMP4F_Pos (19U)
  12992. #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */
  12993. #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
  12994. #define TAMP_SR_ITAMP5F_Pos (20U)
  12995. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  12996. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  12997. #define TAMP_SR_ITAMP6F_Pos (21U)
  12998. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  12999. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  13000. /******************** Bits definition for TAMP_MISR register ****************/
  13001. #define TAMP_MISR_TAMP1MF_Pos (0U)
  13002. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  13003. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  13004. #define TAMP_MISR_TAMP2MF_Pos (1U)
  13005. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  13006. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  13007. #define TAMP_MISR_TAMP3MF_Pos (2U)
  13008. #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */
  13009. #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk
  13010. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  13011. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  13012. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  13013. #define TAMP_MISR_ITAMP4MF_Pos (19U)
  13014. #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */
  13015. #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
  13016. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  13017. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  13018. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  13019. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  13020. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  13021. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  13022. /******************** Bits definition for TAMP_SCR register *****************/
  13023. #define TAMP_SCR_CTAMP1F_Pos (0U)
  13024. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  13025. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  13026. #define TAMP_SCR_CTAMP2F_Pos (1U)
  13027. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  13028. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  13029. #define TAMP_SCR_CTAMP3F_Pos (2U)
  13030. #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */
  13031. #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk
  13032. #define TAMP_SCR_CITAMP3F_Pos (18U)
  13033. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  13034. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  13035. #define TAMP_SCR_CITAMP4F_Pos (19U)
  13036. #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */
  13037. #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
  13038. #define TAMP_SCR_CITAMP5F_Pos (20U)
  13039. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  13040. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  13041. #define TAMP_SCR_CITAMP6F_Pos (21U)
  13042. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  13043. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  13044. /******************** Bits definition for TAMP_BKP0R register ***************/
  13045. #define TAMP_BKP0R_Pos (0U)
  13046. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  13047. #define TAMP_BKP0R TAMP_BKP0R_Msk
  13048. /******************** Bits definition for TAMP_BKP1R register ***************/
  13049. #define TAMP_BKP1R_Pos (0U)
  13050. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  13051. #define TAMP_BKP1R TAMP_BKP1R_Msk
  13052. /******************** Bits definition for TAMP_BKP2R register ***************/
  13053. #define TAMP_BKP2R_Pos (0U)
  13054. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  13055. #define TAMP_BKP2R TAMP_BKP2R_Msk
  13056. /******************** Bits definition for TAMP_BKP3R register ***************/
  13057. #define TAMP_BKP3R_Pos (0U)
  13058. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  13059. #define TAMP_BKP3R TAMP_BKP3R_Msk
  13060. /******************** Bits definition for TAMP_BKP4R register ***************/
  13061. #define TAMP_BKP4R_Pos (0U)
  13062. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  13063. #define TAMP_BKP4R TAMP_BKP4R_Msk
  13064. /******************** Bits definition for TAMP_BKP5R register ***************/
  13065. #define TAMP_BKP5R_Pos (0U)
  13066. #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */
  13067. #define TAMP_BKP5R TAMP_BKP5R_Msk
  13068. /******************** Bits definition for TAMP_BKP6R register ***************/
  13069. #define TAMP_BKP6R_Pos (0U)
  13070. #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */
  13071. #define TAMP_BKP6R TAMP_BKP6R_Msk
  13072. /******************** Bits definition for TAMP_BKP7R register ***************/
  13073. #define TAMP_BKP7R_Pos (0U)
  13074. #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */
  13075. #define TAMP_BKP7R TAMP_BKP7R_Msk
  13076. /******************** Bits definition for TAMP_BKP8R register ***************/
  13077. #define TAMP_BKP8R_Pos (0U)
  13078. #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */
  13079. #define TAMP_BKP8R TAMP_BKP8R_Msk
  13080. /******************** Bits definition for TAMP_BKP9R register ***************/
  13081. #define TAMP_BKP9R_Pos (0U)
  13082. #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */
  13083. #define TAMP_BKP9R TAMP_BKP9R_Msk
  13084. /******************** Bits definition for TAMP_BKP10R register ***************/
  13085. #define TAMP_BKP10R_Pos (0U)
  13086. #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */
  13087. #define TAMP_BKP10R TAMP_BKP10R_Msk
  13088. /******************** Bits definition for TAMP_BKP11R register ***************/
  13089. #define TAMP_BKP11R_Pos (0U)
  13090. #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */
  13091. #define TAMP_BKP11R TAMP_BKP11R_Msk
  13092. /******************** Bits definition for TAMP_BKP12R register ***************/
  13093. #define TAMP_BKP12R_Pos (0U)
  13094. #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */
  13095. #define TAMP_BKP12R TAMP_BKP12R_Msk
  13096. /******************** Bits definition for TAMP_BKP13R register ***************/
  13097. #define TAMP_BKP13R_Pos (0U)
  13098. #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */
  13099. #define TAMP_BKP13R TAMP_BKP13R_Msk
  13100. /******************** Bits definition for TAMP_BKP14R register ***************/
  13101. #define TAMP_BKP14R_Pos (0U)
  13102. #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */
  13103. #define TAMP_BKP14R TAMP_BKP14R_Msk
  13104. /******************** Bits definition for TAMP_BKP15R register ***************/
  13105. #define TAMP_BKP15R_Pos (0U)
  13106. #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */
  13107. #define TAMP_BKP15R TAMP_BKP15R_Msk
  13108. /******************** Bits definition for TAMP_BKP16R register ***************/
  13109. #define TAMP_BKP16R_Pos (0U)
  13110. #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */
  13111. #define TAMP_BKP16R TAMP_BKP16R_Msk
  13112. /******************** Bits definition for TAMP_BKP17R register ***************/
  13113. #define TAMP_BKP17R_Pos (0U)
  13114. #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */
  13115. #define TAMP_BKP17R TAMP_BKP17R_Msk
  13116. /******************** Bits definition for TAMP_BKP18R register ***************/
  13117. #define TAMP_BKP18R_Pos (0U)
  13118. #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */
  13119. #define TAMP_BKP18R TAMP_BKP18R_Msk
  13120. /******************** Bits definition for TAMP_BKP19R register ***************/
  13121. #define TAMP_BKP19R_Pos (0U)
  13122. #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */
  13123. #define TAMP_BKP19R TAMP_BKP19R_Msk
  13124. /******************** Bits definition for TAMP_BKP20R register ***************/
  13125. #define TAMP_BKP20R_Pos (0U)
  13126. #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */
  13127. #define TAMP_BKP20R TAMP_BKP20R_Msk
  13128. /******************** Bits definition for TAMP_BKP21R register ***************/
  13129. #define TAMP_BKP21R_Pos (0U)
  13130. #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */
  13131. #define TAMP_BKP21R TAMP_BKP21R_Msk
  13132. /******************** Bits definition for TAMP_BKP22R register ***************/
  13133. #define TAMP_BKP22R_Pos (0U)
  13134. #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */
  13135. #define TAMP_BKP22R TAMP_BKP22R_Msk
  13136. /******************** Bits definition for TAMP_BKP23R register ***************/
  13137. #define TAMP_BKP23R_Pos (0U)
  13138. #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */
  13139. #define TAMP_BKP23R TAMP_BKP23R_Msk
  13140. /******************** Bits definition for TAMP_BKP24R register ***************/
  13141. #define TAMP_BKP24R_Pos (0U)
  13142. #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */
  13143. #define TAMP_BKP24R TAMP_BKP24R_Msk
  13144. /******************** Bits definition for TAMP_BKP25R register ***************/
  13145. #define TAMP_BKP25R_Pos (0U)
  13146. #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */
  13147. #define TAMP_BKP25R TAMP_BKP25R_Msk
  13148. /******************** Bits definition for TAMP_BKP26R register ***************/
  13149. #define TAMP_BKP26R_Pos (0U)
  13150. #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */
  13151. #define TAMP_BKP26R TAMP_BKP26R_Msk
  13152. /******************** Bits definition for TAMP_BKP27R register ***************/
  13153. #define TAMP_BKP27R_Pos (0U)
  13154. #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */
  13155. #define TAMP_BKP27R TAMP_BKP27R_Msk
  13156. /******************** Bits definition for TAMP_BKP28R register ***************/
  13157. #define TAMP_BKP28R_Pos (0U)
  13158. #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */
  13159. #define TAMP_BKP28R TAMP_BKP28R_Msk
  13160. /******************** Bits definition for TAMP_BKP29R register ***************/
  13161. #define TAMP_BKP29R_Pos (0U)
  13162. #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */
  13163. #define TAMP_BKP29R TAMP_BKP29R_Msk
  13164. /******************** Bits definition for TAMP_BKP30R register ***************/
  13165. #define TAMP_BKP30R_Pos (0U)
  13166. #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */
  13167. #define TAMP_BKP30R TAMP_BKP30R_Msk
  13168. /******************** Bits definition for TAMP_BKP31R register ***************/
  13169. #define TAMP_BKP31R_Pos (0U)
  13170. #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */
  13171. #define TAMP_BKP31R TAMP_BKP31R_Msk
  13172. /******************************************************************************/
  13173. /* */
  13174. /* Serial Audio Interface */
  13175. /* */
  13176. /******************************************************************************/
  13177. /******************* Bit definition for SAI_xCR1 register *******************/
  13178. #define SAI_xCR1_MODE_Pos (0U)
  13179. #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
  13180. #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
  13181. #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
  13182. #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
  13183. #define SAI_xCR1_PRTCFG_Pos (2U)
  13184. #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
  13185. #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  13186. #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
  13187. #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
  13188. #define SAI_xCR1_DS_Pos (5U)
  13189. #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
  13190. #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
  13191. #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
  13192. #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
  13193. #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
  13194. #define SAI_xCR1_LSBFIRST_Pos (8U)
  13195. #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
  13196. #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
  13197. #define SAI_xCR1_CKSTR_Pos (9U)
  13198. #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
  13199. #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
  13200. #define SAI_xCR1_SYNCEN_Pos (10U)
  13201. #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
  13202. #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
  13203. #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
  13204. #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
  13205. #define SAI_xCR1_MONO_Pos (12U)
  13206. #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
  13207. #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
  13208. #define SAI_xCR1_OUTDRIV_Pos (13U)
  13209. #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
  13210. #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
  13211. #define SAI_xCR1_SAIEN_Pos (16U)
  13212. #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
  13213. #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
  13214. #define SAI_xCR1_DMAEN_Pos (17U)
  13215. #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
  13216. #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
  13217. #define SAI_xCR1_NODIV_Pos (19U)
  13218. #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
  13219. #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
  13220. #define SAI_xCR1_MCKDIV_Pos (20U)
  13221. #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */
  13222. #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */
  13223. #define SAI_xCR1_MCKDIV_0 (0x00100000U) /*!<Bit 0 */
  13224. #define SAI_xCR1_MCKDIV_1 (0x00200000U) /*!<Bit 1 */
  13225. #define SAI_xCR1_MCKDIV_2 (0x00400000U) /*!<Bit 2 */
  13226. #define SAI_xCR1_MCKDIV_3 (0x00800000U) /*!<Bit 3 */
  13227. #define SAI_xCR1_MCKDIV_4 (0x01000000U) /*!<Bit 4 */
  13228. #define SAI_xCR1_MCKDIV_5 (0x02000000U) /*!<Bit 5 */
  13229. #define SAI_xCR1_OSR_Pos (26U)
  13230. #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */
  13231. #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<Oversampling ratio for master clock */
  13232. #define SAI_xCR1_MCKEN_Pos (27U)
  13233. #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */
  13234. #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master clock generation enable */
  13235. /******************* Bit definition for SAI_xCR2 register *******************/
  13236. #define SAI_xCR2_FTH_Pos (0U)
  13237. #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
  13238. #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
  13239. #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
  13240. #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
  13241. #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
  13242. #define SAI_xCR2_FFLUSH_Pos (3U)
  13243. #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
  13244. #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
  13245. #define SAI_xCR2_TRIS_Pos (4U)
  13246. #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
  13247. #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
  13248. #define SAI_xCR2_MUTE_Pos (5U)
  13249. #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
  13250. #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
  13251. #define SAI_xCR2_MUTEVAL_Pos (6U)
  13252. #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
  13253. #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
  13254. #define SAI_xCR2_MUTECNT_Pos (7U)
  13255. #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
  13256. #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
  13257. #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
  13258. #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
  13259. #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
  13260. #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
  13261. #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
  13262. #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
  13263. #define SAI_xCR2_CPL_Pos (13U)
  13264. #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
  13265. #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */
  13266. #define SAI_xCR2_COMP_Pos (14U)
  13267. #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
  13268. #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
  13269. #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
  13270. #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
  13271. /****************** Bit definition for SAI_xFRCR register *******************/
  13272. #define SAI_xFRCR_FRL_Pos (0U)
  13273. #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
  13274. #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */
  13275. #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
  13276. #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
  13277. #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
  13278. #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
  13279. #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
  13280. #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
  13281. #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
  13282. #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
  13283. #define SAI_xFRCR_FSALL_Pos (8U)
  13284. #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
  13285. #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */
  13286. #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
  13287. #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
  13288. #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
  13289. #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
  13290. #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
  13291. #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
  13292. #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
  13293. #define SAI_xFRCR_FSDEF_Pos (16U)
  13294. #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
  13295. #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */
  13296. #define SAI_xFRCR_FSPOL_Pos (17U)
  13297. #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
  13298. #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
  13299. #define SAI_xFRCR_FSOFF_Pos (18U)
  13300. #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
  13301. #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
  13302. /****************** Bit definition for SAI_xSLOTR register *******************/
  13303. #define SAI_xSLOTR_FBOFF_Pos (0U)
  13304. #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
  13305. #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
  13306. #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
  13307. #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
  13308. #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
  13309. #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
  13310. #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
  13311. #define SAI_xSLOTR_SLOTSZ_Pos (6U)
  13312. #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
  13313. #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
  13314. #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
  13315. #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
  13316. #define SAI_xSLOTR_NBSLOT_Pos (8U)
  13317. #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
  13318. #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  13319. #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
  13320. #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
  13321. #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
  13322. #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
  13323. #define SAI_xSLOTR_SLOTEN_Pos (16U)
  13324. #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
  13325. #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
  13326. /******************* Bit definition for SAI_xIMR register *******************/
  13327. #define SAI_xIMR_OVRUDRIE_Pos (0U)
  13328. #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
  13329. #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
  13330. #define SAI_xIMR_MUTEDETIE_Pos (1U)
  13331. #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
  13332. #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
  13333. #define SAI_xIMR_WCKCFGIE_Pos (2U)
  13334. #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
  13335. #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
  13336. #define SAI_xIMR_FREQIE_Pos (3U)
  13337. #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
  13338. #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
  13339. #define SAI_xIMR_CNRDYIE_Pos (4U)
  13340. #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
  13341. #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
  13342. #define SAI_xIMR_AFSDETIE_Pos (5U)
  13343. #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
  13344. #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
  13345. #define SAI_xIMR_LFSDETIE_Pos (6U)
  13346. #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
  13347. #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
  13348. /******************** Bit definition for SAI_xSR register *******************/
  13349. #define SAI_xSR_OVRUDR_Pos (0U)
  13350. #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
  13351. #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
  13352. #define SAI_xSR_MUTEDET_Pos (1U)
  13353. #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
  13354. #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
  13355. #define SAI_xSR_WCKCFG_Pos (2U)
  13356. #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
  13357. #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
  13358. #define SAI_xSR_FREQ_Pos (3U)
  13359. #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
  13360. #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
  13361. #define SAI_xSR_CNRDY_Pos (4U)
  13362. #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
  13363. #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
  13364. #define SAI_xSR_AFSDET_Pos (5U)
  13365. #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
  13366. #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
  13367. #define SAI_xSR_LFSDET_Pos (6U)
  13368. #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
  13369. #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
  13370. #define SAI_xSR_FLVL_Pos (16U)
  13371. #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
  13372. #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
  13373. #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
  13374. #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
  13375. #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
  13376. /****************** Bit definition for SAI_xCLRFR register ******************/
  13377. #define SAI_xCLRFR_COVRUDR_Pos (0U)
  13378. #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
  13379. #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
  13380. #define SAI_xCLRFR_CMUTEDET_Pos (1U)
  13381. #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
  13382. #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
  13383. #define SAI_xCLRFR_CWCKCFG_Pos (2U)
  13384. #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
  13385. #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
  13386. #define SAI_xCLRFR_CFREQ_Pos (3U)
  13387. #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
  13388. #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
  13389. #define SAI_xCLRFR_CCNRDY_Pos (4U)
  13390. #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
  13391. #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
  13392. #define SAI_xCLRFR_CAFSDET_Pos (5U)
  13393. #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
  13394. #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
  13395. #define SAI_xCLRFR_CLFSDET_Pos (6U)
  13396. #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
  13397. #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
  13398. /****************** Bit definition for SAI_xDR register ******************/
  13399. #define SAI_xDR_DATA_Pos (0U)
  13400. #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
  13401. #define SAI_xDR_DATA SAI_xDR_DATA_Msk
  13402. /****************** Bit definition for SAI_PDMCR register *******************/
  13403. #define SAI_PDMCR_PDMEN_Pos (0U)
  13404. #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */
  13405. #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM enable */
  13406. #define SAI_PDMCR_MICNBR_Pos (4U)
  13407. #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */
  13408. #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<MICNBR[1:0] (Number of microphones) */
  13409. #define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */
  13410. #define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */
  13411. #define SAI_PDMCR_CKEN1_Pos (8U)
  13412. #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */
  13413. #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock 1 enable */
  13414. #define SAI_PDMCR_CKEN2_Pos (9U)
  13415. #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */
  13416. #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock 2 enable */
  13417. #define SAI_PDMCR_CKEN3_Pos (10U)
  13418. #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */
  13419. #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock 3 enable */
  13420. #define SAI_PDMCR_CKEN4_Pos (11U)
  13421. #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */
  13422. #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock 4 enable */
  13423. /****************** Bit definition for SAI_PDMDLY register ******************/
  13424. #define SAI_PDMDLY_DLYM1L_Pos (0U)
  13425. #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */
  13426. #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
  13427. #define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */
  13428. #define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */
  13429. #define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */
  13430. #define SAI_PDMDLY_DLYM1R_Pos (4U)
  13431. #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */
  13432. #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
  13433. #define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */
  13434. #define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */
  13435. #define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */
  13436. #define SAI_PDMDLY_DLYM2L_Pos (8U)
  13437. #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */
  13438. #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
  13439. #define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */
  13440. #define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */
  13441. #define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */
  13442. #define SAI_PDMDLY_DLYM2R_Pos (12U)
  13443. #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */
  13444. #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */
  13445. #define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */
  13446. #define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */
  13447. #define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */
  13448. #define SAI_PDMDLY_DLYM3L_Pos (16U)
  13449. #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */
  13450. #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */
  13451. #define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */
  13452. #define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */
  13453. #define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */
  13454. #define SAI_PDMDLY_DLYM3R_Pos (20U)
  13455. #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */
  13456. #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */
  13457. #define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */
  13458. #define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */
  13459. #define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */
  13460. #define SAI_PDMDLY_DLYM4L_Pos (24U)
  13461. #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */
  13462. #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */
  13463. #define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */
  13464. #define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */
  13465. #define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */
  13466. #define SAI_PDMDLY_DLYM4R_Pos (28U)
  13467. #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */
  13468. #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */
  13469. #define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */
  13470. #define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */
  13471. #define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */
  13472. /******************************************************************************/
  13473. /* */
  13474. /* Serial Peripheral Interface (SPI) */
  13475. /* */
  13476. /******************************************************************************/
  13477. /*
  13478. * @brief Specific device feature definitions (not present on all devices in the STM32G4 series)
  13479. */
  13480. #define SPI_I2S_SUPPORT /*!< I2S support */
  13481. /******************* Bit definition for SPI_CR1 register ********************/
  13482. #define SPI_CR1_CPHA_Pos (0U)
  13483. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  13484. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  13485. #define SPI_CR1_CPOL_Pos (1U)
  13486. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  13487. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  13488. #define SPI_CR1_MSTR_Pos (2U)
  13489. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  13490. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  13491. #define SPI_CR1_BR_Pos (3U)
  13492. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  13493. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  13494. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  13495. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  13496. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  13497. #define SPI_CR1_SPE_Pos (6U)
  13498. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  13499. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  13500. #define SPI_CR1_LSBFIRST_Pos (7U)
  13501. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  13502. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  13503. #define SPI_CR1_SSI_Pos (8U)
  13504. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  13505. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  13506. #define SPI_CR1_SSM_Pos (9U)
  13507. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  13508. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  13509. #define SPI_CR1_RXONLY_Pos (10U)
  13510. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  13511. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  13512. #define SPI_CR1_CRCL_Pos (11U)
  13513. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  13514. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  13515. #define SPI_CR1_CRCNEXT_Pos (12U)
  13516. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  13517. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  13518. #define SPI_CR1_CRCEN_Pos (13U)
  13519. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  13520. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  13521. #define SPI_CR1_BIDIOE_Pos (14U)
  13522. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  13523. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  13524. #define SPI_CR1_BIDIMODE_Pos (15U)
  13525. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  13526. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  13527. /******************* Bit definition for SPI_CR2 register ********************/
  13528. #define SPI_CR2_RXDMAEN_Pos (0U)
  13529. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  13530. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  13531. #define SPI_CR2_TXDMAEN_Pos (1U)
  13532. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  13533. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  13534. #define SPI_CR2_SSOE_Pos (2U)
  13535. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  13536. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  13537. #define SPI_CR2_NSSP_Pos (3U)
  13538. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  13539. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  13540. #define SPI_CR2_FRF_Pos (4U)
  13541. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  13542. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  13543. #define SPI_CR2_ERRIE_Pos (5U)
  13544. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  13545. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  13546. #define SPI_CR2_RXNEIE_Pos (6U)
  13547. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  13548. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  13549. #define SPI_CR2_TXEIE_Pos (7U)
  13550. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  13551. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  13552. #define SPI_CR2_DS_Pos (8U)
  13553. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  13554. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  13555. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  13556. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  13557. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  13558. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  13559. #define SPI_CR2_FRXTH_Pos (12U)
  13560. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  13561. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  13562. #define SPI_CR2_LDMARX_Pos (13U)
  13563. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  13564. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  13565. #define SPI_CR2_LDMATX_Pos (14U)
  13566. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  13567. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  13568. /******************** Bit definition for SPI_SR register ********************/
  13569. #define SPI_SR_RXNE_Pos (0U)
  13570. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  13571. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  13572. #define SPI_SR_TXE_Pos (1U)
  13573. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  13574. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  13575. #define SPI_SR_CHSIDE_Pos (2U)
  13576. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  13577. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  13578. #define SPI_SR_UDR_Pos (3U)
  13579. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  13580. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  13581. #define SPI_SR_CRCERR_Pos (4U)
  13582. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  13583. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  13584. #define SPI_SR_MODF_Pos (5U)
  13585. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  13586. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  13587. #define SPI_SR_OVR_Pos (6U)
  13588. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  13589. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  13590. #define SPI_SR_BSY_Pos (7U)
  13591. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  13592. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  13593. #define SPI_SR_FRE_Pos (8U)
  13594. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  13595. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  13596. #define SPI_SR_FRLVL_Pos (9U)
  13597. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  13598. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  13599. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  13600. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  13601. #define SPI_SR_FTLVL_Pos (11U)
  13602. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  13603. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  13604. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  13605. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  13606. /******************** Bit definition for SPI_DR register ********************/
  13607. #define SPI_DR_DR_Pos (0U)
  13608. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  13609. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  13610. /******************* Bit definition for SPI_CRCPR register ******************/
  13611. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  13612. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  13613. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  13614. /****************** Bit definition for SPI_RXCRCR register ******************/
  13615. #define SPI_RXCRCR_RXCRC_Pos (0U)
  13616. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  13617. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  13618. /****************** Bit definition for SPI_TXCRCR register ******************/
  13619. #define SPI_TXCRCR_TXCRC_Pos (0U)
  13620. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  13621. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  13622. /****************** Bit definition for SPI_I2SCFGR register *****************/
  13623. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  13624. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  13625. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  13626. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  13627. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  13628. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  13629. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  13630. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  13631. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  13632. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  13633. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  13634. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  13635. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  13636. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  13637. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  13638. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  13639. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  13640. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  13641. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  13642. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  13643. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  13644. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  13645. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  13646. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  13647. #define SPI_I2SCFGR_I2SE_Pos (10U)
  13648. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  13649. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  13650. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  13651. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  13652. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  13653. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  13654. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  13655. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  13656. /****************** Bit definition for SPI_I2SPR register *******************/
  13657. #define SPI_I2SPR_I2SDIV_Pos (0U)
  13658. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  13659. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  13660. #define SPI_I2SPR_ODD_Pos (8U)
  13661. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  13662. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  13663. #define SPI_I2SPR_MCKOE_Pos (9U)
  13664. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  13665. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  13666. /******************************************************************************/
  13667. /* */
  13668. /* SYSCFG */
  13669. /* */
  13670. /******************************************************************************/
  13671. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  13672. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  13673. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
  13674. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  13675. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  13676. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  13677. #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
  13678. #define SYSCFG_MEMRMP_FB_MODE_Pos (8U)
  13679. #define SYSCFG_MEMRMP_FB_MODE_Msk (0x1UL << SYSCFG_MEMRMP_FB_MODE_Pos) /*!< 0x00000100 */
  13680. #define SYSCFG_MEMRMP_FB_MODE SYSCFG_MEMRMP_FB_MODE_Msk /*!< User Flash Bank mode selection */
  13681. /****************** Bit definition for SYSCFG_CFGR1 register ******************/
  13682. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  13683. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  13684. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  13685. #define SYSCFG_CFGR1_ANASWVDD_Pos (9U)
  13686. #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */
  13687. #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< GPIO analog switch control voltage selection */
  13688. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  13689. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos)/*!< 0x00010000 */
  13690. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  13691. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  13692. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos)/*!< 0x00020000 */
  13693. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  13694. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  13695. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos)/*!< 0x00040000 */
  13696. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  13697. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  13698. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos)/*!< 0x00080000 */
  13699. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  13700. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  13701. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  13702. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
  13703. #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
  13704. #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
  13705. #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
  13706. #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U)
  13707. #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */
  13708. #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
  13709. #define SYSCFG_CFGR1_I2C4_FMP_Pos (23U)
  13710. #define SYSCFG_CFGR1_I2C4_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C4_FMP_Pos) /*!< 0x00800000 */
  13711. #define SYSCFG_CFGR1_I2C4_FMP SYSCFG_CFGR1_I2C4_FMP_Msk /*!< I2C4 Fast mode plus */
  13712. #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000U) /*!< Invalid operation Interrupt enable */
  13713. #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000U) /*!< Divide-by-zero Interrupt enable */
  13714. #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000U) /*!< Underflow Interrupt enable */
  13715. #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000U) /*!< Overflow Interrupt enable */
  13716. #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000U) /*!< Input denormal Interrupt enable */
  13717. #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
  13718. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  13719. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  13720. #define SYSCFG_EXTICR1_EXTI0_Msk (0x7UL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  13721. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  13722. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  13723. #define SYSCFG_EXTICR1_EXTI1_Msk (0x7UL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  13724. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  13725. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  13726. #define SYSCFG_EXTICR1_EXTI2_Msk (0x7UL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  13727. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  13728. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  13729. #define SYSCFG_EXTICR1_EXTI3_Msk (0x7UL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  13730. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  13731. /**
  13732. * @brief EXTI0 configuration
  13733. */
  13734. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!<PA[0] pin */
  13735. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!<PB[0] pin */
  13736. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!<PC[0] pin */
  13737. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!<PD[0] pin */
  13738. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!<PE[0] pin */
  13739. #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!<PF[0] pin */
  13740. #define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U) /*!<PG[0] pin */
  13741. /**
  13742. * @brief EXTI1 configuration
  13743. */
  13744. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!<PA[1] pin */
  13745. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!<PB[1] pin */
  13746. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!<PC[1] pin */
  13747. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!<PD[1] pin */
  13748. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!<PE[1] pin */
  13749. #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!<PF[1] pin */
  13750. #define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U) /*!<PG[1] pin */
  13751. /**
  13752. * @brief EXTI2 configuration
  13753. */
  13754. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!<PA[2] pin */
  13755. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!<PB[2] pin */
  13756. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!<PC[2] pin */
  13757. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!<PD[2] pin */
  13758. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!<PE[2] pin */
  13759. #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!<PF[2] pin */
  13760. #define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U) /*!<PG[2] pin */
  13761. /**
  13762. * @brief EXTI3 configuration
  13763. */
  13764. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!<PA[3] pin */
  13765. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!<PB[3] pin */
  13766. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!<PC[3] pin */
  13767. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!<PD[3] pin */
  13768. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!<PE[3] pin */
  13769. #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!<PF[3] pin */
  13770. #define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U) /*!<PG[3] pin */
  13771. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  13772. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  13773. #define SYSCFG_EXTICR2_EXTI4_Msk (0x7UL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  13774. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  13775. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  13776. #define SYSCFG_EXTICR2_EXTI5_Msk (0x7UL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  13777. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  13778. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  13779. #define SYSCFG_EXTICR2_EXTI6_Msk (0x7UL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  13780. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  13781. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  13782. #define SYSCFG_EXTICR2_EXTI7_Msk (0x7UL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  13783. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  13784. /**
  13785. * @brief EXTI4 configuration
  13786. */
  13787. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!<PA[4] pin */
  13788. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!<PB[4] pin */
  13789. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!<PC[4] pin */
  13790. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!<PD[4] pin */
  13791. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!<PE[4] pin */
  13792. #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!<PF[4] pin */
  13793. #define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U) /*!<PG[4] pin */
  13794. /**
  13795. * @brief EXTI5 configuration
  13796. */
  13797. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!<PA[5] pin */
  13798. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!<PB[5] pin */
  13799. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!<PC[5] pin */
  13800. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!<PD[5] pin */
  13801. #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!<PE[5] pin */
  13802. #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!<PF[5] pin */
  13803. #define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U) /*!<PG[5] pin */
  13804. /**
  13805. * @brief EXTI6 configuration
  13806. */
  13807. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!<PA[6] pin */
  13808. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!<PB[6] pin */
  13809. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!<PC[6] pin */
  13810. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!<PD[6] pin */
  13811. #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!<PE[6] pin */
  13812. #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!<PF[6] pin */
  13813. #define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U) /*!<PG[6] pin */
  13814. /**
  13815. * @brief EXTI7 configuration
  13816. */
  13817. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!<PA[7] pin */
  13818. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!<PB[7] pin */
  13819. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!<PC[7] pin */
  13820. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!<PD[7] pin */
  13821. #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!<PE[7] pin */
  13822. #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!<PF[7] pin */
  13823. #define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U) /*!<PG[7] pin */
  13824. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  13825. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  13826. #define SYSCFG_EXTICR3_EXTI8_Msk (0x7UL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  13827. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  13828. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  13829. #define SYSCFG_EXTICR3_EXTI9_Msk (0x7UL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  13830. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  13831. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  13832. #define SYSCFG_EXTICR3_EXTI10_Msk (0x7UL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  13833. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  13834. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  13835. #define SYSCFG_EXTICR3_EXTI11_Msk (0x7UL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  13836. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  13837. /**
  13838. * @brief EXTI8 configuration
  13839. */
  13840. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!<PA[8] pin */
  13841. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!<PB[8] pin */
  13842. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!<PC[8] pin */
  13843. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!<PD[8] pin */
  13844. #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!<PE[8] pin */
  13845. #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!<PF[8] pin */
  13846. #define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U) /*!<PG[8] pin */
  13847. /**
  13848. * @brief EXTI9 configuration
  13849. */
  13850. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!<PA[9] pin */
  13851. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!<PB[9] pin */
  13852. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!<PC[9] pin */
  13853. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!<PD[9] pin */
  13854. #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!<PE[9] pin */
  13855. #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!<PF[9] pin */
  13856. #define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U) /*!<PG[9] pin */
  13857. /**
  13858. * @brief EXTI10 configuration
  13859. */
  13860. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!<PA[10] pin */
  13861. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!<PB[10] pin */
  13862. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!<PC[10] pin */
  13863. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!<PD[10] pin */
  13864. #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!<PE[10] pin */
  13865. #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!<PF[10] pin */
  13866. /**
  13867. * @brief EXTI11 configuration
  13868. */
  13869. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!<PA[11] pin */
  13870. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!<PB[11] pin */
  13871. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!<PC[11] pin */
  13872. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!<PD[11] pin */
  13873. #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!<PE[11] pin */
  13874. #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!<PF[11] pin */
  13875. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  13876. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  13877. #define SYSCFG_EXTICR4_EXTI12_Msk (0x7UL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  13878. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  13879. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  13880. #define SYSCFG_EXTICR4_EXTI13_Msk (0x7UL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
  13881. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  13882. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  13883. #define SYSCFG_EXTICR4_EXTI14_Msk (0x7UL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
  13884. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  13885. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  13886. #define SYSCFG_EXTICR4_EXTI15_Msk (0x7UL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
  13887. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  13888. /**
  13889. * @brief EXTI12 configuration
  13890. */
  13891. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!<PA[12] pin */
  13892. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!<PB[12] pin */
  13893. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!<PC[12] pin */
  13894. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!<PD[12] pin */
  13895. #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!<PE[12] pin */
  13896. #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!<PF[12] pin */
  13897. /**
  13898. * @brief EXTI13 configuration
  13899. */
  13900. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!<PA[13] pin */
  13901. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!<PB[13] pin */
  13902. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!<PC[13] pin */
  13903. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!<PD[13] pin */
  13904. #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!<PE[13] pin */
  13905. #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!<PF[13] pin */
  13906. /**
  13907. * @brief EXTI14 configuration
  13908. */
  13909. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!<PA[14] pin */
  13910. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!<PB[14] pin */
  13911. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!<PC[14] pin */
  13912. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!<PD[14] pin */
  13913. #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!<PE[14] pin */
  13914. #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!<PF[14] pin */
  13915. /**
  13916. * @brief EXTI15 configuration
  13917. */
  13918. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!<PA[15] pin */
  13919. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!<PB[15] pin */
  13920. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!<PC[15] pin */
  13921. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!<PD[15] pin */
  13922. #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!<PE[15] pin */
  13923. #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!<PF[15] pin */
  13924. /****************** Bit definition for SYSCFG_SCSR register ****************/
  13925. #define SYSCFG_SCSR_CCMER_Pos (0U)
  13926. #define SYSCFG_SCSR_CCMER_Msk (0x1UL << SYSCFG_SCSR_CCMER_Pos) /*!< 0x00000001 */
  13927. #define SYSCFG_SCSR_CCMER SYSCFG_SCSR_CCMER_Msk /*!< CCMSRAM Erase Request */
  13928. #define SYSCFG_SCSR_CCMBSY_Pos (1U)
  13929. #define SYSCFG_SCSR_CCMBSY_Msk (0x1UL << SYSCFG_SCSR_CCMBSY_Pos) /*!< 0x00000002 */
  13930. #define SYSCFG_SCSR_CCMBSY SYSCFG_SCSR_CCMBSY_Msk /*!< CCMSRAM Erase Ongoing */
  13931. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  13932. #define SYSCFG_CFGR2_CLL_Pos (0U)
  13933. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  13934. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
  13935. #define SYSCFG_CFGR2_SPL_Pos (1U)
  13936. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  13937. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/
  13938. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  13939. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  13940. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
  13941. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  13942. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  13943. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
  13944. #define SYSCFG_CFGR2_SPF_Pos (8U)
  13945. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  13946. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */
  13947. /****************** Bit definition for SYSCFG_SWPR register ****************/
  13948. #define SYSCFG_SWPR_PAGE0_Pos (0U)
  13949. #define SYSCFG_SWPR_PAGE0_Msk (0x1UL << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */
  13950. #define SYSCFG_SWPR_PAGE0 (SYSCFG_SWPR_PAGE0_Msk) /*!< CCMSRAM Write protection page 0 */
  13951. #define SYSCFG_SWPR_PAGE1_Pos (1U)
  13952. #define SYSCFG_SWPR_PAGE1_Msk (0x1UL << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */
  13953. #define SYSCFG_SWPR_PAGE1 (SYSCFG_SWPR_PAGE1_Msk) /*!< CCMSRAM Write protection page 1 */
  13954. #define SYSCFG_SWPR_PAGE2_Pos (2U)
  13955. #define SYSCFG_SWPR_PAGE2_Msk (0x1UL << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */
  13956. #define SYSCFG_SWPR_PAGE2 (SYSCFG_SWPR_PAGE2_Msk) /*!< CCMSRAM Write protection page 2 */
  13957. #define SYSCFG_SWPR_PAGE3_Pos (3U)
  13958. #define SYSCFG_SWPR_PAGE3_Msk (0x1UL << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */
  13959. #define SYSCFG_SWPR_PAGE3 (SYSCFG_SWPR_PAGE3_Msk) /*!< CCMSRAM Write protection page 3 */
  13960. #define SYSCFG_SWPR_PAGE4_Pos (4U)
  13961. #define SYSCFG_SWPR_PAGE4_Msk (0x1UL << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */
  13962. #define SYSCFG_SWPR_PAGE4 (SYSCFG_SWPR_PAGE4_Msk) /*!< CCMSRAM Write protection page 4 */
  13963. #define SYSCFG_SWPR_PAGE5_Pos (5U)
  13964. #define SYSCFG_SWPR_PAGE5_Msk (0x1UL << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */
  13965. #define SYSCFG_SWPR_PAGE5 (SYSCFG_SWPR_PAGE5_Msk) /*!< CCMSRAM Write protection page 5 */
  13966. #define SYSCFG_SWPR_PAGE6_Pos (6U)
  13967. #define SYSCFG_SWPR_PAGE6_Msk (0x1UL << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */
  13968. #define SYSCFG_SWPR_PAGE6 (SYSCFG_SWPR_PAGE6_Msk) /*!< CCMSRAM Write protection page 6 */
  13969. #define SYSCFG_SWPR_PAGE7_Pos (7U)
  13970. #define SYSCFG_SWPR_PAGE7_Msk (0x1UL << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */
  13971. #define SYSCFG_SWPR_PAGE7 (SYSCFG_SWPR_PAGE7_Msk) /*!< CCMSRAM Write protection page 7 */
  13972. #define SYSCFG_SWPR_PAGE8_Pos (8U)
  13973. #define SYSCFG_SWPR_PAGE8_Msk (0x1UL << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */
  13974. #define SYSCFG_SWPR_PAGE8 (SYSCFG_SWPR_PAGE8_Msk) /*!< CCMSRAM Write protection page 8 */
  13975. #define SYSCFG_SWPR_PAGE9_Pos (9U)
  13976. #define SYSCFG_SWPR_PAGE9_Msk (0x1UL << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */
  13977. #define SYSCFG_SWPR_PAGE9 (SYSCFG_SWPR_PAGE9_Msk) /*!< CCMSRAM Write protection page 9 */
  13978. #define SYSCFG_SWPR_PAGE10_Pos (10U)
  13979. #define SYSCFG_SWPR_PAGE10_Msk (0x1UL << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */
  13980. #define SYSCFG_SWPR_PAGE10 (SYSCFG_SWPR_PAGE10_Msk) /*!< CCMSRAM Write protection page 10*/
  13981. #define SYSCFG_SWPR_PAGE11_Pos (11U)
  13982. #define SYSCFG_SWPR_PAGE11_Msk (0x1UL << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */
  13983. #define SYSCFG_SWPR_PAGE11 (SYSCFG_SWPR_PAGE11_Msk) /*!< CCMSRAM Write protection page 11*/
  13984. #define SYSCFG_SWPR_PAGE12_Pos (12U)
  13985. #define SYSCFG_SWPR_PAGE12_Msk (0x1UL << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */
  13986. #define SYSCFG_SWPR_PAGE12 (SYSCFG_SWPR_PAGE12_Msk) /*!< CCMSRAM Write protection page 12*/
  13987. #define SYSCFG_SWPR_PAGE13_Pos (13U)
  13988. #define SYSCFG_SWPR_PAGE13_Msk (0x1UL << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */
  13989. #define SYSCFG_SWPR_PAGE13 (SYSCFG_SWPR_PAGE13_Msk) /*!< CCMSRAM Write protection page 13*/
  13990. #define SYSCFG_SWPR_PAGE14_Pos (14U)
  13991. #define SYSCFG_SWPR_PAGE14_Msk (0x1UL << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */
  13992. #define SYSCFG_SWPR_PAGE14 (SYSCFG_SWPR_PAGE14_Msk) /*!< CCMSRAM Write protection page 14*/
  13993. #define SYSCFG_SWPR_PAGE15_Pos (15U)
  13994. #define SYSCFG_SWPR_PAGE15_Msk (0x1UL << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */
  13995. #define SYSCFG_SWPR_PAGE15 (SYSCFG_SWPR_PAGE15_Msk) /*!< CCMSRAM Write protection page 15*/
  13996. #define SYSCFG_SWPR_PAGE16_Pos (16U)
  13997. #define SYSCFG_SWPR_PAGE16_Msk (0x1UL << SYSCFG_SWPR_PAGE16_Pos) /*!< 0x00010000 */
  13998. #define SYSCFG_SWPR_PAGE16 (SYSCFG_SWPR_PAGE16_Msk) /*!< CCMSRAM Write protection page 16*/
  13999. #define SYSCFG_SWPR_PAGE17_Pos (17U)
  14000. #define SYSCFG_SWPR_PAGE17_Msk (0x1UL << SYSCFG_SWPR_PAGE17_Pos) /*!< 0x00020000 */
  14001. #define SYSCFG_SWPR_PAGE17 (SYSCFG_SWPR_PAGE17_Msk) /*!< CCMSRAM Write protection page 17*/
  14002. #define SYSCFG_SWPR_PAGE18_Pos (18U)
  14003. #define SYSCFG_SWPR_PAGE18_Msk (0x1UL << SYSCFG_SWPR_PAGE18_Pos) /*!< 0x00040000 */
  14004. #define SYSCFG_SWPR_PAGE18 (SYSCFG_SWPR_PAGE18_Msk) /*!< CCMSRAM Write protection page 18*/
  14005. #define SYSCFG_SWPR_PAGE19_Pos (19U)
  14006. #define SYSCFG_SWPR_PAGE19_Msk (0x1UL << SYSCFG_SWPR_PAGE19_Pos) /*!< 0x00080000 */
  14007. #define SYSCFG_SWPR_PAGE19 (SYSCFG_SWPR_PAGE19_Msk) /*!< CCMSRAM Write protection page 19*/
  14008. #define SYSCFG_SWPR_PAGE20_Pos (20U)
  14009. #define SYSCFG_SWPR_PAGE20_Msk (0x1UL << SYSCFG_SWPR_PAGE20_Pos) /*!< 0x00100000 */
  14010. #define SYSCFG_SWPR_PAGE20 (SYSCFG_SWPR_PAGE20_Msk) /*!< CCMSRAM Write protection page 20*/
  14011. #define SYSCFG_SWPR_PAGE21_Pos (21U)
  14012. #define SYSCFG_SWPR_PAGE21_Msk (0x1UL << SYSCFG_SWPR_PAGE21_Pos) /*!< 0x00200000 */
  14013. #define SYSCFG_SWPR_PAGE21 (SYSCFG_SWPR_PAGE21_Msk) /*!< CCMSRAM Write protection page 21*/
  14014. #define SYSCFG_SWPR_PAGE22_Pos (22U)
  14015. #define SYSCFG_SWPR_PAGE22_Msk (0x1UL << SYSCFG_SWPR_PAGE22_Pos) /*!< 0x00400000 */
  14016. #define SYSCFG_SWPR_PAGE22 (SYSCFG_SWPR_PAGE22_Msk) /*!< CCMSRAM Write protection page 22*/
  14017. #define SYSCFG_SWPR_PAGE23_Pos (23U)
  14018. #define SYSCFG_SWPR_PAGE23_Msk (0x1UL << SYSCFG_SWPR_PAGE23_Pos) /*!< 0x00800000 */
  14019. #define SYSCFG_SWPR_PAGE23 (SYSCFG_SWPR_PAGE23_Msk) /*!< CCMSRAM Write protection page 23*/
  14020. #define SYSCFG_SWPR_PAGE24_Pos (24U)
  14021. #define SYSCFG_SWPR_PAGE24_Msk (0x1UL << SYSCFG_SWPR_PAGE24_Pos) /*!< 0x01000000 */
  14022. #define SYSCFG_SWPR_PAGE24 (SYSCFG_SWPR_PAGE24_Msk) /*!< CCMSRAM Write protection page 24*/
  14023. #define SYSCFG_SWPR_PAGE25_Pos (25U)
  14024. #define SYSCFG_SWPR_PAGE25_Msk (0x1UL << SYSCFG_SWPR_PAGE25_Pos) /*!< 0x02000000 */
  14025. #define SYSCFG_SWPR_PAGE25 (SYSCFG_SWPR_PAGE25_Msk) /*!< CCMSRAM Write protection page 25*/
  14026. #define SYSCFG_SWPR_PAGE26_Pos (26U)
  14027. #define SYSCFG_SWPR_PAGE26_Msk (0x1UL << SYSCFG_SWPR_PAGE26_Pos) /*!< 0x04000000 */
  14028. #define SYSCFG_SWPR_PAGE26 (SYSCFG_SWPR_PAGE26_Msk) /*!< CCMSRAM Write protection page 26*/
  14029. #define SYSCFG_SWPR_PAGE27_Pos (27U)
  14030. #define SYSCFG_SWPR_PAGE27_Msk (0x1UL << SYSCFG_SWPR_PAGE27_Pos) /*!< 0x08000000 */
  14031. #define SYSCFG_SWPR_PAGE27 (SYSCFG_SWPR_PAGE27_Msk) /*!< CCMSRAM Write protection page 27*/
  14032. #define SYSCFG_SWPR_PAGE28_Pos (28U)
  14033. #define SYSCFG_SWPR_PAGE28_Msk (0x1UL << SYSCFG_SWPR_PAGE28_Pos) /*!< 0x10000000 */
  14034. #define SYSCFG_SWPR_PAGE28 (SYSCFG_SWPR_PAGE28_Msk) /*!< CCMSRAM Write protection page 28*/
  14035. #define SYSCFG_SWPR_PAGE29_Pos (29U)
  14036. #define SYSCFG_SWPR_PAGE29_Msk (0x1UL << SYSCFG_SWPR_PAGE29_Pos) /*!< 0x20000000 */
  14037. #define SYSCFG_SWPR_PAGE29 (SYSCFG_SWPR_PAGE29_Msk) /*!< CCMSRAM Write protection page 29*/
  14038. #define SYSCFG_SWPR_PAGE30_Pos (30U)
  14039. #define SYSCFG_SWPR_PAGE30_Msk (0x1UL << SYSCFG_SWPR_PAGE30_Pos) /*!< 0x40000000 */
  14040. #define SYSCFG_SWPR_PAGE30 (SYSCFG_SWPR_PAGE30_Msk) /*!< CCMSRAM Write protection page 30*/
  14041. #define SYSCFG_SWPR_PAGE31_Pos (31U)
  14042. #define SYSCFG_SWPR_PAGE31_Msk (0x1UL << SYSCFG_SWPR_PAGE31_Pos) /*!< 0x80000000 */
  14043. #define SYSCFG_SWPR_PAGE31 (SYSCFG_SWPR_PAGE31_Msk) /*!< CCMSRAM Write protection page 31*/
  14044. /****************** Bit definition for SYSCFG_SKR register ****************/
  14045. #define SYSCFG_SKR_KEY_Pos (0U)
  14046. #define SYSCFG_SKR_KEY_Msk (0xFFUL << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
  14047. #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< CCMSRAM write protection key for software erase */
  14048. /******************************************************************************/
  14049. /* */
  14050. /* TIM */
  14051. /* */
  14052. /******************************************************************************/
  14053. /******************* Bit definition for TIM_CR1 register ********************/
  14054. #define TIM_CR1_CEN_Pos (0U)
  14055. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  14056. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  14057. #define TIM_CR1_UDIS_Pos (1U)
  14058. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  14059. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  14060. #define TIM_CR1_URS_Pos (2U)
  14061. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  14062. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  14063. #define TIM_CR1_OPM_Pos (3U)
  14064. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  14065. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  14066. #define TIM_CR1_DIR_Pos (4U)
  14067. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  14068. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  14069. #define TIM_CR1_CMS_Pos (5U)
  14070. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  14071. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  14072. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  14073. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  14074. #define TIM_CR1_ARPE_Pos (7U)
  14075. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  14076. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  14077. #define TIM_CR1_CKD_Pos (8U)
  14078. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  14079. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  14080. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  14081. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  14082. #define TIM_CR1_UIFREMAP_Pos (11U)
  14083. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  14084. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  14085. #define TIM_CR1_DITHEN_Pos (12U)
  14086. #define TIM_CR1_DITHEN_Msk (0x1UL << TIM_CR1_DITHEN_Pos) /*!< 0x00001000 */
  14087. #define TIM_CR1_DITHEN TIM_CR1_DITHEN_Msk /*!<Dithering enable */
  14088. /******************* Bit definition for TIM_CR2 register ********************/
  14089. #define TIM_CR2_CCPC_Pos (0U)
  14090. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  14091. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  14092. #define TIM_CR2_CCUS_Pos (2U)
  14093. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  14094. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  14095. #define TIM_CR2_CCDS_Pos (3U)
  14096. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  14097. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  14098. #define TIM_CR2_MMS_Pos (4U)
  14099. #define TIM_CR2_MMS_Msk (0x200007UL << TIM_CR2_MMS_Pos) /*!< 0x02000070 */
  14100. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[3:0] bits (Master Mode Selection) */
  14101. #define TIM_CR2_MMS_0 (0x000001UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  14102. #define TIM_CR2_MMS_1 (0x000002UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  14103. #define TIM_CR2_MMS_2 (0x000004UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  14104. #define TIM_CR2_MMS_3 (0x200000UL << TIM_CR2_MMS_Pos) /*!< 0x02000000 */
  14105. #define TIM_CR2_TI1S_Pos (7U)
  14106. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  14107. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  14108. #define TIM_CR2_OIS1_Pos (8U)
  14109. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  14110. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  14111. #define TIM_CR2_OIS1N_Pos (9U)
  14112. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  14113. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  14114. #define TIM_CR2_OIS2_Pos (10U)
  14115. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  14116. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  14117. #define TIM_CR2_OIS2N_Pos (11U)
  14118. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  14119. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  14120. #define TIM_CR2_OIS3_Pos (12U)
  14121. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  14122. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  14123. #define TIM_CR2_OIS3N_Pos (13U)
  14124. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  14125. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  14126. #define TIM_CR2_OIS4_Pos (14U)
  14127. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  14128. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  14129. #define TIM_CR2_OIS4N_Pos (15U)
  14130. #define TIM_CR2_OIS4N_Msk (0x1UL << TIM_CR2_OIS4N_Pos) /*!< 0x00008000 */
  14131. #define TIM_CR2_OIS4N TIM_CR2_OIS4N_Msk /*!<Output Idle state 4 (OC4N output) */
  14132. #define TIM_CR2_OIS5_Pos (16U)
  14133. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  14134. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  14135. #define TIM_CR2_OIS6_Pos (18U)
  14136. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  14137. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  14138. #define TIM_CR2_MMS2_Pos (20U)
  14139. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  14140. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  14141. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  14142. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  14143. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  14144. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  14145. /******************* Bit definition for TIM_SMCR register *******************/
  14146. #define TIM_SMCR_SMS_Pos (0U)
  14147. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  14148. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  14149. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  14150. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  14151. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  14152. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  14153. #define TIM_SMCR_OCCS_Pos (3U)
  14154. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  14155. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  14156. #define TIM_SMCR_TS_Pos (4U)
  14157. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  14158. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  14159. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  14160. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  14161. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  14162. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  14163. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  14164. #define TIM_SMCR_MSM_Pos (7U)
  14165. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  14166. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  14167. #define TIM_SMCR_ETF_Pos (8U)
  14168. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  14169. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  14170. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  14171. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  14172. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  14173. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  14174. #define TIM_SMCR_ETPS_Pos (12U)
  14175. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  14176. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  14177. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  14178. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  14179. #define TIM_SMCR_ECE_Pos (14U)
  14180. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  14181. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  14182. #define TIM_SMCR_ETP_Pos (15U)
  14183. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  14184. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  14185. #define TIM_SMCR_SMSPE_Pos (24U)
  14186. #define TIM_SMCR_SMSPE_Msk (0x1UL << TIM_SMCR_SMSPE_Pos) /*!< 0x02000000 */
  14187. #define TIM_SMCR_SMSPE TIM_SMCR_SMSPE_Msk /*!<SMS preload enable */
  14188. #define TIM_SMCR_SMSPS_Pos (25U)
  14189. #define TIM_SMCR_SMSPS_Msk (0x1UL << TIM_SMCR_SMSPS_Pos) /*!< 0x04000000 */
  14190. #define TIM_SMCR_SMSPS TIM_SMCR_SMSPS_Msk /*!<SMS preload source */
  14191. /******************* Bit definition for TIM_DIER register *******************/
  14192. #define TIM_DIER_UIE_Pos (0U)
  14193. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  14194. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  14195. #define TIM_DIER_CC1IE_Pos (1U)
  14196. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  14197. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  14198. #define TIM_DIER_CC2IE_Pos (2U)
  14199. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  14200. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  14201. #define TIM_DIER_CC3IE_Pos (3U)
  14202. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  14203. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  14204. #define TIM_DIER_CC4IE_Pos (4U)
  14205. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  14206. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  14207. #define TIM_DIER_COMIE_Pos (5U)
  14208. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  14209. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  14210. #define TIM_DIER_TIE_Pos (6U)
  14211. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  14212. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  14213. #define TIM_DIER_BIE_Pos (7U)
  14214. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  14215. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  14216. #define TIM_DIER_UDE_Pos (8U)
  14217. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  14218. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  14219. #define TIM_DIER_CC1DE_Pos (9U)
  14220. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  14221. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  14222. #define TIM_DIER_CC2DE_Pos (10U)
  14223. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  14224. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  14225. #define TIM_DIER_CC3DE_Pos (11U)
  14226. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  14227. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  14228. #define TIM_DIER_CC4DE_Pos (12U)
  14229. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  14230. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  14231. #define TIM_DIER_COMDE_Pos (13U)
  14232. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  14233. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  14234. #define TIM_DIER_TDE_Pos (14U)
  14235. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  14236. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  14237. #define TIM_DIER_IDXIE_Pos (20U)
  14238. #define TIM_DIER_IDXIE_Msk (0x1UL << TIM_DIER_IDXIE_Pos) /*!< 0x00100000 */
  14239. #define TIM_DIER_IDXIE TIM_DIER_IDXIE_Msk /*!<Encoder index interrupt enable */
  14240. #define TIM_DIER_DIRIE_Pos (21U)
  14241. #define TIM_DIER_DIRIE_Msk (0x1UL << TIM_DIER_DIRIE_Pos) /*!< 0x00200000 */
  14242. #define TIM_DIER_DIRIE TIM_DIER_DIRIE_Msk /*!<Encoder direction change interrupt enable */
  14243. #define TIM_DIER_IERRIE_Pos (22U)
  14244. #define TIM_DIER_IERRIE_Msk (0x1UL << TIM_DIER_IERRIE_Pos) /*!< 0x00400000 */
  14245. #define TIM_DIER_IERRIE TIM_DIER_IERRIE_Msk /*!<Encoder index error enable */
  14246. #define TIM_DIER_TERRIE_Pos (23U)
  14247. #define TIM_DIER_TERRIE_Msk (0x1UL << TIM_DIER_TERRIE_Pos) /*!< 0x00800000 */
  14248. #define TIM_DIER_TERRIE TIM_DIER_TERRIE_Msk /*!<Encoder transition error enable */
  14249. /******************** Bit definition for TIM_SR register ********************/
  14250. #define TIM_SR_UIF_Pos (0U)
  14251. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  14252. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  14253. #define TIM_SR_CC1IF_Pos (1U)
  14254. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  14255. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  14256. #define TIM_SR_CC2IF_Pos (2U)
  14257. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  14258. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  14259. #define TIM_SR_CC3IF_Pos (3U)
  14260. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  14261. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  14262. #define TIM_SR_CC4IF_Pos (4U)
  14263. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  14264. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  14265. #define TIM_SR_COMIF_Pos (5U)
  14266. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  14267. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  14268. #define TIM_SR_TIF_Pos (6U)
  14269. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  14270. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  14271. #define TIM_SR_BIF_Pos (7U)
  14272. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  14273. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  14274. #define TIM_SR_B2IF_Pos (8U)
  14275. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  14276. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  14277. #define TIM_SR_CC1OF_Pos (9U)
  14278. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  14279. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  14280. #define TIM_SR_CC2OF_Pos (10U)
  14281. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  14282. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  14283. #define TIM_SR_CC3OF_Pos (11U)
  14284. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  14285. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  14286. #define TIM_SR_CC4OF_Pos (12U)
  14287. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  14288. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  14289. #define TIM_SR_SBIF_Pos (13U)
  14290. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  14291. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  14292. #define TIM_SR_CC5IF_Pos (16U)
  14293. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  14294. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  14295. #define TIM_SR_CC6IF_Pos (17U)
  14296. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  14297. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  14298. #define TIM_SR_IDXF_Pos (20U)
  14299. #define TIM_SR_IDXF_Msk (0x1UL << TIM_SR_IDXF_Pos) /*!< 0x00100000 */
  14300. #define TIM_SR_IDXF TIM_SR_IDXF_Msk /*!<Encoder index interrupt flag */
  14301. #define TIM_SR_DIRF_Pos (21U)
  14302. #define TIM_SR_DIRF_Msk (0x1UL << TIM_SR_DIRF_Pos) /*!< 0x00200000 */
  14303. #define TIM_SR_DIRF TIM_SR_DIRF_Msk /*!<Encoder direction change interrupt flag */
  14304. #define TIM_SR_IERRF_Pos (22U)
  14305. #define TIM_SR_IERRF_Msk (0x1UL << TIM_SR_IERRF_Pos) /*!< 0x00400000 */
  14306. #define TIM_SR_IERRF TIM_SR_IERRF_Msk /*!<Encoder index error flag */
  14307. #define TIM_SR_TERRF_Pos (23U)
  14308. #define TIM_SR_TERRF_Msk (0x1UL << TIM_SR_TERRF_Pos) /*!< 0x00800000 */
  14309. #define TIM_SR_TERRF TIM_SR_TERRF_Msk /*!<Encoder transition error flag */
  14310. /******************* Bit definition for TIM_EGR register ********************/
  14311. #define TIM_EGR_UG_Pos (0U)
  14312. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  14313. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  14314. #define TIM_EGR_CC1G_Pos (1U)
  14315. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  14316. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  14317. #define TIM_EGR_CC2G_Pos (2U)
  14318. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  14319. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  14320. #define TIM_EGR_CC3G_Pos (3U)
  14321. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  14322. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  14323. #define TIM_EGR_CC4G_Pos (4U)
  14324. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  14325. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  14326. #define TIM_EGR_COMG_Pos (5U)
  14327. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  14328. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  14329. #define TIM_EGR_TG_Pos (6U)
  14330. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  14331. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  14332. #define TIM_EGR_BG_Pos (7U)
  14333. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  14334. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  14335. #define TIM_EGR_B2G_Pos (8U)
  14336. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  14337. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  14338. /****************** Bit definition for TIM_CCMR1 register *******************/
  14339. #define TIM_CCMR1_CC1S_Pos (0U)
  14340. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  14341. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  14342. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  14343. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  14344. #define TIM_CCMR1_OC1FE_Pos (2U)
  14345. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  14346. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  14347. #define TIM_CCMR1_OC1PE_Pos (3U)
  14348. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  14349. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  14350. #define TIM_CCMR1_OC1M_Pos (4U)
  14351. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  14352. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  14353. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  14354. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  14355. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  14356. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  14357. #define TIM_CCMR1_OC1CE_Pos (7U)
  14358. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  14359. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  14360. #define TIM_CCMR1_CC2S_Pos (8U)
  14361. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  14362. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  14363. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  14364. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  14365. #define TIM_CCMR1_OC2FE_Pos (10U)
  14366. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  14367. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  14368. #define TIM_CCMR1_OC2PE_Pos (11U)
  14369. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  14370. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  14371. #define TIM_CCMR1_OC2M_Pos (12U)
  14372. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  14373. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  14374. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  14375. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  14376. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  14377. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  14378. #define TIM_CCMR1_OC2CE_Pos (15U)
  14379. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  14380. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  14381. /*----------------------------------------------------------------------------*/
  14382. #define TIM_CCMR1_IC1PSC_Pos (2U)
  14383. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  14384. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  14385. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  14386. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  14387. #define TIM_CCMR1_IC1F_Pos (4U)
  14388. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  14389. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  14390. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  14391. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  14392. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  14393. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  14394. #define TIM_CCMR1_IC2PSC_Pos (10U)
  14395. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  14396. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  14397. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  14398. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  14399. #define TIM_CCMR1_IC2F_Pos (12U)
  14400. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  14401. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  14402. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  14403. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  14404. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  14405. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  14406. /****************** Bit definition for TIM_CCMR2 register *******************/
  14407. #define TIM_CCMR2_CC3S_Pos (0U)
  14408. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  14409. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  14410. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  14411. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  14412. #define TIM_CCMR2_OC3FE_Pos (2U)
  14413. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  14414. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  14415. #define TIM_CCMR2_OC3PE_Pos (3U)
  14416. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  14417. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  14418. #define TIM_CCMR2_OC3M_Pos (4U)
  14419. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  14420. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  14421. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  14422. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  14423. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  14424. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  14425. #define TIM_CCMR2_OC3CE_Pos (7U)
  14426. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  14427. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  14428. #define TIM_CCMR2_CC4S_Pos (8U)
  14429. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  14430. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  14431. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  14432. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  14433. #define TIM_CCMR2_OC4FE_Pos (10U)
  14434. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  14435. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  14436. #define TIM_CCMR2_OC4PE_Pos (11U)
  14437. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  14438. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  14439. #define TIM_CCMR2_OC4M_Pos (12U)
  14440. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  14441. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  14442. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  14443. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  14444. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  14445. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  14446. #define TIM_CCMR2_OC4CE_Pos (15U)
  14447. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  14448. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  14449. /*----------------------------------------------------------------------------*/
  14450. #define TIM_CCMR2_IC3PSC_Pos (2U)
  14451. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  14452. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  14453. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  14454. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  14455. #define TIM_CCMR2_IC3F_Pos (4U)
  14456. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  14457. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  14458. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  14459. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  14460. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  14461. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  14462. #define TIM_CCMR2_IC4PSC_Pos (10U)
  14463. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  14464. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  14465. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  14466. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  14467. #define TIM_CCMR2_IC4F_Pos (12U)
  14468. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  14469. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  14470. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  14471. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  14472. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  14473. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  14474. /****************** Bit definition for TIM_CCMR3 register *******************/
  14475. #define TIM_CCMR3_OC5FE_Pos (2U)
  14476. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  14477. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  14478. #define TIM_CCMR3_OC5PE_Pos (3U)
  14479. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  14480. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  14481. #define TIM_CCMR3_OC5M_Pos (4U)
  14482. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  14483. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  14484. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  14485. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  14486. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  14487. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  14488. #define TIM_CCMR3_OC5CE_Pos (7U)
  14489. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  14490. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  14491. #define TIM_CCMR3_OC6FE_Pos (10U)
  14492. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  14493. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  14494. #define TIM_CCMR3_OC6PE_Pos (11U)
  14495. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  14496. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  14497. #define TIM_CCMR3_OC6M_Pos (12U)
  14498. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  14499. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  14500. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  14501. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  14502. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  14503. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  14504. #define TIM_CCMR3_OC6CE_Pos (15U)
  14505. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  14506. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  14507. /******************* Bit definition for TIM_CCER register *******************/
  14508. #define TIM_CCER_CC1E_Pos (0U)
  14509. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  14510. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  14511. #define TIM_CCER_CC1P_Pos (1U)
  14512. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  14513. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  14514. #define TIM_CCER_CC1NE_Pos (2U)
  14515. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  14516. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  14517. #define TIM_CCER_CC1NP_Pos (3U)
  14518. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  14519. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  14520. #define TIM_CCER_CC2E_Pos (4U)
  14521. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  14522. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  14523. #define TIM_CCER_CC2P_Pos (5U)
  14524. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  14525. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  14526. #define TIM_CCER_CC2NE_Pos (6U)
  14527. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  14528. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  14529. #define TIM_CCER_CC2NP_Pos (7U)
  14530. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  14531. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  14532. #define TIM_CCER_CC3E_Pos (8U)
  14533. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  14534. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  14535. #define TIM_CCER_CC3P_Pos (9U)
  14536. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  14537. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  14538. #define TIM_CCER_CC3NE_Pos (10U)
  14539. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  14540. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  14541. #define TIM_CCER_CC3NP_Pos (11U)
  14542. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  14543. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  14544. #define TIM_CCER_CC4E_Pos (12U)
  14545. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  14546. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  14547. #define TIM_CCER_CC4P_Pos (13U)
  14548. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  14549. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  14550. #define TIM_CCER_CC4NE_Pos (14U)
  14551. #define TIM_CCER_CC4NE_Msk (0x1UL << TIM_CCER_CC4NE_Pos) /*!< 0x00004000 */
  14552. #define TIM_CCER_CC4NE TIM_CCER_CC4NE_Msk /*!<Capture/Compare 4 Complementary output enable */
  14553. #define TIM_CCER_CC4NP_Pos (15U)
  14554. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  14555. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  14556. #define TIM_CCER_CC5E_Pos (16U)
  14557. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  14558. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  14559. #define TIM_CCER_CC5P_Pos (17U)
  14560. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  14561. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  14562. #define TIM_CCER_CC6E_Pos (20U)
  14563. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  14564. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  14565. #define TIM_CCER_CC6P_Pos (21U)
  14566. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  14567. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  14568. /******************* Bit definition for TIM_CNT register ********************/
  14569. #define TIM_CNT_CNT_Pos (0U)
  14570. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  14571. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  14572. #define TIM_CNT_UIFCPY_Pos (31U)
  14573. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  14574. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  14575. /******************* Bit definition for TIM_PSC register ********************/
  14576. #define TIM_PSC_PSC_Pos (0U)
  14577. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  14578. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  14579. /******************* Bit definition for TIM_ARR register ********************/
  14580. #define TIM_ARR_ARR_Pos (0U)
  14581. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  14582. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  14583. /******************* Bit definition for TIM_RCR register ********************/
  14584. #define TIM_RCR_REP_Pos (0U)
  14585. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  14586. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  14587. /******************* Bit definition for TIM_CCR1 register *******************/
  14588. #define TIM_CCR1_CCR1_Pos (0U)
  14589. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  14590. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  14591. /******************* Bit definition for TIM_CCR2 register *******************/
  14592. #define TIM_CCR2_CCR2_Pos (0U)
  14593. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  14594. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  14595. /******************* Bit definition for TIM_CCR3 register *******************/
  14596. #define TIM_CCR3_CCR3_Pos (0U)
  14597. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  14598. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  14599. /******************* Bit definition for TIM_CCR4 register *******************/
  14600. #define TIM_CCR4_CCR4_Pos (0U)
  14601. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  14602. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  14603. /******************* Bit definition for TIM_CCR5 register *******************/
  14604. #define TIM_CCR5_CCR5_Pos (0U)
  14605. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  14606. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  14607. #define TIM_CCR5_GC5C1_Pos (29U)
  14608. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  14609. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  14610. #define TIM_CCR5_GC5C2_Pos (30U)
  14611. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  14612. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  14613. #define TIM_CCR5_GC5C3_Pos (31U)
  14614. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  14615. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  14616. /******************* Bit definition for TIM_CCR6 register *******************/
  14617. #define TIM_CCR6_CCR6_Pos (0U)
  14618. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  14619. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  14620. /******************* Bit definition for TIM_BDTR register *******************/
  14621. #define TIM_BDTR_DTG_Pos (0U)
  14622. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  14623. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  14624. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  14625. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  14626. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  14627. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  14628. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  14629. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  14630. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  14631. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  14632. #define TIM_BDTR_LOCK_Pos (8U)
  14633. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  14634. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  14635. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  14636. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  14637. #define TIM_BDTR_OSSI_Pos (10U)
  14638. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  14639. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  14640. #define TIM_BDTR_OSSR_Pos (11U)
  14641. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  14642. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  14643. #define TIM_BDTR_BKE_Pos (12U)
  14644. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  14645. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  14646. #define TIM_BDTR_BKP_Pos (13U)
  14647. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  14648. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  14649. #define TIM_BDTR_AOE_Pos (14U)
  14650. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  14651. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  14652. #define TIM_BDTR_MOE_Pos (15U)
  14653. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  14654. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  14655. #define TIM_BDTR_BKF_Pos (16U)
  14656. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  14657. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  14658. #define TIM_BDTR_BK2F_Pos (20U)
  14659. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  14660. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  14661. #define TIM_BDTR_BK2E_Pos (24U)
  14662. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  14663. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  14664. #define TIM_BDTR_BK2P_Pos (25U)
  14665. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  14666. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  14667. #define TIM_BDTR_BKDSRM_Pos (26U)
  14668. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  14669. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  14670. #define TIM_BDTR_BK2DSRM_Pos (27U)
  14671. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  14672. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  14673. #define TIM_BDTR_BKBID_Pos (28U)
  14674. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  14675. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  14676. #define TIM_BDTR_BK2BID_Pos (29U)
  14677. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  14678. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  14679. /******************* Bit definition for TIM_DCR register ********************/
  14680. #define TIM_DCR_DBA_Pos (0U)
  14681. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  14682. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  14683. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  14684. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  14685. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  14686. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  14687. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  14688. #define TIM_DCR_DBL_Pos (8U)
  14689. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  14690. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  14691. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  14692. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  14693. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  14694. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  14695. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  14696. /******************* Bit definition for TIM1_AF1 register *******************/
  14697. #define TIM1_AF1_BKINE_Pos (0U)
  14698. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  14699. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  14700. #define TIM1_AF1_BKCMP1E_Pos (1U)
  14701. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  14702. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  14703. #define TIM1_AF1_BKCMP2E_Pos (2U)
  14704. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  14705. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  14706. #define TIM1_AF1_BKCMP3E_Pos (3U)
  14707. #define TIM1_AF1_BKCMP3E_Msk (0x1UL << TIM1_AF1_BKCMP3E_Pos) /*!< 0x00000008 */
  14708. #define TIM1_AF1_BKCMP3E TIM1_AF1_BKCMP3E_Msk /*!<BRK COMP3 enable */
  14709. #define TIM1_AF1_BKCMP4E_Pos (4U)
  14710. #define TIM1_AF1_BKCMP4E_Msk (0x1UL << TIM1_AF1_BKCMP4E_Pos) /*!< 0x00000010 */
  14711. #define TIM1_AF1_BKCMP4E TIM1_AF1_BKCMP4E_Msk /*!<BRK COMP4 enable */
  14712. #define TIM1_AF1_BKCMP5E_Pos (5U)
  14713. #define TIM1_AF1_BKCMP5E_Msk (0x1UL << TIM1_AF1_BKCMP5E_Pos) /*!< 0x00000020 */
  14714. #define TIM1_AF1_BKCMP5E TIM1_AF1_BKCMP5E_Msk /*!<BRK COMP5 enable */
  14715. #define TIM1_AF1_BKCMP6E_Pos (6U)
  14716. #define TIM1_AF1_BKCMP6E_Msk (0x1UL << TIM1_AF1_BKCMP6E_Pos) /*!< 0x00000040 */
  14717. #define TIM1_AF1_BKCMP6E TIM1_AF1_BKCMP6E_Msk /*!<BRK COMP6 enable */
  14718. #define TIM1_AF1_BKCMP7E_Pos (7U)
  14719. #define TIM1_AF1_BKCMP7E_Msk (0x1UL << TIM1_AF1_BKCMP7E_Pos) /*!< 0x00000080 */
  14720. #define TIM1_AF1_BKCMP7E TIM1_AF1_BKCMP7E_Msk /*!<BRK COMP7 enable */
  14721. #define TIM1_AF1_BKINP_Pos (9U)
  14722. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  14723. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  14724. #define TIM1_AF1_BKCMP1P_Pos (10U)
  14725. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  14726. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  14727. #define TIM1_AF1_BKCMP2P_Pos (11U)
  14728. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  14729. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  14730. #define TIM1_AF1_BKCMP3P_Pos (12U)
  14731. #define TIM1_AF1_BKCMP3P_Msk (0x1UL << TIM1_AF1_BKCMP3P_Pos) /*!< 0x00001000 */
  14732. #define TIM1_AF1_BKCMP3P TIM1_AF1_BKCMP3P_Msk /*!<BRK COMP3 input polarity */
  14733. #define TIM1_AF1_BKCMP4P_Pos (13U)
  14734. #define TIM1_AF1_BKCMP4P_Msk (0x1UL << TIM1_AF1_BKCMP4P_Pos) /*!< 0x00002000 */
  14735. #define TIM1_AF1_BKCMP4P TIM1_AF1_BKCMP4P_Msk /*!<BRK COMP4 input polarity */
  14736. #define TIM1_AF1_ETRSEL_Pos (14U)
  14737. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  14738. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
  14739. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  14740. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  14741. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  14742. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  14743. /******************* Bit definition for TIM1_AF2 register *********************/
  14744. #define TIM1_AF2_BK2INE_Pos (0U)
  14745. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  14746. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN input enable */
  14747. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  14748. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  14749. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  14750. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  14751. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  14752. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  14753. #define TIM1_AF2_BK2CMP3E_Pos (3U)
  14754. #define TIM1_AF2_BK2CMP3E_Msk (0x1UL << TIM1_AF2_BK2CMP3E_Pos) /*!< 0x00000008 */
  14755. #define TIM1_AF2_BK2CMP3E TIM1_AF2_BK2CMP3E_Msk /*!<BRK2 COMP3 enable */
  14756. #define TIM1_AF2_BK2CMP4E_Pos (4U)
  14757. #define TIM1_AF2_BK2CMP4E_Msk (0x1UL << TIM1_AF2_BK2CMP4E_Pos) /*!< 0x00000010 */
  14758. #define TIM1_AF2_BK2CMP4E TIM1_AF2_BK2CMP4E_Msk /*!<BRK2 COMP4 enable */
  14759. #define TIM1_AF2_BK2CMP5E_Pos (5U)
  14760. #define TIM1_AF2_BK2CMP5E_Msk (0x1UL << TIM1_AF2_BK2CMP5E_Pos) /*!< 0x00000020 */
  14761. #define TIM1_AF2_BK2CMP5E TIM1_AF2_BK2CMP5E_Msk /*!<BRK2 COMP5 enable */
  14762. #define TIM1_AF2_BK2CMP6E_Pos (6U)
  14763. #define TIM1_AF2_BK2CMP6E_Msk (0x1UL << TIM1_AF2_BK2CMP6E_Pos) /*!< 0x00000040 */
  14764. #define TIM1_AF2_BK2CMP6E TIM1_AF2_BK2CMP6E_Msk /*!<BRK2 COMP6 enable */
  14765. #define TIM1_AF2_BK2CMP7E_Pos (7U)
  14766. #define TIM1_AF2_BK2CMP7E_Msk (0x1UL << TIM1_AF2_BK2CMP7E_Pos) /*!< 0x00000080 */
  14767. #define TIM1_AF2_BK2CMP7E TIM1_AF2_BK2CMP7E_Msk /*!<BRK2 COMP7 enable */
  14768. #define TIM1_AF2_BK2INP_Pos (9U)
  14769. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  14770. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN input polarity */
  14771. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  14772. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  14773. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  14774. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  14775. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  14776. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  14777. #define TIM1_AF2_BK2CMP3P_Pos (12U)
  14778. #define TIM1_AF2_BK2CMP3P_Msk (0x1UL << TIM1_AF2_BK2CMP3P_Pos) /*!< 0x00000400 */
  14779. #define TIM1_AF2_BK2CMP3P TIM1_AF2_BK2CMP3P_Msk /*!<BRK2 COMP3 input polarity */
  14780. #define TIM1_AF2_BK2CMP4P_Pos (13U)
  14781. #define TIM1_AF2_BK2CMP4P_Msk (0x1UL << TIM1_AF2_BK2CMP4P_Pos) /*!< 0x00000800 */
  14782. #define TIM1_AF2_BK2CMP4P TIM1_AF2_BK2CMP4P_Msk /*!<BRK2 COMP4 input polarity */
  14783. #define TIM1_AF2_OCRSEL_Pos (16U)
  14784. #define TIM1_AF2_OCRSEL_Msk (0x7UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00070000 */
  14785. #define TIM1_AF2_OCRSEL TIM1_AF2_OCRSEL_Msk /*!<BRK2 COMP2 input polarity */
  14786. #define TIM1_AF2_OCRSEL_0 (0x1UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00010000 */
  14787. #define TIM1_AF2_OCRSEL_1 (0x2UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00020000 */
  14788. #define TIM1_AF2_OCRSEL_2 (0x4UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00040000 */
  14789. /******************* Bit definition for TIM_OR register *********************/
  14790. #define TIM_OR_HSE32EN_Pos (0U)
  14791. #define TIM_OR_HSE32EN_Msk (0x1UL << TIM_OR_HSE32EN_Pos) /*!< 0x00000001 */
  14792. #define TIM_OR_HSE32EN TIM_OR_HSE32EN_Msk /*!< HSE/32 clock enable */
  14793. /******************* Bit definition for TIM_TISEL register *********************/
  14794. #define TIM_TISEL_TI1SEL_Pos (0U)
  14795. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  14796. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
  14797. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  14798. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  14799. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  14800. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  14801. #define TIM_TISEL_TI2SEL_Pos (8U)
  14802. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  14803. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
  14804. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  14805. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  14806. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  14807. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  14808. #define TIM_TISEL_TI3SEL_Pos (16U)
  14809. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  14810. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
  14811. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  14812. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  14813. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  14814. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  14815. #define TIM_TISEL_TI4SEL_Pos (24U)
  14816. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  14817. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
  14818. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  14819. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  14820. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  14821. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  14822. /******************* Bit definition for TIM_DTR2 register *********************/
  14823. #define TIM_DTR2_DTGF_Pos (0U)
  14824. #define TIM_DTR2_DTGF_Msk (0xFFUL << TIM_DTR2_DTGF_Pos) /*!< 0x0000000F */
  14825. #define TIM_DTR2_DTGF TIM_DTR2_DTGF_Msk /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/
  14826. #define TIM_DTR2_DTGF_0 (0x01UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000001 */
  14827. #define TIM_DTR2_DTGF_1 (0x02UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000002 */
  14828. #define TIM_DTR2_DTGF_2 (0x04UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000004 */
  14829. #define TIM_DTR2_DTGF_3 (0x08UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000008 */
  14830. #define TIM_DTR2_DTGF_4 (0x10UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000010 */
  14831. #define TIM_DTR2_DTGF_5 (0x20UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000020 */
  14832. #define TIM_DTR2_DTGF_6 (0x40UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000040 */
  14833. #define TIM_DTR2_DTGF_7 (0x80UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000080 */
  14834. #define TIM_DTR2_DTAE_Pos (16U)
  14835. #define TIM_DTR2_DTAE_Msk (0x1UL << TIM_DTR2_DTAE_Pos) /*!< 0x00004000 */
  14836. #define TIM_DTR2_DTAE TIM_DTR2_DTAE_Msk /*!<Deadtime asymmetric enable */
  14837. #define TIM_DTR2_DTPE_Pos (17U)
  14838. #define TIM_DTR2_DTPE_Msk (0x1UL << TIM_DTR2_DTPE_Pos) /*!< 0x00008000 */
  14839. #define TIM_DTR2_DTPE TIM_DTR2_DTPE_Msk /*!<Deadtime prelaod enable */
  14840. /******************* Bit definition for TIM_ECR register *********************/
  14841. #define TIM_ECR_IE_Pos (0U)
  14842. #define TIM_ECR_IE_Msk (0x1UL << TIM_ECR_IE_Pos) /*!< 0x00000001 */
  14843. #define TIM_ECR_IE TIM_ECR_IE_Msk /*!<Index enable */
  14844. #define TIM_ECR_IDIR_Pos (1U)
  14845. #define TIM_ECR_IDIR_Msk (0x3UL << TIM_ECR_IDIR_Pos) /*!< 0x00000006 */
  14846. #define TIM_ECR_IDIR TIM_ECR_IDIR_Msk /*!<IDIR[1:0] bits (Index direction)*/
  14847. #define TIM_ECR_IDIR_0 (0x01UL << TIM_ECR_IDIR_Pos) /*!< 0x00000001 */
  14848. #define TIM_ECR_IDIR_1 (0x02UL << TIM_ECR_IDIR_Pos) /*!< 0x00000002 */
  14849. #define TIM_ECR_FIDX_Pos (5U)
  14850. #define TIM_ECR_FIDX_Msk (0x1UL << TIM_ECR_FIDX_Pos) /*!< 0x00000020 */
  14851. #define TIM_ECR_FIDX TIM_ECR_FIDX_Msk /*!<First index enable */
  14852. #define TIM_ECR_IPOS_Pos (6U)
  14853. #define TIM_ECR_IPOS_Msk (0x3UL << TIM_ECR_IPOS_Pos) /*!< 0x0000000C0 */
  14854. #define TIM_ECR_IPOS TIM_ECR_IPOS_Msk /*!<IPOS[1:0] bits (Index positioning)*/
  14855. #define TIM_ECR_IPOS_0 (0x01UL << TIM_ECR_IPOS_Pos) /*!< 0x00000001 */
  14856. #define TIM_ECR_IPOS_1 (0x02UL << TIM_ECR_IPOS_Pos) /*!< 0x00000002 */
  14857. #define TIM_ECR_PW_Pos (16U)
  14858. #define TIM_ECR_PW_Msk (0xFFUL << TIM_ECR_PW_Pos) /*!< 0x00FF0000 */
  14859. #define TIM_ECR_PW TIM_ECR_PW_Msk /*!<PW[7:0] bits (Pulse width)*/
  14860. #define TIM_ECR_PW_0 (0x01UL << TIM_ECR_PW_Pos) /*!< 0x00010000 */
  14861. #define TIM_ECR_PW_1 (0x02UL << TIM_ECR_PW_Pos) /*!< 0x00020000 */
  14862. #define TIM_ECR_PW_2 (0x04UL << TIM_ECR_PW_Pos) /*!< 0x00040000 */
  14863. #define TIM_ECR_PW_3 (0x08UL << TIM_ECR_PW_Pos) /*!< 0x00080000 */
  14864. #define TIM_ECR_PW_4 (0x10UL << TIM_ECR_PW_Pos) /*!< 0x00100000 */
  14865. #define TIM_ECR_PW_5 (0x20UL << TIM_ECR_PW_Pos) /*!< 0x00200000 */
  14866. #define TIM_ECR_PW_6 (0x40UL << TIM_ECR_PW_Pos) /*!< 0x00400000 */
  14867. #define TIM_ECR_PW_7 (0x80UL << TIM_ECR_PW_Pos) /*!< 0x00800000 */
  14868. #define TIM_ECR_PWPRSC_Pos (24U)
  14869. #define TIM_ECR_PWPRSC_Msk (0x7UL << TIM_ECR_PWPRSC_Pos) /*!< 0x07000000 */
  14870. #define TIM_ECR_PWPRSC TIM_ECR_PWPRSC_Msk /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/
  14871. #define TIM_ECR_PWPRSC_0 (0x01UL << TIM_ECR_PWPRSC_Pos) /*!< 0x01000000 */
  14872. #define TIM_ECR_PWPRSC_1 (0x02UL << TIM_ECR_PWPRSC_Pos) /*!< 0x02000000 */
  14873. #define TIM_ECR_PWPRSC_2 (0x04UL << TIM_ECR_PWPRSC_Pos) /*!< 0x04000000 */
  14874. /******************* Bit definition for TIM_DMAR register *******************/
  14875. #define TIM_DMAR_DMAB_Pos (0U)
  14876. #define TIM_DMAR_DMAB_Msk (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0xFFFFFFFF */
  14877. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  14878. /******************************************************************************/
  14879. /* */
  14880. /* Low Power Timer (LPTIM) */
  14881. /* */
  14882. /******************************************************************************/
  14883. /****************** Bit definition for LPTIM_ISR register *******************/
  14884. #define LPTIM_ISR_CMPM_Pos (0U)
  14885. #define LPTIM_ISR_CMPM_Msk (0x1UL << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  14886. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  14887. #define LPTIM_ISR_ARRM_Pos (1U)
  14888. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  14889. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  14890. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  14891. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  14892. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  14893. #define LPTIM_ISR_CMPOK_Pos (3U)
  14894. #define LPTIM_ISR_CMPOK_Msk (0x1UL << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  14895. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  14896. #define LPTIM_ISR_ARROK_Pos (4U)
  14897. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  14898. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  14899. #define LPTIM_ISR_UP_Pos (5U)
  14900. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  14901. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  14902. #define LPTIM_ISR_DOWN_Pos (6U)
  14903. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  14904. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  14905. /****************** Bit definition for LPTIM_ICR register *******************/
  14906. #define LPTIM_ICR_CMPMCF_Pos (0U)
  14907. #define LPTIM_ICR_CMPMCF_Msk (0x1UL << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  14908. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  14909. #define LPTIM_ICR_ARRMCF_Pos (1U)
  14910. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  14911. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  14912. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  14913. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  14914. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  14915. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  14916. #define LPTIM_ICR_CMPOKCF_Msk (0x1UL << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  14917. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  14918. #define LPTIM_ICR_ARROKCF_Pos (4U)
  14919. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  14920. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  14921. #define LPTIM_ICR_UPCF_Pos (5U)
  14922. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  14923. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  14924. #define LPTIM_ICR_DOWNCF_Pos (6U)
  14925. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  14926. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  14927. /****************** Bit definition for LPTIM_IER register ********************/
  14928. #define LPTIM_IER_CMPMIE_Pos (0U)
  14929. #define LPTIM_IER_CMPMIE_Msk (0x1UL << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  14930. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  14931. #define LPTIM_IER_ARRMIE_Pos (1U)
  14932. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  14933. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  14934. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  14935. #define LPTIM_IER_EXTTRIGIE_Msk (0x1UL << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  14936. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  14937. #define LPTIM_IER_CMPOKIE_Pos (3U)
  14938. #define LPTIM_IER_CMPOKIE_Msk (0x1UL << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  14939. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  14940. #define LPTIM_IER_ARROKIE_Pos (4U)
  14941. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  14942. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  14943. #define LPTIM_IER_UPIE_Pos (5U)
  14944. #define LPTIM_IER_UPIE_Msk (0x1UL << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  14945. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  14946. #define LPTIM_IER_DOWNIE_Pos (6U)
  14947. #define LPTIM_IER_DOWNIE_Msk (0x1UL << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  14948. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  14949. /****************** Bit definition for LPTIM_CFGR register *******************/
  14950. #define LPTIM_CFGR_CKSEL_Pos (0U)
  14951. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  14952. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  14953. #define LPTIM_CFGR_CKPOL_Pos (1U)
  14954. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  14955. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  14956. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  14957. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  14958. #define LPTIM_CFGR_CKFLT_Pos (3U)
  14959. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  14960. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  14961. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  14962. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  14963. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  14964. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  14965. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  14966. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  14967. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  14968. #define LPTIM_CFGR_PRESC_Pos (9U)
  14969. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  14970. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  14971. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  14972. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  14973. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  14974. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  14975. #define LPTIM_CFGR_TRIGSEL_Msk (0x10007UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0200E000 */
  14976. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  14977. #define LPTIM_CFGR_TRIGSEL_0 (0x00001UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  14978. #define LPTIM_CFGR_TRIGSEL_1 (0x00002UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  14979. #define LPTIM_CFGR_TRIGSEL_2 (0x00004UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  14980. #define LPTIM_CFGR_TRIGSEL_3 (0x10000UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x02000000 */
  14981. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  14982. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  14983. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  14984. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  14985. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  14986. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  14987. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  14988. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  14989. #define LPTIM_CFGR_WAVE_Pos (20U)
  14990. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  14991. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  14992. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  14993. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  14994. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  14995. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  14996. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  14997. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  14998. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  14999. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  15000. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  15001. #define LPTIM_CFGR_ENC_Pos (24U)
  15002. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  15003. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  15004. /****************** Bit definition for LPTIM_CR register ********************/
  15005. #define LPTIM_CR_ENABLE_Pos (0U)
  15006. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  15007. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  15008. #define LPTIM_CR_SNGSTRT_Pos (1U)
  15009. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  15010. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  15011. #define LPTIM_CR_CNTSTRT_Pos (2U)
  15012. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  15013. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  15014. #define LPTIM_CR_COUNTRST_Pos (3U)
  15015. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  15016. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Counter reset */
  15017. #define LPTIM_CR_RSTARE_Pos (4U)
  15018. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  15019. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  15020. /****************** Bit definition for LPTIM_CMP register *******************/
  15021. #define LPTIM_CMP_CMP_Pos (0U)
  15022. #define LPTIM_CMP_CMP_Msk (0xFFFFUL << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  15023. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  15024. /****************** Bit definition for LPTIM_ARR register *******************/
  15025. #define LPTIM_ARR_ARR_Pos (0U)
  15026. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  15027. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  15028. /****************** Bit definition for LPTIM_CNT register *******************/
  15029. #define LPTIM_CNT_CNT_Pos (0U)
  15030. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  15031. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  15032. /****************** Bit definition for LPTIM_OR register *******************/
  15033. #define LPTIM_OR_IN1_Pos (0U)
  15034. #define LPTIM_OR_IN1_Msk (0xDUL << LPTIM_OR_IN1_Pos) /*!< 0x0000000D */
  15035. #define LPTIM_OR_IN1 LPTIM_OR_IN1_Msk /*!< IN1[2:0] bits (Remap selection) */
  15036. #define LPTIM_OR_IN1_0 (0x1UL << LPTIM_OR_IN1_Pos) /*!< 0x00000001 */
  15037. #define LPTIM_OR_IN1_1 (0x4UL << LPTIM_OR_IN1_Pos) /*!< 0x00000004 */
  15038. #define LPTIM_OR_IN1_2 (0x8UL << LPTIM_OR_IN1_Pos) /*!< 0x00000008 */
  15039. #define LPTIM_OR_IN2_Pos (1U)
  15040. #define LPTIM_OR_IN2_Msk (0x19UL << LPTIM_OR_IN2_Pos) /*!< 0x00000032 */
  15041. #define LPTIM_OR_IN2 LPTIM_OR_IN2_Msk /*!< IN2[2:0] bits (Remap selection) */
  15042. #define LPTIM_OR_IN2_0 (0x1UL << LPTIM_OR_IN2_Pos) /*!< 0x00000002 */
  15043. #define LPTIM_OR_IN2_1 (0x8UL << LPTIM_OR_IN2_Pos) /*!< 0x00000010 */
  15044. #define LPTIM_OR_IN2_2 (0x10UL << LPTIM_OR_IN2_Pos) /*!< 0x00000020 */
  15045. /******************************************************************************/
  15046. /* */
  15047. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  15048. /* */
  15049. /******************************************************************************/
  15050. /****************** Bit definition for USART_CR1 register *******************/
  15051. #define USART_CR1_UE_Pos (0U)
  15052. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  15053. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  15054. #define USART_CR1_UESM_Pos (1U)
  15055. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  15056. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  15057. #define USART_CR1_RE_Pos (2U)
  15058. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  15059. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  15060. #define USART_CR1_TE_Pos (3U)
  15061. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  15062. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  15063. #define USART_CR1_IDLEIE_Pos (4U)
  15064. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  15065. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  15066. #define USART_CR1_RXNEIE_Pos (5U)
  15067. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  15068. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  15069. #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos
  15070. #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */
  15071. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
  15072. #define USART_CR1_TCIE_Pos (6U)
  15073. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  15074. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  15075. #define USART_CR1_TXEIE_Pos (7U)
  15076. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  15077. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  15078. #define USART_CR1_TXEIE_TXFNFIE_Pos USART_CR1_TXEIE_Pos
  15079. #define USART_CR1_TXEIE_TXFNFIE_Msk USART_CR1_TXEIE_Msk /*!< 0x00000080 */
  15080. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_Msk /*!< TXE and TX FIFO Not Full Interrupt Enable */
  15081. #define USART_CR1_PEIE_Pos (8U)
  15082. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  15083. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  15084. #define USART_CR1_PS_Pos (9U)
  15085. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  15086. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  15087. #define USART_CR1_PCE_Pos (10U)
  15088. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  15089. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  15090. #define USART_CR1_WAKE_Pos (11U)
  15091. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  15092. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  15093. #define USART_CR1_M_Pos (12U)
  15094. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  15095. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  15096. #define USART_CR1_M0_Pos (12U)
  15097. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  15098. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  15099. #define USART_CR1_MME_Pos (13U)
  15100. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  15101. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  15102. #define USART_CR1_CMIE_Pos (14U)
  15103. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  15104. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  15105. #define USART_CR1_OVER8_Pos (15U)
  15106. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  15107. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  15108. #define USART_CR1_DEDT_Pos (16U)
  15109. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  15110. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  15111. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  15112. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  15113. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  15114. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  15115. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  15116. #define USART_CR1_DEAT_Pos (21U)
  15117. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  15118. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  15119. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  15120. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  15121. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  15122. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  15123. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  15124. #define USART_CR1_RTOIE_Pos (26U)
  15125. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  15126. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  15127. #define USART_CR1_EOBIE_Pos (27U)
  15128. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  15129. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  15130. #define USART_CR1_M1_Pos (28U)
  15131. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  15132. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  15133. #define USART_CR1_FIFOEN_Pos (29U)
  15134. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  15135. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  15136. #define USART_CR1_TXFEIE_Pos (30U)
  15137. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  15138. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  15139. #define USART_CR1_RXFFIE_Pos (31U)
  15140. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  15141. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  15142. /****************** Bit definition for USART_CR2 register *******************/
  15143. #define USART_CR2_SLVEN_Pos (0U)
  15144. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  15145. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  15146. #define USART_CR2_DIS_NSS_Pos (3U)
  15147. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  15148. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */
  15149. #define USART_CR2_ADDM7_Pos (4U)
  15150. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  15151. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  15152. #define USART_CR2_LBDL_Pos (5U)
  15153. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  15154. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  15155. #define USART_CR2_LBDIE_Pos (6U)
  15156. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  15157. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  15158. #define USART_CR2_LBCL_Pos (8U)
  15159. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  15160. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  15161. #define USART_CR2_CPHA_Pos (9U)
  15162. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  15163. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  15164. #define USART_CR2_CPOL_Pos (10U)
  15165. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  15166. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  15167. #define USART_CR2_CLKEN_Pos (11U)
  15168. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  15169. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  15170. #define USART_CR2_STOP_Pos (12U)
  15171. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  15172. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  15173. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  15174. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  15175. #define USART_CR2_LINEN_Pos (14U)
  15176. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  15177. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  15178. #define USART_CR2_SWAP_Pos (15U)
  15179. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  15180. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  15181. #define USART_CR2_RXINV_Pos (16U)
  15182. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  15183. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  15184. #define USART_CR2_TXINV_Pos (17U)
  15185. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  15186. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  15187. #define USART_CR2_DATAINV_Pos (18U)
  15188. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  15189. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  15190. #define USART_CR2_MSBFIRST_Pos (19U)
  15191. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  15192. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  15193. #define USART_CR2_ABREN_Pos (20U)
  15194. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  15195. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  15196. #define USART_CR2_ABRMODE_Pos (21U)
  15197. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  15198. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  15199. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  15200. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  15201. #define USART_CR2_RTOEN_Pos (23U)
  15202. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  15203. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  15204. #define USART_CR2_ADD_Pos (24U)
  15205. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  15206. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  15207. /****************** Bit definition for USART_CR3 register *******************/
  15208. #define USART_CR3_EIE_Pos (0U)
  15209. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  15210. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  15211. #define USART_CR3_IREN_Pos (1U)
  15212. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  15213. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  15214. #define USART_CR3_IRLP_Pos (2U)
  15215. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  15216. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  15217. #define USART_CR3_HDSEL_Pos (3U)
  15218. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  15219. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  15220. #define USART_CR3_NACK_Pos (4U)
  15221. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  15222. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  15223. #define USART_CR3_SCEN_Pos (5U)
  15224. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  15225. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  15226. #define USART_CR3_DMAR_Pos (6U)
  15227. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  15228. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  15229. #define USART_CR3_DMAT_Pos (7U)
  15230. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  15231. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  15232. #define USART_CR3_RTSE_Pos (8U)
  15233. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  15234. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  15235. #define USART_CR3_CTSE_Pos (9U)
  15236. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  15237. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  15238. #define USART_CR3_CTSIE_Pos (10U)
  15239. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  15240. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  15241. #define USART_CR3_ONEBIT_Pos (11U)
  15242. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  15243. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  15244. #define USART_CR3_OVRDIS_Pos (12U)
  15245. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  15246. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  15247. #define USART_CR3_DDRE_Pos (13U)
  15248. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  15249. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  15250. #define USART_CR3_DEM_Pos (14U)
  15251. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  15252. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  15253. #define USART_CR3_DEP_Pos (15U)
  15254. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  15255. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  15256. #define USART_CR3_SCARCNT_Pos (17U)
  15257. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  15258. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  15259. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  15260. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  15261. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  15262. #define USART_CR3_WUS_Pos (20U)
  15263. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  15264. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  15265. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  15266. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  15267. #define USART_CR3_WUFIE_Pos (22U)
  15268. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  15269. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  15270. #define USART_CR3_TXFTIE_Pos (23U)
  15271. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  15272. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  15273. #define USART_CR3_TCBGTIE_Pos (24U)
  15274. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  15275. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  15276. #define USART_CR3_RXFTCFG_Pos (25U)
  15277. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  15278. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */
  15279. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  15280. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  15281. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  15282. #define USART_CR3_RXFTIE_Pos (28U)
  15283. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  15284. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  15285. #define USART_CR3_TXFTCFG_Pos (29U)
  15286. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  15287. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */
  15288. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  15289. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  15290. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  15291. /****************** Bit definition for USART_BRR register *******************/
  15292. #define USART_BRR_LPUART_Pos (0U)
  15293. #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */
  15294. #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */
  15295. #define USART_BRR_BRR_Pos (0U)
  15296. #define USART_BRR_BRR_Msk (0xFFFFUL << USART_BRR_BRR_Pos) /*!< 0x0000FFFF */
  15297. #define USART_BRR_BRR USART_BRR_BRR_Msk /*!< USART Baud rate register [15:0] */
  15298. /****************** Bit definition for USART_GTPR register ******************/
  15299. #define USART_GTPR_PSC_Pos (0U)
  15300. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  15301. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  15302. #define USART_GTPR_GT_Pos (8U)
  15303. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  15304. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  15305. /******************* Bit definition for USART_RTOR register *****************/
  15306. #define USART_RTOR_RTO_Pos (0U)
  15307. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  15308. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  15309. #define USART_RTOR_BLEN_Pos (24U)
  15310. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  15311. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  15312. /******************* Bit definition for USART_RQR register ******************/
  15313. #define USART_RQR_ABRRQ_Pos (0U)
  15314. #define USART_RQR_ABRRQ_Msk (0x1UL << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  15315. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  15316. #define USART_RQR_SBKRQ_Pos (1U)
  15317. #define USART_RQR_SBKRQ_Msk (0x1UL << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  15318. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  15319. #define USART_RQR_MMRQ_Pos (2U)
  15320. #define USART_RQR_MMRQ_Msk (0x1UL << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  15321. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  15322. #define USART_RQR_RXFRQ_Pos (3U)
  15323. #define USART_RQR_RXFRQ_Msk (0x1UL << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  15324. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  15325. #define USART_RQR_TXFRQ_Pos (4U)
  15326. #define USART_RQR_TXFRQ_Msk (0x1UL << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  15327. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  15328. /******************* Bit definition for USART_ISR register ******************/
  15329. #define USART_ISR_PE_Pos (0U)
  15330. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  15331. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  15332. #define USART_ISR_FE_Pos (1U)
  15333. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  15334. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  15335. #define USART_ISR_NE_Pos (2U)
  15336. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  15337. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  15338. #define USART_ISR_ORE_Pos (3U)
  15339. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  15340. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  15341. #define USART_ISR_IDLE_Pos (4U)
  15342. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  15343. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  15344. #define USART_ISR_RXNE_Pos (5U)
  15345. #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  15346. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  15347. #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos
  15348. #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */
  15349. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */
  15350. #define USART_ISR_TC_Pos (6U)
  15351. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  15352. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  15353. #define USART_ISR_TXE_Pos (7U)
  15354. #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  15355. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  15356. #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos
  15357. #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */
  15358. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
  15359. #define USART_ISR_LBDF_Pos (8U)
  15360. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  15361. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  15362. #define USART_ISR_CTSIF_Pos (9U)
  15363. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  15364. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  15365. #define USART_ISR_CTS_Pos (10U)
  15366. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  15367. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  15368. #define USART_ISR_RTOF_Pos (11U)
  15369. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  15370. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  15371. #define USART_ISR_EOBF_Pos (12U)
  15372. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  15373. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  15374. #define USART_ISR_UDR_Pos (13U)
  15375. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  15376. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */
  15377. #define USART_ISR_ABRE_Pos (14U)
  15378. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  15379. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  15380. #define USART_ISR_ABRF_Pos (15U)
  15381. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  15382. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  15383. #define USART_ISR_BUSY_Pos (16U)
  15384. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  15385. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  15386. #define USART_ISR_CMF_Pos (17U)
  15387. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  15388. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  15389. #define USART_ISR_SBKF_Pos (18U)
  15390. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  15391. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  15392. #define USART_ISR_RWU_Pos (19U)
  15393. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  15394. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  15395. #define USART_ISR_WUF_Pos (20U)
  15396. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  15397. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  15398. #define USART_ISR_TEACK_Pos (21U)
  15399. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  15400. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  15401. #define USART_ISR_REACK_Pos (22U)
  15402. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  15403. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  15404. #define USART_ISR_TXFE_Pos (23U)
  15405. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  15406. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */
  15407. #define USART_ISR_RXFF_Pos (24U)
  15408. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  15409. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full */
  15410. #define USART_ISR_TCBGT_Pos (25U)
  15411. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  15412. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */
  15413. #define USART_ISR_RXFT_Pos (26U)
  15414. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  15415. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold flag */
  15416. #define USART_ISR_TXFT_Pos (27U)
  15417. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  15418. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold flag */
  15419. /******************* Bit definition for USART_ICR register ******************/
  15420. #define USART_ICR_PECF_Pos (0U)
  15421. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  15422. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  15423. #define USART_ICR_FECF_Pos (1U)
  15424. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  15425. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  15426. #define USART_ICR_NECF_Pos (2U)
  15427. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  15428. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */
  15429. #define USART_ICR_ORECF_Pos (3U)
  15430. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  15431. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  15432. #define USART_ICR_IDLECF_Pos (4U)
  15433. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  15434. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  15435. #define USART_ICR_TXFECF_Pos (5U)
  15436. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  15437. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty Clear flag */
  15438. #define USART_ICR_TCCF_Pos (6U)
  15439. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  15440. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  15441. #define USART_ICR_TCBGTCF_Pos (7U)
  15442. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  15443. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  15444. #define USART_ICR_LBDCF_Pos (8U)
  15445. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  15446. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  15447. #define USART_ICR_CTSCF_Pos (9U)
  15448. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  15449. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  15450. #define USART_ICR_RTOCF_Pos (11U)
  15451. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  15452. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  15453. #define USART_ICR_EOBCF_Pos (12U)
  15454. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  15455. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  15456. #define USART_ICR_UDRCF_Pos (13U)
  15457. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  15458. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  15459. #define USART_ICR_CMCF_Pos (17U)
  15460. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  15461. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  15462. #define USART_ICR_WUCF_Pos (20U)
  15463. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  15464. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  15465. /******************* Bit definition for USART_RDR register ******************/
  15466. #define USART_RDR_RDR_Pos (0U)
  15467. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  15468. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  15469. /******************* Bit definition for USART_TDR register ******************/
  15470. #define USART_TDR_TDR_Pos (0U)
  15471. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  15472. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  15473. /******************* Bit definition for USART_PRESC register ****************/
  15474. #define USART_PRESC_PRESCALER_Pos (0U)
  15475. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  15476. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  15477. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  15478. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  15479. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  15480. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  15481. /******************************************************************************/
  15482. /* */
  15483. /* VREFBUF */
  15484. /* */
  15485. /******************************************************************************/
  15486. /******************* Bit definition for VREFBUF_CSR register ****************/
  15487. #define VREFBUF_CSR_ENVR_Pos (0U)
  15488. #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
  15489. #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
  15490. #define VREFBUF_CSR_HIZ_Pos (1U)
  15491. #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
  15492. #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
  15493. #define VREFBUF_CSR_VRR_Pos (3U)
  15494. #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
  15495. #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
  15496. #define VREFBUF_CSR_VRS_Pos (4U)
  15497. #define VREFBUF_CSR_VRS_Msk (0x3UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000030 */
  15498. #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<VRS[5:0] bits (Voltage reference scale) */
  15499. #define VREFBUF_CSR_VRS_0 (0x1UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000010 */
  15500. #define VREFBUF_CSR_VRS_1 (0x2UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000020 */
  15501. /******************* Bit definition for VREFBUF_CCR register ******************/
  15502. #define VREFBUF_CCR_TRIM_Pos (0U)
  15503. #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
  15504. #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
  15505. /******************************************************************************/
  15506. /* */
  15507. /* USB Device FS Endpoint registers */
  15508. /* */
  15509. /******************************************************************************/
  15510. #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
  15511. #define USB_EP1R (USB_BASE + 0x0x00000004) /*!< endpoint 1 register address */
  15512. #define USB_EP2R (USB_BASE + 0x0x00000008) /*!< endpoint 2 register address */
  15513. #define USB_EP3R (USB_BASE + 0x0x0000000C) /*!< endpoint 3 register address */
  15514. #define USB_EP4R (USB_BASE + 0x0x00000010) /*!< endpoint 4 register address */
  15515. #define USB_EP5R (USB_BASE + 0x0x00000014) /*!< endpoint 5 register address */
  15516. #define USB_EP6R (USB_BASE + 0x0x00000018) /*!< endpoint 6 register address */
  15517. #define USB_EP7R (USB_BASE + 0x0x0000001C) /*!< endpoint 7 register address */
  15518. /* bit positions */
  15519. #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
  15520. #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
  15521. #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
  15522. #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
  15523. #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
  15524. #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
  15525. #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
  15526. #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
  15527. #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
  15528. #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
  15529. /* EndPoint REGister MASK (no toggle fields) */
  15530. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  15531. /*!< EP_TYPE[1:0] EndPoint TYPE */
  15532. #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
  15533. #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
  15534. #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
  15535. #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
  15536. #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
  15537. #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
  15538. #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  15539. /*!< STAT_TX[1:0] STATus for TX transfer */
  15540. #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
  15541. #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
  15542. #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
  15543. #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
  15544. #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
  15545. #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
  15546. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  15547. /*!< STAT_RX[1:0] STATus for RX transfer */
  15548. #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
  15549. #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
  15550. #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
  15551. #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
  15552. #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
  15553. #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
  15554. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  15555. /******************************************************************************/
  15556. /* */
  15557. /* USB Device FS General registers */
  15558. /* */
  15559. /******************************************************************************/
  15560. #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */
  15561. #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */
  15562. #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */
  15563. #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */
  15564. #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */
  15565. #define USB_LPMCSR (USB_BASE + 0x00000054U) /*!< LPM Control and Status register */
  15566. #define USB_BCDR (USB_BASE + 0x00000058U) /*!< Battery Charging detector register*/
  15567. /****************** Bits definition for USB_CNTR register *******************/
  15568. #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
  15569. #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
  15570. #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
  15571. #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
  15572. #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
  15573. #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
  15574. #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
  15575. #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
  15576. #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
  15577. #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
  15578. #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
  15579. #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
  15580. #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
  15581. #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
  15582. #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
  15583. /****************** Bits definition for USB_ISTR register *******************/
  15584. #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
  15585. #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
  15586. #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
  15587. #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
  15588. #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
  15589. #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
  15590. #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
  15591. #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
  15592. #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
  15593. #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
  15594. #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
  15595. #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
  15596. #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
  15597. #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
  15598. #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
  15599. #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
  15600. #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
  15601. #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
  15602. #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
  15603. #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
  15604. /****************** Bits definition for USB_FNR register ********************/
  15605. #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
  15606. #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
  15607. #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
  15608. #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
  15609. #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
  15610. /****************** Bits definition for USB_DADDR register ****************/
  15611. #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */
  15612. #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */
  15613. #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */
  15614. #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */
  15615. #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */
  15616. #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */
  15617. #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */
  15618. #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */
  15619. #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */
  15620. /****************** Bit definition for USB_BTABLE register ******************/
  15621. #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */
  15622. /****************** Bits definition for USB_BCDR register *******************/
  15623. #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
  15624. #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
  15625. #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
  15626. #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
  15627. #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
  15628. #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
  15629. #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
  15630. #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
  15631. #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
  15632. /******************* Bit definition for LPMCSR register *********************/
  15633. #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
  15634. #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
  15635. #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
  15636. #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
  15637. /*!< Buffer descriptor table */
  15638. /***************** Bit definition for USB_ADDR0_TX register *****************/
  15639. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  15640. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos)/*!< 0x0000FFFE */
  15641. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  15642. /***************** Bit definition for USB_ADDR1_TX register *****************/
  15643. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  15644. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos)/*!< 0x0000FFFE */
  15645. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  15646. /***************** Bit definition for USB_ADDR2_TX register *****************/
  15647. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  15648. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos)/*!< 0x0000FFFE */
  15649. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  15650. /***************** Bit definition for USB_ADDR3_TX register *****************/
  15651. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  15652. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos)/*!< 0x0000FFFE */
  15653. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  15654. /***************** Bit definition for USB_ADDR4_TX register *****************/
  15655. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  15656. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos)/*!< 0x0000FFFE */
  15657. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  15658. /***************** Bit definition for USB_ADDR5_TX register *****************/
  15659. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  15660. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos)/*!< 0x0000FFFE */
  15661. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  15662. /***************** Bit definition for USB_ADDR6_TX register *****************/
  15663. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  15664. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos)/*!< 0x0000FFFE */
  15665. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  15666. /***************** Bit definition for USB_ADDR7_TX register *****************/
  15667. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  15668. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos)/*!< 0x0000FFFE */
  15669. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  15670. /*----------------------------------------------------------------------------*/
  15671. /***************** Bit definition for USB_COUNT0_TX register ****************/
  15672. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  15673. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos)/*!< 0x000003FF */
  15674. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  15675. /***************** Bit definition for USB_COUNT1_TX register ****************/
  15676. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  15677. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos)/*!< 0x000003FF */
  15678. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  15679. /***************** Bit definition for USB_COUNT2_TX register ****************/
  15680. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  15681. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos)/*!< 0x000003FF */
  15682. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  15683. /***************** Bit definition for USB_COUNT3_TX register ****************/
  15684. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  15685. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos)/*!< 0x000003FF */
  15686. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  15687. /***************** Bit definition for USB_COUNT4_TX register ****************/
  15688. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  15689. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos)/*!< 0x000003FF */
  15690. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  15691. /***************** Bit definition for USB_COUNT5_TX register ****************/
  15692. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  15693. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos)/*!< 0x000003FF */
  15694. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  15695. /***************** Bit definition for USB_COUNT6_TX register ****************/
  15696. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  15697. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos)/*!< 0x000003FF */
  15698. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  15699. /***************** Bit definition for USB_COUNT7_TX register ****************/
  15700. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  15701. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos)/*!< 0x000003FF */
  15702. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  15703. /*----------------------------------------------------------------------------*/
  15704. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  15705. #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */
  15706. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  15707. #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */
  15708. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  15709. #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */
  15710. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  15711. #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */
  15712. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  15713. #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */
  15714. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  15715. #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */
  15716. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  15717. #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */
  15718. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  15719. #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */
  15720. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  15721. #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */
  15722. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  15723. #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */
  15724. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  15725. #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */
  15726. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  15727. #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */
  15728. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  15729. #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */
  15730. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  15731. #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */
  15732. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  15733. #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */
  15734. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  15735. #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */
  15736. /*----------------------------------------------------------------------------*/
  15737. /***************** Bit definition for USB_ADDR0_RX register *****************/
  15738. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  15739. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos)/*!< 0x0000FFFE */
  15740. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  15741. /***************** Bit definition for USB_ADDR1_RX register *****************/
  15742. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  15743. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos)/*!< 0x0000FFFE */
  15744. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  15745. /***************** Bit definition for USB_ADDR2_RX register *****************/
  15746. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  15747. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos)/*!< 0x0000FFFE */
  15748. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  15749. /***************** Bit definition for USB_ADDR3_RX register *****************/
  15750. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  15751. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos)/*!< 0x0000FFFE */
  15752. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  15753. /***************** Bit definition for USB_ADDR4_RX register *****************/
  15754. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  15755. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos)/*!< 0x0000FFFE */
  15756. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  15757. /***************** Bit definition for USB_ADDR5_RX register *****************/
  15758. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  15759. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos)/*!< 0x0000FFFE */
  15760. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  15761. /***************** Bit definition for USB_ADDR6_RX register *****************/
  15762. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  15763. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos)/*!< 0x0000FFFE */
  15764. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  15765. /***************** Bit definition for USB_ADDR7_RX register *****************/
  15766. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  15767. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos)/*!< 0x0000FFFE */
  15768. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  15769. /*----------------------------------------------------------------------------*/
  15770. /***************** Bit definition for USB_COUNT0_RX register ****************/
  15771. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  15772. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos)/*!< 0x000003FF */
  15773. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  15774. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  15775. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15776. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15777. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15778. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15779. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15780. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15781. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15782. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  15783. #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15784. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  15785. /***************** Bit definition for USB_COUNT1_RX register ****************/
  15786. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  15787. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos)/*!< 0x000003FF */
  15788. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  15789. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  15790. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15791. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15792. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15793. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15794. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15795. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15796. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15797. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  15798. #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15799. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  15800. /***************** Bit definition for USB_COUNT2_RX register ****************/
  15801. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  15802. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos)/*!< 0x000003FF */
  15803. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  15804. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  15805. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15806. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15807. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15808. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15809. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15810. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15811. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15812. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  15813. #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15814. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  15815. /***************** Bit definition for USB_COUNT3_RX register ****************/
  15816. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  15817. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos)/*!< 0x000003FF */
  15818. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  15819. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  15820. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15821. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15822. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15823. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15824. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15825. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15826. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15827. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  15828. #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15829. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  15830. /***************** Bit definition for USB_COUNT4_RX register ****************/
  15831. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  15832. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos)/*!< 0x000003FF */
  15833. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  15834. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  15835. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15836. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15837. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15838. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15839. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15840. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15841. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15842. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  15843. #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15844. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  15845. /***************** Bit definition for USB_COUNT5_RX register ****************/
  15846. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  15847. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos)/*!< 0x000003FF */
  15848. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  15849. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  15850. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15851. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15852. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15853. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15854. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15855. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15856. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15857. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  15858. #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15859. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  15860. /***************** Bit definition for USB_COUNT6_RX register ****************/
  15861. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  15862. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos)/*!< 0x000003FF */
  15863. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  15864. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  15865. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15866. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15867. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15868. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15869. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15870. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15871. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15872. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  15873. #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15874. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  15875. /***************** Bit definition for USB_COUNT7_RX register ****************/
  15876. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  15877. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos)/*!< 0x000003FF */
  15878. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  15879. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  15880. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00007C00 */
  15881. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  15882. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000400 */
  15883. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00000800 */
  15884. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00001000 */
  15885. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00002000 */
  15886. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos)/*!< 0x00004000 */
  15887. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  15888. #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos)/*!< 0x00008000 */
  15889. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  15890. /*----------------------------------------------------------------------------*/
  15891. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  15892. #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15893. #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15894. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15895. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15896. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15897. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15898. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15899. #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15900. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  15901. #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15902. #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15903. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */
  15904. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15905. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15906. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15907. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15908. #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15909. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  15910. #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15911. #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15912. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15913. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15914. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15915. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15916. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15917. #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15918. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  15919. #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15920. #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15921. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  15922. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15923. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15924. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15925. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15926. #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15927. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  15928. #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15929. #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15930. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15931. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15932. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15933. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15934. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15935. #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15936. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  15937. #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15938. #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15939. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  15940. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15941. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15942. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15943. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15944. #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15945. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  15946. #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15947. #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15948. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15949. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15950. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15951. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15952. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15953. #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15954. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  15955. #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15956. #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15957. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  15958. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15959. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15960. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15961. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15962. #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15963. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  15964. #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15965. #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15966. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15967. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15968. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15969. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15970. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15971. #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15972. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  15973. #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15974. #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15975. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  15976. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15977. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15978. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15979. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15980. #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15981. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  15982. #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  15983. #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  15984. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  15985. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  15986. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  15987. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  15988. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  15989. #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  15990. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  15991. #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  15992. #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  15993. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  15994. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  15995. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  15996. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  15997. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  15998. #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  15999. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  16000. #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  16001. #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  16002. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  16003. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  16004. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  16005. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  16006. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  16007. #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  16008. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  16009. #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  16010. #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  16011. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  16012. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  16013. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  16014. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  16015. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  16016. #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  16017. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  16018. #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
  16019. #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  16020. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
  16021. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
  16022. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
  16023. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
  16024. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
  16025. #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
  16026. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  16027. #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
  16028. #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  16029. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
  16030. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
  16031. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
  16032. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
  16033. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
  16034. #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
  16035. /******************************************************************************/
  16036. /* */
  16037. /* UCPD */
  16038. /* */
  16039. /******************************************************************************/
  16040. /******************** Bits definition for UCPD_CFG1 register *******************/
  16041. #define UCPD_CFG1_HBITCLKDIV_Pos (0U)
  16042. #define UCPD_CFG1_HBITCLKDIV_Msk (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */
  16043. #define UCPD_CFG1_HBITCLKDIV UCPD_CFG1_HBITCLKDIV_Msk /*!< Number of cycles (minus 1) for a half bit clock */
  16044. #define UCPD_CFG1_HBITCLKDIV_0 (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */
  16045. #define UCPD_CFG1_HBITCLKDIV_1 (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */
  16046. #define UCPD_CFG1_HBITCLKDIV_2 (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */
  16047. #define UCPD_CFG1_HBITCLKDIV_3 (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */
  16048. #define UCPD_CFG1_HBITCLKDIV_4 (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */
  16049. #define UCPD_CFG1_HBITCLKDIV_5 (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */
  16050. #define UCPD_CFG1_IFRGAP_Pos (6U)
  16051. #define UCPD_CFG1_IFRGAP_Msk (0x1FUL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x000007C0 */
  16052. #define UCPD_CFG1_IFRGAP UCPD_CFG1_IFRGAP_Msk /*!< Clock divider value to generates Interframe gap */
  16053. #define UCPD_CFG1_IFRGAP_0 (0x01UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000040 */
  16054. #define UCPD_CFG1_IFRGAP_1 (0x02UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000080 */
  16055. #define UCPD_CFG1_IFRGAP_2 (0x04UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000100 */
  16056. #define UCPD_CFG1_IFRGAP_3 (0x08UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000200 */
  16057. #define UCPD_CFG1_IFRGAP_4 (0x10UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000400 */
  16058. #define UCPD_CFG1_TRANSWIN_Pos (11U)
  16059. #define UCPD_CFG1_TRANSWIN_Msk (0x1FUL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x0000F800 */
  16060. #define UCPD_CFG1_TRANSWIN UCPD_CFG1_TRANSWIN_Msk /*!< Number of cycles (minus 1) of the half bit clock */
  16061. #define UCPD_CFG1_TRANSWIN_0 (0x01UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00000800 */
  16062. #define UCPD_CFG1_TRANSWIN_1 (0x02UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00001000 */
  16063. #define UCPD_CFG1_TRANSWIN_2 (0x04UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00002000 */
  16064. #define UCPD_CFG1_TRANSWIN_3 (0x08UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00004000 */
  16065. #define UCPD_CFG1_TRANSWIN_4 (0x10UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00008000 */
  16066. #define UCPD_CFG1_PSC_UCPDCLK_Pos (17U)
  16067. #define UCPD_CFG1_PSC_UCPDCLK_Msk (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */
  16068. #define UCPD_CFG1_PSC_UCPDCLK UCPD_CFG1_PSC_UCPDCLK_Msk /*!< Prescaler for UCPDCLK */
  16069. #define UCPD_CFG1_PSC_UCPDCLK_0 (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */
  16070. #define UCPD_CFG1_PSC_UCPDCLK_1 (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */
  16071. #define UCPD_CFG1_PSC_UCPDCLK_2 (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */
  16072. #define UCPD_CFG1_RXORDSETEN_Pos (20U)
  16073. #define UCPD_CFG1_RXORDSETEN_Msk (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x1FF00000 */
  16074. #define UCPD_CFG1_RXORDSETEN UCPD_CFG1_RXORDSETEN_Msk /*!< Receiver ordered set detection enable */
  16075. #define UCPD_CFG1_RXORDSETEN_0 (0x001UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00100000 */
  16076. #define UCPD_CFG1_RXORDSETEN_1 (0x002UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00200000 */
  16077. #define UCPD_CFG1_RXORDSETEN_2 (0x004UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00400000 */
  16078. #define UCPD_CFG1_RXORDSETEN_3 (0x008UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x00800000 */
  16079. #define UCPD_CFG1_RXORDSETEN_4 (0x010UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x01000000 */
  16080. #define UCPD_CFG1_RXORDSETEN_5 (0x020UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x02000000 */
  16081. #define UCPD_CFG1_RXORDSETEN_6 (0x040UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x04000000 */
  16082. #define UCPD_CFG1_RXORDSETEN_7 (0x080UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x08000000 */
  16083. #define UCPD_CFG1_RXORDSETEN_8 (0x100UL << UCPD_CFG1_RXORDSETEN_Pos)/*!< 0x10000000 */
  16084. #define UCPD_CFG1_TXDMAEN_Pos (29U)
  16085. #define UCPD_CFG1_TXDMAEN_Msk (0x1UL << UCPD_CFG1_TXDMAEN_Pos) /*!< 0x20000000 */
  16086. #define UCPD_CFG1_TXDMAEN UCPD_CFG1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  16087. #define UCPD_CFG1_RXDMAEN_Pos (30U)
  16088. #define UCPD_CFG1_RXDMAEN_Msk (0x1UL << UCPD_CFG1_RXDMAEN_Pos) /*!< 0x40000000 */
  16089. #define UCPD_CFG1_RXDMAEN UCPD_CFG1_RXDMAEN_Msk /*!< DMA reception requests enable */
  16090. #define UCPD_CFG1_UCPDEN_Pos (31U)
  16091. #define UCPD_CFG1_UCPDEN_Msk (0x1UL << UCPD_CFG1_UCPDEN_Pos) /*!< 0x80000000 */
  16092. #define UCPD_CFG1_UCPDEN UCPD_CFG1_UCPDEN_Msk /*!< USB Power Delivery Block Enable */
  16093. /******************** Bits definition for UCPD_CFG2 register *******************/
  16094. #define UCPD_CFG2_RXFILTDIS_Pos (0U)
  16095. #define UCPD_CFG2_RXFILTDIS_Msk (0x1UL << UCPD_CFG2_RXFILTDIS_Pos) /*!< 0x00000001 */
  16096. #define UCPD_CFG2_RXFILTDIS UCPD_CFG2_RXFILTDIS_Msk /*!< Enables an Rx pre-filter for the BMC decoder */
  16097. #define UCPD_CFG2_RXFILT2N3_Pos (1U)
  16098. #define UCPD_CFG2_RXFILT2N3_Msk (0x1UL << UCPD_CFG2_RXFILT2N3_Pos) /*!< 0x00000002 */
  16099. #define UCPD_CFG2_RXFILT2N3 UCPD_CFG2_RXFILT2N3_Msk /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
  16100. #define UCPD_CFG2_FORCECLK_Pos (2U)
  16101. #define UCPD_CFG2_FORCECLK_Msk (0x1UL << UCPD_CFG2_FORCECLK_Pos) /*!< 0x00000004 */
  16102. #define UCPD_CFG2_FORCECLK UCPD_CFG2_FORCECLK_Msk /*!< Controls forcing of the clock request UCPDCLK_REQ */
  16103. #define UCPD_CFG2_WUPEN_Pos (3U)
  16104. #define UCPD_CFG2_WUPEN_Msk (0x1UL << UCPD_CFG2_WUPEN_Pos) /*!< 0x00000008 */
  16105. #define UCPD_CFG2_WUPEN UCPD_CFG2_WUPEN_Msk /*!< Wakeup from STOP enable */
  16106. /******************** Bits definition for UCPD_CR register ********************/
  16107. #define UCPD_CR_TXMODE_Pos (0U)
  16108. #define UCPD_CR_TXMODE_Msk (0x3UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000003 */
  16109. #define UCPD_CR_TXMODE UCPD_CR_TXMODE_Msk /*!< Type of Tx packet */
  16110. #define UCPD_CR_TXMODE_0 (0x1UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000001 */
  16111. #define UCPD_CR_TXMODE_1 (0x2UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000002 */
  16112. #define UCPD_CR_TXSEND_Pos (2U)
  16113. #define UCPD_CR_TXSEND_Msk (0x1UL << UCPD_CR_TXSEND_Pos) /*!< 0x00000004 */
  16114. #define UCPD_CR_TXSEND UCPD_CR_TXSEND_Msk /*!< Type of Tx packet */
  16115. #define UCPD_CR_TXHRST_Pos (3U)
  16116. #define UCPD_CR_TXHRST_Msk (0x1UL << UCPD_CR_TXHRST_Pos) /*!< 0x00000008 */
  16117. #define UCPD_CR_TXHRST UCPD_CR_TXHRST_Msk /*!< Command to send a Tx Hard Reset */
  16118. #define UCPD_CR_RXMODE_Pos (4U)
  16119. #define UCPD_CR_RXMODE_Msk (0x1UL << UCPD_CR_RXMODE_Pos) /*!< 0x00000010 */
  16120. #define UCPD_CR_RXMODE UCPD_CR_RXMODE_Msk /*!< Receiver mode */
  16121. #define UCPD_CR_PHYRXEN_Pos (5U)
  16122. #define UCPD_CR_PHYRXEN_Msk (0x1UL << UCPD_CR_PHYRXEN_Pos) /*!< 0x00000020 */
  16123. #define UCPD_CR_PHYRXEN UCPD_CR_PHYRXEN_Msk /*!< Controls enable of USB Power Delivery receiver */
  16124. #define UCPD_CR_PHYCCSEL_Pos (6U)
  16125. #define UCPD_CR_PHYCCSEL_Msk (0x1UL << UCPD_CR_PHYCCSEL_Pos) /*!< 0x00000040 */
  16126. #define UCPD_CR_PHYCCSEL UCPD_CR_PHYCCSEL_Msk /*!< */
  16127. #define UCPD_CR_ANASUBMODE_Pos (7U)
  16128. #define UCPD_CR_ANASUBMODE_Msk (0x3UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000180 */
  16129. #define UCPD_CR_ANASUBMODE UCPD_CR_ANASUBMODE_Msk /*!< Analog PHY sub-mode */
  16130. #define UCPD_CR_ANASUBMODE_0 (0x1UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000080 */
  16131. #define UCPD_CR_ANASUBMODE_1 (0x2UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000100 */
  16132. #define UCPD_CR_ANAMODE_Pos (9U)
  16133. #define UCPD_CR_ANAMODE_Msk (0x1UL << UCPD_CR_ANAMODE_Pos) /*!< 0x00000200 */
  16134. #define UCPD_CR_ANAMODE UCPD_CR_ANAMODE_Msk /*!< Analog PHY working mode */
  16135. #define UCPD_CR_CCENABLE_Pos (10U)
  16136. #define UCPD_CR_CCENABLE_Msk (0x3UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000C00 */
  16137. #define UCPD_CR_CCENABLE UCPD_CR_CCENABLE_Msk /*!< */
  16138. #define UCPD_CR_CCENABLE_0 (0x1UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000400 */
  16139. #define UCPD_CR_CCENABLE_1 (0x2UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000800 */
  16140. #define UCPD_CR_FRSRXEN_Pos (16U)
  16141. #define UCPD_CR_FRSRXEN_Msk (0x1UL << UCPD_CR_FRSRXEN_Pos) /*!< 0x00010000 */
  16142. #define UCPD_CR_FRSRXEN UCPD_CR_FRSRXEN_Msk /*!< Enable FRS request detection function */
  16143. #define UCPD_CR_FRSTX_Pos (17U)
  16144. #define UCPD_CR_FRSTX_Msk (0x1UL << UCPD_CR_FRSTX_Pos) /*!< 0x00020000 */
  16145. #define UCPD_CR_FRSTX UCPD_CR_FRSTX_Msk /*!< Signal Fast Role Swap request */
  16146. #define UCPD_CR_RDCH_Pos (18U)
  16147. #define UCPD_CR_RDCH_Msk (0x1UL << UCPD_CR_RDCH_Pos) /*!< 0x00040000 */
  16148. #define UCPD_CR_RDCH UCPD_CR_RDCH_Msk /*!< */
  16149. #define UCPD_CR_CC1TCDIS_Pos (20U)
  16150. #define UCPD_CR_CC1TCDIS_Msk (0x1UL << UCPD_CR_CC1TCDIS_Pos) /*!< 0x00100000 */
  16151. #define UCPD_CR_CC1TCDIS UCPD_CR_CC1TCDIS_Msk /*!< The bit allows the Type-C detector for CC0 to be disabled. */
  16152. #define UCPD_CR_CC2TCDIS_Pos (21U)
  16153. #define UCPD_CR_CC2TCDIS_Msk (0x1UL << UCPD_CR_CC2TCDIS_Pos) /*!< 0x00200000 */
  16154. #define UCPD_CR_CC2TCDIS UCPD_CR_CC2TCDIS_Msk /*!< The bit allows the Type-C detector for CC2 to be disabled. */
  16155. /******************** Bits definition for UCPD_IMR register *******************/
  16156. #define UCPD_IMR_TXISIE_Pos (0U)
  16157. #define UCPD_IMR_TXISIE_Msk (0x1UL << UCPD_IMR_TXISIE_Pos) /*!< 0x00000001 */
  16158. #define UCPD_IMR_TXISIE UCPD_IMR_TXISIE_Msk /*!< Enable TXIS interrupt */
  16159. #define UCPD_IMR_TXMSGDISCIE_Pos (1U)
  16160. #define UCPD_IMR_TXMSGDISCIE_Msk (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos) /*!< 0x00000002 */
  16161. #define UCPD_IMR_TXMSGDISCIE UCPD_IMR_TXMSGDISCIE_Msk /*!< Enable TXMSGDISC interrupt */
  16162. #define UCPD_IMR_TXMSGSENTIE_Pos (2U)
  16163. #define UCPD_IMR_TXMSGSENTIE_Msk (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos) /*!< 0x00000004 */
  16164. #define UCPD_IMR_TXMSGSENTIE UCPD_IMR_TXMSGSENTIE_Msk /*!< Enable TXMSGSENT interrupt */
  16165. #define UCPD_IMR_TXMSGABTIE_Pos (3U)
  16166. #define UCPD_IMR_TXMSGABTIE_Msk (0x1UL << UCPD_IMR_TXMSGABTIE_Pos) /*!< 0x00000008 */
  16167. #define UCPD_IMR_TXMSGABTIE UCPD_IMR_TXMSGABTIE_Msk /*!< Enable TXMSGABT interrupt */
  16168. #define UCPD_IMR_HRSTDISCIE_Pos (4U)
  16169. #define UCPD_IMR_HRSTDISCIE_Msk (0x1UL << UCPD_IMR_HRSTDISCIE_Pos) /*!< 0x00000010 */
  16170. #define UCPD_IMR_HRSTDISCIE UCPD_IMR_HRSTDISCIE_Msk /*!< Enable HRSTDISC interrupt */
  16171. #define UCPD_IMR_HRSTSENTIE_Pos (5U)
  16172. #define UCPD_IMR_HRSTSENTIE_Msk (0x1UL << UCPD_IMR_HRSTSENTIE_Pos) /*!< 0x00000020 */
  16173. #define UCPD_IMR_HRSTSENTIE UCPD_IMR_HRSTSENTIE_Msk /*!< Enable HRSTSENT interrupt */
  16174. #define UCPD_IMR_TXUNDIE_Pos (6U)
  16175. #define UCPD_IMR_TXUNDIE_Msk (0x1UL << UCPD_IMR_TXUNDIE_Pos) /*!< 0x00000040 */
  16176. #define UCPD_IMR_TXUNDIE UCPD_IMR_TXUNDIE_Msk /*!< Enable TXUND interrupt */
  16177. #define UCPD_IMR_RXNEIE_Pos (8U)
  16178. #define UCPD_IMR_RXNEIE_Msk (0x1UL << UCPD_IMR_RXNEIE_Pos) /*!< 0x00000100 */
  16179. #define UCPD_IMR_RXNEIE UCPD_IMR_RXNEIE_Msk /*!< Enable RXNE interrupt */
  16180. #define UCPD_IMR_RXORDDETIE_Pos (9U)
  16181. #define UCPD_IMR_RXORDDETIE_Msk (0x1UL << UCPD_IMR_RXORDDETIE_Pos) /*!< 0x00000200 */
  16182. #define UCPD_IMR_RXORDDETIE UCPD_IMR_RXORDDETIE_Msk /*!< Enable RXORDDET interrupt */
  16183. #define UCPD_IMR_RXHRSTDETIE_Pos (10U)
  16184. #define UCPD_IMR_RXHRSTDETIE_Msk (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos) /*!< 0x00000400 */
  16185. #define UCPD_IMR_RXHRSTDETIE UCPD_IMR_RXHRSTDETIE_Msk /*!< Enable RXHRSTDET interrupt */
  16186. #define UCPD_IMR_RXOVRIE_Pos (11U)
  16187. #define UCPD_IMR_RXOVRIE_Msk (0x1UL << UCPD_IMR_RXOVRIE_Pos) /*!< 0x00000800 */
  16188. #define UCPD_IMR_RXOVRIE UCPD_IMR_RXOVRIE_Msk /*!< Enable RXOVR interrupt */
  16189. #define UCPD_IMR_RXMSGENDIE_Pos (12U)
  16190. #define UCPD_IMR_RXMSGENDIE_Msk (0x1UL << UCPD_IMR_RXMSGENDIE_Pos) /*!< 0x00001000 */
  16191. #define UCPD_IMR_RXMSGENDIE UCPD_IMR_RXMSGENDIE_Msk /*!< Enable RXMSGEND interrupt */
  16192. #define UCPD_IMR_TYPECEVT1IE_Pos (14U)
  16193. #define UCPD_IMR_TYPECEVT1IE_Msk (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos) /*!< 0x00004000 */
  16194. #define UCPD_IMR_TYPECEVT1IE UCPD_IMR_TYPECEVT1IE_Msk /*!< Enable TYPECEVT1IE interrupt */
  16195. #define UCPD_IMR_TYPECEVT2IE_Pos (15U)
  16196. #define UCPD_IMR_TYPECEVT2IE_Msk (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos) /*!< 0x00008000 */
  16197. #define UCPD_IMR_TYPECEVT2IE UCPD_IMR_TYPECEVT2IE_Msk /*!< Enable TYPECEVT2IE interrupt */
  16198. #define UCPD_IMR_FRSEVTIE_Pos (20U)
  16199. #define UCPD_IMR_FRSEVTIE_Msk (0x1UL << UCPD_IMR_FRSEVTIE_Pos) /*!< 0x00100000 */
  16200. #define UCPD_IMR_FRSEVTIE UCPD_IMR_FRSEVTIE_Msk /*!< Fast Role Swap interrupt */
  16201. /******************** Bits definition for UCPD_SR register ********************/
  16202. #define UCPD_SR_TXIS_Pos (0U)
  16203. #define UCPD_SR_TXIS_Msk (0x1UL << UCPD_SR_TXIS_Pos) /*!< 0x00000001 */
  16204. #define UCPD_SR_TXIS UCPD_SR_TXIS_Msk /*!< Transmit interrupt status */
  16205. #define UCPD_SR_TXMSGDISC_Pos (1U)
  16206. #define UCPD_SR_TXMSGDISC_Msk (0x1UL << UCPD_SR_TXMSGDISC_Pos) /*!< 0x00000002 */
  16207. #define UCPD_SR_TXMSGDISC UCPD_SR_TXMSGDISC_Msk /*!< Transmit message discarded interrupt */
  16208. #define UCPD_SR_TXMSGSENT_Pos (2U)
  16209. #define UCPD_SR_TXMSGSENT_Msk (0x1UL << UCPD_SR_TXMSGSENT_Pos) /*!< 0x00000004 */
  16210. #define UCPD_SR_TXMSGSENT UCPD_SR_TXMSGSENT_Msk /*!< Transmit message sent interrupt */
  16211. #define UCPD_SR_TXMSGABT_Pos (3U)
  16212. #define UCPD_SR_TXMSGABT_Msk (0x1UL << UCPD_SR_TXMSGABT_Pos) /*!< 0x00000008 */
  16213. #define UCPD_SR_TXMSGABT UCPD_SR_TXMSGABT_Msk /*!< Transmit message abort interrupt */
  16214. #define UCPD_SR_HRSTDISC_Pos (4U)
  16215. #define UCPD_SR_HRSTDISC_Msk (0x1UL << UCPD_SR_HRSTDISC_Pos) /*!< 0x00000010 */
  16216. #define UCPD_SR_HRSTDISC UCPD_SR_HRSTDISC_Msk /*!< HRST discarded interrupt */
  16217. #define UCPD_SR_HRSTSENT_Pos (5U)
  16218. #define UCPD_SR_HRSTSENT_Msk (0x1UL << UCPD_SR_HRSTSENT_Pos) /*!< 0x00000020 */
  16219. #define UCPD_SR_HRSTSENT UCPD_SR_HRSTSENT_Msk /*!< HRST sent interrupt */
  16220. #define UCPD_SR_TXUND_Pos (6U)
  16221. #define UCPD_SR_TXUND_Msk (0x1UL << UCPD_SR_TXUND_Pos) /*!< 0x00000040 */
  16222. #define UCPD_SR_TXUND UCPD_SR_TXUND_Msk /*!< Tx data underrun condition interrupt */
  16223. #define UCPD_SR_RXNE_Pos (8U)
  16224. #define UCPD_SR_RXNE_Msk (0x1UL << UCPD_SR_RXNE_Pos) /*!< 0x00000100 */
  16225. #define UCPD_SR_RXNE UCPD_SR_RXNE_Msk /*!< Receive data register not empty interrupt */
  16226. #define UCPD_SR_RXORDDET_Pos (9U)
  16227. #define UCPD_SR_RXORDDET_Msk (0x1UL << UCPD_SR_RXORDDET_Pos) /*!< 0x00000200 */
  16228. #define UCPD_SR_RXORDDET UCPD_SR_RXORDDET_Msk /*!< Rx ordered set (4 K-codes) detected interrupt */
  16229. #define UCPD_SR_RXHRSTDET_Pos (10U)
  16230. #define UCPD_SR_RXHRSTDET_Msk (0x1UL << UCPD_SR_RXHRSTDET_Pos) /*!< 0x00000400 */
  16231. #define UCPD_SR_RXHRSTDET UCPD_SR_RXHRSTDET_Msk /*!< Rx Hard Reset detect interrupt */
  16232. #define UCPD_SR_RXOVR_Pos (11U)
  16233. #define UCPD_SR_RXOVR_Msk (0x1UL << UCPD_SR_RXOVR_Pos) /*!< 0x00000800 */
  16234. #define UCPD_SR_RXOVR UCPD_SR_RXOVR_Msk /*!< Rx data overflow interrupt */
  16235. #define UCPD_SR_RXMSGEND_Pos (12U)
  16236. #define UCPD_SR_RXMSGEND_Msk (0x1UL << UCPD_SR_RXMSGEND_Pos) /*!< 0x00001000 */
  16237. #define UCPD_SR_RXMSGEND UCPD_SR_RXMSGEND_Msk /*!< Rx message received */
  16238. #define UCPD_SR_RXERR_Pos (13U)
  16239. #define UCPD_SR_RXERR_Msk (0x1UL << UCPD_SR_RXERR_Pos) /*!< 0x00002000 */
  16240. #define UCPD_SR_RXERR UCPD_SR_RXERR_Msk /*!< RX Error */
  16241. #define UCPD_SR_TYPECEVT1_Pos (14U)
  16242. #define UCPD_SR_TYPECEVT1_Msk (0x1UL << UCPD_SR_TYPECEVT1_Pos) /*!< 0x00004000 */
  16243. #define UCPD_SR_TYPECEVT1 UCPD_SR_TYPECEVT1_Msk /*!< Type C voltage level event on CC1 */
  16244. #define UCPD_SR_TYPECEVT2_Pos (15U)
  16245. #define UCPD_SR_TYPECEVT2_Msk (0x1UL << UCPD_SR_TYPECEVT2_Pos) /*!< 0x00008000 */
  16246. #define UCPD_SR_TYPECEVT2 UCPD_SR_TYPECEVT2_Msk /*!< Type C voltage level event on CC2 */
  16247. #define UCPD_SR_TYPEC_VSTATE_CC1_Pos (16U)
  16248. #define UCPD_SR_TYPEC_VSTATE_CC1_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00030000 */
  16249. #define UCPD_SR_TYPEC_VSTATE_CC1 UCPD_SR_TYPEC_VSTATE_CC1_Msk /*!< Status of DC level on CC1 pin */
  16250. #define UCPD_SR_TYPEC_VSTATE_CC1_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00010000 */
  16251. #define UCPD_SR_TYPEC_VSTATE_CC1_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos)/*!< 0x00020000 */
  16252. #define UCPD_SR_TYPEC_VSTATE_CC2_Pos (18U)
  16253. #define UCPD_SR_TYPEC_VSTATE_CC2_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x000C0000 */
  16254. #define UCPD_SR_TYPEC_VSTATE_CC2 UCPD_SR_TYPEC_VSTATE_CC2_Msk /*!<Status of DC level on CC2 pin */
  16255. #define UCPD_SR_TYPEC_VSTATE_CC2_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00040000 */
  16256. #define UCPD_SR_TYPEC_VSTATE_CC2_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos)/*!< 0x00080000 */
  16257. #define UCPD_SR_FRSEVT_Pos (20U)
  16258. #define UCPD_SR_FRSEVT_Msk (0x1UL << UCPD_SR_FRSEVT_Pos) /*!< 0x00100000 */
  16259. #define UCPD_SR_FRSEVT UCPD_SR_FRSEVT_Msk /*!< Fast Role Swap detection event */
  16260. /******************** Bits definition for UCPD_ICR register *******************/
  16261. #define UCPD_ICR_TXMSGDISCCF_Pos (1U)
  16262. #define UCPD_ICR_TXMSGDISCCF_Msk (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos) /*!< 0x00000002 */
  16263. #define UCPD_ICR_TXMSGDISCCF UCPD_ICR_TXMSGDISCCF_Msk /*!< Tx message discarded flag (TXMSGDISC) clear */
  16264. #define UCPD_ICR_TXMSGSENTCF_Pos (2U)
  16265. #define UCPD_ICR_TXMSGSENTCF_Msk (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos) /*!< 0x00000004 */
  16266. #define UCPD_ICR_TXMSGSENTCF UCPD_ICR_TXMSGSENTCF_Msk /*!< Tx message sent flag (TXMSGSENT) clear */
  16267. #define UCPD_ICR_TXMSGABTCF_Pos (3U)
  16268. #define UCPD_ICR_TXMSGABTCF_Msk (0x1UL << UCPD_ICR_TXMSGABTCF_Pos) /*!< 0x00000008 */
  16269. #define UCPD_ICR_TXMSGABTCF UCPD_ICR_TXMSGABTCF_Msk /*!< Tx message abort flag (TXMSGABT) clear */
  16270. #define UCPD_ICR_HRSTDISCCF_Pos (4U)
  16271. #define UCPD_ICR_HRSTDISCCF_Msk (0x1UL << UCPD_ICR_HRSTDISCCF_Pos) /*!< 0x00000010 */
  16272. #define UCPD_ICR_HRSTDISCCF UCPD_ICR_HRSTDISCCF_Msk /*!< Hard reset discarded flag (HRSTDISC) clear */
  16273. #define UCPD_ICR_HRSTSENTCF_Pos (5U)
  16274. #define UCPD_ICR_HRSTSENTCF_Msk (0x1UL << UCPD_ICR_HRSTSENTCF_Pos) /*!< 0x00000020 */
  16275. #define UCPD_ICR_HRSTSENTCF UCPD_ICR_HRSTSENTCF_Msk /*!< Hard reset sent flag (HRSTSENT) clear */
  16276. #define UCPD_ICR_TXUNDCF_Pos (6U)
  16277. #define UCPD_ICR_TXUNDCF_Msk (0x1UL << UCPD_ICR_TXUNDCF_Pos) /*!< 0x00000040 */
  16278. #define UCPD_ICR_TXUNDCF UCPD_ICR_TXUNDCF_Msk /*!< Tx underflow flag (TXUND) clear */
  16279. #define UCPD_ICR_RXORDDETCF_Pos (9U)
  16280. #define UCPD_ICR_RXORDDETCF_Msk (0x1UL << UCPD_ICR_RXORDDETCF_Pos) /*!< 0x00000200 */
  16281. #define UCPD_ICR_RXORDDETCF UCPD_ICR_RXORDDETCF_Msk /*!< Rx ordered set detect flag (RXORDDET) clear */
  16282. #define UCPD_ICR_RXHRSTDETCF_Pos (10U)
  16283. #define UCPD_ICR_RXHRSTDETCF_Msk (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos) /*!< 0x00000400 */
  16284. #define UCPD_ICR_RXHRSTDETCF UCPD_ICR_RXHRSTDETCF_Msk /*!< Rx Hard Reset detected flag (RXHRSTDET) clear */
  16285. #define UCPD_ICR_RXOVRCF_Pos (11U)
  16286. #define UCPD_ICR_RXOVRCF_Msk (0x1UL << UCPD_ICR_RXOVRCF_Pos) /*!< 0x00000800 */
  16287. #define UCPD_ICR_RXOVRCF UCPD_ICR_RXOVRCF_Msk /*!< Rx overflow flag (RXOVR) clear */
  16288. #define UCPD_ICR_RXMSGENDCF_Pos (12U)
  16289. #define UCPD_ICR_RXMSGENDCF_Msk (0x1UL << UCPD_ICR_RXMSGENDCF_Pos) /*!< 0x00001000 */
  16290. #define UCPD_ICR_RXMSGENDCF UCPD_ICR_RXMSGENDCF_Msk /*!< Rx message received flag (RXMSGEND) clear */
  16291. #define UCPD_ICR_TYPECEVT1CF_Pos (14U)
  16292. #define UCPD_ICR_TYPECEVT1CF_Msk (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos) /*!< 0x00004000 */
  16293. #define UCPD_ICR_TYPECEVT1CF UCPD_ICR_TYPECEVT1CF_Msk /*!< TypeC event (CC1) flag (TYPECEVT1) clear */
  16294. #define UCPD_ICR_TYPECEVT2CF_Pos (15U)
  16295. #define UCPD_ICR_TYPECEVT2CF_Msk (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos) /*!< 0x00008000 */
  16296. #define UCPD_ICR_TYPECEVT2CF UCPD_ICR_TYPECEVT2CF_Msk /*!< TypeC event (CC2) flag (TYPECEVT2) clear */
  16297. #define UCPD_ICR_FRSEVTCF_Pos (20U)
  16298. #define UCPD_ICR_FRSEVTCF_Msk (0x1UL << UCPD_ICR_FRSEVTCF_Pos) /*!< 0x00100000 */
  16299. #define UCPD_ICR_FRSEVTCF UCPD_ICR_FRSEVTCF_Msk /*!< Fast Role Swap event flag clear */
  16300. /******************** Bits definition for UCPD_TXORDSET register **************/
  16301. #define UCPD_TX_ORDSET_TXORDSET_Pos (0U)
  16302. #define UCPD_TX_ORDSET_TXORDSET_Msk (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos)/*!< 0x000FFFFF */
  16303. #define UCPD_TX_ORDSET_TXORDSET UCPD_TX_ORDSET_TXORDSET_Msk /*!< Tx Ordered Set */
  16304. /******************** Bits definition for UCPD_TXPAYSZ register ****************/
  16305. #define UCPD_TX_PAYSZ_TXPAYSZ_Pos (0U)
  16306. #define UCPD_TX_PAYSZ_TXPAYSZ_Msk (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos)/*!< 0x000003FF */
  16307. #define UCPD_TX_PAYSZ_TXPAYSZ UCPD_TX_PAYSZ_TXPAYSZ_Msk /*!< Tx payload size in bytes */
  16308. /******************** Bits definition for UCPD_TXDR register *******************/
  16309. #define UCPD_TXDR_TXDATA_Pos (0U)
  16310. #define UCPD_TXDR_TXDATA_Msk (0xFFUL << UCPD_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  16311. #define UCPD_TXDR_TXDATA UCPD_TXDR_TXDATA_Msk /*!< Tx Data Register */
  16312. /******************** Bits definition for UCPD_RXORDSET register **************/
  16313. #define UCPD_RX_ORDSET_RXORDSET_Pos (0U)
  16314. #define UCPD_RX_ORDSET_RXORDSET_Msk (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */
  16315. #define UCPD_RX_ORDSET_RXORDSET UCPD_RX_ORDSET_RXORDSET_Msk /*!< Rx Ordered Set Code detected */
  16316. #define UCPD_RX_ORDSET_RXORDSET_0 (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */
  16317. #define UCPD_RX_ORDSET_RXORDSET_1 (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */
  16318. #define UCPD_RX_ORDSET_RXORDSET_2 (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */
  16319. #define UCPD_RX_ORDSET_RXSOP3OF4_Pos (3U)
  16320. #define UCPD_RX_ORDSET_RXSOP3OF4_Msk (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos)/*!< 0x00000008 */
  16321. #define UCPD_RX_ORDSET_RXSOP3OF4 UCPD_RX_ORDSET_RXSOP3OF4_Msk /*!< Rx Ordered Set Debug indication */
  16322. #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos (4U)
  16323. #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos)/*!< 0x00000070 */
  16324. #define UCPD_RX_ORDSET_RXSOPKINVALID UCPD_RX_ORDSET_RXSOPKINVALID_Msk /*!< Rx Ordered Set corrupted K-Codes (Debug) */
  16325. /******************** Bits definition for UCPD_RXPAYSZ register ****************/
  16326. #define UCPD_RX_PAYSZ_RXPAYSZ_Pos (0U)
  16327. #define UCPD_RX_PAYSZ_RXPAYSZ_Msk (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos)/*!< 0x000003FF */
  16328. #define UCPD_RX_PAYSZ_RXPAYSZ UCPD_RX_PAYSZ_RXPAYSZ_Msk /*!< Rx payload size in bytes */
  16329. /******************** Bits definition for UCPD_RXDR register *******************/
  16330. #define UCPD_RXDR_RXDATA_Pos (0U)
  16331. #define UCPD_RXDR_RXDATA_Msk (0xFFUL << UCPD_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  16332. #define UCPD_RXDR_RXDATA UCPD_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  16333. /******************** Bits definition for UCPD_RXORDEXT1 register **************/
  16334. #define UCPD_RX_ORDEXT1_RXSOPX1_Pos (0U)
  16335. #define UCPD_RX_ORDEXT1_RXSOPX1_Msk (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos)/*!< 0x000FFFFF */
  16336. #define UCPD_RX_ORDEXT1_RXSOPX1 UCPD_RX_ORDEXT1_RXSOPX1_Msk /*!< RX Ordered Set Extension Register 1 */
  16337. /******************** Bits definition for UCPD_RXORDEXT2 register **************/
  16338. #define UCPD_RX_ORDEXT2_RXSOPX2_Pos (0U)
  16339. #define UCPD_RX_ORDEXT2_RXSOPX2_Msk (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos)/*!< 0x000FFFFF */
  16340. #define UCPD_RX_ORDEXT2_RXSOPX2 UCPD_RX_ORDEXT2_RXSOPX2_Msk /*!< RX Ordered Set Extension Register 1 */
  16341. /******************************************************************************/
  16342. /* */
  16343. /* Window WATCHDOG */
  16344. /* */
  16345. /******************************************************************************/
  16346. /******************* Bit definition for WWDG_CR register ********************/
  16347. #define WWDG_CR_T_Pos (0U)
  16348. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  16349. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  16350. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  16351. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  16352. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  16353. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  16354. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  16355. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  16356. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  16357. #define WWDG_CR_WDGA_Pos (7U)
  16358. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  16359. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  16360. /******************* Bit definition for WWDG_CFR register *******************/
  16361. #define WWDG_CFR_W_Pos (0U)
  16362. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  16363. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  16364. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  16365. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  16366. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  16367. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  16368. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  16369. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  16370. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  16371. #define WWDG_CFR_WDGTB_Pos (11U)
  16372. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  16373. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  16374. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  16375. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  16376. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  16377. #define WWDG_CFR_EWI_Pos (9U)
  16378. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  16379. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  16380. /******************* Bit definition for WWDG_SR register ********************/
  16381. #define WWDG_SR_EWIF_Pos (0U)
  16382. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  16383. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  16384. /**
  16385. * @}
  16386. */
  16387. /**
  16388. * @}
  16389. */
  16390. /** @addtogroup Exported_macros
  16391. * @{
  16392. */
  16393. /******************************* ADC Instances ********************************/
  16394. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  16395. ((INSTANCE) == ADC2) || \
  16396. ((INSTANCE) == ADC3) || \
  16397. ((INSTANCE) == ADC4) || \
  16398. ((INSTANCE) == ADC5))
  16399. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  16400. ((INSTANCE) == ADC3))
  16401. #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON) || \
  16402. ((INSTANCE) == ADC345_COMMON) )
  16403. /******************************* AES Instances ********************************/
  16404. #define IS_AES_ALL_INSTANCE(INSTANCE) ((INSTANCE) == AES)
  16405. /******************************** FDCAN Instances ******************************/
  16406. #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1) || \
  16407. ((INSTANCE) == FDCAN2) || \
  16408. ((INSTANCE) == FDCAN3))
  16409. #define IS_FDCAN_CONFIG_INSTANCE(INSTANCE) ((INSTANCE) == FDCAN_CONFIG)
  16410. /******************************** COMP Instances ******************************/
  16411. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  16412. ((INSTANCE) == COMP2) || \
  16413. ((INSTANCE) == COMP3) || \
  16414. ((INSTANCE) == COMP4) || \
  16415. ((INSTANCE) == COMP5) || \
  16416. ((INSTANCE) == COMP6) || \
  16417. ((INSTANCE) == COMP7))
  16418. /******************************* CORDIC Instances *****************************/
  16419. #define IS_CORDIC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CORDIC)
  16420. /******************************* CRC Instances ********************************/
  16421. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  16422. /******************************* DAC Instances ********************************/
  16423. #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1) || \
  16424. ((INSTANCE) == DAC2) || \
  16425. ((INSTANCE) == DAC3) || \
  16426. ((INSTANCE) == DAC4))
  16427. /******************************** DMA Instances *******************************/
  16428. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  16429. ((INSTANCE) == DMA1_Channel2) || \
  16430. ((INSTANCE) == DMA1_Channel3) || \
  16431. ((INSTANCE) == DMA1_Channel4) || \
  16432. ((INSTANCE) == DMA1_Channel5) || \
  16433. ((INSTANCE) == DMA1_Channel6) || \
  16434. ((INSTANCE) == DMA1_Channel7) || \
  16435. ((INSTANCE) == DMA1_Channel8) || \
  16436. ((INSTANCE) == DMA2_Channel1) || \
  16437. ((INSTANCE) == DMA2_Channel2) || \
  16438. ((INSTANCE) == DMA2_Channel3) || \
  16439. ((INSTANCE) == DMA2_Channel4) || \
  16440. ((INSTANCE) == DMA2_Channel5) || \
  16441. ((INSTANCE) == DMA2_Channel6) || \
  16442. ((INSTANCE) == DMA2_Channel7) || \
  16443. ((INSTANCE) == DMA2_Channel8))
  16444. #define IS_DMA_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  16445. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  16446. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  16447. ((INSTANCE) == DMAMUX1_RequestGenerator3))
  16448. /******************************* FMAC Instances *******************************/
  16449. #define IS_FMAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == FMAC)
  16450. /******************************* GPIO Instances *******************************/
  16451. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  16452. ((INSTANCE) == GPIOB) || \
  16453. ((INSTANCE) == GPIOC) || \
  16454. ((INSTANCE) == GPIOD) || \
  16455. ((INSTANCE) == GPIOE) || \
  16456. ((INSTANCE) == GPIOF) || \
  16457. ((INSTANCE) == GPIOG))
  16458. /******************************* GPIO AF Instances ****************************/
  16459. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  16460. /**************************** GPIO Lock Instances *****************************/
  16461. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  16462. /******************************** I2C Instances *******************************/
  16463. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  16464. ((INSTANCE) == I2C2) || \
  16465. ((INSTANCE) == I2C3) || \
  16466. ((INSTANCE) == I2C4))
  16467. /****************** I2C Instances : wakeup capability from stop modes *********/
  16468. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  16469. /****************************** OPAMP Instances *******************************/
  16470. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
  16471. ((INSTANCE) == OPAMP2) || \
  16472. ((INSTANCE) == OPAMP3) || \
  16473. ((INSTANCE) == OPAMP4) || \
  16474. ((INSTANCE) == OPAMP5) || \
  16475. ((INSTANCE) == OPAMP6))
  16476. /******************************** PCD Instances *******************************/
  16477. #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  16478. /******************************* QSPI Instances *******************************/
  16479. #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
  16480. /******************************* RNG Instances ********************************/
  16481. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  16482. /****************************** RTC Instances *********************************/
  16483. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  16484. #define IS_TAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TAMP)
  16485. /****************************** SMBUS Instances *******************************/
  16486. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  16487. ((INSTANCE) == I2C2) || \
  16488. ((INSTANCE) == I2C3) || \
  16489. ((INSTANCE) == I2C4))
  16490. /******************************** SAI Instances *******************************/
  16491. #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || ((INSTANCE) == SAI1_Block_B))
  16492. /******************************** SPI Instances *******************************/
  16493. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  16494. ((INSTANCE) == SPI2) || \
  16495. ((INSTANCE) == SPI3) || \
  16496. ((INSTANCE) == SPI4))
  16497. /******************************** I2S Instances *******************************/
  16498. #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI2) || \
  16499. ((__INSTANCE__) == SPI3))
  16500. /****************** LPTIM Instances : All supported instances *****************/
  16501. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  16502. /****************** LPTIM Instances : supporting encoder interface **************/
  16503. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  16504. /****************** LPTIM Instances : All supported instances *****************/
  16505. #define IS_LPTIM_ENCODER_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
  16506. /****************** TIM Instances : All supported instances *******************/
  16507. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16508. ((INSTANCE) == TIM2) || \
  16509. ((INSTANCE) == TIM3) || \
  16510. ((INSTANCE) == TIM4) || \
  16511. ((INSTANCE) == TIM5) || \
  16512. ((INSTANCE) == TIM6) || \
  16513. ((INSTANCE) == TIM7) || \
  16514. ((INSTANCE) == TIM8) || \
  16515. ((INSTANCE) == TIM15) || \
  16516. ((INSTANCE) == TIM16) || \
  16517. ((INSTANCE) == TIM17) || \
  16518. ((INSTANCE) == TIM20))
  16519. /****************** TIM Instances : supporting 32 bits counter ****************/
  16520. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  16521. ((INSTANCE) == TIM5))
  16522. /****************** TIM Instances : supporting the break function *************/
  16523. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16524. ((INSTANCE) == TIM8) || \
  16525. ((INSTANCE) == TIM15) || \
  16526. ((INSTANCE) == TIM16) || \
  16527. ((INSTANCE) == TIM17) || \
  16528. ((INSTANCE) == TIM20))
  16529. /************** TIM Instances : supporting Break source selection *************/
  16530. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16531. ((INSTANCE) == TIM8) || \
  16532. ((INSTANCE) == TIM15) || \
  16533. ((INSTANCE) == TIM16) || \
  16534. ((INSTANCE) == TIM17) || \
  16535. ((INSTANCE) == TIM20))
  16536. /****************** TIM Instances : supporting 2 break inputs *****************/
  16537. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16538. ((INSTANCE) == TIM8) || \
  16539. ((INSTANCE) == TIM20))
  16540. /************* TIM Instances : at least 1 capture/compare channel *************/
  16541. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16542. ((INSTANCE) == TIM2) || \
  16543. ((INSTANCE) == TIM3) || \
  16544. ((INSTANCE) == TIM4) || \
  16545. ((INSTANCE) == TIM5) || \
  16546. ((INSTANCE) == TIM8) || \
  16547. ((INSTANCE) == TIM15) || \
  16548. ((INSTANCE) == TIM16) || \
  16549. ((INSTANCE) == TIM17) || \
  16550. ((INSTANCE) == TIM20))
  16551. /************ TIM Instances : at least 2 capture/compare channels *************/
  16552. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16553. ((INSTANCE) == TIM2) || \
  16554. ((INSTANCE) == TIM3) || \
  16555. ((INSTANCE) == TIM4) || \
  16556. ((INSTANCE) == TIM5) || \
  16557. ((INSTANCE) == TIM8) || \
  16558. ((INSTANCE) == TIM15) || \
  16559. ((INSTANCE) == TIM20))
  16560. /************ TIM Instances : at least 3 capture/compare channels *************/
  16561. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16562. ((INSTANCE) == TIM2) || \
  16563. ((INSTANCE) == TIM3) || \
  16564. ((INSTANCE) == TIM4) || \
  16565. ((INSTANCE) == TIM5) || \
  16566. ((INSTANCE) == TIM8) || \
  16567. ((INSTANCE) == TIM20))
  16568. /************ TIM Instances : at least 4 capture/compare channels *************/
  16569. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16570. ((INSTANCE) == TIM2) || \
  16571. ((INSTANCE) == TIM3) || \
  16572. ((INSTANCE) == TIM4) || \
  16573. ((INSTANCE) == TIM5) || \
  16574. ((INSTANCE) == TIM8) || \
  16575. ((INSTANCE) == TIM20))
  16576. /****************** TIM Instances : at least 5 capture/compare channels *******/
  16577. #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16578. ((INSTANCE) == TIM8) || \
  16579. ((INSTANCE) == TIM20))
  16580. /****************** TIM Instances : at least 6 capture/compare channels *******/
  16581. #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16582. ((INSTANCE) == TIM8) || \
  16583. ((INSTANCE) == TIM20))
  16584. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  16585. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16586. ((INSTANCE) == TIM8) || \
  16587. ((INSTANCE) == TIM15) || \
  16588. ((INSTANCE) == TIM16) || \
  16589. ((INSTANCE) == TIM17) || \
  16590. ((INSTANCE) == TIM20))
  16591. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  16592. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16593. ((INSTANCE) == TIM2) || \
  16594. ((INSTANCE) == TIM3) || \
  16595. ((INSTANCE) == TIM4) || \
  16596. ((INSTANCE) == TIM5) || \
  16597. ((INSTANCE) == TIM6) || \
  16598. ((INSTANCE) == TIM7) || \
  16599. ((INSTANCE) == TIM8) || \
  16600. ((INSTANCE) == TIM15) || \
  16601. ((INSTANCE) == TIM16) || \
  16602. ((INSTANCE) == TIM17) || \
  16603. ((INSTANCE) == TIM20))
  16604. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  16605. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16606. ((INSTANCE) == TIM2) || \
  16607. ((INSTANCE) == TIM3) || \
  16608. ((INSTANCE) == TIM4) || \
  16609. ((INSTANCE) == TIM5) || \
  16610. ((INSTANCE) == TIM8) || \
  16611. ((INSTANCE) == TIM15) || \
  16612. ((INSTANCE) == TIM16) || \
  16613. ((INSTANCE) == TIM17) || \
  16614. ((INSTANCE) == TIM20))
  16615. /******************** TIM Instances : DMA burst feature ***********************/
  16616. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16617. ((INSTANCE) == TIM2) || \
  16618. ((INSTANCE) == TIM3) || \
  16619. ((INSTANCE) == TIM4) || \
  16620. ((INSTANCE) == TIM5) || \
  16621. ((INSTANCE) == TIM8) || \
  16622. ((INSTANCE) == TIM15) || \
  16623. ((INSTANCE) == TIM16) || \
  16624. ((INSTANCE) == TIM17) || \
  16625. ((INSTANCE) == TIM20))
  16626. /******************* TIM Instances : output(s) available **********************/
  16627. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  16628. ((((INSTANCE) == TIM1) && \
  16629. (((CHANNEL) == TIM_CHANNEL_1) || \
  16630. ((CHANNEL) == TIM_CHANNEL_2) || \
  16631. ((CHANNEL) == TIM_CHANNEL_3) || \
  16632. ((CHANNEL) == TIM_CHANNEL_4) || \
  16633. ((CHANNEL) == TIM_CHANNEL_5) || \
  16634. ((CHANNEL) == TIM_CHANNEL_6))) \
  16635. || \
  16636. (((INSTANCE) == TIM2) && \
  16637. (((CHANNEL) == TIM_CHANNEL_1) || \
  16638. ((CHANNEL) == TIM_CHANNEL_2) || \
  16639. ((CHANNEL) == TIM_CHANNEL_3) || \
  16640. ((CHANNEL) == TIM_CHANNEL_4))) \
  16641. || \
  16642. (((INSTANCE) == TIM3) && \
  16643. (((CHANNEL) == TIM_CHANNEL_1) || \
  16644. ((CHANNEL) == TIM_CHANNEL_2) || \
  16645. ((CHANNEL) == TIM_CHANNEL_3) || \
  16646. ((CHANNEL) == TIM_CHANNEL_4))) \
  16647. || \
  16648. (((INSTANCE) == TIM4) && \
  16649. (((CHANNEL) == TIM_CHANNEL_1) || \
  16650. ((CHANNEL) == TIM_CHANNEL_2) || \
  16651. ((CHANNEL) == TIM_CHANNEL_3) || \
  16652. ((CHANNEL) == TIM_CHANNEL_4))) \
  16653. || \
  16654. (((INSTANCE) == TIM5) && \
  16655. (((CHANNEL) == TIM_CHANNEL_1) || \
  16656. ((CHANNEL) == TIM_CHANNEL_2) || \
  16657. ((CHANNEL) == TIM_CHANNEL_3) || \
  16658. ((CHANNEL) == TIM_CHANNEL_4))) \
  16659. || \
  16660. (((INSTANCE) == TIM8) && \
  16661. (((CHANNEL) == TIM_CHANNEL_1) || \
  16662. ((CHANNEL) == TIM_CHANNEL_2) || \
  16663. ((CHANNEL) == TIM_CHANNEL_3) || \
  16664. ((CHANNEL) == TIM_CHANNEL_4) || \
  16665. ((CHANNEL) == TIM_CHANNEL_5) || \
  16666. ((CHANNEL) == TIM_CHANNEL_6))) \
  16667. || \
  16668. (((INSTANCE) == TIM15) && \
  16669. (((CHANNEL) == TIM_CHANNEL_1) || \
  16670. ((CHANNEL) == TIM_CHANNEL_2))) \
  16671. || \
  16672. (((INSTANCE) == TIM16) && \
  16673. (((CHANNEL) == TIM_CHANNEL_1))) \
  16674. || \
  16675. (((INSTANCE) == TIM17) && \
  16676. (((CHANNEL) == TIM_CHANNEL_1))) \
  16677. || \
  16678. (((INSTANCE) == TIM20) && \
  16679. (((CHANNEL) == TIM_CHANNEL_1) || \
  16680. ((CHANNEL) == TIM_CHANNEL_2) || \
  16681. ((CHANNEL) == TIM_CHANNEL_3) || \
  16682. ((CHANNEL) == TIM_CHANNEL_4) || \
  16683. ((CHANNEL) == TIM_CHANNEL_5) || \
  16684. ((CHANNEL) == TIM_CHANNEL_6))))
  16685. /****************** TIM Instances : supporting complementary output(s) ********/
  16686. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  16687. ((((INSTANCE) == TIM1) && \
  16688. (((CHANNEL) == TIM_CHANNEL_1) || \
  16689. ((CHANNEL) == TIM_CHANNEL_2) || \
  16690. ((CHANNEL) == TIM_CHANNEL_3) || \
  16691. ((CHANNEL) == TIM_CHANNEL_4))) \
  16692. || \
  16693. (((INSTANCE) == TIM8) && \
  16694. (((CHANNEL) == TIM_CHANNEL_1) || \
  16695. ((CHANNEL) == TIM_CHANNEL_2) || \
  16696. ((CHANNEL) == TIM_CHANNEL_3) || \
  16697. ((CHANNEL) == TIM_CHANNEL_4))) \
  16698. || \
  16699. (((INSTANCE) == TIM15) && \
  16700. ((CHANNEL) == TIM_CHANNEL_1)) \
  16701. || \
  16702. (((INSTANCE) == TIM16) && \
  16703. ((CHANNEL) == TIM_CHANNEL_1)) \
  16704. || \
  16705. (((INSTANCE) == TIM17) && \
  16706. ((CHANNEL) == TIM_CHANNEL_1)) \
  16707. || \
  16708. (((INSTANCE) == TIM20) && \
  16709. (((CHANNEL) == TIM_CHANNEL_1) || \
  16710. ((CHANNEL) == TIM_CHANNEL_2) || \
  16711. ((CHANNEL) == TIM_CHANNEL_3) || \
  16712. ((CHANNEL) == TIM_CHANNEL_4))))
  16713. /****************** TIM Instances : supporting clock division *****************/
  16714. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16715. ((INSTANCE) == TIM2) || \
  16716. ((INSTANCE) == TIM3) || \
  16717. ((INSTANCE) == TIM4) || \
  16718. ((INSTANCE) == TIM5) || \
  16719. ((INSTANCE) == TIM8) || \
  16720. ((INSTANCE) == TIM15) || \
  16721. ((INSTANCE) == TIM16) || \
  16722. ((INSTANCE) == TIM17) || \
  16723. ((INSTANCE) == TIM20))
  16724. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  16725. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16726. ((INSTANCE) == TIM2) || \
  16727. ((INSTANCE) == TIM3) || \
  16728. ((INSTANCE) == TIM4) || \
  16729. ((INSTANCE) == TIM5) || \
  16730. ((INSTANCE) == TIM8) || \
  16731. ((INSTANCE) == TIM20))
  16732. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  16733. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16734. ((INSTANCE) == TIM2) || \
  16735. ((INSTANCE) == TIM3) || \
  16736. ((INSTANCE) == TIM4) || \
  16737. ((INSTANCE) == TIM5) || \
  16738. ((INSTANCE) == TIM8) || \
  16739. ((INSTANCE) == TIM20))
  16740. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  16741. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16742. ((INSTANCE) == TIM2) || \
  16743. ((INSTANCE) == TIM3) || \
  16744. ((INSTANCE) == TIM4) || \
  16745. ((INSTANCE) == TIM5) || \
  16746. ((INSTANCE) == TIM8) || \
  16747. ((INSTANCE) == TIM15)|| \
  16748. ((INSTANCE) == TIM20))
  16749. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  16750. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16751. ((INSTANCE) == TIM2) || \
  16752. ((INSTANCE) == TIM3) || \
  16753. ((INSTANCE) == TIM4) || \
  16754. ((INSTANCE) == TIM5) || \
  16755. ((INSTANCE) == TIM8) || \
  16756. ((INSTANCE) == TIM15)|| \
  16757. ((INSTANCE) == TIM20))
  16758. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  16759. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16760. ((INSTANCE) == TIM8) || \
  16761. ((INSTANCE) == TIM20))
  16762. /****************** TIM Instances : supporting commutation event generation ***/
  16763. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16764. ((INSTANCE) == TIM8) || \
  16765. ((INSTANCE) == TIM15) || \
  16766. ((INSTANCE) == TIM16) || \
  16767. ((INSTANCE) == TIM17) || \
  16768. ((INSTANCE) == TIM20))
  16769. /****************** TIM Instances : supporting counting mode selection ********/
  16770. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16771. ((INSTANCE) == TIM2) || \
  16772. ((INSTANCE) == TIM3) || \
  16773. ((INSTANCE) == TIM4) || \
  16774. ((INSTANCE) == TIM5) || \
  16775. ((INSTANCE) == TIM8) || \
  16776. ((INSTANCE) == TIM20))
  16777. /****************** TIM Instances : supporting encoder interface **************/
  16778. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16779. ((INSTANCE) == TIM2) || \
  16780. ((INSTANCE) == TIM3) || \
  16781. ((INSTANCE) == TIM4) || \
  16782. ((INSTANCE) == TIM5) || \
  16783. ((INSTANCE) == TIM8) || \
  16784. ((INSTANCE) == TIM20))
  16785. /****************** TIM Instances : supporting Hall sensor interface **********/
  16786. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16787. ((INSTANCE) == TIM2) || \
  16788. ((INSTANCE) == TIM3) || \
  16789. ((INSTANCE) == TIM4) || \
  16790. ((INSTANCE) == TIM5) || \
  16791. ((INSTANCE) == TIM8) || \
  16792. ((INSTANCE) == TIM15) || \
  16793. ((INSTANCE) == TIM20))
  16794. /**************** TIM Instances : external trigger input available ************/
  16795. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16796. ((INSTANCE) == TIM2) || \
  16797. ((INSTANCE) == TIM3) || \
  16798. ((INSTANCE) == TIM4) || \
  16799. ((INSTANCE) == TIM5) || \
  16800. ((INSTANCE) == TIM8) || \
  16801. ((INSTANCE) == TIM20))
  16802. /************* TIM Instances : supporting ETR source selection ***************/
  16803. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16804. ((INSTANCE) == TIM2) || \
  16805. ((INSTANCE) == TIM3) || \
  16806. ((INSTANCE) == TIM4) || \
  16807. ((INSTANCE) == TIM5) || \
  16808. ((INSTANCE) == TIM8) || \
  16809. ((INSTANCE) == TIM20))
  16810. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  16811. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16812. ((INSTANCE) == TIM2) || \
  16813. ((INSTANCE) == TIM3) || \
  16814. ((INSTANCE) == TIM4) || \
  16815. ((INSTANCE) == TIM5) || \
  16816. ((INSTANCE) == TIM6) || \
  16817. ((INSTANCE) == TIM7) || \
  16818. ((INSTANCE) == TIM8) || \
  16819. ((INSTANCE) == TIM15) || \
  16820. ((INSTANCE) == TIM20))
  16821. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  16822. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16823. ((INSTANCE) == TIM2) || \
  16824. ((INSTANCE) == TIM3) || \
  16825. ((INSTANCE) == TIM4) || \
  16826. ((INSTANCE) == TIM5) || \
  16827. ((INSTANCE) == TIM8) || \
  16828. ((INSTANCE) == TIM15) || \
  16829. ((INSTANCE) == TIM20))
  16830. /****************** TIM Instances : supporting OCxREF clear *******************/
  16831. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16832. ((INSTANCE) == TIM2) || \
  16833. ((INSTANCE) == TIM3) || \
  16834. ((INSTANCE) == TIM4) || \
  16835. ((INSTANCE) == TIM5) || \
  16836. ((INSTANCE) == TIM8) || \
  16837. ((INSTANCE) == TIM15) || \
  16838. ((INSTANCE) == TIM16) || \
  16839. ((INSTANCE) == TIM17) || \
  16840. ((INSTANCE) == TIM20))
  16841. /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/
  16842. #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16843. ((INSTANCE) == TIM2) || \
  16844. ((INSTANCE) == TIM3) || \
  16845. ((INSTANCE) == TIM8) || \
  16846. ((INSTANCE) == TIM15) || \
  16847. ((INSTANCE) == TIM16) || \
  16848. ((INSTANCE) == TIM17) || \
  16849. ((INSTANCE) == TIM20))
  16850. /****************** TIM Instances : remapping capability **********************/
  16851. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16852. ((INSTANCE) == TIM2) || \
  16853. ((INSTANCE) == TIM3) || \
  16854. ((INSTANCE) == TIM4) || \
  16855. ((INSTANCE) == TIM5) || \
  16856. ((INSTANCE) == TIM8) || \
  16857. ((INSTANCE) == TIM20))
  16858. /****************** TIM Instances : supporting repetition counter *************/
  16859. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16860. ((INSTANCE) == TIM8) || \
  16861. ((INSTANCE) == TIM15) || \
  16862. ((INSTANCE) == TIM16) || \
  16863. ((INSTANCE) == TIM17) || \
  16864. ((INSTANCE) == TIM20))
  16865. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  16866. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16867. ((INSTANCE) == TIM8) || \
  16868. ((INSTANCE) == TIM20))
  16869. /******************* TIM Instances : Timer input XOR function *****************/
  16870. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16871. ((INSTANCE) == TIM2) || \
  16872. ((INSTANCE) == TIM3) || \
  16873. ((INSTANCE) == TIM4) || \
  16874. ((INSTANCE) == TIM5) || \
  16875. ((INSTANCE) == TIM8) || \
  16876. ((INSTANCE) == TIM15) || \
  16877. ((INSTANCE) == TIM20))
  16878. /******************* TIM Instances : Timer input selection ********************/
  16879. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16880. ((INSTANCE) == TIM2) || \
  16881. ((INSTANCE) == TIM3) || \
  16882. ((INSTANCE) == TIM4) || \
  16883. ((INSTANCE) == TIM5) || \
  16884. ((INSTANCE) == TIM8) || \
  16885. ((INSTANCE) == TIM15) || \
  16886. ((INSTANCE) == TIM16) || \
  16887. ((INSTANCE) == TIM17) || \
  16888. ((INSTANCE) == TIM20))
  16889. /****************** TIM Instances : Advanced timer instances *******************/
  16890. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16891. ((INSTANCE) == TIM8) || \
  16892. ((INSTANCE) == TIM20))
  16893. /****************** TIM Instances : supporting HSE/32 request instances *******************/
  16894. #define IS_TIM_HSE32_INSTANCE(INSTANCE) (((INSTANCE) == TIM16) || \
  16895. ((INSTANCE) == TIM17))
  16896. /****************************** HRTIM Instances *******************************/
  16897. #define IS_HRTIM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == HRTIM1))
  16898. /******************** USART Instances : Synchronous mode **********************/
  16899. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16900. ((INSTANCE) == USART2) || \
  16901. ((INSTANCE) == USART3))
  16902. /******************** UART Instances : Asynchronous mode **********************/
  16903. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16904. ((INSTANCE) == USART2) || \
  16905. ((INSTANCE) == USART3) || \
  16906. ((INSTANCE) == UART4) || \
  16907. ((INSTANCE) == UART5))
  16908. /*********************** UART Instances : FIFO mode ***************************/
  16909. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16910. ((INSTANCE) == USART2) || \
  16911. ((INSTANCE) == USART3) || \
  16912. ((INSTANCE) == UART4) || \
  16913. ((INSTANCE) == UART5) || \
  16914. ((INSTANCE) == LPUART1))
  16915. /*********************** UART Instances : SPI Slave mode **********************/
  16916. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16917. ((INSTANCE) == USART2) || \
  16918. ((INSTANCE) == USART3))
  16919. /****************** UART Instances : Auto Baud Rate detection ****************/
  16920. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16921. ((INSTANCE) == USART2) || \
  16922. ((INSTANCE) == USART3) || \
  16923. ((INSTANCE) == UART4) || \
  16924. ((INSTANCE) == UART5))
  16925. /****************** UART Instances : Driver Enable *****************/
  16926. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16927. ((INSTANCE) == USART2) || \
  16928. ((INSTANCE) == USART3) || \
  16929. ((INSTANCE) == UART4) || \
  16930. ((INSTANCE) == UART5) || \
  16931. ((INSTANCE) == LPUART1))
  16932. /******************** UART Instances : Half-Duplex mode **********************/
  16933. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16934. ((INSTANCE) == USART2) || \
  16935. ((INSTANCE) == USART3) || \
  16936. ((INSTANCE) == UART4) || \
  16937. ((INSTANCE) == UART5) || \
  16938. ((INSTANCE) == LPUART1))
  16939. /****************** UART Instances : Hardware Flow control ********************/
  16940. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16941. ((INSTANCE) == USART2) || \
  16942. ((INSTANCE) == USART3) || \
  16943. ((INSTANCE) == UART4) || \
  16944. ((INSTANCE) == UART5) || \
  16945. ((INSTANCE) == LPUART1))
  16946. /******************** UART Instances : LIN mode **********************/
  16947. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16948. ((INSTANCE) == USART2) || \
  16949. ((INSTANCE) == USART3) || \
  16950. ((INSTANCE) == UART4) || \
  16951. ((INSTANCE) == UART5))
  16952. /******************** UART Instances : Wake-up from Stop mode **********************/
  16953. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16954. ((INSTANCE) == USART2) || \
  16955. ((INSTANCE) == USART3) || \
  16956. ((INSTANCE) == UART4) || \
  16957. ((INSTANCE) == UART5) || \
  16958. ((INSTANCE) == LPUART1))
  16959. /*********************** UART Instances : IRDA mode ***************************/
  16960. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16961. ((INSTANCE) == USART2) || \
  16962. ((INSTANCE) == USART3) || \
  16963. ((INSTANCE) == UART4) || \
  16964. ((INSTANCE) == UART5))
  16965. /********************* USART Instances : Smard card mode ***********************/
  16966. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  16967. ((INSTANCE) == USART2) || \
  16968. ((INSTANCE) == USART3))
  16969. /******************** LPUART Instance *****************************************/
  16970. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  16971. /****************************** IWDG Instances ********************************/
  16972. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  16973. /****************************** WWDG Instances ********************************/
  16974. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  16975. /****************************** UCPD Instances ********************************/
  16976. #define IS_UCPD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == UCPD1)
  16977. /******************************* USB Instances *******************************/
  16978. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
  16979. /**
  16980. * @}
  16981. */
  16982. /******************************************************************************/
  16983. /* For a painless codes migration between the STM32G4xx device product */
  16984. /* lines, the aliases defined below are put in place to overcome the */
  16985. /* differences in the interrupt handlers and IRQn definitions. */
  16986. /* No need to update developed interrupt code when moving across */
  16987. /* product lines within the same STM32G4 Family */
  16988. /******************************************************************************/
  16989. /* Aliases for __IRQn */
  16990. /* Aliases for __IRQHandler */
  16991. #ifdef __cplusplus
  16992. }
  16993. #endif /* __cplusplus */
  16994. #endif /* __STM32G484xx_H */
  16995. /**
  16996. * @}
  16997. */
  16998. /**
  16999. * @}
  17000. */