stm32u599xx.h 2.3 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217222182221922220222212222222223222242222522226222272222822229222302223122232222332223422235222362223722238222392224022241222422224322244222452224622247222482224922250222512225222253222542225522256222572225822259222602226122262222632226422265222662226722268222692227022271222722227322274222752227622277222782227922280222812228222283222842228522286222872228822289222902229122292222932229422295222962229722298222992230022301223022230322304223052230622307223082230922310223112231222313223142231522316223172231822319223202232122322223232232422325223262232722328223292233022331223322233322334223352233622337223382233922340223412234222343223442234522346223472234822349223502235122352223532235422355223562235722358223592236022361223622236322364223652236622367223682236922370223712237222373223742237522376223772237822379223802238122382223832238422385223862238722388223892239022391223922239322394223952239622397223982239922400224012240222403224042240522406224072240822409224102241122412224132241422415224162241722418224192242022421224222242322424224252242622427224282242922430224312243222433224342243522436224372243822439224402244122442224432244422445224462244722448224492245022451224522245322454224552245622457224582245922460224612246222463224642246522466224672246822469224702247122472224732247422475224762247722478224792248022481224822248322484224852248622487224882248922490224912249222493224942249522496224972249822499225002250122502225032250422505225062250722508225092251022511225122251322514225152251622517225182251922520225212252222523225242252522526225272252822529225302253122532225332253422535225362253722538225392254022541225422254322544225452254622547225482254922550225512255222553225542255522556225572255822559225602256122562225632256422565225662256722568225692257022571225722257322574225752257622577225782257922580225812258222583225842258522586225872258822589225902259122592225932259422595225962259722598225992260022601226022260322604226052260622607226082260922610226112261222613226142261522616226172261822619226202262122622226232262422625226262262722628226292263022631226322263322634226352263622637226382263922640226412264222643226442264522646226472264822649226502265122652226532265422655226562265722658226592266022661226622266322664226652266622667226682266922670226712267222673226742267522676226772267822679226802268122682226832268422685226862268722688226892269022691226922269322694226952269622697226982269922700227012270222703227042270522706227072270822709227102271122712227132271422715227162271722718227192272022721227222272322724227252272622727227282272922730227312273222733227342273522736227372273822739227402274122742227432274422745227462274722748227492275022751227522275322754227552275622757227582275922760227612276222763227642276522766227672276822769227702277122772227732277422775227762277722778227792278022781227822278322784227852278622787227882278922790227912279222793227942279522796227972279822799228002280122802228032280422805228062280722808228092281022811228122281322814228152281622817228182281922820228212282222823228242282522826228272282822829228302283122832228332283422835228362283722838228392284022841228422284322844228452284622847228482284922850228512285222853228542285522856228572285822859228602286122862228632286422865228662286722868228692287022871228722287322874228752287622877228782287922880228812288222883228842288522886228872288822889228902289122892228932289422895228962289722898228992290022901229022290322904229052290622907229082290922910229112291222913229142291522916229172291822919229202292122922229232292422925229262292722928229292293022931229322293322934229352293622937229382293922940229412294222943229442294522946229472294822949229502295122952229532295422955229562295722958229592296022961229622296322964229652296622967229682296922970229712297222973229742297522976229772297822979229802298122982229832298422985229862298722988229892299022991229922299322994229952299622997229982299923000230012300223003230042300523006230072300823009230102301123012230132301423015230162301723018230192302023021230222302323024230252302623027230282302923030230312303223033230342303523036230372303823039230402304123042230432304423045230462304723048230492305023051230522305323054230552305623057230582305923060230612306223063230642306523066230672306823069230702307123072230732307423075230762307723078230792308023081230822308323084230852308623087230882308923090230912309223093230942309523096230972309823099231002310123102231032310423105231062310723108231092311023111231122311323114231152311623117231182311923120231212312223123231242312523126231272312823129231302313123132231332313423135231362313723138231392314023141231422314323144231452314623147231482314923150231512315223153231542315523156231572315823159231602316123162231632316423165231662316723168231692317023171231722317323174231752317623177231782317923180231812318223183231842318523186231872318823189231902319123192231932319423195231962319723198231992320023201232022320323204232052320623207232082320923210232112321223213232142321523216232172321823219232202322123222232232322423225232262322723228232292323023231232322323323234232352323623237232382323923240232412324223243232442324523246232472324823249232502325123252232532325423255232562325723258232592326023261232622326323264232652326623267232682326923270232712327223273232742327523276232772327823279232802328123282232832328423285232862328723288232892329023291232922329323294232952329623297232982329923300233012330223303233042330523306233072330823309233102331123312233132331423315233162331723318233192332023321233222332323324233252332623327233282332923330233312333223333233342333523336233372333823339233402334123342233432334423345233462334723348233492335023351233522335323354233552335623357233582335923360233612336223363233642336523366233672336823369233702337123372233732337423375233762337723378233792338023381233822338323384233852338623387233882338923390233912339223393233942339523396233972339823399234002340123402234032340423405234062340723408234092341023411234122341323414234152341623417234182341923420234212342223423234242342523426234272342823429234302343123432234332343423435234362343723438234392344023441234422344323444234452344623447234482344923450234512345223453234542345523456234572345823459234602346123462234632346423465234662346723468234692347023471234722347323474234752347623477234782347923480234812348223483234842348523486234872348823489234902349123492234932349423495234962349723498234992350023501235022350323504235052350623507235082350923510235112351223513235142351523516235172351823519235202352123522235232352423525235262352723528235292353023531235322353323534235352353623537235382353923540235412354223543235442354523546235472354823549235502355123552235532355423555235562355723558235592356023561235622356323564235652356623567235682356923570235712357223573235742357523576235772357823579235802358123582235832358423585235862358723588235892359023591235922359323594235952359623597235982359923600236012360223603236042360523606236072360823609236102361123612236132361423615236162361723618236192362023621236222362323624236252362623627236282362923630236312363223633236342363523636236372363823639236402364123642236432364423645236462364723648236492365023651236522365323654236552365623657236582365923660236612366223663236642366523666236672366823669236702367123672236732367423675236762367723678236792368023681236822368323684236852368623687236882368923690236912369223693236942369523696236972369823699237002370123702237032370423705237062370723708237092371023711237122371323714237152371623717237182371923720237212372223723237242372523726237272372823729237302373123732237332373423735237362373723738237392374023741237422374323744237452374623747237482374923750237512375223753237542375523756237572375823759237602376123762237632376423765237662376723768237692377023771237722377323774237752377623777237782377923780237812378223783237842378523786237872378823789237902379123792237932379423795237962379723798237992380023801238022380323804238052380623807238082380923810238112381223813238142381523816238172381823819238202382123822238232382423825238262382723828238292383023831238322383323834238352383623837238382383923840238412384223843238442384523846238472384823849238502385123852238532385423855238562385723858238592386023861238622386323864238652386623867238682386923870238712387223873238742387523876238772387823879238802388123882238832388423885238862388723888238892389023891238922389323894238952389623897238982389923900239012390223903239042390523906239072390823909239102391123912239132391423915239162391723918239192392023921239222392323924239252392623927239282392923930239312393223933239342393523936239372393823939239402394123942239432394423945239462394723948239492395023951239522395323954239552395623957239582395923960239612396223963239642396523966239672396823969239702397123972239732397423975239762397723978239792398023981239822398323984239852398623987239882398923990239912399223993239942399523996239972399823999240002400124002240032400424005240062400724008240092401024011240122401324014240152401624017240182401924020240212402224023240242402524026240272402824029240302403124032240332403424035240362403724038240392404024041240422404324044240452404624047240482404924050240512405224053240542405524056240572405824059240602406124062240632406424065240662406724068240692407024071240722407324074240752407624077240782407924080240812408224083240842408524086240872408824089240902409124092240932409424095240962409724098240992410024101241022410324104241052410624107241082410924110241112411224113241142411524116241172411824119241202412124122241232412424125241262412724128241292413024131241322413324134241352413624137241382413924140241412414224143241442414524146241472414824149241502415124152241532415424155241562415724158241592416024161241622416324164241652416624167241682416924170241712417224173241742417524176241772417824179241802418124182241832418424185241862418724188241892419024191241922419324194241952419624197241982419924200242012420224203242042420524206242072420824209242102421124212242132421424215242162421724218242192422024221242222422324224242252422624227242282422924230242312423224233242342423524236242372423824239242402424124242242432424424245242462424724248242492425024251242522425324254242552425624257242582425924260242612426224263242642426524266242672426824269242702427124272242732427424275242762427724278242792428024281242822428324284242852428624287242882428924290242912429224293242942429524296242972429824299243002430124302243032430424305243062430724308243092431024311243122431324314243152431624317243182431924320243212432224323243242432524326243272432824329243302433124332243332433424335243362433724338243392434024341243422434324344243452434624347243482434924350243512435224353243542435524356243572435824359243602436124362243632436424365243662436724368243692437024371243722437324374243752437624377243782437924380243812438224383243842438524386243872438824389243902439124392243932439424395243962439724398243992440024401244022440324404244052440624407244082440924410244112441224413244142441524416244172441824419244202442124422244232442424425244262442724428244292443024431244322443324434244352443624437244382443924440244412444224443244442444524446244472444824449244502445124452244532445424455244562445724458244592446024461244622446324464244652446624467244682446924470244712447224473244742447524476244772447824479244802448124482244832448424485244862448724488244892449024491244922449324494244952449624497244982449924500245012450224503245042450524506245072450824509245102451124512245132451424515245162451724518245192452024521245222452324524245252452624527245282452924530245312453224533245342453524536245372453824539245402454124542245432454424545245462454724548245492455024551245522455324554245552455624557245582455924560245612456224563245642456524566245672456824569245702457124572245732457424575245762457724578245792458024581245822458324584245852458624587245882458924590245912459224593245942459524596245972459824599246002460124602246032460424605246062460724608246092461024611246122461324614246152461624617246182461924620246212462224623246242462524626246272462824629246302463124632246332463424635246362463724638246392464024641246422464324644246452464624647246482464924650246512465224653246542465524656246572465824659246602466124662246632466424665246662466724668246692467024671246722467324674246752467624677246782467924680246812468224683246842468524686246872468824689246902469124692246932469424695246962469724698246992470024701247022470324704247052470624707247082470924710247112471224713247142471524716247172471824719247202472124722247232472424725247262472724728247292473024731247322473324734247352473624737247382473924740247412474224743247442474524746247472474824749247502475124752247532475424755247562475724758247592476024761247622476324764247652476624767247682476924770247712477224773247742477524776247772477824779247802478124782247832478424785247862478724788247892479024791247922479324794247952479624797247982479924800248012480224803248042480524806248072480824809248102481124812248132481424815248162481724818248192482024821248222482324824248252482624827248282482924830248312483224833248342483524836248372483824839248402484124842248432484424845248462484724848248492485024851248522485324854248552485624857248582485924860248612486224863248642486524866248672486824869248702487124872248732487424875248762487724878248792488024881248822488324884248852488624887248882488924890248912489224893248942489524896248972489824899249002490124902249032490424905249062490724908249092491024911249122491324914249152491624917249182491924920249212492224923249242492524926249272492824929249302493124932249332493424935249362493724938249392494024941249422494324944249452494624947249482494924950249512495224953249542495524956249572495824959249602496124962249632496424965249662496724968249692497024971249722497324974249752497624977249782497924980249812498224983249842498524986249872498824989249902499124992249932499424995249962499724998249992500025001250022500325004250052500625007250082500925010250112501225013250142501525016250172501825019250202502125022250232502425025250262502725028250292503025031250322503325034250352503625037250382503925040250412504225043250442504525046250472504825049250502505125052250532505425055250562505725058250592506025061250622506325064250652506625067250682506925070250712507225073250742507525076250772507825079250802508125082250832508425085250862508725088250892509025091250922509325094250952509625097250982509925100251012510225103251042510525106251072510825109251102511125112251132511425115251162511725118251192512025121251222512325124251252512625127251282512925130251312513225133251342513525136251372513825139251402514125142251432514425145251462514725148251492515025151251522515325154251552515625157251582515925160251612516225163251642516525166251672516825169251702517125172251732517425175251762517725178251792518025181251822518325184251852518625187251882518925190251912519225193251942519525196251972519825199252002520125202252032520425205252062520725208252092521025211252122521325214252152521625217252182521925220252212522225223252242522525226252272522825229252302523125232252332523425235252362523725238252392524025241252422524325244252452524625247252482524925250252512525225253252542525525256252572525825259252602526125262252632526425265252662526725268252692527025271252722527325274252752527625277252782527925280252812528225283252842528525286252872528825289252902529125292252932529425295252962529725298252992530025301253022530325304253052530625307253082530925310253112531225313253142531525316253172531825319253202532125322253232532425325253262532725328253292533025331253322533325334253352533625337253382533925340253412534225343253442534525346253472534825349253502535125352253532535425355253562535725358253592536025361253622536325364253652536625367253682536925370253712537225373253742537525376253772537825379253802538125382253832538425385253862538725388253892539025391253922539325394253952539625397253982539925400254012540225403254042540525406254072540825409254102541125412254132541425415254162541725418254192542025421254222542325424254252542625427254282542925430254312543225433254342543525436254372543825439254402544125442254432544425445254462544725448254492545025451254522545325454254552545625457254582545925460254612546225463254642546525466254672546825469254702547125472254732547425475254762547725478254792548025481254822548325484254852548625487254882548925490254912549225493254942549525496254972549825499255002550125502255032550425505255062550725508255092551025511255122551325514255152551625517255182551925520255212552225523255242552525526255272552825529255302553125532255332553425535255362553725538255392554025541255422554325544255452554625547255482554925550255512555225553255542555525556255572555825559255602556125562255632556425565255662556725568255692557025571255722557325574255752557625577255782557925580255812558225583255842558525586255872558825589255902559125592255932559425595255962559725598255992560025601256022560325604256052560625607256082560925610256112561225613256142561525616256172561825619256202562125622256232562425625256262562725628256292563025631256322563325634256352563625637256382563925640256412564225643256442564525646256472564825649256502565125652256532565425655256562565725658256592566025661256622566325664256652566625667256682566925670256712567225673256742567525676256772567825679256802568125682256832568425685256862568725688256892569025691256922569325694256952569625697256982569925700257012570225703257042570525706257072570825709257102571125712257132571425715257162571725718257192572025721257222572325724257252572625727257282572925730257312573225733257342573525736257372573825739257402574125742257432574425745257462574725748257492575025751257522575325754257552575625757257582575925760257612576225763257642576525766257672576825769257702577125772257732577425775257762577725778257792578025781257822578325784257852578625787257882578925790257912579225793257942579525796257972579825799258002580125802258032580425805258062580725808258092581025811258122581325814258152581625817258182581925820258212582225823258242582525826258272582825829258302583125832258332583425835258362583725838258392584025841258422584325844258452584625847258482584925850258512585225853258542585525856258572585825859258602586125862258632586425865258662586725868258692587025871258722587325874258752587625877258782587925880258812588225883258842588525886258872588825889258902589125892258932589425895258962589725898258992590025901259022590325904259052590625907259082590925910259112591225913259142591525916259172591825919259202592125922259232592425925259262592725928259292593025931259322593325934259352593625937259382593925940259412594225943259442594525946259472594825949259502595125952259532595425955259562595725958259592596025961259622596325964259652596625967259682596925970259712597225973259742597525976259772597825979259802598125982259832598425985259862598725988259892599025991259922599325994259952599625997259982599926000260012600226003260042600526006260072600826009260102601126012260132601426015260162601726018260192602026021260222602326024260252602626027260282602926030260312603226033260342603526036260372603826039260402604126042260432604426045260462604726048260492605026051260522605326054260552605626057260582605926060260612606226063260642606526066260672606826069260702607126072260732607426075260762607726078260792608026081260822608326084260852608626087260882608926090260912609226093260942609526096260972609826099261002610126102261032610426105261062610726108261092611026111261122611326114261152611626117261182611926120261212612226123261242612526126261272612826129261302613126132261332613426135261362613726138261392614026141261422614326144261452614626147261482614926150261512615226153261542615526156261572615826159261602616126162261632616426165261662616726168261692617026171261722617326174261752617626177261782617926180261812618226183261842618526186261872618826189261902619126192261932619426195261962619726198261992620026201262022620326204262052620626207262082620926210262112621226213262142621526216262172621826219262202622126222262232622426225262262622726228262292623026231262322623326234262352623626237262382623926240262412624226243262442624526246262472624826249262502625126252262532625426255262562625726258262592626026261262622626326264262652626626267262682626926270262712627226273262742627526276262772627826279262802628126282262832628426285262862628726288262892629026291262922629326294262952629626297262982629926300263012630226303263042630526306263072630826309263102631126312263132631426315263162631726318263192632026321263222632326324263252632626327263282632926330263312633226333263342633526336263372633826339263402634126342263432634426345263462634726348263492635026351263522635326354263552635626357263582635926360263612636226363263642636526366263672636826369263702637126372263732637426375263762637726378263792638026381263822638326384263852638626387263882638926390263912639226393263942639526396263972639826399264002640126402264032640426405264062640726408264092641026411264122641326414264152641626417264182641926420264212642226423264242642526426264272642826429264302643126432264332643426435264362643726438264392644026441264422644326444264452644626447264482644926450264512645226453264542645526456264572645826459264602646126462264632646426465264662646726468264692647026471264722647326474264752647626477264782647926480264812648226483264842648526486264872648826489264902649126492264932649426495264962649726498264992650026501265022650326504265052650626507265082650926510265112651226513265142651526516265172651826519265202652126522265232652426525265262652726528265292653026531265322653326534265352653626537265382653926540265412654226543265442654526546265472654826549265502655126552265532655426555265562655726558265592656026561265622656326564265652656626567265682656926570265712657226573265742657526576265772657826579265802658126582265832658426585265862658726588265892659026591265922659326594265952659626597265982659926600266012660226603266042660526606266072660826609266102661126612266132661426615266162661726618266192662026621266222662326624266252662626627266282662926630266312663226633266342663526636266372663826639266402664126642266432664426645266462664726648266492665026651266522665326654266552665626657266582665926660266612666226663266642666526666266672666826669266702667126672266732667426675266762667726678266792668026681266822668326684266852668626687266882668926690266912669226693266942669526696266972669826699267002670126702267032670426705267062670726708267092671026711267122671326714267152671626717267182671926720267212672226723267242672526726267272672826729267302673126732267332673426735267362673726738267392674026741267422674326744267452674626747267482674926750267512675226753267542675526756267572675826759267602676126762267632676426765267662676726768267692677026771267722677326774267752677626777267782677926780267812678226783267842678526786267872678826789267902679126792267932679426795267962679726798267992680026801268022680326804268052680626807268082680926810268112681226813268142681526816268172681826819268202682126822268232682426825268262682726828268292683026831268322683326834268352683626837268382683926840268412684226843268442684526846268472684826849268502685126852268532685426855268562685726858268592686026861268622686326864268652686626867268682686926870268712687226873268742687526876268772687826879268802688126882268832688426885268862688726888268892689026891268922689326894268952689626897268982689926900269012690226903269042690526906269072690826909269102691126912269132691426915269162691726918269192692026921269222692326924269252692626927269282692926930269312693226933269342693526936269372693826939269402694126942269432694426945269462694726948269492695026951269522695326954269552695626957269582695926960269612696226963269642696526966269672696826969269702697126972269732697426975269762697726978269792698026981269822698326984269852698626987269882698926990269912699226993269942699526996269972699826999270002700127002270032700427005270062700727008270092701027011270122701327014270152701627017270182701927020270212702227023270242702527026270272702827029270302703127032270332703427035270362703727038270392704027041270422704327044270452704627047270482704927050270512705227053270542705527056270572705827059270602706127062270632706427065270662706727068270692707027071270722707327074270752707627077270782707927080270812708227083270842708527086270872708827089270902709127092270932709427095270962709727098270992710027101271022710327104271052710627107271082710927110271112711227113271142711527116271172711827119271202712127122271232712427125271262712727128271292713027131271322713327134271352713627137271382713927140271412714227143271442714527146271472714827149271502715127152271532715427155271562715727158271592716027161271622716327164271652716627167271682716927170271712717227173271742717527176271772717827179271802718127182271832718427185271862718727188271892719027191271922719327194271952719627197271982719927200272012720227203272042720527206272072720827209272102721127212272132721427215272162721727218272192722027221272222722327224272252722627227272282722927230272312723227233272342723527236272372723827239272402724127242272432724427245272462724727248272492725027251272522725327254272552725627257272582725927260272612726227263272642726527266272672726827269272702727127272272732727427275272762727727278272792728027281272822728327284272852728627287272882728927290272912729227293272942729527296272972729827299273002730127302273032730427305273062730727308273092731027311273122731327314273152731627317273182731927320273212732227323273242732527326273272732827329273302733127332273332733427335273362733727338273392734027341273422734327344273452734627347273482734927350273512735227353273542735527356273572735827359273602736127362273632736427365273662736727368273692737027371273722737327374273752737627377273782737927380273812738227383273842738527386273872738827389273902739127392273932739427395273962739727398273992740027401274022740327404274052740627407274082740927410274112741227413274142741527416274172741827419274202742127422274232742427425274262742727428274292743027431274322743327434274352743627437274382743927440274412744227443274442744527446274472744827449274502745127452274532745427455274562745727458274592746027461274622746327464274652746627467274682746927470274712747227473274742747527476274772747827479274802748127482274832748427485274862748727488274892749027491274922749327494274952749627497274982749927500275012750227503275042750527506275072750827509275102751127512275132751427515275162751727518275192752027521275222752327524275252752627527275282752927530275312753227533275342753527536275372753827539275402754127542275432754427545275462754727548275492755027551275522755327554275552755627557275582755927560275612756227563275642756527566275672756827569275702757127572275732757427575275762757727578275792758027581275822758327584275852758627587275882758927590275912759227593275942759527596275972759827599276002760127602276032760427605276062760727608276092761027611276122761327614276152761627617276182761927620276212762227623276242762527626276272762827629276302763127632276332763427635276362763727638276392764027641276422764327644276452764627647276482764927650276512765227653276542765527656276572765827659276602766127662276632766427665276662766727668276692767027671276722767327674276752767627677276782767927680276812768227683276842768527686276872768827689276902769127692276932769427695276962769727698276992770027701277022770327704277052770627707277082770927710277112771227713277142771527716277172771827719277202772127722277232772427725277262772727728277292773027731277322773327734277352773627737277382773927740277412774227743277442774527746277472774827749277502775127752277532775427755277562775727758277592776027761277622776327764277652776627767277682776927770277712777227773277742777527776277772777827779277802778127782277832778427785277862778727788277892779027791277922779327794277952779627797277982779927800278012780227803278042780527806278072780827809278102781127812278132781427815278162781727818278192782027821278222782327824278252782627827278282782927830278312783227833278342783527836278372783827839278402784127842278432784427845278462784727848278492785027851278522785327854278552785627857278582785927860278612786227863278642786527866278672786827869278702787127872278732787427875278762787727878278792788027881278822788327884278852788627887278882788927890278912789227893278942789527896278972789827899279002790127902279032790427905279062790727908279092791027911279122791327914279152791627917279182791927920279212792227923279242792527926279272792827929279302793127932279332793427935279362793727938279392794027941279422794327944279452794627947279482794927950279512795227953279542795527956279572795827959279602796127962279632796427965279662796727968279692797027971279722797327974279752797627977279782797927980279812798227983279842798527986279872798827989279902799127992279932799427995279962799727998279992800028001280022800328004280052800628007280082800928010280112801228013280142801528016280172801828019280202802128022280232802428025280262802728028280292803028031280322803328034280352803628037280382803928040280412804228043280442804528046280472804828049280502805128052280532805428055280562805728058280592806028061280622806328064280652806628067280682806928070280712807228073280742807528076280772807828079280802808128082280832808428085280862808728088280892809028091280922809328094280952809628097280982809928100281012810228103281042810528106281072810828109281102811128112281132811428115281162811728118281192812028121281222812328124281252812628127281282812928130281312813228133281342813528136281372813828139281402814128142281432814428145281462814728148281492815028151281522815328154281552815628157281582815928160281612816228163281642816528166281672816828169281702817128172281732817428175281762817728178281792818028181281822818328184281852818628187281882818928190281912819228193281942819528196281972819828199282002820128202282032820428205282062820728208282092821028211282122821328214282152821628217282182821928220282212822228223282242822528226282272822828229282302823128232282332823428235282362823728238282392824028241282422824328244282452824628247282482824928250282512825228253282542825528256282572825828259282602826128262282632826428265282662826728268282692827028271282722827328274282752827628277282782827928280282812828228283282842828528286282872828828289282902829128292282932829428295282962829728298282992830028301283022830328304283052830628307283082830928310283112831228313283142831528316283172831828319283202832128322283232832428325283262832728328283292833028331283322833328334283352833628337283382833928340283412834228343283442834528346283472834828349283502835128352283532835428355283562835728358283592836028361283622836328364283652836628367283682836928370283712837228373283742837528376283772837828379283802838128382283832838428385283862838728388283892839028391283922839328394283952839628397283982839928400284012840228403284042840528406284072840828409284102841128412284132841428415284162841728418284192842028421284222842328424284252842628427284282842928430284312843228433284342843528436284372843828439284402844128442284432844428445284462844728448284492845028451284522845328454284552845628457284582845928460284612846228463284642846528466284672846828469284702847128472284732847428475284762847728478284792848028481284822848328484284852848628487284882848928490284912849228493284942849528496284972849828499285002850128502285032850428505285062850728508285092851028511285122851328514285152851628517285182851928520285212852228523285242852528526285272852828529285302853128532285332853428535285362853728538285392854028541285422854328544285452854628547285482854928550285512855228553285542855528556285572855828559285602856128562285632856428565285662856728568285692857028571285722857328574285752857628577285782857928580285812858228583285842858528586285872858828589285902859128592285932859428595285962859728598285992860028601286022860328604286052860628607286082860928610286112861228613286142861528616286172861828619286202862128622286232862428625286262862728628286292863028631286322863328634286352863628637286382863928640286412864228643286442864528646286472864828649286502865128652286532865428655286562865728658286592866028661286622866328664286652866628667286682866928670286712867228673286742867528676286772867828679286802868128682286832868428685286862868728688286892869028691286922869328694286952869628697286982869928700287012870228703287042870528706287072870828709287102871128712287132871428715287162871728718287192872028721287222872328724287252872628727287282872928730287312873228733287342873528736287372873828739287402874128742287432874428745287462874728748287492875028751287522875328754287552875628757287582875928760287612876228763287642876528766287672876828769287702877128772287732877428775287762877728778287792878028781287822878328784287852878628787287882878928790287912879228793287942879528796287972879828799288002880128802288032880428805288062880728808288092881028811288122881328814288152881628817288182881928820288212882228823288242882528826288272882828829288302883128832288332883428835288362883728838288392884028841288422884328844288452884628847288482884928850288512885228853288542885528856288572885828859288602886128862288632886428865288662886728868288692887028871288722887328874288752887628877288782887928880288812888228883288842888528886288872888828889288902889128892288932889428895288962889728898288992890028901289022890328904289052890628907289082890928910289112891228913289142891528916289172891828919289202892128922289232892428925289262892728928289292893028931289322893328934289352893628937289382893928940289412894228943289442894528946289472894828949289502895128952289532895428955289562895728958289592896028961289622896328964289652896628967289682896928970289712897228973289742897528976289772897828979289802898128982289832898428985289862898728988289892899028991289922899328994289952899628997289982899929000290012900229003290042900529006290072900829009290102901129012290132901429015290162901729018290192902029021290222902329024290252902629027290282902929030290312903229033290342903529036290372903829039290402904129042290432904429045290462904729048290492905029051290522905329054290552905629057290582905929060290612906229063290642906529066290672906829069290702907129072290732907429075290762907729078290792908029081290822908329084290852908629087290882908929090290912909229093290942909529096290972909829099291002910129102291032910429105291062910729108291092911029111291122911329114291152911629117291182911929120291212912229123291242912529126291272912829129291302913129132291332913429135291362913729138291392914029141291422914329144291452914629147291482914929150291512915229153291542915529156291572915829159291602916129162291632916429165291662916729168291692917029171291722917329174291752917629177291782917929180291812918229183291842918529186291872918829189291902919129192291932919429195291962919729198291992920029201292022920329204292052920629207292082920929210292112921229213292142921529216292172921829219292202922129222292232922429225292262922729228292292923029231292322923329234292352923629237292382923929240292412924229243292442924529246292472924829249292502925129252292532925429255292562925729258292592926029261292622926329264292652926629267292682926929270292712927229273292742927529276292772927829279292802928129282292832928429285292862928729288292892929029291292922929329294292952929629297292982929929300293012930229303293042930529306293072930829309293102931129312293132931429315293162931729318293192932029321293222932329324293252932629327293282932929330293312933229333293342933529336293372933829339293402934129342293432934429345293462934729348293492935029351293522935329354293552935629357293582935929360293612936229363293642936529366293672936829369293702937129372293732937429375293762937729378293792938029381293822938329384293852938629387293882938929390293912939229393293942939529396293972939829399294002940129402294032940429405294062940729408294092941029411294122941329414294152941629417294182941929420294212942229423294242942529426294272942829429
  1. /**
  2. ******************************************************************************
  3. * @file stm32u599xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32U599xx Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - Peripheral's registers declarations and bits definition
  10. * - Macros to access peripheral's registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * Copyright (c) 2022 STMicroelectronics.
  16. * All rights reserved.
  17. *
  18. * This software is licensed under terms that can be found in the LICENSE file
  19. * in the root directory of this software component.
  20. * If no LICENSE file comes with this software, it is provided AS-IS.
  21. *
  22. ******************************************************************************
  23. */
  24. #ifndef STM32U599xx_H
  25. #define STM32U599xx_H
  26. #ifdef __cplusplus
  27. extern "C" {
  28. #endif
  29. /** @addtogroup ST
  30. * @{
  31. */
  32. /** @addtogroup STM32U599xx
  33. * @{
  34. */
  35. /** @addtogroup Configuration_of_CMSIS
  36. * @{
  37. */
  38. /* =========================================================================================================================== */
  39. /* ================ Interrupt Number Definition ================ */
  40. /* =========================================================================================================================== */
  41. typedef enum
  42. {
  43. /* ======================================= ARM Cortex-M33 Specific Interrupt Numbers ======================================= */
  44. Reset_IRQn = -15, /*!< -15 Reset Vector, invoked on Power up and warm reset */
  45. NonMaskableInt_IRQn = -14, /*!< -14 Non maskable Interrupt, cannot be stopped or preempted */
  46. HardFault_IRQn = -13, /*!< -13 Hard Fault, all classes of Fault */
  47. MemoryManagement_IRQn = -12, /*!< -12 Memory Management, MPU mismatch, including Access Violation
  48. and No Match */
  49. BusFault_IRQn = -11, /*!< -11 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory
  50. related Fault */
  51. UsageFault_IRQn = -10, /*!< -10 Usage Fault, i.e. Undef Instruction, Illegal State Transition */
  52. SecureFault_IRQn = -9, /*!< -9 Secure Fault */
  53. SVCall_IRQn = -5, /*!< -5 System Service Call via SVC instruction */
  54. DebugMonitor_IRQn = -4, /*!< -4 Debug Monitor */
  55. PendSV_IRQn = -2, /*!< -2 Pendable request for system service */
  56. SysTick_IRQn = -1, /*!< -1 System Tick Timer */
  57. /* =========================================== STM32U599xx Specific Interrupt Numbers ================================= */
  58. WWDG_IRQn = 0, /*!< Window WatchDog interrupt */
  59. PVD_PVM_IRQn = 1, /*!< PVD/PVM through EXTI Line detection Interrupt */
  60. RTC_IRQn = 2, /*!< RTC non-secure interrupt */
  61. RTC_S_IRQn = 3, /*!< RTC secure interrupt */
  62. TAMP_IRQn = 4, /*!< Tamper global interrupt */
  63. RAMCFG_IRQn = 5, /*!< RAMCFG global interrupt */
  64. FLASH_IRQn = 6, /*!< FLASH non-secure global interrupt */
  65. FLASH_S_IRQn = 7, /*!< FLASH secure global interrupt */
  66. GTZC_IRQn = 8, /*!< Global TrustZone Controller interrupt */
  67. RCC_IRQn = 9, /*!< RCC non secure global interrupt */
  68. RCC_S_IRQn = 10, /*!< RCC secure global interrupt */
  69. EXTI0_IRQn = 11, /*!< EXTI Line0 interrupt */
  70. EXTI1_IRQn = 12, /*!< EXTI Line1 interrupt */
  71. EXTI2_IRQn = 13, /*!< EXTI Line2 interrupt */
  72. EXTI3_IRQn = 14, /*!< EXTI Line3 interrupt */
  73. EXTI4_IRQn = 15, /*!< EXTI Line4 interrupt */
  74. EXTI5_IRQn = 16, /*!< EXTI Line5 interrupt */
  75. EXTI6_IRQn = 17, /*!< EXTI Line6 interrupt */
  76. EXTI7_IRQn = 18, /*!< EXTI Line7 interrupt */
  77. EXTI8_IRQn = 19, /*!< EXTI Line8 interrupt */
  78. EXTI9_IRQn = 20, /*!< EXTI Line9 interrupt */
  79. EXTI10_IRQn = 21, /*!< EXTI Line10 interrupt */
  80. EXTI11_IRQn = 22, /*!< EXTI Line11 interrupt */
  81. EXTI12_IRQn = 23, /*!< EXTI Line12 interrupt */
  82. EXTI13_IRQn = 24, /*!< EXTI Line13 interrupt */
  83. EXTI14_IRQn = 25, /*!< EXTI Line14 interrupt */
  84. EXTI15_IRQn = 26, /*!< EXTI Line15 interrupt */
  85. IWDG_IRQn = 27, /*!< IWDG global interrupt */
  86. GPDMA1_Channel0_IRQn = 29, /*!< GPDMA1 Channel 0 global interrupt */
  87. GPDMA1_Channel1_IRQn = 30, /*!< GPDMA1 Channel 1 global interrupt */
  88. GPDMA1_Channel2_IRQn = 31, /*!< GPDMA1 Channel 2 global interrupt */
  89. GPDMA1_Channel3_IRQn = 32, /*!< GPDMA1 Channel 3 global interrupt */
  90. GPDMA1_Channel4_IRQn = 33, /*!< GPDMA1 Channel 4 global interrupt */
  91. GPDMA1_Channel5_IRQn = 34, /*!< GPDMA1 Channel 5 global interrupt */
  92. GPDMA1_Channel6_IRQn = 35, /*!< GPDMA1 Channel 6 global interrupt */
  93. GPDMA1_Channel7_IRQn = 36, /*!< GPDMA1 Channel 7 global interrupt */
  94. ADC1_2_IRQn = 37, /*!< ADC1_2 global interrupt */
  95. DAC1_IRQn = 38, /*!< DAC1 global interrupt */
  96. FDCAN1_IT0_IRQn = 39, /*!< FDCAN1 interrupt 0 */
  97. FDCAN1_IT1_IRQn = 40, /*!< FDCAN1 interrupt 1 */
  98. TIM1_BRK_IRQn = 41, /*!< TIM1 Break interrupt */
  99. TIM1_UP_IRQn = 42, /*!< TIM1 Update interrupt */
  100. TIM1_TRG_COM_IRQn = 43, /*!< TIM1 Trigger and Commutation interrupt */
  101. TIM1_CC_IRQn = 44, /*!< TIM1 Capture Compare interrupt */
  102. TIM2_IRQn = 45, /*!< TIM2 global interrupt */
  103. TIM3_IRQn = 46, /*!< TIM3 global interrupt */
  104. TIM4_IRQn = 47, /*!< TIM4 global interrupt */
  105. TIM5_IRQn = 48, /*!< TIM5 global interrupt */
  106. TIM6_IRQn = 49, /*!< TIM6 global interrupt */
  107. TIM7_IRQn = 50, /*!< TIM7 global interrupt */
  108. TIM8_BRK_IRQn = 51, /*!< TIM8 Break interrupt */
  109. TIM8_UP_IRQn = 52, /*!< TIM8 Update interrupt */
  110. TIM8_TRG_COM_IRQn = 53, /*!< TIM8 Trigger and Commutation interrupt */
  111. TIM8_CC_IRQn = 54, /*!< TIM8 Capture Compare interrupt */
  112. I2C1_EV_IRQn = 55, /*!< I2C1 Event interrupt */
  113. I2C1_ER_IRQn = 56, /*!< I2C1 Error interrupt */
  114. I2C2_EV_IRQn = 57, /*!< I2C2 Event interrupt */
  115. I2C2_ER_IRQn = 58, /*!< I2C2 Error interrupt */
  116. SPI1_IRQn = 59, /*!< SPI1 global interrupt */
  117. SPI2_IRQn = 60, /*!< SPI2 global interrupt */
  118. USART1_IRQn = 61, /*!< USART1 global interrupt */
  119. USART2_IRQn = 62, /*!< USART2 global interrupt */
  120. USART3_IRQn = 63, /*!< USART3 global interrupt */
  121. UART4_IRQn = 64, /*!< UART4 global interrupt */
  122. UART5_IRQn = 65, /*!< UART5 global interrupt */
  123. LPUART1_IRQn = 66, /*!< LPUART1 global interrupt */
  124. LPTIM1_IRQn = 67, /*!< LPTIM1 global interrupt */
  125. LPTIM2_IRQn = 68, /*!< LPTIM2 global interrupt */
  126. TIM15_IRQn = 69, /*!< TIM15 global interrupt */
  127. TIM16_IRQn = 70, /*!< TIM16 global interrupt */
  128. TIM17_IRQn = 71, /*!< TIM17 global interrupt */
  129. COMP_IRQn = 72, /*!< COMP1 and COMP2 through EXTI Lines interrupts */
  130. OTG_HS_IRQn = 73, /*!< USB OTG HS global interrupt */
  131. CRS_IRQn = 74, /*!< CRS global interrupt */
  132. FMC_IRQn = 75, /*!< FSMC global interrupt */
  133. OCTOSPI1_IRQn = 76, /*!< OctoSPI1 global interrupt */
  134. PWR_S3WU_IRQn = 77, /*!< PWR wake up from Stop3 interrupt */
  135. SDMMC1_IRQn = 78, /*!< SDMMC1 global interrupt */
  136. SDMMC2_IRQn = 79, /*!< SDMMC2 global interrupt */
  137. GPDMA1_Channel8_IRQn = 80, /*!< GPDMA1 Channel 8 global interrupt */
  138. GPDMA1_Channel9_IRQn = 81, /*!< GPDMA1 Channel 9 global interrupt */
  139. GPDMA1_Channel10_IRQn = 82, /*!< GPDMA1 Channel 10 global interrupt */
  140. GPDMA1_Channel11_IRQn = 83, /*!< GPDMA1 Channel 11 global interrupt */
  141. GPDMA1_Channel12_IRQn = 84, /*!< GPDMA1 Channel 12 global interrupt */
  142. GPDMA1_Channel13_IRQn = 85, /*!< GPDMA1 Channel 13 global interrupt */
  143. GPDMA1_Channel14_IRQn = 86, /*!< GPDMA1 Channel 14 global interrupt */
  144. GPDMA1_Channel15_IRQn = 87, /*!< GPDMA1 Channel 15 global interrupt */
  145. I2C3_EV_IRQn = 88, /*!< I2C3 event interrupt */
  146. I2C3_ER_IRQn = 89, /*!< I2C3 error interrupt */
  147. SAI1_IRQn = 90, /*!< Serial Audio Interface 1 global interrupt */
  148. SAI2_IRQn = 91, /*!< Serial Audio Interface 2 global interrupt */
  149. TSC_IRQn = 92, /*!< Touch Sense Controller global interrupt */
  150. RNG_IRQn = 94, /*!< RNG global interrupt */
  151. FPU_IRQn = 95, /*!< FPU global interrupt */
  152. HASH_IRQn = 96, /*!< HASH global interrupt */
  153. LPTIM3_IRQn = 98, /*!< LPTIM3 global interrupt */
  154. SPI3_IRQn = 99, /*!< SPI3 global interrupt */
  155. I2C4_ER_IRQn = 100, /*!< I2C4 Error interrupt */
  156. I2C4_EV_IRQn = 101, /*!< I2C4 Event interrupt */
  157. MDF1_FLT0_IRQn = 102, /*!< MDF1 Filter 0 global interrupt */
  158. MDF1_FLT1_IRQn = 103, /*!< MDF1 Filter 1 global interrupt */
  159. MDF1_FLT2_IRQn = 104, /*!< MDF1 Filter 2 global interrupt */
  160. MDF1_FLT3_IRQn = 105, /*!< MDF1 Filter 3 global interrupt */
  161. UCPD1_IRQn = 106, /*!< UCPD1 global interrupt */
  162. ICACHE_IRQn = 107, /*!< Instruction cache global interrupt */
  163. LPTIM4_IRQn = 110, /*!< LPTIM4 global interrupt */
  164. DCACHE1_IRQn = 111, /*!< Data cache global interrupt */
  165. ADF1_IRQn = 112, /*!< ADF interrupt */
  166. ADC4_IRQn = 113, /*!< ADC4 (12bits) global interrupt */
  167. LPDMA1_Channel0_IRQn = 114, /*!< LPDMA1 SmartRun Channel 0 global interrupt */
  168. LPDMA1_Channel1_IRQn = 115, /*!< LPDMA1 SmartRun Channel 1 global interrupt */
  169. LPDMA1_Channel2_IRQn = 116, /*!< LPDMA1 SmartRun Channel 2 global interrupt */
  170. LPDMA1_Channel3_IRQn = 117, /*!< LPDMA1 SmartRun Channel 3 global interrupt */
  171. DMA2D_IRQn = 118, /*!< DMA2D global interrupt */
  172. DCMI_PSSI_IRQn = 119, /*!< DCMI/PSSI global interrupt */
  173. OCTOSPI2_IRQn = 120, /*!< OCTOSPI2 global interrupt */
  174. MDF1_FLT4_IRQn = 121, /*!< MDF1 Filter 4 global interrupt */
  175. MDF1_FLT5_IRQn = 122, /*!< MDF1 Filter 5 global interrupt */
  176. CORDIC_IRQn = 123, /*!< CORDIC global interrupt */
  177. FMAC_IRQn = 124, /*!< FMAC global interrupt */
  178. LSECSSD_IRQn = 125, /*!< LSECSSD and MSI_PLL_UNLOCK global interrupts */
  179. USART6_IRQn = 126, /*!< USART6 global interrupt */
  180. I2C5_ER_IRQn = 127, /*!< I2C5 Error interrupt */
  181. I2C5_EV_IRQn = 128, /*!< I2C5 Event interrupt */
  182. I2C6_ER_IRQn = 129, /*!< I2C6 Error interrupt */
  183. I2C6_EV_IRQn = 130, /*!< I2C6 Error interrupt */
  184. HSPI1_IRQn = 131, /*!< HSPI1 global interrupt */
  185. GPU2D_IRQn = 132, /*!< GPU2D global interrupt */
  186. GPU2D_ER_IRQn = 133, /*!< GPU2D Error interrupt */
  187. GFXMMU_IRQn = 134, /*!< GFXMMU global interrupt */
  188. LTDC_IRQn = 135, /*!< LCD-TFT global interrupt */
  189. LTDC_ER_IRQn = 136, /*!< LCD-TFT Error interrupt */
  190. DSI_IRQn = 137, /*!< DSIHOST global interrupt */
  191. DCACHE2_IRQn = 138, /*!< DCACHE2 Data cache global interrupt */
  192. } IRQn_Type;
  193. /* =========================================================================================================================== */
  194. /* ================ Processor and Core Peripheral Section ================ */
  195. /* =========================================================================================================================== */
  196. /* ------- Start of section using anonymous unions and disabling warnings ------- */
  197. #if defined (__CC_ARM)
  198. #pragma push
  199. #pragma anon_unions
  200. #elif defined (__ICCARM__)
  201. #pragma language=extended
  202. #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
  203. #pragma clang diagnostic push
  204. #pragma clang diagnostic ignored "-Wc11-extensions"
  205. #pragma clang diagnostic ignored "-Wreserved-id-macro"
  206. #elif defined (__GNUC__)
  207. /* anonymous unions are enabled by default */
  208. #elif defined (__TMS470__)
  209. /* anonymous unions are enabled by default */
  210. #elif defined (__TASKING__)
  211. #pragma warning 586
  212. #elif defined (__CSMC__)
  213. /* anonymous unions are enabled by default */
  214. #else
  215. #warning Not supported compiler type
  216. #endif
  217. /* -------- Configuration of the Cortex-M33 Processor and Core Peripherals ------ */
  218. #define __CM33_REV 0x0000U /* Core revision r0p1 */
  219. #define __SAUREGION_PRESENT 1U /* SAU regions present */
  220. #define __MPU_PRESENT 1U /* MPU present */
  221. #define __VTOR_PRESENT 1U /* VTOR present */
  222. #define __NVIC_PRIO_BITS 4U /* Number of Bits used for Priority Levels */
  223. #define __Vendor_SysTickConfig 0U /* Set to 1 if different SysTick Config is used */
  224. #define __FPU_PRESENT 1U /* FPU present */
  225. #define __DSP_PRESENT 1U /* DSP extension present */
  226. /** @} */ /* End of group Configuration_of_CMSIS */
  227. #include "core_cm33.h" /*!< ARM Cortex-M33 processor and core peripherals */
  228. #include "system_stm32u5xx.h" /*!< STM32U5xx System */
  229. /* =========================================================================================================================== */
  230. /* ================ Device Specific Peripheral Section ================ */
  231. /* =========================================================================================================================== */
  232. /** @addtogroup STM32U5xx_peripherals
  233. * @{
  234. */
  235. /**
  236. * @brief CRC calculation unit
  237. */
  238. typedef struct
  239. {
  240. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  241. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  242. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  243. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  244. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  245. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  246. uint32_t RESERVED3[246]; /*!< Reserved, */
  247. __IO uint32_t HWCFGR; /*!< CRC IP HWCFGR register, Address offset: 0x3F0 */
  248. __IO uint32_t VERR; /*!< CRC IP version register, Address offset: 0x3F4 */
  249. __IO uint32_t PIDR; /*!< CRC IP type identification register, Address offset: 0x3F8 */
  250. __IO uint32_t SIDR; /*!< CRC IP map Size ID register, Address offset: 0x3FC */
  251. } CRC_TypeDef;
  252. /**
  253. * @brief Inter-integrated Circuit Interface
  254. */
  255. typedef struct
  256. {
  257. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  258. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  259. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  260. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  261. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  262. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  263. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  264. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  265. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  266. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  267. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  268. __IO uint32_t AUTOCR;
  269. } I2C_TypeDef;
  270. /**
  271. * @brief DAC
  272. */
  273. typedef struct
  274. {
  275. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  276. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  277. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  278. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  279. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  280. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  281. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  282. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  283. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  284. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  285. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  286. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  287. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  288. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  289. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  290. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  291. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  292. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  293. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  294. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  295. __IO uint32_t RESERVED[1];
  296. __IO uint32_t AUTOCR; /*!< DAC Autonomous mode register, Address offset: 0x54 */
  297. } DAC_TypeDef;
  298. /**
  299. * @brief Clock Recovery System
  300. */
  301. typedef struct
  302. {
  303. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  304. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  305. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  306. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  307. } CRS_TypeDef;
  308. /**
  309. * @brief HASH
  310. */
  311. typedef struct
  312. {
  313. __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */
  314. __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */
  315. __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */
  316. __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
  317. __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */
  318. __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */
  319. uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
  320. __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */
  321. } HASH_TypeDef;
  322. /**
  323. * @brief HASH_DIGEST
  324. */
  325. typedef struct
  326. {
  327. __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */
  328. } HASH_DIGEST_TypeDef;
  329. /**
  330. * @brief RNG
  331. */
  332. typedef struct
  333. {
  334. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  335. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  336. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  337. __IO uint32_t NSCR; /*!< RNG noise source control register , Address offset: 0x0C */
  338. __IO uint32_t HTCR; /*!< RNG health test configuration register, Address offset: 0x10 */
  339. } RNG_TypeDef;
  340. /**
  341. * @brief Debug MCU
  342. */
  343. typedef struct
  344. {
  345. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  346. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  347. __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
  348. __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
  349. __IO uint32_t APB2FZR; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
  350. __IO uint32_t APB3FZR; /*!< Debug MCU APB3 freeze register, Address offset: 0x14 */
  351. uint32_t RESERVED1[2];/*!< Reserved, 0x18 - 0x1C */
  352. __IO uint32_t AHB1FZR; /*!< Debug MCU AHB1 freeze register, Address offset: 0x20 */
  353. uint32_t RESERVED2; /*!< Reserved, 0x24 */
  354. __IO uint32_t AHB3FZR; /*!< Debug MCU AHB3 freeze register, Address offset: 0x28 */
  355. } DBGMCU_TypeDef;
  356. /**
  357. * @brief DCMI
  358. */
  359. typedef struct
  360. {
  361. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  362. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  363. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  364. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  365. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  366. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  367. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  368. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  369. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  370. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  371. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  372. } DCMI_TypeDef;
  373. /**
  374. * @brief DMA Controller
  375. */
  376. typedef struct
  377. {
  378. __IO uint32_t SECCFGR; /*!< DMA secure configuration register, Address offset: 0x00 */
  379. __IO uint32_t PRIVCFGR; /*!< DMA privileged configuration register, Address offset: 0x04 */
  380. __IO uint32_t RCFGLOCKR; /*!< DMA lock configuration register, Address offset: 0x08 */
  381. __IO uint32_t MISR; /*!< DMA non secure masked interrupt status register, Address offset: 0x0C */
  382. __IO uint32_t SMISR; /*!< DMA secure masked interrupt status register, Address offset: 0x10 */
  383. } DMA_TypeDef;
  384. typedef struct
  385. {
  386. __IO uint32_t CLBAR; /*!< DMA channel x linked-list base address register, Address offset: 0x50 + (x * 0x80) */
  387. uint32_t RESERVED1[2]; /*!< Reserved 1, Address offset: 0x54 -- 0x58 */
  388. __IO uint32_t CFCR; /*!< DMA channel x flag clear register, Address offset: 0x5C + (x * 0x80) */
  389. __IO uint32_t CSR; /*!< DMA channel x flag status register, Address offset: 0x60 + (x * 0x80) */
  390. __IO uint32_t CCR; /*!< DMA channel x control register, Address offset: 0x64 + (x * 0x80) */
  391. uint32_t RESERVED2[10];/*!< Reserved 2, Address offset: 0x68 -- 0x8C */
  392. __IO uint32_t CTR1; /*!< DMA channel x transfer register 1, Address offset: 0x90 + (x * 0x80) */
  393. __IO uint32_t CTR2; /*!< DMA channel x transfer register 2, Address offset: 0x94 + (x * 0x80) */
  394. __IO uint32_t CBR1; /*!< DMA channel x block register 1, Address offset: 0x98 + (x * 0x80) */
  395. __IO uint32_t CSAR; /*!< DMA channel x source address register, Address offset: 0x9C + (x * 0x80) */
  396. __IO uint32_t CDAR; /*!< DMA channel x destination address register, Address offset: 0xA0 + (x * 0x80) */
  397. __IO uint32_t CTR3; /*!< DMA channel x transfer register 3, Address offset: 0xA4 + (x * 0x80) */
  398. __IO uint32_t CBR2; /*!< DMA channel x block register 2, Address offset: 0xA8 + (x * 0x80) */
  399. uint32_t RESERVED3[8]; /*!< Reserved 3, Address offset: 0xAC -- 0xC8 */
  400. __IO uint32_t CLLR; /*!< DMA channel x linked-list address register, Address offset: 0xCC + (x * 0x80) */
  401. } DMA_Channel_TypeDef;
  402. /**
  403. * @brief DMA2D Controller
  404. */
  405. typedef struct
  406. {
  407. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  408. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  409. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  410. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  411. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  412. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  413. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  414. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  415. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  416. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  417. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  418. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  419. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  420. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  421. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  422. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  423. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  424. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  425. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  426. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  427. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FC */
  428. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FC */
  429. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFC */
  430. } DMA2D_TypeDef;
  431. /**
  432. * @brief DSI Controller
  433. */
  434. typedef struct
  435. {
  436. __IO uint32_t VR; /*!< DSI Host Version Register, Address offset: 0x00 */
  437. __IO uint32_t CR; /*!< DSI Host Control Register, Address offset: 0x04 */
  438. __IO uint32_t CCR; /*!< DSI HOST Clock Control Register, Address offset: 0x08 */
  439. __IO uint32_t LVCIDR; /*!< DSI Host LTDC VCID Register, Address offset: 0x0C */
  440. __IO uint32_t LCOLCR; /*!< DSI Host LTDC Color Coding Register, Address offset: 0x10 */
  441. __IO uint32_t LPCR; /*!< DSI Host LTDC Polarity Configuration Register, Address offset: 0x14 */
  442. __IO uint32_t LPMCR; /*!< DSI Host Low-Power Mode Configuration Register, Address offset: 0x18 */
  443. uint32_t RESERVED0[4]; /*!< Reserved, 0x1C - 0x2B */
  444. __IO uint32_t PCR; /*!< DSI Host Protocol Configuration Register, Address offset: 0x2C */
  445. __IO uint32_t GVCIDR; /*!< DSI Host Generic VCID Register, Address offset: 0x30 */
  446. __IO uint32_t MCR; /*!< DSI Host Mode Configuration Register, Address offset: 0x34 */
  447. __IO uint32_t VMCR; /*!< DSI Host Video Mode Configuration Register, Address offset: 0x38 */
  448. __IO uint32_t VPCR; /*!< DSI Host Video Packet Configuration Register, Address offset: 0x3C */
  449. __IO uint32_t VCCR; /*!< DSI Host Video Chunks Configuration Register, Address offset: 0x40 */
  450. __IO uint32_t VNPCR; /*!< DSI Host Video Null Packet Configuration Register, Address offset: 0x44 */
  451. __IO uint32_t VHSACR; /*!< DSI Host Video HSA Configuration Register, Address offset: 0x48 */
  452. __IO uint32_t VHBPCR; /*!< DSI Host Video HBP Configuration Register, Address offset: 0x4C */
  453. __IO uint32_t VLCR; /*!< DSI Host Video Line Configuration Register, Address offset: 0x50 */
  454. __IO uint32_t VVSACR; /*!< DSI Host Video VSA Configuration Register, Address offset: 0x54 */
  455. __IO uint32_t VVBPCR; /*!< DSI Host Video VBP Configuration Register, Address offset: 0x58 */
  456. __IO uint32_t VVFPCR; /*!< DSI Host Video VFP Configuration Register, Address offset: 0x5C */
  457. __IO uint32_t VVACR; /*!< DSI Host Video VA Configuration Register, Address offset: 0x60 */
  458. __IO uint32_t LCCR; /*!< DSI Host LTDC Command Configuration Register, Address offset: 0x64 */
  459. __IO uint32_t CMCR; /*!< DSI Host Command Mode Configuration Register, Address offset: 0x68 */
  460. __IO uint32_t GHCR; /*!< DSI Host Generic Header Configuration Register, Address offset: 0x6C */
  461. __IO uint32_t GPDR; /*!< DSI Host Generic Payload Data Register, Address offset: 0x70 */
  462. __IO uint32_t GPSR; /*!< DSI Host Generic Packet Status Register, Address offset: 0x74 */
  463. __IO uint32_t TCCR[6]; /*!< DSI Host Timeout Counter Configuration Register, Address offset: 0x78-0x8F */
  464. uint32_t RESERVED1; /*!< Reserved, 0x90 */
  465. __IO uint32_t CLCR; /*!< DSI Host Clock Lane Configuration Register, Address offset: 0x94 */
  466. __IO uint32_t CLTCR; /*!< DSI Host Clock Lane Timer Configuration Register, Address offset: 0x98 */
  467. __IO uint32_t DLTCR; /*!< DSI Host Data Lane Timer Configuration Register, Address offset: 0x9C */
  468. __IO uint32_t PCTLR; /*!< DSI Host PHY Control Register, Address offset: 0xA0 */
  469. __IO uint32_t PCONFR; /*!< DSI Host PHY Configuration Register, Address offset: 0xA4 */
  470. __IO uint32_t PUCR; /*!< DSI Host PHY ULPS Control Register, Address offset: 0xA8 */
  471. __IO uint32_t PTTCR; /*!< DSI Host PHY TX Triggers Configuration Register, Address offset: 0xAC */
  472. __IO uint32_t PSR; /*!< DSI Host PHY Status Register, Address offset: 0xB0 */
  473. uint32_t RESERVED2[2]; /*!< Reserved, 0xB4 - 0xBB */
  474. __IO uint32_t ISR[2]; /*!< DSI Host Interrupt & Status Register, Address offset: 0xBC-0xC3 */
  475. __IO uint32_t IER[2]; /*!< DSI Host Interrupt Enable Register, Address offset: 0xC4-0xCB */
  476. uint32_t RESERVED3[3]; /*!< Reserved, 0xD0 - 0xD7 */
  477. __IO uint32_t FIR[2]; /*!< DSI Host Force Interrupt Register, Address offset: 0xD8-0xDF */
  478. uint32_t RESERVED4[5]; /*!< Reserved, 0xE0 - 0xF3 */
  479. __IO uint32_t DLTRCR; /*!< DSI Host Data Lane Timer Read Configuration Register, Address offset: 0xF4 */
  480. uint32_t RESERVED5[2]; /*!< Reserved, 0xF8 - 0xFF */
  481. __IO uint32_t VSCR; /*!< DSI Host Video Shadow Control Register, Address offset: 0x100 */
  482. uint32_t RESERVED6[2]; /*!< Reserved, 0x104 - 0x10B */
  483. __IO uint32_t LCVCIDR; /*!< DSI Host LTDC Current VCID Register, Address offset: 0x10C */
  484. __IO uint32_t LCCCR; /*!< DSI Host LTDC Current Color Coding Register, Address offset: 0x110 */
  485. uint32_t RESERVED7; /*!< Reserved, 0x114 */
  486. __IO uint32_t LPMCCR; /*!< DSI Host Low-power Mode Current Configuration Register, Address offset: 0x118 */
  487. uint32_t RESERVED8[7]; /*!< Reserved, 0x11C - 0x137 */
  488. __IO uint32_t VMCCR; /*!< DSI Host Video Mode Current Configuration Register, Address offset: 0x138 */
  489. __IO uint32_t VPCCR; /*!< DSI Host Video Packet Current Configuration Register, Address offset: 0x13C */
  490. __IO uint32_t VCCCR; /*!< DSI Host Video Chunks Current Configuration Register, Address offset: 0x140 */
  491. __IO uint32_t VNPCCR; /*!< DSI Host Video Null Packet Current Configuration Register, Address offset: 0x144 */
  492. __IO uint32_t VHSACCR; /*!< DSI Host Video HSA Current Configuration Register, Address offset: 0x148 */
  493. __IO uint32_t VHBPCCR; /*!< DSI Host Video HBP Current Configuration Register, Address offset: 0x14C */
  494. __IO uint32_t VLCCR; /*!< DSI Host Video Line Current Configuration Register, Address offset: 0x150 */
  495. __IO uint32_t VVSACCR; /*!< DSI Host Video VSA Current Configuration Register, Address offset: 0x154 */
  496. __IO uint32_t VVBPCCR; /*!< DSI Host Video VBP Current Configuration Register, Address offset: 0x158 */
  497. __IO uint32_t VVFPCCR; /*!< DSI Host Video VFP Current Configuration Register, Address offset: 0x15C */
  498. __IO uint32_t VVACCR; /*!< DSI Host Video VA Current Configuration Register, Address offset: 0x160 */
  499. uint32_t RESERVED9; /*!< Reserved, 0x164 */
  500. __IO uint32_t FBSR; /*!< DSI Host FIFO and Buffer Status Register, Address offset: 0x168 */
  501. uint32_t RESERVED10[165];/*!< Reserved, 0x16C - 0x3FF */
  502. __IO uint32_t WCFGR; /*!< DSI Wrapper Configuration Register, Address offset: 0x400 */
  503. __IO uint32_t WCR; /*!< DSI Wrapper Control Register, Address offset: 0x404 */
  504. __IO uint32_t WIER; /*!< DSI Wrapper Interrupt Enable Register, Address offset: 0x408 */
  505. __IO uint32_t WISR; /*!< DSI Wrapper Interrupt and Status Register, Address offset: 0x40C */
  506. __IO uint32_t WIFCR; /*!< DSI Wrapper Interrupt Flag Clear Register, Address offset: 0x410 */
  507. uint32_t RESERVED11; /*!< Reserved, 0x414 */
  508. __IO uint32_t WPCR[1]; /*!< DSI Wrapper PHY Configuration Register 0, Address offset: 0x418 */
  509. uint32_t RESERVED12[5]; /*!< Reserved, 0x41C - 0x42F */
  510. __IO uint32_t WRPCR; /*!< DSI Wrapper Regulator and PLL Control Register, Address offset: 0x430 */
  511. uint32_t WPTR; /*!< DSI Wrapper PLL tuning register, Address offset: 0x434 */
  512. uint32_t RESERVED13[244];/*!< Reserved, 0x43C - 0x804 */
  513. __IO uint32_t BCFGR; /*!< DSI Bias Configuration Register, Address offset: 0x808 */
  514. uint32_t RESERVED14[254];/*!< Reserved, 0x80C - 0xC00 */
  515. __IO uint32_t DPCBCR; /*!< D-PHY clock band control register, Address offset: 0xC04 */
  516. uint32_t RESERVED15[11]; /*!< Reserved, 0xC08 - 0xC30 */
  517. __IO uint32_t DPCSRCR; /*!< D-PHY clock slew rate control register, Address offset: 0xC34 */
  518. uint32_t RESERVED16[9]; /*!< Reserved, 0xC38 - 0xC58 */
  519. __IO uint32_t DPDL0HSOCR; /*!< D-PHY data Lane 0 HS offset control register, Address offset: 0x0C5C */
  520. __IO uint32_t DPDL0LPXOCR; /*!< D-PHY data Lane 0 HS LPX offset control register, Address offset: 0x0C60 */
  521. uint32_t RESERVED17[3]; /*!< Reserved, 0xC64-0xC6C */
  522. __IO uint32_t DPDL0BCR; /*!< D-PHY data Lane0 band control register, Address offset: 0x0C70 */
  523. uint32_t RESERVED18[11]; /*!< Reserved, 0xC74 - 0xC9C */
  524. __IO uint32_t DPDL0SRCR; /*!< D-PHY data Lane0 slew rate control register, Address offset: 0x0CA0 */
  525. uint32_t RESERVED19[20]; /*!< Reserved, 0xCA4 - 0xD04 */
  526. __IO uint32_t DPDL1HSOCR; /*!< D-PHY data Lane 1 HS offset control register, Address offset: 0x0CF4 */
  527. __IO uint32_t DPDL1LPXOCR; /*!< D-PHY data Lane 1 HS LPX offset control register, Address offset: 0x0CF8 */
  528. uint32_t RESERVED20[3]; /*!< Reserved, 0xCF8 - 0xD04 */
  529. __IO uint32_t DPDL1BCR; /*!< D-PHY data Lane1 band control register, Address offset: 0x0D08 */
  530. uint32_t RESERVED21[11]; /*!< Reserved, 0xD0C - 0xD34 */
  531. __IO uint32_t DPDL1SRCR; /*!< D-PHY data Lane1 slew rate control register, Address Offset: 0x0D38 */
  532. } DSI_TypeDef;
  533. /**
  534. * @brief Asynch Interrupt/Event Controller (EXTI)
  535. */
  536. typedef struct
  537. {
  538. __IO uint32_t RTSR1; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */
  539. __IO uint32_t FTSR1; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */
  540. __IO uint32_t SWIER1; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */
  541. __IO uint32_t RPR1; /*!< EXTI Rising Pending Register 1, Address offset: 0x0C */
  542. __IO uint32_t FPR1; /*!< EXTI Falling Pending Register 1, Address offset: 0x10 */
  543. __IO uint32_t SECCFGR1; /*!< EXTI Security Configuration Register 1, Address offset: 0x14 */
  544. __IO uint32_t PRIVCFGR1; /*!< EXTI Privilege Configuration Register 1, Address offset: 0x18 */
  545. uint32_t RESERVED1[17]; /*!< Reserved 1, 0x1C -- 0x5C */
  546. __IO uint32_t EXTICR[4]; /*!< EXIT External Interrupt Configuration Register, 0x60 -- 0x6C */
  547. __IO uint32_t LOCKR; /*!< EXTI Lock Register, Address offset: 0x70 */
  548. uint32_t RESERVED2[3]; /*!< Reserved 2, 0x74 -- 0x7C */
  549. __IO uint32_t IMR1; /*!< EXTI Interrupt Mask Register 1, Address offset: 0x80 */
  550. __IO uint32_t EMR1; /*!< EXTI Event Mask Register 1, Address offset: 0x84 */
  551. } EXTI_TypeDef;
  552. /**
  553. * @brief FLASH Registers
  554. */
  555. typedef struct
  556. {
  557. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  558. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */
  559. __IO uint32_t NSKEYR; /*!< FLASH non-secure key register, Address offset: 0x08 */
  560. __IO uint32_t SECKEYR; /*!< FLASH secure key register, Address offset: 0x0C */
  561. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x10 */
  562. __IO uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x14 */
  563. __IO uint32_t PDKEY1R; /*!< FLASH Bank 1 power-down key register, Address offset: 0x18 */
  564. __IO uint32_t PDKEY2R; /*!< FLASH Bank 2 power-down key register, Address offset: 0x1C */
  565. __IO uint32_t NSSR; /*!< FLASH non-secure status register, Address offset: 0x20 */
  566. __IO uint32_t SECSR; /*!< FLASH secure status register, Address offset: 0x24 */
  567. __IO uint32_t NSCR; /*!< FLASH non-secure control register, Address offset: 0x28 */
  568. __IO uint32_t SECCR; /*!< FLASH secure control register, Address offset: 0x2C */
  569. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x30 */
  570. __IO uint32_t OPSR; /*!< FLASH OPSR register, Address offset: 0x34 */
  571. uint32_t RESERVED3[2]; /*!< Reserved3, Address offset: 0x38-0x3C */
  572. __IO uint32_t OPTR; /*!< FLASH option control register, Address offset: 0x40 */
  573. __IO uint32_t NSBOOTADD0R; /*!< FLASH non-secure boot address 0 register, Address offset: 0x44 */
  574. __IO uint32_t NSBOOTADD1R; /*!< FLASH non-secure boot address 1 register, Address offset: 0x48 */
  575. __IO uint32_t SECBOOTADD0R; /*!< FLASH secure boot address 0 register, Address offset: 0x4C */
  576. __IO uint32_t SECWM1R1; /*!< FLASH secure watermark1 register 1, Address offset: 0x50 */
  577. __IO uint32_t SECWM1R2; /*!< FLASH secure watermark1 register 2, Address offset: 0x54 */
  578. __IO uint32_t WRP1AR; /*!< FLASH WRP1 area A address register, Address offset: 0x58 */
  579. __IO uint32_t WRP1BR; /*!< FLASH WRP1 area B address register, Address offset: 0x5C */
  580. __IO uint32_t SECWM2R1; /*!< FLASH secure watermark2 register 1, Address offset: 0x60 */
  581. __IO uint32_t SECWM2R2; /*!< FLASH secure watermark2 register 2, Address offset: 0x64 */
  582. __IO uint32_t WRP2AR; /*!< FLASH WRP2 area A address register, Address offset: 0x68 */
  583. __IO uint32_t WRP2BR; /*!< FLASH WRP2 area B address register, Address offset: 0x6C */
  584. __IO uint32_t OEM1KEYR1; /*!< FLASH OEM1 key register 1, Address offset: 0x70 */
  585. __IO uint32_t OEM1KEYR2; /*!< FLASH OEM1 key register 2, Address offset: 0x74 */
  586. __IO uint32_t OEM2KEYR1; /*!< FLASH OEM2 key register 1, Address offset: 0x78 */
  587. __IO uint32_t OEM2KEYR2; /*!< FLASH OEM2 key register 2, Address offset: 0x7C */
  588. __IO uint32_t SECBB1R1; /*!< FLASH secure block-based bank 1 register 1, Address offset: 0x80 */
  589. __IO uint32_t SECBB1R2; /*!< FLASH secure block-based bank 1 register 2, Address offset: 0x84 */
  590. __IO uint32_t SECBB1R3; /*!< FLASH secure block-based bank 1 register 3, Address offset: 0x88 */
  591. __IO uint32_t SECBB1R4; /*!< FLASH secure block-based bank 1 register 4, Address offset: 0x8C */
  592. __IO uint32_t SECBB1R5; /*!< FLASH secure block-based bank 1 register 5, Address offset: 0x90 */
  593. __IO uint32_t SECBB1R6; /*!< FLASH secure block-based bank 1 register 6, Address offset: 0x94 */
  594. __IO uint32_t SECBB1R7; /*!< FLASH secure block-based bank 1 register 7, Address offset: 0x98 */
  595. __IO uint32_t SECBB1R8; /*!< FLASH secure block-based bank 1 register 8, Address offset: 0x9C */
  596. __IO uint32_t SECBB2R1; /*!< FLASH secure block-based bank 2 register 1, Address offset: 0xA0 */
  597. __IO uint32_t SECBB2R2; /*!< FLASH secure block-based bank 2 register 2, Address offset: 0xA4 */
  598. __IO uint32_t SECBB2R3; /*!< FLASH secure block-based bank 2 register 3, Address offset: 0xA8 */
  599. __IO uint32_t SECBB2R4; /*!< FLASH secure block-based bank 2 register 4, Address offset: 0xAC */
  600. __IO uint32_t SECBB2R5; /*!< FLASH secure block-based bank 2 register 5, Address offset: 0xB0 */
  601. __IO uint32_t SECBB2R6; /*!< FLASH secure block-based bank 2 register 6, Address offset: 0xB4 */
  602. __IO uint32_t SECBB2R7; /*!< FLASH secure block-based bank 2 register 7, Address offset: 0xB8 */
  603. __IO uint32_t SECBB2R8; /*!< FLASH secure block-based bank 2 register 8, Address offset: 0xBC */
  604. __IO uint32_t SECHDPCR; /*!< FLASH secure HDP control register, Address offset: 0xC0 */
  605. __IO uint32_t PRIVCFGR; /*!< FLASH privilege configuration register, Address offset: 0xC4 */
  606. uint32_t RESERVED6[2]; /*!< Reserved6, Address offset: 0xC8-0xCC */
  607. __IO uint32_t PRIVBB1R1; /*!< FLASH privilege block-based bank 1 register 1, Address offset: 0xD0 */
  608. __IO uint32_t PRIVBB1R2; /*!< FLASH privilege block-based bank 1 register 2, Address offset: 0xD4 */
  609. __IO uint32_t PRIVBB1R3; /*!< FLASH privilege block-based bank 1 register 3, Address offset: 0xD8 */
  610. __IO uint32_t PRIVBB1R4; /*!< FLASH privilege block-based bank 1 register 4, Address offset: 0xDC */
  611. __IO uint32_t PRIVBB1R5; /*!< FLASH privilege block-based bank 1 register 5, Address offset: 0xE0 */
  612. __IO uint32_t PRIVBB1R6; /*!< FLASH privilege block-based bank 1 register 6, Address offset: 0xE4 */
  613. __IO uint32_t PRIVBB1R7; /*!< FLASH privilege block-based bank 1 register 7, Address offset: 0xE8 */
  614. __IO uint32_t PRIVBB1R8; /*!< FLASH privilege block-based bank 1 register 8, Address offset: 0xEC */
  615. __IO uint32_t PRIVBB2R1; /*!< FLASH privilege block-based bank 2 register 1, Address offset: 0xF0 */
  616. __IO uint32_t PRIVBB2R2; /*!< FLASH privilege block-based bank 2 register 2, Address offset: 0xF4 */
  617. __IO uint32_t PRIVBB2R3; /*!< FLASH privilege block-based bank 2 register 3, Address offset: 0xF8 */
  618. __IO uint32_t PRIVBB2R4; /*!< FLASH privilege block-based bank 2 register 4, Address offset: 0xFC */
  619. __IO uint32_t PRIVBB2R5; /*!< FLASH privilege block-based bank 2 register 5, Address offset: 0x100 */
  620. __IO uint32_t PRIVBB2R6; /*!< FLASH privilege block-based bank 2 register 6, Address offset: 0x104 */
  621. __IO uint32_t PRIVBB2R7; /*!< FLASH privilege block-based bank 2 register 7, Address offset: 0x108 */
  622. __IO uint32_t PRIVBB2R8; /*!< FLASH privilege block-based bank 2 register 8, Address offset: 0x10C */
  623. } FLASH_TypeDef;
  624. /**
  625. * @brief FMAC
  626. */
  627. typedef struct
  628. {
  629. __IO uint32_t X1BUFCFG; /*!< FMAC X1 Buffer Configuration register, Address offset: 0x00 */
  630. __IO uint32_t X2BUFCFG; /*!< FMAC X2 Buffer Configuration register, Address offset: 0x04 */
  631. __IO uint32_t YBUFCFG; /*!< FMAC Y Buffer Configuration register, Address offset: 0x08 */
  632. __IO uint32_t PARAM; /*!< FMAC Parameter register, Address offset: 0x0C */
  633. __IO uint32_t CR; /*!< FMAC Control register, Address offset: 0x10 */
  634. __IO uint32_t SR; /*!< FMAC Status register, Address offset: 0x14 */
  635. __IO uint32_t WDATA; /*!< FMAC Write Data register, Address offset: 0x18 */
  636. __IO uint32_t RDATA; /*!< FMAC Read Data register, Address offset: 0x1C */
  637. } FMAC_TypeDef;
  638. /**
  639. * @brief GFXMMU registers
  640. */
  641. typedef struct
  642. {
  643. __IO uint32_t CR; /*!< GFXMMU configuration register, Address offset: 0x00 */
  644. __IO uint32_t SR; /*!< GFXMMU status register, Address offset: 0x04 */
  645. __IO uint32_t FCR; /*!< GFXMMU flag clear register, Address offset: 0x08 */
  646. __IO uint32_t CCR; /*!< GFXMMU Cache Control Register, Address offset: 0x0C */
  647. __IO uint32_t DVR; /*!< GFXMMU default value register, Address offset: 0x10 */
  648. uint32_t RESERVED1[3]; /*!< Reserved1, Address offset: 0x14 to 0x1C */
  649. __IO uint32_t B0CR; /*!< GFXMMU buffer 0 configuration register, Address offset: 0x20 */
  650. __IO uint32_t B1CR; /*!< GFXMMU buffer 1 configuration register, Address offset: 0x24 */
  651. __IO uint32_t B2CR; /*!< GFXMMU buffer 2 configuration register, Address offset: 0x28 */
  652. __IO uint32_t B3CR; /*!< GFXMMU buffer 3 configuration register, Address offset: 0x2C */
  653. uint32_t RESERVED2[1008]; /*!< Reserved2, Address offset: 0x30 to 0xFEC */
  654. __IO uint32_t HWCFGR; /*!< GFXMMU hardware configuration register, Address offset: 0xFF0 */
  655. __IO uint32_t VERR; /*!< GFXMMU version register, Address offset: 0xFF4 */
  656. __IO uint32_t IPIDR; /*!< GFXMMU identification register, Address offset: 0xFF8 */
  657. __IO uint32_t SIDR; /*!< GFXMMU size identification register, Address offset: 0xFFC */
  658. __IO uint32_t LUT[2048]; /*!< GFXMMU LUT registers, Address offset: 0x1000 to 0x2FFC
  659. For LUT line i, LUTiL = LUT[2*i] and LUTiH = LUT[(2*i)+1] */
  660. } GFXMMU_TypeDef;
  661. /**
  662. * @brief General Purpose I/O
  663. */
  664. typedef struct
  665. {
  666. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  667. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  668. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  669. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  670. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  671. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  672. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  673. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  674. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  675. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  676. __IO uint32_t HSLVR; /*!< GPIO high-speed low voltage register, Address offset: 0x2C */
  677. __IO uint32_t SECCFGR; /*!< GPIO secure configuration register, Address offset: 0x30 */
  678. } GPIO_TypeDef;
  679. /**
  680. * @brief Global TrustZone Controller
  681. */
  682. typedef struct
  683. {
  684. __IO uint32_t CR; /*!< TZSC control register, Address offset: 0x00 */
  685. uint32_t RESERVED1[3]; /*!< Reserved1, Address offset: 0x04-0x0C */
  686. __IO uint32_t SECCFGR1; /*!< TZSC secure configuration register 1, Address offset: 0x10 */
  687. __IO uint32_t SECCFGR2; /*!< TZSC secure configuration register 2, Address offset: 0x14 */
  688. __IO uint32_t SECCFGR3; /*!< TZSC secure configuration register 3, Address offset: 0x18 */
  689. uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
  690. __IO uint32_t PRIVCFGR1; /*!< TZSC privilege configuration register 1, Address offset: 0x20 */
  691. __IO uint32_t PRIVCFGR2; /*!< TZSC privilege configuration register 2, Address offset: 0x24 */
  692. __IO uint32_t PRIVCFGR3; /*!< TZSC privilege configuration register 3, Address offset: 0x28 */
  693. uint32_t RESERVED3[5]; /*!< Reserved3, Address offset: 0x2C-0x3C */
  694. __IO uint32_t MPCWM1ACFGR; /*!< TZSC memory 1 sub-region A watermark configuration register, Address offset: 0x40 */
  695. __IO uint32_t MPCWM1AR; /*!< TZSC memory 1 sub-region A watermark register, Address offset: 0x44 */
  696. __IO uint32_t MPCWM1BCFGR; /*!< TZSC memory 1 sub-region B watermark configuration register, Address offset: 0x48 */
  697. __IO uint32_t MPCWM1BR; /*!< TZSC memory 1 sub-region B watermark register, Address offset: 0x4C */
  698. __IO uint32_t MPCWM2ACFGR; /*!< TZSC memory 2 sub-region A watermark configuration register, Address offset: 0x50 */
  699. __IO uint32_t MPCWM2AR; /*!< TZSC memory 2 sub-region A watermark register, Address offset: 0x54 */
  700. __IO uint32_t MPCWM2BCFGR; /*!< TZSC memory 2 sub-region B watermark configuration register, Address offset: 0x58 */
  701. __IO uint32_t MPCWM2BR; /*!< TZSC memory 2 sub-region B watermark register, Address offset: 0x5C */
  702. __IO uint32_t MPCWM3ACFGR; /*!< TZSC memory 3 sub-region A watermark configuration register, Address offset: 0x60 */
  703. __IO uint32_t MPCWM3AR; /*!< TZSC memory 3 sub-region A watermark register, Address offset: 0x64 */
  704. uint32_t RESERVED4[2]; /*!< Reserved4, Address offset: 0x68-0x6C */
  705. __IO uint32_t MPCWM4ACFGR; /*!< TZSC memory 4 sub-region A watermark configuration register, Address offset: 0x70 */
  706. __IO uint32_t MPCWM4AR; /*!< TZSC memory 4 sub-region A watermark register, Address offset: 0x74 */
  707. uint32_t RESERVED5[2]; /*!< Reserved5, Address offset: 0x78-0x7C */
  708. __IO uint32_t MPCWM5ACFGR; /*!< TZSC memory 5 sub-region A watermark configuration register, Address offset: 0x80 */
  709. __IO uint32_t MPCWM5AR; /*!< TZSC memory 5 sub-region A watermark register, Address offset: 0x84 */
  710. __IO uint32_t MPCWM5BCFGR; /*!< TZSC memory 5 sub-region B watermark configuration register, Address offset: 0x88 */
  711. __IO uint32_t MPCWM5BR; /*!< TZSC memory 5 sub-region B watermark register, Address offset: 0x8C */
  712. __IO uint32_t MPCWM6ACFGR; /*!< TZSC memory 6 sub-region A watermark configuration register, Address offset: 0x90 */
  713. __IO uint32_t MPCWM6AR; /*!< TZSC memory 6 sub-region A watermark register, Address offset: 0x94 */
  714. __IO uint32_t MPCWM6BCFGR; /*!< TZSC memory 6 sub-region B watermark configuration register, Address offset: 0x98 */
  715. __IO uint32_t MPCWM6BR; /*!< TZSC memory 6 sub-region B watermark register, Address offset: 0x9C */
  716. } GTZC_TZSC_TypeDef;
  717. typedef struct
  718. {
  719. __IO uint32_t CR; /*!< MPCBBx control register, Address offset: 0x00 */
  720. uint32_t RESERVED1[3]; /*!< Reserved1, Address offset: 0x04-0x0C */
  721. __IO uint32_t CFGLOCKR1; /*!< MPCBBx Configuration lock register 1, Address offset: 0x10 */
  722. __IO uint32_t CFGLOCKR2; /*!< MPCBBx Configuration lock register 2, Address offset: 0x14 */
  723. uint32_t RESERVED2[58]; /*!< Reserved2, Address offset: 0x18-0xFC */
  724. __IO uint32_t SECCFGR[52]; /*!< MPCBBx security configuration registers, Address offset: 0x100-0x1CC */
  725. uint32_t RESERVED3[12]; /*!< Reserved3, Address offset: 0x1D0-0x1FC */
  726. __IO uint32_t PRIVCFGR[52]; /*!< MPCBBx privilege configuration registers, Address offset: 0x200-0x2CC */
  727. } GTZC_MPCBB_TypeDef;
  728. typedef struct
  729. {
  730. __IO uint32_t IER1; /*!< TZIC interrupt enable register 1, Address offset: 0x00 */
  731. __IO uint32_t IER2; /*!< TZIC interrupt enable register 2, Address offset: 0x04 */
  732. __IO uint32_t IER3; /*!< TZIC interrupt enable register 3, Address offset: 0x08 */
  733. __IO uint32_t IER4; /*!< TZIC interrupt enable register 4, Address offset: 0x0C */
  734. __IO uint32_t SR1; /*!< TZIC status register 1, Address offset: 0x10 */
  735. __IO uint32_t SR2; /*!< TZIC status register 2, Address offset: 0x14 */
  736. __IO uint32_t SR3; /*!< TZIC status register 3, Address offset: 0x18 */
  737. __IO uint32_t SR4; /*!< TZIC status register 4, Address offset: 0x1C */
  738. __IO uint32_t FCR1; /*!< TZIC flag clear register 1, Address offset: 0x20 */
  739. __IO uint32_t FCR2; /*!< TZIC flag clear register 2, Address offset: 0x24 */
  740. __IO uint32_t FCR3; /*!< TZIC flag clear register 3, Address offset: 0x28 */
  741. __IO uint32_t FCR4; /*!< TZIC flag clear register 3, Address offset: 0x2C */
  742. } GTZC_TZIC_TypeDef;
  743. /**
  744. * @brief LCD-TFT Display Controller
  745. */
  746. typedef struct
  747. {
  748. uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */
  749. __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */
  750. __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */
  751. __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */
  752. __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */
  753. __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */
  754. uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */
  755. __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */
  756. uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */
  757. __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */
  758. uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */
  759. __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */
  760. __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */
  761. __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */
  762. __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
  763. __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */
  764. __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */
  765. } LTDC_TypeDef;
  766. /**
  767. * @brief LCD-TFT Display layer x Controller
  768. */
  769. typedef struct
  770. {
  771. __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */
  772. __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
  773. __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */
  774. __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */
  775. __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */
  776. __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */
  777. __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */
  778. __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */
  779. uint32_t RESERVED0[2]; /*!< Reserved */
  780. __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */
  781. __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */
  782. __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */
  783. uint32_t RESERVED1[3]; /*!< Reserved */
  784. __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */
  785. } LTDC_Layer_TypeDef;
  786. /**
  787. * @brief Instruction Cache
  788. */
  789. typedef struct
  790. {
  791. __IO uint32_t CR; /*!< ICACHE control register, Address offset: 0x00 */
  792. __IO uint32_t SR; /*!< ICACHE status register, Address offset: 0x04 */
  793. __IO uint32_t IER; /*!< ICACHE interrupt enable register, Address offset: 0x08 */
  794. __IO uint32_t FCR; /*!< ICACHE Flag clear register, Address offset: 0x0C */
  795. __IO uint32_t HMONR; /*!< ICACHE hit monitor register, Address offset: 0x10 */
  796. __IO uint32_t MMONR; /*!< ICACHE miss monitor register, Address offset: 0x14 */
  797. uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x018-0x01C */
  798. __IO uint32_t CRR0; /*!< ICACHE region 0 configuration register, Address offset: 0x20 */
  799. __IO uint32_t CRR1; /*!< ICACHE region 1 configuration register, Address offset: 0x24 */
  800. __IO uint32_t CRR2; /*!< ICACHE region 2 configuration register, Address offset: 0x28 */
  801. __IO uint32_t CRR3; /*!< ICACHE region 3 configuration register, Address offset: 0x2C */
  802. } ICACHE_TypeDef;
  803. /**
  804. * @brief Data Cache
  805. */
  806. typedef struct
  807. {
  808. __IO uint32_t CR; /*!< DCACHE control register, Address offset: 0x00 */
  809. __IO uint32_t SR; /*!< DCACHE status register, Address offset: 0x04 */
  810. __IO uint32_t IER; /*!< DCACHE interrupt enable register, Address offset: 0x08 */
  811. __IO uint32_t FCR; /*!< DCACHE Flag clear register, Address offset: 0x0C */
  812. __IO uint32_t RHMONR; /*!< DCACHE Read hit monitor register, Address offset: 0x10 */
  813. __IO uint32_t RMMONR; /*!< DCACHE Read miss monitor register, Address offset: 0x14 */
  814. uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x18-0x1C */
  815. __IO uint32_t WHMONR; /*!< DCACHE Write hit monitor register, Address offset: 0x20 */
  816. __IO uint32_t WMMONR; /*!< DCACHE Write miss monitor register, Address offset: 0x24 */
  817. __IO uint32_t CMDRSADDRR; /*!< DCACHE Command Start Address register, Address offset: 0x28 */
  818. __IO uint32_t CMDREADDRR; /*!< DCACHE Command End Address register, Address offset: 0x2C */
  819. } DCACHE_TypeDef;
  820. /**
  821. * @brief PSSI
  822. */
  823. typedef struct
  824. {
  825. __IO uint32_t CR; /*!< PSSI control register, Address offset: 0x000 */
  826. __IO uint32_t SR; /*!< PSSI status register, Address offset: 0x004 */
  827. __IO uint32_t RIS; /*!< PSSI raw interrupt status register, Address offset: 0x008 */
  828. __IO uint32_t IER; /*!< PSSI interrupt enable register, Address offset: 0x00C */
  829. __IO uint32_t MIS; /*!< PSSI masked interrupt status register, Address offset: 0x010 */
  830. __IO uint32_t ICR; /*!< PSSI interrupt clear register, Address offset: 0x014 */
  831. __IO uint32_t RESERVED1[4]; /*!< Reserved, 0x018 - 0x024 */
  832. __IO uint32_t DR; /*!< PSSI data register, Address offset: 0x028 */
  833. } PSSI_TypeDef;
  834. /**
  835. * @brief TIM
  836. */
  837. typedef struct
  838. {
  839. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  840. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  841. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  842. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  843. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  844. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  845. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  846. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  847. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  848. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  849. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  850. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  851. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  852. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  853. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  854. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  855. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  856. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  857. __IO uint32_t CCR5; /*!< TIM capture/compare register 5, Address offset: 0x48 */
  858. __IO uint32_t CCR6; /*!< TIM capture/compare register 6, Address offset: 0x4C */
  859. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x50 */
  860. __IO uint32_t DTR2; /*!< TIM deadtime register 2, Address offset: 0x54 */
  861. __IO uint32_t ECR; /*!< TIM encoder control register, Address offset: 0x58 */
  862. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x5C */
  863. __IO uint32_t AF1; /*!< TIM alternate function option register 1, Address offset: 0x60 */
  864. __IO uint32_t AF2; /*!< TIM alternate function option register 2, Address offset: 0x64 */
  865. __IO uint32_t OR1 ; /*!< TIM option register, Address offset: 0x68 */
  866. uint32_t RESERVED0[220];/*!< Reserved, Address offset: 0x6C */
  867. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x3DC */
  868. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x3E0 */
  869. } TIM_TypeDef;
  870. /**
  871. * @brief LPTIMER
  872. */
  873. typedef struct
  874. {
  875. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  876. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  877. __IO uint32_t DIER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  878. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  879. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  880. __IO uint32_t CCR1; /*!< LPTIM Capture/Compare register 1, Address offset: 0x14 */
  881. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  882. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  883. __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x20 */
  884. __IO uint32_t CFGR2; /*!< LPTIM Configuration register 2, Address offset: 0x24 */
  885. __IO uint32_t RCR; /*!< LPTIM Repetition register, Address offset: 0x28 */
  886. __IO uint32_t CCMR1; /*!< LPTIM Capture/Compare mode register, Address offset: 0x2C */
  887. __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x30 */
  888. __IO uint32_t CCR2; /*!< LPTIM Capture/Compare register 2, Address offset: 0x34 */
  889. } LPTIM_TypeDef;
  890. /**
  891. * @brief Comparator
  892. */
  893. typedef struct
  894. {
  895. __IO uint32_t CSR; /*!< Comparator control and status register, Address offset: 0x00 */
  896. } COMP_TypeDef;
  897. typedef struct
  898. {
  899. __IO uint32_t CSR_ODD; /*!< COMP control and status register located in register of comparator instance odd, used for bits common to several COMP instances, Address offset: 0x00 */
  900. __IO uint32_t CSR_EVEN; /*!< COMP control and status register located in register of comparator instance even, used for bits common to several COMP instances, Address offset: 0x04 */
  901. } COMP_Common_TypeDef;
  902. /**
  903. * @brief Operational Amplifier (OPAMP)
  904. */
  905. typedef struct
  906. {
  907. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  908. __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  909. __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
  910. } OPAMP_TypeDef;
  911. typedef struct
  912. {
  913. __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to
  914. several OPAMP instances, Address offset: 0x00 */
  915. } OPAMP_Common_TypeDef;
  916. /**
  917. * @brief MDF/ADF
  918. */
  919. typedef struct
  920. {
  921. __IO uint32_t GCR; /*!< MDF Global Control register, Address offset: 0x00 */
  922. __IO uint32_t CKGCR; /*!< MDF Clock Generator Control Register, Address offset: 0x04 */
  923. uint32_t RESERVED1[6]; /*!< Reserved, 0x08-0x1C */
  924. __IO uint32_t OR; /*!< MDF Option Register, Address offset: 0x20 */
  925. }MDF_TypeDef;
  926. /**
  927. * @brief MDF/ADF filter
  928. */
  929. typedef struct
  930. {
  931. __IO uint32_t SITFCR; /*!< MDF Serial Interface Control Register, Address offset: 0x80 */
  932. __IO uint32_t BSMXCR; /*!< MDF Bitstream Matrix Control Register, Address offset: 0x84 */
  933. __IO uint32_t DFLTCR; /*!< MDF Digital Filter Control Register, Address offset: 0x88 */
  934. __IO uint32_t DFLTCICR; /*!< MDF MCIC Configuration Register, Address offset: 0x8C */
  935. __IO uint32_t DFLTRSFR; /*!< MDF Reshape Filter Configuration Register, Address offset: 0x90 */
  936. __IO uint32_t DFLTINTR; /*!< MDF Integrator Configuration Register, Address offset: 0x94 */
  937. __IO uint32_t OLDCR; /*!< MDF Out-Of Limit Detector Control Register, Address offset: 0x98 */
  938. __IO uint32_t OLDTHLR; /*!< MDF OLD Threshold Low Register, Address offset: 0x9C */
  939. __IO uint32_t OLDTHHR; /*!< MDF OLD Threshold High Register, Address offset: 0xA0 */
  940. __IO uint32_t DLYCR; /*!< MDF Delay control Register, Address offset: 0xA4 */
  941. __IO uint32_t SCDCR; /*!< MDF short circuit detector control Register, Address offset: 0xA8 */
  942. __IO uint32_t DFLTIER; /*!< MDF DFLT Interrupt enable Register, Address offset: 0xAC */
  943. __IO uint32_t DFLTISR; /*!< MDF DFLT Interrupt status Register, Address offset: 0xB0 */
  944. __IO uint32_t OECCR; /*!< MDF Offset Error Compensation Control Register, Address offset: 0xB4 */
  945. __IO uint32_t SADCR; /*!< MDF SAD Control Register, Address offset: 0xB8 */
  946. __IO uint32_t SADCFGR; /*!< MDF SAD configuration register, Address offset: 0xBC */
  947. __IO uint32_t SADSDLVR; /*!< MDF SAD Sound level Register, Address offset: 0xC0 */
  948. __IO uint32_t SADANLVR; /*!< MDF SAD Ambient Noise level Register, Address offset: 0xC4 */
  949. uint32_t RESERVED1[9]; /*!< Reserved, 0xC8-0xE8 */
  950. __IO uint32_t SNPSDR; /*!< MDF Snapshot Data Register, Address offset: 0xEC */
  951. __IO uint32_t DFLTDR; /*!< MDF Digital Filter Data Register, Address offset: 0xF0 */
  952. } MDF_Filter_TypeDef;
  953. /**
  954. * @brief HEXA and OCTO Serial Peripheral Interface
  955. */
  956. typedef struct
  957. {
  958. __IO uint32_t CR; /*!< XSPI Control register, Address offset: 0x000 */
  959. uint32_t RESERVED; /*!< Reserved, Address offset: 0x004 */
  960. __IO uint32_t DCR1; /*!< XSPI Device Configuration register 1, Address offset: 0x008 */
  961. __IO uint32_t DCR2; /*!< XSPI Device Configuration register 2, Address offset: 0x00C */
  962. __IO uint32_t DCR3; /*!< XSPI Device Configuration register 3, Address offset: 0x010 */
  963. __IO uint32_t DCR4; /*!< XSPI Device Configuration register 4, Address offset: 0x014 */
  964. uint32_t RESERVED1[2]; /*!< Reserved, Address offset: 0x018-0x01C */
  965. __IO uint32_t SR; /*!< XSPI Status register, Address offset: 0x020 */
  966. __IO uint32_t FCR; /*!< XSPI Flag Clear register, Address offset: 0x024 */
  967. uint32_t RESERVED2[6]; /*!< Reserved, Address offset: 0x028-0x03C */
  968. __IO uint32_t DLR; /*!< XSPI Data Length register, Address offset: 0x040 */
  969. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x044 */
  970. __IO uint32_t AR; /*!< XSPI Address register, Address offset: 0x048 */
  971. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x04C */
  972. __IO uint32_t DR; /*!< XSPI Data register, Address offset: 0x050 */
  973. uint32_t RESERVED5[11]; /*!< Reserved, Address offset: 0x054-0x07C */
  974. __IO uint32_t PSMKR; /*!< XSPI Polling Status Mask register, Address offset: 0x080 */
  975. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x084 */
  976. __IO uint32_t PSMAR; /*!< XSPI Polling Status Match register, Address offset: 0x088 */
  977. uint32_t RESERVED7; /*!< Reserved, Address offset: 0x08C */
  978. __IO uint32_t PIR; /*!< XSPI Polling Interval register, Address offset: 0x090 */
  979. uint32_t RESERVED8[27]; /*!< Reserved, Address offset: 0x094-0x0FC */
  980. __IO uint32_t CCR; /*!< XSPI Communication Configuration register, Address offset: 0x100 */
  981. uint32_t RESERVED9; /*!< Reserved, Address offset: 0x104 */
  982. __IO uint32_t TCR; /*!< XSPI Timing Configuration register, Address offset: 0x108 */
  983. uint32_t RESERVED10; /*!< Reserved, Address offset: 0x10C */
  984. __IO uint32_t IR; /*!< XSPI Instruction register, Address offset: 0x110 */
  985. uint32_t RESERVED11[3]; /*!< Reserved, Address offset: 0x114-0x11C */
  986. __IO uint32_t ABR; /*!< XSPI Alternate Bytes register, Address offset: 0x120 */
  987. uint32_t RESERVED12[3]; /*!< Reserved, Address offset: 0x124-0x12C */
  988. __IO uint32_t LPTR; /*!< XSPI Low Power Timeout register, Address offset: 0x130 */
  989. uint32_t RESERVED13[3]; /*!< Reserved, Address offset: 0x134-0x13C */
  990. __IO uint32_t WPCCR; /*!< XSPI Wrap Communication Configuration register, Address offset: 0x140 */
  991. uint32_t RESERVED14; /*!< Reserved, Address offset: 0x144 */
  992. __IO uint32_t WPTCR; /*!< XSPI Wrap Timing Configuration register, Address offset: 0x148 */
  993. uint32_t RESERVED15; /*!< Reserved, Address offset: 0x14C */
  994. __IO uint32_t WPIR; /*!< XSPI Wrap Instruction register, Address offset: 0x150 */
  995. uint32_t RESERVED16[3]; /*!< Reserved, Address offset: 0x154-0x15C */
  996. __IO uint32_t WPABR; /*!< XSPI Wrap Alternate Bytes register, Address offset: 0x160 */
  997. uint32_t RESERVED17[7]; /*!< Reserved, Address offset: 0x164-0x17C */
  998. __IO uint32_t WCCR; /*!< XSPI Write Communication Configuration register, Address offset: 0x180 */
  999. uint32_t RESERVED18; /*!< Reserved, Address offset: 0x184 */
  1000. __IO uint32_t WTCR; /*!< XSPI Write Timing Configuration register, Address offset: 0x188 */
  1001. uint32_t RESERVED19; /*!< Reserved, Address offset: 0x18C */
  1002. __IO uint32_t WIR; /*!< XSPI Write Instruction register, Address offset: 0x190 */
  1003. uint32_t RESERVED20[3]; /*!< Reserved, Address offset: 0x194-0x19C */
  1004. __IO uint32_t WABR; /*!< XSPI Write Alternate Bytes register, Address offset: 0x1A0 */
  1005. uint32_t RESERVED21[23]; /*!< Reserved, Address offset: 0x1A4-0x1FC */
  1006. __IO uint32_t HLCR; /*!< XSPI Hyperbus Latency Configuration register, Address offset: 0x200 */
  1007. uint32_t RESERVED22[3]; /*!< Reserved, Address offset: 0x204-0x20C */
  1008. __IO uint32_t CALFCR; /*!< XSPI Full-cycle calibration configuration
  1009. HSPI only, invalid for OCTOSPI, Address offset: 0x210 */
  1010. uint32_t RESERVED23; /*!< Reserved, Address offset: 0x214 */
  1011. __IO uint32_t CALMR; /*!< XSPI DLL master calibration configuration
  1012. HSPI only, invalid for OCTOSPI, Address offset: 0x218 */
  1013. uint32_t RESERVED24; /*!< Reserved, Address offset: 0x21C */
  1014. __IO uint32_t CALSOR; /*!< XSPI slave output calibration configuration
  1015. HSPI only, invalid for OCTOSPI, Address offset: 0x220 */
  1016. uint32_t RESERVED25; /*!< Reserved, Address offset: 0x224 */
  1017. __IO uint32_t CALSIR; /*!< XSPI slave input calibration configuration
  1018. HSPI only, invalid for OCTOSPI, Address offset: 0x228 */
  1019. } XSPI_TypeDef;
  1020. typedef XSPI_TypeDef OCTOSPI_TypeDef;
  1021. typedef XSPI_TypeDef HSPI_TypeDef;
  1022. /**
  1023. * @brief Serial Peripheral Interface IO Manager
  1024. */
  1025. typedef struct
  1026. {
  1027. __IO uint32_t CR; /*!< OCTOSPIM IO Manager Control register, Address offset: 0x00 */
  1028. __IO uint32_t PCR[8]; /*!< OCTOSPIM IO Manager Port[1:8] Configuration register, Address offset: 0x04-0x20 */
  1029. } XSPIM_TypeDef;
  1030. typedef XSPIM_TypeDef OCTOSPIM_TypeDef;
  1031. /**
  1032. * @brief Power Control
  1033. */
  1034. typedef struct
  1035. {
  1036. __IO uint32_t CR1; /*!< Power control register 1, Address offset: 0x00 */
  1037. __IO uint32_t CR2; /*!< Power control register 2, Address offset: 0x04 */
  1038. __IO uint32_t CR3; /*!< Power control register 3, Address offset: 0x08 */
  1039. __IO uint32_t VOSR; /*!< Power voltage scaling register, Address offset: 0x0C */
  1040. __IO uint32_t SVMCR; /*!< Power supply voltage monitoring control register, Address offset: 0x10 */
  1041. __IO uint32_t WUCR1; /*!< Power wakeup control register 1, Address offset: 0x14 */
  1042. __IO uint32_t WUCR2; /*!< Power wakeup control register 2, Address offset: 0x18 */
  1043. __IO uint32_t WUCR3; /*!< Power wakeup control register 3, Address offset: 0x1C */
  1044. __IO uint32_t BDCR1; /*!< Power backup domain control register 1, Address offset: 0x20 */
  1045. __IO uint32_t BDCR2; /*!< Power backup domain control register 2, Address offset: 0x24 */
  1046. __IO uint32_t DBPR; /*!< Power disable backup domain register, Address offset: 0x28 */
  1047. __IO uint32_t UCPDR; /*!< Power USB Type-C and Power Delivery register, Address offset: 0x2C */
  1048. __IO uint32_t SECCFGR; /*!< Power Security configuration register, Address offset: 0x30 */
  1049. __IO uint32_t PRIVCFGR; /*!< Power privilege control register, Address offset: 0x34 */
  1050. __IO uint32_t SR; /*!< Power status register, Address offset: 0x38 */
  1051. __IO uint32_t SVMSR; /*!< Power supply voltage monitoring status register, Address offset: 0x3C */
  1052. __IO uint32_t BDSR; /*!< Power backup domain status register, Address offset: 0x40 */
  1053. __IO uint32_t WUSR; /*!< Power wakeup status register, Address offset: 0x44 */
  1054. __IO uint32_t WUSCR; /*!< Power wakeup status clear register, Address offset: 0x48 */
  1055. __IO uint32_t APCR; /*!< Power apply pull configuration register, Address offset: 0x4C */
  1056. __IO uint32_t PUCRA; /*!< Power Port A pull-up control register, Address offset: 0x50 */
  1057. __IO uint32_t PDCRA; /*!< Power Port A pull-down control register, Address offset: 0x54 */
  1058. __IO uint32_t PUCRB; /*!< Power Port B pull-up control register, Address offset: 0x58 */
  1059. __IO uint32_t PDCRB; /*!< Power Port B pull-down control register, Address offset: 0x5C */
  1060. __IO uint32_t PUCRC; /*!< Power Port C pull-up control register, Address offset: 0x60 */
  1061. __IO uint32_t PDCRC; /*!< Power Port C pull-down control register, Address offset: 0x64 */
  1062. __IO uint32_t PUCRD; /*!< Power Port D pull-up control register, Address offset: 0x68 */
  1063. __IO uint32_t PDCRD; /*!< Power Port D pull-down control register, Address offset: 0x6C */
  1064. __IO uint32_t PUCRE; /*!< Power Port E pull-up control register, Address offset: 0x70 */
  1065. __IO uint32_t PDCRE; /*!< Power Port E pull-down control register, Address offset: 0x74 */
  1066. __IO uint32_t PUCRF; /*!< Power Port F pull-up control register, Address offset: 0x78 */
  1067. __IO uint32_t PDCRF; /*!< Power Port F pull-down control register, Address offset: 0x7C */
  1068. __IO uint32_t PUCRG; /*!< Power Port G pull-up control register, Address offset: 0x80 */
  1069. __IO uint32_t PDCRG; /*!< Power Port G pull-down control register, Address offset: 0x84 */
  1070. __IO uint32_t PUCRH; /*!< Power Port H pull-up control register, Address offset: 0x88 */
  1071. __IO uint32_t PDCRH; /*!< Power Port H pull-down control register, Address offset: 0x8C */
  1072. __IO uint32_t PUCRI; /*!< Power Port I pull-up control register, Address offset: 0x90 */
  1073. __IO uint32_t PDCRI; /*!< Power Port I pull-down control register, Address offset: 0x94 */
  1074. __IO uint32_t PUCRJ; /*!< Power Port J pull-up control register, Address offset: 0x98 */
  1075. __IO uint32_t PDCRJ; /*!< Power Port J pull-down control register, Address offset: 0x9C */
  1076. uint32_t RESERVED3[2]; /*!< Reserved3, Address offset: 0x0A0-0x0A4 */
  1077. __IO uint32_t CR4; /*!< Power power control register 4, Address offset: 0xA8 */
  1078. } PWR_TypeDef;
  1079. /**
  1080. * @brief SRAMs configuration controller
  1081. */
  1082. typedef struct
  1083. {
  1084. __IO uint32_t CR; /*!< Control Register, Address offset: 0x00 */
  1085. __IO uint32_t IER; /*!< Interrupt Enable Register, Address offset: 0x04 */
  1086. __IO uint32_t ISR; /*!< Interrupt Status Register, Address offset: 0x08 */
  1087. __IO uint32_t SEAR; /*!< ECC Single Error Address Register, Address offset: 0x0C */
  1088. __IO uint32_t DEAR; /*!< ECC Double Error Address Register, Address offset: 0x10 */
  1089. __IO uint32_t ICR; /*!< Interrupt Clear Register, Address offset: 0x14 */
  1090. __IO uint32_t WPR1; /*!< SRAM Write Protection Register 1, Address offset: 0x18 */
  1091. __IO uint32_t WPR2; /*!< SRAM Write Protection Register 2, Address offset: 0x1C */
  1092. uint32_t RESERVED; /*!< Reserved, Address offset: 0x20 */
  1093. __IO uint32_t ECCKEY; /*!< SRAM ECC Key Register, Address offset: 0x24 */
  1094. __IO uint32_t ERKEYR; /*!< SRAM Erase Key Register, Address offset: 0x28 */
  1095. }RAMCFG_TypeDef;
  1096. /**
  1097. * @brief Reset and Clock Control
  1098. */
  1099. typedef struct
  1100. {
  1101. __IO uint32_t CR; /*!< RCC clock control register Address offset: 0x00 */
  1102. uint32_t RESERVED0; /*!< Reserved Address offset: 0x04 */
  1103. __IO uint32_t ICSCR1; /*!< RCC internal clock sources calibration register 1 Address offset: 0x08 */
  1104. __IO uint32_t ICSCR2; /*!< RCC internal clock sources calibration register 2 Address offset: 0x0C */
  1105. __IO uint32_t ICSCR3; /*!< RCC internal clock sources calibration register 3 Address offset: 0x10 */
  1106. __IO uint32_t CRRCR; /*!< RCC Clock Recovery RC Register Address offset: 0x14 */
  1107. uint32_t RESERVED1; /*!< Reserved Address offset: 0x18 */
  1108. __IO uint32_t CFGR1; /*!< RCC clock configuration register 1 Address offset: 0x1C */
  1109. __IO uint32_t CFGR2; /*!< RCC clock configuration register 2 Address offset: 0x20 */
  1110. __IO uint32_t CFGR3; /*!< RCC clock configuration register 3 Address offset: 0x24 */
  1111. __IO uint32_t PLL1CFGR; /*!< PLL1 Configuration Register Address offset: 0x28 */
  1112. __IO uint32_t PLL2CFGR; /*!< PLL2 Configuration Register Address offset: 0x2C */
  1113. __IO uint32_t PLL3CFGR; /*!< PLL3 Configuration Register Address offset: 0x30 */
  1114. __IO uint32_t PLL1DIVR; /*!< PLL1 Dividers Configuration Register Address offset: 0x34 */
  1115. __IO uint32_t PLL1FRACR; /*!< PLL1 Fractional Divider Configuration Register Address offset: 0x38 */
  1116. __IO uint32_t PLL2DIVR; /*!< PLL2 Dividers Configuration Register Address offset: 0x3C */
  1117. __IO uint32_t PLL2FRACR; /*!< PLL2 Fractional Divider Configuration Register Address offset: 0x40 */
  1118. __IO uint32_t PLL3DIVR; /*!< PLL3 Dividers Configuration Register Address offset: 0x44 */
  1119. __IO uint32_t PLL3FRACR; /*!< PLL3 Fractional Divider Configuration Register Address offset: 0x48 */
  1120. uint32_t RESERVED2; /*!< Reserved Address offset: 0x4C */
  1121. __IO uint32_t CIER; /*!< Clock Interrupt Enable Register Address offset: 0x50 */
  1122. __IO uint32_t CIFR; /*!< Clock Interrupt Flag Register Address offset: 0x54 */
  1123. __IO uint32_t CICR; /*!< Clock Interrupt Clear Register Address offset: 0x58 */
  1124. uint32_t RESERVED3; /*!< Reserved Address offset: 0x5C */
  1125. __IO uint32_t AHB1RSTR; /*!< AHB1 Peripherals Reset Register Address offset: 0x60 */
  1126. __IO uint32_t AHB2RSTR1; /*!< AHB2 Peripherals Reset Register 1 Address offset: 0x64 */
  1127. __IO uint32_t AHB2RSTR2; /*!< AHB2 Peripherals Reset Register 2 Address offset: 0x68 */
  1128. __IO uint32_t AHB3RSTR; /*!< AHB3 Peripherals Reset Register Address offset: 0x6C */
  1129. uint32_t RESERVED4; /*!< Reserved Address offset: 0x70 */
  1130. __IO uint32_t APB1RSTR1; /*!< APB1 Peripherals Reset Register 1 Address offset: 0x74 */
  1131. __IO uint32_t APB1RSTR2; /*!< APB1 Peripherals Reset Register 2 Address offset: 0x78 */
  1132. __IO uint32_t APB2RSTR; /*!< APB2 Peripherals Reset Register Address offset: 0x7C */
  1133. __IO uint32_t APB3RSTR; /*!< APB3 Peripherals Reset Register Address offset: 0x80 */
  1134. uint32_t RESERVED5; /*!< Reserved Address offset: 0x84 */
  1135. __IO uint32_t AHB1ENR; /*!< AHB1 Peripherals Clock Enable Register Address offset: 0x88 */
  1136. __IO uint32_t AHB2ENR1; /*!< AHB2 Peripherals Clock Enable Register 1 Address offset: 0x8C */
  1137. __IO uint32_t AHB2ENR2; /*!< AHB2 Peripherals Clock Enable Register 2 Address offset: 0x90 */
  1138. __IO uint32_t AHB3ENR; /*!< AHB3 Peripherals Clock Enable Register Address offset: 0x94 */
  1139. uint32_t RESERVED6; /*!< Reserved Address offset: 0x98 */
  1140. __IO uint32_t APB1ENR1; /*!< APB1 Peripherals Clock Enable Register 1 Address offset: 0x9C */
  1141. __IO uint32_t APB1ENR2; /*!< APB1 Peripherals Clock Enable Register 2 Address offset: 0xA0 */
  1142. __IO uint32_t APB2ENR; /*!< APB2 Peripherals Clock Enable Register Address offset: 0xA4 */
  1143. __IO uint32_t APB3ENR; /*!< APB3 Peripherals Clock Enable Register Address offset: 0xA8 */
  1144. uint32_t RESERVED7; /*!< Reserved Address offset: 0xAC */
  1145. __IO uint32_t AHB1SMENR; /*!< AHB1 Peripherals Clock Enable in Sleep and Stop Modes Register Address offset: 0xB0 */
  1146. __IO uint32_t AHB2SMENR1; /*!< AHB2 Peripherals Clock Enable in Sleep and Stop Modes Register 1 Address offset: 0xB4 */
  1147. __IO uint32_t AHB2SMENR2; /*!< AHB2 Peripherals Clock Enable in Sleep and Stop Modes Register 2 Address offset: 0xB8 */
  1148. __IO uint32_t AHB3SMENR; /*!< AHB3 Peripherals Clock Enable in Sleep and Stop Modes Register Address offset: 0xBC */
  1149. uint32_t RESERVED8; /*!< Reserved Address offset: 0xC0 */
  1150. __IO uint32_t APB1SMENR1; /*!< APB1 Peripherals Clock Enable in Sleep and Stop Modes Register 1 Address offset: 0xC4 */
  1151. __IO uint32_t APB1SMENR2; /*!< APB1 Peripherals Clock Enable in Sleep and Stop Modes Register 2 Address offset: 0xC8 */
  1152. __IO uint32_t APB2SMENR; /*!< APB2 Peripherals Clock Enable in Sleep and Stop Modes Register 1 Address offset: 0xCC */
  1153. __IO uint32_t APB3SMENR; /*!< APB3 Peripherals Clock Enable in Sleep and Stop Modes Register 2 Address offset: 0xD0 */
  1154. uint32_t RESERVED9; /*!< Reserved Address offset: 0xD4 */
  1155. __IO uint32_t SRDAMR; /*!< SRD Autonomous Mode Register Address offset: 0xD8 */
  1156. uint32_t RESERVED10; /*!< Reserved, Address offset: 0xDC */
  1157. __IO uint32_t CCIPR1; /*!< IPs Clocks Configuration Register 1 Address offset: 0xE0 */
  1158. __IO uint32_t CCIPR2; /*!< IPs Clocks Configuration Register 2 Address offset: 0xE4 */
  1159. __IO uint32_t CCIPR3; /*!< IPs Clocks Configuration Register 3 Address offset: 0xE8 */
  1160. uint32_t RESERVED11; /*!< Reserved, Address offset: 0xEC */
  1161. __IO uint32_t BDCR; /*!< Backup Domain Control Register Address offset: 0xF0 */
  1162. __IO uint32_t CSR; /*!< V33 Clock Control & Status Register Address offset: 0xF4 */
  1163. uint32_t RESERVED[6]; /*!< Reserved Address offset: 0xF8 */
  1164. __IO uint32_t SECCFGR; /*!< RCC secure configuration register Address offset: 0x110 */
  1165. __IO uint32_t PRIVCFGR; /*!< RCC privilege configuration register Address offset: 0x114 */
  1166. } RCC_TypeDef;
  1167. /*
  1168. * @brief RTC Specific device feature definitions
  1169. */
  1170. #define RTC_BKP_NB 32U
  1171. #define RTC_TAMP_NB 8U
  1172. /**
  1173. * @brief Real-Time Clock
  1174. */
  1175. typedef struct
  1176. {
  1177. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  1178. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  1179. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  1180. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  1181. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  1182. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  1183. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  1184. __IO uint32_t PRIVCFGR; /*!< RTC privilege mode control register, Address offset: 0x1C */
  1185. __IO uint32_t SECCFGR; /*!< RTC secure mode control register, Address offset: 0x20 */
  1186. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  1187. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  1188. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  1189. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  1190. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  1191. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  1192. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x3C */
  1193. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  1194. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  1195. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  1196. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  1197. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  1198. __IO uint32_t MISR; /*!< RTC masked interrupt status register, Address offset: 0x54 */
  1199. __IO uint32_t SMISR; /*!< RTC secure masked interrupt status register, Address offset: 0x58 */
  1200. __IO uint32_t SCR; /*!< RTC status Clear register, Address offset: 0x5C */
  1201. uint32_t RESERVED4[4];/*!< Reserved, Address offset: 0x58 */
  1202. __IO uint32_t ALRABINR; /*!< RTC alarm A binary mode register, Address offset: 0x70 */
  1203. __IO uint32_t ALRBBINR; /*!< RTC alarm B binary mode register, Address offset: 0x74 */
  1204. } RTC_TypeDef;
  1205. /**
  1206. * @brief Tamper and backup registers
  1207. */
  1208. typedef struct
  1209. {
  1210. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  1211. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  1212. __IO uint32_t CR3; /*!< TAMP configuration register 3, Address offset: 0x08 */
  1213. __IO uint32_t FLTCR; /*!< TAMP filter control register, Address offset: 0x0C */
  1214. __IO uint32_t ATCR1; /*!< TAMP filter control register 1 Address offset: 0x10 */
  1215. __IO uint32_t ATSEEDR; /*!< TAMP active tamper seed register, Address offset: 0x14 */
  1216. __IO uint32_t ATOR; /*!< TAMP active tamper output register, Address offset: 0x18 */
  1217. __IO uint32_t ATCR2; /*!< TAMP filter control register 2, Address offset: 0x1C */
  1218. __IO uint32_t SECCFGR; /*!< TAMP secure mode control register, Address offset: 0x20 */
  1219. __IO uint32_t PRIVCFGR; /*!< TAMP privilege mode control register, Address offset: 0x24 */
  1220. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x28 */
  1221. __IO uint32_t IER; /*!< TAMP interrupt enable register, Address offset: 0x2C */
  1222. __IO uint32_t SR; /*!< TAMP status register, Address offset: 0x30 */
  1223. __IO uint32_t MISR; /*!< TAMP masked interrupt status register, Address offset: 0x34 */
  1224. __IO uint32_t SMISR; /*!< TAMP secure masked interrupt status register,Address offset: 0x38 */
  1225. __IO uint32_t SCR; /*!< TAMP status clear register, Address offset: 0x3C */
  1226. __IO uint32_t COUNTR; /*!< TAMP monotonic counter register, Address offset: 0x40 */
  1227. uint32_t RESERVED1[4]; /*!< Reserved, Address offset: 0x43 -- 0x50 */
  1228. __IO uint32_t ERCFGR; /*!< TAMP erase configuration register, Address offset: 0x54 */
  1229. uint32_t RESERVED2[42]; /*!< Reserved, Address offset: 0x58 -- 0xFC */
  1230. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  1231. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  1232. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  1233. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  1234. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  1235. __IO uint32_t BKP5R; /*!< TAMP backup register 5, Address offset: 0x114 */
  1236. __IO uint32_t BKP6R; /*!< TAMP backup register 6, Address offset: 0x118 */
  1237. __IO uint32_t BKP7R; /*!< TAMP backup register 7, Address offset: 0x11C */
  1238. __IO uint32_t BKP8R; /*!< TAMP backup register 8, Address offset: 0x120 */
  1239. __IO uint32_t BKP9R; /*!< TAMP backup register 9, Address offset: 0x124 */
  1240. __IO uint32_t BKP10R; /*!< TAMP backup register 10, Address offset: 0x128 */
  1241. __IO uint32_t BKP11R; /*!< TAMP backup register 11, Address offset: 0x12C */
  1242. __IO uint32_t BKP12R; /*!< TAMP backup register 12, Address offset: 0x130 */
  1243. __IO uint32_t BKP13R; /*!< TAMP backup register 13, Address offset: 0x134 */
  1244. __IO uint32_t BKP14R; /*!< TAMP backup register 14, Address offset: 0x138 */
  1245. __IO uint32_t BKP15R; /*!< TAMP backup register 15, Address offset: 0x13C */
  1246. __IO uint32_t BKP16R; /*!< TAMP backup register 16, Address offset: 0x140 */
  1247. __IO uint32_t BKP17R; /*!< TAMP backup register 17, Address offset: 0x144 */
  1248. __IO uint32_t BKP18R; /*!< TAMP backup register 18, Address offset: 0x148 */
  1249. __IO uint32_t BKP19R; /*!< TAMP backup register 19, Address offset: 0x14C */
  1250. __IO uint32_t BKP20R; /*!< TAMP backup register 20, Address offset: 0x150 */
  1251. __IO uint32_t BKP21R; /*!< TAMP backup register 21, Address offset: 0x154 */
  1252. __IO uint32_t BKP22R; /*!< TAMP backup register 22, Address offset: 0x158 */
  1253. __IO uint32_t BKP23R; /*!< TAMP backup register 23, Address offset: 0x15C */
  1254. __IO uint32_t BKP24R; /*!< TAMP backup register 24, Address offset: 0x160 */
  1255. __IO uint32_t BKP25R; /*!< TAMP backup register 25, Address offset: 0x164 */
  1256. __IO uint32_t BKP26R; /*!< TAMP backup register 26, Address offset: 0x168 */
  1257. __IO uint32_t BKP27R; /*!< TAMP backup register 27, Address offset: 0x16C */
  1258. __IO uint32_t BKP28R; /*!< TAMP backup register 28, Address offset: 0x170 */
  1259. __IO uint32_t BKP29R; /*!< TAMP backup register 29, Address offset: 0x174 */
  1260. __IO uint32_t BKP30R; /*!< TAMP backup register 30, Address offset: 0x178 */
  1261. __IO uint32_t BKP31R; /*!< TAMP backup register 31, Address offset: 0x17C */
  1262. } TAMP_TypeDef;
  1263. /**
  1264. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  1265. */
  1266. typedef struct
  1267. {
  1268. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  1269. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  1270. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  1271. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  1272. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  1273. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  1274. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  1275. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  1276. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  1277. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  1278. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  1279. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  1280. __IO uint32_t AUTOCR; /*!< USART Autonomous mode control register Address offset: 0x30 */
  1281. } USART_TypeDef;
  1282. /**
  1283. * @brief Serial Audio Interface
  1284. */
  1285. typedef struct
  1286. {
  1287. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  1288. uint32_t RESERVED[16]; /*!< Reserved, Address offset: 0x04 to 0x40 */
  1289. __IO uint32_t PDMCR; /*!< SAI PDM control register, Address offset: 0x44 */
  1290. __IO uint32_t PDMDLY; /*!< SAI PDM delay register, Address offset: 0x48 */
  1291. } SAI_TypeDef;
  1292. typedef struct
  1293. {
  1294. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  1295. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  1296. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  1297. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  1298. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  1299. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  1300. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  1301. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  1302. } SAI_Block_TypeDef;
  1303. /**
  1304. * @brief System configuration controller
  1305. */
  1306. typedef struct
  1307. {
  1308. __IO uint32_t SECCFGR; /*!< SYSCFG secure configuration register, Address offset: 0x00 */
  1309. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  1310. __IO uint32_t FPUIMR; /*!< SYSCFG FPU interrupt mask register, Address offset: 0x08 */
  1311. __IO uint32_t CNSLCKR; /*!< SYSCFG CPU non-secure lock register, Address offset: 0x0C */
  1312. __IO uint32_t CSLCKR; /*!< SYSCFG CPU secure lock register, Address offset: 0x10 */
  1313. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x14 */
  1314. __IO uint32_t MESR; /*!< SYSCFG Memory Erase Status register, Address offset: 0x18 */
  1315. __IO uint32_t CCCSR; /*!< SYSCFG Conpensaion Cell Control&Status register, Address offset: 0x1C */
  1316. __IO uint32_t CCVR; /*!< SYSCFG Conpensaion Cell value register, Address offset: 0x20 */
  1317. __IO uint32_t CCCR; /*!< SYSCFG Conpensaion Cell Code register, Address offset: 0x24 */
  1318. uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x28 */
  1319. __IO uint32_t RSSCMDR; /*!< SYSCFG RSS command mode register, Address offset: 0x2C */
  1320. uint32_t RESERVED2[17]; /*!< RESERVED2, Address offset: 0x30 - 0x70 */
  1321. __IO uint32_t OTGHSPHYCR; /*!< SYSCFG USB OTG_HS PHY register Address offset: 0x74 */
  1322. uint32_t RESERVED3; /*!< RESERVED3, Address offset: 0x78 */
  1323. __IO uint32_t OTGHSPHYTUNER2; /*!< SYSCFG USB OTG_HS PHY tune register 2 Address offset: 0x7C */
  1324. } SYSCFG_TypeDef;
  1325. /**
  1326. * @brief Secure digital input/output Interface
  1327. */
  1328. typedef struct
  1329. {
  1330. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  1331. __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
  1332. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  1333. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  1334. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  1335. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  1336. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  1337. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  1338. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  1339. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  1340. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  1341. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  1342. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  1343. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  1344. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  1345. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  1346. __IO uint32_t ACKTIME; /*!< SDMMC Acknowledgement timer register, Address offset: 0x40 */
  1347. uint32_t RESERVED0[3]; /*!< Reserved, 0x44 - 0x4C - 0x4C */
  1348. __IO uint32_t IDMACTRL; /*!< SDMMC DMA control register, Address offset: 0x50 */
  1349. __IO uint32_t IDMABSIZE; /*!< SDMMC DMA buffer size register, Address offset: 0x54 */
  1350. __IO uint32_t IDMABASER; /*!< SDMMC DMA buffer base address register, Address offset: 0x58 */
  1351. uint32_t RESERVED1[2]; /*!< Reserved, 0x60 */
  1352. __IO uint32_t IDMALAR; /*!< SDMMC DMA linked list address register, Address offset: 0x64 */
  1353. __IO uint32_t IDMABAR; /*!< SDMMC DMA linked list memory base register,Address offset: 0x68 */
  1354. uint32_t RESERVED2[5]; /*!< Reserved, 0x6C-0x7C */
  1355. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  1356. } SDMMC_TypeDef;
  1357. /**
  1358. * @brief Delay Block DLYB
  1359. */
  1360. typedef struct
  1361. {
  1362. __IO uint32_t CR; /*!< DELAY BLOCK control register, Address offset: 0x00 */
  1363. __IO uint32_t CFGR; /*!< DELAY BLOCK configuration register, Address offset: 0x04 */
  1364. } DLYB_TypeDef;
  1365. /**
  1366. * @brief UCPD
  1367. */
  1368. typedef struct
  1369. {
  1370. __IO uint32_t CFG1; /*!< UCPD configuration register 1, Address offset: 0x00 */
  1371. __IO uint32_t CFG2; /*!< UCPD configuration register 2, Address offset: 0x04 */
  1372. __IO uint32_t CFG3; /*!< UCPD configuration register 3, Address offset: 0x08 */
  1373. __IO uint32_t CR; /*!< UCPD control register, Address offset: 0x0C */
  1374. __IO uint32_t IMR; /*!< UCPD interrupt mask register, Address offset: 0x10 */
  1375. __IO uint32_t SR; /*!< UCPD status register, Address offset: 0x14 */
  1376. __IO uint32_t ICR; /*!< UCPD interrupt flag clear register Address offset: 0x18 */
  1377. __IO uint32_t TX_ORDSET; /*!< UCPD Tx ordered set type register, Address offset: 0x1C */
  1378. __IO uint32_t TX_PAYSZ; /*!< UCPD Tx payload size register, Address offset: 0x20 */
  1379. __IO uint32_t TXDR; /*!< UCPD Tx data register, Address offset: 0x24 */
  1380. __IO uint32_t RX_ORDSET; /*!< UCPD Rx ordered set type register, Address offset: 0x28 */
  1381. __IO uint32_t RX_PAYSZ; /*!< UCPD Rx payload size register, Address offset: 0x2C */
  1382. __IO uint32_t RXDR; /*!< UCPD Rx data register, Address offset: 0x30 */
  1383. __IO uint32_t RX_ORDEXT1; /*!< UCPD Rx ordered set extension 1 register, Address offset: 0x34 */
  1384. __IO uint32_t RX_ORDEXT2; /*!< UCPD Rx ordered set extension 2 register, Address offset: 0x38 */
  1385. } UCPD_TypeDef;
  1386. /**
  1387. * @brief USB_OTG_Core_register
  1388. */
  1389. typedef struct
  1390. {
  1391. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register, Address offset: 000h */
  1392. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register, Address offset: 004h */
  1393. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register, Address offset: 008h */
  1394. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register, Address offset: 00Ch */
  1395. __IO uint32_t GRSTCTL; /*!< Core Reset Register, Address offset: 010h */
  1396. __IO uint32_t GINTSTS; /*!< Core Interrupt Register, Address offset: 014h */
  1397. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register, Address offset: 018h */
  1398. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register, Address offset: 01Ch */
  1399. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register, Address offset: 020h */
  1400. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register, Address offset: 024h */
  1401. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register, Address offset: 028h */
  1402. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg, Address offset: 02Ch */
  1403. __IO uint32_t Reserved30[2]; /*!< Reserved, Address offset: 030h */
  1404. __IO uint32_t GCCFG; /*!< General Purpose IO Register, Address offset: 038h */
  1405. __IO uint32_t CID; /*!< User ID Register, Address offset: 03Ch */
  1406. __IO uint32_t GSNPSID; /*!< USB_OTG core ID, Address offset: 040h */
  1407. __IO uint32_t GHWCFG1; /*!< User HW config1, Address offset: 044h */
  1408. __IO uint32_t GHWCFG2; /*!< User HW config2, Address offset: 048h */
  1409. __IO uint32_t GHWCFG3; /*!< User HW config3, Address offset: 04Ch */
  1410. __IO uint32_t Reserved6; /*!< Reserved, Address offset: 050h */
  1411. __IO uint32_t GLPMCFG; /*!< LPM Register, Address offset: 054h */
  1412. __IO uint32_t GPWRDN; /*!< Power Down Register, Address offset: 058h */
  1413. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register, Address offset: 05Ch */
  1414. __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register, Address offset: 60Ch */
  1415. __IO uint32_t Reserved43[39]; /*!< Reserved, Address offset: 058h */
  1416. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg, Address offset: 100h */
  1417. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO Address offset: 104h */
  1418. } USB_OTG_GlobalTypeDef;
  1419. /**
  1420. * @brief USB_OTG_device_Registers
  1421. */
  1422. typedef struct
  1423. {
  1424. __IO uint32_t DCFG; /*!< dev Configuration Register, Address offset: 800h */
  1425. __IO uint32_t DCTL; /*!< dev Control Register, Address offset: 804h */
  1426. __IO uint32_t DSTS; /*!< dev Status Register (RO), Address offset: 808h */
  1427. uint32_t Reserved0C; /*!< Reserved, Address offset: 80Ch */
  1428. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask, Address offset: 810h */
  1429. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask, Address offset: 814h */
  1430. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg, Address offset: 818h */
  1431. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask, Address offset: 81Ch */
  1432. uint32_t Reserved20; /*!< Reserved, Address offset: 820h */
  1433. uint32_t Reserved9; /*!< Reserved, Address offset: 824h */
  1434. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register, Address offset: 828h */
  1435. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register, Address offset: 82Ch */
  1436. __IO uint32_t DTHRCTL; /*!< dev threshold, Address offset: 830h */
  1437. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk, Address offset: 834h */
  1438. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt, Address offset: 838h */
  1439. __IO uint32_t DEACHMSK; /*!< dedicated EP msk, Address offset: 83Ch */
  1440. uint32_t Reserved40; /*!< dedicated EP mask, Address offset: 840h */
  1441. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask, Address offset: 844h */
  1442. uint32_t Reserved44[15]; /*!< Reserved, Address offset: 844-87Ch */
  1443. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk, Address offset: 884h */
  1444. } USB_OTG_DeviceTypeDef;
  1445. /**
  1446. * @brief USB_OTG_IN_Endpoint-Specific_Register
  1447. */
  1448. typedef struct
  1449. {
  1450. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Register, Address offset: 900h + (ep_num * 20h) + 00h */
  1451. __IO uint32_t Reserved04; /*!< Reserved, Address offset: 900h + (ep_num * 20h) + 04h */
  1452. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Register, Address offset: 900h + (ep_num * 20h) + 08h */
  1453. __IO uint32_t Reserved0C; /*!< Reserved, Address offset: 900h + (ep_num * 20h) + 0Ch */
  1454. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size Register, Address offset: 900h + (ep_num * 20h) + 10h */
  1455. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Register, Address offset: 900h + (ep_num * 20h) + 14h */
  1456. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Register, Address offset: 900h + (ep_num * 20h) + 18h */
  1457. __IO uint32_t Reserved18; /*!< Reserved, Address offset: 900h + (ep_num * 20h) + 1Ch */
  1458. } USB_OTG_INEndpointTypeDef;
  1459. /**
  1460. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  1461. */
  1462. typedef struct
  1463. {
  1464. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Register, Address offset: B00h + (ep_num * 20h) + 00h */
  1465. __IO uint32_t Reserved04; /*!< Reserved, Address offset: B00h + (ep_num * 20h) + 04h */
  1466. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Register, Address offset: B00h + (ep_num * 20h) + 08h */
  1467. __IO uint32_t Reserved0C; /*!< Reserved, Address offset: B00h + (ep_num * 20h) + 0Ch */
  1468. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size Register, Address offset: B00h + (ep_num * 20h) + 10h */
  1469. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address Register, Address offset: B00h + (ep_num * 20h) + 14h */
  1470. __IO uint32_t Reserved18[2]; /*!< Reserved, Address offset: B00h + (ep_num * 20h) + 18h */
  1471. } USB_OTG_OUTEndpointTypeDef;
  1472. /**
  1473. * @brief USB_OTG_Host_Mode_Register_Structures
  1474. */
  1475. typedef struct
  1476. {
  1477. __IO uint32_t HCFG; /*!< Host Configuration Register, Address offset: 400h */
  1478. __IO uint32_t HFIR; /*!< Host Frame Interval Register, Address offset: 404h */
  1479. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining, Address offset: 408h */
  1480. uint32_t Reserved40C; /*!< Reserved, Address offset: 40Ch */
  1481. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status, Address offset: 410h */
  1482. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register, Address offset: 414h */
  1483. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask, Address offset: 418h */
  1484. } USB_OTG_HostTypeDef;
  1485. /**
  1486. * @brief USB_OTG_Host_Channel_Specific_Registers
  1487. */
  1488. typedef struct
  1489. {
  1490. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register, Address offset: 500h */
  1491. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register, Address offset: 504h */
  1492. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register, Address offset: 508h */
  1493. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register, Address offset: 50Ch */
  1494. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register, Address offset: 510h */
  1495. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register, Address offset: 514h */
  1496. uint32_t Reserved[2]; /*!< Reserved, Address offset: 518h */
  1497. } USB_OTG_HostChannelTypeDef;
  1498. /**
  1499. * @brief FD Controller Area Network
  1500. */
  1501. typedef struct
  1502. {
  1503. __IO uint32_t CREL; /*!< FDCAN Core Release register, Address offset: 0x000 */
  1504. __IO uint32_t ENDN; /*!< FDCAN Endian register, Address offset: 0x004 */
  1505. uint32_t RESERVED1; /*!< Reserved, 0x008 */
  1506. __IO uint32_t DBTP; /*!< FDCAN Data Bit Timing & Prescaler register, Address offset: 0x00C */
  1507. __IO uint32_t TEST; /*!< FDCAN Test register, Address offset: 0x010 */
  1508. __IO uint32_t RWD; /*!< FDCAN RAM Watchdog register, Address offset: 0x014 */
  1509. __IO uint32_t CCCR; /*!< FDCAN CC Control register, Address offset: 0x018 */
  1510. __IO uint32_t NBTP; /*!< FDCAN Nominal Bit Timing & Prescaler register, Address offset: 0x01C */
  1511. __IO uint32_t TSCC; /*!< FDCAN Timestamp Counter Configuration register, Address offset: 0x020 */
  1512. __IO uint32_t TSCV; /*!< FDCAN Timestamp Counter Value register, Address offset: 0x024 */
  1513. __IO uint32_t TOCC; /*!< FDCAN Timeout Counter Configuration register, Address offset: 0x028 */
  1514. __IO uint32_t TOCV; /*!< FDCAN Timeout Counter Value register, Address offset: 0x02C */
  1515. uint32_t RESERVED2[4]; /*!< Reserved, 0x030 - 0x03C */
  1516. __IO uint32_t ECR; /*!< FDCAN Error Counter register, Address offset: 0x040 */
  1517. __IO uint32_t PSR; /*!< FDCAN Protocol Status register, Address offset: 0x044 */
  1518. __IO uint32_t TDCR; /*!< FDCAN Transmitter Delay Compensation register, Address offset: 0x048 */
  1519. uint32_t RESERVED3; /*!< Reserved, 0x04C */
  1520. __IO uint32_t IR; /*!< FDCAN Interrupt register, Address offset: 0x050 */
  1521. __IO uint32_t IE; /*!< FDCAN Interrupt Enable register, Address offset: 0x054 */
  1522. __IO uint32_t ILS; /*!< FDCAN Interrupt Line Select register, Address offset: 0x058 */
  1523. __IO uint32_t ILE; /*!< FDCAN Interrupt Line Enable register, Address offset: 0x05C */
  1524. uint32_t RESERVED4[8]; /*!< Reserved, 0x060 - 0x07C */
  1525. __IO uint32_t RXGFC; /*!< FDCAN Global Filter Configuration register, Address offset: 0x080 */
  1526. __IO uint32_t XIDAM; /*!< FDCAN Extended ID AND Mask register, Address offset: 0x084 */
  1527. __IO uint32_t HPMS; /*!< FDCAN High Priority Message Status register, Address offset: 0x088 */
  1528. uint32_t RESERVED5; /*!< Reserved, 0x08C */
  1529. __IO uint32_t RXF0S; /*!< FDCAN Rx FIFO 0 Status register, Address offset: 0x090 */
  1530. __IO uint32_t RXF0A; /*!< FDCAN Rx FIFO 0 Acknowledge register, Address offset: 0x094 */
  1531. __IO uint32_t RXF1S; /*!< FDCAN Rx FIFO 1 Status register, Address offset: 0x098 */
  1532. __IO uint32_t RXF1A; /*!< FDCAN Rx FIFO 1 Acknowledge register, Address offset: 0x09C */
  1533. uint32_t RESERVED6[8]; /*!< Reserved, 0x0A0 - 0x0BC */
  1534. __IO uint32_t TXBC; /*!< FDCAN Tx Buffer Configuration register, Address offset: 0x0C0 */
  1535. __IO uint32_t TXFQS; /*!< FDCAN Tx FIFO/Queue Status register, Address offset: 0x0C4 */
  1536. __IO uint32_t TXBRP; /*!< FDCAN Tx Buffer Request Pending register, Address offset: 0x0C8 */
  1537. __IO uint32_t TXBAR; /*!< FDCAN Tx Buffer Add Request register, Address offset: 0x0CC */
  1538. __IO uint32_t TXBCR; /*!< FDCAN Tx Buffer Cancellation Request register, Address offset: 0x0D0 */
  1539. __IO uint32_t TXBTO; /*!< FDCAN Tx Buffer Transmission Occurred register, Address offset: 0x0D4 */
  1540. __IO uint32_t TXBCF; /*!< FDCAN Tx Buffer Cancellation Finished register, Address offset: 0x0D8 */
  1541. __IO uint32_t TXBTIE; /*!< FDCAN Tx Buffer Transmission Interrupt Enable register, Address offset: 0x0DC */
  1542. __IO uint32_t TXBCIE; /*!< FDCAN Tx Buffer Cancellation Finished Interrupt Enable register, Address offset: 0x0E0 */
  1543. __IO uint32_t TXEFS; /*!< FDCAN Tx Event FIFO Status register, Address offset: 0x0E4 */
  1544. __IO uint32_t TXEFA; /*!< FDCAN Tx Event FIFO Acknowledge register, Address offset: 0x0E8 */
  1545. } FDCAN_GlobalTypeDef;
  1546. /**
  1547. * @brief FD Controller Area Network Configuration
  1548. */
  1549. typedef struct
  1550. {
  1551. __IO uint32_t CKDIV; /*!< FDCAN clock divider register, Address offset: 0x100 + 0x000 */
  1552. uint32_t RESERVED1[128];/*!< Reserved, 0x100 + 0x004 - 0x100 + 0x200 */
  1553. __IO uint32_t OPTR; /*!< FDCAN option register, Address offset: 0x100 + 0x204 */
  1554. uint32_t RESERVED2[58];/*!< Reserved, 0x100 + 0x208 - 0x100 + 0x2EC */
  1555. __IO uint32_t HWCFG; /*!< FDCAN hardware configuration register, Address offset: 0x100 + 0x2F0 */
  1556. __IO uint32_t VERR; /*!< FDCAN IP version register, Address offset: 0x100 + 0x2F4 */
  1557. __IO uint32_t IPIDR; /*!< FDCAN IP ID register, Address offset: 0x100 + 0x2F8 */
  1558. __IO uint32_t SIDR; /*!< FDCAN size ID register, Address offset: 0x100 + 0x2FC */
  1559. } FDCAN_Config_TypeDef;
  1560. /**
  1561. * @brief Flexible Memory Controller
  1562. */
  1563. typedef struct
  1564. {
  1565. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  1566. __IO uint32_t PCSCNTR; /*!< PSRAM chip-select counter register, Address offset: 0x20 */
  1567. } FMC_Bank1_TypeDef;
  1568. /**
  1569. * @brief Flexible Memory Controller Bank1E
  1570. */
  1571. typedef struct
  1572. {
  1573. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  1574. } FMC_Bank1E_TypeDef;
  1575. /**
  1576. * @brief Flexible Memory Controller Bank3
  1577. */
  1578. typedef struct
  1579. {
  1580. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  1581. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  1582. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  1583. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  1584. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  1585. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  1586. } FMC_Bank3_TypeDef;
  1587. /**
  1588. * @brief VREFBUF
  1589. */
  1590. typedef struct
  1591. {
  1592. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  1593. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  1594. } VREFBUF_TypeDef;
  1595. /**
  1596. * @brief ADC
  1597. */
  1598. typedef struct
  1599. {
  1600. __IO uint32_t ISR; /*!< ADC Interrupt and Status Register, Address offset: 0x00 */
  1601. __IO uint32_t IER; /*!< ADC Interrupt Enable Register, Address offset: 0x04 */
  1602. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  1603. __IO uint32_t CFGR1; /*!< ADC Configuration register, Address offset: 0x0C */
  1604. __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset: 0x10 */
  1605. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x14 */
  1606. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x18 */ /* Specific to ADC 14Bits*/
  1607. __IO uint32_t PCSEL; /*!< ADC pre-channel selection, Address offset: 0x1C */
  1608. __IO uint32_t AWD1TR; /*!< ADC watchdog threshold register, Address offset: 0x20 */ /* Specific to ADC 12Bits*/
  1609. __IO uint32_t AWD2TR; /*!< ADC watchdog threshold register, Address offset: 0x24 */ /* Specific to ADC 12Bits*/
  1610. __IO uint32_t CHSELR; /*!< ADC channel select register, Address offset: 0x28 */ /* Specific to ADC 12Bits*/
  1611. __IO uint32_t AWD3TR; /*!< ADC watchdog threshold register, Address offset: 0x2C */ /* Specific to ADC 12Bits*/
  1612. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x30 */ /* Specific to ADC 14Bits*/
  1613. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x34 */ /* Specific to ADC 14Bits*/
  1614. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x38 */ /* Specific to ADC 14Bits*/
  1615. __IO uint32_t SQR4; /*!< ADC regular sequence register 4, Address offset: 0x3C */ /* Specific to ADC 14Bits*/
  1616. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x40 */
  1617. __IO uint32_t PWRR; /*!< ADC power register, Address offset: 0x44 */
  1618. uint32_t RESERVED1; /*!< Reserved, 0x048 */
  1619. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x4C */ /* Specific to ADC 14Bits*/
  1620. uint32_t RESERVED2[4]; /*!< Reserved, 0x050 - 0x05C */
  1621. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */ /* Specific to ADC 14Bits*/
  1622. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */ /* Specific to ADC 14Bits*/
  1623. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */ /* Specific to ADC 14Bits*/
  1624. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */ /* Specific to ADC 14Bits*/
  1625. __IO uint32_t GCOMP; /*!< ADC gain compensation register, Address offset: 0x70 */ /* Specific to ADC 14Bits*/
  1626. uint32_t RESERVED3[3]; /*!< Reserved, 0x074 - 0x07C */
  1627. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x80 */ /* Specific to ADC 14Bits*/
  1628. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x84 */ /* Specific to ADC 14Bits*/
  1629. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x88 */ /* Specific to ADC 14Bits*/
  1630. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x8C */ /* Specific to ADC 14Bits*/
  1631. uint32_t RESERVED4[4]; /*!< Reserved, 0x090 - 0x09C */
  1632. __IO uint32_t AWD2CR; /*!< ADC Analog Watchdog 2 Configuration Register, Address offset: 0xA0 */
  1633. __IO uint32_t AWD3CR; /*!< ADC Analog Watchdog 3 Configuration Register, Address offset: 0xA4 */
  1634. __IO uint32_t LTR1; /*!< ADC watchdog Lower threshold register 1, Address offset: 0xA8 */ /* Specific to ADC 14Bits*/
  1635. __IO uint32_t HTR1; /*!< ADC watchdog higher threshold register 1, Address offset: 0xAC */ /* Specific to ADC 14Bits*/
  1636. __IO uint32_t LTR2; /*!< ADC watchdog Lower threshold register 2, Address offset: 0xB0 */ /* Specific to ADC 14Bits*/
  1637. __IO uint32_t HTR2; /*!< ADC watchdog Higher threshold register 2, Address offset: 0xB4 */ /* Specific to ADC 14Bits*/
  1638. __IO uint32_t LTR3; /*!< ADC watchdog Lower threshold register 3, Address offset: 0xB8 */ /* Specific to ADC 14Bits*/
  1639. __IO uint32_t HTR3; /*!< ADC watchdog Higher threshold register 3, Address offset: 0xBC */ /* Specific to ADC 14Bits*/
  1640. __IO uint32_t DIFSEL; /*!< ADC Differential Mode Selection Register, Address offset: 0xC0 */ /* Specific to ADC 14Bits*/
  1641. __IO uint32_t CALFACT; /*!< ADC Calibration Factors, Address offset: 0xC4 */
  1642. __IO uint32_t CALFACT2; /*!< ADC Linearity Calibration Factors, Address offset: 0xC8 */ /* Specific to ADC 14Bits*/
  1643. uint32_t RESERVED5; /*!< Reserved, 0x0CC */
  1644. __IO uint32_t OR; /*!< ADC Option Register, Address offset: 0xD0 */ /* Specific to ADC 12Bits*/
  1645. } ADC_TypeDef;
  1646. typedef struct
  1647. {
  1648. __IO uint32_t CSR; /*!< ADC common status register, Address offset: 0x300 */
  1649. uint32_t RESERVED; /*!< Reserved, Address offset: 0x304 */
  1650. __IO uint32_t CCR; /*!< ADC common control register, Address offset: 0x308 */
  1651. __IO uint32_t CDR; /*!< ADC common regular data register for dual mode, Address offset: 0x30C */
  1652. __IO uint32_t CDR2; /*!< ADC common regular data register for 32-bit dual mode, Address offset: 0x310 */
  1653. } ADC_Common_TypeDef;
  1654. /* Legacy registers naming */
  1655. #define PW PWRR
  1656. /**
  1657. * @brief CORDIC
  1658. */
  1659. typedef struct
  1660. {
  1661. __IO uint32_t CSR; /*!< CORDIC control and status register, Address offset: 0x00 */
  1662. __IO uint32_t WDATA; /*!< CORDIC argument register, Address offset: 0x04 */
  1663. __IO uint32_t RDATA; /*!< CORDIC result register, Address offset: 0x08 */
  1664. } CORDIC_TypeDef;
  1665. /**
  1666. * @brief IWDG
  1667. */
  1668. typedef struct
  1669. {
  1670. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  1671. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  1672. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  1673. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  1674. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  1675. __IO uint32_t EWCR; /*!< IWDG Early Wakeup register, Address offset: 0x14 */
  1676. } IWDG_TypeDef;
  1677. /**
  1678. * @brief SPI
  1679. */
  1680. typedef struct
  1681. {
  1682. __IO uint32_t CR1; /*!< SPI/I2S Control register 1, Address offset: 0x00 */
  1683. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  1684. __IO uint32_t CFG1; /*!< SPI Configuration register 1, Address offset: 0x08 */
  1685. __IO uint32_t CFG2; /*!< SPI Configuration register 2, Address offset: 0x0C */
  1686. __IO uint32_t IER; /*!< SPI Interrupt Enable register, Address offset: 0x10 */
  1687. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x14 */
  1688. __IO uint32_t IFCR; /*!< SPI Interrupt/Status Flags Clear register, Address offset: 0x18 */
  1689. __IO uint32_t AUTOCR; /*!< SPI Autonomous Mode Control register, Address offset: 0x1C */
  1690. __IO uint32_t TXDR; /*!< SPI Transmit data register, Address offset: 0x20 */
  1691. uint32_t RESERVED1[3]; /*!< Reserved, 0x24-0x2C */
  1692. __IO uint32_t RXDR; /*!< SPI/I2S data register, Address offset: 0x30 */
  1693. uint32_t RESERVED2[3]; /*!< Reserved, 0x34-0x3C */
  1694. __IO uint32_t CRCPOLY; /*!< SPI CRC Polynomial register, Address offset: 0x40 */
  1695. __IO uint32_t TXCRC; /*!< SPI Transmitter CRC register, Address offset: 0x44 */
  1696. __IO uint32_t RXCRC; /*!< SPI Receiver CRC register, Address offset: 0x48 */
  1697. __IO uint32_t UDRDR; /*!< SPI Underrun data register, Address offset: 0x4C */
  1698. } SPI_TypeDef;
  1699. /**
  1700. * @brief Touch Sensing Controller (TSC)
  1701. */
  1702. typedef struct
  1703. {
  1704. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  1705. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  1706. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  1707. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  1708. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  1709. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  1710. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  1711. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  1712. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  1713. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  1714. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  1715. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  1716. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  1717. __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
  1718. } TSC_TypeDef;
  1719. /**
  1720. * @brief WWDG
  1721. */
  1722. typedef struct
  1723. {
  1724. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  1725. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  1726. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  1727. } WWDG_TypeDef;
  1728. /*@}*/ /* end of group STM32U5xx_peripherals */
  1729. /* -------- End of section using anonymous unions and disabling warnings -------- */
  1730. #if defined (__CC_ARM)
  1731. #pragma pop
  1732. #elif defined (__ICCARM__)
  1733. /* leave anonymous unions enabled */
  1734. #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
  1735. #pragma clang diagnostic pop
  1736. #elif defined (__GNUC__)
  1737. /* anonymous unions are enabled by default */
  1738. #elif defined (__TMS470__)
  1739. /* anonymous unions are enabled by default */
  1740. #elif defined (__TASKING__)
  1741. #pragma warning restore
  1742. #elif defined (__CSMC__)
  1743. /* anonymous unions are enabled by default */
  1744. #else
  1745. #warning Not supported compiler type
  1746. #endif
  1747. /* =========================================================================================================================== */
  1748. /* ================ Device Specific Peripheral Address Map ================ */
  1749. /* =========================================================================================================================== */
  1750. /** @addtogroup STM32U5xx_Peripheral_peripheralAddr
  1751. * @{
  1752. */
  1753. /* Internal SRAMs size */
  1754. #define SRAM1_SIZE (0xC0000UL) /*!< SRAM1=768k */
  1755. #define SRAM2_SIZE (0x10000UL) /*!< SRAM2=64k */
  1756. #define SRAM3_SIZE (0xD0000UL) /*!< SRAM3=832k */
  1757. #define SRAM4_SIZE (0x04000UL) /*!< SRAM4=16k */
  1758. #define SRAM5_SIZE (0xD0000UL) /*!< SRAM5=832k */
  1759. /* External memories base addresses - Not aliased */
  1760. #define FMC_BASE (0x60000000UL) /*!< FMC base address */
  1761. #define OCTOSPI2_BASE (0x70000000UL) /*!< OCTOSPI2 memories accessible over AHB base address */
  1762. #define OCTOSPI1_BASE (0x90000000UL) /*!< OCTOSPI1 memories accessible over AHB base address */
  1763. #define HSPI1_BASE (0xA0000000UL) /*!< HSPI1 memories accessible over AHB base address */
  1764. #define FMC_BANK1 FMC_BASE
  1765. #define FMC_BANK1_1 FMC_BANK1
  1766. #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000UL)
  1767. #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000UL)
  1768. #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000UL)
  1769. #define FMC_BANK3 (FMC_BASE + 0x20000000UL)
  1770. /* Flash, Peripheral and internal SRAMs base addresses - Non secure */
  1771. #define FLASH_BASE_NS (0x08000000UL) /*!< FLASH (4 MB) non-secure base address */
  1772. #define SRAM1_BASE_NS (0x20000000UL) /*!< SRAM1 (768 KB) non-secure base address */
  1773. #define SRAM2_BASE_NS (0x200C0000UL) /*!< SRAM2 (64 KB) non-secure base address */
  1774. #define SRAM3_BASE_NS (0x200D0000UL) /*!< SRAM3 (832 KB) non-secure base address */
  1775. #define SRAM4_BASE_NS (0x28000000UL) /*!< SRAM4 (16 KB) non-secure base address */
  1776. #define SRAM5_BASE_NS (0x201A0000UL) /*!< SRAM5 (832 KB) non-secure base address */
  1777. #define PERIPH_BASE_NS (0x40000000UL) /*!< Peripheral non-secure base address */
  1778. /* Peripheral memory map - Non secure */
  1779. #define APB1PERIPH_BASE_NS PERIPH_BASE_NS
  1780. #define APB2PERIPH_BASE_NS (PERIPH_BASE_NS + 0x00010000UL)
  1781. #define AHB1PERIPH_BASE_NS (PERIPH_BASE_NS + 0x00020000UL)
  1782. #define AHB2PERIPH_BASE_NS (PERIPH_BASE_NS + 0x02020000UL)
  1783. #define APB3PERIPH_BASE_NS (PERIPH_BASE_NS + 0x06000000UL)
  1784. #define AHB3PERIPH_BASE_NS (PERIPH_BASE_NS + 0x06020000UL)
  1785. /*!< APB1 Non secure peripherals */
  1786. #define TIM2_BASE_NS (APB1PERIPH_BASE_NS + 0x0000UL)
  1787. #define TIM3_BASE_NS (APB1PERIPH_BASE_NS + 0x0400UL)
  1788. #define TIM4_BASE_NS (APB1PERIPH_BASE_NS + 0x0800UL)
  1789. #define TIM5_BASE_NS (APB1PERIPH_BASE_NS + 0x0C00UL)
  1790. #define TIM6_BASE_NS (APB1PERIPH_BASE_NS + 0x1000UL)
  1791. #define TIM7_BASE_NS (APB1PERIPH_BASE_NS + 0x1400UL)
  1792. #define WWDG_BASE_NS (APB1PERIPH_BASE_NS + 0x2C00UL)
  1793. #define IWDG_BASE_NS (APB1PERIPH_BASE_NS + 0x3000UL)
  1794. #define SPI2_BASE_NS (APB1PERIPH_BASE_NS + 0x3800UL)
  1795. #define USART2_BASE_NS (APB1PERIPH_BASE_NS + 0x4400UL)
  1796. #define USART3_BASE_NS (APB1PERIPH_BASE_NS + 0x4800UL)
  1797. #define UART4_BASE_NS (APB1PERIPH_BASE_NS + 0x4C00UL)
  1798. #define UART5_BASE_NS (APB1PERIPH_BASE_NS + 0x5000UL)
  1799. #define I2C1_BASE_NS (APB1PERIPH_BASE_NS + 0x5400UL)
  1800. #define I2C2_BASE_NS (APB1PERIPH_BASE_NS + 0x5800UL)
  1801. #define CRS_BASE_NS (APB1PERIPH_BASE_NS + 0x6000UL)
  1802. #define USART6_BASE_NS (APB1PERIPH_BASE_NS + 0x6400UL)
  1803. #define I2C4_BASE_NS (APB1PERIPH_BASE_NS + 0x8400UL)
  1804. #define LPTIM2_BASE_NS (APB1PERIPH_BASE_NS + 0x9400UL)
  1805. #define I2C5_BASE_NS (APB1PERIPH_BASE_NS + 0x9800UL)
  1806. #define I2C6_BASE_NS (APB1PERIPH_BASE_NS + 0x9C00UL)
  1807. #define FDCAN1_BASE_NS (APB1PERIPH_BASE_NS + 0xA400UL)
  1808. #define FDCAN_CONFIG_BASE_NS (APB1PERIPH_BASE_NS + 0xA500UL)
  1809. #define SRAMCAN_BASE_NS (APB1PERIPH_BASE_NS + 0xAC00UL)
  1810. #define UCPD1_BASE_NS (APB1PERIPH_BASE_NS + 0xDC00UL)
  1811. /*!< APB2 Non secure peripherals */
  1812. #define TIM1_BASE_NS (APB2PERIPH_BASE_NS + 0x2C00UL)
  1813. #define SPI1_BASE_NS (APB2PERIPH_BASE_NS + 0x3000UL)
  1814. #define TIM8_BASE_NS (APB2PERIPH_BASE_NS + 0x3400UL)
  1815. #define USART1_BASE_NS (APB2PERIPH_BASE_NS + 0x3800UL)
  1816. #define TIM15_BASE_NS (APB2PERIPH_BASE_NS + 0x4000UL)
  1817. #define TIM16_BASE_NS (APB2PERIPH_BASE_NS + 0x4400UL)
  1818. #define TIM17_BASE_NS (APB2PERIPH_BASE_NS + 0x4800UL)
  1819. #define SAI1_BASE_NS (APB2PERIPH_BASE_NS + 0x5400UL)
  1820. #define SAI1_Block_A_BASE_NS (SAI1_BASE_NS + 0x004UL)
  1821. #define SAI1_Block_B_BASE_NS (SAI1_BASE_NS + 0x024UL)
  1822. #define SAI2_BASE_NS (APB2PERIPH_BASE_NS + 0x5800UL)
  1823. #define SAI2_Block_A_BASE_NS (SAI2_BASE_NS + 0x004UL)
  1824. #define SAI2_Block_B_BASE_NS (SAI2_BASE_NS + 0x024UL)
  1825. #define LTDC_BASE_NS (APB2PERIPH_BASE_NS + 0x6800UL)
  1826. #define LTDC_Layer1_BASE_NS (LTDC_BASE_NS + 0x0084UL)
  1827. #define LTDC_Layer2_BASE_NS (LTDC_BASE_NS + 0x0104UL)
  1828. #define DSI_BASE_NS (APB2PERIPH_BASE_NS + 0x6C00UL)
  1829. #define REFBIAS_BASE_NS (DSI_BASE_NS + 0x800UL)
  1830. #define DPHY_BASE_NS (DSI_BASE_NS + 0xC00UL)
  1831. /*!< APB3 Non secure peripherals */
  1832. #define SYSCFG_BASE_NS (APB3PERIPH_BASE_NS + 0x0400UL)
  1833. #define SPI3_BASE_NS (APB3PERIPH_BASE_NS + 0x2000UL)
  1834. #define LPUART1_BASE_NS (APB3PERIPH_BASE_NS + 0x2400UL)
  1835. #define I2C3_BASE_NS (APB3PERIPH_BASE_NS + 0x2800UL)
  1836. #define LPTIM1_BASE_NS (APB3PERIPH_BASE_NS + 0x4400UL)
  1837. #define LPTIM3_BASE_NS (APB3PERIPH_BASE_NS + 0x4800UL)
  1838. #define LPTIM4_BASE_NS (APB3PERIPH_BASE_NS + 0x4C00UL)
  1839. #define OPAMP_BASE_NS (APB3PERIPH_BASE_NS + 0x5000UL)
  1840. #define OPAMP1_BASE_NS (APB3PERIPH_BASE_NS + 0x5000UL)
  1841. #define OPAMP2_BASE_NS (APB3PERIPH_BASE_NS + 0x5010UL)
  1842. #define COMP12_BASE_NS (APB3PERIPH_BASE_NS + 0x5400UL)
  1843. #define COMP1_BASE_NS (COMP12_BASE_NS)
  1844. #define COMP2_BASE_NS (COMP12_BASE_NS + 0x04UL)
  1845. #define VREFBUF_BASE_NS (APB3PERIPH_BASE_NS + 0x7400UL)
  1846. #define RTC_BASE_NS (APB3PERIPH_BASE_NS + 0x7800UL)
  1847. #define TAMP_BASE_NS (APB3PERIPH_BASE_NS + 0x7C00UL)
  1848. /*!< AHB1 Non secure peripherals */
  1849. #define GPDMA1_BASE_NS (AHB1PERIPH_BASE_NS)
  1850. #define GPDMA1_Channel0_BASE_NS (GPDMA1_BASE_NS + 0x0050UL)
  1851. #define GPDMA1_Channel1_BASE_NS (GPDMA1_BASE_NS + 0x00D0UL)
  1852. #define GPDMA1_Channel2_BASE_NS (GPDMA1_BASE_NS + 0x0150UL)
  1853. #define GPDMA1_Channel3_BASE_NS (GPDMA1_BASE_NS + 0x01D0UL)
  1854. #define GPDMA1_Channel4_BASE_NS (GPDMA1_BASE_NS + 0x0250UL)
  1855. #define GPDMA1_Channel5_BASE_NS (GPDMA1_BASE_NS + 0x02D0UL)
  1856. #define GPDMA1_Channel6_BASE_NS (GPDMA1_BASE_NS + 0x0350UL)
  1857. #define GPDMA1_Channel7_BASE_NS (GPDMA1_BASE_NS + 0x03D0UL)
  1858. #define GPDMA1_Channel8_BASE_NS (GPDMA1_BASE_NS + 0x0450UL)
  1859. #define GPDMA1_Channel9_BASE_NS (GPDMA1_BASE_NS + 0x04D0UL)
  1860. #define GPDMA1_Channel10_BASE_NS (GPDMA1_BASE_NS + 0x0550UL)
  1861. #define GPDMA1_Channel11_BASE_NS (GPDMA1_BASE_NS + 0x05D0UL)
  1862. #define GPDMA1_Channel12_BASE_NS (GPDMA1_BASE_NS + 0x0650UL)
  1863. #define GPDMA1_Channel13_BASE_NS (GPDMA1_BASE_NS + 0x06D0UL)
  1864. #define GPDMA1_Channel14_BASE_NS (GPDMA1_BASE_NS + 0x0750UL)
  1865. #define GPDMA1_Channel15_BASE_NS (GPDMA1_BASE_NS + 0x07D0UL)
  1866. #define CORDIC_BASE_NS (AHB1PERIPH_BASE_NS + 0x01000UL)
  1867. #define FMAC_BASE_NS (AHB1PERIPH_BASE_NS + 0x01400UL)
  1868. #define FLASH_R_BASE_NS (AHB1PERIPH_BASE_NS + 0x02000UL)
  1869. #define CRC_BASE_NS (AHB1PERIPH_BASE_NS + 0x03000UL)
  1870. #define TSC_BASE_NS (AHB1PERIPH_BASE_NS + 0x04000UL)
  1871. #define MDF1_BASE_NS (AHB1PERIPH_BASE_NS + 0x05000UL)
  1872. #define MDF1_Filter0_BASE_NS (MDF1_BASE_NS + 0x80UL)
  1873. #define MDF1_Filter1_BASE_NS (MDF1_BASE_NS + 0x100UL)
  1874. #define MDF1_Filter2_BASE_NS (MDF1_BASE_NS + 0x180UL)
  1875. #define MDF1_Filter3_BASE_NS (MDF1_BASE_NS + 0x200UL)
  1876. #define MDF1_Filter4_BASE_NS (MDF1_BASE_NS + 0x280UL)
  1877. #define MDF1_Filter5_BASE_NS (MDF1_BASE_NS + 0x300UL)
  1878. #define RAMCFG_BASE_NS (AHB1PERIPH_BASE_NS + 0x06000UL)
  1879. #define RAMCFG_SRAM1_BASE_NS (RAMCFG_BASE_NS)
  1880. #define RAMCFG_SRAM2_BASE_NS (RAMCFG_BASE_NS + 0x0040UL)
  1881. #define RAMCFG_SRAM3_BASE_NS (RAMCFG_BASE_NS + 0x0080UL)
  1882. #define RAMCFG_SRAM4_BASE_NS (RAMCFG_BASE_NS + 0x00C0UL)
  1883. #define RAMCFG_BKPRAM_BASE_NS (RAMCFG_BASE_NS + 0x0100UL)
  1884. #define RAMCFG_SRAM5_BASE_NS (RAMCFG_BASE_NS + 0x0140UL)
  1885. #define DMA2D_BASE_NS (AHB1PERIPH_BASE_NS + 0x0B000UL)
  1886. #define GFXMMU_BASE_NS (AHB1PERIPH_BASE_NS + 0x0C000UL)
  1887. #define GPU2D_BASE_NS (AHB1PERIPH_BASE_NS + 0x0F000UL)
  1888. #define ICACHE_BASE_NS (AHB1PERIPH_BASE_NS + 0x10400UL)
  1889. #define DCACHE1_BASE_NS (AHB1PERIPH_BASE_NS + 0x11400UL)
  1890. #define DCACHE2_BASE_NS (AHB1PERIPH_BASE_NS + 0x11800UL)
  1891. #define GTZC_TZSC1_BASE_NS (AHB1PERIPH_BASE_NS + 0x12400UL)
  1892. #define GTZC_TZIC1_BASE_NS (AHB1PERIPH_BASE_NS + 0x12800UL)
  1893. #define GTZC_MPCBB1_BASE_NS (AHB1PERIPH_BASE_NS + 0x12C00UL)
  1894. #define GTZC_MPCBB2_BASE_NS (AHB1PERIPH_BASE_NS + 0x13000UL)
  1895. #define GTZC_MPCBB3_BASE_NS (AHB1PERIPH_BASE_NS + 0x13400UL)
  1896. #define GTZC_MPCBB5_BASE_NS (AHB1PERIPH_BASE_NS + 0x13800UL)
  1897. #define BKPSRAM_BASE_NS (AHB1PERIPH_BASE_NS + 0x16400UL)
  1898. /*!< AHB2 Non secure peripherals */
  1899. #define GPIOA_BASE_NS (AHB2PERIPH_BASE_NS + 0x00000UL)
  1900. #define GPIOB_BASE_NS (AHB2PERIPH_BASE_NS + 0x00400UL)
  1901. #define GPIOC_BASE_NS (AHB2PERIPH_BASE_NS + 0x00800UL)
  1902. #define GPIOD_BASE_NS (AHB2PERIPH_BASE_NS + 0x00C00UL)
  1903. #define GPIOE_BASE_NS (AHB2PERIPH_BASE_NS + 0x01000UL)
  1904. #define GPIOF_BASE_NS (AHB2PERIPH_BASE_NS + 0x01400UL)
  1905. #define GPIOG_BASE_NS (AHB2PERIPH_BASE_NS + 0x01800UL)
  1906. #define GPIOH_BASE_NS (AHB2PERIPH_BASE_NS + 0x01C00UL)
  1907. #define GPIOI_BASE_NS (AHB2PERIPH_BASE_NS + 0x02000UL)
  1908. #define GPIOJ_BASE_NS (AHB2PERIPH_BASE_NS + 0x02400UL)
  1909. #define ADC1_BASE_NS (AHB2PERIPH_BASE_NS + 0x08000UL)
  1910. #define ADC2_BASE_NS (AHB2PERIPH_BASE_NS + 0x08100UL)
  1911. #define ADC12_COMMON_BASE_NS (AHB2PERIPH_BASE_NS + 0x08300UL)
  1912. #define DCMI_BASE_NS (AHB2PERIPH_BASE_NS + 0x0C000UL)
  1913. #define PSSI_BASE_NS (AHB2PERIPH_BASE_NS + 0x0C400UL)
  1914. #define USB_OTG_HS_BASE_NS (AHB2PERIPH_BASE_NS + 0x20000UL)
  1915. #define HASH_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0400UL)
  1916. #define HASH_DIGEST_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0710UL)
  1917. #define RNG_BASE_NS (AHB2PERIPH_BASE_NS + 0xA0800UL)
  1918. #define OCTOSPIM_R_BASE_NS (AHB2PERIPH_BASE_NS + 0xA4000UL) /*!< OCTOSPIO Manager control registers base address */
  1919. #define SDMMC1_BASE_NS (AHB2PERIPH_BASE_NS + 0xA8000UL)
  1920. #define SDMMC2_BASE_NS (AHB2PERIPH_BASE_NS + 0xA8C00UL)
  1921. #define DLYB_SDMMC1_BASE_NS (AHB2PERIPH_BASE_NS + 0xA8400UL)
  1922. #define DLYB_SDMMC2_BASE_NS (AHB2PERIPH_BASE_NS + 0xA8800UL)
  1923. #define DLYB_OCTOSPI1_BASE_NS (AHB2PERIPH_BASE_NS + 0xAF000UL)
  1924. #define DLYB_OCTOSPI2_BASE_NS (AHB2PERIPH_BASE_NS + 0xAF400UL)
  1925. #define FMC_R_BASE_NS (AHB2PERIPH_BASE_NS + 0xB0400UL) /*!< FMC control registers base address */
  1926. /*!< FMC Banks Non secure registers base address */
  1927. #define FMC_Bank1_R_BASE_NS (FMC_R_BASE_NS + 0x0000UL)
  1928. #define FMC_Bank1E_R_BASE_NS (FMC_R_BASE_NS + 0x0104UL)
  1929. #define FMC_Bank3_R_BASE_NS (FMC_R_BASE_NS + 0x0080UL)
  1930. #define OCTOSPI1_R_BASE_NS (AHB2PERIPH_BASE_NS + 0xB1400UL) /*!< OCTOSPI1 control registers base address */
  1931. #define OCTOSPI2_R_BASE_NS (AHB2PERIPH_BASE_NS + 0xB2400UL) /*!< OCTOSPI2 control registers base address */
  1932. #define HSPI1_R_BASE_NS (AHB2PERIPH_BASE_NS + 0xB3400UL)
  1933. /*!< AHB3 Non secure peripherals */
  1934. #define LPGPIO1_BASE_NS (AHB3PERIPH_BASE_NS)
  1935. #define PWR_BASE_NS (AHB3PERIPH_BASE_NS + 0x0800UL)
  1936. #define RCC_BASE_NS (AHB3PERIPH_BASE_NS + 0x0C00UL)
  1937. #define ADC4_BASE_NS (AHB3PERIPH_BASE_NS + 0x1000UL)
  1938. #define ADC4_COMMON_BASE_NS (AHB3PERIPH_BASE_NS + 0x1300UL)
  1939. #define DAC1_BASE_NS (AHB3PERIPH_BASE_NS + 0x1800UL)
  1940. #define EXTI_BASE_NS (AHB3PERIPH_BASE_NS + 0x2000UL)
  1941. #define GTZC_TZSC2_BASE_NS (AHB3PERIPH_BASE_NS + 0x3000UL)
  1942. #define GTZC_TZIC2_BASE_NS (AHB3PERIPH_BASE_NS + 0x3400UL)
  1943. #define GTZC_MPCBB4_BASE_NS (AHB3PERIPH_BASE_NS + 0x3800UL)
  1944. #define ADF1_BASE_NS (AHB3PERIPH_BASE_NS + 0x4000UL)
  1945. #define ADF1_Filter0_BASE_NS (ADF1_BASE_NS + 0x80UL)
  1946. #define LPDMA1_BASE_NS (AHB3PERIPH_BASE_NS + 0x5000UL)
  1947. #define LPDMA1_Channel0_BASE_NS (LPDMA1_BASE_NS + 0x0050UL)
  1948. #define LPDMA1_Channel1_BASE_NS (LPDMA1_BASE_NS + 0x00D0UL)
  1949. #define LPDMA1_Channel2_BASE_NS (LPDMA1_BASE_NS + 0x0150UL)
  1950. #define LPDMA1_Channel3_BASE_NS (LPDMA1_BASE_NS + 0x01D0UL)
  1951. /* GFXMMU non secure virtual buffers base address */
  1952. #define GFXMMU_VIRTUAL_BUFFERS_BASE_NS (0x24000000UL)
  1953. #define GFXMMU_VIRTUAL_BUFFER0_BASE_NS (GFXMMU_VIRTUAL_BUFFERS_BASE_NS)
  1954. #define GFXMMU_VIRTUAL_BUFFER1_BASE_NS (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0x400000UL)
  1955. #define GFXMMU_VIRTUAL_BUFFER2_BASE_NS (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0x800000UL)
  1956. #define GFXMMU_VIRTUAL_BUFFER3_BASE_NS (GFXMMU_VIRTUAL_BUFFERS_BASE_NS + 0xC00000UL)
  1957. /* Flash, Peripheral and internal SRAMs base addresses - Secure */
  1958. #define FLASH_BASE_S (0x0C000000UL) /*!< FLASH (4 MB) secure base address */
  1959. #define SRAM1_BASE_S (0x30000000UL) /*!< SRAM1 (768 KB) secure base address */
  1960. #define SRAM2_BASE_S (0x300C0000UL) /*!< SRAM2 (64 KB) secure base address */
  1961. #define SRAM3_BASE_S (0x300D0000UL) /*!< SRAM3 (832 KB) secure base address */
  1962. #define SRAM4_BASE_S (0x38000000UL) /*!< SRAM4 (16 KB) secure base address */
  1963. #define SRAM5_BASE_S (0x301A0000UL) /*!< SRAM5 (832 KB) secure base address */
  1964. #define PERIPH_BASE_S (0x50000000UL) /*!< Peripheral secure base address */
  1965. /* Peripheral memory map - Secure */
  1966. #define APB1PERIPH_BASE_S PERIPH_BASE_S
  1967. #define APB2PERIPH_BASE_S (PERIPH_BASE_S + 0x00010000UL)
  1968. #define AHB1PERIPH_BASE_S (PERIPH_BASE_S + 0x00020000UL)
  1969. #define AHB2PERIPH_BASE_S (PERIPH_BASE_S + 0x02020000UL)
  1970. #define APB3PERIPH_BASE_S (PERIPH_BASE_S + 0x06000000UL)
  1971. #define AHB3PERIPH_BASE_S (PERIPH_BASE_S + 0x06020000UL)
  1972. /*!< APB1 Secure peripherals */
  1973. #define TIM2_BASE_S (APB1PERIPH_BASE_S + 0x0000UL)
  1974. #define TIM3_BASE_S (APB1PERIPH_BASE_S + 0x0400UL)
  1975. #define TIM4_BASE_S (APB1PERIPH_BASE_S + 0x0800UL)
  1976. #define TIM5_BASE_S (APB1PERIPH_BASE_S + 0x0C00UL)
  1977. #define TIM6_BASE_S (APB1PERIPH_BASE_S + 0x1000UL)
  1978. #define TIM7_BASE_S (APB1PERIPH_BASE_S + 0x1400UL)
  1979. #define WWDG_BASE_S (APB1PERIPH_BASE_S + 0x2C00UL)
  1980. #define IWDG_BASE_S (APB1PERIPH_BASE_S + 0x3000UL)
  1981. #define SPI2_BASE_S (APB1PERIPH_BASE_S + 0x3800UL)
  1982. #define USART2_BASE_S (APB1PERIPH_BASE_S + 0x4400UL)
  1983. #define USART3_BASE_S (APB1PERIPH_BASE_S + 0x4800UL)
  1984. #define UART4_BASE_S (APB1PERIPH_BASE_S + 0x4C00UL)
  1985. #define UART5_BASE_S (APB1PERIPH_BASE_S + 0x5000UL)
  1986. #define I2C1_BASE_S (APB1PERIPH_BASE_S + 0x5400UL)
  1987. #define I2C2_BASE_S (APB1PERIPH_BASE_S + 0x5800UL)
  1988. #define USART6_BASE_S (APB1PERIPH_BASE_S + 0x6400UL)
  1989. #define I2C4_BASE_S (APB1PERIPH_BASE_S + 0x8400UL)
  1990. #define CRS_BASE_S (APB1PERIPH_BASE_S + 0x6000UL)
  1991. #define LPTIM2_BASE_S (APB1PERIPH_BASE_S + 0x9400UL)
  1992. #define I2C5_BASE_S (APB1PERIPH_BASE_S + 0x9800UL)
  1993. #define I2C6_BASE_S (APB1PERIPH_BASE_S + 0x9C00UL)
  1994. #define FDCAN1_BASE_S (APB1PERIPH_BASE_S + 0xA400UL)
  1995. #define FDCAN_CONFIG_BASE_S (APB1PERIPH_BASE_S + 0xA500UL)
  1996. #define SRAMCAN_BASE_S (APB1PERIPH_BASE_S + 0xAC00UL)
  1997. #define UCPD1_BASE_S (APB1PERIPH_BASE_S + 0xDC00UL)
  1998. /*!< APB2 Secure peripherals */
  1999. #define TIM1_BASE_S (APB2PERIPH_BASE_S + 0x2C00UL)
  2000. #define SPI1_BASE_S (APB2PERIPH_BASE_S + 0x3000UL)
  2001. #define TIM8_BASE_S (APB2PERIPH_BASE_S + 0x3400UL)
  2002. #define USART1_BASE_S (APB2PERIPH_BASE_S + 0x3800UL)
  2003. #define TIM15_BASE_S (APB2PERIPH_BASE_S + 0x4000UL)
  2004. #define TIM16_BASE_S (APB2PERIPH_BASE_S + 0x4400UL)
  2005. #define TIM17_BASE_S (APB2PERIPH_BASE_S + 0x4800UL)
  2006. #define SAI1_BASE_S (APB2PERIPH_BASE_S + 0x5400UL)
  2007. #define SAI1_Block_A_BASE_S (SAI1_BASE_S + 0x004UL)
  2008. #define SAI1_Block_B_BASE_S (SAI1_BASE_S + 0x024UL)
  2009. #define SAI2_BASE_S (APB2PERIPH_BASE_S + 0x5800UL)
  2010. #define SAI2_Block_A_BASE_S (SAI2_BASE_S + 0x004UL)
  2011. #define SAI2_Block_B_BASE_S (SAI2_BASE_S + 0x024UL)
  2012. #define LTDC_BASE_S (APB2PERIPH_BASE_S + 0x6800UL)
  2013. #define LTDC_Layer1_BASE_S (LTDC_BASE_S + 0x0084UL)
  2014. #define LTDC_Layer2_BASE_S (LTDC_BASE_S + 0x0104UL)
  2015. #define DSI_BASE_S (APB2PERIPH_BASE_S + 0x6C00UL)
  2016. #define REFBIAS_BASE_S (DSI_BASE_S + 0x800UL)
  2017. #define DPHY_BASE_S (DSI_BASE_S + 0xC00UL)
  2018. /*!< APB3 Secure peripherals */
  2019. #define SYSCFG_BASE_S (APB3PERIPH_BASE_S + 0x0400UL)
  2020. #define SPI3_BASE_S (APB3PERIPH_BASE_S + 0x2000UL)
  2021. #define LPUART1_BASE_S (APB3PERIPH_BASE_S + 0x2400UL)
  2022. #define I2C3_BASE_S (APB3PERIPH_BASE_S + 0x2800UL)
  2023. #define LPTIM1_BASE_S (APB3PERIPH_BASE_S + 0x4400UL)
  2024. #define LPTIM3_BASE_S (APB3PERIPH_BASE_S + 0x4800UL)
  2025. #define LPTIM4_BASE_S (APB3PERIPH_BASE_S + 0x4C00UL)
  2026. #define OPAMP_BASE_S (APB3PERIPH_BASE_S + 0x5000UL)
  2027. #define OPAMP1_BASE_S (APB3PERIPH_BASE_S + 0x5000UL)
  2028. #define OPAMP2_BASE_S (APB3PERIPH_BASE_S + 0x5010UL)
  2029. #define COMP12_BASE_S (APB3PERIPH_BASE_S + 0x5400UL)
  2030. #define COMP1_BASE_S (COMP12_BASE_S)
  2031. #define COMP2_BASE_S (COMP12_BASE_S + 0x04UL)
  2032. #define VREFBUF_BASE_S (APB3PERIPH_BASE_S + 0x7400UL)
  2033. #define RTC_BASE_S (APB3PERIPH_BASE_S + 0x7800UL)
  2034. #define TAMP_BASE_S (APB3PERIPH_BASE_S + 0x7C00UL)
  2035. /*!< AHB1 Secure peripherals */
  2036. #define GPDMA1_BASE_S (AHB1PERIPH_BASE_S)
  2037. #define GPDMA1_Channel0_BASE_S (GPDMA1_BASE_S + 0x0050UL)
  2038. #define GPDMA1_Channel1_BASE_S (GPDMA1_BASE_S + 0x00D0UL)
  2039. #define GPDMA1_Channel2_BASE_S (GPDMA1_BASE_S + 0x0150UL)
  2040. #define GPDMA1_Channel3_BASE_S (GPDMA1_BASE_S + 0x01D0UL)
  2041. #define GPDMA1_Channel4_BASE_S (GPDMA1_BASE_S + 0x0250UL)
  2042. #define GPDMA1_Channel5_BASE_S (GPDMA1_BASE_S + 0x02D0UL)
  2043. #define GPDMA1_Channel6_BASE_S (GPDMA1_BASE_S + 0x0350UL)
  2044. #define GPDMA1_Channel7_BASE_S (GPDMA1_BASE_S + 0x03D0UL)
  2045. #define GPDMA1_Channel8_BASE_S (GPDMA1_BASE_S + 0x0450UL)
  2046. #define GPDMA1_Channel9_BASE_S (GPDMA1_BASE_S + 0x04D0UL)
  2047. #define GPDMA1_Channel10_BASE_S (GPDMA1_BASE_S + 0x0550UL)
  2048. #define GPDMA1_Channel11_BASE_S (GPDMA1_BASE_S + 0x05D0UL)
  2049. #define GPDMA1_Channel12_BASE_S (GPDMA1_BASE_S + 0x0650UL)
  2050. #define GPDMA1_Channel13_BASE_S (GPDMA1_BASE_S + 0x06D0UL)
  2051. #define GPDMA1_Channel14_BASE_S (GPDMA1_BASE_S + 0x0750UL)
  2052. #define GPDMA1_Channel15_BASE_S (GPDMA1_BASE_S + 0x07D0UL)
  2053. #define CORDIC_BASE_S (AHB1PERIPH_BASE_S + 0x01000UL)
  2054. #define FMAC_BASE_S (AHB1PERIPH_BASE_S + 0x01400UL)
  2055. #define FLASH_R_BASE_S (AHB1PERIPH_BASE_S + 0x02000UL)
  2056. #define CRC_BASE_S (AHB1PERIPH_BASE_S + 0x03000UL)
  2057. #define TSC_BASE_S (AHB1PERIPH_BASE_S + 0x04000UL)
  2058. #define MDF1_BASE_S (AHB1PERIPH_BASE_S + 0x05000UL)
  2059. #define MDF1_Filter0_BASE_S (MDF1_BASE_S + 0x80UL)
  2060. #define MDF1_Filter1_BASE_S (MDF1_BASE_S + 0x100UL)
  2061. #define MDF1_Filter2_BASE_S (MDF1_BASE_S + 0x180UL)
  2062. #define MDF1_Filter3_BASE_S (MDF1_BASE_S + 0x200UL)
  2063. #define MDF1_Filter4_BASE_S (MDF1_BASE_S + 0x280UL)
  2064. #define MDF1_Filter5_BASE_S (MDF1_BASE_S + 0x300UL)
  2065. #define RAMCFG_BASE_S (AHB1PERIPH_BASE_S + 0x06000UL)
  2066. #define RAMCFG_SRAM1_BASE_S (RAMCFG_BASE_S)
  2067. #define RAMCFG_SRAM2_BASE_S (RAMCFG_BASE_S + 0x0040UL)
  2068. #define RAMCFG_SRAM3_BASE_S (RAMCFG_BASE_S + 0x0080UL)
  2069. #define RAMCFG_SRAM4_BASE_S (RAMCFG_BASE_S + 0x00C0UL)
  2070. #define RAMCFG_BKPRAM_BASE_S (RAMCFG_BASE_S + 0x0100UL)
  2071. #define RAMCFG_SRAM5_BASE_S (RAMCFG_BASE_S + 0x0140UL)
  2072. #define DMA2D_BASE_S (AHB1PERIPH_BASE_S + 0x0B000UL)
  2073. #define GFXMMU_BASE_S (AHB1PERIPH_BASE_S + 0x0C000UL)
  2074. #define GPU2D_BASE_S (AHB1PERIPH_BASE_S + 0x0F000UL)
  2075. #define ICACHE_BASE_S (AHB1PERIPH_BASE_S + 0x10400UL)
  2076. #define DCACHE1_BASE_S (AHB1PERIPH_BASE_S + 0x11400UL)
  2077. #define DCACHE2_BASE_S (AHB1PERIPH_BASE_S + 0x11800UL)
  2078. #define GTZC_TZSC1_BASE_S (AHB1PERIPH_BASE_S + 0x12400UL)
  2079. #define GTZC_TZIC1_BASE_S (AHB1PERIPH_BASE_S + 0x12800UL)
  2080. #define GTZC_MPCBB1_BASE_S (AHB1PERIPH_BASE_S + 0x12C00UL)
  2081. #define GTZC_MPCBB2_BASE_S (AHB1PERIPH_BASE_S + 0x13000UL)
  2082. #define GTZC_MPCBB3_BASE_S (AHB1PERIPH_BASE_S + 0x13400UL)
  2083. #define GTZC_MPCBB5_BASE_S (AHB1PERIPH_BASE_S + 0x13800UL)
  2084. #define BKPSRAM_BASE_S (AHB1PERIPH_BASE_S + 0x16400UL)
  2085. /*!< AHB2 Secure peripherals */
  2086. #define GPIOA_BASE_S (AHB2PERIPH_BASE_S + 0x00000UL)
  2087. #define GPIOB_BASE_S (AHB2PERIPH_BASE_S + 0x00400UL)
  2088. #define GPIOC_BASE_S (AHB2PERIPH_BASE_S + 0x00800UL)
  2089. #define GPIOD_BASE_S (AHB2PERIPH_BASE_S + 0x00C00UL)
  2090. #define GPIOE_BASE_S (AHB2PERIPH_BASE_S + 0x01000UL)
  2091. #define GPIOF_BASE_S (AHB2PERIPH_BASE_S + 0x01400UL)
  2092. #define GPIOG_BASE_S (AHB2PERIPH_BASE_S + 0x01800UL)
  2093. #define GPIOH_BASE_S (AHB2PERIPH_BASE_S + 0x01C00UL)
  2094. #define GPIOI_BASE_S (AHB2PERIPH_BASE_S + 0x02000UL)
  2095. #define GPIOJ_BASE_S (AHB2PERIPH_BASE_S + 0x02400UL)
  2096. #define ADC1_BASE_S (AHB2PERIPH_BASE_S + 0x08000UL)
  2097. #define ADC2_BASE_S (AHB2PERIPH_BASE_S + 0x08100UL)
  2098. #define ADC12_COMMON_BASE_S (AHB2PERIPH_BASE_S + 0x08300UL)
  2099. #define DCMI_BASE_S (AHB2PERIPH_BASE_S + 0x0C000UL)
  2100. #define PSSI_BASE_S (AHB2PERIPH_BASE_S + 0x0C400UL)
  2101. #define USB_OTG_HS_BASE_S (AHB2PERIPH_BASE_S + 0x20000UL)
  2102. #define HASH_BASE_S (AHB2PERIPH_BASE_S + 0xA0400UL)
  2103. #define HASH_DIGEST_BASE_S (AHB2PERIPH_BASE_S + 0xA0710UL)
  2104. #define RNG_BASE_S (AHB2PERIPH_BASE_S + 0xA0800UL)
  2105. #define OCTOSPIM_R_BASE_S (AHB2PERIPH_BASE_S + 0xA4000UL) /*!< OCTOSPIM control registers base address */
  2106. #define SDMMC1_BASE_S (AHB2PERIPH_BASE_S + 0xA8000UL)
  2107. #define SDMMC2_BASE_S (AHB2PERIPH_BASE_S + 0xA8C00UL)
  2108. #define DLYB_SDMMC1_BASE_S (AHB2PERIPH_BASE_S + 0xA8400UL)
  2109. #define DLYB_SDMMC2_BASE_S (AHB2PERIPH_BASE_S + 0xA8800UL)
  2110. #define DLYB_OCTOSPI1_BASE_S (AHB2PERIPH_BASE_S + 0xAF000UL)
  2111. #define DLYB_OCTOSPI2_BASE_S (AHB2PERIPH_BASE_S + 0xAF400UL)
  2112. #define FMC_R_BASE_S (AHB2PERIPH_BASE_S + 0xB0400UL) /*!< FMC control registers base address */
  2113. #define HSPI1_R_BASE_S (AHB2PERIPH_BASE_S + 0xB3400UL)
  2114. #define FMC_Bank1_R_BASE_S (FMC_R_BASE_S + 0x0000UL)
  2115. #define FMC_Bank1E_R_BASE_S (FMC_R_BASE_S + 0x0104UL)
  2116. #define FMC_Bank3_R_BASE_S (FMC_R_BASE_S + 0x0080UL)
  2117. #define OCTOSPI1_R_BASE_S (AHB2PERIPH_BASE_S + 0xB1400UL) /*!< OCTOSPI1 control registers base address */
  2118. #define OCTOSPI2_R_BASE_S (AHB2PERIPH_BASE_S + 0xB2400UL) /*!< OCTOSPI2 control registers base address */
  2119. /*!< AHB3 Secure peripherals */
  2120. #define LPGPIO1_BASE_S (AHB3PERIPH_BASE_S)
  2121. #define PWR_BASE_S (AHB3PERIPH_BASE_S + 0x0800UL)
  2122. #define RCC_BASE_S (AHB3PERIPH_BASE_S + 0x0C00UL)
  2123. #define ADC4_BASE_S (AHB3PERIPH_BASE_S + 0x1000UL)
  2124. #define ADC4_COMMON_BASE_S (AHB3PERIPH_BASE_S + 0x1300UL)
  2125. #define DAC1_BASE_S (AHB3PERIPH_BASE_S + 0x1800UL)
  2126. #define EXTI_BASE_S (AHB3PERIPH_BASE_S + 0x2000UL)
  2127. #define GTZC_TZSC2_BASE_S (AHB3PERIPH_BASE_S + 0x3000UL)
  2128. #define GTZC_TZIC2_BASE_S (AHB3PERIPH_BASE_S + 0x3400UL)
  2129. #define GTZC_MPCBB4_BASE_S (AHB3PERIPH_BASE_S + 0x3800UL)
  2130. #define ADF1_BASE_S (AHB3PERIPH_BASE_S + 0x4000UL)
  2131. #define ADF1_Filter0_BASE_S (ADF1_BASE_S + 0x80UL)
  2132. #define LPDMA1_BASE_S (AHB3PERIPH_BASE_S + 0x5000UL)
  2133. #define LPDMA1_Channel0_BASE_S (LPDMA1_BASE_S + 0x0050UL)
  2134. #define LPDMA1_Channel1_BASE_S (LPDMA1_BASE_S + 0x00D0UL)
  2135. #define LPDMA1_Channel2_BASE_S (LPDMA1_BASE_S + 0x0150UL)
  2136. #define LPDMA1_Channel3_BASE_S (LPDMA1_BASE_S + 0x01D0UL)
  2137. /* GFXMMU secure virtual buffers base address */
  2138. #define GFXMMU_VIRTUAL_BUFFERS_BASE_S (0x34000000UL)
  2139. #define GFXMMU_VIRTUAL_BUFFER0_BASE_S (GFXMMU_VIRTUAL_BUFFERS_BASE_S)
  2140. #define GFXMMU_VIRTUAL_BUFFER1_BASE_S (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0x400000UL)
  2141. #define GFXMMU_VIRTUAL_BUFFER2_BASE_S (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0x800000UL)
  2142. #define GFXMMU_VIRTUAL_BUFFER3_BASE_S (GFXMMU_VIRTUAL_BUFFERS_BASE_S + 0xC00000UL)
  2143. /* Debug MCU registers base address */
  2144. #define DBGMCU_BASE (0xE0044000UL)
  2145. #define PACKAGE_BASE (0x0BFA0500UL) /*!< Package data register base address */
  2146. #define UID_BASE (0x0BFA0700UL) /*!< Unique device ID register base address */
  2147. #define FLASHSIZE_BASE (0x0BFA07A0UL) /*!< Flash size data register base address */
  2148. /* Internal Flash OTP Area */
  2149. #define FLASH_OTP_BASE (0x0BFA0000UL) /*!< FLASH OTP (one-time programmable) base address */
  2150. #define FLASH_OTP_SIZE (0x200U) /*!< 512 bytes OTP (one-time programmable) */
  2151. /* USB OTG registers Base address */
  2152. #define USB_OTG_GLOBAL_BASE (0x0000UL)
  2153. #define USB_OTG_DEVICE_BASE (0x0800UL)
  2154. #define USB_OTG_IN_ENDPOINT_BASE (0x0900UL)
  2155. #define USB_OTG_OUT_ENDPOINT_BASE (0x0B00UL)
  2156. #define USB_OTG_EP_REG_SIZE (0x0020UL)
  2157. #define USB_OTG_HOST_BASE (0x0400UL)
  2158. #define USB_OTG_HOST_PORT_BASE (0x0440UL)
  2159. #define USB_OTG_HOST_CHANNEL_BASE (0x0500UL)
  2160. #define USB_OTG_HOST_CHANNEL_SIZE (0x0020UL)
  2161. #define USB_OTG_PCGCCTL_BASE (0x0E00UL)
  2162. #define USB_OTG_FIFO_BASE (0x1000UL)
  2163. #define USB_OTG_FIFO_SIZE (0x1000UL)
  2164. /*!< Root Secure Service Library */
  2165. /************ RSSLIB SAU system Flash region definition constants *************/
  2166. #define RSSLIB_SYS_FLASH_NS_PFUNC_START (0x0BF99E40UL)
  2167. #define RSSLIB_SYS_FLASH_NS_PFUNC_END (0x0BF99EFFUL)
  2168. /************ RSSLIB function return constants ********************************/
  2169. #define RSSLIB_ERROR (0xF5F5F5F5UL)
  2170. #define RSSLIB_SUCCESS (0xEAEAEAEAUL)
  2171. /*!< RSSLIB pointer function structure address definition */
  2172. #define RSSLIB_PFUNC_BASE RSSLIB_SYS_FLASH_NS_PFUNC_START
  2173. #define RSSLIB_PFUNC ((RSSLIB_pFunc_TypeDef *)RSSLIB_PFUNC_BASE)
  2174. /*!< HDP Area constant definition */
  2175. #define RSSLIB_HDP_AREA_Pos (0U)
  2176. #define RSSLIB_HDP_AREA_Msk (0x3UL << RSSLIB_HDP_AREA_Pos )
  2177. #define RSSLIB_HDP_AREA1_Pos (0U)
  2178. #define RSSLIB_HDP_AREA1_Msk (0x1UL << RSSLIB_HDP_AREA1_Pos )
  2179. #define RSSLIB_HDP_AREA2_Pos (1U)
  2180. #define RSSLIB_HDP_AREA2_Msk (0x1UL << RSSLIB_HDP_AREA2_Pos )
  2181. /**
  2182. * @brief Prototype of RSSLIB Close and exit HDP Function
  2183. * @detail This function close the requested hdp area passed in input
  2184. * parameter and jump to the reset handler present within the
  2185. * Vector table. The function does not return on successful execution.
  2186. * @param HdpArea notifies which hdp area to close, can be a combination of
  2187. * hdpa area 1 and hdp area 2
  2188. * @param pointer on the vector table containing the reset handler the function
  2189. * jumps to.
  2190. * @retval RSSLIB_RSS_ERROR on error on input parameter, otherwise does not return.
  2191. */
  2192. typedef uint32_t ( *RSSLIB_S_CloseExitHDP_TypeDef)( uint32_t HdpArea, uint32_t VectorTableAddr );
  2193. /**
  2194. * @brief RSSLib non-secure callable function pointer structure
  2195. */
  2196. typedef struct
  2197. {
  2198. __IM uint32_t Reserved[8];
  2199. }NSC_pFuncTypeDef;
  2200. /**
  2201. * @brief RSSLib secure callable function pointer structure
  2202. */
  2203. typedef struct
  2204. {
  2205. __IM uint32_t Reserved2[2];
  2206. __IM RSSLIB_S_CloseExitHDP_TypeDef CloseExitHDP; /*!< RSSLIB Bootloader Close and exit HDP Address offset: 0x28 */
  2207. }S_pFuncTypeDef;
  2208. /**
  2209. * @brief RSSLib function pointer structure
  2210. */
  2211. typedef struct
  2212. {
  2213. NSC_pFuncTypeDef NSC;
  2214. S_pFuncTypeDef S;
  2215. }RSSLIB_pFunc_TypeDef;
  2216. /** @} */ /* End of group STM32U5xx_Peripheral_peripheralAddr */
  2217. /* =========================================================================================================================== */
  2218. /* ================ Peripheral declaration ================ */
  2219. /* =========================================================================================================================== */
  2220. /** @addtogroup STM32U5xx_Peripheral_declaration
  2221. * @{
  2222. */
  2223. /*!< APB1 Non secure peripherals */
  2224. #define TIM2_NS ((TIM_TypeDef *) TIM2_BASE_NS)
  2225. #define TIM3_NS ((TIM_TypeDef *) TIM3_BASE_NS)
  2226. #define TIM4_NS ((TIM_TypeDef *) TIM4_BASE_NS)
  2227. #define TIM5_NS ((TIM_TypeDef *) TIM5_BASE_NS)
  2228. #define TIM6_NS ((TIM_TypeDef *) TIM6_BASE_NS)
  2229. #define TIM7_NS ((TIM_TypeDef *) TIM7_BASE_NS)
  2230. #define WWDG_NS ((WWDG_TypeDef *) WWDG_BASE_NS)
  2231. #define IWDG_NS ((IWDG_TypeDef *) IWDG_BASE_NS)
  2232. #define SPI2_NS ((SPI_TypeDef *) SPI2_BASE_NS)
  2233. #define USART2_NS ((USART_TypeDef *) USART2_BASE_NS)
  2234. #define USART3_NS ((USART_TypeDef *) USART3_BASE_NS)
  2235. #define UART4_NS ((USART_TypeDef *) UART4_BASE_NS)
  2236. #define UART5_NS ((USART_TypeDef *) UART5_BASE_NS)
  2237. #define I2C1_NS ((I2C_TypeDef *) I2C1_BASE_NS)
  2238. #define I2C2_NS ((I2C_TypeDef *) I2C2_BASE_NS)
  2239. #define CRS_NS ((CRS_TypeDef *) CRS_BASE_NS)
  2240. #define USART6_NS ((USART_TypeDef *) USART6_BASE_NS)
  2241. #define I2C5_NS ((I2C_TypeDef *) I2C5_BASE_NS)
  2242. #define I2C6_NS ((I2C_TypeDef *) I2C6_BASE_NS)
  2243. #define I2C4_NS ((I2C_TypeDef *) I2C4_BASE_NS)
  2244. #define LPTIM2_NS ((LPTIM_TypeDef *) LPTIM2_BASE_NS)
  2245. #define FDCAN1_NS ((FDCAN_GlobalTypeDef *) FDCAN1_BASE_NS)
  2246. #define FDCAN_CONFIG_NS ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE_NS)
  2247. #define UCPD1_NS ((UCPD_TypeDef *) UCPD1_BASE_NS)
  2248. /*!< APB2 Non secure peripherals */
  2249. #define TIM1_NS ((TIM_TypeDef *) TIM1_BASE_NS)
  2250. #define SPI1_NS ((SPI_TypeDef *) SPI1_BASE_NS)
  2251. #define TIM8_NS ((TIM_TypeDef *) TIM8_BASE_NS)
  2252. #define USART1_NS ((USART_TypeDef *) USART1_BASE_NS)
  2253. #define TIM15_NS ((TIM_TypeDef *) TIM15_BASE_NS)
  2254. #define TIM16_NS ((TIM_TypeDef *) TIM16_BASE_NS)
  2255. #define TIM17_NS ((TIM_TypeDef *) TIM17_BASE_NS)
  2256. #define SAI1_NS ((SAI_TypeDef *) SAI1_BASE_NS)
  2257. #define SAI1_Block_A_NS ((SAI_Block_TypeDef *)SAI1_Block_A_BASE_NS)
  2258. #define SAI1_Block_B_NS ((SAI_Block_TypeDef *)SAI1_Block_B_BASE_NS)
  2259. #define SAI2_NS ((SAI_TypeDef *) SAI2_BASE_NS)
  2260. #define SAI2_Block_A_NS ((SAI_Block_TypeDef *)SAI2_Block_A_BASE_NS)
  2261. #define SAI2_Block_B_NS ((SAI_Block_TypeDef *)SAI2_Block_B_BASE_NS)
  2262. #define LTDC_NS ((LTDC_TypeDef *) LTDC_BASE_NS)
  2263. #define LTDC_Layer1_NS ((LTDC_Layer_TypeDef *) LTDC_Layer1_BASE_NS)
  2264. #define LTDC_Layer2_NS ((LTDC_Layer_TypeDef *) LTDC_Layer2_BASE_NS)
  2265. #define DSI_NS ((DSI_TypeDef *) DSI_BASE_NS)
  2266. #define REFBIAS_NS ((REFBIAS_TypeDef *) REFBIAS_BASE_NS)
  2267. #define DPHY_NS ((DPHY_TypeDef *) DPHY_BASE_NS)
  2268. /*!< APB3 Non secure peripherals */
  2269. #define SYSCFG_NS ((SYSCFG_TypeDef *) SYSCFG_BASE_NS)
  2270. #define SPI3_NS ((SPI_TypeDef *) SPI3_BASE_NS)
  2271. #define LPUART1_NS ((USART_TypeDef *) LPUART1_BASE_NS)
  2272. #define I2C3_NS ((I2C_TypeDef *) I2C3_BASE_NS)
  2273. #define LPTIM1_NS ((LPTIM_TypeDef *) LPTIM1_BASE_NS)
  2274. #define LPTIM3_NS ((LPTIM_TypeDef *) LPTIM3_BASE_NS)
  2275. #define LPTIM4_NS ((LPTIM_TypeDef *) LPTIM4_BASE_NS)
  2276. #define OPAMP_NS ((OPAMP_TypeDef *) OPAMP_BASE_NS)
  2277. #define OPAMP1_NS ((OPAMP_TypeDef *) OPAMP1_BASE_NS)
  2278. #define OPAMP2_NS ((OPAMP_TypeDef *) OPAMP2_BASE_NS)
  2279. #define OPAMP12_COMMON_NS ((OPAMP_Common_TypeDef *) OPAMP1_BASE_NS)
  2280. #define COMP12_NS ((COMP_TypeDef *) COMP12_BASE_NS)
  2281. #define COMP1_NS ((COMP_TypeDef *) COMP1_BASE_NS)
  2282. #define COMP2_NS ((COMP_TypeDef *) COMP2_BASE_NS)
  2283. #define COMP12_COMMON_NS ((COMP_Common_TypeDef *) COMP1_BASE_NS)
  2284. #define VREFBUF_NS ((VREFBUF_TypeDef *) VREFBUF_BASE_NS)
  2285. #define RTC_NS ((RTC_TypeDef *) RTC_BASE_NS)
  2286. #define TAMP_NS ((TAMP_TypeDef *) TAMP_BASE_NS)
  2287. /*!< AHB1 Non secure peripherals */
  2288. #define GPDMA1_NS ((DMA_TypeDef *) GPDMA1_BASE_NS)
  2289. #define GPDMA1_Channel0_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel0_BASE_NS)
  2290. #define GPDMA1_Channel1_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel1_BASE_NS)
  2291. #define GPDMA1_Channel2_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel2_BASE_NS)
  2292. #define GPDMA1_Channel3_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel3_BASE_NS)
  2293. #define GPDMA1_Channel4_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel4_BASE_NS)
  2294. #define GPDMA1_Channel5_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel5_BASE_NS)
  2295. #define GPDMA1_Channel6_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel6_BASE_NS)
  2296. #define GPDMA1_Channel7_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel7_BASE_NS)
  2297. #define GPDMA1_Channel8_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel8_BASE_NS)
  2298. #define GPDMA1_Channel9_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel9_BASE_NS)
  2299. #define GPDMA1_Channel10_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel10_BASE_NS)
  2300. #define GPDMA1_Channel11_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel11_BASE_NS)
  2301. #define GPDMA1_Channel12_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel12_BASE_NS)
  2302. #define GPDMA1_Channel13_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel13_BASE_NS)
  2303. #define GPDMA1_Channel14_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel14_BASE_NS)
  2304. #define GPDMA1_Channel15_NS ((DMA_Channel_TypeDef *) GPDMA1_Channel15_BASE_NS)
  2305. #define CORDIC_NS ((CORDIC_TypeDef *) CORDIC_BASE_NS)
  2306. #define FMAC_NS ((FMAC_TypeDef *) FMAC_BASE_NS)
  2307. #define FLASH_NS ((FLASH_TypeDef *) FLASH_R_BASE_NS)
  2308. #define CRC_NS ((CRC_TypeDef *) CRC_BASE_NS)
  2309. #define TSC_NS ((TSC_TypeDef *) TSC_BASE_NS)
  2310. #define MDF1_NS ((MDF_TypeDef *) MDF1_BASE_NS)
  2311. #define MDF1_Filter0_NS ((MDF_Filter_TypeDef*) MDF1_Filter0_BASE_NS)
  2312. #define MDF1_Filter1_NS ((MDF_Filter_TypeDef*) MDF1_Filter1_BASE_NS)
  2313. #define MDF1_Filter2_NS ((MDF_Filter_TypeDef*) MDF1_Filter2_BASE_NS)
  2314. #define MDF1_Filter3_NS ((MDF_Filter_TypeDef*) MDF1_Filter3_BASE_NS)
  2315. #define MDF1_Filter4_NS ((MDF_Filter_TypeDef*) MDF1_Filter4_BASE_NS)
  2316. #define MDF1_Filter5_NS ((MDF_Filter_TypeDef*) MDF1_Filter5_BASE_NS)
  2317. #define RAMCFG_SRAM1_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM1_BASE_NS)
  2318. #define RAMCFG_SRAM2_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM2_BASE_NS)
  2319. #define RAMCFG_SRAM3_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM3_BASE_NS)
  2320. #define RAMCFG_SRAM4_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM4_BASE_NS)
  2321. #define RAMCFG_SRAM5_NS ((RAMCFG_TypeDef *) RAMCFG_SRAM5_BASE_NS)
  2322. #define RAMCFG_BKPRAM_NS ((RAMCFG_TypeDef *) RAMCFG_BKPRAM_BASE_NS)
  2323. #define DMA2D_NS ((DMA2D_TypeDef *) DMA2D_BASE_NS)
  2324. #define ICACHE_NS ((ICACHE_TypeDef *) ICACHE_BASE_NS)
  2325. #define DCACHE1_NS ((DCACHE_TypeDef *) DCACHE1_BASE_NS)
  2326. #define DCACHE2_NS ((DCACHE_TypeDef *) DCACHE2_BASE_NS)
  2327. #define GTZC_TZSC1_NS ((GTZC_TZSC_TypeDef *) GTZC_TZSC1_BASE_NS)
  2328. #define GTZC_TZIC1_NS ((GTZC_TZIC_TypeDef *) GTZC_TZIC1_BASE_NS)
  2329. #define GTZC_MPCBB1_NS ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB1_BASE_NS)
  2330. #define GTZC_MPCBB2_NS ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB2_BASE_NS)
  2331. #define GTZC_MPCBB3_NS ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB3_BASE_NS)
  2332. #define GTZC_MPCBB5_NS ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB5_BASE_NS)
  2333. #define GFXMMU_NS ((GFXMMU_TypeDef *) GFXMMU_BASE_NS)
  2334. /*!< AHB2 Non secure peripherals */
  2335. #define GPIOA_NS ((GPIO_TypeDef *) GPIOA_BASE_NS)
  2336. #define GPIOB_NS ((GPIO_TypeDef *) GPIOB_BASE_NS)
  2337. #define GPIOC_NS ((GPIO_TypeDef *) GPIOC_BASE_NS)
  2338. #define GPIOD_NS ((GPIO_TypeDef *) GPIOD_BASE_NS)
  2339. #define GPIOE_NS ((GPIO_TypeDef *) GPIOE_BASE_NS)
  2340. #define GPIOF_NS ((GPIO_TypeDef *) GPIOF_BASE_NS)
  2341. #define GPIOG_NS ((GPIO_TypeDef *) GPIOG_BASE_NS)
  2342. #define GPIOH_NS ((GPIO_TypeDef *) GPIOH_BASE_NS)
  2343. #define GPIOI_NS ((GPIO_TypeDef *) GPIOI_BASE_NS)
  2344. #define GPIOJ_NS ((GPIO_TypeDef *) GPIOJ_BASE_NS)
  2345. #define ADC1_NS ((ADC_TypeDef *) ADC1_BASE_NS)
  2346. #define ADC2_NS ((ADC_TypeDef *) ADC2_BASE_NS)
  2347. #define ADC12_COMMON_NS ((ADC_Common_TypeDef *) ADC12_COMMON_BASE_NS)
  2348. #define DCMI_NS ((DCMI_TypeDef *) DCMI_BASE_NS)
  2349. #define PSSI_NS ((PSSI_TypeDef *) PSSI_BASE_NS)
  2350. #define USB_OTG_HS_NS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_BASE_NS)
  2351. #define HASH_NS ((HASH_TypeDef *) HASH_BASE_NS)
  2352. #define HASH_DIGEST_NS ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE_NS)
  2353. #define RNG_NS ((RNG_TypeDef *) RNG_BASE_NS)
  2354. #define SDMMC1_NS ((SDMMC_TypeDef *) SDMMC1_BASE_NS)
  2355. #define SDMMC2_NS ((SDMMC_TypeDef *) SDMMC2_BASE_NS)
  2356. #define DLYB_SDMMC1_NS ((DLYB_TypeDef *) DLYB_SDMMC1_BASE_NS)
  2357. #define DLYB_SDMMC2_NS ((DLYB_TypeDef *) DLYB_SDMMC2_BASE_NS)
  2358. #define DLYB_OCTOSPI1_NS ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE_NS)
  2359. #define DLYB_OCTOSPI2_NS ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE_NS)
  2360. #define FMC_Bank1_R_NS ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE_NS)
  2361. #define FMC_Bank1E_R_NS ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE_NS)
  2362. #define FMC_Bank3_R_NS ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE_NS)
  2363. #define OCTOSPIM_NS ((OCTOSPIM_TypeDef *) OCTOSPIM_R_BASE_NS)
  2364. #define OCTOSPI1_NS ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE_NS)
  2365. #define OCTOSPI2_NS ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE_NS)
  2366. #define HSPI1_NS ((HSPI_TypeDef *) HSPI1_R_BASE_NS)
  2367. /*!< AHB3 Non secure peripherals */
  2368. #define LPGPIO1_NS ((GPIO_TypeDef *) LPGPIO1_BASE_NS)
  2369. #define PWR_NS ((PWR_TypeDef *) PWR_BASE_NS)
  2370. #define RCC_NS ((RCC_TypeDef *) RCC_BASE_NS)
  2371. #define ADC4_NS ((ADC_TypeDef *) ADC4_BASE_NS)
  2372. #define ADC4_COMMON_NS ((ADC_Common_TypeDef *) ADC4_COMMON_BASE_NS)
  2373. #define DAC1_NS ((DAC_TypeDef *) DAC1_BASE_NS)
  2374. #define EXTI_NS ((EXTI_TypeDef *) EXTI_BASE_NS)
  2375. #define GTZC_TZSC2_NS ((GTZC_TZSC_TypeDef *) GTZC_TZSC2_BASE_NS)
  2376. #define GTZC_TZIC2_NS ((GTZC_TZIC_TypeDef *) GTZC_TZIC2_BASE_NS)
  2377. #define GTZC_MPCBB4_NS ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB4_BASE_NS)
  2378. #define ADF1_NS ((MDF_TypeDef *) ADF1_BASE_NS)
  2379. #define ADF1_Filter0_NS ((MDF_Filter_TypeDef*) ADF1_Filter0_BASE_NS)
  2380. #define LPDMA1_NS ((DMA_TypeDef *) LPDMA1_BASE_NS)
  2381. #define LPDMA1_Channel0_NS ((DMA_Channel_TypeDef *) LPDMA1_Channel0_BASE_NS)
  2382. #define LPDMA1_Channel1_NS ((DMA_Channel_TypeDef *) LPDMA1_Channel1_BASE_NS)
  2383. #define LPDMA1_Channel2_NS ((DMA_Channel_TypeDef *) LPDMA1_Channel2_BASE_NS)
  2384. #define LPDMA1_Channel3_NS ((DMA_Channel_TypeDef *) LPDMA1_Channel3_BASE_NS)
  2385. /*!< APB1 Secure peripherals */
  2386. #define TIM2_S ((TIM_TypeDef *) TIM2_BASE_S)
  2387. #define TIM3_S ((TIM_TypeDef *) TIM3_BASE_S)
  2388. #define TIM4_S ((TIM_TypeDef *) TIM4_BASE_S)
  2389. #define TIM5_S ((TIM_TypeDef *) TIM5_BASE_S)
  2390. #define TIM6_S ((TIM_TypeDef *) TIM6_BASE_S)
  2391. #define TIM7_S ((TIM_TypeDef *) TIM7_BASE_S)
  2392. #define WWDG_S ((WWDG_TypeDef *) WWDG_BASE_S)
  2393. #define IWDG_S ((IWDG_TypeDef *) IWDG_BASE_S)
  2394. #define SPI2_S ((SPI_TypeDef *) SPI2_BASE_S)
  2395. #define USART2_S ((USART_TypeDef *) USART2_BASE_S)
  2396. #define USART3_S ((USART_TypeDef *) USART3_BASE_S)
  2397. #define UART4_S ((USART_TypeDef *) UART4_BASE_S)
  2398. #define UART5_S ((USART_TypeDef *) UART5_BASE_S)
  2399. #define I2C1_S ((I2C_TypeDef *) I2C1_BASE_S)
  2400. #define I2C2_S ((I2C_TypeDef *) I2C2_BASE_S)
  2401. #define CRS_S ((CRS_TypeDef *) CRS_BASE_S)
  2402. #define USART6_S ((USART_TypeDef *) USART6_BASE_S)
  2403. #define I2C5_S ((I2C_TypeDef *) I2C5_BASE_S)
  2404. #define I2C6_S ((I2C_TypeDef *) I2C6_BASE_S)
  2405. #define I2C4_S ((I2C_TypeDef *) I2C4_BASE_S)
  2406. #define LPTIM2_S ((LPTIM_TypeDef *) LPTIM2_BASE_S)
  2407. #define FDCAN1_S ((FDCAN_GlobalTypeDef *) FDCAN1_BASE_S)
  2408. #define FDCAN_CONFIG_S ((FDCAN_Config_TypeDef *) FDCAN_CONFIG_BASE_S)
  2409. #define UCPD1_S ((UCPD_TypeDef *) UCPD1_BASE_S)
  2410. /*!< APB2 Secure peripherals */
  2411. #define TIM1_S ((TIM_TypeDef *) TIM1_BASE_S)
  2412. #define SPI1_S ((SPI_TypeDef *) SPI1_BASE_S)
  2413. #define TIM8_S ((TIM_TypeDef *) TIM8_BASE_S)
  2414. #define USART1_S ((USART_TypeDef *) USART1_BASE_S)
  2415. #define TIM15_S ((TIM_TypeDef *) TIM15_BASE_S)
  2416. #define TIM16_S ((TIM_TypeDef *) TIM16_BASE_S)
  2417. #define TIM17_S ((TIM_TypeDef *) TIM17_BASE_S)
  2418. #define SAI1_S ((SAI_TypeDef *) SAI1_BASE_S)
  2419. #define SAI1_Block_A_S ((SAI_Block_TypeDef *)SAI1_Block_A_BASE_S)
  2420. #define SAI1_Block_B_S ((SAI_Block_TypeDef *)SAI1_Block_B_BASE_S)
  2421. #define SAI2_S ((SAI_TypeDef *) SAI2_BASE_S)
  2422. #define SAI2_Block_A_S ((SAI_Block_TypeDef *)SAI2_Block_A_BASE_S)
  2423. #define SAI2_Block_B_S ((SAI_Block_TypeDef *)SAI2_Block_B_BASE_S)
  2424. #define LTDC_S ((LTDC_TypeDef *) LTDC_BASE_S)
  2425. #define LTDC_Layer1_S ((LTDC_Layer_TypeDef *) LTDC_Layer1_BASE_S)
  2426. #define LTDC_Layer2_S ((LTDC_Layer_TypeDef *) LTDC_Layer2_BASE_S)
  2427. #define DSI_S ((DSI_TypeDef *) DSI_BASE_S)
  2428. #define REFBIAS_S ((REFBIAS_TypeDef *) REFBIAS_BASE_S)
  2429. #define DPHY_S ((DPHY_TypeDef *) DPHY_BASE_S)
  2430. /*!< APB3 secure peripherals */
  2431. #define SYSCFG_S ((SYSCFG_TypeDef *) SYSCFG_BASE_S)
  2432. #define SPI3_S ((SPI_TypeDef *) SPI3_BASE_S)
  2433. #define LPUART1_S ((USART_TypeDef *) LPUART1_BASE_S)
  2434. #define I2C3_S ((I2C_TypeDef *) I2C3_BASE_S)
  2435. #define LPTIM1_S ((LPTIM_TypeDef *) LPTIM1_BASE_S)
  2436. #define LPTIM3_S ((LPTIM_TypeDef *) LPTIM3_BASE_S)
  2437. #define LPTIM4_S ((LPTIM_TypeDef *) LPTIM4_BASE_S)
  2438. #define OPAMP_S ((OPAMP_TypeDef *) OPAMP_BASE_S)
  2439. #define OPAMP1_S ((OPAMP_TypeDef *) OPAMP1_BASE_S)
  2440. #define OPAMP2_S ((OPAMP_TypeDef *) OPAMP2_BASE_S)
  2441. #define OPAMP12_COMMON_S ((OPAMP_Common_TypeDef *) OPAMP1_BASE_S)
  2442. #define COMP12_S ((COMP_TypeDef *) COMP12_BASE_S)
  2443. #define COMP1_S ((COMP_TypeDef *) COMP1_BASE_S)
  2444. #define COMP2_S ((COMP_TypeDef *) COMP2_BASE_S)
  2445. #define COMP12_COMMON_S ((COMP_Common_TypeDef *) COMP1_BASE_S)
  2446. #define VREFBUF_S ((VREFBUF_TypeDef *) VREFBUF_BASE_S)
  2447. #define RTC_S ((RTC_TypeDef *) RTC_BASE_S)
  2448. #define TAMP_S ((TAMP_TypeDef *) TAMP_BASE_S)
  2449. /*!< AHB1 Secure peripherals */
  2450. #define GPDMA1_S ((DMA_TypeDef *) GPDMA1_BASE_S)
  2451. #define GPDMA1_Channel0_S ((DMA_Channel_TypeDef *) GPDMA1_Channel0_BASE_S)
  2452. #define GPDMA1_Channel1_S ((DMA_Channel_TypeDef *) GPDMA1_Channel1_BASE_S)
  2453. #define GPDMA1_Channel2_S ((DMA_Channel_TypeDef *) GPDMA1_Channel2_BASE_S)
  2454. #define GPDMA1_Channel3_S ((DMA_Channel_TypeDef *) GPDMA1_Channel3_BASE_S)
  2455. #define GPDMA1_Channel4_S ((DMA_Channel_TypeDef *) GPDMA1_Channel4_BASE_S)
  2456. #define GPDMA1_Channel5_S ((DMA_Channel_TypeDef *) GPDMA1_Channel5_BASE_S)
  2457. #define GPDMA1_Channel6_S ((DMA_Channel_TypeDef *) GPDMA1_Channel6_BASE_S)
  2458. #define GPDMA1_Channel7_S ((DMA_Channel_TypeDef *) GPDMA1_Channel7_BASE_S)
  2459. #define GPDMA1_Channel8_S ((DMA_Channel_TypeDef *) GPDMA1_Channel8_BASE_S)
  2460. #define GPDMA1_Channel9_S ((DMA_Channel_TypeDef *) GPDMA1_Channel9_BASE_S)
  2461. #define GPDMA1_Channel10_S ((DMA_Channel_TypeDef *) GPDMA1_Channel10_BASE_S)
  2462. #define GPDMA1_Channel11_S ((DMA_Channel_TypeDef *) GPDMA1_Channel11_BASE_S)
  2463. #define GPDMA1_Channel12_S ((DMA_Channel_TypeDef *) GPDMA1_Channel12_BASE_S)
  2464. #define GPDMA1_Channel13_S ((DMA_Channel_TypeDef *) GPDMA1_Channel13_BASE_S)
  2465. #define GPDMA1_Channel14_S ((DMA_Channel_TypeDef *) GPDMA1_Channel14_BASE_S)
  2466. #define GPDMA1_Channel15_S ((DMA_Channel_TypeDef *) GPDMA1_Channel15_BASE_S)
  2467. #define CORDIC_S ((CORDIC_TypeDef *) CORDIC_BASE_S)
  2468. #define FMAC_S ((FMAC_TypeDef *) FMAC_BASE_S)
  2469. #define FLASH_S ((FLASH_TypeDef *) FLASH_R_BASE_S)
  2470. #define CRC_S ((CRC_TypeDef *) CRC_BASE_S)
  2471. #define TSC_S ((TSC_TypeDef *) TSC_BASE_S)
  2472. #define MDF1_S ((MDF_TypeDef *) MDF1_BASE_S)
  2473. #define MDF1_Filter0_S ((MDF_Filter_TypeDef*) MDF1_Filter0_BASE_S)
  2474. #define MDF1_Filter1_S ((MDF_Filter_TypeDef*) MDF1_Filter1_BASE_S)
  2475. #define MDF1_Filter2_S ((MDF_Filter_TypeDef*) MDF1_Filter2_BASE_S)
  2476. #define MDF1_Filter3_S ((MDF_Filter_TypeDef*) MDF1_Filter3_BASE_S)
  2477. #define MDF1_Filter4_S ((MDF_Filter_TypeDef*) MDF1_Filter4_BASE_S)
  2478. #define MDF1_Filter5_S ((MDF_Filter_TypeDef*) MDF1_Filter5_BASE_S)
  2479. #define RAMCFG_SRAM1_S ((RAMCFG_TypeDef *) RAMCFG_SRAM1_BASE_S)
  2480. #define RAMCFG_SRAM2_S ((RAMCFG_TypeDef *) RAMCFG_SRAM2_BASE_S)
  2481. #define RAMCFG_SRAM3_S ((RAMCFG_TypeDef *) RAMCFG_SRAM3_BASE_S)
  2482. #define RAMCFG_SRAM4_S ((RAMCFG_TypeDef *) RAMCFG_SRAM4_BASE_S)
  2483. #define RAMCFG_SRAM5_S ((RAMCFG_TypeDef *) RAMCFG_SRAM5_BASE_S)
  2484. #define RAMCFG_BKPRAM_S ((RAMCFG_TypeDef *) RAMCFG_BKPRAM_BASE_S)
  2485. #define DMA2D_S ((DMA2D_TypeDef *) DMA2D_BASE_S)
  2486. #define ICACHE_S ((ICACHE_TypeDef *) ICACHE_BASE_S)
  2487. #define DCACHE1_S ((DCACHE_TypeDef *) DCACHE1_BASE_S)
  2488. #define DCACHE2_S ((DCACHE_TypeDef *) DCACHE2_BASE_S)
  2489. #define GTZC_TZSC1_S ((GTZC_TZSC_TypeDef *) GTZC_TZSC1_BASE_S)
  2490. #define GTZC_TZIC1_S ((GTZC_TZIC_TypeDef *) GTZC_TZIC1_BASE_S)
  2491. #define GTZC_MPCBB1_S ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB1_BASE_S)
  2492. #define GTZC_MPCBB2_S ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB2_BASE_S)
  2493. #define GTZC_MPCBB3_S ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB3_BASE_S)
  2494. #define GTZC_MPCBB5_S ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB5_BASE_S)
  2495. #define GFXMMU_S ((GFXMMU_TypeDef *) GFXMMU_BASE_S)
  2496. /*!< AHB2 Secure peripherals */
  2497. #define GPIOA_S ((GPIO_TypeDef *) GPIOA_BASE_S)
  2498. #define GPIOB_S ((GPIO_TypeDef *) GPIOB_BASE_S)
  2499. #define GPIOC_S ((GPIO_TypeDef *) GPIOC_BASE_S)
  2500. #define GPIOD_S ((GPIO_TypeDef *) GPIOD_BASE_S)
  2501. #define GPIOE_S ((GPIO_TypeDef *) GPIOE_BASE_S)
  2502. #define GPIOF_S ((GPIO_TypeDef *) GPIOF_BASE_S)
  2503. #define GPIOG_S ((GPIO_TypeDef *) GPIOG_BASE_S)
  2504. #define GPIOH_S ((GPIO_TypeDef *) GPIOH_BASE_S)
  2505. #define GPIOI_S ((GPIO_TypeDef *) GPIOI_BASE_S)
  2506. #define GPIOJ_S ((GPIO_TypeDef *) GPIOJ_BASE_S)
  2507. #define ADC1_S ((ADC_TypeDef *) ADC1_BASE_S)
  2508. #define ADC2_S ((ADC_TypeDef *) ADC2_BASE_S)
  2509. #define ADC12_COMMON_S ((ADC_Common_TypeDef *) ADC12_COMMON_BASE_S)
  2510. #define DCMI_S ((DCMI_TypeDef *) DCMI_BASE_S)
  2511. #define PSSI_S ((PSSI_TypeDef *) PSSI_BASE_S)
  2512. #define USB_OTG_HS_S ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_BASE_S)
  2513. #define HASH_S ((HASH_TypeDef *) HASH_BASE_S)
  2514. #define HASH_DIGEST_S ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE_S)
  2515. #define RNG_S ((RNG_TypeDef *) RNG_BASE_S)
  2516. #define SDMMC1_S ((SDMMC_TypeDef *) SDMMC1_BASE_S)
  2517. #define SDMMC2_S ((SDMMC_TypeDef *) SDMMC2_BASE_S)
  2518. #define DLYB_SDMMC1_S ((DLYB_TypeDef *) DLYB_SDMMC1_BASE_S)
  2519. #define DLYB_SDMMC2_S ((DLYB_TypeDef *) DLYB_SDMMC2_BASE_S)
  2520. #define DLYB_OCTOSPI1_S ((DLYB_TypeDef *) DLYB_OCTOSPI1_BASE_S)
  2521. #define DLYB_OCTOSPI2_S ((DLYB_TypeDef *) DLYB_OCTOSPI2_BASE_S)
  2522. #define FMC_Bank1_R_S ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE_S)
  2523. #define FMC_Bank1E_R_S ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE_S)
  2524. #define FMC_Bank3_R_S ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE_S)
  2525. #define OCTOSPIM_S ((OCTOSPIM_TypeDef *) OCTOSPIM_R_BASE_S)
  2526. #define OCTOSPI1_S ((OCTOSPI_TypeDef *) OCTOSPI1_R_BASE_S)
  2527. #define OCTOSPI2_S ((OCTOSPI_TypeDef *) OCTOSPI2_R_BASE_S)
  2528. #define HSPI1_S ((HSPI_TypeDef *) HSPI1_R_BASE_S)
  2529. /*!< AHB3 Secure peripherals */
  2530. #define LPGPIO1_S ((GPIO_TypeDef *) LPGPIO1_BASE_S)
  2531. #define PWR_S ((PWR_TypeDef *) PWR_BASE_S)
  2532. #define RCC_S ((RCC_TypeDef *) RCC_BASE_S)
  2533. #define ADC4_S ((ADC_TypeDef *) ADC4_BASE_S)
  2534. #define ADC4_COMMON_S ((ADC_Common_TypeDef *) ADC4_COMMON_BASE_S)
  2535. #define DAC1_S ((DAC_TypeDef *) DAC1_BASE_S)
  2536. #define EXTI_S ((EXTI_TypeDef *) EXTI_BASE_S)
  2537. #define GTZC_TZSC2_S ((GTZC_TZSC_TypeDef *) GTZC_TZSC2_BASE_S)
  2538. #define GTZC_TZIC2_S ((GTZC_TZIC_TypeDef *) GTZC_TZIC2_BASE_S)
  2539. #define GTZC_MPCBB4_S ((GTZC_MPCBB_TypeDef *) GTZC_MPCBB4_BASE_S)
  2540. #define ADF1_S ((MDF_TypeDef *) ADF1_BASE_S)
  2541. #define ADF1_Filter0_S ((MDF_Filter_TypeDef*) ADF1_Filter0_BASE_S)
  2542. #define LPDMA1_S ((DMA_TypeDef *) LPDMA1_BASE_S)
  2543. #define LPDMA1_Channel0_S ((DMA_Channel_TypeDef *) LPDMA1_Channel0_BASE_S)
  2544. #define LPDMA1_Channel1_S ((DMA_Channel_TypeDef *) LPDMA1_Channel1_BASE_S)
  2545. #define LPDMA1_Channel2_S ((DMA_Channel_TypeDef *) LPDMA1_Channel2_BASE_S)
  2546. #define LPDMA1_Channel3_S ((DMA_Channel_TypeDef *) LPDMA1_Channel3_BASE_S)
  2547. /*!< DBGMCU peripheral */
  2548. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  2549. /*!< Memory & Instance aliases and base addresses for Non-Secure/Secure peripherals */
  2550. #if defined (__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE == 3U)
  2551. /*!< Memory base addresses for Secure peripherals */
  2552. #define FLASH_BASE FLASH_BASE_S
  2553. #define SRAM1_BASE SRAM1_BASE_S
  2554. #define SRAM2_BASE SRAM2_BASE_S
  2555. #define SRAM3_BASE SRAM3_BASE_S
  2556. #define SRAM4_BASE SRAM4_BASE_S
  2557. #define SRAM5_BASE SRAM5_BASE_S
  2558. #define BKPSRAM_BASE BKPSRAM_BASE_S
  2559. #define PERIPH_BASE PERIPH_BASE_S
  2560. #define APB1PERIPH_BASE APB1PERIPH_BASE_S
  2561. #define APB2PERIPH_BASE APB2PERIPH_BASE_S
  2562. #define AHB1PERIPH_BASE AHB1PERIPH_BASE_S
  2563. #define AHB2PERIPH_BASE AHB2PERIPH_BASE_S
  2564. /*!< Instance aliases and base addresses for Secure peripherals */
  2565. #define CORDIC CORDIC_S
  2566. #define CORDIC_BASE CORDIC_BASE_S
  2567. #define RCC RCC_S
  2568. #define RCC_BASE RCC_BASE_S
  2569. #define DCMI DCMI_S
  2570. #define DCMI_BASE DCMI_BASE_S
  2571. #define PSSI PSSI_S
  2572. #define PSSI_BASE PSSI_BASE_S
  2573. #define FLASH FLASH_S
  2574. #define FLASH_R_BASE FLASH_R_BASE_S
  2575. #define FMAC FMAC_S
  2576. #define FMAC_BASE FMAC_BASE_S
  2577. #define GPDMA1 GPDMA1_S
  2578. #define GPDMA1_BASE GPDMA1_BASE_S
  2579. #define GPDMA1_Channel0 GPDMA1_Channel0_S
  2580. #define GPDMA1_Channel0_BASE GPDMA1_Channel0_BASE_S
  2581. #define GPDMA1_Channel1 GPDMA1_Channel1_S
  2582. #define GPDMA1_Channel1_BASE GPDMA1_Channel1_BASE_S
  2583. #define GPDMA1_Channel2 GPDMA1_Channel2_S
  2584. #define GPDMA1_Channel2_BASE GPDMA1_Channel2_BASE_S
  2585. #define GPDMA1_Channel3 GPDMA1_Channel3_S
  2586. #define GPDMA1_Channel3_BASE GPDMA1_Channel3_BASE_S
  2587. #define GPDMA1_Channel4 GPDMA1_Channel4_S
  2588. #define GPDMA1_Channel4_BASE GPDMA1_Channel4_BASE_S
  2589. #define GPDMA1_Channel5 GPDMA1_Channel5_S
  2590. #define GPDMA1_Channel5_BASE GPDMA1_Channel5_BASE_S
  2591. #define GPDMA1_Channel6 GPDMA1_Channel6_S
  2592. #define GPDMA1_Channel6_BASE GPDMA1_Channel6_BASE_S
  2593. #define GPDMA1_Channel7 GPDMA1_Channel7_S
  2594. #define GPDMA1_Channel7_BASE GPDMA1_Channel7_BASE_S
  2595. #define GPDMA1_Channel8 GPDMA1_Channel8_S
  2596. #define GPDMA1_Channel8_BASE GPDMA1_Channel8_BASE_S
  2597. #define GPDMA1_Channel9 GPDMA1_Channel9_S
  2598. #define GPDMA1_Channel9_BASE GPDMA1_Channel9_BASE_S
  2599. #define GPDMA1_Channel10 GPDMA1_Channel10_S
  2600. #define GPDMA1_Channel10_BASE GPDMA1_Channel10_BASE_S
  2601. #define GPDMA1_Channel11 GPDMA1_Channel11_S
  2602. #define GPDMA1_Channel11_BASE GPDMA1_Channel11_BASE_S
  2603. #define GPDMA1_Channel12 GPDMA1_Channel12_S
  2604. #define GPDMA1_Channel12_BASE GPDMA1_Channel12_BASE_S
  2605. #define GPDMA1_Channel13 GPDMA1_Channel13_S
  2606. #define GPDMA1_Channel13_BASE GPDMA1_Channel13_BASE_S
  2607. #define GPDMA1_Channel14 GPDMA1_Channel14_S
  2608. #define GPDMA1_Channel14_BASE GPDMA1_Channel14_BASE_S
  2609. #define GPDMA1_Channel15 GPDMA1_Channel15_S
  2610. #define GPDMA1_Channel15_BASE GPDMA1_Channel15_BASE_S
  2611. #define LPDMA1 LPDMA1_S
  2612. #define LPDMA1_BASE LPDMA1_BASE_S
  2613. #define LPDMA1_Channel0 LPDMA1_Channel0_S
  2614. #define LPDMA1_Channel0_BASE LPDMA1_Channel0_BASE_S
  2615. #define LPDMA1_Channel1 LPDMA1_Channel1_S
  2616. #define LPDMA1_Channel1_BASE LPDMA1_Channel1_BASE_S
  2617. #define LPDMA1_Channel2 LPDMA1_Channel2_S
  2618. #define LPDMA1_Channel2_BASE LPDMA1_Channel2_BASE_S
  2619. #define LPDMA1_Channel3 LPDMA1_Channel3_S
  2620. #define LPDMA1_Channel3_BASE LPDMA1_Channel3_BASE_S
  2621. #define GPIOA GPIOA_S
  2622. #define GPIOA_BASE GPIOA_BASE_S
  2623. #define GPIOB GPIOB_S
  2624. #define GPIOB_BASE GPIOB_BASE_S
  2625. #define GPIOC GPIOC_S
  2626. #define GPIOC_BASE GPIOC_BASE_S
  2627. #define GPIOD GPIOD_S
  2628. #define GPIOD_BASE GPIOD_BASE_S
  2629. #define GPIOE GPIOE_S
  2630. #define GPIOE_BASE GPIOE_BASE_S
  2631. #define GPIOF GPIOF_S
  2632. #define GPIOF_BASE GPIOF_BASE_S
  2633. #define GPIOG GPIOG_S
  2634. #define GPIOG_BASE GPIOG_BASE_S
  2635. #define GPIOH GPIOH_S
  2636. #define GPIOH_BASE GPIOH_BASE_S
  2637. #define GPIOI GPIOI_S
  2638. #define GPIOI_BASE GPIOI_BASE_S
  2639. #define GPIOJ GPIOJ_S
  2640. #define GPIOJ_BASE GPIOJ_BASE_S
  2641. #define LPGPIO1 LPGPIO1_S
  2642. #define LPGPIO1_BASE LPGPIO1_BASE_S
  2643. #define PWR PWR_S
  2644. #define PWR_BASE PWR_BASE_S
  2645. #define RAMCFG_SRAM1 RAMCFG_SRAM1_S
  2646. #define RAMCFG_SRAM1_BASE RAMCFG_SRAM1_BASE_S
  2647. #define RAMCFG_SRAM2 RAMCFG_SRAM2_S
  2648. #define RAMCFG_SRAM2_BASE RAMCFG_SRAM2_BASE_S
  2649. #define RAMCFG_SRAM3 RAMCFG_SRAM3_S
  2650. #define RAMCFG_SRAM3_BASE RAMCFG_SRAM3_BASE_S
  2651. #define RAMCFG_SRAM4 RAMCFG_SRAM4_S
  2652. #define RAMCFG_SRAM4_BASE RAMCFG_SRAM4_BASE_S
  2653. #define RAMCFG_SRAM5 RAMCFG_SRAM5_S
  2654. #define RAMCFG_SRAM5_BASE RAMCFG_SRAM5_BASE_S
  2655. #define RAMCFG_BKPRAM RAMCFG_BKPRAM_S
  2656. #define RAMCFG_BKPRAM_BASE RAMCFG_BKPRAM_BASE_S
  2657. #define EXTI EXTI_S
  2658. #define EXTI_BASE EXTI_BASE_S
  2659. #define ICACHE ICACHE_S
  2660. #define ICACHE_BASE ICACHE_BASE_S
  2661. #define DCACHE1 DCACHE1_S
  2662. #define DCACHE1_BASE DCACHE1_BASE_S
  2663. #define DCACHE2 DCACHE2_S
  2664. #define DCACHE2_BASE DCACHE2_BASE_S
  2665. #define GTZC_TZSC1 GTZC_TZSC1_S
  2666. #define GTZC_TZSC1_BASE GTZC_TZSC1_BASE_S
  2667. #define GTZC_TZSC2 GTZC_TZSC2_S
  2668. #define GTZC_TZSC2_BASE GTZC_TZSC2_BASE_S
  2669. #define GTZC_TZIC1 GTZC_TZIC1_S
  2670. #define GTZC_TZIC1_BASE GTZC_TZIC1_BASE_S
  2671. #define GTZC_TZIC2 GTZC_TZIC2_S
  2672. #define GTZC_TZIC2_BASE GTZC_TZIC2_BASE_S
  2673. #define GTZC_MPCBB1 GTZC_MPCBB1_S
  2674. #define GTZC_MPCBB1_BASE GTZC_MPCBB1_BASE_S
  2675. #define GTZC_MPCBB2 GTZC_MPCBB2_S
  2676. #define GTZC_MPCBB2_BASE GTZC_MPCBB2_BASE_S
  2677. #define GTZC_MPCBB3 GTZC_MPCBB3_S
  2678. #define GTZC_MPCBB3_BASE GTZC_MPCBB3_BASE_S
  2679. #define GTZC_MPCBB4 GTZC_MPCBB4_S
  2680. #define GTZC_MPCBB4_BASE GTZC_MPCBB4_BASE_S
  2681. #define GTZC_MPCBB5 GTZC_MPCBB5_S
  2682. #define GTZC_MPCBB5_BASE GTZC_MPCBB5_BASE_S
  2683. #define RTC RTC_S
  2684. #define RTC_BASE RTC_BASE_S
  2685. #define TAMP TAMP_S
  2686. #define TAMP_BASE TAMP_BASE_S
  2687. #define TIM1 TIM1_S
  2688. #define TIM1_BASE TIM1_BASE_S
  2689. #define TIM2 TIM2_S
  2690. #define TIM2_BASE TIM2_BASE_S
  2691. #define TIM3 TIM3_S
  2692. #define TIM3_BASE TIM3_BASE_S
  2693. #define TIM4 TIM4_S
  2694. #define TIM4_BASE TIM4_BASE_S
  2695. #define TIM5 TIM5_S
  2696. #define TIM5_BASE TIM5_BASE_S
  2697. #define TIM6 TIM6_S
  2698. #define TIM6_BASE TIM6_BASE_S
  2699. #define TIM7 TIM7_S
  2700. #define TIM7_BASE TIM7_BASE_S
  2701. #define TIM8 TIM8_S
  2702. #define TIM8_BASE TIM8_BASE_S
  2703. #define TIM15 TIM15_S
  2704. #define TIM15_BASE TIM15_BASE_S
  2705. #define TIM16 TIM16_S
  2706. #define TIM16_BASE TIM16_BASE_S
  2707. #define TIM17 TIM17_S
  2708. #define TIM17_BASE TIM17_BASE_S
  2709. #define WWDG WWDG_S
  2710. #define WWDG_BASE WWDG_BASE_S
  2711. #define IWDG IWDG_S
  2712. #define IWDG_BASE IWDG_BASE_S
  2713. #define SPI1 SPI1_S
  2714. #define SPI1_BASE SPI1_BASE_S
  2715. #define SPI2 SPI2_S
  2716. #define SPI2_BASE SPI2_BASE_S
  2717. #define SPI3 SPI3_S
  2718. #define SPI3_BASE SPI3_BASE_S
  2719. #define USART1 USART1_S
  2720. #define USART1_BASE USART1_BASE_S
  2721. #define USART2 USART2_S
  2722. #define USART2_BASE USART2_BASE_S
  2723. #define USART3 USART3_S
  2724. #define USART3_BASE USART3_BASE_S
  2725. #define UART4 UART4_S
  2726. #define UART4_BASE UART4_BASE_S
  2727. #define UART5 UART5_S
  2728. #define UART5_BASE UART5_BASE_S
  2729. #define USART6 USART6_S
  2730. #define USART6_BASE USART6_BASE_S
  2731. #define I2C1 I2C1_S
  2732. #define I2C1_BASE I2C1_BASE_S
  2733. #define I2C2 I2C2_S
  2734. #define I2C2_BASE I2C2_BASE_S
  2735. #define I2C3 I2C3_S
  2736. #define I2C3_BASE I2C3_BASE_S
  2737. #define I2C4 I2C4_S
  2738. #define I2C4_BASE I2C4_BASE_S
  2739. #define I2C5 I2C5_S
  2740. #define I2C5_BASE I2C5_BASE_S
  2741. #define I2C6 I2C6_S
  2742. #define I2C6_BASE I2C6_BASE_S
  2743. #define CRS CRS_S
  2744. #define CRS_BASE CRS_BASE_S
  2745. #define FDCAN1 FDCAN1_S
  2746. #define FDCAN1_BASE FDCAN1_BASE_S
  2747. #define FDCAN_CONFIG FDCAN_CONFIG_S
  2748. #define FDCAN_CONFIG_BASE FDCAN_CONFIG_BASE_S
  2749. #define SRAMCAN_BASE SRAMCAN_BASE_S
  2750. #define DAC DAC_S
  2751. #define DAC_BASE DAC_BASE_S
  2752. #define DAC1 DAC1_S
  2753. #define DAC1_BASE DAC1_BASE_S
  2754. #define OPAMP OPAMP_S
  2755. #define OPAMP_BASE OPAMP_BASE_S
  2756. #define OPAMP1 OPAMP1_S
  2757. #define OPAMP1_BASE OPAMP1_BASE_S
  2758. #define OPAMP2 OPAMP2_S
  2759. #define OPAMP2_BASE OPAMP2_BASE_S
  2760. #define OPAMP12_COMMON OPAMP12_COMMON_S
  2761. #define OPAMP12_COMMON_BASE OPAMP12_COMMON_BASE_S
  2762. #define LPTIM1 LPTIM1_S
  2763. #define LPTIM1_BASE LPTIM1_BASE_S
  2764. #define LPTIM2 LPTIM2_S
  2765. #define LPTIM2_BASE LPTIM2_BASE_S
  2766. #define LPTIM3 LPTIM3_S
  2767. #define LPTIM3_BASE LPTIM3_BASE_S
  2768. #define LPTIM4 LPTIM4_S
  2769. #define LPTIM4_BASE LPTIM4_BASE_S
  2770. #define LPUART1 LPUART1_S
  2771. #define LPUART1_BASE LPUART1_BASE_S
  2772. #define UCPD1 UCPD1_S
  2773. #define UCPD1_BASE UCPD1_BASE_S
  2774. #define SYSCFG SYSCFG_S
  2775. #define SYSCFG_BASE SYSCFG_BASE_S
  2776. #define VREFBUF VREFBUF_S
  2777. #define VREFBUF_BASE VREFBUF_BASE_S
  2778. #define COMP12 COMP12_S
  2779. #define COMP12_BASE COMP12_BASE_S
  2780. #define COMP1 COMP1_S
  2781. #define COMP1_BASE COMP1_BASE_S
  2782. #define COMP2 COMP2_S
  2783. #define COMP2_BASE COMP2_BASE_S
  2784. #define COMP12_COMMON COMP12_COMMON_S
  2785. #define COMP12_COMMON_BASE COMP1_BASE_S
  2786. #define SAI1 SAI1_S
  2787. #define SAI1_BASE SAI1_BASE_S
  2788. #define SAI1_Block_A SAI1_Block_A_S
  2789. #define SAI1_Block_A_BASE SAI1_Block_A_BASE_S
  2790. #define SAI1_Block_B SAI1_Block_B_S
  2791. #define SAI1_Block_B_BASE SAI1_Block_B_BASE_S
  2792. #define SAI2 SAI2_S
  2793. #define SAI2_BASE SAI2_BASE_S
  2794. #define SAI2_Block_A SAI2_Block_A_S
  2795. #define SAI2_Block_A_BASE SAI2_Block_A_BASE_S
  2796. #define SAI2_Block_B SAI2_Block_B_S
  2797. #define SAI2_Block_B_BASE SAI2_Block_B_BASE_S
  2798. #define CRC CRC_S
  2799. #define CRC_BASE CRC_BASE_S
  2800. #define TSC TSC_S
  2801. #define TSC_BASE TSC_BASE_S
  2802. #define ADC1 ADC1_S
  2803. #define ADC1_BASE ADC1_BASE_S
  2804. #define ADC2 ADC2_S
  2805. #define ADC2_BASE ADC2_BASE_S
  2806. #define ADC12_COMMON ADC12_COMMON_S
  2807. #define ADC12_COMMON_BASE ADC12_COMMON_BASE_S
  2808. #define ADC4 ADC4_S
  2809. #define ADC4_BASE ADC4_BASE_S
  2810. #define ADC4_COMMON ADC4_COMMON_S
  2811. #define ADC4_COMMON_BASE ADC4_COMMON_BASE_S
  2812. #define HASH HASH_S
  2813. #define HASH_BASE HASH_BASE_S
  2814. #define HASH_DIGEST HASH_DIGEST_S
  2815. #define HASH_DIGEST_BASE HASH_DIGEST_BASE_S
  2816. #define RNG RNG_S
  2817. #define RNG_BASE RNG_BASE_S
  2818. #define SDMMC1 SDMMC1_S
  2819. #define SDMMC1_BASE SDMMC1_BASE_S
  2820. #define SDMMC2 SDMMC2_S
  2821. #define SDMMC2_BASE SDMMC2_BASE_S
  2822. #define FMC_Bank1_R FMC_Bank1_R_S
  2823. #define FMC_Bank1_R_BASE FMC_Bank1_R_BASE_S
  2824. #define FMC_Bank1E_R FMC_Bank1E_R_S
  2825. #define FMC_Bank1E_R_BASE FMC_Bank1E_R_BASE_S
  2826. #define FMC_Bank3_R FMC_Bank3_R_S
  2827. #define FMC_Bank3_R_BASE FMC_Bank3_R_BASE_S
  2828. #define OCTOSPI1 OCTOSPI1_S
  2829. #define OCTOSPI1_R_BASE OCTOSPI1_R_BASE_S
  2830. #define OCTOSPI2 OCTOSPI2_S
  2831. #define OCTOSPI2_R_BASE OCTOSPI2_R_BASE_S
  2832. #define OCTOSPIM OCTOSPIM_S
  2833. #define OCTOSPIM_R_BASE OCTOSPIM_R_BASE_S
  2834. #define DLYB_SDMMC1 DLYB_SDMMC1_S
  2835. #define DLYB_SDMMC1_BASE DLYB_SDMMC1_BASE_S
  2836. #define DLYB_SDMMC2 DLYB_SDMMC2_S
  2837. #define DLYB_SDMMC2_BASE DLYB_SDMMC2_BASE_S
  2838. #define DLYB_OCTOSPI1 DLYB_OCTOSPI1_S
  2839. #define DLYB_OCTOSPI1_BASE DLYB_OCTOSPI1_BASE_S
  2840. #define DLYB_OCTOSPI2 DLYB_OCTOSPI2_S
  2841. #define DLYB_OCTOSPI2_BASE DLYB_OCTOSPI2_BASE_S
  2842. #define HSPI1 HSPI1_S
  2843. #define HSPI1_R_BASE HSPI1_R_BASE_S
  2844. #define DMA2D DMA2D_S
  2845. #define DMA2D_BASE DMA2D_BASE_S
  2846. #define USB_OTG_HS USB_OTG_HS_S
  2847. #define USB_OTG_HS_BASE USB_OTG_HS_BASE_S
  2848. #define MDF1 MDF1_S
  2849. #define MDF1_BASE MDF1_BASE_S
  2850. #define MDF1_Filter0 MDF1_Filter0_S
  2851. #define MDF1_Filter0_BASE MDF1_Filter0_BASE_S
  2852. #define MDF1_Filter1 MDF1_Filter1_S
  2853. #define MDF1_Filter1_BASE MDF1_Filter1_BASE_S
  2854. #define MDF1_Filter2 MDF1_Filter2_S
  2855. #define MDF1_Filter2_BASE MDF1_Filter2_BASE_S
  2856. #define MDF1_Filter3 MDF1_Filter3_S
  2857. #define MDF1_Filter3_BASE MDF1_Filter3_BASE_S
  2858. #define MDF1_Filter4 MDF1_Filter4_S
  2859. #define MDF1_Filter4_BASE MDF1_Filter4_BASE_S
  2860. #define MDF1_Filter5 MDF1_Filter5_S
  2861. #define MDF1_Filter5_BASE MDF1_Filter5_BASE_S
  2862. #define ADF1 ADF1_S
  2863. #define ADF1_BASE ADF1_BASE_S
  2864. #define ADF1_Filter0 ADF1_Filter0_S
  2865. #define ADF1_Filter0_BASE ADF1_Filter0_BASE_S
  2866. #define GFXMMU GFXMMU_S
  2867. #define GFXMMU_BASE GFXMMU_BASE_S
  2868. /* GFXMMU virtual buffers base address */
  2869. #define GFXMMU_VIRTUAL_BUFFERS_BASE GFXMMU_VIRTUAL_BUFFERS_BASE_S
  2870. #define GFXMMU_VIRTUAL_BUFFER0_BASE GFXMMU_VIRTUAL_BUFFER0_BASE_S
  2871. #define GFXMMU_VIRTUAL_BUFFER1_BASE GFXMMU_VIRTUAL_BUFFER1_BASE_S
  2872. #define GFXMMU_VIRTUAL_BUFFER2_BASE GFXMMU_VIRTUAL_BUFFER2_BASE_S
  2873. #define GFXMMU_VIRTUAL_BUFFER3_BASE GFXMMU_VIRTUAL_BUFFER3_BASE_S
  2874. #define GPU2D GPU2D_BASE_S
  2875. #define LTDC LTDC_S
  2876. #define LTDC_BASE LTDC_BASE_S
  2877. #define LTDC_Layer1_BASE LTDC_Layer1_BASE_S
  2878. #define LTDC_Layer2_BASE LTDC_Layer2_BASE_S
  2879. #define DSI DSI_S
  2880. #define DSI_BASE DSI_BASE_S
  2881. #define REFBIAS REFBIAS_S
  2882. #define REFBIAS_BASE REFBIAS_BASE_S
  2883. #define DPHY DPHY_S
  2884. #define DPHY_BASE DPHY_BASE_S
  2885. #else
  2886. /*!< Memory base addresses for Non secure peripherals */
  2887. #define FLASH_BASE FLASH_BASE_NS
  2888. #define SRAM1_BASE SRAM1_BASE_NS
  2889. #define SRAM2_BASE SRAM2_BASE_NS
  2890. #define SRAM3_BASE SRAM3_BASE_NS
  2891. #define SRAM4_BASE SRAM4_BASE_NS
  2892. #define SRAM5_BASE SRAM5_BASE_NS
  2893. #define BKPSRAM_BASE BKPSRAM_BASE_NS
  2894. #define PERIPH_BASE PERIPH_BASE_NS
  2895. #define APB1PERIPH_BASE APB1PERIPH_BASE_NS
  2896. #define APB2PERIPH_BASE APB2PERIPH_BASE_NS
  2897. #define AHB1PERIPH_BASE AHB1PERIPH_BASE_NS
  2898. #define AHB2PERIPH_BASE AHB2PERIPH_BASE_NS
  2899. /*!< Instance aliases and base addresses for Non secure peripherals */
  2900. #define CORDIC CORDIC_NS
  2901. #define CORDIC_BASE CORDIC_BASE_NS
  2902. #define RCC RCC_NS
  2903. #define RCC_BASE RCC_BASE_NS
  2904. #define DMA2D DMA2D_NS
  2905. #define DMA2D_BASE DMA2D_BASE_NS
  2906. #define DCMI DCMI_NS
  2907. #define DCMI_BASE DCMI_BASE_NS
  2908. #define PSSI PSSI_NS
  2909. #define PSSI_BASE PSSI_BASE_NS
  2910. #define FLASH FLASH_NS
  2911. #define FLASH_R_BASE FLASH_R_BASE_NS
  2912. #define FMAC FMAC_NS
  2913. #define FMAC_BASE FMAC_BASE_NS
  2914. #define GPDMA1 GPDMA1_NS
  2915. #define GPDMA1_BASE GPDMA1_BASE_NS
  2916. #define GPDMA1_Channel0 GPDMA1_Channel0_NS
  2917. #define GPDMA1_Channel0_BASE GPDMA1_Channel0_BASE_NS
  2918. #define GPDMA1_Channel1 GPDMA1_Channel1_NS
  2919. #define GPDMA1_Channel1_BASE GPDMA1_Channel1_BASE_NS
  2920. #define GPDMA1_Channel2 GPDMA1_Channel2_NS
  2921. #define GPDMA1_Channel2_BASE GPDMA1_Channel2_BASE_NS
  2922. #define GPDMA1_Channel3 GPDMA1_Channel3_NS
  2923. #define GPDMA1_Channel3_BASE GPDMA1_Channel3_BASE_NS
  2924. #define GPDMA1_Channel4 GPDMA1_Channel4_NS
  2925. #define GPDMA1_Channel4_BASE GPDMA1_Channel4_BASE_NS
  2926. #define GPDMA1_Channel5 GPDMA1_Channel5_NS
  2927. #define GPDMA1_Channel5_BASE GPDMA1_Channel5_BASE_NS
  2928. #define GPDMA1_Channel6 GPDMA1_Channel6_NS
  2929. #define GPDMA1_Channel6_BASE GPDMA1_Channel6_BASE_NS
  2930. #define GPDMA1_Channel7 GPDMA1_Channel7_NS
  2931. #define GPDMA1_Channel7_BASE GPDMA1_Channel7_BASE_NS
  2932. #define GPDMA1_Channel8 GPDMA1_Channel8_NS
  2933. #define GPDMA1_Channel8_BASE GPDMA1_Channel8_BASE_NS
  2934. #define GPDMA1_Channel9 GPDMA1_Channel9_NS
  2935. #define GPDMA1_Channel9_BASE GPDMA1_Channel9_BASE_NS
  2936. #define GPDMA1_Channel10 GPDMA1_Channel10_NS
  2937. #define GPDMA1_Channel10_BASE GPDMA1_Channel10_BASE_NS
  2938. #define GPDMA1_Channel11 GPDMA1_Channel11_NS
  2939. #define GPDMA1_Channel11_BASE GPDMA1_Channel11_BASE_NS
  2940. #define GPDMA1_Channel12 GPDMA1_Channel12_NS
  2941. #define GPDMA1_Channel12_BASE GPDMA1_Channel12_BASE_NS
  2942. #define GPDMA1_Channel13 GPDMA1_Channel13_NS
  2943. #define GPDMA1_Channel13_BASE GPDMA1_Channel13_BASE_NS
  2944. #define GPDMA1_Channel14 GPDMA1_Channel14_NS
  2945. #define GPDMA1_Channel14_BASE GPDMA1_Channel14_BASE_NS
  2946. #define GPDMA1_Channel15 GPDMA1_Channel15_NS
  2947. #define GPDMA1_Channel15_BASE GPDMA1_Channel15_BASE_NS
  2948. #define LPDMA1 LPDMA1_NS
  2949. #define LPDMA1_BASE LPDMA1_BASE_NS
  2950. #define LPDMA1_Channel0 LPDMA1_Channel0_NS
  2951. #define LPDMA1_Channel0_BASE LPDMA1_Channel0_BASE_NS
  2952. #define LPDMA1_Channel1 LPDMA1_Channel1_NS
  2953. #define LPDMA1_Channel1_BASE LPDMA1_Channel1_BASE_NS
  2954. #define LPDMA1_Channel2 LPDMA1_Channel2_NS
  2955. #define LPDMA1_Channel2_BASE LPDMA1_Channel2_BASE_NS
  2956. #define LPDMA1_Channel3 LPDMA1_Channel3_NS
  2957. #define LPDMA1_Channel3_BASE LPDMA1_Channel3_BASE_NS
  2958. #define GPIOA GPIOA_NS
  2959. #define GPIOA_BASE GPIOA_BASE_NS
  2960. #define GPIOB GPIOB_NS
  2961. #define GPIOB_BASE GPIOB_BASE_NS
  2962. #define GPIOC GPIOC_NS
  2963. #define GPIOC_BASE GPIOC_BASE_NS
  2964. #define GPIOD GPIOD_NS
  2965. #define GPIOD_BASE GPIOD_BASE_NS
  2966. #define GPIOE GPIOE_NS
  2967. #define GPIOE_BASE GPIOE_BASE_NS
  2968. #define GPIOF GPIOF_NS
  2969. #define GPIOF_BASE GPIOF_BASE_NS
  2970. #define GPIOG GPIOG_NS
  2971. #define GPIOG_BASE GPIOG_BASE_NS
  2972. #define GPIOH GPIOH_NS
  2973. #define GPIOH_BASE GPIOH_BASE_NS
  2974. #define GPIOI GPIOI_NS
  2975. #define GPIOI_BASE GPIOI_BASE_NS
  2976. #define GPIOJ GPIOJ_NS
  2977. #define GPIOJ_BASE GPIOJ_BASE_NS
  2978. #define LPGPIO1 LPGPIO1_NS
  2979. #define LPGPIO1_BASE LPGPIO1_BASE_NS
  2980. #define PWR PWR_NS
  2981. #define PWR_BASE PWR_BASE_NS
  2982. #define RAMCFG_SRAM1 RAMCFG_SRAM1_NS
  2983. #define RAMCFG_SRAM1_BASE RAMCFG_SRAM1_BASE_NS
  2984. #define RAMCFG_SRAM2 RAMCFG_SRAM2_NS
  2985. #define RAMCFG_SRAM2_BASE RAMCFG_SRAM2_BASE_NS
  2986. #define RAMCFG_SRAM3 RAMCFG_SRAM3_NS
  2987. #define RAMCFG_SRAM3_BASE RAMCFG_SRAM3_BASE_NS
  2988. #define RAMCFG_SRAM4 RAMCFG_SRAM4_NS
  2989. #define RAMCFG_SRAM4_BASE RAMCFG_SRAM4_BASE_NS
  2990. #define RAMCFG_SRAM5 RAMCFG_SRAM5_NS
  2991. #define RAMCFG_SRAM5_BASE RAMCFG_SRAM5_BASE_NS
  2992. #define RAMCFG_BKPRAM RAMCFG_BKPRAM_NS
  2993. #define RAMCFG_BKPRAM_BASE RAMCFG_BKPRAM_BASE_NS
  2994. #define EXTI EXTI_NS
  2995. #define EXTI_BASE EXTI_BASE_NS
  2996. #define ICACHE ICACHE_NS
  2997. #define ICACHE_BASE ICACHE_BASE_NS
  2998. #define DCACHE1 DCACHE1_NS
  2999. #define DCACHE1_BASE DCACHE1_BASE_NS
  3000. #define DCACHE2 DCACHE2_NS
  3001. #define DCACHE2_BASE DCACHE2_BASE_NS
  3002. #define GTZC_TZSC1 GTZC_TZSC1_NS
  3003. #define GTZC_TZSC1_BASE GTZC_TZSC1_BASE_NS
  3004. #define GTZC_TZSC2 GTZC_TZSC2_NS
  3005. #define GTZC_TZSC2_BASE GTZC_TZSC2_BASE_NS
  3006. #define GTZC_TZIC1 GTZC_TZIC1_NS
  3007. #define GTZC_TZIC1_BASE GTZC_TZIC1_BASE_NS
  3008. #define GTZC_TZIC2 GTZC_TZIC2_NS
  3009. #define GTZC_TZIC2_BASE GTZC_TZIC2_BASE_NS
  3010. #define GTZC_MPCBB1 GTZC_MPCBB1_NS
  3011. #define GTZC_MPCBB1_BASE GTZC_MPCBB1_BASE_NS
  3012. #define GTZC_MPCBB2 GTZC_MPCBB2_NS
  3013. #define GTZC_MPCBB2_BASE GTZC_MPCBB2_BASE_NS
  3014. #define GTZC_MPCBB3 GTZC_MPCBB3_NS
  3015. #define GTZC_MPCBB3_BASE GTZC_MPCBB3_BASE_NS
  3016. #define GTZC_MPCBB4 GTZC_MPCBB4_NS
  3017. #define GTZC_MPCBB4_BASE GTZC_MPCBB4_BASE_NS
  3018. #define GTZC_MPCBB5 GTZC_MPCBB5_NS
  3019. #define GTZC_MPCBB5_BASE GTZC_MPCBB5_BASE_NS
  3020. #define RTC RTC_NS
  3021. #define RTC_BASE RTC_BASE_NS
  3022. #define TAMP TAMP_NS
  3023. #define TAMP_BASE TAMP_BASE_NS
  3024. #define TIM1 TIM1_NS
  3025. #define TIM1_BASE TIM1_BASE_NS
  3026. #define TIM2 TIM2_NS
  3027. #define TIM2_BASE TIM2_BASE_NS
  3028. #define TIM3 TIM3_NS
  3029. #define TIM3_BASE TIM3_BASE_NS
  3030. #define TIM4 TIM4_NS
  3031. #define TIM4_BASE TIM4_BASE_NS
  3032. #define TIM5 TIM5_NS
  3033. #define TIM5_BASE TIM5_BASE_NS
  3034. #define TIM6 TIM6_NS
  3035. #define TIM6_BASE TIM6_BASE_NS
  3036. #define TIM7 TIM7_NS
  3037. #define TIM7_BASE TIM7_BASE_NS
  3038. #define TIM8 TIM8_NS
  3039. #define TIM8_BASE TIM8_BASE_NS
  3040. #define TIM15 TIM15_NS
  3041. #define TIM15_BASE TIM15_BASE_NS
  3042. #define TIM16 TIM16_NS
  3043. #define TIM16_BASE TIM16_BASE_NS
  3044. #define TIM17 TIM17_NS
  3045. #define TIM17_BASE TIM17_BASE_NS
  3046. #define WWDG WWDG_NS
  3047. #define WWDG_BASE WWDG_BASE_NS
  3048. #define IWDG IWDG_NS
  3049. #define IWDG_BASE IWDG_BASE_NS
  3050. #define SPI1 SPI1_NS
  3051. #define SPI1_BASE SPI1_BASE_NS
  3052. #define SPI2 SPI2_NS
  3053. #define SPI2_BASE SPI2_BASE_NS
  3054. #define SPI3 SPI3_NS
  3055. #define SPI3_BASE SPI3_BASE_NS
  3056. #define USART1 USART1_NS
  3057. #define USART1_BASE USART1_BASE_NS
  3058. #define USART2 USART2_NS
  3059. #define USART2_BASE USART2_BASE_NS
  3060. #define USART3 USART3_NS
  3061. #define USART3_BASE USART3_BASE_NS
  3062. #define UART4 UART4_NS
  3063. #define UART4_BASE UART4_BASE_NS
  3064. #define UART5 UART5_NS
  3065. #define UART5_BASE UART5_BASE_NS
  3066. #define USART6 USART6_NS
  3067. #define USART6_BASE USART6_BASE_NS
  3068. #define I2C1 I2C1_NS
  3069. #define I2C1_BASE I2C1_BASE_NS
  3070. #define I2C2 I2C2_NS
  3071. #define I2C2_BASE I2C2_BASE_NS
  3072. #define I2C3 I2C3_NS
  3073. #define I2C3_BASE I2C3_BASE_NS
  3074. #define I2C4 I2C4_NS
  3075. #define I2C4_BASE I2C4_BASE_NS
  3076. #define I2C5 I2C5_NS
  3077. #define I2C5_BASE I2C5_BASE_NS
  3078. #define I2C6 I2C6_NS
  3079. #define I2C6_BASE I2C6_BASE_NS
  3080. #define CRS CRS_NS
  3081. #define CRS_BASE CRS_BASE_NS
  3082. #define FDCAN1 FDCAN1_NS
  3083. #define FDCAN1_BASE FDCAN1_BASE_NS
  3084. #define FDCAN_CONFIG FDCAN_CONFIG_NS
  3085. #define FDCAN_CONFIG_BASE FDCAN_CONFIG_BASE_NS
  3086. #define SRAMCAN_BASE SRAMCAN_BASE_NS
  3087. #define DAC1 DAC1_NS
  3088. #define DAC1_BASE DAC1_BASE_NS
  3089. #define OPAMP OPAMP_NS
  3090. #define OPAMP_BASE OPAMP_BASE_NS
  3091. #define OPAMP1 OPAMP1_NS
  3092. #define OPAMP1_BASE OPAMP1_BASE_NS
  3093. #define OPAMP2 OPAMP2_NS
  3094. #define OPAMP2_BASE OPAMP2_BASE_NS
  3095. #define OPAMP12_COMMON OPAMP12_COMMON_NS
  3096. #define OPAMP12_COMMON_BASE OPAMP12_COMMON_BASE_NS
  3097. #define LPTIM1 LPTIM1_NS
  3098. #define LPTIM1_BASE LPTIM1_BASE_NS
  3099. #define LPTIM2 LPTIM2_NS
  3100. #define LPTIM2_BASE LPTIM2_BASE_NS
  3101. #define LPTIM3 LPTIM3_NS
  3102. #define LPTIM3_BASE LPTIM3_BASE_NS
  3103. #define LPTIM4 LPTIM4_NS
  3104. #define LPTIM4_BASE LPTIM4_BASE_NS
  3105. #define LPUART1 LPUART1_NS
  3106. #define LPUART1_BASE LPUART1_BASE_NS
  3107. #define UCPD1 UCPD1_NS
  3108. #define UCPD1_BASE UCPD1_BASE_NS
  3109. #define SYSCFG SYSCFG_NS
  3110. #define SYSCFG_BASE SYSCFG_BASE_NS
  3111. #define VREFBUF VREFBUF_NS
  3112. #define VREFBUF_BASE VREFBUF_BASE_NS
  3113. #define COMP12 COMP12_NS
  3114. #define COMP12_BASE COMP12_BASE_NS
  3115. #define COMP1 COMP1_NS
  3116. #define COMP1_BASE COMP1_BASE_NS
  3117. #define COMP2 COMP2_NS
  3118. #define COMP2_BASE COMP2_BASE_NS
  3119. #define COMP12_COMMON COMP12_COMMON_NS
  3120. #define COMP12_COMMON_BASE COMP1_BASE_NS
  3121. #define SAI1 SAI1_NS
  3122. #define SAI1_BASE SAI1_BASE_NS
  3123. #define SAI1_Block_A SAI1_Block_A_NS
  3124. #define SAI1_Block_A_BASE SAI1_Block_A_BASE_NS
  3125. #define SAI1_Block_B SAI1_Block_B_NS
  3126. #define SAI1_Block_B_BASE SAI1_Block_B_BASE_NS
  3127. #define SAI2 SAI2_NS
  3128. #define SAI2_BASE SAI2_BASE_NS
  3129. #define SAI2_Block_A SAI2_Block_A_NS
  3130. #define SAI2_Block_A_BASE SAI2_Block_A_BASE_NS
  3131. #define SAI2_Block_B SAI2_Block_B_NS
  3132. #define SAI2_Block_B_BASE SAI2_Block_B_BASE_NS
  3133. #define CRC CRC_NS
  3134. #define CRC_BASE CRC_BASE_NS
  3135. #define TSC TSC_NS
  3136. #define TSC_BASE TSC_BASE_NS
  3137. #define ADC1 ADC1_NS
  3138. #define ADC1_BASE ADC1_BASE_NS
  3139. #define ADC2 ADC2_NS
  3140. #define ADC2_BASE ADC2_BASE_NS
  3141. #define ADC12_COMMON ADC12_COMMON_NS
  3142. #define ADC12_COMMON_BASE ADC12_COMMON_BASE_NS
  3143. #define ADC4 ADC4_NS
  3144. #define ADC4_BASE ADC4_BASE_NS
  3145. #define ADC4_COMMON ADC4_COMMON_NS
  3146. #define ADC4_COMMON_BASE ADC4_COMMON_BASE_NS
  3147. #define HASH HASH_NS
  3148. #define HASH_BASE HASH_BASE_NS
  3149. #define HASH_DIGEST HASH_DIGEST_NS
  3150. #define HASH_DIGEST_BASE HASH_DIGEST_BASE_NS
  3151. #define RNG RNG_NS
  3152. #define RNG_BASE RNG_BASE_NS
  3153. #define SDMMC1 SDMMC1_NS
  3154. #define SDMMC1_BASE SDMMC1_BASE_NS
  3155. #define SDMMC2 SDMMC2_NS
  3156. #define SDMMC2_BASE SDMMC2_BASE_NS
  3157. #define FMC_Bank1_R FMC_Bank1_R_NS
  3158. #define FMC_Bank1_R_BASE FMC_Bank1_R_BASE_NS
  3159. #define FMC_Bank1E_R FMC_Bank1E_R_NS
  3160. #define FMC_Bank1E_R_BASE FMC_Bank1E_R_BASE_NS
  3161. #define FMC_Bank3_R FMC_Bank3_R_NS
  3162. #define FMC_Bank3_R_BASE FMC_Bank3_R_BASE_NS
  3163. #define OCTOSPI1 OCTOSPI1_NS
  3164. #define OCTOSPI1_R_BASE OCTOSPI1_R_BASE_NS
  3165. #define OCTOSPI2 OCTOSPI2_NS
  3166. #define OCTOSPI2_R_BASE OCTOSPI2_R_BASE_NS
  3167. #define OCTOSPIM OCTOSPIM_NS
  3168. #define OCTOSPIM_R_BASE OCTOSPIM_R_BASE_NS
  3169. #define DLYB_SDMMC1 DLYB_SDMMC1_NS
  3170. #define DLYB_SDMMC1_BASE DLYB_SDMMC1_BASE_NS
  3171. #define DLYB_SDMMC2 DLYB_SDMMC2_NS
  3172. #define DLYB_SDMMC2_BASE DLYB_SDMMC2_BASE_NS
  3173. #define DLYB_OCTOSPI1 DLYB_OCTOSPI1_NS
  3174. #define DLYB_OCTOSPI1_BASE DLYB_OCTOSPI1_BASE_NS
  3175. #define DLYB_OCTOSPI2 DLYB_OCTOSPI2_NS
  3176. #define DLYB_OCTOSPI2_BASE DLYB_OCTOSPI2_BASE_NS
  3177. #define HSPI1 HSPI1_NS
  3178. #define HSPI1_R_BASE HSPI1_R_BASE_NS
  3179. #define USB_OTG_HS USB_OTG_HS_NS
  3180. #define USB_OTG_HS_BASE USB_OTG_HS_BASE_NS
  3181. #define MDF1 MDF1_NS
  3182. #define MDF1_BASE MDF1_BASE_NS
  3183. #define MDF1_Filter0 MDF1_Filter0_NS
  3184. #define MDF1_Filter0_BASE MDF1_Filter0_BASE_NS
  3185. #define MDF1_Filter1 MDF1_Filter1_NS
  3186. #define MDF1_Filter1_BASE MDF1_Filter1_BASE_NS
  3187. #define MDF1_Filter2 MDF1_Filter2_NS
  3188. #define MDF1_Filter2_BASE MDF1_Filter2_BASE_NS
  3189. #define MDF1_Filter3 MDF1_Filter3_NS
  3190. #define MDF1_Filter3_BASE MDF1_Filter3_BASE_NS
  3191. #define MDF1_Filter4 MDF1_Filter4_NS
  3192. #define MDF1_Filter4_BASE MDF1_Filter4_BASE_NS
  3193. #define MDF1_Filter5 MDF1_Filter5_NS
  3194. #define MDF1_Filter5_BASE MDF1_Filter5_BASE_NS
  3195. #define ADF1 ADF1_NS
  3196. #define ADF1_BASE ADF1_BASE_NS
  3197. #define ADF1_Filter0 ADF1_Filter0_NS
  3198. #define ADF1_Filter0_BASE ADF1_Filter0_BASE_NS
  3199. #define GFXMMU GFXMMU_NS
  3200. #define GFXMMU_BASE GFXMMU_BASE_NS
  3201. /* GFXMMU virtual buffers base address */
  3202. #define GFXMMU_VIRTUAL_BUFFERS_BASE GFXMMU_VIRTUAL_BUFFERS_BASE_NS
  3203. #define GFXMMU_VIRTUAL_BUFFER0_BASE GFXMMU_VIRTUAL_BUFFER0_BASE_NS
  3204. #define GFXMMU_VIRTUAL_BUFFER1_BASE GFXMMU_VIRTUAL_BUFFER1_BASE_NS
  3205. #define GFXMMU_VIRTUAL_BUFFER2_BASE GFXMMU_VIRTUAL_BUFFER2_BASE_NS
  3206. #define GFXMMU_VIRTUAL_BUFFER3_BASE GFXMMU_VIRTUAL_BUFFER3_BASE_NS
  3207. #define GPU2D GPU2D_BASE_NS
  3208. #define LTDC LTDC_NS
  3209. #define LTDC_BASE LTDC_BASE_NS
  3210. #define LTDC_Layer1 LTDC_Layer1_NS
  3211. #define LTDC_Layer1_BASE LTDC_Layer1_BASE_NS
  3212. #define LTDC_Layer2 LTDC_Layer2_NS
  3213. #define LTDC_Layer2_BASE LTDC_Layer2_BASE_NS
  3214. #define DSI DSI_NS
  3215. #define DSI_BASE DSI_BASE_NS
  3216. #define REFBIAS REFBIAS_NS
  3217. #define REFBIAS_BASE REFBIAS_BASE_NS
  3218. #define DPHY DPHY_NS
  3219. #define DPHY_BASE DPHY_BASE_NS
  3220. #endif
  3221. /** @addtogroup Hardware_Constant_Definition
  3222. * @{
  3223. */
  3224. #define LSI_STARTUP_TIME 260U /*!< LSI Maximum startup time in us */
  3225. /**
  3226. * @}
  3227. */
  3228. /******************************************************************************/
  3229. /* */
  3230. /* Analog to Digital Converter */
  3231. /* */
  3232. /******************************************************************************/
  3233. /******************************* ADC VERSION ********************************/
  3234. #define ADC_VER_V5_X
  3235. #define ADC_MULTIMODE_SUPPORT
  3236. /******************** Bit definition for ADC_ISR register ********************/
  3237. #define ADC_ISR_ADRDY_Pos (0U)
  3238. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  3239. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready (ADRDY) flag */
  3240. #define ADC_ISR_EOSMP_Pos (1U)
  3241. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  3242. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC End of Sampling flag */
  3243. #define ADC_ISR_EOC_Pos (2U)
  3244. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  3245. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC End of Regular Conversion flag */
  3246. #define ADC_ISR_EOS_Pos (3U)
  3247. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  3248. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC End of Regular sequence of Conversions flag */
  3249. #define ADC_ISR_OVR_Pos (4U)
  3250. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  3251. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC overrun flag */
  3252. #define ADC_ISR_JEOC_Pos (5U)
  3253. #define ADC_ISR_JEOC_Msk (0x1UL << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
  3254. #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC End of Injected Conversion flag */
  3255. #define ADC_ISR_JEOS_Pos (6U)
  3256. #define ADC_ISR_JEOS_Msk (0x1UL << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
  3257. #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC End of Injected sequence of Conversions flag */
  3258. #define ADC_ISR_AWD1_Pos (7U)
  3259. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  3260. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC Analog watchdog 1 flag */
  3261. #define ADC_ISR_AWD2_Pos (8U)
  3262. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  3263. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC Analog watchdog 2 flag */
  3264. #define ADC_ISR_AWD3_Pos (9U)
  3265. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  3266. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC Analog watchdog 3 flag */
  3267. #define ADC_ISR_JQOVF_Pos (10U)
  3268. #define ADC_ISR_JQOVF_Msk (0x1UL << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
  3269. #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC Injected Context Queue Overflow flag */
  3270. #define ADC_ISR_EOCAL_Pos (11U)
  3271. #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
  3272. #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC End of Calibration flag */
  3273. #define ADC_ISR_LDORDY_Pos (12U)
  3274. #define ADC_ISR_LDORDY_Msk (0x1UL << ADC_ISR_LDORDY_Pos) /*!< 0x00001000 */
  3275. #define ADC_ISR_LDORDY ADC_ISR_LDORDY_Msk /*!< ADC Voltage Regulator Ready flag */
  3276. /******************** Bit definition for ADC_IER register ********************/
  3277. #define ADC_IER_ADRDYIE_Pos (0U)
  3278. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  3279. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready (ADRDY) interrupt source */
  3280. #define ADC_IER_EOSMPIE_Pos (1U)
  3281. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  3282. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC End of Sampling interrupt source */
  3283. #define ADC_IER_EOCIE_Pos (2U)
  3284. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  3285. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC End of Regular Conversion interrupt source */
  3286. #define ADC_IER_EOSIE_Pos (3U)
  3287. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  3288. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC End of Regular sequence of Conversions interrupt source */
  3289. #define ADC_IER_OVRIE_Pos (4U)
  3290. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  3291. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC overrun interrupt source */
  3292. #define ADC_IER_JEOCIE_Pos (5U)
  3293. #define ADC_IER_JEOCIE_Msk (0x1UL << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
  3294. #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC End of Injected Conversion interrupt source */
  3295. #define ADC_IER_JEOSIE_Pos (6U)
  3296. #define ADC_IER_JEOSIE_Msk (0x1UL << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
  3297. #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC End of Injected sequence of Conversions interrupt source */
  3298. #define ADC_IER_AWD1IE_Pos (7U)
  3299. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  3300. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC Analog watchdog 1 interrupt source */
  3301. #define ADC_IER_AWD2IE_Pos (8U)
  3302. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  3303. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC Analog watchdog 2 interrupt source */
  3304. #define ADC_IER_AWD3IE_Pos (9U)
  3305. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  3306. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC Analog watchdog 3 interrupt source */
  3307. #define ADC_IER_JQOVFIE_Pos (10U)
  3308. #define ADC_IER_JQOVFIE_Msk (0x1UL << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
  3309. #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC Injected Context Queue Overflow interrupt source */
  3310. #define ADC_IER_EOCALIE_Pos (11U)
  3311. #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
  3312. #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC End of Calibration Enable */
  3313. #define ADC_IER_LDORDYIE_Pos (12U)
  3314. #define ADC_IER_LDORDYIE_Msk (0x1UL << ADC_IER_LDORDYIE_Pos) /*!< 0x00001000 */
  3315. #define ADC_IER_LDORDYIE ADC_IER_LDORDYIE_Msk /*!< ADC Voltage Regulator Ready flag */
  3316. /******************** Bit definition for ADC_CR register ********************/
  3317. #define ADC_CR_ADEN_Pos (0U)
  3318. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  3319. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC Enable control */
  3320. #define ADC_CR_ADDIS_Pos (1U)
  3321. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  3322. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC Disable command */
  3323. #define ADC_CR_ADSTART_Pos (2U)
  3324. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  3325. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC Start of Regular conversion */
  3326. #define ADC_CR_JADSTART_Pos (3U)
  3327. #define ADC_CR_JADSTART_Msk (0x1UL << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
  3328. #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC Start of injected conversion */
  3329. #define ADC_CR_ADSTP_Pos (4U)
  3330. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  3331. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC Stop of Regular conversion */
  3332. #define ADC_CR_JADSTP_Pos (5U)
  3333. #define ADC_CR_JADSTP_Msk (0x1UL << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
  3334. #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC Stop of injected conversion */
  3335. #define ADC_CR_ADCALLIN_Pos (16U)
  3336. #define ADC_CR_ADCALLIN_Msk (0x1UL << ADC_CR_ADCALLIN_Pos) /*!< 0x00010000 */
  3337. #define ADC_CR_ADCALLIN ADC_CR_ADCALLIN_Msk /*!< ADC Linearity calibration */
  3338. #define ADC_CR_CALINDEX_Pos (24U)
  3339. #define ADC_CR_CALINDEX_Msk (0xFUL << ADC_CR_CALINDEX_Pos) /*!< 0x0F000000 */
  3340. #define ADC_CR_CALINDEX ADC_CR_CALINDEX_Msk /*!< ADC calibration factor selection */
  3341. #define ADC_CR_CALINDEX0_Pos (24U)
  3342. #define ADC_CR_CALINDEX0_Msk (0x1UL << ADC_CR_CALINDEX0_Pos) /*!< 0x01000000 */
  3343. #define ADC_CR_CALINDEX0 ADC_CR_CALINDEX0_Msk /*!< ADC calibration factor selection (bit 0) */
  3344. #define ADC_CR_CALINDEX1_Pos (25U)
  3345. #define ADC_CR_CALINDEX1_Msk (0x1UL << ADC_CR_CALINDEX1_Pos) /*!< 0x02000000 */
  3346. #define ADC_CR_CALINDEX1 ADC_CR_CALINDEX1_Msk /*!< ADC calibration factor selection (bit 1) */
  3347. #define ADC_CR_CALINDEX2_Pos (26U)
  3348. #define ADC_CR_CALINDEX2_Msk (0x1UL << ADC_CR_CALINDEX2_Pos) /*!< 0x04000000 */
  3349. #define ADC_CR_CALINDEX2 ADC_CR_CALINDEX2_Msk /*!< ADC calibration factor selection (bit 2) */
  3350. #define ADC_CR_CALINDEX3_Pos (27U)
  3351. #define ADC_CR_CALINDEX3_Msk (0x1UL << ADC_CR_CALINDEX3_Pos) /*!< 0x08000000 */
  3352. #define ADC_CR_CALINDEX3 ADC_CR_CALINDEX3_Msk /*!< ADC calibration factor selection (bit 3) */
  3353. #define ADC_CR_ADVREGEN_Pos (28U)
  3354. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  3355. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage regulator Enable */
  3356. #define ADC_CR_DEEPPWD_Pos (29U)
  3357. #define ADC_CR_DEEPPWD_Msk (0x1UL << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
  3358. #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC Deep power down Enable */
  3359. #define ADC_CR_ADCAL_Pos (31U)
  3360. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  3361. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC Calibration */
  3362. /******************** Bit definition for ADC_CFGR register ********************/
  3363. #define ADC_CFGR1_DMNGT_Pos (0U)
  3364. #define ADC_CFGR1_DMNGT_Msk (0x3UL << ADC_CFGR1_DMNGT_Pos) /*!< 0x00000003 */
  3365. #define ADC_CFGR1_DMNGT ADC_CFGR1_DMNGT_Msk /*!< ADC Data Management configuration */
  3366. #define ADC_CFGR1_DMNGT_0 (0x1UL << ADC_CFGR1_DMNGT_Pos) /*!< 0x00000001 */
  3367. #define ADC_CFGR1_DMNGT_1 (0x2UL << ADC_CFGR1_DMNGT_Pos) /*!< 0x00000002 */
  3368. #define ADC_CFGR1_RES_Pos (2U)
  3369. #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x0000000C */
  3370. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC Data resolution */
  3371. #define ADC_CFGR1_RES_0 (0x1UL << ADC_CFGR1_RES_Pos) /*!< 0x00000004 */
  3372. #define ADC_CFGR1_RES_1 (0x2UL << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  3373. #define ADC4_CFGR1_DMAEN_Pos (0U)
  3374. #define ADC4_CFGR1_DMAEN_Msk (0x1UL << ADC4_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  3375. #define ADC4_CFGR1_DMAEN ADC4_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */
  3376. #define ADC4_CFGR1_DMACFG_Pos (1U)
  3377. #define ADC4_CFGR1_DMACFG_Msk (0x1UL << ADC4_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  3378. #define ADC4_CFGR1_DMACFG ADC4_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */
  3379. #define ADC4_CFGR1_SCANDIR_Pos (4U)
  3380. #define ADC4_CFGR1_SCANDIR_Msk (0x1UL << ADC4_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  3381. #define ADC4_CFGR1_SCANDIR ADC4_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  3382. #define ADC4_CFGR1_ALIGN_Pos (5U)
  3383. #define ADC4_CFGR1_ALIGN_Msk (0x1UL << ADC4_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  3384. #define ADC4_CFGR1_ALIGN ADC4_CFGR1_ALIGN_Msk /*!< ADC data alignment */
  3385. #define ADC_CFGR1_EXTSEL_Pos (5U)
  3386. #define ADC_CFGR1_EXTSEL_Msk (0x1FUL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000003E0 */
  3387. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC External trigger selection for regular group */
  3388. #define ADC_CFGR1_EXTSEL_0 (0x01UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000020 */
  3389. #define ADC_CFGR1_EXTSEL_1 (0x02UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  3390. #define ADC_CFGR1_EXTSEL_2 (0x04UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  3391. #define ADC_CFGR1_EXTSEL_3 (0x08UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  3392. #define ADC_CFGR1_EXTSEL_4 (0x10UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000200 */
  3393. #define ADC_CFGR1_EXTEN_Pos (10U)
  3394. #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  3395. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC External trigger enable and polarity selection for regular channels */
  3396. #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  3397. #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  3398. #define ADC_CFGR1_OVRMOD_Pos (12U)
  3399. #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  3400. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC overrun mode */
  3401. #define ADC_CFGR1_CONT_Pos (13U)
  3402. #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  3403. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC Single/continuous conversion mode for regular conversion */
  3404. #define ADC_CFGR1_AUTDLY_Pos (14U)
  3405. #define ADC_CFGR1_AUTDLY_Msk (0x1UL << ADC_CFGR1_AUTDLY_Pos) /*!< 0x00004000 */
  3406. #define ADC_CFGR1_AUTDLY ADC_CFGR1_AUTDLY_Msk /*!< ADC Delayed conversion mode */
  3407. #define ADC4_CFGR1_WAIT_Pos (14U)
  3408. #define ADC4_CFGR1_WAIT_Msk (0x1UL << ADC4_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  3409. #define ADC4_CFGR1_WAIT ADC4_CFGR1_WAIT_Msk /*!< ADC Delayed conversion mode */
  3410. #define ADC_CFGR1_DISCEN_Pos (16U)
  3411. #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  3412. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC Discontinuous mode for regular channels */
  3413. #define ADC_CFGR1_DISCNUM_Pos (17U)
  3414. #define ADC_CFGR1_DISCNUM_Msk (0x7UL << ADC_CFGR1_DISCNUM_Pos) /*!< 0x000E0000 */
  3415. #define ADC_CFGR1_DISCNUM ADC_CFGR1_DISCNUM_Msk /*!< ADC Discontinuous mode channel count */
  3416. #define ADC_CFGR1_DISCNUM_0 (0x1UL << ADC_CFGR1_DISCNUM_Pos) /*!< 0x00020000 */
  3417. #define ADC_CFGR1_DISCNUM_1 (0x2UL << ADC_CFGR1_DISCNUM_Pos) /*!< 0x00040000 */
  3418. #define ADC_CFGR1_DISCNUM_2 (0x4UL << ADC_CFGR1_DISCNUM_Pos) /*!< 0x00080000 */
  3419. #define ADC_CFGR1_JDISCEN_Pos (20U)
  3420. #define ADC_CFGR1_JDISCEN_Msk (0x1UL << ADC_CFGR1_JDISCEN_Pos) /*!< 0x00100000 */
  3421. #define ADC_CFGR1_JDISCEN ADC_CFGR1_JDISCEN_Msk /*!< ADC Discontinuous mode on injected channels */
  3422. #define ADC_CFGR1_AWD1SGL_Pos (22U)
  3423. #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */
  3424. #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< Enable the watchdog 1 on a single channel or on all channels */
  3425. #define ADC_CFGR1_AWD1EN_Pos (23U)
  3426. #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */
  3427. #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC Analog watchdog 1 enable on regular Channels */
  3428. #define ADC_CFGR1_JAWD1EN_Pos (24U)
  3429. #define ADC_CFGR1_JAWD1EN_Msk (0x1UL << ADC_CFGR1_JAWD1EN_Pos) /*!< 0x01000000 */
  3430. #define ADC_CFGR1_JAWD1EN ADC_CFGR1_JAWD1EN_Msk /*!< ADC Analog watchdog 1 enable on injected Channels */
  3431. #define ADC_CFGR1_JAUTO_Pos (25U)
  3432. #define ADC_CFGR1_JAUTO_Msk (0x1UL << ADC_CFGR1_JAUTO_Pos) /*!< 0x02000000 */
  3433. #define ADC_CFGR1_JAUTO ADC_CFGR1_JAUTO_Msk /*!< ADC Automatic injected group conversion */
  3434. /* Specific ADC4 */
  3435. #define ADC4_CFGR1_EXTSEL_Pos (6U)
  3436. #define ADC4_CFGR1_EXTSEL_Msk (0x7UL << ADC4_CFGR1_EXTSEL_Pos) /*!< 0x000003E0 */
  3437. #define ADC4_CFGR1_EXTSEL ADC4_CFGR1_EXTSEL_Msk /*!< ADC External trigger selection for regular group */
  3438. #define ADC4_CFGR1_EXTSEL_0 (0x01UL << ADC4_CFGR1_EXTSEL_Pos) /*!< 0x00000020 */
  3439. #define ADC4_CFGR1_EXTSEL_1 (0x02UL << ADC4_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  3440. #define ADC4_CFGR1_EXTSEL_2 (0x04UL << ADC4_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  3441. #define ADC4_CFGR1_CHSELRMOD_Pos (21U)
  3442. #define ADC4_CFGR1_CHSELRMOD_Msk (0x1UL << ADC4_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */
  3443. #define ADC4_CFGR1_CHSELRMOD ADC4_CFGR1_CHSELRMOD_Msk /*!< ADC JSQR Queue mode */
  3444. #define ADC_CFGR1_AWD1CH_Pos (26U)
  3445. #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */
  3446. #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC Analog watchdog 1 Channel selection */
  3447. #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */
  3448. #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */
  3449. #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */
  3450. #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */
  3451. #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */
  3452. /******************** Bit definition for ADC_CFGR2 register ********************/
  3453. #define ADC_CFGR2_ROVSE_Pos (0U)
  3454. #define ADC_CFGR2_ROVSE_Msk (0x1UL << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
  3455. #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC Regular group oversampler enable */
  3456. #define ADC_CFGR2_JOVSE_Pos (1U)
  3457. #define ADC_CFGR2_JOVSE_Msk (0x1UL << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
  3458. #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC Injected group oversampler enable */
  3459. #define ADC_CFGR2_OVSS_Pos (5U)
  3460. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  3461. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC Regular Oversampling shift */
  3462. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  3463. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  3464. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  3465. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  3466. #define ADC_CFGR2_TROVS_Pos (9U)
  3467. #define ADC_CFGR2_TROVS_Msk (0x1UL << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
  3468. #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC Triggered regular Oversampling */
  3469. #define ADC_CFGR2_ROVSM_Pos (10U)
  3470. #define ADC_CFGR2_ROVSM_Msk (0x1UL << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
  3471. #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC Regular oversampling mode */
  3472. #define ADC_CFGR2_OVSR_Pos (16U)
  3473. #define ADC_CFGR2_OVSR_Msk (0x3FFUL << ADC_CFGR2_OVSR_Pos) /*!< 0x03FF0000 */
  3474. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling Ratio */
  3475. #define ADC_CFGR2_OVSR_0 (0x001UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00010000 */
  3476. #define ADC_CFGR2_OVSR_1 (0x002UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00020000 */
  3477. #define ADC_CFGR2_OVSR_2 (0x004UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00040000 */
  3478. #define ADC_CFGR2_OVSR_3 (0x008UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00080000 */
  3479. #define ADC_CFGR2_OVSR_4 (0x010UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00100000 */
  3480. #define ADC_CFGR2_OVSR_5 (0x020UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00200000 */
  3481. #define ADC_CFGR2_OVSR_6 (0x040UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00400000 */
  3482. #define ADC_CFGR2_OVSR_7 (0x080UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00800000 */
  3483. #define ADC_CFGR2_OVSR_8 (0x100UL << ADC_CFGR2_OVSR_Pos) /*!< 0x01000000 */
  3484. #define ADC_CFGR2_OVSR_9 (0x200UL << ADC_CFGR2_OVSR_Pos) /*!< 0x02000000 */
  3485. #define ADC_CFGR2_BULB_Pos (13U)
  3486. #define ADC_CFGR2_BULB_Msk (0x1UL << ADC_CFGR2_BULB_Pos) /*!< 0x00002000 */
  3487. #define ADC_CFGR2_BULB ADC_CFGR2_BULB_Msk /*!< ADC Bulb sampling mode */
  3488. #define ADC_CFGR2_SWTRIG_Pos (14U)
  3489. #define ADC_CFGR2_SWTRIG_Msk (0x1UL << ADC_CFGR2_SWTRIG_Pos) /*!< 0x00004000 */
  3490. #define ADC_CFGR2_SWTRIG ADC_CFGR2_SWTRIG_Msk /*!< ADC Software trigger bit for sampling time control trigger mode */
  3491. #define ADC_CFGR2_SMPTRIG_Pos (15U)
  3492. #define ADC_CFGR2_SMPTRIG_Msk (0x1UL << ADC_CFGR2_SMPTRIG_Pos) /*!< 0x00008000 */
  3493. #define ADC_CFGR2_SMPTRIG ADC_CFGR2_SMPTRIG_Msk /*!< ADC Sampling time control trigger mode */
  3494. #define ADC_CFGR2_LFTRIG_Pos (27U)
  3495. #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x08000000 */
  3496. #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */
  3497. #define ADC_CFGR2_LSHIFT_Pos (28U)
  3498. #define ADC_CFGR2_LSHIFT_Msk (0xFUL << ADC_CFGR2_LSHIFT_Pos) /*!< 0xF0000000 */
  3499. #define ADC_CFGR2_LSHIFT ADC_CFGR2_LSHIFT_Msk /*!< ADC Left shift factor */
  3500. #define ADC_CFGR2_LSHIFT_0 (0x1UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x10000000 */
  3501. #define ADC_CFGR2_LSHIFT_1 (0x2UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x20000000 */
  3502. #define ADC_CFGR2_LSHIFT_2 (0x4UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x40000000 */
  3503. #define ADC_CFGR2_LSHIFT_3 (0x8UL << ADC_CFGR2_LSHIFT_Pos) /*!< 0x80000000 */
  3504. /* Specific ADC4 */
  3505. #define ADC4_CFGR2_OVSR_Pos (2U)
  3506. #define ADC4_CFGR2_OVSR_Msk (0x7UL << ADC4_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  3507. #define ADC4_CFGR2_OVSR ADC4_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  3508. #define ADC4_CFGR2_OVSR_0 (0x1UL << ADC4_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  3509. #define ADC4_CFGR2_OVSR_1 (0x2UL << ADC4_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  3510. #define ADC4_CFGR2_OVSR_2 (0x4UL << ADC4_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  3511. #define ADC4_CFGR2_LFTRIG_Pos (29U)
  3512. #define ADC4_CFGR2_LFTRIG_Msk (0x1UL << ADC4_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */
  3513. #define ADC4_CFGR2_LFTRIG ADC4_CFGR2_LFTRIG_Msk /*!< ADC4 low frequency trigger mode */
  3514. /******************** Bit definition for ADC_SMPR1 register ********************/
  3515. #define ADC_SMPR1_SMP0_Pos (0U)
  3516. #define ADC_SMPR1_SMP0_Msk (0x7UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
  3517. #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC Channel 0 Sampling time selection */
  3518. #define ADC_SMPR1_SMP0_0 (0x1UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
  3519. #define ADC_SMPR1_SMP0_1 (0x2UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
  3520. #define ADC_SMPR1_SMP0_2 (0x4UL << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
  3521. #define ADC_SMPR1_SMP1_Pos (3U)
  3522. #define ADC_SMPR1_SMP1_Msk (0x7UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
  3523. #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC Channel 1 Sampling time selection */
  3524. #define ADC_SMPR1_SMP1_0 (0x1UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
  3525. #define ADC_SMPR1_SMP1_1 (0x2UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
  3526. #define ADC_SMPR1_SMP1_2 (0x4UL << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
  3527. #define ADC_SMPR1_SMP2_Pos (6U)
  3528. #define ADC_SMPR1_SMP2_Msk (0x7UL << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
  3529. #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC Channel 2 Sampling time selection */
  3530. #define ADC_SMPR1_SMP2_0 (0x1UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
  3531. #define ADC_SMPR1_SMP2_1 (0x2UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
  3532. #define ADC_SMPR1_SMP2_2 (0x4UL << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
  3533. #define ADC_SMPR1_SMP3_Pos (9U)
  3534. #define ADC_SMPR1_SMP3_Msk (0x7UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
  3535. #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC Channel 3 Sampling time selection */
  3536. #define ADC_SMPR1_SMP3_0 (0x1UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
  3537. #define ADC_SMPR1_SMP3_1 (0x2UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
  3538. #define ADC_SMPR1_SMP3_2 (0x4UL << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
  3539. #define ADC_SMPR1_SMP4_Pos (12U)
  3540. #define ADC_SMPR1_SMP4_Msk (0x7UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
  3541. #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC Channel 4 Sampling time selection */
  3542. #define ADC_SMPR1_SMP4_0 (0x1UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
  3543. #define ADC_SMPR1_SMP4_1 (0x2UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
  3544. #define ADC_SMPR1_SMP4_2 (0x4UL << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
  3545. #define ADC_SMPR1_SMP5_Pos (15U)
  3546. #define ADC_SMPR1_SMP5_Msk (0x7UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
  3547. #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC Channel 5 Sampling time selection */
  3548. #define ADC_SMPR1_SMP5_0 (0x1UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
  3549. #define ADC_SMPR1_SMP5_1 (0x2UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
  3550. #define ADC_SMPR1_SMP5_2 (0x4UL << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
  3551. #define ADC_SMPR1_SMP6_Pos (18U)
  3552. #define ADC_SMPR1_SMP6_Msk (0x7UL << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
  3553. #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC Channel 6 Sampling time selection */
  3554. #define ADC_SMPR1_SMP6_0 (0x1UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
  3555. #define ADC_SMPR1_SMP6_1 (0x2UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
  3556. #define ADC_SMPR1_SMP6_2 (0x4UL << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
  3557. #define ADC_SMPR1_SMP7_Pos (21U)
  3558. #define ADC_SMPR1_SMP7_Msk (0x7UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
  3559. #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC Channel 7 Sampling time selection */
  3560. #define ADC_SMPR1_SMP7_0 (0x1UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
  3561. #define ADC_SMPR1_SMP7_1 (0x2UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
  3562. #define ADC_SMPR1_SMP7_2 (0x4UL << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
  3563. #define ADC_SMPR1_SMP8_Pos (24U)
  3564. #define ADC_SMPR1_SMP8_Msk (0x7UL << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
  3565. #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC Channel 8 Sampling time selection */
  3566. #define ADC_SMPR1_SMP8_0 (0x1UL << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
  3567. #define ADC_SMPR1_SMP8_1 (0x2UL << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
  3568. #define ADC_SMPR1_SMP8_2 (0x4UL << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
  3569. #define ADC_SMPR1_SMP9_Pos (27U)
  3570. #define ADC_SMPR1_SMP9_Msk (0x7UL << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
  3571. #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC Channel 9 Sampling time selection */
  3572. #define ADC_SMPR1_SMP9_0 (0x1UL << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
  3573. #define ADC_SMPR1_SMP9_1 (0x2UL << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
  3574. #define ADC_SMPR1_SMP9_2 (0x4UL << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
  3575. #define ADC4_SMPR_SMP1_Pos (0U)
  3576. #define ADC4_SMPR_SMP1_Msk (0x7UL << ADC4_SMPR_SMP1_Pos) /*!< 0x00000007 */
  3577. #define ADC4_SMPR_SMP1 ADC4_SMPR_SMP1_Msk /*!< ADC Channel 0 Sampling time selection */
  3578. #define ADC4_SMPR_SMP1_0 (0x1UL << ADC4_SMPR_SMP1_Pos) /*!< 0x00000001 */
  3579. #define ADC4_SMPR_SMP1_1 (0x2UL << ADC4_SMPR_SMP1_Pos) /*!< 0x00000002 */
  3580. #define ADC4_SMPR_SMP1_2 (0x4UL << ADC4_SMPR_SMP1_Pos) /*!< 0x00000004 */
  3581. #define ADC4_SMPR_SMP2_Pos (4U)
  3582. #define ADC4_SMPR_SMP2_Msk (0x7UL << ADC4_SMPR_SMP2_Pos) /*!< 0x00000070 */
  3583. #define ADC4_SMPR_SMP2 ADC4_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */
  3584. #define ADC4_SMPR_SMP2_0 (0x1UL << ADC4_SMPR_SMP2_Pos) /*!< 0x00000010 */
  3585. #define ADC4_SMPR_SMP2_1 (0x2UL << ADC4_SMPR_SMP2_Pos) /*!< 0x00000020 */
  3586. #define ADC4_SMPR_SMP2_2 (0x4UL << ADC4_SMPR_SMP2_Pos) /*!< 0x00000040 */
  3587. #define ADC4_SMPR_SMPSEL_Pos (8U)
  3588. #define ADC4_SMPR_SMPSEL_Msk (0xFFFFFFUL << ADC4_SMPR_SMPSEL_Pos) /*!< 0xFFFFFF00 */
  3589. #define ADC4_SMPR_SMPSEL ADC4_SMPR_SMPSEL_Msk /*!< ADC4 all channels sampling time selection */
  3590. #define ADC4_SMPR_SMPSEL0_Pos (8U)
  3591. #define ADC4_SMPR_SMPSEL0_Msk (0x1UL << ADC4_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */
  3592. #define ADC4_SMPR_SMPSEL0 ADC4_SMPR_SMPSEL0_Msk /*!< ADC4 channel 0 sampling time selection */
  3593. #define ADC4_SMPR_SMPSEL1_Pos (9U)
  3594. #define ADC4_SMPR_SMPSEL1_Msk (0x1UL << ADC4_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */
  3595. #define ADC4_SMPR_SMPSEL1 ADC4_SMPR_SMPSEL1_Msk /*!< ADC4 channel 1 sampling time selection */
  3596. #define ADC4_SMPR_SMPSEL2_Pos (10U)
  3597. #define ADC4_SMPR_SMPSEL2_Msk (0x1UL << ADC4_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */
  3598. #define ADC4_SMPR_SMPSEL2 ADC4_SMPR_SMPSEL2_Msk /*!< ADC4 channel 2 sampling time selection */
  3599. #define ADC4_SMPR_SMPSEL3_Pos (11U)
  3600. #define ADC4_SMPR_SMPSEL3_Msk (0x1UL << ADC4_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */
  3601. #define ADC4_SMPR_SMPSEL3 ADC4_SMPR_SMPSEL3_Msk /*!< ADC4 channel 3 sampling time selection */
  3602. #define ADC4_SMPR_SMPSEL4_Pos (12U)
  3603. #define ADC4_SMPR_SMPSEL4_Msk (0x1UL << ADC4_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */
  3604. #define ADC4_SMPR_SMPSEL4 ADC4_SMPR_SMPSEL4_Msk /*!< ADC4 channel 4 sampling time selection */
  3605. #define ADC4_SMPR_SMPSEL5_Pos (13U)
  3606. #define ADC4_SMPR_SMPSEL5_Msk (0x1UL << ADC4_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */
  3607. #define ADC4_SMPR_SMPSEL5 ADC4_SMPR_SMPSEL5_Msk /*!< ADC4 channel 5 sampling time selection */
  3608. #define ADC4_SMPR_SMPSEL6_Pos (14U)
  3609. #define ADC4_SMPR_SMPSEL6_Msk (0x1UL << ADC4_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */
  3610. #define ADC4_SMPR_SMPSEL6 ADC4_SMPR_SMPSEL6_Msk /*!< ADC4 channel 6 sampling time selection */
  3611. #define ADC4_SMPR_SMPSEL7_Pos (15U)
  3612. #define ADC4_SMPR_SMPSEL7_Msk (0x1UL << ADC4_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */
  3613. #define ADC4_SMPR_SMPSEL7 ADC4_SMPR_SMPSEL7_Msk /*!< ADC4 channel 7 sampling time selection */
  3614. #define ADC4_SMPR_SMPSEL8_Pos (16U)
  3615. #define ADC4_SMPR_SMPSEL8_Msk (0x1UL << ADC4_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */
  3616. #define ADC4_SMPR_SMPSEL8 ADC4_SMPR_SMPSEL8_Msk /*!< ADC4 channel 8 sampling time selection */
  3617. #define ADC4_SMPR_SMPSEL9_Pos (17U)
  3618. #define ADC4_SMPR_SMPSEL9_Msk (0x1UL << ADC4_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */
  3619. #define ADC4_SMPR_SMPSEL9 ADC4_SMPR_SMPSEL9_Msk /*!< ADC4 channel 9 sampling time selection */
  3620. #define ADC4_SMPR_SMPSEL10_Pos (18U)
  3621. #define ADC4_SMPR_SMPSEL10_Msk (0x1UL << ADC4_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */
  3622. #define ADC4_SMPR_SMPSEL10 ADC4_SMPR_SMPSEL10_Msk /*!< ADC4 channel 10 sampling time selection */
  3623. #define ADC4_SMPR_SMPSEL11_Pos (19U)
  3624. #define ADC4_SMPR_SMPSEL11_Msk (0x1UL << ADC4_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */
  3625. #define ADC4_SMPR_SMPSEL11 ADC4_SMPR_SMPSEL11_Msk /*!< ADC4 channel 11 sampling time selection */
  3626. #define ADC4_SMPR_SMPSEL12_Pos (20U)
  3627. #define ADC4_SMPR_SMPSEL12_Msk (0x1UL << ADC4_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */
  3628. #define ADC4_SMPR_SMPSEL12 ADC4_SMPR_SMPSEL12_Msk /*!< ADC4 channel 12 sampling time selection */
  3629. #define ADC4_SMPR_SMPSEL13_Pos (21U)
  3630. #define ADC4_SMPR_SMPSEL13_Msk (0x1UL << ADC4_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */
  3631. #define ADC4_SMPR_SMPSEL13 ADC4_SMPR_SMPSEL13_Msk /*!< ADC4 channel 13 sampling time selection */
  3632. #define ADC4_SMPR_SMPSEL14_Pos (22U)
  3633. #define ADC4_SMPR_SMPSEL14_Msk (0x1UL << ADC4_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */
  3634. #define ADC4_SMPR_SMPSEL14 ADC4_SMPR_SMPSEL14_Msk /*!< ADC4 channel 14 sampling time selection */
  3635. #define ADC4_SMPR_SMPSEL15_Pos (23U)
  3636. #define ADC4_SMPR_SMPSEL15_Msk (0x1UL << ADC4_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */
  3637. #define ADC4_SMPR_SMPSEL15 ADC4_SMPR_SMPSEL15_Msk /*!< ADC4 channel 15 sampling time selection */
  3638. #define ADC4_SMPR_SMPSEL16_Pos (24U)
  3639. #define ADC4_SMPR_SMPSEL16_Msk (0x1UL << ADC4_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */
  3640. #define ADC4_SMPR_SMPSEL16 ADC4_SMPR_SMPSEL16_Msk /*!< ADC4 channel 16 sampling time selection */
  3641. #define ADC4_SMPR_SMPSEL17_Pos (25U)
  3642. #define ADC4_SMPR_SMPSEL17_Msk (0x1UL << ADC4_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */
  3643. #define ADC4_SMPR_SMPSEL17 ADC4_SMPR_SMPSEL17_Msk /*!< ADC4 channel 17 sampling time selection */
  3644. #define ADC4_SMPR_SMPSEL18_Pos (26U)
  3645. #define ADC4_SMPR_SMPSEL18_Msk (0x1UL << ADC4_SMPR_SMPSEL18_Pos) /*!< 0x04000000 */
  3646. #define ADC4_SMPR_SMPSEL18 ADC4_SMPR_SMPSEL18_Msk /*!< ADC4 channel 18 sampling time selection */
  3647. #define ADC4_SMPR_SMPSEL19_Pos (27U)
  3648. #define ADC4_SMPR_SMPSEL19_Msk (0x1UL << ADC4_SMPR_SMPSEL19_Pos) /*!< 0x08000000 */
  3649. #define ADC4_SMPR_SMPSEL19 ADC4_SMPR_SMPSEL19_Msk /*!< ADC4 channel 19 sampling time selection */
  3650. #define ADC4_SMPR_SMPSEL20_Pos (26U)
  3651. #define ADC4_SMPR_SMPSEL20_Msk (0x1UL << ADC4_SMPR_SMPSEL20_Pos) /*!< 0x10000000 */
  3652. #define ADC4_SMPR_SMPSEL20 ADC4_SMPR_SMPSEL20_Msk /*!< ADC4 channel 20 sampling time selection */
  3653. #define ADC4_SMPR_SMPSEL21_Pos (26U)
  3654. #define ADC4_SMPR_SMPSEL21_Msk (0x1UL << ADC4_SMPR_SMPSEL21_Pos) /*!< 0x20000000 */
  3655. #define ADC4_SMPR_SMPSEL21 ADC4_SMPR_SMPSEL21_Msk /*!< ADC4 channel 20 sampling time selection */
  3656. #define ADC4_SMPR_SMPSEL22_Pos (30U)
  3657. #define ADC4_SMPR_SMPSEL22_Msk (0x1UL << ADC4_SMPR_SMPSEL22_Pos) /*!< 0x40000000 */
  3658. #define ADC4_SMPR_SMPSEL22 ADC4_SMPR_SMPSEL22_Msk /*!< ADC4 channel 21 sampling time selection */
  3659. #define ADC4_SMPR_SMPSEL23_Pos (31U)
  3660. #define ADC4_SMPR_SMPSEL23_Msk (0x1UL << ADC4_SMPR_SMPSEL23_Pos) /*!< 0x80000000 */
  3661. #define ADC4_SMPR_SMPSEL23 ADC4_SMPR_SMPSEL23_Msk /*!< ADC4 channel 23 sampling time selection */
  3662. /******************** Bit definition for ADC_SMPR2 register ********************/
  3663. #define ADC_SMPR2_SMP10_Pos (0U)
  3664. #define ADC_SMPR2_SMP10_Msk (0x7UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
  3665. #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC Channel 10 Sampling time selection */
  3666. #define ADC_SMPR2_SMP10_0 (0x1UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
  3667. #define ADC_SMPR2_SMP10_1 (0x2UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
  3668. #define ADC_SMPR2_SMP10_2 (0x4UL << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
  3669. #define ADC_SMPR2_SMP11_Pos (3U)
  3670. #define ADC_SMPR2_SMP11_Msk (0x7UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
  3671. #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC Channel 11 Sampling time selection */
  3672. #define ADC_SMPR2_SMP11_0 (0x1UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
  3673. #define ADC_SMPR2_SMP11_1 (0x2UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
  3674. #define ADC_SMPR2_SMP11_2 (0x4UL << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
  3675. #define ADC_SMPR2_SMP12_Pos (6U)
  3676. #define ADC_SMPR2_SMP12_Msk (0x7UL << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
  3677. #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC Channel 12 Sampling time selection */
  3678. #define ADC_SMPR2_SMP12_0 (0x1UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
  3679. #define ADC_SMPR2_SMP12_1 (0x2UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
  3680. #define ADC_SMPR2_SMP12_2 (0x4UL << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
  3681. #define ADC_SMPR2_SMP13_Pos (9U)
  3682. #define ADC_SMPR2_SMP13_Msk (0x7UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
  3683. #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC Channel 13 Sampling time selection */
  3684. #define ADC_SMPR2_SMP13_0 (0x1UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
  3685. #define ADC_SMPR2_SMP13_1 (0x2UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
  3686. #define ADC_SMPR2_SMP13_2 (0x4UL << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
  3687. #define ADC_SMPR2_SMP14_Pos (12U)
  3688. #define ADC_SMPR2_SMP14_Msk (0x7UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
  3689. #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC Channel 14 Sampling time selection */
  3690. #define ADC_SMPR2_SMP14_0 (0x1UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
  3691. #define ADC_SMPR2_SMP14_1 (0x2UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
  3692. #define ADC_SMPR2_SMP14_2 (0x4UL << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
  3693. #define ADC_SMPR2_SMP15_Pos (15U)
  3694. #define ADC_SMPR2_SMP15_Msk (0x7UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
  3695. #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC Channel 15 Sampling time selection */
  3696. #define ADC_SMPR2_SMP15_0 (0x1UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
  3697. #define ADC_SMPR2_SMP15_1 (0x2UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
  3698. #define ADC_SMPR2_SMP15_2 (0x4UL << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
  3699. #define ADC_SMPR2_SMP16_Pos (18U)
  3700. #define ADC_SMPR2_SMP16_Msk (0x7UL << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
  3701. #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC Channel 16 Sampling time selection */
  3702. #define ADC_SMPR2_SMP16_0 (0x1UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
  3703. #define ADC_SMPR2_SMP16_1 (0x2UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
  3704. #define ADC_SMPR2_SMP16_2 (0x4UL << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
  3705. #define ADC_SMPR2_SMP17_Pos (21U)
  3706. #define ADC_SMPR2_SMP17_Msk (0x7UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
  3707. #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC Channel 17 Sampling time selection */
  3708. #define ADC_SMPR2_SMP17_0 (0x1UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
  3709. #define ADC_SMPR2_SMP17_1 (0x2UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
  3710. #define ADC_SMPR2_SMP17_2 (0x4UL << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
  3711. #define ADC_SMPR2_SMP18_Pos (24U)
  3712. #define ADC_SMPR2_SMP18_Msk (0x7UL << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
  3713. #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC Channel 18 Sampling time selection */
  3714. #define ADC_SMPR2_SMP18_0 (0x1UL << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
  3715. #define ADC_SMPR2_SMP18_1 (0x2UL << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
  3716. #define ADC_SMPR2_SMP18_2 (0x4UL << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
  3717. #define ADC_SMPR2_SMP19_Pos (27U)
  3718. #define ADC_SMPR2_SMP19_Msk (0x7UL << ADC_SMPR2_SMP19_Pos) /*!< 0x38000000 */
  3719. #define ADC_SMPR2_SMP19 ADC_SMPR2_SMP19_Msk /*!< ADC Channel 19 Sampling time selection */
  3720. #define ADC_SMPR2_SMP19_0 (0x1UL << ADC_SMPR2_SMP19_Pos) /*!< 0x08000000 */
  3721. #define ADC_SMPR2_SMP19_1 (0x2UL << ADC_SMPR2_SMP19_Pos) /*!< 0x10000000 */
  3722. #define ADC_SMPR2_SMP19_2 (0x4UL << ADC_SMPR2_SMP19_Pos) /*!< 0x20000000 */
  3723. /******************** Bit definition for ADC_PCSEL register ********************/
  3724. #define ADC_PCSEL_PCSEL_Pos (0U)
  3725. #define ADC_PCSEL_PCSEL_Msk (0xFFFFFUL << ADC_PCSEL_PCSEL_Pos) /*!< 0x000FFFFF */
  3726. #define ADC_PCSEL_PCSEL ADC_PCSEL_PCSEL_Msk /*!< ADC pre channel selection */
  3727. #define ADC_PCSEL_PCSEL_0 (0x00001UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000001 */
  3728. #define ADC_PCSEL_PCSEL_1 (0x00002UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000002 */
  3729. #define ADC_PCSEL_PCSEL_2 (0x00004UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000004 */
  3730. #define ADC_PCSEL_PCSEL_3 (0x00008UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000008 */
  3731. #define ADC_PCSEL_PCSEL_4 (0x00010UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000010 */
  3732. #define ADC_PCSEL_PCSEL_5 (0x00020UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000020 */
  3733. #define ADC_PCSEL_PCSEL_6 (0x00040UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000040 */
  3734. #define ADC_PCSEL_PCSEL_7 (0x00080UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000080 */
  3735. #define ADC_PCSEL_PCSEL_8 (0x00100UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000100 */
  3736. #define ADC_PCSEL_PCSEL_9 (0x00200UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000200 */
  3737. #define ADC_PCSEL_PCSEL_10 (0x00400UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000400 */
  3738. #define ADC_PCSEL_PCSEL_11 (0x00800UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00000800 */
  3739. #define ADC_PCSEL_PCSEL_12 (0x01000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00001000 */
  3740. #define ADC_PCSEL_PCSEL_13 (0x02000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00002000 */
  3741. #define ADC_PCSEL_PCSEL_14 (0x04000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00004000 */
  3742. #define ADC_PCSEL_PCSEL_15 (0x08000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00008000 */
  3743. #define ADC_PCSEL_PCSEL_16 (0x10000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00010000 */
  3744. #define ADC_PCSEL_PCSEL_17 (0x20000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00020000 */
  3745. #define ADC_PCSEL_PCSEL_18 (0x40000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00040000 */
  3746. #define ADC_PCSEL_PCSEL_19 (0x80000UL << ADC_PCSEL_PCSEL_Pos) /*!< 0x00080000 */
  3747. /***************** Bit definition for ADC_LTR1, 2, 3 registers *****************/
  3748. #define ADC_LTR_LT_Pos (0U)
  3749. #define ADC_LTR_LT_Msk (0x01FFFFFFUL << ADC_LTR_LT_Pos) /*!< 0x01FFFFFF */
  3750. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC Analog watchdog 1, 2 and 3 lower threshold */
  3751. /***************** Bit definition for ADC_HTR1, 2, 3 registers ****************/
  3752. #define ADC_HTR_HT_Pos (0U)
  3753. #define ADC_HTR_HT_Msk (0x01FFFFFFUL << ADC_HTR_HT_Pos) /*!< 0x01FFFFFF */
  3754. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC Analog watchdog 1,2 and 3 higher threshold */
  3755. #define ADC_HTR_AWDFILT_Pos (29U)
  3756. #define ADC_HTR_AWDFILT_Msk (0x7UL << ADC_HTR_AWDFILT_Pos) /*!< 0xE0000000 */
  3757. #define ADC_HTR_AWDFILT ADC_HTR_AWDFILT_Msk /*!< Analog watchdog filtering parameter, HTR1 only */
  3758. #define ADC_HTR_AWDFILT_0 (0x1UL << ADC_HTR_AWDFILT_Pos) /*!< 0x20000000 */
  3759. #define ADC_HTR_AWDFILT_1 (0x2UL << ADC_HTR_AWDFILT_Pos) /*!< 0x40000000 */
  3760. #define ADC_HTR_AWDFILT_2 (0x4UL << ADC_HTR_AWDFILT_Pos) /*!< 0x80000000 */
  3761. /******************** Bit definition for ADC_SQR1 register ********************/
  3762. #define ADC_SQR1_L_Pos (0U)
  3763. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x0000000F */
  3764. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC regular channel sequence length */
  3765. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00000001 */
  3766. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00000002 */
  3767. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00000004 */
  3768. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00000008 */
  3769. #define ADC_SQR1_SQ1_Pos (6U)
  3770. #define ADC_SQR1_SQ1_Msk (0x1FUL << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
  3771. #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC 1st conversion in regular sequence */
  3772. #define ADC_SQR1_SQ1_0 (0x01UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
  3773. #define ADC_SQR1_SQ1_1 (0x02UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
  3774. #define ADC_SQR1_SQ1_2 (0x04UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
  3775. #define ADC_SQR1_SQ1_3 (0x08UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
  3776. #define ADC_SQR1_SQ1_4 (0x10UL << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
  3777. #define ADC_SQR1_SQ2_Pos (12U)
  3778. #define ADC_SQR1_SQ2_Msk (0x1FUL << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
  3779. #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC 2nd conversion in regular sequence */
  3780. #define ADC_SQR1_SQ2_0 (0x01UL << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
  3781. #define ADC_SQR1_SQ2_1 (0x02UL << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
  3782. #define ADC_SQR1_SQ2_2 (0x04UL << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
  3783. #define ADC_SQR1_SQ2_3 (0x08UL << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
  3784. #define ADC_SQR1_SQ2_4 (0x10UL << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
  3785. #define ADC_SQR1_SQ3_Pos (18U)
  3786. #define ADC_SQR1_SQ3_Msk (0x1FUL << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
  3787. #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC 3rd conversion in regular sequence */
  3788. #define ADC_SQR1_SQ3_0 (0x01UL << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
  3789. #define ADC_SQR1_SQ3_1 (0x02UL << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
  3790. #define ADC_SQR1_SQ3_2 (0x04UL << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
  3791. #define ADC_SQR1_SQ3_3 (0x08UL << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
  3792. #define ADC_SQR1_SQ3_4 (0x10UL << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
  3793. #define ADC_SQR1_SQ4_Pos (24U)
  3794. #define ADC_SQR1_SQ4_Msk (0x1FUL << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
  3795. #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC 4th conversion in regular sequence */
  3796. #define ADC_SQR1_SQ4_0 (0x01UL << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
  3797. #define ADC_SQR1_SQ4_1 (0x02UL << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
  3798. #define ADC_SQR1_SQ4_2 (0x04UL << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
  3799. #define ADC_SQR1_SQ4_3 (0x08UL << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
  3800. #define ADC_SQR1_SQ4_4 (0x10UL << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
  3801. /******************** Bit definition for ADC_SQR2 register ********************/
  3802. #define ADC_SQR2_SQ5_Pos (0U)
  3803. #define ADC_SQR2_SQ5_Msk (0x1FUL << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
  3804. #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC 5th conversion in regular sequence */
  3805. #define ADC_SQR2_SQ5_0 (0x01UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
  3806. #define ADC_SQR2_SQ5_1 (0x02UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
  3807. #define ADC_SQR2_SQ5_2 (0x04UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
  3808. #define ADC_SQR2_SQ5_3 (0x08UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
  3809. #define ADC_SQR2_SQ5_4 (0x10UL << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
  3810. #define ADC_SQR2_SQ6_Pos (6U)
  3811. #define ADC_SQR2_SQ6_Msk (0x1FUL << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
  3812. #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC 6th conversion in regular sequence */
  3813. #define ADC_SQR2_SQ6_0 (0x01UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
  3814. #define ADC_SQR2_SQ6_1 (0x02UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
  3815. #define ADC_SQR2_SQ6_2 (0x04UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
  3816. #define ADC_SQR2_SQ6_3 (0x08UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
  3817. #define ADC_SQR2_SQ6_4 (0x10UL << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
  3818. #define ADC_SQR2_SQ7_Pos (12U)
  3819. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
  3820. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC 7th conversion in regular sequence */
  3821. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
  3822. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
  3823. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
  3824. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
  3825. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
  3826. #define ADC_SQR2_SQ8_Pos (18U)
  3827. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
  3828. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC 8th conversion in regular sequence */
  3829. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
  3830. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
  3831. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
  3832. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
  3833. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
  3834. #define ADC_SQR2_SQ9_Pos (24U)
  3835. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
  3836. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC 9th conversion in regular sequence */
  3837. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
  3838. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
  3839. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
  3840. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
  3841. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
  3842. /******************** Bit definition for ADC_SQR3 register ********************/
  3843. #define ADC_SQR3_SQ10_Pos (0U)
  3844. #define ADC_SQR3_SQ10_Msk (0x1FUL << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
  3845. #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC 10th conversion in regular sequence */
  3846. #define ADC_SQR3_SQ10_0 (0x01UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
  3847. #define ADC_SQR3_SQ10_1 (0x02UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
  3848. #define ADC_SQR3_SQ10_2 (0x04UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
  3849. #define ADC_SQR3_SQ10_3 (0x08UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
  3850. #define ADC_SQR3_SQ10_4 (0x10UL << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
  3851. #define ADC_SQR3_SQ11_Pos (6U)
  3852. #define ADC_SQR3_SQ11_Msk (0x1FUL << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
  3853. #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC 11th conversion in regular sequence */
  3854. #define ADC_SQR3_SQ11_0 (0x01UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
  3855. #define ADC_SQR3_SQ11_1 (0x02UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
  3856. #define ADC_SQR3_SQ11_2 (0x04UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
  3857. #define ADC_SQR3_SQ11_3 (0x08UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
  3858. #define ADC_SQR3_SQ11_4 (0x10UL << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
  3859. #define ADC_SQR3_SQ12_Pos (12U)
  3860. #define ADC_SQR3_SQ12_Msk (0x1FUL << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
  3861. #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC 12th conversion in regular sequence */
  3862. #define ADC_SQR3_SQ12_0 (0x01UL << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
  3863. #define ADC_SQR3_SQ12_1 (0x02UL << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
  3864. #define ADC_SQR3_SQ12_2 (0x04UL << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
  3865. #define ADC_SQR3_SQ12_3 (0x08UL << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
  3866. #define ADC_SQR3_SQ12_4 (0x10UL << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
  3867. #define ADC_SQR3_SQ13_Pos (18U)
  3868. #define ADC_SQR3_SQ13_Msk (0x1FUL << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
  3869. #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC 13th conversion in regular sequence */
  3870. #define ADC_SQR3_SQ13_0 (0x01UL << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
  3871. #define ADC_SQR3_SQ13_1 (0x02UL << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
  3872. #define ADC_SQR3_SQ13_2 (0x04UL << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
  3873. #define ADC_SQR3_SQ13_3 (0x08UL << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
  3874. #define ADC_SQR3_SQ13_4 (0x10UL << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
  3875. #define ADC_SQR3_SQ14_Pos (24U)
  3876. #define ADC_SQR3_SQ14_Msk (0x1FUL << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
  3877. #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC 14th conversion in regular sequence */
  3878. #define ADC_SQR3_SQ14_0 (0x01UL << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
  3879. #define ADC_SQR3_SQ14_1 (0x02UL << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
  3880. #define ADC_SQR3_SQ14_2 (0x04UL << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
  3881. #define ADC_SQR3_SQ14_3 (0x08UL << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
  3882. #define ADC_SQR3_SQ14_4 (0x10UL << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
  3883. /******************** Bit definition for ADC_SQR4 register ********************/
  3884. #define ADC_SQR4_SQ15_Pos (0U)
  3885. #define ADC_SQR4_SQ15_Msk (0x1FUL << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
  3886. #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC 15th conversion in regular sequence */
  3887. #define ADC_SQR4_SQ15_0 (0x01UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
  3888. #define ADC_SQR4_SQ15_1 (0x02UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
  3889. #define ADC_SQR4_SQ15_2 (0x04UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
  3890. #define ADC_SQR4_SQ15_3 (0x08UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
  3891. #define ADC_SQR4_SQ15_4 (0x10UL << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
  3892. #define ADC_SQR4_SQ16_Pos (6U)
  3893. #define ADC_SQR4_SQ16_Msk (0x1FUL << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
  3894. #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC 16th conversion in regular sequence */
  3895. #define ADC_SQR4_SQ16_0 (0x01UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
  3896. #define ADC_SQR4_SQ16_1 (0x02UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
  3897. #define ADC_SQR4_SQ16_2 (0x04UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
  3898. #define ADC_SQR4_SQ16_3 (0x08UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
  3899. #define ADC_SQR4_SQ16_4 (0x10UL << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
  3900. /******************** Bit definition for ADC_DR register ********************/
  3901. #define ADC_DR_RDATA_Pos (0U)
  3902. #define ADC_DR_RDATA_Msk (0xFFFFFFFFUL << ADC_DR_RDATA_Pos) /*!< 0xFFFFFFFF */
  3903. #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC regular Data converted */
  3904. /******************** Bit definition for ADC_PW register ********************/
  3905. #define ADC4_PWRR_AUTOFF_Pos (0U)
  3906. #define ADC4_PWRR_AUTOFF_Msk (0x1UL << ADC4_PWRR_AUTOFF_Pos) /*!< 0x00000001 */
  3907. #define ADC4_PWRR_AUTOFF ADC4_PWRR_AUTOFF_Msk /*!< ADC Auto-Off mode */
  3908. #define ADC4_PWRR_DPD_Pos (1U)
  3909. #define ADC4_PWRR_DPD_Msk (0x1UL << ADC4_PWRR_DPD_Pos) /*!< 0x00000002 */
  3910. #define ADC4_PWRR_DPD ADC4_PWRR_DPD_Msk /*!< ADC Deep Power mode */
  3911. #define ADC4_PWRR_VREFPROT_Pos (2U)
  3912. #define ADC4_PWRR_VREFPROT_Msk (0x1UL << ADC4_PWRR_VREFPROT_Pos) /*!< 0x00000004 */
  3913. #define ADC4_PWRR_VREFPROT ADC4_PWRR_VREFPROT_Msk /*!< ADC Vref protection */
  3914. #define ADC4_PWRR_VREFSECSMP_Pos (3U)
  3915. #define ADC4_PWRR_VREFSECSMP_Msk (0x1UL << ADC4_PWRR_VREFSECSMP_Pos) /*!< 0x00000008 */
  3916. #define ADC4_PWRR_VREFSECSMP ADC4_PWRR_VREFSECSMP_Msk /*!< ADC Vref Second Sample */
  3917. /* Legacy definitions */
  3918. #define ADC4_PW_AUTOFF_Pos ADC4_PWRR_AUTOFF_Pos
  3919. #define ADC4_PW_AUTOFF_Msk ADC4_PWRR_AUTOFF_Msk
  3920. #define ADC4_PW_AUTOFF ADC4_PWRR_AUTOFF
  3921. #define ADC4_PW_DPD_Pos ADC4_PWRR_DPD_Pos
  3922. #define ADC4_PW_DPD_Msk ADC4_PWRR_DPD_Msk
  3923. #define ADC4_PW_DPD ADC4_PWRR_DPD
  3924. #define ADC4_PW_VREFPROT_Pos ADC4_PWRR_VREFPROT_Pos
  3925. #define ADC4_PW_VREFPROT_Msk ADC4_PWRR_VREFPROT_Msk
  3926. #define ADC4_PW_VREFPROT ADC4_PWRR_VREFPROT
  3927. #define ADC4_PW_VREFSECSMP_Pos ADC4_PWRR_VREFSECSMP_Pos
  3928. #define ADC4_PW_VREFSECSMP_Msk ADC4_PWRR_VREFSECSMP_Msk
  3929. #define ADC4_PW_VREFSECSMP ADC4_PWRR_VREFSECSMP
  3930. /******************** Bit definition for ADC_JSQR register ********************/
  3931. #define ADC_JSQR_JL_Pos (0U)
  3932. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
  3933. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC injected channel sequence length */
  3934. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
  3935. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
  3936. #define ADC_JSQR_JEXTSEL_Pos (2U)
  3937. #define ADC_JSQR_JEXTSEL_Msk (0x1FUL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000007C */
  3938. #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC external trigger selection for injected group */
  3939. #define ADC_JSQR_JEXTSEL_0 (0x01UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
  3940. #define ADC_JSQR_JEXTSEL_1 (0x02UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
  3941. #define ADC_JSQR_JEXTSEL_2 (0x04UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
  3942. #define ADC_JSQR_JEXTSEL_3 (0x08UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
  3943. #define ADC_JSQR_JEXTSEL_4 (0x10UL << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000040 */
  3944. #define ADC_JSQR_JEXTEN_Pos (7U)
  3945. #define ADC_JSQR_JEXTEN_Msk (0x3UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000180 */
  3946. #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC external trigger enable and polarity selection for injected channels */
  3947. #define ADC_JSQR_JEXTEN_0 (0x1UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
  3948. #define ADC_JSQR_JEXTEN_1 (0x2UL << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000100 */
  3949. #define ADC_JSQR_JSQ1_Pos (9U)
  3950. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x00003E00 */
  3951. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC 1st conversion in injected sequence */
  3952. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
  3953. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
  3954. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
  3955. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
  3956. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00002000 */
  3957. #define ADC_JSQR_JSQ2_Pos (15U)
  3958. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000F8000 */
  3959. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC 2nd conversion in injected sequence */
  3960. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
  3961. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
  3962. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
  3963. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
  3964. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00080000 */
  3965. #define ADC_JSQR_JSQ3_Pos (21U)
  3966. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x03E00000 */
  3967. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC 3rd conversion in injected sequence */
  3968. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
  3969. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
  3970. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
  3971. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
  3972. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x02000000 */
  3973. #define ADC_JSQR_JSQ4_Pos (27U)
  3974. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0xF8000000 */
  3975. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC 4th conversion in injected sequence */
  3976. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
  3977. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
  3978. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
  3979. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
  3980. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x80000000 */
  3981. /******************** Bit definition for ADC_OFR1 register ********************/
  3982. #define ADC_OFR1_OFFSET1_Pos (0U)
  3983. #define ADC_OFR1_OFFSET1_Msk (0x00FFFFFFUL << ADC_OFR1_OFFSET1_Pos)/*!< 0x00FFFFFF */
  3984. #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC data offset 1 for channel programmed into bits OFFSET1_CH[4:0] */
  3985. #define ADC_OFR1_OFFSET1_0 (0x0000001UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
  3986. #define ADC_OFR1_OFFSET1_1 (0x0000002UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
  3987. #define ADC_OFR1_OFFSET1_2 (0x0000004UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
  3988. #define ADC_OFR1_OFFSET1_3 (0x0000008UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
  3989. #define ADC_OFR1_OFFSET1_4 (0x0000010UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
  3990. #define ADC_OFR1_OFFSET1_5 (0x0000020UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
  3991. #define ADC_OFR1_OFFSET1_6 (0x0000040UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
  3992. #define ADC_OFR1_OFFSET1_7 (0x0000080UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
  3993. #define ADC_OFR1_OFFSET1_8 (0x0000100UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
  3994. #define ADC_OFR1_OFFSET1_9 (0x0000200UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
  3995. #define ADC_OFR1_OFFSET1_10 (0x0000400UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
  3996. #define ADC_OFR1_OFFSET1_11 (0x0000800UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
  3997. #define ADC_OFR1_OFFSET1_12 (0x0001000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00001000 */
  3998. #define ADC_OFR1_OFFSET1_13 (0x0002000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00002000 */
  3999. #define ADC_OFR1_OFFSET1_14 (0x0004000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00004000 */
  4000. #define ADC_OFR1_OFFSET1_15 (0x0008000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00008000 */
  4001. #define ADC_OFR1_OFFSET1_16 (0x0010000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00010000 */
  4002. #define ADC_OFR1_OFFSET1_17 (0x0020000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00020000 */
  4003. #define ADC_OFR1_OFFSET1_18 (0x0040000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00040000 */
  4004. #define ADC_OFR1_OFFSET1_19 (0x0080000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00080000 */
  4005. #define ADC_OFR1_OFFSET1_20 (0x0100000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00100000 */
  4006. #define ADC_OFR1_OFFSET1_21 (0x0200000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00200000 */
  4007. #define ADC_OFR1_OFFSET1_22 (0x0400000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00400000 */
  4008. #define ADC_OFR1_OFFSET1_23 (0x0800000UL << ADC_OFR1_OFFSET1_Pos) /*!< 0x00800000 */
  4009. #define ADC_OFR1_OFFSETPOS_Pos (24U)
  4010. #define ADC_OFR1_OFFSETPOS_Msk (0x1UL << ADC_OFR1_OFFSETPOS_Pos) /*!< 0x01000000 */
  4011. #define ADC_OFR1_OFFSETPOS ADC_OFR1_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  4012. #define ADC_OFR1_USAT_Pos (25U)
  4013. #define ADC_OFR1_USAT_Msk (0x1UL << ADC_OFR1_USAT_Pos) /*!< 0x02000000 */
  4014. #define ADC_OFR1_USAT ADC_OFR1_USAT_Msk /*!< ADC offset number 1 saturation enable */
  4015. #define ADC_OFR1_SSAT_Pos (26U)
  4016. #define ADC_OFR1_SSAT_Msk (0x1UL << ADC_OFR1_SSAT_Pos) /*!< 0x80000000 */
  4017. #define ADC_OFR1_SSAT ADC_OFR1_SSAT_Msk /*!< ADC Signed saturation Enable */
  4018. #define ADC_OFR1_OFFSET1_CH_Pos (27U)
  4019. #define ADC_OFR1_OFFSET1_CH_Msk (0x1FUL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
  4020. #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC Channel selection for the data offset 1 */
  4021. #define ADC_OFR1_OFFSET1_CH_0 (0x01UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
  4022. #define ADC_OFR1_OFFSET1_CH_1 (0x02UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
  4023. #define ADC_OFR1_OFFSET1_CH_2 (0x04UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
  4024. #define ADC_OFR1_OFFSET1_CH_3 (0x08UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
  4025. #define ADC_OFR1_OFFSET1_CH_4 (0x10UL << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
  4026. /******************** Bit definition for ADC_OFR2 register ********************/
  4027. #define ADC_OFR2_OFFSET2_Pos (0U)
  4028. #define ADC_OFR2_OFFSET2_Msk (0x00FFFFFFUL << ADC_OFR2_OFFSET2_Pos)/*!< 0x00FFFFFF */
  4029. #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC data offset 2 for channel programmed into bits OFFSET2_CH[4:0] */
  4030. #define ADC_OFR2_OFFSET2_0 (0x0000001UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
  4031. #define ADC_OFR2_OFFSET2_1 (0x0000002UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
  4032. #define ADC_OFR2_OFFSET2_2 (0x0000004UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
  4033. #define ADC_OFR2_OFFSET2_3 (0x0000008UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
  4034. #define ADC_OFR2_OFFSET2_4 (0x0000010UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
  4035. #define ADC_OFR2_OFFSET2_5 (0x0000020UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
  4036. #define ADC_OFR2_OFFSET2_6 (0x0000040UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
  4037. #define ADC_OFR2_OFFSET2_7 (0x0000080UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
  4038. #define ADC_OFR2_OFFSET2_8 (0x0000100UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
  4039. #define ADC_OFR2_OFFSET2_9 (0x0000200UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
  4040. #define ADC_OFR2_OFFSET2_10 (0x0000400UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
  4041. #define ADC_OFR2_OFFSET2_11 (0x0000800UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
  4042. #define ADC_OFR2_OFFSET2_12 (0x0001000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00001000 */
  4043. #define ADC_OFR2_OFFSET2_13 (0x0002000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00002000 */
  4044. #define ADC_OFR2_OFFSET2_14 (0x0004000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00004000 */
  4045. #define ADC_OFR2_OFFSET2_15 (0x0008000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00008000 */
  4046. #define ADC_OFR2_OFFSET2_16 (0x0010000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00010000 */
  4047. #define ADC_OFR2_OFFSET2_17 (0x0020000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00020000 */
  4048. #define ADC_OFR2_OFFSET2_18 (0x0040000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00040000 */
  4049. #define ADC_OFR2_OFFSET2_19 (0x0080000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00080000 */
  4050. #define ADC_OFR2_OFFSET2_20 (0x0100000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00100000 */
  4051. #define ADC_OFR2_OFFSET2_21 (0x0200000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00200000 */
  4052. #define ADC_OFR2_OFFSET2_22 (0x0400000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00400000 */
  4053. #define ADC_OFR2_OFFSET2_23 (0x0800000UL << ADC_OFR2_OFFSET2_Pos) /*!< 0x00800000 */
  4054. #define ADC_OFR2_OFFSETPOS_Pos (24U)
  4055. #define ADC_OFR2_OFFSETPOS_Msk (0x1UL << ADC_OFR2_OFFSETPOS_Pos) /*!< 0x01000000 */
  4056. #define ADC_OFR2_OFFSETPOS ADC_OFR2_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  4057. #define ADC_OFR2_USAT_Pos (25U)
  4058. #define ADC_OFR2_USAT_Msk (0x1UL << ADC_OFR2_USAT_Pos) /*!< 0x02000000 */
  4059. #define ADC_OFR2_USAT ADC_OFR2_USAT_Msk /*!< ADC offset number 1 saturation enable */
  4060. #define ADC_OFR2_SSAT_Pos (26U)
  4061. #define ADC_OFR2_SSAT_Msk (0x1UL << ADC_OFR2_SSAT_Pos) /*!< 0x80000000 */
  4062. #define ADC_OFR2_SSAT ADC_OFR2_SSAT_Msk /*!< ADC Signed saturation Enable */
  4063. #define ADC_OFR2_OFFSET2_CH_Pos (27U)
  4064. #define ADC_OFR2_OFFSET2_CH_Msk (0x1FUL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
  4065. #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC Channel selection for the data offset 2 */
  4066. #define ADC_OFR2_OFFSET2_CH_0 (0x01UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
  4067. #define ADC_OFR2_OFFSET2_CH_1 (0x02UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
  4068. #define ADC_OFR2_OFFSET2_CH_2 (0x04UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
  4069. #define ADC_OFR2_OFFSET2_CH_3 (0x08UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
  4070. #define ADC_OFR2_OFFSET2_CH_4 (0x10UL << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
  4071. /******************** Bit definition for ADC_OFR3 register ********************/
  4072. #define ADC_OFR3_OFFSET3_Pos (0U)
  4073. #define ADC_OFR3_OFFSET3_Msk (0x00FFFFFFUL << ADC_OFR3_OFFSET3_Pos)/*!< 0x00FFFFFF */
  4074. #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC data offset 3 for channel programmed into bits OFFSET3_CH[4:0] */
  4075. #define ADC_OFR3_OFFSET3_0 (0x0000001UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
  4076. #define ADC_OFR3_OFFSET3_1 (0x0000002UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
  4077. #define ADC_OFR3_OFFSET3_2 (0x0000004UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
  4078. #define ADC_OFR3_OFFSET3_3 (0x0000008UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
  4079. #define ADC_OFR3_OFFSET3_4 (0x0000010UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
  4080. #define ADC_OFR3_OFFSET3_5 (0x0000020UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
  4081. #define ADC_OFR3_OFFSET3_6 (0x0000040UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
  4082. #define ADC_OFR3_OFFSET3_7 (0x0000080UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
  4083. #define ADC_OFR3_OFFSET3_8 (0x0000100UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
  4084. #define ADC_OFR3_OFFSET3_9 (0x0000200UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
  4085. #define ADC_OFR3_OFFSET3_10 (0x0000400UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
  4086. #define ADC_OFR3_OFFSET3_11 (0x0000800UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
  4087. #define ADC_OFR3_OFFSET3_12 (0x0001000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00001000 */
  4088. #define ADC_OFR3_OFFSET3_13 (0x0002000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00002000 */
  4089. #define ADC_OFR3_OFFSET3_14 (0x0004000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00004000 */
  4090. #define ADC_OFR3_OFFSET3_15 (0x0008000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00008000 */
  4091. #define ADC_OFR3_OFFSET3_16 (0x0010000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00010000 */
  4092. #define ADC_OFR3_OFFSET3_17 (0x0020000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00020000 */
  4093. #define ADC_OFR3_OFFSET3_18 (0x0040000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00040000 */
  4094. #define ADC_OFR3_OFFSET3_19 (0x0080000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00080000 */
  4095. #define ADC_OFR3_OFFSET3_20 (0x0100000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00100000 */
  4096. #define ADC_OFR3_OFFSET3_21 (0x0200000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00200000 */
  4097. #define ADC_OFR3_OFFSET3_22 (0x0400000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00400000 */
  4098. #define ADC_OFR3_OFFSET3_23 (0x0800000UL << ADC_OFR3_OFFSET3_Pos) /*!< 0x00800000 */
  4099. #define ADC_OFR3_OFFSETPOS_Pos (24U)
  4100. #define ADC_OFR3_OFFSETPOS_Msk (0x1UL << ADC_OFR3_OFFSETPOS_Pos) /*!< 0x01000000 */
  4101. #define ADC_OFR3_OFFSETPOS ADC_OFR3_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  4102. #define ADC_OFR3_USAT_Pos (25U)
  4103. #define ADC_OFR3_USAT_Msk (0x1UL << ADC_OFR3_USAT_Pos) /*!< 0x02000000 */
  4104. #define ADC_OFR3_USAT ADC_OFR3_USAT_Msk /*!< ADC offset number 1 saturation enable */
  4105. #define ADC_OFR3_SSAT_Pos (26U)
  4106. #define ADC_OFR3_SSAT_Msk (0x1UL << ADC_OFR3_SSAT_Pos) /*!< 0x80000000 */
  4107. #define ADC_OFR3_SSAT ADC_OFR3_SSAT_Msk /*!< ADC Signed saturation Enable */
  4108. #define ADC_OFR3_OFFSET3_CH_Pos (27U)
  4109. #define ADC_OFR3_OFFSET3_CH_Msk (0x1FUL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
  4110. #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC Channel selection for the data offset 3 */
  4111. #define ADC_OFR3_OFFSET3_CH_0 (0x01UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
  4112. #define ADC_OFR3_OFFSET3_CH_1 (0x02UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
  4113. #define ADC_OFR3_OFFSET3_CH_2 (0x04UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
  4114. #define ADC_OFR3_OFFSET3_CH_3 (0x08UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
  4115. #define ADC_OFR3_OFFSET3_CH_4 (0x10UL << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
  4116. /******************** Bit definition for ADC_OFR4 register ********************/
  4117. #define ADC_OFR4_OFFSET4_Pos (0U)
  4118. #define ADC_OFR4_OFFSET4_Msk (0x00FFFFFFUL << ADC_OFR4_OFFSET4_Pos)/*!< 0x00FFFFFF */
  4119. #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC data offset 4 for channel programmed into bits OFFSET4_CH[4:0] */
  4120. #define ADC_OFR4_OFFSET4_0 (0x0000001UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
  4121. #define ADC_OFR4_OFFSET4_1 (0x0000002UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
  4122. #define ADC_OFR4_OFFSET4_2 (0x0000004UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
  4123. #define ADC_OFR4_OFFSET4_3 (0x0000008UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
  4124. #define ADC_OFR4_OFFSET4_4 (0x0000010UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
  4125. #define ADC_OFR4_OFFSET4_5 (0x0000020UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
  4126. #define ADC_OFR4_OFFSET4_6 (0x0000040UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
  4127. #define ADC_OFR4_OFFSET4_7 (0x0000080UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
  4128. #define ADC_OFR4_OFFSET4_8 (0x0000100UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
  4129. #define ADC_OFR4_OFFSET4_9 (0x0000200UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
  4130. #define ADC_OFR4_OFFSET4_10 (0x0000400UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
  4131. #define ADC_OFR4_OFFSET4_11 (0x0000800UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
  4132. #define ADC_OFR4_OFFSET4_12 (0x0001000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00001000 */
  4133. #define ADC_OFR4_OFFSET4_13 (0x0002000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00002000 */
  4134. #define ADC_OFR4_OFFSET4_14 (0x0004000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00004000 */
  4135. #define ADC_OFR4_OFFSET4_15 (0x0008000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00008000 */
  4136. #define ADC_OFR4_OFFSET4_16 (0x0010000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00010000 */
  4137. #define ADC_OFR4_OFFSET4_17 (0x0020000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00020000 */
  4138. #define ADC_OFR4_OFFSET4_18 (0x0040000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00040000 */
  4139. #define ADC_OFR4_OFFSET4_19 (0x0080000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00080000 */
  4140. #define ADC_OFR4_OFFSET4_20 (0x0100000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00100000 */
  4141. #define ADC_OFR4_OFFSET4_21 (0x0200000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00200000 */
  4142. #define ADC_OFR4_OFFSET4_22 (0x0400000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00400000 */
  4143. #define ADC_OFR4_OFFSET4_23 (0x0800000UL << ADC_OFR4_OFFSET4_Pos) /*!< 0x00800000 */
  4144. #define ADC_OFR4_OFFSETPOS_Pos (24U)
  4145. #define ADC_OFR4_OFFSETPOS_Msk (0x1UL << ADC_OFR4_OFFSETPOS_Pos) /*!< 0x01000000 */
  4146. #define ADC_OFR4_OFFSETPOS ADC_OFR4_OFFSETPOS_Msk /*!< ADC offset number 1 positive */
  4147. #define ADC_OFR4_USAT_Pos (25U)
  4148. #define ADC_OFR4_USAT_Msk (0x1UL << ADC_OFR4_USAT_Pos) /*!< 0x02000000 */
  4149. #define ADC_OFR4_USAT ADC_OFR4_USAT_Msk /*!< ADC offset number 1 saturation enable */
  4150. #define ADC_OFR4_SSAT_Pos (26U)
  4151. #define ADC_OFR4_SSAT_Msk (0x1UL << ADC_OFR4_SSAT_Pos) /*!< 0x80000000 */
  4152. #define ADC_OFR4_SSAT ADC_OFR4_SSAT_Msk /*!< ADC Signed saturation Enable */
  4153. #define ADC_OFR4_OFFSET4_CH_Pos (27U)
  4154. #define ADC_OFR4_OFFSET4_CH_Msk (0x1FUL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
  4155. #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC Channel selection for the data offset 4 */
  4156. #define ADC_OFR4_OFFSET4_CH_0 (0x01UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
  4157. #define ADC_OFR4_OFFSET4_CH_1 (0x02UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
  4158. #define ADC_OFR4_OFFSET4_CH_2 (0x04UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
  4159. #define ADC_OFR4_OFFSET4_CH_3 (0x08UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
  4160. #define ADC_OFR4_OFFSET4_CH_4 (0x10UL << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
  4161. /******************** Bit definition for ADC_GCOMP register ********************/
  4162. #define ADC_GCOMP_GCOMPCOEFF_Pos (0U)
  4163. #define ADC_GCOMP_GCOMPCOEFF_Msk (0x3FFFUL << ADC_GCOMP_GCOMPCOEFF_Pos)/*!< 0x00003FFF */
  4164. #define ADC_GCOMP_GCOMPCOEFF ADC_GCOMP_GCOMPCOEFF_Msk /*!< ADC Injected DATA */
  4165. #define ADC_GCOMP_GCOMP_Pos (31U)
  4166. #define ADC_GCOMP_GCOMP_Msk (0x1UL << ADC_GCOMP_GCOMP_Pos) /*!< 0x00003FFF */
  4167. #define ADC_GCOMP_GCOMP ADC_GCOMP_GCOMP_Msk /*!< ADC Injected DATA */
  4168. /******************** Bit definition for ADC_JDR1 register ********************/
  4169. #define ADC_JDR1_JDATA_Pos (0U)
  4170. #define ADC_JDR1_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0xFFFFFFFF */
  4171. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC Injected DATA */
  4172. #define ADC_JDR1_JDATA_0 (0x00000001UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
  4173. #define ADC_JDR1_JDATA_1 (0x00000002UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
  4174. #define ADC_JDR1_JDATA_2 (0x00000004UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
  4175. #define ADC_JDR1_JDATA_3 (0x00000008UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
  4176. #define ADC_JDR1_JDATA_4 (0x00000010UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
  4177. #define ADC_JDR1_JDATA_5 (0x00000020UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
  4178. #define ADC_JDR1_JDATA_6 (0x00000040UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
  4179. #define ADC_JDR1_JDATA_7 (0x00000080UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
  4180. #define ADC_JDR1_JDATA_8 (0x00000100UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
  4181. #define ADC_JDR1_JDATA_9 (0x00000200UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
  4182. #define ADC_JDR1_JDATA_10 (0x00000400UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
  4183. #define ADC_JDR1_JDATA_11 (0x00000800UL << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
  4184. #define ADC_JDR1_JDATA_12 (0x00001000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
  4185. #define ADC_JDR1_JDATA_13 (0x00002000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
  4186. #define ADC_JDR1_JDATA_14 (0x00004000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
  4187. #define ADC_JDR1_JDATA_15 (0x00008000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
  4188. #define ADC_JDR1_JDATA_16 (0x00010000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00010000 */
  4189. #define ADC_JDR1_JDATA_17 (0x00020000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00020000 */
  4190. #define ADC_JDR1_JDATA_18 (0x00040000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00040000 */
  4191. #define ADC_JDR1_JDATA_19 (0x00080000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00080000 */
  4192. #define ADC_JDR1_JDATA_20 (0x00100000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00100000 */
  4193. #define ADC_JDR1_JDATA_21 (0x00200000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00200000 */
  4194. #define ADC_JDR1_JDATA_22 (0x00400000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00400000 */
  4195. #define ADC_JDR1_JDATA_23 (0x00800000UL << ADC_JDR1_JDATA_Pos) /*!< 0x00800000 */
  4196. #define ADC_JDR1_JDATA_24 (0x01000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x01000000 */
  4197. #define ADC_JDR1_JDATA_25 (0x02000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x02000000 */
  4198. #define ADC_JDR1_JDATA_26 (0x04000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x04000000 */
  4199. #define ADC_JDR1_JDATA_27 (0x08000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x08000000 */
  4200. #define ADC_JDR1_JDATA_28 (0x10000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x10000000 */
  4201. #define ADC_JDR1_JDATA_29 (0x20000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x20000000 */
  4202. #define ADC_JDR1_JDATA_30 (0x40000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x40000000 */
  4203. #define ADC_JDR1_JDATA_31 (0x80000000UL << ADC_JDR1_JDATA_Pos) /*!< 0x80000000 */
  4204. /******************** Bit definition for ADC_JDR2 register ********************/
  4205. #define ADC_JDR2_JDATA_Pos (0U)
  4206. #define ADC_JDR2_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0xFFFFFFFF */
  4207. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC Injected DATA */
  4208. #define ADC_JDR2_JDATA_0 (0x00000001UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
  4209. #define ADC_JDR2_JDATA_1 (0x00000002UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
  4210. #define ADC_JDR2_JDATA_2 (0x00000004UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
  4211. #define ADC_JDR2_JDATA_3 (0x00000008UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
  4212. #define ADC_JDR2_JDATA_4 (0x00000010UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
  4213. #define ADC_JDR2_JDATA_5 (0x00000020UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
  4214. #define ADC_JDR2_JDATA_6 (0x00000040UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
  4215. #define ADC_JDR2_JDATA_7 (0x00000080UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
  4216. #define ADC_JDR2_JDATA_8 (0x00000100UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
  4217. #define ADC_JDR2_JDATA_9 (0x00000200UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
  4218. #define ADC_JDR2_JDATA_10 (0x00000400UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
  4219. #define ADC_JDR2_JDATA_11 (0x00000800UL << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
  4220. #define ADC_JDR2_JDATA_12 (0x00001000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
  4221. #define ADC_JDR2_JDATA_13 (0x00002000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
  4222. #define ADC_JDR2_JDATA_14 (0x00004000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
  4223. #define ADC_JDR2_JDATA_15 (0x00008000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
  4224. #define ADC_JDR2_JDATA_16 (0x00010000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00010000 */
  4225. #define ADC_JDR2_JDATA_17 (0x00020000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00020000 */
  4226. #define ADC_JDR2_JDATA_18 (0x00040000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00040000 */
  4227. #define ADC_JDR2_JDATA_19 (0x00080000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00080000 */
  4228. #define ADC_JDR2_JDATA_20 (0x00100000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00100000 */
  4229. #define ADC_JDR2_JDATA_21 (0x00200000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00200000 */
  4230. #define ADC_JDR2_JDATA_22 (0x00400000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00400000 */
  4231. #define ADC_JDR2_JDATA_23 (0x00800000UL << ADC_JDR2_JDATA_Pos) /*!< 0x00800000 */
  4232. #define ADC_JDR2_JDATA_24 (0x01000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x01000000 */
  4233. #define ADC_JDR2_JDATA_25 (0x02000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x02000000 */
  4234. #define ADC_JDR2_JDATA_26 (0x04000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x04000000 */
  4235. #define ADC_JDR2_JDATA_27 (0x08000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x08000000 */
  4236. #define ADC_JDR2_JDATA_28 (0x10000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x10000000 */
  4237. #define ADC_JDR2_JDATA_29 (0x20000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x20000000 */
  4238. #define ADC_JDR2_JDATA_30 (0x40000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x40000000 */
  4239. #define ADC_JDR2_JDATA_31 (0x80000000UL << ADC_JDR2_JDATA_Pos) /*!< 0x80000000 */
  4240. /******************** Bit definition for ADC_JDR3 register ********************/
  4241. #define ADC_JDR3_JDATA_Pos (0U)
  4242. #define ADC_JDR3_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0xFFFFFFFF */
  4243. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC Injected DATA */
  4244. #define ADC_JDR3_JDATA_0 (0x00000001UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
  4245. #define ADC_JDR3_JDATA_1 (0x00000002UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
  4246. #define ADC_JDR3_JDATA_2 (0x00000004UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
  4247. #define ADC_JDR3_JDATA_3 (0x00000008UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
  4248. #define ADC_JDR3_JDATA_4 (0x00000010UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
  4249. #define ADC_JDR3_JDATA_5 (0x00000020UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
  4250. #define ADC_JDR3_JDATA_6 (0x00000040UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
  4251. #define ADC_JDR3_JDATA_7 (0x00000080UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
  4252. #define ADC_JDR3_JDATA_8 (0x00000100UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
  4253. #define ADC_JDR3_JDATA_9 (0x00000200UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
  4254. #define ADC_JDR3_JDATA_10 (0x00000400UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
  4255. #define ADC_JDR3_JDATA_11 (0x00000800UL << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
  4256. #define ADC_JDR3_JDATA_12 (0x00001000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
  4257. #define ADC_JDR3_JDATA_13 (0x00002000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
  4258. #define ADC_JDR3_JDATA_14 (0x00004000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
  4259. #define ADC_JDR3_JDATA_15 (0x00008000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
  4260. #define ADC_JDR3_JDATA_16 (0x00010000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00010000 */
  4261. #define ADC_JDR3_JDATA_17 (0x00020000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00020000 */
  4262. #define ADC_JDR3_JDATA_18 (0x00040000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00040000 */
  4263. #define ADC_JDR3_JDATA_19 (0x00080000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00080000 */
  4264. #define ADC_JDR3_JDATA_20 (0x00100000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00100000 */
  4265. #define ADC_JDR3_JDATA_21 (0x00200000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00200000 */
  4266. #define ADC_JDR3_JDATA_22 (0x00400000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00400000 */
  4267. #define ADC_JDR3_JDATA_23 (0x00800000UL << ADC_JDR3_JDATA_Pos) /*!< 0x00800000 */
  4268. #define ADC_JDR3_JDATA_24 (0x01000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x01000000 */
  4269. #define ADC_JDR3_JDATA_25 (0x02000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x02000000 */
  4270. #define ADC_JDR3_JDATA_26 (0x04000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x04000000 */
  4271. #define ADC_JDR3_JDATA_27 (0x08000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x08000000 */
  4272. #define ADC_JDR3_JDATA_28 (0x10000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x10000000 */
  4273. #define ADC_JDR3_JDATA_29 (0x20000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x20000000 */
  4274. #define ADC_JDR3_JDATA_30 (0x40000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x40000000 */
  4275. #define ADC_JDR3_JDATA_31 (0x80000000UL << ADC_JDR3_JDATA_Pos) /*!< 0x80000000 */
  4276. /******************** Bit definition for ADC_JDR4 register ********************/
  4277. #define ADC_JDR4_JDATA_Pos (0U)
  4278. #define ADC_JDR4_JDATA_Msk (0xFFFFFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0xFFFFFFFF */
  4279. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC Injected DATA */
  4280. #define ADC_JDR4_JDATA_0 (0x00000001UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
  4281. #define ADC_JDR4_JDATA_1 (0x00000002UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
  4282. #define ADC_JDR4_JDATA_2 (0x00000004UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
  4283. #define ADC_JDR4_JDATA_3 (0x00000008UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
  4284. #define ADC_JDR4_JDATA_4 (0x00000010UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
  4285. #define ADC_JDR4_JDATA_5 (0x00000020UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
  4286. #define ADC_JDR4_JDATA_6 (0x00000040UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
  4287. #define ADC_JDR4_JDATA_7 (0x00000080UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
  4288. #define ADC_JDR4_JDATA_8 (0x00000100UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
  4289. #define ADC_JDR4_JDATA_9 (0x00000200UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
  4290. #define ADC_JDR4_JDATA_10 (0x00000400UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
  4291. #define ADC_JDR4_JDATA_11 (0x00000800UL << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
  4292. #define ADC_JDR4_JDATA_12 (0x00001000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
  4293. #define ADC_JDR4_JDATA_13 (0x00002000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
  4294. #define ADC_JDR4_JDATA_14 (0x00004000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
  4295. #define ADC_JDR4_JDATA_15 (0x00008000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
  4296. #define ADC_JDR4_JDATA_16 (0x00010000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00010000 */
  4297. #define ADC_JDR4_JDATA_17 (0x00020000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00020000 */
  4298. #define ADC_JDR4_JDATA_18 (0x00040000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00040000 */
  4299. #define ADC_JDR4_JDATA_19 (0x00080000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00080000 */
  4300. #define ADC_JDR4_JDATA_20 (0x00100000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00100000 */
  4301. #define ADC_JDR4_JDATA_21 (0x00200000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00200000 */
  4302. #define ADC_JDR4_JDATA_22 (0x00400000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00400000 */
  4303. #define ADC_JDR4_JDATA_23 (0x00800000UL << ADC_JDR4_JDATA_Pos) /*!< 0x00800000 */
  4304. #define ADC_JDR4_JDATA_24 (0x01000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x01000000 */
  4305. #define ADC_JDR4_JDATA_25 (0x02000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x02000000 */
  4306. #define ADC_JDR4_JDATA_26 (0x04000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x04000000 */
  4307. #define ADC_JDR4_JDATA_27 (0x08000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x08000000 */
  4308. #define ADC_JDR4_JDATA_28 (0x10000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x10000000 */
  4309. #define ADC_JDR4_JDATA_29 (0x20000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x20000000 */
  4310. #define ADC_JDR4_JDATA_30 (0x40000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x40000000 */
  4311. #define ADC_JDR4_JDATA_31 (0x80000000UL << ADC_JDR4_JDATA_Pos) /*!< 0x80000000 */
  4312. /******************** Bit definition for ADC_AWD2CR register ********************/
  4313. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  4314. #define ADC_AWD2CR_AWD2CH_Msk (0xFFFFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00FFFFFF */
  4315. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC Analog watchdog 2 channel selection */
  4316. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  4317. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  4318. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  4319. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  4320. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  4321. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  4322. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  4323. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  4324. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  4325. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  4326. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  4327. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  4328. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  4329. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  4330. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  4331. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  4332. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  4333. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  4334. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  4335. #define ADC_AWD2CR_AWD2CH_19 (0x80000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00080000 */
  4336. #define ADC_AWD2CR_AWD2CH_20 (0x100000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00100000 */
  4337. #define ADC_AWD2CR_AWD2CH_21 (0x200000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00200000 */
  4338. #define ADC_AWD2CR_AWD2CH_22 (0x400000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00400000 */
  4339. #define ADC_AWD2CR_AWD2CH_23 (0x800000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00800000 */
  4340. /******************** Bit definition for ADC_AWD1TR register *******************/
  4341. #define ADC_AWD1TR_LT1_Pos (0U)
  4342. #define ADC_AWD1TR_LT1_Msk (0xFFFUL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000FFF */
  4343. #define ADC_AWD1TR_LT1 ADC_AWD1TR_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  4344. #define ADC_AWD1TR_LT1_0 (0x001UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000001 */
  4345. #define ADC_AWD1TR_LT1_1 (0x002UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000002 */
  4346. #define ADC_AWD1TR_LT1_2 (0x004UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000004 */
  4347. #define ADC_AWD1TR_LT1_3 (0x008UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000008 */
  4348. #define ADC_AWD1TR_LT1_4 (0x010UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000010 */
  4349. #define ADC_AWD1TR_LT1_5 (0x020UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000020 */
  4350. #define ADC_AWD1TR_LT1_6 (0x040UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000040 */
  4351. #define ADC_AWD1TR_LT1_7 (0x080UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000080 */
  4352. #define ADC_AWD1TR_LT1_8 (0x100UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000100 */
  4353. #define ADC_AWD1TR_LT1_9 (0x200UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000200 */
  4354. #define ADC_AWD1TR_LT1_10 (0x400UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000400 */
  4355. #define ADC_AWD1TR_LT1_11 (0x800UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000800 */
  4356. #define ADC_AWD1TR_HT1_Pos (16U)
  4357. #define ADC_AWD1TR_HT1_Msk (0xFFFUL << ADC_AWD1TR_HT1_Pos) /*!< 0x0FFF0000 */
  4358. #define ADC_AWD1TR_HT1 ADC_AWD1TR_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  4359. #define ADC_AWD1TR_HT1_0 (0x001UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00010000 */
  4360. #define ADC_AWD1TR_HT1_1 (0x002UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00020000 */
  4361. #define ADC_AWD1TR_HT1_2 (0x004UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00040000 */
  4362. #define ADC_AWD1TR_HT1_3 (0x008UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00080000 */
  4363. #define ADC_AWD1TR_HT1_4 (0x010UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00100000 */
  4364. #define ADC_AWD1TR_HT1_5 (0x020UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00200000 */
  4365. #define ADC_AWD1TR_HT1_6 (0x040UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00400000 */
  4366. #define ADC_AWD1TR_HT1_7 (0x080UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00800000 */
  4367. #define ADC_AWD1TR_HT1_8 (0x100UL << ADC_AWD1TR_HT1_Pos) /*!< 0x01000000 */
  4368. #define ADC_AWD1TR_HT1_9 (0x200UL << ADC_AWD1TR_HT1_Pos) /*!< 0x02000000 */
  4369. #define ADC_AWD1TR_HT1_10 (0x400UL << ADC_AWD1TR_HT1_Pos) /*!< 0x04000000 */
  4370. #define ADC_AWD1TR_HT1_11 (0x800UL << ADC_AWD1TR_HT1_Pos) /*!< 0x08000000 */
  4371. /******************** Bit definition for ADC_AWDTR2 register *******************/
  4372. #define ADC_AWD2TR_LT2_Pos (0U)
  4373. #define ADC_AWD2TR_LT2_Msk (0xFFFUL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000FFF */
  4374. #define ADC_AWD2TR_LT2 ADC_AWD2TR_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  4375. #define ADC_AWD2TR_LT2_0 (0x001UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000001 */
  4376. #define ADC_AWD2TR_LT2_1 (0x002UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000002 */
  4377. #define ADC_AWD2TR_LT2_2 (0x004UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000004 */
  4378. #define ADC_AWD2TR_LT2_3 (0x008UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000008 */
  4379. #define ADC_AWD2TR_LT2_4 (0x010UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000010 */
  4380. #define ADC_AWD2TR_LT2_5 (0x020UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000020 */
  4381. #define ADC_AWD2TR_LT2_6 (0x040UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000040 */
  4382. #define ADC_AWD2TR_LT2_7 (0x080UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000080 */
  4383. #define ADC_AWD2TR_LT2_8 (0x100UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000100 */
  4384. #define ADC_AWD2TR_LT2_9 (0x200UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000200 */
  4385. #define ADC_AWD2TR_LT2_10 (0x400UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000400 */
  4386. #define ADC_AWD2TR_LT2_11 (0x800UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000800 */
  4387. #define ADC_AWD2TR_HT2_Pos (16U)
  4388. #define ADC_AWD2TR_HT2_Msk (0xFFFUL << ADC_AWD2TR_HT2_Pos) /*!< 0x0FFF0000 */
  4389. #define ADC_AWD2TR_HT2 ADC_AWD2TR_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  4390. #define ADC_AWD2TR_HT2_0 (0x001UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00010000 */
  4391. #define ADC_AWD2TR_HT2_1 (0x002UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00020000 */
  4392. #define ADC_AWD2TR_HT2_2 (0x004UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00040000 */
  4393. #define ADC_AWD2TR_HT2_3 (0x008UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00080000 */
  4394. #define ADC_AWD2TR_HT2_4 (0x010UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00100000 */
  4395. #define ADC_AWD2TR_HT2_5 (0x020UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00200000 */
  4396. #define ADC_AWD2TR_HT2_6 (0x040UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00400000 */
  4397. #define ADC_AWD2TR_HT2_7 (0x080UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00800000 */
  4398. #define ADC_AWD2TR_HT2_8 (0x100UL << ADC_AWD2TR_HT2_Pos) /*!< 0x01000000 */
  4399. #define ADC_AWD2TR_HT2_9 (0x200UL << ADC_AWD2TR_HT2_Pos) /*!< 0x02000000 */
  4400. #define ADC_AWD2TR_HT2_10 (0x400UL << ADC_AWD2TR_HT2_Pos) /*!< 0x04000000 */
  4401. #define ADC_AWD2TR_HT2_11 (0x800UL << ADC_AWD2TR_HT2_Pos) /*!< 0x08000000 */
  4402. /******************** Bit definition for ADC_CHSELR register ****************/
  4403. #define ADC_CHSELR_CHSEL_Pos (0U)
  4404. #define ADC_CHSELR_CHSEL_Msk (0xFFFFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  4405. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  4406. #define ADC_CHSELR_CHSEL0_Pos (0U)
  4407. #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  4408. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  4409. #define ADC_CHSELR_CHSEL1_Pos (1U)
  4410. #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  4411. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  4412. #define ADC_CHSELR_CHSEL2_Pos (2U)
  4413. #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  4414. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  4415. #define ADC_CHSELR_CHSEL3_Pos (3U)
  4416. #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  4417. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  4418. #define ADC_CHSELR_CHSEL4_Pos (4U)
  4419. #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  4420. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  4421. #define ADC_CHSELR_CHSEL5_Pos (5U)
  4422. #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  4423. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  4424. #define ADC_CHSELR_CHSEL6_Pos (6U)
  4425. #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  4426. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  4427. #define ADC_CHSELR_CHSEL7_Pos (7U)
  4428. #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  4429. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  4430. #define ADC_CHSELR_CHSEL8_Pos (8U)
  4431. #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  4432. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  4433. #define ADC_CHSELR_CHSEL9_Pos (9U)
  4434. #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  4435. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  4436. #define ADC_CHSELR_CHSEL10_Pos (10U)
  4437. #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  4438. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  4439. #define ADC_CHSELR_CHSEL11_Pos (11U)
  4440. #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  4441. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
  4442. #define ADC_CHSELR_CHSEL12_Pos (12U)
  4443. #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  4444. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
  4445. #define ADC_CHSELR_CHSEL13_Pos (13U)
  4446. #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  4447. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
  4448. #define ADC_CHSELR_CHSEL14_Pos (14U)
  4449. #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  4450. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
  4451. #define ADC_CHSELR_CHSEL15_Pos (15U)
  4452. #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  4453. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
  4454. #define ADC_CHSELR_CHSEL16_Pos (16U)
  4455. #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */
  4456. #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
  4457. #define ADC_CHSELR_CHSEL17_Pos (17U)
  4458. #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  4459. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
  4460. #define ADC_CHSELR_CHSEL18_Pos (18U)
  4461. #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  4462. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4463. #define ADC_CHSELR_CHSEL19_Pos (19U)
  4464. #define ADC_CHSELR_CHSEL19_Msk (0x1UL << ADC_CHSELR_CHSEL19_Pos) /*!< 0x00040000 */
  4465. #define ADC_CHSELR_CHSEL19 ADC_CHSELR_CHSEL19_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4466. #define ADC_CHSELR_CHSEL20_Pos (20U)
  4467. #define ADC_CHSELR_CHSEL20_Msk (0x1UL << ADC_CHSELR_CHSEL20_Pos) /*!< 0x00040000 */
  4468. #define ADC_CHSELR_CHSEL20 ADC_CHSELR_CHSEL20_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4469. #define ADC_CHSELR_CHSEL21_Pos (21U)
  4470. #define ADC_CHSELR_CHSEL21_Msk (0x1UL << ADC_CHSELR_CHSEL21_Pos) /*!< 0x00040000 */
  4471. #define ADC_CHSELR_CHSEL21 ADC_CHSELR_CHSEL21_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4472. #define ADC_CHSELR_CHSEL22_Pos (22U)
  4473. #define ADC_CHSELR_CHSEL22_Msk (0x1UL << ADC_CHSELR_CHSEL22_Pos) /*!< 0x00040000 */
  4474. #define ADC_CHSELR_CHSEL22 ADC_CHSELR_CHSEL22_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4475. #define ADC_CHSELR_CHSEL23_Pos (23U)
  4476. #define ADC_CHSELR_CHSEL23_Msk (0x1UL << ADC_CHSELR_CHSEL23_Pos) /*!< 0x00040000 */
  4477. #define ADC_CHSELR_CHSEL23 ADC_CHSELR_CHSEL23_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  4478. #define ADC_CHSELR_SQ_ALL_Pos (0U)
  4479. #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */
  4480. #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */
  4481. #define ADC_CHSELR_SQ1_Pos (0U)
  4482. #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */
  4483. #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */
  4484. #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */
  4485. #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */
  4486. #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */
  4487. #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */
  4488. #define ADC_CHSELR_SQ2_Pos (4U)
  4489. #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */
  4490. #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */
  4491. #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */
  4492. #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */
  4493. #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */
  4494. #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */
  4495. #define ADC_CHSELR_SQ3_Pos (8U)
  4496. #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */
  4497. #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */
  4498. #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */
  4499. #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */
  4500. #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */
  4501. #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */
  4502. #define ADC_CHSELR_SQ4_Pos (12U)
  4503. #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */
  4504. #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */
  4505. #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */
  4506. #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */
  4507. #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */
  4508. #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */
  4509. #define ADC_CHSELR_SQ5_Pos (16U)
  4510. #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */
  4511. #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */
  4512. #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */
  4513. #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */
  4514. #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */
  4515. #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */
  4516. #define ADC_CHSELR_SQ6_Pos (20U)
  4517. #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */
  4518. #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */
  4519. #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */
  4520. #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */
  4521. #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */
  4522. #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */
  4523. #define ADC_CHSELR_SQ7_Pos (24U)
  4524. #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */
  4525. #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */
  4526. #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */
  4527. #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */
  4528. #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */
  4529. #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */
  4530. #define ADC_CHSELR_SQ8_Pos (28U)
  4531. #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */
  4532. #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */
  4533. #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */
  4534. #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */
  4535. #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */
  4536. #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */
  4537. /******************** Bit definition for ADC_AWD3TR register *******************/
  4538. #define ADC_AWD3TR_LT3_Pos (0U)
  4539. #define ADC_AWD3TR_LT3_Msk (0xFFFUL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000FFF */
  4540. #define ADC_AWD3TR_LT3 ADC_AWD3TR_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  4541. #define ADC_AWD3TR_LT3_0 (0x001UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000001 */
  4542. #define ADC_AWD3TR_LT3_1 (0x002UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000002 */
  4543. #define ADC_AWD3TR_LT3_2 (0x004UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000004 */
  4544. #define ADC_AWD3TR_LT3_3 (0x008UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000008 */
  4545. #define ADC_AWD3TR_LT3_4 (0x010UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000010 */
  4546. #define ADC_AWD3TR_LT3_5 (0x020UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000020 */
  4547. #define ADC_AWD3TR_LT3_6 (0x040UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000040 */
  4548. #define ADC_AWD3TR_LT3_7 (0x080UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000080 */
  4549. #define ADC_AWD3TR_LT3_8 (0x100UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000100 */
  4550. #define ADC_AWD3TR_LT3_9 (0x200UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000200 */
  4551. #define ADC_AWD3TR_LT3_10 (0x400UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000400 */
  4552. #define ADC_AWD3TR_LT3_11 (0x800UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000800 */
  4553. #define ADC_AWD3TR_HT3_Pos (16U)
  4554. #define ADC_AWD3TR_HT3_Msk (0xFFFUL << ADC_AWD3TR_HT3_Pos) /*!< 0x0FFF0000 */
  4555. #define ADC_AWD3TR_HT3 ADC_AWD3TR_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  4556. #define ADC_AWD3TR_HT3_0 (0x001UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00010000 */
  4557. #define ADC_AWD3TR_HT3_1 (0x002UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00020000 */
  4558. #define ADC_AWD3TR_HT3_2 (0x004UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00040000 */
  4559. #define ADC_AWD3TR_HT3_3 (0x008UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00080000 */
  4560. #define ADC_AWD3TR_HT3_4 (0x010UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00100000 */
  4561. #define ADC_AWD3TR_HT3_5 (0x020UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00200000 */
  4562. #define ADC_AWD3TR_HT3_6 (0x040UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00400000 */
  4563. #define ADC_AWD3TR_HT3_7 (0x080UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00800000 */
  4564. #define ADC_AWD3TR_HT3_8 (0x100UL << ADC_AWD3TR_HT3_Pos) /*!< 0x01000000 */
  4565. #define ADC_AWD3TR_HT3_9 (0x200UL << ADC_AWD3TR_HT3_Pos) /*!< 0x02000000 */
  4566. #define ADC_AWD3TR_HT3_10 (0x400UL << ADC_AWD3TR_HT3_Pos) /*!< 0x04000000 */
  4567. #define ADC_AWD3TR_HT3_11 (0x800UL << ADC_AWD3TR_HT3_Pos) /*!< 0x08000000 */
  4568. /******************** Bit definition for ADC_AWD3CR register ********************/
  4569. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  4570. #define ADC_AWD3CR_AWD3CH_Msk (0xFFFFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00FFFFFF */
  4571. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC Analog watchdog 2 channel selection */
  4572. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  4573. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  4574. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  4575. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  4576. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  4577. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  4578. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  4579. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  4580. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  4581. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  4582. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  4583. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  4584. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  4585. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  4586. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  4587. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  4588. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  4589. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  4590. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  4591. #define ADC_AWD3CR_AWD3CH_19 (0x80000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00080000 */
  4592. #define ADC_AWD3CR_AWD2CH_20 (0x100000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00100000 */
  4593. #define ADC_AWD3CR_AWD2CH_21 (0x200000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00200000 */
  4594. #define ADC_AWD3CR_AWD2CH_22 (0x400000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00400000 */
  4595. #define ADC_AWD3CR_AWD2CH_23 (0x800000UL << ADC_AWD3CR_AWD2CH_Pos) /*!< 0x00800000 */
  4596. /******************** Bit definition for ADC_DIFSEL register ********************/
  4597. #define ADC_DIFSEL_DIFSEL_Pos (0U)
  4598. #define ADC_DIFSEL_DIFSEL_Msk (0xFFFFFUL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x000FFFFF */
  4599. #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC differential modes for channels 1 to 18 */
  4600. #define ADC_DIFSEL_DIFSEL_0 (0x00001UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
  4601. #define ADC_DIFSEL_DIFSEL_1 (0x00002UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
  4602. #define ADC_DIFSEL_DIFSEL_2 (0x00004UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
  4603. #define ADC_DIFSEL_DIFSEL_3 (0x00008UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
  4604. #define ADC_DIFSEL_DIFSEL_4 (0x00010UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
  4605. #define ADC_DIFSEL_DIFSEL_5 (0x00020UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
  4606. #define ADC_DIFSEL_DIFSEL_6 (0x00040UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
  4607. #define ADC_DIFSEL_DIFSEL_7 (0x00080UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
  4608. #define ADC_DIFSEL_DIFSEL_8 (0x00100UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
  4609. #define ADC_DIFSEL_DIFSEL_9 (0x00200UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
  4610. #define ADC_DIFSEL_DIFSEL_10 (0x00400UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
  4611. #define ADC_DIFSEL_DIFSEL_11 (0x00800UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
  4612. #define ADC_DIFSEL_DIFSEL_12 (0x01000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
  4613. #define ADC_DIFSEL_DIFSEL_13 (0x02000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
  4614. #define ADC_DIFSEL_DIFSEL_14 (0x04000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
  4615. #define ADC_DIFSEL_DIFSEL_15 (0x08000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
  4616. #define ADC_DIFSEL_DIFSEL_16 (0x10000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
  4617. #define ADC_DIFSEL_DIFSEL_17 (0x20000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
  4618. #define ADC_DIFSEL_DIFSEL_18 (0x40000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
  4619. #define ADC_DIFSEL_DIFSEL_19 (0x80000UL << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00080000 */
  4620. /******************** Bit definition for ADC_CALFACT register ********************/
  4621. #define ADC_CALFACT_I_APB_ADDR_Pos (0U)
  4622. #define ADC_CALFACT_I_APB_ADDR_Msk (0xFFUL << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x000000FF */
  4623. #define ADC_CALFACT_I_APB_ADDR ADC_CALFACT_I_APB_ADDR_Msk /*!< ADC calibration factors in single-ended mode */
  4624. #define ADC_CALFACT_I_APB_ADDR_0 (0x001U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000001 */
  4625. #define ADC_CALFACT_I_APB_ADDR_1 (0x002U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000002 */
  4626. #define ADC_CALFACT_I_APB_ADDR_2 (0x004U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000004 */
  4627. #define ADC_CALFACT_I_APB_ADDR_3 (0x008U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000008 */
  4628. #define ADC_CALFACT_I_APB_ADDR_4 (0x010U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000010 */
  4629. #define ADC_CALFACT_I_APB_ADDR_5 (0x020U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000020 */
  4630. #define ADC_CALFACT_I_APB_ADDR_6 (0x040U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000040 */
  4631. #define ADC_CALFACT_I_APB_ADDR_7 (0x080U << ADC_CALFACT_I_APB_ADDR_Pos) /*!< 0x00000080 */
  4632. #define ADC_CALFACT_I_APB_DATA_Pos (08U)
  4633. #define ADC_CALFACT_I_APB_DATA_Msk (0xFFUL << ADC_CALFACT_I_APB_DATA_Pos) /*!< 0x0000FF00 */
  4634. #define ADC_CALFACT_I_APB_DATA ADC_CALFACT_I_APB_DATA_Msk /*!< ADC calibration factors in differential mode */
  4635. #define ADC_CALFACT_APB_DATA_0 (0x001U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00000100 */
  4636. #define ADC_CALFACT_APB_DATA_1 (0x002U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00000200 */
  4637. #define ADC_CALFACT_APB_DATA_2 (0x004U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00000400 */
  4638. #define ADC_CALFACT_APB_DATA_3 (0x008U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00000800 */
  4639. #define ADC_CALFACT_APB_DATA_4 (0x010U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00001000 */
  4640. #define ADC_CALFACT_APB_DATA_5 (0x020U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00002000 */
  4641. #define ADC_CALFACT_APB_DATA_6 (0x040U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00004000 */
  4642. #define ADC_CALFACT_APB_DATA_7 (0x080U << ADC_CALFACT_APB_DATA_Pos) /*!< 0x00008000 */
  4643. #define ADC_CALFACT_VALIDITY_Pos (16U)
  4644. #define ADC_CALFACT_VALIDITY_Msk (0x1UL << ADC_CALFACT_VALIDITY_Pos) /*!< 0x00010000 */
  4645. #define ADC_CALFACT_VALIDITY ADC_CALFACT_VALIDITY_Msk /*!< ADC calibration factors in differential mode */
  4646. #define ADC_CALFACT_LATCH_COEF_Pos (24U)
  4647. #define ADC_CALFACT_LATCH_COEF_Msk (0x1UL << ADC_CALFACT_LATCH_COEF_Pos) /*!< 0x01000000 */
  4648. #define ADC_CALFACT_LATCH_COEF ADC_CALFACT_LATCH_COEF_Msk /*!< ADC calibration factors in differential mode */
  4649. #define ADC_CALFACT_CAPTURE_COEF_Pos (25U)
  4650. #define ADC_CALFACT_CAPTURE_COEF_Msk (0x1UL << ADC_CALFACT_CAPTURE_COEF_Pos) /*!< 0x01000000 */
  4651. #define ADC_CALFACT_CAPTURE_COEF ADC_CALFACT_CAPTURE_COEF_Msk /*!< ADC calibration factors in differential mode */
  4652. #define ADC4_CALFACT_CALFACT_Pos (0U)
  4653. #define ADC4_CALFACT_CALFACT_Msk (0x7FUL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
  4654. #define ADC4_CALFACT_CALFACT ADC4_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */
  4655. #define ADC4_CALFACT_CALFACT_0 (0x01UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000001 */
  4656. #define ADC4_CALFACT_CALFACT_1 (0x02UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000002 */
  4657. #define ADC4_CALFACT_CALFACT_2 (0x04UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000004 */
  4658. #define ADC4_CALFACT_CALFACT_3 (0x08UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000008 */
  4659. #define ADC4_CALFACT_CALFACT_4 (0x10UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000010 */
  4660. #define ADC4_CALFACT_CALFACT_5 (0x20UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000020 */
  4661. #define ADC4_CALFACT_CALFACT_6 (0x40UL << ADC4_CALFACT_CALFACT_Pos) /*!< 0x00000040 */
  4662. /******************** Bit definition for ADC_CALFACT2 register ********************/
  4663. #define ADC_CALFACT2_CALFACT_Pos (0U)
  4664. #define ADC_CALFACT2_CALFACT_Msk (0xFFFFFFFFUL << ADC_CALFACT2_CALFACT_Pos) /*!< 0xFFFFFFFF */
  4665. #define ADC_CALFACT2_CALFACT ADC_CALFACT2_CALFACT_Msk /*!< ADC Linearity calibration factors */
  4666. #define ADC_CALFACT2_CALFACT_0 (0x00000001UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000001 */
  4667. #define ADC_CALFACT2_CALFACT_1 (0x00000002UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000002 */
  4668. #define ADC_CALFACT2_CALFACT_2 (0x00000004UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000004 */
  4669. #define ADC_CALFACT2_CALFACT_3 (0x00000008UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000008 */
  4670. #define ADC_CALFACT2_CALFACT_4 (0x00000010UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000010 */
  4671. #define ADC_CALFACT2_CALFACT_5 (0x00000020UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000020 */
  4672. #define ADC_CALFACT2_CALFACT_6 (0x00000040UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000040 */
  4673. #define ADC_CALFACT2_CALFACT_7 (0x00000080UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000080 */
  4674. #define ADC_CALFACT2_CALFACT_8 (0x00000100UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000100 */
  4675. #define ADC_CALFACT2_CALFACT_9 (0x00000200UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000200 */
  4676. #define ADC_CALFACT2_CALFACT_10 (0x00000400UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000400 */
  4677. #define ADC_CALFACT2_CALFACT_11 (0x00000800UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00000800 */
  4678. #define ADC_CALFACT2_CALFACT_12 (0x00001000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00001000 */
  4679. #define ADC_CALFACT2_CALFACT_13 (0x00002000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00002000 */
  4680. #define ADC_CALFACT2_CALFACT_14 (0x00004000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00004000 */
  4681. #define ADC_CALFACT2_CALFACT_15 (0x00008000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00008000 */
  4682. #define ADC_CALFACT2_CALFACT_16 (0x00010000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00010000 */
  4683. #define ADC_CALFACT2_CALFACT_17 (0x00020000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00020000 */
  4684. #define ADC_CALFACT2_CALFACT_18 (0x00040000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00040000 */
  4685. #define ADC_CALFACT2_CALFACT_19 (0x00080000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00080000 */
  4686. #define ADC_CALFACT2_CALFACT_20 (0x00100000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00100000 */
  4687. #define ADC_CALFACT2_CALFACT_21 (0x00200000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00200000 */
  4688. #define ADC_CALFACT2_CALFACT_22 (0x00400000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00400000 */
  4689. #define ADC_CALFACT2_CALFACT_23 (0x00800000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x00800000 */
  4690. #define ADC_CALFACT2_CALFACT_24 (0x01000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x01000000 */
  4691. #define ADC_CALFACT2_CALFACT_25 (0x02000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x02000000 */
  4692. #define ADC_CALFACT2_CALFACT_26 (0x04000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x04000000 */
  4693. #define ADC_CALFACT2_CALFACT_27 (0x08000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x08000000 */
  4694. #define ADC_CALFACT2_CALFACT_28 (0x10000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x10000000 */
  4695. #define ADC_CALFACT2_CALFACT_29 (0x20000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x20000000 */
  4696. #define ADC_CALFACT2_CALFACT_30 (0x40000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x40000000 */
  4697. #define ADC_CALFACT2_CALFACT_31 (0x80000000UL << ADC_CALFACT2_CALFACT_Pos) /*!< 0x80000000 */
  4698. /******************** Bit definition for ADC_OR register ********************/
  4699. #define ADC_OR_CHN0SEL_Pos (0U)
  4700. #define ADC_OR_CHN0SEL_Msk (0x1UL << ADC_OR_CHN0SEL_Pos) /*!< 0x00000001 */
  4701. #define ADC_OR_CHN0SEL ADC_OR_CHN0SEL_Msk /*!< ADC Channel 0 selection */
  4702. /************************* ADC Common registers *****************************/
  4703. /******************** Bit definition for ADC_CSR register ********************/
  4704. #define ADC_CSR_ADRDY_MST_Pos (0U)
  4705. #define ADC_CSR_ADRDY_MST_Msk (0x1UL << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
  4706. #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< Master ADC ready */
  4707. #define ADC_CSR_EOSMP_MST_Pos (1U)
  4708. #define ADC_CSR_EOSMP_MST_Msk (0x1UL << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
  4709. #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< End of sampling phase flag of the master ADC */
  4710. #define ADC_CSR_EOC_MST_Pos (2U)
  4711. #define ADC_CSR_EOC_MST_Msk (0x1UL << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
  4712. #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< End of regular conversion of the master ADC */
  4713. #define ADC_CSR_EOS_MST_Pos (3U)
  4714. #define ADC_CSR_EOS_MST_Msk (0x1UL << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
  4715. #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< End of regular sequence flag of the master ADC */
  4716. #define ADC_CSR_OVR_MST_Pos (4U)
  4717. #define ADC_CSR_OVR_MST_Msk (0x1UL << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
  4718. #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< Overrun flag of the master ADC */
  4719. #define ADC_CSR_JEOC_MST_Pos (5U)
  4720. #define ADC_CSR_JEOC_MST_Msk (0x1UL << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
  4721. #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< End of injected conversion of the master ADC */
  4722. #define ADC_CSR_JEOS_MST_Pos (6U)
  4723. #define ADC_CSR_JEOS_MST_Msk (0x1UL << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
  4724. #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< End of injected sequence flag of the master ADC */
  4725. #define ADC_CSR_AWD1_MST_Pos (7U)
  4726. #define ADC_CSR_AWD1_MST_Msk (0x1UL << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
  4727. #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< Analog watchdog 1 flag of the master ADC */
  4728. #define ADC_CSR_AWD2_MST_Pos (8U)
  4729. #define ADC_CSR_AWD2_MST_Msk (0x1UL << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
  4730. #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< Analog watchdog 2 flag of the master ADC */
  4731. #define ADC_CSR_AWD3_MST_Pos (9U)
  4732. #define ADC_CSR_AWD3_MST_Msk (0x1UL << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
  4733. #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< Analog watchdog 3 flag of the master ADC */
  4734. #define ADC_CSR_JQOVF_MST_Pos (10U)
  4735. #define ADC_CSR_JQOVF_MST_Msk (0x1UL << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
  4736. #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< Injected context queue overflow flag of the master ADC */
  4737. #define ADC_CSR_LDORDY_MST_Pos (12U)
  4738. #define ADC_CSR_LDORDY_MST_Msk (0x1UL << ADC_CSR_LDORDY_MST_Pos) /*!< 0x00001000 */
  4739. #define ADC_CSR_LDORDY_MST ADC_CSR_LDORDY_MST_Msk /*!< Voltage regulator ready flag of the master ADC */
  4740. #define ADC_CSR_ADRDY_SLV_Pos (16U)
  4741. #define ADC_CSR_ADRDY_SLV_Msk (0x1UL << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
  4742. #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< Slave ADC ready */
  4743. #define ADC_CSR_EOSMP_SLV_Pos (17U)
  4744. #define ADC_CSR_EOSMP_SLV_Msk (0x1UL << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
  4745. #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< End of sampling phase flag of the slave ADC */
  4746. #define ADC_CSR_EOC_SLV_Pos (18U)
  4747. #define ADC_CSR_EOC_SLV_Msk (0x1UL << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
  4748. #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< End of regular conversion of the slave ADC */
  4749. #define ADC_CSR_EOS_SLV_Pos (19U)
  4750. #define ADC_CSR_EOS_SLV_Msk (0x1UL << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
  4751. #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< End of regular sequence flag of the slave ADC */
  4752. #define ADC_CSR_OVR_SLV_Pos (20U)
  4753. #define ADC_CSR_OVR_SLV_Msk (0x1UL << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
  4754. #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< Overrun flag of the slave ADC */
  4755. #define ADC_CSR_JEOC_SLV_Pos (21U)
  4756. #define ADC_CSR_JEOC_SLV_Msk (0x1UL << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
  4757. #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< End of injected conversion of the slave ADC */
  4758. #define ADC_CSR_JEOS_SLV_Pos (22U)
  4759. #define ADC_CSR_JEOS_SLV_Msk (0x1UL << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
  4760. #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< End of injected sequence flag of the slave ADC */
  4761. #define ADC_CSR_AWD1_SLV_Pos (23U)
  4762. #define ADC_CSR_AWD1_SLV_Msk (0x1UL << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
  4763. #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< Analog watchdog 1 flag of the slave ADC */
  4764. #define ADC_CSR_AWD2_SLV_Pos (24U)
  4765. #define ADC_CSR_AWD2_SLV_Msk (0x1UL << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
  4766. #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< Analog watchdog 2 flag of the slave ADC */
  4767. #define ADC_CSR_AWD3_SLV_Pos (25U)
  4768. #define ADC_CSR_AWD3_SLV_Msk (0x1UL << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
  4769. #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< Analog watchdog 3 flag of the slave ADC */
  4770. #define ADC_CSR_JQOVF_SLV_Pos (26U)
  4771. #define ADC_CSR_JQOVF_SLV_Msk (0x1UL << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
  4772. #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< Injected context queue overflow flag of the slave ADC */
  4773. #define ADC_CSR_LDORDY_SLV_Pos (28U)
  4774. #define ADC_CSR_LDORDY_SLV_Msk (0x1UL << ADC_CSR_LDORDY_SLV_Pos) /*!< 0x10000000 */
  4775. #define ADC_CSR_LDORDY_SLV ADC_CSR_LDORDY_SLV_Msk /*!< Voltage regulator ready flag of the slave ADC */
  4776. /******************** Bit definition for ADC_CCR register ********************/
  4777. #define ADC_CCR_DUAL_Pos (0U)
  4778. #define ADC_CCR_DUAL_Msk (0x1FUL << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
  4779. #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< Dual ADC mode selection */
  4780. #define ADC_CCR_DUAL_0 (0x01UL << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
  4781. #define ADC_CCR_DUAL_1 (0x02UL << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
  4782. #define ADC_CCR_DUAL_2 (0x04UL << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
  4783. #define ADC_CCR_DUAL_3 (0x08UL << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
  4784. #define ADC_CCR_DUAL_4 (0x10UL << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
  4785. #define ADC_CCR_DELAY_Pos (8U)
  4786. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  4787. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< Delay between 2 sampling phases */
  4788. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  4789. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  4790. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  4791. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  4792. #define ADC_CCR_DAMDF_Pos (14U)
  4793. #define ADC_CCR_DAMDF_Msk (0x3UL << ADC_CCR_DAMDF_Pos) /*!< 0x0000C000 */
  4794. #define ADC_CCR_DAMDF ADC_CCR_DAMDF_Msk /*!< Dual ADC mode data format */
  4795. #define ADC_CCR_DAMDF_0 (0x1UL << ADC_CCR_DAMDF_Pos) /*!< 0x00004000 */
  4796. #define ADC_CCR_DAMDF_1 (0x2UL << ADC_CCR_DAMDF_Pos) /*!< 0x00008000 */
  4797. #define ADC_CCR_PRESC_Pos (18U)
  4798. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  4799. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC prescaler */
  4800. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  4801. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  4802. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  4803. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  4804. #define ADC_CCR_VREFEN_Pos (22U)
  4805. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  4806. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< VREFINT enable */
  4807. #define ADC_CCR_VSENSEEN_Pos (23U)
  4808. #define ADC_CCR_VSENSEEN_Msk (0x1UL << ADC_CCR_VSENSEEN_Pos) /*!< 0x00800000 */
  4809. #define ADC_CCR_VSENSEEN ADC_CCR_VSENSEEN_Msk /*!< Temperature sensor enable */
  4810. #define ADC_CCR_VBATEN_Pos (24U)
  4811. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  4812. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< VBAT enable */
  4813. #define ADC_CCR_LFMEN_Pos (25U)
  4814. #define ADC_CCR_LFMEN_Msk (0x1UL << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
  4815. #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode Enable, specific ADC4*/
  4816. #define ADC_CCR_VDDCOREN_Pos (26U)
  4817. #define ADC_CCR_VDDCOREN_Msk (0x1UL << ADC_CCR_VDDCOREN_Pos) /*!< 0x04000000 */
  4818. #define ADC_CCR_VDDCOREN ADC_CCR_VDDCOREN_Msk /*!< VDDCode enable */
  4819. /******************** Bit definition for ADC_CDR register *******************/
  4820. #define ADC_CDR_RDATA_MST_Pos (0U)
  4821. #define ADC_CDR_RDATA_MST_Msk (0xFFFFUL << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
  4822. #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
  4823. #define ADC_CDR_RDATA_SLV_Pos (16U)
  4824. #define ADC_CDR_RDATA_SLV_Msk (0xFFFFUL << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
  4825. #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
  4826. /******************** Bit definition for ADC_CDR2 register ******************/
  4827. #define ADC_CDR2_RDATA_ALT_Pos (0U)
  4828. #define ADC_CDR2_RDATA_ALT_Msk (0xFFFFFFFFUL << ADC_CDR2_RDATA_ALT_Pos) /*!< 0xFFFFFFFF */
  4829. #define ADC_CDR2_RDATA_ALT ADC_CDR2_RDATA_ALT_Msk /*!< Regular data of the master/slave alternated ADCs */
  4830. /******************************************************************************/
  4831. /* */
  4832. /* CORDIC calculation unit */
  4833. /* */
  4834. /******************************************************************************/
  4835. /******************* Bit definition for CORDIC_CSR register *****************/
  4836. #define CORDIC_CSR_FUNC_Pos (0U)
  4837. #define CORDIC_CSR_FUNC_Msk (0xFUL << CORDIC_CSR_FUNC_Pos) /*!< 0x0000000F */
  4838. #define CORDIC_CSR_FUNC CORDIC_CSR_FUNC_Msk /*!< Function */
  4839. #define CORDIC_CSR_FUNC_0 (0x1UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000001 */
  4840. #define CORDIC_CSR_FUNC_1 (0x2UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000002 */
  4841. #define CORDIC_CSR_FUNC_2 (0x4UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000004 */
  4842. #define CORDIC_CSR_FUNC_3 (0x8UL << CORDIC_CSR_FUNC_Pos) /*!< 0x00000008 */
  4843. #define CORDIC_CSR_PRECISION_Pos (4U)
  4844. #define CORDIC_CSR_PRECISION_Msk (0xFUL << CORDIC_CSR_PRECISION_Pos) /*!< 0x000000F0 */
  4845. #define CORDIC_CSR_PRECISION CORDIC_CSR_PRECISION_Msk /*!< Precision */
  4846. #define CORDIC_CSR_PRECISION_0 (0x1UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000010 */
  4847. #define CORDIC_CSR_PRECISION_1 (0x2UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000020 */
  4848. #define CORDIC_CSR_PRECISION_2 (0x4UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000040 */
  4849. #define CORDIC_CSR_PRECISION_3 (0x8UL << CORDIC_CSR_PRECISION_Pos) /*!< 0x00000080 */
  4850. #define CORDIC_CSR_SCALE_Pos (8U)
  4851. #define CORDIC_CSR_SCALE_Msk (0x7UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000700 */
  4852. #define CORDIC_CSR_SCALE CORDIC_CSR_SCALE_Msk /*!< Scaling factor */
  4853. #define CORDIC_CSR_SCALE_0 (0x1UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000100 */
  4854. #define CORDIC_CSR_SCALE_1 (0x2UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000200 */
  4855. #define CORDIC_CSR_SCALE_2 (0x4UL << CORDIC_CSR_SCALE_Pos) /*!< 0x00000400 */
  4856. #define CORDIC_CSR_IEN_Pos (16U)
  4857. #define CORDIC_CSR_IEN_Msk (0x1UL << CORDIC_CSR_IEN_Pos) /*!< 0x00010000 */
  4858. #define CORDIC_CSR_IEN CORDIC_CSR_IEN_Msk /*!< Interrupt Enable */
  4859. #define CORDIC_CSR_DMAREN_Pos (17U)
  4860. #define CORDIC_CSR_DMAREN_Msk (0x1UL << CORDIC_CSR_DMAREN_Pos) /*!< 0x00020000 */
  4861. #define CORDIC_CSR_DMAREN CORDIC_CSR_DMAREN_Msk /*!< DMA Read channel Enable */
  4862. #define CORDIC_CSR_DMAWEN_Pos (18U)
  4863. #define CORDIC_CSR_DMAWEN_Msk (0x1UL << CORDIC_CSR_DMAWEN_Pos) /*!< 0x00040000 */
  4864. #define CORDIC_CSR_DMAWEN CORDIC_CSR_DMAWEN_Msk /*!< DMA Write channel Enable */
  4865. #define CORDIC_CSR_NRES_Pos (19U)
  4866. #define CORDIC_CSR_NRES_Msk (0x1UL << CORDIC_CSR_NRES_Pos) /*!< 0x00080000 */
  4867. #define CORDIC_CSR_NRES CORDIC_CSR_NRES_Msk /*!< Number of results in WDATA register */
  4868. #define CORDIC_CSR_NARGS_Pos (20U)
  4869. #define CORDIC_CSR_NARGS_Msk (0x1UL << CORDIC_CSR_NARGS_Pos) /*!< 0x00100000 */
  4870. #define CORDIC_CSR_NARGS CORDIC_CSR_NARGS_Msk /*!< Number of arguments in RDATA register */
  4871. #define CORDIC_CSR_RESSIZE_Pos (21U)
  4872. #define CORDIC_CSR_RESSIZE_Msk (0x1UL << CORDIC_CSR_RESSIZE_Pos) /*!< 0x00200000 */
  4873. #define CORDIC_CSR_RESSIZE CORDIC_CSR_RESSIZE_Msk /*!< Width of output data */
  4874. #define CORDIC_CSR_ARGSIZE_Pos (22U)
  4875. #define CORDIC_CSR_ARGSIZE_Msk (0x1UL << CORDIC_CSR_ARGSIZE_Pos) /*!< 0x00400000 */
  4876. #define CORDIC_CSR_ARGSIZE CORDIC_CSR_ARGSIZE_Msk /*!< Width of input data */
  4877. #define CORDIC_CSR_RRDY_Pos (31U)
  4878. #define CORDIC_CSR_RRDY_Msk (0x1UL << CORDIC_CSR_RRDY_Pos) /*!< 0x80000000 */
  4879. #define CORDIC_CSR_RRDY CORDIC_CSR_RRDY_Msk /*!< Result Ready Flag */
  4880. /******************* Bit definition for CORDIC_WDATA register ***************/
  4881. #define CORDIC_WDATA_ARG_Pos (0U)
  4882. #define CORDIC_WDATA_ARG_Msk (0xFFFFFFFFUL << CORDIC_WDATA_ARG_Pos) /*!< 0xFFFFFFFF */
  4883. #define CORDIC_WDATA_ARG CORDIC_WDATA_ARG_Msk /*!< Input Argument */
  4884. /******************* Bit definition for CORDIC_RDATA register ***************/
  4885. #define CORDIC_RDATA_RES_Pos (0U)
  4886. #define CORDIC_RDATA_RES_Msk (0xFFFFFFFFUL << CORDIC_RDATA_RES_Pos) /*!< 0xFFFFFFFF */
  4887. #define CORDIC_RDATA_RES CORDIC_RDATA_RES_Msk /*!< Output Result */
  4888. /******************************************************************************/
  4889. /* */
  4890. /* CRC calculation unit */
  4891. /* */
  4892. /******************************************************************************/
  4893. /******************* Bit definition for CRC_DR register *********************/
  4894. #define CRC_DR_DR_Pos (0U)
  4895. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  4896. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  4897. /******************* Bit definition for CRC_IDR register ********************/
  4898. #define CRC_IDR_IDR_Pos (0U)
  4899. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  4900. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bits data register bits */
  4901. /******************** Bit definition for CRC_CR register ********************/
  4902. #define CRC_CR_RESET_Pos (0U)
  4903. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  4904. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  4905. #define CRC_CR_POLYSIZE_Pos (3U)
  4906. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  4907. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  4908. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  4909. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  4910. #define CRC_CR_REV_IN_Pos (5U)
  4911. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  4912. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  4913. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  4914. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  4915. #define CRC_CR_REV_OUT_Pos (7U)
  4916. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  4917. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  4918. /******************* Bit definition for CRC_INIT register *******************/
  4919. #define CRC_INIT_INIT_Pos (0U)
  4920. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  4921. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  4922. /******************* Bit definition for CRC_POL register ********************/
  4923. #define CRC_POL_POL_Pos (0U)
  4924. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  4925. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  4926. /******************************************************************************/
  4927. /* */
  4928. /* CRS Clock Recovery System */
  4929. /******************************************************************************/
  4930. /******************* Bit definition for CRS_CR register *********************/
  4931. #define CRS_CR_SYNCOKIE_Pos (0U)
  4932. #define CRS_CR_SYNCOKIE_Msk (0x1UL << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  4933. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
  4934. #define CRS_CR_SYNCWARNIE_Pos (1U)
  4935. #define CRS_CR_SYNCWARNIE_Msk (0x1UL << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  4936. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
  4937. #define CRS_CR_ERRIE_Pos (2U)
  4938. #define CRS_CR_ERRIE_Msk (0x1UL << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  4939. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
  4940. #define CRS_CR_ESYNCIE_Pos (3U)
  4941. #define CRS_CR_ESYNCIE_Msk (0x1UL << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  4942. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
  4943. #define CRS_CR_CEN_Pos (5U)
  4944. #define CRS_CR_CEN_Msk (0x1UL << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  4945. #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
  4946. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  4947. #define CRS_CR_AUTOTRIMEN_Msk (0x1UL << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  4948. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
  4949. #define CRS_CR_SWSYNC_Pos (7U)
  4950. #define CRS_CR_SWSYNC_Msk (0x1UL << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  4951. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
  4952. #define CRS_CR_TRIM_Pos (8U)
  4953. #define CRS_CR_TRIM_Msk (0x7FUL << CRS_CR_TRIM_Pos) /*!< 0x00007F00 */
  4954. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
  4955. /******************* Bit definition for CRS_CFGR register *********************/
  4956. #define CRS_CFGR_RELOAD_Pos (0U)
  4957. #define CRS_CFGR_RELOAD_Msk (0xFFFFUL << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  4958. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
  4959. #define CRS_CFGR_FELIM_Pos (16U)
  4960. #define CRS_CFGR_FELIM_Msk (0xFFUL << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  4961. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
  4962. #define CRS_CFGR_SYNCDIV_Pos (24U)
  4963. #define CRS_CFGR_SYNCDIV_Msk (0x7UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  4964. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
  4965. #define CRS_CFGR_SYNCDIV_0 (0x1UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  4966. #define CRS_CFGR_SYNCDIV_1 (0x2UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  4967. #define CRS_CFGR_SYNCDIV_2 (0x4UL << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  4968. #define CRS_CFGR_SYNCSRC_Pos (28U)
  4969. #define CRS_CFGR_SYNCSRC_Msk (0x3UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  4970. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
  4971. #define CRS_CFGR_SYNCSRC_0 (0x1UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  4972. #define CRS_CFGR_SYNCSRC_1 (0x2UL << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  4973. #define CRS_CFGR_SYNCPOL_Pos (31U)
  4974. #define CRS_CFGR_SYNCPOL_Msk (0x1UL << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  4975. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
  4976. /******************* Bit definition for CRS_ISR register *********************/
  4977. #define CRS_ISR_SYNCOKF_Pos (0U)
  4978. #define CRS_ISR_SYNCOKF_Msk (0x1UL << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  4979. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
  4980. #define CRS_ISR_SYNCWARNF_Pos (1U)
  4981. #define CRS_ISR_SYNCWARNF_Msk (0x1UL << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  4982. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
  4983. #define CRS_ISR_ERRF_Pos (2U)
  4984. #define CRS_ISR_ERRF_Msk (0x1UL << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  4985. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
  4986. #define CRS_ISR_ESYNCF_Pos (3U)
  4987. #define CRS_ISR_ESYNCF_Msk (0x1UL << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  4988. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
  4989. #define CRS_ISR_SYNCERR_Pos (8U)
  4990. #define CRS_ISR_SYNCERR_Msk (0x1UL << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  4991. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
  4992. #define CRS_ISR_SYNCMISS_Pos (9U)
  4993. #define CRS_ISR_SYNCMISS_Msk (0x1UL << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  4994. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
  4995. #define CRS_ISR_TRIMOVF_Pos (10U)
  4996. #define CRS_ISR_TRIMOVF_Msk (0x1UL << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  4997. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
  4998. #define CRS_ISR_FEDIR_Pos (15U)
  4999. #define CRS_ISR_FEDIR_Msk (0x1UL << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  5000. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
  5001. #define CRS_ISR_FECAP_Pos (16U)
  5002. #define CRS_ISR_FECAP_Msk (0xFFFFUL << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  5003. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
  5004. /******************* Bit definition for CRS_ICR register *********************/
  5005. #define CRS_ICR_SYNCOKC_Pos (0U)
  5006. #define CRS_ICR_SYNCOKC_Msk (0x1UL << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  5007. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
  5008. #define CRS_ICR_SYNCWARNC_Pos (1U)
  5009. #define CRS_ICR_SYNCWARNC_Msk (0x1UL << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  5010. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
  5011. #define CRS_ICR_ERRC_Pos (2U)
  5012. #define CRS_ICR_ERRC_Msk (0x1UL << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  5013. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
  5014. #define CRS_ICR_ESYNCC_Pos (3U)
  5015. #define CRS_ICR_ESYNCC_Msk (0x1UL << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  5016. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
  5017. /******************************************************************************/
  5018. /* */
  5019. /* RNG */
  5020. /* */
  5021. /******************************************************************************/
  5022. /******************** Bits definition for RNG_CR register *******************/
  5023. #define RNG_CR_RNGEN_Pos (2U)
  5024. #define RNG_CR_RNGEN_Msk (0x1UL << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  5025. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  5026. #define RNG_CR_IE_Pos (3U)
  5027. #define RNG_CR_IE_Msk (0x1UL << RNG_CR_IE_Pos) /*!< 0x00000008 */
  5028. #define RNG_CR_IE RNG_CR_IE_Msk
  5029. #define RNG_CR_CED_Pos (5U)
  5030. #define RNG_CR_CED_Msk (0x1UL << RNG_CR_CED_Pos) /*!< 0x00000020 */
  5031. #define RNG_CR_CED RNG_CR_CED_Msk
  5032. #define RNG_CR_ARDIS_Pos (7U)
  5033. #define RNG_CR_ARDIS_Msk (0x1UL << RNG_CR_ARDIS_Pos)
  5034. #define RNG_CR_ARDIS RNG_CR_ARDIS_Msk
  5035. #define RNG_CR_RNG_CONFIG3_Pos (8U)
  5036. #define RNG_CR_RNG_CONFIG3_Msk (0xFUL << RNG_CR_RNG_CONFIG3_Pos)
  5037. #define RNG_CR_RNG_CONFIG3 RNG_CR_RNG_CONFIG3_Msk
  5038. #define RNG_CR_NISTC_Pos (12U)
  5039. #define RNG_CR_NISTC_Msk (0x1UL << RNG_CR_NISTC_Pos)
  5040. #define RNG_CR_NISTC RNG_CR_NISTC_Msk
  5041. #define RNG_CR_RNG_CONFIG2_Pos (13U)
  5042. #define RNG_CR_RNG_CONFIG2_Msk (0x7UL << RNG_CR_RNG_CONFIG2_Pos)
  5043. #define RNG_CR_RNG_CONFIG2 RNG_CR_RNG_CONFIG2_Msk
  5044. #define RNG_CR_CLKDIV_Pos (16U)
  5045. #define RNG_CR_CLKDIV_Msk (0xFUL << RNG_CR_CLKDIV_Pos)
  5046. #define RNG_CR_CLKDIV RNG_CR_CLKDIV_Msk
  5047. #define RNG_CR_CLKDIV_0 (0x1UL << RNG_CR_CLKDIV_Pos) /*!< 0x00010000 */
  5048. #define RNG_CR_CLKDIV_1 (0x2UL << RNG_CR_CLKDIV_Pos) /*!< 0x00020000 */
  5049. #define RNG_CR_CLKDIV_2 (0x4UL << RNG_CR_CLKDIV_Pos) /*!< 0x00040000 */
  5050. #define RNG_CR_CLKDIV_3 (0x8UL << RNG_CR_CLKDIV_Pos) /*!< 0x00080000 */
  5051. #define RNG_CR_RNG_CONFIG1_Pos (20U)
  5052. #define RNG_CR_RNG_CONFIG1_Msk (0x3FUL << RNG_CR_RNG_CONFIG1_Pos)
  5053. #define RNG_CR_RNG_CONFIG1 RNG_CR_RNG_CONFIG1_Msk
  5054. #define RNG_CR_CONDRST_Pos (30U)
  5055. #define RNG_CR_CONDRST_Msk (0x1UL << RNG_CR_CONDRST_Pos)
  5056. #define RNG_CR_CONDRST RNG_CR_CONDRST_Msk
  5057. #define RNG_CR_CONFIGLOCK_Pos (31U)
  5058. #define RNG_CR_CONFIGLOCK_Msk (0x1UL << RNG_CR_CONFIGLOCK_Pos)
  5059. #define RNG_CR_CONFIGLOCK RNG_CR_CONFIGLOCK_Msk
  5060. /******************** Bits definition for RNG_SR register *******************/
  5061. #define RNG_SR_DRDY_Pos (0U)
  5062. #define RNG_SR_DRDY_Msk (0x1UL << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  5063. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  5064. #define RNG_SR_CECS_Pos (1U)
  5065. #define RNG_SR_CECS_Msk (0x1UL << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  5066. #define RNG_SR_CECS RNG_SR_CECS_Msk
  5067. #define RNG_SR_SECS_Pos (2U)
  5068. #define RNG_SR_SECS_Msk (0x1UL << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  5069. #define RNG_SR_SECS RNG_SR_SECS_Msk
  5070. #define RNG_SR_CEIS_Pos (5U)
  5071. #define RNG_SR_CEIS_Msk (0x1UL << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  5072. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  5073. #define RNG_SR_SEIS_Pos (6U)
  5074. #define RNG_SR_SEIS_Msk (0x1UL << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  5075. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  5076. /******************** Bits definition for RNG_NSCR register *******************/
  5077. #define RNG_NSCR_EN_OSC1_Pos (0U)
  5078. #define RNG_NSCR_EN_OSC1_Msk (0x7UL << RNG_NSCR_EN_OSC1_Pos) /*!< 0x00000007 */
  5079. #define RNG_NSCR_EN_OSC1 RNG_NSCR_EN_OSC1_Msk
  5080. #define RNG_NSCR_EN_OSC2_Pos (3U)
  5081. #define RNG_NSCR_EN_OSC2_Msk (0x7UL << RNG_NSCR_EN_OSC2_Pos) /*!< 0x00000038 */
  5082. #define RNG_NSCR_EN_OSC2 RNG_NSCR_EN_OSC2_Msk
  5083. #define RNG_NSCR_EN_OSC3_Pos (6U)
  5084. #define RNG_NSCR_EN_OSC3_Msk (0x7UL << RNG_NSCR_EN_OSC3_Pos) /*!< 0x000001C0 */
  5085. #define RNG_NSCR_EN_OSC3 RNG_NSCR_EN_OSC3_Msk
  5086. #define RNG_NSCR_EN_OSC4_Pos (9U)
  5087. #define RNG_NSCR_EN_OSC4_Msk (0x7UL << RNG_NSCR_EN_OSC4_Pos) /*!< 0x00000E00 */
  5088. #define RNG_NSCR_EN_OSC4 RNG_NSCR_EN_OSC4_Msk
  5089. #define RNG_NSCR_EN_OSC5_Pos (12U)
  5090. #define RNG_NSCR_EN_OSC5_Msk (0x7UL << RNG_NSCR_EN_OSC5_Pos) /*!< 0x00007000 */
  5091. #define RNG_NSCR_EN_OSC5 RNG_NSCR_EN_OSC5_Msk
  5092. #define RNG_NSCR_EN_OSC6_Pos (15U)
  5093. #define RNG_NSCR_EN_OSC6_Msk (0x7UL << RNG_NSCR_EN_OSC6_Pos) /*!< 0x00038000 */
  5094. #define RNG_NSCR_EN_OSC6 RNG_NSCR_EN_OSC6_Msk
  5095. /******************** Bits definition for RNG_HTCR register *******************/
  5096. #define RNG_HTCR_HTCFG_Pos (0U)
  5097. #define RNG_HTCR_HTCFG_Msk (0xFFFFFFFFUL << RNG_HTCR_HTCFG_Pos) /*!< 0xFFFFFFFF */
  5098. #define RNG_HTCR_HTCFG RNG_HTCR_HTCFG_Msk
  5099. /******************** RNG Nist Compliance Values *******************/
  5100. #define RNG_CR_NIST_VALUE (0x00F10F00U)
  5101. #define RNG_HTCR_NIST_VALUE (0x92F3U)
  5102. #define RNG_NSCR_NIST_VALUE (0x1609U)
  5103. /******************************************************************************/
  5104. /* */
  5105. /* Digital to Analog Converter */
  5106. /* */
  5107. /******************************************************************************/
  5108. #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */
  5109. /******************** Bit definition for DAC_CR register ********************/
  5110. #define DAC_CR_EN1_Pos (0U)
  5111. #define DAC_CR_EN1_Msk (0x1UL << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  5112. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  5113. #define DAC_CR_TEN1_Pos (1U)
  5114. #define DAC_CR_TEN1_Msk (0x1UL << DAC_CR_TEN1_Pos) /*!< 0x00000002 */
  5115. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  5116. #define DAC_CR_TSEL1_Pos (2U)
  5117. #define DAC_CR_TSEL1_Msk (0xFUL << DAC_CR_TSEL1_Pos) /*!< 0x0000003C */
  5118. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[3:0] (DAC channel1 Trigger selection) */
  5119. #define DAC_CR_TSEL1_0 (0x1UL << DAC_CR_TSEL1_Pos) /*!< 0x00000004 */
  5120. #define DAC_CR_TSEL1_1 (0x2UL << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  5121. #define DAC_CR_TSEL1_2 (0x4UL << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  5122. #define DAC_CR_TSEL1_3 (0x8UL << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  5123. #define DAC_CR_WAVE1_Pos (6U)
  5124. #define DAC_CR_WAVE1_Msk (0x3UL << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  5125. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  5126. #define DAC_CR_WAVE1_0 (0x1UL << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  5127. #define DAC_CR_WAVE1_1 (0x2UL << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  5128. #define DAC_CR_MAMP1_Pos (8U)
  5129. #define DAC_CR_MAMP1_Msk (0xFUL << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  5130. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  5131. #define DAC_CR_MAMP1_0 (0x1UL << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  5132. #define DAC_CR_MAMP1_1 (0x2UL << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  5133. #define DAC_CR_MAMP1_2 (0x4UL << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  5134. #define DAC_CR_MAMP1_3 (0x8UL << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  5135. #define DAC_CR_DMAEN1_Pos (12U)
  5136. #define DAC_CR_DMAEN1_Msk (0x1UL << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  5137. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  5138. #define DAC_CR_DMAUDRIE1_Pos (13U)
  5139. #define DAC_CR_DMAUDRIE1_Msk (0x1UL << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  5140. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
  5141. #define DAC_CR_CEN1_Pos (14U)
  5142. #define DAC_CR_CEN1_Msk (0x1UL << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
  5143. #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
  5144. #define DAC_CR_EN2_Pos (16U)
  5145. #define DAC_CR_EN2_Msk (0x1UL << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  5146. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  5147. #define DAC_CR_TEN2_Pos (17U)
  5148. #define DAC_CR_TEN2_Msk (0x1UL << DAC_CR_TEN2_Pos) /*!< 0x00020000 */
  5149. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  5150. #define DAC_CR_TSEL2_Pos (18U)
  5151. #define DAC_CR_TSEL2_Msk (0xFUL << DAC_CR_TSEL2_Pos) /*!< 0x003C0000 */
  5152. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[3:0] (DAC channel2 Trigger selection) */
  5153. #define DAC_CR_TSEL2_0 (0x1UL << DAC_CR_TSEL2_Pos) /*!< 0x00040000 */
  5154. #define DAC_CR_TSEL2_1 (0x2UL << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  5155. #define DAC_CR_TSEL2_2 (0x4UL << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  5156. #define DAC_CR_TSEL2_3 (0x8UL << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  5157. #define DAC_CR_WAVE2_Pos (22U)
  5158. #define DAC_CR_WAVE2_Msk (0x3UL << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  5159. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  5160. #define DAC_CR_WAVE2_0 (0x1UL << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  5161. #define DAC_CR_WAVE2_1 (0x2UL << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  5162. #define DAC_CR_MAMP2_Pos (24U)
  5163. #define DAC_CR_MAMP2_Msk (0xFUL << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  5164. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  5165. #define DAC_CR_MAMP2_0 (0x1UL << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  5166. #define DAC_CR_MAMP2_1 (0x2UL << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  5167. #define DAC_CR_MAMP2_2 (0x4UL << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  5168. #define DAC_CR_MAMP2_3 (0x8UL << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  5169. #define DAC_CR_DMAEN2_Pos (28U)
  5170. #define DAC_CR_DMAEN2_Msk (0x1UL << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  5171. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
  5172. #define DAC_CR_DMAUDRIE2_Pos (29U)
  5173. #define DAC_CR_DMAUDRIE2_Msk (0x1UL << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  5174. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
  5175. #define DAC_CR_CEN2_Pos (30U)
  5176. #define DAC_CR_CEN2_Msk (0x1UL << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
  5177. #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
  5178. /***************** Bit definition for DAC_SWTRIGR register ******************/
  5179. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  5180. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1UL << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  5181. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  5182. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  5183. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1UL << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  5184. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  5185. #define DAC_SWTRIGR_SWTRIGB1_Pos (16U)
  5186. #define DAC_SWTRIGR_SWTRIGB1_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB1_Pos) /*!< 0x00010000 */
  5187. #define DAC_SWTRIGR_SWTRIGB1 DAC_SWTRIGR_SWTRIGB1_Msk /*!<DAC channel1 software trigger B */
  5188. #define DAC_SWTRIGR_SWTRIGB2_Pos (17U)
  5189. #define DAC_SWTRIGR_SWTRIGB2_Msk (0x1UL << DAC_SWTRIGR_SWTRIGB2_Pos) /*!< 0x00020000 */
  5190. #define DAC_SWTRIGR_SWTRIGB2 DAC_SWTRIGR_SWTRIGB2_Msk /*!<DAC channel2 software trigger B */
  5191. /***************** Bit definition for DAC_DHR12R1 register ******************/
  5192. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  5193. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  5194. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5195. #define DAC_DHR12R1_DACC1DHRB_Pos (16U)
  5196. #define DAC_DHR12R1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12R1_DACC1DHRB_Pos) /*!< 0x0FFF0000 */
  5197. #define DAC_DHR12R1_DACC1DHRB DAC_DHR12R1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Right-aligned data B */
  5198. /***************** Bit definition for DAC_DHR12L1 register ******************/
  5199. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  5200. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5201. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5202. #define DAC_DHR12L1_DACC1DHRB_Pos (20U)
  5203. #define DAC_DHR12L1_DACC1DHRB_Msk (0xFFFUL << DAC_DHR12L1_DACC1DHRB_Pos) /*!< 0xFFF00000 */
  5204. #define DAC_DHR12L1_DACC1DHRB DAC_DHR12L1_DACC1DHRB_Msk /*!<DAC channel1 12-bit Left aligned data B */
  5205. /****************** Bit definition for DAC_DHR8R1 register ******************/
  5206. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  5207. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFUL << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  5208. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5209. #define DAC_DHR8R1_DACC1DHRB_Pos (8U)
  5210. #define DAC_DHR8R1_DACC1DHRB_Msk (0xFFUL << DAC_DHR8R1_DACC1DHRB_Pos) /*!< 0x0000FF00 */
  5211. #define DAC_DHR8R1_DACC1DHRB DAC_DHR8R1_DACC1DHRB_Msk /*!<DAC channel1 8-bit Right aligned data B */
  5212. /***************** Bit definition for DAC_DHR12R2 register ******************/
  5213. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  5214. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  5215. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5216. #define DAC_DHR12R2_DACC2DHRB_Pos (16U)
  5217. #define DAC_DHR12R2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12R2_DACC2DHRB_Pos) /*!< 0x0FFF0000 */
  5218. #define DAC_DHR12R2_DACC2DHRB DAC_DHR12R2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Right-aligned data B */
  5219. /***************** Bit definition for DAC_DHR12L2 register ******************/
  5220. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  5221. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  5222. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5223. #define DAC_DHR12L2_DACC2DHRB_Pos (20U)
  5224. #define DAC_DHR12L2_DACC2DHRB_Msk (0xFFFUL << DAC_DHR12L2_DACC2DHRB_Pos) /*!< 0xFFF00000 */
  5225. #define DAC_DHR12L2_DACC2DHRB DAC_DHR12L2_DACC2DHRB_Msk /*!<DAC channel2 12-bit Left aligned data B */
  5226. /****************** Bit definition for DAC_DHR8R2 register ******************/
  5227. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  5228. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFUL << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  5229. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5230. #define DAC_DHR8R2_DACC2DHRB_Pos (8U)
  5231. #define DAC_DHR8R2_DACC2DHRB_Msk (0xFFUL << DAC_DHR8R2_DACC2DHRB_Pos) /*!< 0x0000FF00 */
  5232. #define DAC_DHR8R2_DACC2DHRB DAC_DHR8R2_DACC2DHRB_Msk /*!<DAC channel2 8-bit Right aligned data B */
  5233. /***************** Bit definition for DAC_DHR12RD register ******************/
  5234. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  5235. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  5236. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5237. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  5238. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  5239. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5240. /***************** Bit definition for DAC_DHR12LD register ******************/
  5241. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  5242. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5243. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5244. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  5245. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFUL << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  5246. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5247. /****************** Bit definition for DAC_DHR8RD register ******************/
  5248. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  5249. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFUL << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  5250. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5251. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  5252. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFUL << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  5253. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5254. /******************* Bit definition for DAC_DOR1 register *******************/
  5255. #define DAC_DOR1_DACC1DOR_Pos (0U)
  5256. #define DAC_DOR1_DACC1DOR_Msk (0xFFFUL << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  5257. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  5258. #define DAC_DOR1_DACC1DORB_Pos (16U)
  5259. #define DAC_DOR1_DACC1DORB_Msk (0xFFFUL << DAC_DOR1_DACC1DORB_Pos) /*!< 0x0FFF0000 */
  5260. #define DAC_DOR1_DACC1DORB DAC_DOR1_DACC1DORB_Msk /*!<DAC channel1 data output B */
  5261. /******************* Bit definition for DAC_DOR2 register *******************/
  5262. #define DAC_DOR2_DACC2DOR_Pos (0U)
  5263. #define DAC_DOR2_DACC2DOR_Msk (0xFFFUL << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  5264. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  5265. #define DAC_DOR2_DACC2DORB_Pos (16U)
  5266. #define DAC_DOR2_DACC2DORB_Msk (0xFFFUL << DAC_DOR2_DACC2DORB_Pos) /*!< 0x0FFF0000 */
  5267. #define DAC_DOR2_DACC2DORB DAC_DOR2_DACC2DORB_Msk /*!<DAC channel2 data output B */
  5268. /******************** Bit definition for DAC_SR register ********************/
  5269. #define DAC_SR_DAC1RDY_Pos (11U)
  5270. #define DAC_SR_DAC1RDY_Msk (0x1UL << DAC_SR_DAC1RDY_Pos) /*!< 0x00000800 */
  5271. #define DAC_SR_DAC1RDY DAC_SR_DAC1RDY_Msk /*!<DAC channel 1 ready status bit */
  5272. #define DAC_SR_DORSTAT1_Pos (12U)
  5273. #define DAC_SR_DORSTAT1_Msk (0x1UL << DAC_SR_DORSTAT1_Pos) /*!< 0x00001000 */
  5274. #define DAC_SR_DORSTAT1 DAC_SR_DORSTAT1_Msk /*!<DAC channel 1 output register status bit */
  5275. #define DAC_SR_DMAUDR1_Pos (13U)
  5276. #define DAC_SR_DMAUDR1_Msk (0x1UL << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  5277. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  5278. #define DAC_SR_CAL_FLAG1_Pos (14U)
  5279. #define DAC_SR_CAL_FLAG1_Msk (0x1UL << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
  5280. #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
  5281. #define DAC_SR_BWST1_Pos (15U)
  5282. #define DAC_SR_BWST1_Msk (0x1UL << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
  5283. #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
  5284. #define DAC_SR_DAC2RDY_Pos (27U)
  5285. #define DAC_SR_DAC2RDY_Msk (0x1UL << DAC_SR_DAC2RDY_Pos) /*!< 0x08000000 */
  5286. #define DAC_SR_DAC2RDY DAC_SR_DAC2RDY_Msk /*!<DAC channel 2 ready status bit */
  5287. #define DAC_SR_DORSTAT2_Pos (28U)
  5288. #define DAC_SR_DORSTAT2_Msk (0x1UL << DAC_SR_DORSTAT2_Pos) /*!< 0x10000000 */
  5289. #define DAC_SR_DORSTAT2 DAC_SR_DORSTAT2_Msk /*!<DAC channel 2 output register status bit */
  5290. #define DAC_SR_DMAUDR2_Pos (29U)
  5291. #define DAC_SR_DMAUDR2_Msk (0x1UL << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  5292. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  5293. #define DAC_SR_CAL_FLAG2_Pos (30U)
  5294. #define DAC_SR_CAL_FLAG2_Msk (0x1UL << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
  5295. #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
  5296. #define DAC_SR_BWST2_Pos (31U)
  5297. #define DAC_SR_BWST2_Msk (0x1UL << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
  5298. #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
  5299. /******************* Bit definition for DAC_CCR register ********************/
  5300. #define DAC_CCR_OTRIM1_Pos (0U)
  5301. #define DAC_CCR_OTRIM1_Msk (0x1FUL << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
  5302. #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
  5303. #define DAC_CCR_OTRIM2_Pos (16U)
  5304. #define DAC_CCR_OTRIM2_Msk (0x1FUL << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
  5305. #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
  5306. /******************* Bit definition for DAC_MCR register *******************/
  5307. #define DAC_MCR_MODE1_Pos (0U)
  5308. #define DAC_MCR_MODE1_Msk (0x7UL << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
  5309. #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
  5310. #define DAC_MCR_MODE1_0 (0x1UL << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
  5311. #define DAC_MCR_MODE1_1 (0x2UL << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
  5312. #define DAC_MCR_MODE1_2 (0x4UL << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
  5313. #define DAC_MCR_DMADOUBLE1_Pos (8U)
  5314. #define DAC_MCR_DMADOUBLE1_Msk (0x1UL << DAC_MCR_DMADOUBLE1_Pos) /*!< 0x00000100 */
  5315. #define DAC_MCR_DMADOUBLE1 DAC_MCR_DMADOUBLE1_Msk /*!<DAC Channel 1 DMA double data mode */
  5316. #define DAC_MCR_SINFORMAT1_Pos (9U)
  5317. #define DAC_MCR_SINFORMAT1_Msk (0x1UL << DAC_MCR_SINFORMAT1_Pos) /*!< 0x00000200 */
  5318. #define DAC_MCR_SINFORMAT1 DAC_MCR_SINFORMAT1_Msk /*!<DAC Channel 1 enable signed format */
  5319. #define DAC_MCR_HFSEL_Pos (14U)
  5320. #define DAC_MCR_HFSEL_Msk (0x3UL << DAC_MCR_HFSEL_Pos) /*!< 0x0000C000 */
  5321. #define DAC_MCR_HFSEL DAC_MCR_HFSEL_Msk /*!<HFSEL[1:0] (High Frequency interface mode selection) */
  5322. #define DAC_MCR_HFSEL_0 (0x1UL << DAC_MCR_HFSEL_Pos) /*!< 0x00004000 */
  5323. #define DAC_MCR_HFSEL_1 (0x2UL << DAC_MCR_HFSEL_Pos) /*!< 0x00008000 */
  5324. #define DAC_MCR_MODE2_Pos (16U)
  5325. #define DAC_MCR_MODE2_Msk (0x7UL << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
  5326. #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
  5327. #define DAC_MCR_MODE2_0 (0x1UL << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
  5328. #define DAC_MCR_MODE2_1 (0x2UL << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
  5329. #define DAC_MCR_MODE2_2 (0x4UL << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
  5330. #define DAC_MCR_DMADOUBLE2_Pos (24U)
  5331. #define DAC_MCR_DMADOUBLE2_Msk (0x1UL << DAC_MCR_DMADOUBLE2_Pos) /*!< 0x01000000 */
  5332. #define DAC_MCR_DMADOUBLE2 DAC_MCR_DMADOUBLE2_Msk /*!<DAC Channel 2 DMA double data mode */
  5333. #define DAC_MCR_SINFORMAT2_Pos (25U)
  5334. #define DAC_MCR_SINFORMAT2_Msk (0x1UL << DAC_MCR_SINFORMAT2_Pos) /*!< 0x02000000 */
  5335. #define DAC_MCR_SINFORMAT2 DAC_MCR_SINFORMAT2_Msk /*!<DAC Channel 2 enable signed format */
  5336. /****************** Bit definition for DAC_SHSR1 register ******************/
  5337. #define DAC_SHSR1_TSAMPLE1_Pos (0U)
  5338. #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFUL << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
  5339. #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
  5340. /****************** Bit definition for DAC_SHSR2 register ******************/
  5341. #define DAC_SHSR2_TSAMPLE2_Pos (0U)
  5342. #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFUL << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
  5343. #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
  5344. /****************** Bit definition for DAC_SHHR register ******************/
  5345. #define DAC_SHHR_THOLD1_Pos (0U)
  5346. #define DAC_SHHR_THOLD1_Msk (0x3FFUL << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
  5347. #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
  5348. #define DAC_SHHR_THOLD2_Pos (16U)
  5349. #define DAC_SHHR_THOLD2_Msk (0x3FFUL << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
  5350. #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
  5351. /****************** Bit definition for DAC_SHRR register ******************/
  5352. #define DAC_SHRR_TREFRESH1_Pos (0U)
  5353. #define DAC_SHRR_TREFRESH1_Msk (0xFFUL << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
  5354. #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
  5355. #define DAC_SHRR_TREFRESH2_Pos (16U)
  5356. #define DAC_SHRR_TREFRESH2_Msk (0xFFUL << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
  5357. #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
  5358. /****************** Bit definition for DAC_AUTOCR register ******************/
  5359. #define DAC_AUTOCR_AUTOMODE_Pos (22U)
  5360. #define DAC_AUTOCR_AUTOMODE_Msk (0x1UL << DAC_AUTOCR_AUTOMODE_Pos) /*!< 0x00400000 */
  5361. #define DAC_AUTOCR_AUTOMODE DAC_AUTOCR_AUTOMODE_Msk /*!< AUTOCR Enable */
  5362. /******************************************************************************/
  5363. /* */
  5364. /* HASH */
  5365. /* */
  5366. /******************************************************************************/
  5367. /****************** Bits definition for HASH_CR register ********************/
  5368. #define HASH_CR_INIT_Pos (2U)
  5369. #define HASH_CR_INIT_Msk (0x1UL << HASH_CR_INIT_Pos) /*!< 0x00000004 */
  5370. #define HASH_CR_INIT HASH_CR_INIT_Msk
  5371. #define HASH_CR_DMAE_Pos (3U)
  5372. #define HASH_CR_DMAE_Msk (0x1UL << HASH_CR_DMAE_Pos) /*!< 0x00000008 */
  5373. #define HASH_CR_DMAE HASH_CR_DMAE_Msk
  5374. #define HASH_CR_DATATYPE_Pos (4U)
  5375. #define HASH_CR_DATATYPE_Msk (0x3UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000030 */
  5376. #define HASH_CR_DATATYPE HASH_CR_DATATYPE_Msk
  5377. #define HASH_CR_DATATYPE_0 (0x1UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000010 */
  5378. #define HASH_CR_DATATYPE_1 (0x2UL << HASH_CR_DATATYPE_Pos) /*!< 0x00000020 */
  5379. #define HASH_CR_MODE_Pos (6U)
  5380. #define HASH_CR_MODE_Msk (0x1UL << HASH_CR_MODE_Pos) /*!< 0x00000040 */
  5381. #define HASH_CR_MODE HASH_CR_MODE_Msk
  5382. #define HASH_CR_NBW_Pos (8U)
  5383. #define HASH_CR_NBW_Msk (0xFUL << HASH_CR_NBW_Pos) /*!< 0x00000F00 */
  5384. #define HASH_CR_NBW HASH_CR_NBW_Msk
  5385. #define HASH_CR_NBW_0 (0x1UL << HASH_CR_NBW_Pos) /*!< 0x00000100 */
  5386. #define HASH_CR_NBW_1 (0x2UL << HASH_CR_NBW_Pos) /*!< 0x00000200 */
  5387. #define HASH_CR_NBW_2 (0x4UL << HASH_CR_NBW_Pos) /*!< 0x00000400 */
  5388. #define HASH_CR_NBW_3 (0x8UL << HASH_CR_NBW_Pos) /*!< 0x00000800 */
  5389. #define HASH_CR_DINNE_Pos (12U)
  5390. #define HASH_CR_DINNE_Msk (0x1UL << HASH_CR_DINNE_Pos) /*!< 0x00001000 */
  5391. #define HASH_CR_DINNE HASH_CR_DINNE_Msk
  5392. #define HASH_CR_MDMAT_Pos (13U)
  5393. #define HASH_CR_MDMAT_Msk (0x1UL << HASH_CR_MDMAT_Pos) /*!< 0x00002000 */
  5394. #define HASH_CR_MDMAT HASH_CR_MDMAT_Msk
  5395. #define HASH_CR_LKEY_Pos (16U)
  5396. #define HASH_CR_LKEY_Msk (0x1UL << HASH_CR_LKEY_Pos) /*!< 0x00010000 */
  5397. #define HASH_CR_LKEY HASH_CR_LKEY_Msk
  5398. #define HASH_CR_ALGO_Pos (17U)
  5399. #define HASH_CR_ALGO_Msk (0x3UL << HASH_CR_ALGO_Pos) /*!< 0x00040080 */
  5400. #define HASH_CR_ALGO HASH_CR_ALGO_Msk
  5401. #define HASH_CR_ALGO_0 (0x1UL << HASH_CR_ALGO_Pos) /*!< 0x00000080 */
  5402. #define HASH_CR_ALGO_1 (0x2UL << HASH_CR_ALGO_Pos) /*!< 0x00040000 */
  5403. /****************** Bits definition for HASH_STR register *******************/
  5404. #define HASH_STR_NBLW_Pos (0U)
  5405. #define HASH_STR_NBLW_Msk (0x1FUL << HASH_STR_NBLW_Pos) /*!< 0x0000001F */
  5406. #define HASH_STR_NBLW HASH_STR_NBLW_Msk
  5407. #define HASH_STR_NBLW_0 (0x01UL << HASH_STR_NBLW_Pos) /*!< 0x00000001 */
  5408. #define HASH_STR_NBLW_1 (0x02UL << HASH_STR_NBLW_Pos) /*!< 0x00000002 */
  5409. #define HASH_STR_NBLW_2 (0x04UL << HASH_STR_NBLW_Pos) /*!< 0x00000004 */
  5410. #define HASH_STR_NBLW_3 (0x08UL << HASH_STR_NBLW_Pos) /*!< 0x00000008 */
  5411. #define HASH_STR_NBLW_4 (0x10UL << HASH_STR_NBLW_Pos) /*!< 0x00000010 */
  5412. #define HASH_STR_DCAL_Pos (8U)
  5413. #define HASH_STR_DCAL_Msk (0x1UL << HASH_STR_DCAL_Pos) /*!< 0x00000100 */
  5414. #define HASH_STR_DCAL HASH_STR_DCAL_Msk
  5415. /****************** Bits definition for HASH_IMR register *******************/
  5416. #define HASH_IMR_DINIE_Pos (0U)
  5417. #define HASH_IMR_DINIE_Msk (0x1UL << HASH_IMR_DINIE_Pos) /*!< 0x00000001 */
  5418. #define HASH_IMR_DINIE HASH_IMR_DINIE_Msk
  5419. #define HASH_IMR_DCIE_Pos (1U)
  5420. #define HASH_IMR_DCIE_Msk (0x1UL << HASH_IMR_DCIE_Pos) /*!< 0x00000002 */
  5421. #define HASH_IMR_DCIE HASH_IMR_DCIE_Msk
  5422. /****************** Bits definition for HASH_SR register ********************/
  5423. #define HASH_SR_DINIS_Pos (0U)
  5424. #define HASH_SR_DINIS_Msk (0x1UL << HASH_SR_DINIS_Pos) /*!< 0x00000001 */
  5425. #define HASH_SR_DINIS HASH_SR_DINIS_Msk
  5426. #define HASH_SR_DCIS_Pos (1U)
  5427. #define HASH_SR_DCIS_Msk (0x1UL << HASH_SR_DCIS_Pos) /*!< 0x00000002 */
  5428. #define HASH_SR_DCIS HASH_SR_DCIS_Msk
  5429. #define HASH_SR_DMAS_Pos (2U)
  5430. #define HASH_SR_DMAS_Msk (0x1UL << HASH_SR_DMAS_Pos) /*!< 0x00000004 */
  5431. #define HASH_SR_DMAS HASH_SR_DMAS_Msk
  5432. #define HASH_SR_BUSY_Pos (3U)
  5433. #define HASH_SR_BUSY_Msk (0x1UL << HASH_SR_BUSY_Pos) /*!< 0x00000008 */
  5434. #define HASH_SR_BUSY HASH_SR_BUSY_Msk
  5435. #define HASH_SR_NBWE_Pos (16U)
  5436. #define HASH_SR_NBWE_Msk (0xFUL << HASH_SR_NBWE_Pos) /*!< 0x000F0000 */
  5437. #define HASH_SR_NBWE HASH_SR_NBWE_Msk
  5438. #define HASH_SR_NBWE_0 (0x01UL << HASH_SR_NBWE_Pos) /*!< 0x00010000 */
  5439. #define HASH_SR_NBWE_1 (0x02UL << HASH_SR_NBWE_Pos) /*!< 0x00020000 */
  5440. #define HASH_SR_NBWE_2 (0x04UL << HASH_SR_NBWE_Pos) /*!< 0x00040000 */
  5441. #define HASH_SR_NBWE_3 (0x08UL << HASH_SR_NBWE_Pos) /*!< 0x00080000 */
  5442. #define HASH_SR_DINNE_Pos (15U)
  5443. #define HASH_SR_DINNE_Msk (0x1UL << HASH_SR_DINNE_Pos) /*!< 0x00008000 */
  5444. #define HASH_SR_DINNE HASH_SR_DINNE_Msk
  5445. #define HASH_SR_NBWP_Pos (9U)
  5446. #define HASH_SR_NBWP_Msk (0xFUL << HASH_SR_NBWP_Pos) /*!< 0x000F0000 */
  5447. #define HASH_SR_NBWP HASH_SR_NBWP_Msk
  5448. #define HASH_SR_NBWP_0 (0x01UL << HASH_SR_NBWP_Pos) /*!< 0x000O0200 */
  5449. #define HASH_SR_NBWP_1 (0x02UL << HASH_SR_NBWP_Pos) /*!< 0x00000400 */
  5450. #define HASH_SR_NBWP_2 (0x04UL << HASH_SR_NBWP_Pos) /*!< 0x00000800 */
  5451. #define HASH_SR_NBWP_3 (0x08UL << HASH_SR_NBWP_Pos) /*!< 0x00001000 */
  5452. /******************************************************************************/
  5453. /* */
  5454. /* Debug MCU */
  5455. /* */
  5456. /******************************************************************************/
  5457. /******************** Bit definition for DBGMCU_IDCODE register *************/
  5458. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  5459. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  5460. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  5461. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  5462. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  5463. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  5464. /******************** Bit definition for DBGMCU_CR register *****************/
  5465. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  5466. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  5467. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  5468. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  5469. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  5470. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  5471. #define DBGMCU_CR_TRACE_IOEN_Pos (4U)
  5472. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000010 */
  5473. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  5474. #define DBGMCU_CR_TRACE_CLKEN_Pos (5U)
  5475. #define DBGMCU_CR_TRACE_CLKEN_Msk (0x1UL << DBGMCU_CR_TRACE_CLKEN_Pos) /*!< 0x00000020 */
  5476. #define DBGMCU_CR_TRACE_CLKEN DBGMCU_CR_TRACE_CLKEN_Msk
  5477. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  5478. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  5479. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  5480. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  5481. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  5482. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  5483. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
  5484. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos)
  5485. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
  5486. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U)
  5487. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos)
  5488. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
  5489. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos (2U)
  5490. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos)
  5491. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
  5492. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos (3U)
  5493. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos)
  5494. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk
  5495. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
  5496. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos)
  5497. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
  5498. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U)
  5499. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos)
  5500. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
  5501. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
  5502. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos)
  5503. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
  5504. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
  5505. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos)
  5506. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
  5507. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
  5508. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos)
  5509. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
  5510. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
  5511. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1UL << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos)
  5512. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
  5513. /******************** Bit definition for DBGMCU_APB1FZR2 register ***********/
  5514. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos (1U)
  5515. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos)
  5516. #define DBGMCU_APB1FZR2_DBG_I2C4_STOP DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk
  5517. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
  5518. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos)
  5519. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
  5520. #define DBGMCU_APB1FZR2_DBG_I2C5_STOP_Pos (6U)
  5521. #define DBGMCU_APB1FZR2_DBG_I2C5_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C5_STOP_Pos)
  5522. #define DBGMCU_APB1FZR2_DBG_I2C5_STOP DBGMCU_APB1FZR2_DBG_I2C5_STOP_Msk
  5523. #define DBGMCU_APB1FZR2_DBG_I2C6_STOP_Pos (7U)
  5524. #define DBGMCU_APB1FZR2_DBG_I2C6_STOP_Msk (0x1UL << DBGMCU_APB1FZR2_DBG_I2C6_STOP_Pos)
  5525. #define DBGMCU_APB1FZR2_DBG_I2C6_STOP DBGMCU_APB1FZR2_DBG_I2C6_STOP_Msk
  5526. /******************** Bit definition for DBGMCU_APB2FZR register ***********/
  5527. #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos (11U)
  5528. #define DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM1_STOP_Pos)
  5529. #define DBGMCU_APB2FZR_DBG_TIM1_STOP DBGMCU_APB2FZR_DBG_TIM1_STOP_Msk
  5530. #define DBGMCU_APB2FZR_DBG_TIM8_STOP_Pos (13U)
  5531. #define DBGMCU_APB2FZR_DBG_TIM8_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM8_STOP_Pos)
  5532. #define DBGMCU_APB2FZR_DBG_TIM8_STOP DBGMCU_APB2FZR_DBG_TIM8_STOP_Msk
  5533. #define DBGMCU_APB2FZR_DBG_TIM15_STOP_Pos (16U)
  5534. #define DBGMCU_APB2FZR_DBG_TIM15_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM15_STOP_Pos)
  5535. #define DBGMCU_APB2FZR_DBG_TIM15_STOP DBGMCU_APB2FZR_DBG_TIM15_STOP_Msk
  5536. #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos (17U)
  5537. #define DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM16_STOP_Pos)
  5538. #define DBGMCU_APB2FZR_DBG_TIM16_STOP DBGMCU_APB2FZR_DBG_TIM16_STOP_Msk
  5539. #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos (18U)
  5540. #define DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk (0x1UL << DBGMCU_APB2FZR_DBG_TIM17_STOP_Pos)
  5541. #define DBGMCU_APB2FZR_DBG_TIM17_STOP DBGMCU_APB2FZR_DBG_TIM17_STOP_Msk
  5542. /******************** Bit definition for DBGMCU_APB3FZR register ***********/
  5543. #define DBGMCU_APB3FZR_DBG_I2C3_STOP_Pos (10U)
  5544. #define DBGMCU_APB3FZR_DBG_I2C3_STOP_Msk (0x1UL << DBGMCU_APB3FZR_DBG_I2C3_STOP_Pos)
  5545. #define DBGMCU_APB3FZR_DBG_I2C3_STOP DBGMCU_APB3FZR_DBG_I2C3_STOP_Msk
  5546. #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Pos (17U)
  5547. #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Msk (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Pos)
  5548. #define DBGMCU_APB3FZR_DBG_LPTIM1_STOP DBGMCU_APB3FZR_DBG_LPTIM1_STOP_Msk
  5549. #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Pos (18U)
  5550. #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Msk (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Pos)
  5551. #define DBGMCU_APB3FZR_DBG_LPTIM3_STOP DBGMCU_APB3FZR_DBG_LPTIM3_STOP_Msk
  5552. #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Pos (19U)
  5553. #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Msk (0x1UL << DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Pos)
  5554. #define DBGMCU_APB3FZR_DBG_LPTIM4_STOP DBGMCU_APB3FZR_DBG_LPTIM4_STOP_Msk
  5555. #define DBGMCU_APB3FZR_DBG_RTC_STOP_Pos (30U)
  5556. #define DBGMCU_APB3FZR_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB3FZR_DBG_RTC_STOP_Pos)
  5557. #define DBGMCU_APB3FZR_DBG_RTC_STOP DBGMCU_APB3FZR_DBG_RTC_STOP_Msk
  5558. /******************** Bit definition for DBGMCU_AHB1FZR register ***********/
  5559. #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Pos (0U)
  5560. #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Pos)
  5561. #define DBGMCU_AHB1FZR_DBG_GPDMA0_STOP DBGMCU_AHB1FZR_DBG_GPDMA0_STOP_Msk
  5562. #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Pos (1U)
  5563. #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Pos)
  5564. #define DBGMCU_AHB1FZR_DBG_GPDMA1_STOP DBGMCU_AHB1FZR_DBG_GPDMA1_STOP_Msk
  5565. #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Pos (2U)
  5566. #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Pos)
  5567. #define DBGMCU_AHB1FZR_DBG_GPDMA2_STOP DBGMCU_AHB1FZR_DBG_GPDMA2_STOP_Msk
  5568. #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Pos (3U)
  5569. #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Pos)
  5570. #define DBGMCU_AHB1FZR_DBG_GPDMA3_STOP DBGMCU_AHB1FZR_DBG_GPDMA3_STOP_Msk
  5571. #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Pos (4U)
  5572. #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Pos)
  5573. #define DBGMCU_AHB1FZR_DBG_GPDMA4_STOP DBGMCU_AHB1FZR_DBG_GPDMA4_STOP_Msk
  5574. #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Pos (5U)
  5575. #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Pos)
  5576. #define DBGMCU_AHB1FZR_DBG_GPDMA5_STOP DBGMCU_AHB1FZR_DBG_GPDMA5_STOP_Msk
  5577. #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Pos (6U)
  5578. #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Pos)
  5579. #define DBGMCU_AHB1FZR_DBG_GPDMA6_STOP DBGMCU_AHB1FZR_DBG_GPDMA6_STOP_Msk
  5580. #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Pos (7U)
  5581. #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Pos)
  5582. #define DBGMCU_AHB1FZR_DBG_GPDMA7_STOP DBGMCU_AHB1FZR_DBG_GPDMA7_STOP_Msk
  5583. #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Pos (8U)
  5584. #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Pos)
  5585. #define DBGMCU_AHB1FZR_DBG_GPDMA8_STOP DBGMCU_AHB1FZR_DBG_GPDMA8_STOP_Msk
  5586. #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Pos (9U)
  5587. #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Pos)
  5588. #define DBGMCU_AHB1FZR_DBG_GPDMA9_STOP DBGMCU_AHB1FZR_DBG_GPDMA9_STOP_Msk
  5589. #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Pos (10U)
  5590. #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Pos)
  5591. #define DBGMCU_AHB1FZR_DBG_GPDMA10_STOP DBGMCU_AHB1FZR_DBG_GPDMA10_STOP_Msk
  5592. #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Pos (11U)
  5593. #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Pos)
  5594. #define DBGMCU_AHB1FZR_DBG_GPDMA11_STOP DBGMCU_AHB1FZR_DBG_GPDMA11_STOP_Msk
  5595. #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Pos (12U)
  5596. #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Pos)
  5597. #define DBGMCU_AHB1FZR_DBG_GPDMA12_STOP DBGMCU_AHB1FZR_DBG_GPDMA12_STOP_Msk
  5598. #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Pos (13U)
  5599. #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Pos)
  5600. #define DBGMCU_AHB1FZR_DBG_GPDMA13_STOP DBGMCU_AHB1FZR_DBG_GPDMA13_STOP_Msk
  5601. #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Pos (14U)
  5602. #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Pos)
  5603. #define DBGMCU_AHB1FZR_DBG_GPDMA14_STOP DBGMCU_AHB1FZR_DBG_GPDMA14_STOP_Msk
  5604. #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Pos (15U)
  5605. #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Msk (0x1UL << DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Pos)
  5606. #define DBGMCU_AHB1FZR_DBG_GPDMA15_STOP DBGMCU_AHB1FZR_DBG_GPDMA15_STOP_Msk
  5607. /******************** Bit definition for DBGMCU_AHB3FZR register ***********/
  5608. #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Pos (0U)
  5609. #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Msk (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Pos)
  5610. #define DBGMCU_AHB3FZR_DBG_LPDMA0_STOP DBGMCU_AHB3FZR_DBG_LPDMA0_STOP_Msk
  5611. #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Pos (1U)
  5612. #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Msk (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Pos)
  5613. #define DBGMCU_AHB3FZR_DBG_LPDMA1_STOP DBGMCU_AHB3FZR_DBG_LPDMA1_STOP_Msk
  5614. #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Pos (2U)
  5615. #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Msk (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Pos)
  5616. #define DBGMCU_AHB3FZR_DBG_LPDMA2_STOP DBGMCU_AHB3FZR_DBG_LPDMA2_STOP_Msk
  5617. #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Pos (3U)
  5618. #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Msk (0x1UL << DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Pos)
  5619. #define DBGMCU_AHB3FZR_DBG_LPDMA3_STOP DBGMCU_AHB3FZR_DBG_LPDMA3_STOP_Msk
  5620. /******************************************************************************/
  5621. /* */
  5622. /* DCMI */
  5623. /* */
  5624. /******************************************************************************/
  5625. /******************** Bits definition for DCMI_CR register ******************/
  5626. #define DCMI_CR_CAPTURE_Pos (0U)
  5627. #define DCMI_CR_CAPTURE_Msk (0x1UL << DCMI_CR_CAPTURE_Pos) /*!< 0x00000001 */
  5628. #define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk
  5629. #define DCMI_CR_CM_Pos (1U)
  5630. #define DCMI_CR_CM_Msk (0x1UL << DCMI_CR_CM_Pos) /*!< 0x00000002 */
  5631. #define DCMI_CR_CM DCMI_CR_CM_Msk
  5632. #define DCMI_CR_CROP_Pos (2U)
  5633. #define DCMI_CR_CROP_Msk (0x1UL << DCMI_CR_CROP_Pos) /*!< 0x00000004 */
  5634. #define DCMI_CR_CROP DCMI_CR_CROP_Msk
  5635. #define DCMI_CR_JPEG_Pos (3U)
  5636. #define DCMI_CR_JPEG_Msk (0x1UL << DCMI_CR_JPEG_Pos) /*!< 0x00000008 */
  5637. #define DCMI_CR_JPEG DCMI_CR_JPEG_Msk
  5638. #define DCMI_CR_ESS_Pos (4U)
  5639. #define DCMI_CR_ESS_Msk (0x1UL << DCMI_CR_ESS_Pos) /*!< 0x00000010 */
  5640. #define DCMI_CR_ESS DCMI_CR_ESS_Msk
  5641. #define DCMI_CR_PCKPOL_Pos (5U)
  5642. #define DCMI_CR_PCKPOL_Msk (0x1UL << DCMI_CR_PCKPOL_Pos) /*!< 0x00000020 */
  5643. #define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk
  5644. #define DCMI_CR_HSPOL_Pos (6U)
  5645. #define DCMI_CR_HSPOL_Msk (0x1UL << DCMI_CR_HSPOL_Pos) /*!< 0x00000040 */
  5646. #define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk
  5647. #define DCMI_CR_VSPOL_Pos (7U)
  5648. #define DCMI_CR_VSPOL_Msk (0x1UL << DCMI_CR_VSPOL_Pos) /*!< 0x00000080 */
  5649. #define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk
  5650. #define DCMI_CR_FCRC_Pos (8U)
  5651. #define DCMI_CR_FCRC_Msk (0x3UL << DCMI_CR_FCRC_Pos) /*!< 0x00000300 */
  5652. #define DCMI_CR_FCRC DCMI_CR_FCRC_Msk /*!< DCMI Frame capture rate control FCRC[1:0] */
  5653. #define DCMI_CR_FCRC_0 (0x1UL << DCMI_CR_FCRC_Pos) /*!< 0x00000100 */
  5654. #define DCMI_CR_FCRC_1 (0x2UL << DCMI_CR_FCRC_Pos) /*!< 0x00000200 */
  5655. #define DCMI_CR_EDM_Pos (10U)
  5656. #define DCMI_CR_EDM_Msk (0x3UL << DCMI_CR_EDM_Pos) /*!< 0x00000C00 */
  5657. #define DCMI_CR_EDM DCMI_CR_EDM_Msk /*!< DCMI Extended data mode EDM[1:0] */
  5658. #define DCMI_CR_EDM_0 (0x1UL << DCMI_CR_EDM_Pos) /*!< 0x00000400 */
  5659. #define DCMI_CR_EDM_1 (0x2UL << DCMI_CR_EDM_Pos) /*!< 0x00000800 */
  5660. #define DCMI_CR_ENABLE_Pos (14U)
  5661. #define DCMI_CR_ENABLE_Msk (0x1UL << DCMI_CR_ENABLE_Pos) /*!< 0x00004000 */
  5662. #define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk
  5663. #define DCMI_CR_BSM_Pos (16U)
  5664. #define DCMI_CR_BSM_Msk (0x3UL << DCMI_CR_BSM_Pos) /*!< 0x00030000 */
  5665. #define DCMI_CR_BSM DCMI_CR_BSM_Msk
  5666. #define DCMI_CR_BSM_0 (0x1UL << DCMI_CR_BSM_Pos) /*!< 0x00010000 */
  5667. #define DCMI_CR_BSM_1 (0x2UL << DCMI_CR_BSM_Pos) /*!< 0x00020000 */
  5668. #define DCMI_CR_OEBS_Pos (18U)
  5669. #define DCMI_CR_OEBS_Msk (0x1UL << DCMI_CR_OEBS_Pos) /*!< 0x00040000 */
  5670. #define DCMI_CR_OEBS DCMI_CR_OEBS_Msk
  5671. #define DCMI_CR_LSM_Pos (19U)
  5672. #define DCMI_CR_LSM_Msk (0x1UL << DCMI_CR_LSM_Pos) /*!< 0x00080000 */
  5673. #define DCMI_CR_LSM DCMI_CR_LSM_Msk
  5674. #define DCMI_CR_OELS_Pos (20U)
  5675. #define DCMI_CR_OELS_Msk (0x1UL << DCMI_CR_OELS_Pos) /*!< 0x00100000 */
  5676. #define DCMI_CR_OELS DCMI_CR_OELS_Msk
  5677. #define DCMI_CR_PSDM_Pos (31U)
  5678. #define DCMI_CR_PSDM_Msk (0x0UL << DCMI_CR_PSDM_Pos) /*!< 0x00000000 */
  5679. #define DCMI_CR_PSDM DCMI_CR_PSDM_Msk /*PSDM: Parallel Synchronous raw Data Mode (PSDM = 0)*/
  5680. /******************** Bits definition for DCMI_SR register ******************/
  5681. #define DCMI_SR_HSYNC_Pos (0U)
  5682. #define DCMI_SR_HSYNC_Msk (0x1UL << DCMI_SR_HSYNC_Pos) /*!< 0x00000001 */
  5683. #define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
  5684. #define DCMI_SR_VSYNC_Pos (1U)
  5685. #define DCMI_SR_VSYNC_Msk (0x1UL << DCMI_SR_VSYNC_Pos) /*!< 0x00000002 */
  5686. #define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
  5687. #define DCMI_SR_FNE_Pos (2U)
  5688. #define DCMI_SR_FNE_Msk (0x1UL << DCMI_SR_FNE_Pos) /*!< 0x00000004 */
  5689. #define DCMI_SR_FNE DCMI_SR_FNE_Msk
  5690. /******************** Bits definition for DCMI_RIS register ****************/
  5691. #define DCMI_RIS_FRAME_RIS_Pos (0U)
  5692. #define DCMI_RIS_FRAME_RIS_Msk (0x1UL << DCMI_RIS_FRAME_RIS_Pos) /*!< 0x00000001 */
  5693. #define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk
  5694. #define DCMI_RIS_OVR_RIS_Pos (1U)
  5695. #define DCMI_RIS_OVR_RIS_Msk (0x1UL << DCMI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
  5696. #define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk
  5697. #define DCMI_RIS_ERR_RIS_Pos (2U)
  5698. #define DCMI_RIS_ERR_RIS_Msk (0x1UL << DCMI_RIS_ERR_RIS_Pos) /*!< 0x00000004 */
  5699. #define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk
  5700. #define DCMI_RIS_VSYNC_RIS_Pos (3U)
  5701. #define DCMI_RIS_VSYNC_RIS_Msk (0x1UL << DCMI_RIS_VSYNC_RIS_Pos) /*!< 0x00000008 */
  5702. #define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk
  5703. #define DCMI_RIS_LINE_RIS_Pos (4U)
  5704. #define DCMI_RIS_LINE_RIS_Msk (0x1UL << DCMI_RIS_LINE_RIS_Pos) /*!< 0x00000010 */
  5705. #define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk
  5706. /******************** Bits definition for DCMI_IER register *****************/
  5707. #define DCMI_IER_FRAME_IE_Pos (0U)
  5708. #define DCMI_IER_FRAME_IE_Msk (0x1UL << DCMI_IER_FRAME_IE_Pos) /*!< 0x00000001 */
  5709. #define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk
  5710. #define DCMI_IER_OVR_IE_Pos (1U)
  5711. #define DCMI_IER_OVR_IE_Msk (0x1UL << DCMI_IER_OVR_IE_Pos) /*!< 0x00000002 */
  5712. #define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk
  5713. #define DCMI_IER_ERR_IE_Pos (2U)
  5714. #define DCMI_IER_ERR_IE_Msk (0x1UL << DCMI_IER_ERR_IE_Pos) /*!< 0x00000004 */
  5715. #define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk
  5716. #define DCMI_IER_VSYNC_IE_Pos (3U)
  5717. #define DCMI_IER_VSYNC_IE_Msk (0x1UL << DCMI_IER_VSYNC_IE_Pos) /*!< 0x00000008 */
  5718. #define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk
  5719. #define DCMI_IER_LINE_IE_Pos (4U)
  5720. #define DCMI_IER_LINE_IE_Msk (0x1UL << DCMI_IER_LINE_IE_Pos) /*!< 0x00000010 */
  5721. #define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk
  5722. /******************** Bits definition for DCMI_MIS register *****************/
  5723. #define DCMI_MIS_FRAME_MIS_Pos (0U)
  5724. #define DCMI_MIS_FRAME_MIS_Msk (0x1UL << DCMI_MIS_FRAME_MIS_Pos) /*!< 0x00000001 */
  5725. #define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk
  5726. #define DCMI_MIS_OVR_MIS_Pos (1U)
  5727. #define DCMI_MIS_OVR_MIS_Msk (0x1UL << DCMI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
  5728. #define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk
  5729. #define DCMI_MIS_ERR_MIS_Pos (2U)
  5730. #define DCMI_MIS_ERR_MIS_Msk (0x1UL << DCMI_MIS_ERR_MIS_Pos) /*!< 0x00000004 */
  5731. #define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk
  5732. #define DCMI_MIS_VSYNC_MIS_Pos (3U)
  5733. #define DCMI_MIS_VSYNC_MIS_Msk (0x1UL << DCMI_MIS_VSYNC_MIS_Pos) /*!< 0x00000008 */
  5734. #define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk
  5735. #define DCMI_MIS_LINE_MIS_Pos (4U)
  5736. #define DCMI_MIS_LINE_MIS_Msk (0x1UL << DCMI_MIS_LINE_MIS_Pos) /*!< 0x00000010 */
  5737. #define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk
  5738. /******************** Bits definition for DCMI_ICR register *****************/
  5739. #define DCMI_ICR_FRAME_ISC_Pos (0U)
  5740. #define DCMI_ICR_FRAME_ISC_Msk (0x1UL << DCMI_ICR_FRAME_ISC_Pos) /*!< 0x00000001 */
  5741. #define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk
  5742. #define DCMI_ICR_OVR_ISC_Pos (1U)
  5743. #define DCMI_ICR_OVR_ISC_Msk (0x1UL << DCMI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
  5744. #define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk
  5745. #define DCMI_ICR_ERR_ISC_Pos (2U)
  5746. #define DCMI_ICR_ERR_ISC_Msk (0x1UL << DCMI_ICR_ERR_ISC_Pos) /*!< 0x00000004 */
  5747. #define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk
  5748. #define DCMI_ICR_VSYNC_ISC_Pos (3U)
  5749. #define DCMI_ICR_VSYNC_ISC_Msk (0x1UL << DCMI_ICR_VSYNC_ISC_Pos) /*!< 0x00000008 */
  5750. #define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk
  5751. #define DCMI_ICR_LINE_ISC_Pos (4U)
  5752. #define DCMI_ICR_LINE_ISC_Msk (0x1UL << DCMI_ICR_LINE_ISC_Pos) /*!< 0x00000010 */
  5753. #define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk
  5754. /******************** Bits definition for DCMI_ESCR register ******************/
  5755. #define DCMI_ESCR_FSC_Pos (0U)
  5756. #define DCMI_ESCR_FSC_Msk (0xFFUL << DCMI_ESCR_FSC_Pos) /*!< 0x000000FF */
  5757. #define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk
  5758. #define DCMI_ESCR_LSC_Pos (8U)
  5759. #define DCMI_ESCR_LSC_Msk (0xFFUL << DCMI_ESCR_LSC_Pos) /*!< 0x0000FF00 */
  5760. #define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk
  5761. #define DCMI_ESCR_LEC_Pos (16U)
  5762. #define DCMI_ESCR_LEC_Msk (0xFFUL << DCMI_ESCR_LEC_Pos) /*!< 0x00FF0000 */
  5763. #define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk
  5764. #define DCMI_ESCR_FEC_Pos (24U)
  5765. #define DCMI_ESCR_FEC_Msk (0xFFUL << DCMI_ESCR_FEC_Pos) /*!< 0xFF000000 */
  5766. #define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk
  5767. /******************** Bits definition for DCMI_ESUR register ******************/
  5768. #define DCMI_ESUR_FSU_Pos (0U)
  5769. #define DCMI_ESUR_FSU_Msk (0xFFUL << DCMI_ESUR_FSU_Pos) /*!< 0x000000FF */
  5770. #define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk
  5771. #define DCMI_ESUR_LSU_Pos (8U)
  5772. #define DCMI_ESUR_LSU_Msk (0xFFUL << DCMI_ESUR_LSU_Pos) /*!< 0x0000FF00 */
  5773. #define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk
  5774. #define DCMI_ESUR_LEU_Pos (16U)
  5775. #define DCMI_ESUR_LEU_Msk (0xFFUL << DCMI_ESUR_LEU_Pos) /*!< 0x00FF0000 */
  5776. #define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk
  5777. #define DCMI_ESUR_FEU_Pos (24U)
  5778. #define DCMI_ESUR_FEU_Msk (0xFFUL << DCMI_ESUR_FEU_Pos) /*!< 0xFF000000 */
  5779. #define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk
  5780. /******************** Bits definition for DCMI_CWSTRT register ******************/
  5781. #define DCMI_CWSTRT_HOFFCNT_Pos (0U)
  5782. #define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFUL << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00003FFF */
  5783. #define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk
  5784. #define DCMI_CWSTRT_VST_Pos (16U)
  5785. #define DCMI_CWSTRT_VST_Msk (0x1FFFUL << DCMI_CWSTRT_VST_Pos) /*!< 0x1FFF0000 */
  5786. #define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk
  5787. /******************** Bits definition for DCMI_CWSIZE register ******************/
  5788. #define DCMI_CWSIZE_CAPCNT_Pos (0U)
  5789. #define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFUL << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00003FFF */
  5790. #define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk
  5791. #define DCMI_CWSIZE_VLINE_Pos (16U)
  5792. #define DCMI_CWSIZE_VLINE_Msk (0x3FFFUL << DCMI_CWSIZE_VLINE_Pos) /*!< 0x3FFF0000 */
  5793. #define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk
  5794. /******************** Bits definition for DCMI_DR register ******************/
  5795. #define DCMI_DR_BYTE0_Pos (0U)
  5796. #define DCMI_DR_BYTE0_Msk (0xFFUL << DCMI_DR_BYTE0_Pos) /*!< 0x000000FF */
  5797. #define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk
  5798. #define DCMI_DR_BYTE1_Pos (8U)
  5799. #define DCMI_DR_BYTE1_Msk (0xFFUL << DCMI_DR_BYTE1_Pos) /*!< 0x0000FF00 */
  5800. #define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk
  5801. #define DCMI_DR_BYTE2_Pos (16U)
  5802. #define DCMI_DR_BYTE2_Msk (0xFFUL << DCMI_DR_BYTE2_Pos) /*!< 0x00FF0000 */
  5803. #define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk
  5804. #define DCMI_DR_BYTE3_Pos (24U)
  5805. #define DCMI_DR_BYTE3_Msk (0xFFUL << DCMI_DR_BYTE3_Pos) /*!< 0xFF000000 */
  5806. #define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk
  5807. /******************************************************************************/
  5808. /* */
  5809. /* DMA Controller (DMA) */
  5810. /* */
  5811. /******************************************************************************/
  5812. /************************ DMA Trigger Signals Support ***********************/
  5813. #define TIM3_TRGO_TRIGGER_SUPPORT /* TIM3 TRGO HW signal support */
  5814. #define TIM4_TRGO_TRIGGER_SUPPORT /* TIM4 TRGO HW signal support */
  5815. #define TIM5_TRGO_TRIGGER_SUPPORT /* TIM5 TRGO HW signal support */
  5816. #define DMA2D_TRIGGER_SUPPORT /* DMA2D TRGO HW signal support */
  5817. /******************* Bit definition for DMA_SECCFGR register ****************/
  5818. #define DMA_SECCFGR_SEC0_Pos (0U)
  5819. #define DMA_SECCFGR_SEC0_Msk (0x1UL << DMA_SECCFGR_SEC0_Pos) /*!< 0x00000001 */
  5820. #define DMA_SECCFGR_SEC0 DMA_SECCFGR_SEC0_Msk /*!< Secure State of Channel 0 */
  5821. #define DMA_SECCFGR_SEC1_Pos (1U)
  5822. #define DMA_SECCFGR_SEC1_Msk (0x1UL << DMA_SECCFGR_SEC1_Pos) /*!< 0x00000002 */
  5823. #define DMA_SECCFGR_SEC1 DMA_SECCFGR_SEC1_Msk /*!< Secure State of Channel 1 */
  5824. #define DMA_SECCFGR_SEC2_Pos (2U)
  5825. #define DMA_SECCFGR_SEC2_Msk (0x1UL << DMA_SECCFGR_SEC2_Pos) /*!< 0x00000004 */
  5826. #define DMA_SECCFGR_SEC2 DMA_SECCFGR_SEC2_Msk /*!< Secure State of Channel 2 */
  5827. #define DMA_SECCFGR_SEC3_Pos (3U)
  5828. #define DMA_SECCFGR_SEC3_Msk (0x1UL << DMA_SECCFGR_SEC3_Pos) /*!< 0x00000008 */
  5829. #define DMA_SECCFGR_SEC3 DMA_SECCFGR_SEC3_Msk /*!< Secure State of Channel 3 */
  5830. #define DMA_SECCFGR_SEC4_Pos (4U)
  5831. #define DMA_SECCFGR_SEC4_Msk (0x1UL << DMA_SECCFGR_SEC4_Pos) /*!< 0x00000010 */
  5832. #define DMA_SECCFGR_SEC4 DMA_SECCFGR_SEC4_Msk /*!< Secure State of Channel 4 */
  5833. #define DMA_SECCFGR_SEC5_Pos (5U)
  5834. #define DMA_SECCFGR_SEC5_Msk (0x1UL << DMA_SECCFGR_SEC5_Pos) /*!< 0x00000020 */
  5835. #define DMA_SECCFGR_SEC5 DMA_SECCFGR_SEC5_Msk /*!< Secure State of Channel 5 */
  5836. #define DMA_SECCFGR_SEC6_Pos (6U)
  5837. #define DMA_SECCFGR_SEC6_Msk (0x1UL << DMA_SECCFGR_SEC6_Pos) /*!< 0x00000040 */
  5838. #define DMA_SECCFGR_SEC6 DMA_SECCFGR_SEC6_Msk /*!< Secure State of Channel 6 */
  5839. #define DMA_SECCFGR_SEC7_Pos (7U)
  5840. #define DMA_SECCFGR_SEC7_Msk (0x1UL << DMA_SECCFGR_SEC7_Pos) /*!< 0x00000080 */
  5841. #define DMA_SECCFGR_SEC7 DMA_SECCFGR_SEC7_Msk /*!< Secure State of Channel 7 */
  5842. #define DMA_SECCFGR_SEC8_Pos (8U)
  5843. #define DMA_SECCFGR_SEC8_Msk (0x1UL << DMA_SECCFGR_SEC8_Pos) /*!< 0x00000100 */
  5844. #define DMA_SECCFGR_SEC8 DMA_SECCFGR_SEC8_Msk /*!< Secure State of Channel 8 */
  5845. #define DMA_SECCFGR_SEC9_Pos (9U)
  5846. #define DMA_SECCFGR_SEC9_Msk (0x1UL << DMA_SECCFGR_SEC9_Pos) /*!< 0x00000200 */
  5847. #define DMA_SECCFGR_SEC9 DMA_SECCFGR_SEC9_Msk /*!< Secure State of Channel 9 */
  5848. #define DMA_SECCFGR_SEC10_Pos (10U)
  5849. #define DMA_SECCFGR_SEC10_Msk (0x1UL << DMA_SECCFGR_SEC10_Pos) /*!< 0x00000400 */
  5850. #define DMA_SECCFGR_SEC10 DMA_SECCFGR_SEC10_Msk /*!< Secure State of Channel 10 */
  5851. #define DMA_SECCFGR_SEC11_Pos (11U)
  5852. #define DMA_SECCFGR_SEC11_Msk (0x1UL << DMA_SECCFGR_SEC11_Pos) /*!< 0x00000800 */
  5853. #define DMA_SECCFGR_SEC11 DMA_SECCFGR_SEC11_Msk /*!< Secure State of Channel 11 */
  5854. #define DMA_SECCFGR_SEC12_Pos (12U)
  5855. #define DMA_SECCFGR_SEC12_Msk (0x1UL << DMA_SECCFGR_SEC12_Pos) /*!< 0x00001000 */
  5856. #define DMA_SECCFGR_SEC12 DMA_SECCFGR_SEC12_Msk /*!< Secure State of Channel 12 */
  5857. #define DMA_SECCFGR_SEC13_Pos (13U)
  5858. #define DMA_SECCFGR_SEC13_Msk (0x1UL << DMA_SECCFGR_SEC13_Pos) /*!< 0x00002000 */
  5859. #define DMA_SECCFGR_SEC13 DMA_SECCFGR_SEC13_Msk /*!< Secure State of Channel 13 */
  5860. #define DMA_SECCFGR_SEC14_Pos (14U)
  5861. #define DMA_SECCFGR_SEC14_Msk (0x1UL << DMA_SECCFGR_SEC14_Pos) /*!< 0x00004000 */
  5862. #define DMA_SECCFGR_SEC14 DMA_SECCFGR_SEC14_Msk /*!< Secure State of Channel 14 */
  5863. #define DMA_SECCFGR_SEC15_Pos (15U)
  5864. #define DMA_SECCFGR_SEC15_Msk (0x1UL << DMA_SECCFGR_SEC15_Pos) /*!< 0x00008000 */
  5865. #define DMA_SECCFGR_SEC15 DMA_SECCFGR_SEC15_Msk /*!< Secure State of Channel 15 */
  5866. /******************* Bit definition for DMA_PRIVCFGR register ****************/
  5867. #define DMA_PRIVCFGR_PRIV0_Pos (0U)
  5868. #define DMA_PRIVCFGR_PRIV0_Msk (0x1UL << DMA_PRIVCFGR_PRIV0_Pos) /*!< 0x00000001 */
  5869. #define DMA_PRIVCFGR_PRIV0 DMA_PRIVCFGR_PRIV0_Msk /*!< Privileged State of Channel 0 */
  5870. #define DMA_PRIVCFGR_PRIV1_Pos (1U)
  5871. #define DMA_PRIVCFGR_PRIV1_Msk (0x1UL << DMA_PRIVCFGR_PRIV1_Pos) /*!< 0x00000002 */
  5872. #define DMA_PRIVCFGR_PRIV1 DMA_PRIVCFGR_PRIV1_Msk /*!< Privileged State of Channel 1 */
  5873. #define DMA_PRIVCFGR_PRIV2_Pos (2U)
  5874. #define DMA_PRIVCFGR_PRIV2_Msk (0x1UL << DMA_PRIVCFGR_PRIV2_Pos) /*!< 0x00000004 */
  5875. #define DMA_PRIVCFGR_PRIV2 DMA_PRIVCFGR_PRIV2_Msk /*!< Privileged State of Channel 2 */
  5876. #define DMA_PRIVCFGR_PRIV3_Pos (3U)
  5877. #define DMA_PRIVCFGR_PRIV3_Msk (0x1UL << DMA_PRIVCFGR_PRIV3_Pos) /*!< 0x00000008 */
  5878. #define DMA_PRIVCFGR_PRIV3 DMA_PRIVCFGR_PRIV3_Msk /*!< Privileged State of Channel 3 */
  5879. #define DMA_PRIVCFGR_PRIV4_Pos (4U)
  5880. #define DMA_PRIVCFGR_PRIV4_Msk (0x1UL << DMA_PRIVCFGR_PRIV4_Pos) /*!< 0x00000010 */
  5881. #define DMA_PRIVCFGR_PRIV4 DMA_PRIVCFGR_PRIV4_Msk /*!< Privileged State of Channel 4 */
  5882. #define DMA_PRIVCFGR_PRIV5_Pos (5U)
  5883. #define DMA_PRIVCFGR_PRIV5_Msk (0x1UL << DMA_PRIVCFGR_PRIV5_Pos) /*!< 0x00000020 */
  5884. #define DMA_PRIVCFGR_PRIV5 DMA_PRIVCFGR_PRIV5_Msk /*!< Privileged State of Channel 5 */
  5885. #define DMA_PRIVCFGR_PRIV6_Pos (6U)
  5886. #define DMA_PRIVCFGR_PRIV6_Msk (0x1UL << DMA_PRIVCFGR_PRIV6_Pos) /*!< 0x00000040 */
  5887. #define DMA_PRIVCFGR_PRIV6 DMA_PRIVCFGR_PRIV6_Msk /*!< Privileged State of Channel 6 */
  5888. #define DMA_PRIVCFGR_PRIV7_Pos (7U)
  5889. #define DMA_PRIVCFGR_PRIV7_Msk (0x1UL << DMA_PRIVCFGR_PRIV7_Pos) /*!< 0x00000080 */
  5890. #define DMA_PRIVCFGR_PRIV7 DMA_PRIVCFGR_PRIV7_Msk /*!< Privileged State of Channel 7 */
  5891. #define DMA_PRIVCFGR_PRIV8_Pos (8U)
  5892. #define DMA_PRIVCFGR_PRIV8_Msk (0x1UL << DMA_PRIVCFGR_PRIV8_Pos) /*!< 0x00000100 */
  5893. #define DMA_PRIVCFGR_PRIV8 DMA_PRIVCFGR_PRIV8_Msk /*!< Privileged State of Channel 8 */
  5894. #define DMA_PRIVCFGR_PRIV9_Pos (9U)
  5895. #define DMA_PRIVCFGR_PRIV9_Msk (0x1UL << DMA_PRIVCFGR_PRIV9_Pos) /*!< 0x00000200 */
  5896. #define DMA_PRIVCFGR_PRIV9 DMA_PRIVCFGR_PRIV9_Msk /*!< Privileged State of Channel 9 */
  5897. #define DMA_PRIVCFGR_PRIV10_Pos (10U)
  5898. #define DMA_PRIVCFGR_PRIV10_Msk (0x1UL << DMA_PRIVCFGR_PRIV10_Pos) /*!< 0x00000400 */
  5899. #define DMA_PRIVCFGR_PRIV10 DMA_PRIVCFGR_PRIV10_Msk /*!< Privileged State of Channel 10 */
  5900. #define DMA_PRIVCFGR_PRIV11_Pos (11U)
  5901. #define DMA_PRIVCFGR_PRIV11_Msk (0x1UL << DMA_PRIVCFGR_PRIV11_Pos) /*!< 0x00000800 */
  5902. #define DMA_PRIVCFGR_PRIV11 DMA_PRIVCFGR_PRIV11_Msk /*!< Privileged State of Channel 11 */
  5903. #define DMA_PRIVCFGR_PRIV12_Pos (12U)
  5904. #define DMA_PRIVCFGR_PRIV12_Msk (0x1UL << DMA_PRIVCFGR_PRIV12_Pos) /*!< 0x00001000 */
  5905. #define DMA_PRIVCFGR_PRIV12 DMA_PRIVCFGR_PRIV12_Msk /*!< Privileged State of Channel 12 */
  5906. #define DMA_PRIVCFGR_PRIV13_Pos (13U)
  5907. #define DMA_PRIVCFGR_PRIV13_Msk (0x1UL << DMA_PRIVCFGR_PRIV13_Pos) /*!< 0x00002000 */
  5908. #define DMA_PRIVCFGR_PRIV13 DMA_PRIVCFGR_PRIV13_Msk /*!< Privileged State of Channel 13 */
  5909. #define DMA_PRIVCFGR_PRIV14_Pos (14U)
  5910. #define DMA_PRIVCFGR_PRIV14_Msk (0x1UL << DMA_PRIVCFGR_PRIV14_Pos) /*!< 0x00004000 */
  5911. #define DMA_PRIVCFGR_PRIV14 DMA_PRIVCFGR_PRIV14_Msk /*!< Privileged State of Channel 14 */
  5912. #define DMA_PRIVCFGR_PRIV15_Pos (15U)
  5913. #define DMA_PRIVCFGR_PRIV15_Msk (0x1UL << DMA_PRIVCFGR_PRIV15_Pos) /*!< 0x00008000 */
  5914. #define DMA_PRIVCFGR_PRIV15 DMA_PRIVCFGR_PRIV15_Msk /*!< Privileged State of Channel 15 */
  5915. /******************* Bit definition for DMA_RCFGLOCKR register ****************/
  5916. #define DMA_RCFGLOCKR_LOCK0_Pos (0U)
  5917. #define DMA_RCFGLOCKR_LOCK0_Msk (0x1UL << DMA_RCFGLOCKR_LOCK0_Pos) /*!< 0x00000001 */
  5918. #define DMA_RCFGLOCKR_LOCK0 DMA_RCFGLOCKR_LOCK0_Msk /*!< Lock the configuration of Channel 0 */
  5919. #define DMA_RCFGLOCKR_LOCK1_Pos (1U)
  5920. #define DMA_RCFGLOCKR_LOCK1_Msk (0x1UL << DMA_RCFGLOCKR_LOCK1_Pos) /*!< 0x00000002 */
  5921. #define DMA_RCFGLOCKR_LOCK1 DMA_RCFGLOCKR_LOCK1_Msk /*!< Lock the configuration of Channel 1 */
  5922. #define DMA_RCFGLOCKR_LOCK2_Pos (2U)
  5923. #define DMA_RCFGLOCKR_LOCK2_Msk (0x1UL << DMA_RCFGLOCKR_LOCK2_Pos) /*!< 0x00000004 */
  5924. #define DMA_RCFGLOCKR_LOCK2 DMA_RCFGLOCKR_LOCK2_Msk /*!< Lock the configuration of Channel 2 */
  5925. #define DMA_RCFGLOCKR_LOCK3_Pos (3U)
  5926. #define DMA_RCFGLOCKR_LOCK3_Msk (0x1UL << DMA_RCFGLOCKR_LOCK3_Pos) /*!< 0x00000008 */
  5927. #define DMA_RCFGLOCKR_LOCK3 DMA_RCFGLOCKR_LOCK3_Msk /*!< Lock the configuration of Channel 3 */
  5928. #define DMA_RCFGLOCKR_LOCK4_Pos (4U)
  5929. #define DMA_RCFGLOCKR_LOCK4_Msk (0x1UL << DMA_RCFGLOCKR_LOCK4_Pos) /*!< 0x00000010 */
  5930. #define DMA_RCFGLOCKR_LOCK4 DMA_RCFGLOCKR_LOCK4_Msk /*!< Lock the configuration of Channel 4 */
  5931. #define DMA_RCFGLOCKR_LOCK5_Pos (5U)
  5932. #define DMA_RCFGLOCKR_LOCK5_Msk (0x1UL << DMA_RCFGLOCKR_LOCK5_Pos) /*!< 0x00000020 */
  5933. #define DMA_RCFGLOCKR_LOCK5 DMA_RCFGLOCKR_LOCK5_Msk /*!< Lock the configuration of Channel 5 */
  5934. #define DMA_RCFGLOCKR_LOCK6_Pos (6U)
  5935. #define DMA_RCFGLOCKR_LOCK6_Msk (0x1UL << DMA_RCFGLOCKR_LOCK6_Pos) /*!< 0x00000040 */
  5936. #define DMA_RCFGLOCKR_LOCK6 DMA_RCFGLOCKR_LOCK6_Msk /*!< Lock the configuration of Channel 6 */
  5937. #define DMA_RCFGLOCKR_LOCK7_Pos (7U)
  5938. #define DMA_RCFGLOCKR_LOCK7_Msk (0x1UL << DMA_RCFGLOCKR_LOCK7_Pos) /*!< 0x00000080 */
  5939. #define DMA_RCFGLOCKR_LOCK7 DMA_RCFGLOCKR_LOCK7_Msk /*!< Lock the configuration of Channel 7 */
  5940. #define DMA_RCFGLOCKR_LOCK8_Pos (8U)
  5941. #define DMA_RCFGLOCKR_LOCK8_Msk (0x1UL << DMA_RCFGLOCKR_LOCK8_Pos) /*!< 0x00000100 */
  5942. #define DMA_RCFGLOCKR_LOCK8 DMA_RCFGLOCKR_LOCK8_Msk /*!< Lock the configuration of Channel 8 */
  5943. #define DMA_RCFGLOCKR_LOCK9_Pos (9U)
  5944. #define DMA_RCFGLOCKR_LOCK9_Msk (0x1UL << DMA_RCFGLOCKR_LOCK9_Pos) /*!< 0x00000200 */
  5945. #define DMA_RCFGLOCKR_LOCK9 DMA_RCFGLOCKR_LOCK9_Msk /*!< Lock the configuration of Channel 9 */
  5946. #define DMA_RCFGLOCKR_LOCK10_Pos (10U)
  5947. #define DMA_RCFGLOCKR_LOCK10_Msk (0x1UL << DMA_RCFGLOCKR_LOCK10_Pos) /*!< 0x00000400 */
  5948. #define DMA_RCFGLOCKR_LOCK10 DMA_RCFGLOCKR_LOCK10_Msk /*!< Lock the configuration of Channel 10 */
  5949. #define DMA_RCFGLOCKR_LOCK11_Pos (11U)
  5950. #define DMA_RCFGLOCKR_LOCK11_Msk (0x1UL << DMA_RCFGLOCKR_LOCK11_Pos) /*!< 0x00000800 */
  5951. #define DMA_RCFGLOCKR_LOCK11 DMA_RCFGLOCKR_LOCK11_Msk /*!< Lock the configuration of Channel 11 */
  5952. #define DMA_RCFGLOCKR_LOCK12_Pos (12U)
  5953. #define DMA_RCFGLOCKR_LOCK12_Msk (0x1UL << DMA_RCFGLOCKR_LOCK12_Pos) /*!< 0x00001000 */
  5954. #define DMA_RCFGLOCKR_LOCK12 DMA_RCFGLOCKR_LOCK12_Msk /*!< Lock the configuration of Channel 12 */
  5955. #define DMA_RCFGLOCKR_LOCK13_Pos (13U)
  5956. #define DMA_RCFGLOCKR_LOCK13_Msk (0x1UL << DMA_RCFGLOCKR_LOCK13_Pos) /*!< 0x00002000 */
  5957. #define DMA_RCFGLOCKR_LOCK13 DMA_RCFGLOCKR_LOCK13_Msk /*!< Lock the configuration of Channel 13 */
  5958. #define DMA_RCFGLOCKR_LOCK14_Pos (14U)
  5959. #define DMA_RCFGLOCKR_LOCK14_Msk (0x1UL << DMA_RCFGLOCKR_LOCK14_Pos) /*!< 0x00004000 */
  5960. #define DMA_RCFGLOCKR_LOCK14 DMA_RCFGLOCKR_LOCK14_Msk /*!< Lock the configuration of Channel 14 */
  5961. #define DMA_RCFGLOCKR_LOCK15_Pos (15U)
  5962. #define DMA_RCFGLOCKR_LOCK15_Msk (0x1UL << DMA_RCFGLOCKR_LOCK15_Pos) /*!< 0x00008000 */
  5963. #define DMA_RCFGLOCKR_LOCK15 DMA_RCFGLOCKR_LOCK15_Msk /*!< Lock the configuration of Channel 15 */
  5964. /******************* Bit definition for DMA_MISR register ****************/
  5965. #define DMA_MISR_MIS0_Pos (0U)
  5966. #define DMA_MISR_MIS0_Msk (0x1UL << DMA_MISR_MIS0_Pos) /*!< 0x00000001 */
  5967. #define DMA_MISR_MIS0 DMA_MISR_MIS0_Msk /*!< Masked Interrupt State of Non-Secure Channel 0 */
  5968. #define DMA_MISR_MIS1_Pos (1U)
  5969. #define DMA_MISR_MIS1_Msk (0x1UL << DMA_MISR_MIS1_Pos) /*!< 0x00000002 */
  5970. #define DMA_MISR_MIS1 DMA_MISR_MIS1_Msk /*!< Masked Interrupt State of Non-Secure Channel 1 */
  5971. #define DMA_MISR_MIS2_Pos (2U)
  5972. #define DMA_MISR_MIS2_Msk (0x1UL << DMA_MISR_MIS2_Pos) /*!< 0x00000004 */
  5973. #define DMA_MISR_MIS2 DMA_MISR_MIS2_Msk /*!< Masked Interrupt State of Non-Secure Channel 2 */
  5974. #define DMA_MISR_MIS3_Pos (3U)
  5975. #define DMA_MISR_MIS3_Msk (0x1UL << DMA_MISR_MIS3_Pos) /*!< 0x00000008 */
  5976. #define DMA_MISR_MIS3 DMA_MISR_MIS3_Msk /*!< Masked Interrupt State of Non-Secure Channel 3 */
  5977. #define DMA_MISR_MIS4_Pos (4U)
  5978. #define DMA_MISR_MIS4_Msk (0x1UL << DMA_MISR_MIS4_Pos) /*!< 0x00000010 */
  5979. #define DMA_MISR_MIS4 DMA_MISR_MIS4_Msk /*!< Masked Interrupt State of Non-Secure Channel 4 */
  5980. #define DMA_MISR_MIS5_Pos (5U)
  5981. #define DMA_MISR_MIS5_Msk (0x1UL << DMA_MISR_MIS5_Pos) /*!< 0x00000020 */
  5982. #define DMA_MISR_MIS5 DMA_MISR_MIS5_Msk /*!< Masked Interrupt State of Non-Secure Channel 5 */
  5983. #define DMA_MISR_MIS6_Pos (6U)
  5984. #define DMA_MISR_MIS6_Msk (0x1UL << DMA_MISR_MIS6_Pos) /*!< 0x00000040 */
  5985. #define DMA_MISR_MIS6 DMA_MISR_MIS6_Msk /*!< Masked Interrupt State of Non-Secure Channel 6 */
  5986. #define DMA_MISR_MIS7_Pos (7U)
  5987. #define DMA_MISR_MIS7_Msk (0x1UL << DMA_MISR_MIS7_Pos) /*!< 0x00000080 */
  5988. #define DMA_MISR_MIS7 DMA_MISR_MIS7_Msk /*!< Masked Interrupt State of Non-Secure Channel 7 */
  5989. #define DMA_MISR_MIS8_Pos (8U)
  5990. #define DMA_MISR_MIS8_Msk (0x1UL << DMA_MISR_MIS8_Pos) /*!< 0x00000100 */
  5991. #define DMA_MISR_MIS8 DMA_MISR_MIS8_Msk /*!< Masked Interrupt State of Non-Secure Channel 8 */
  5992. #define DMA_MISR_MIS9_Pos (9U)
  5993. #define DMA_MISR_MIS9_Msk (0x1UL << DMA_MISR_MIS9_Pos) /*!< 0x00000200 */
  5994. #define DMA_MISR_MIS9 DMA_MISR_MIS9_Msk /*!< Masked Interrupt State of Non-Secure Channel 9 */
  5995. #define DMA_MISR_MIS10_Pos (10U)
  5996. #define DMA_MISR_MIS10_Msk (0x1UL << DMA_MISR_MIS10_Pos) /*!< 0x00000400 */
  5997. #define DMA_MISR_MIS10 DMA_MISR_MIS10_Msk /*!< Masked Interrupt State of Non-Secure Channel 10 */
  5998. #define DMA_MISR_MIS11_Pos (11U)
  5999. #define DMA_MISR_MIS11_Msk (0x1UL << DMA_MISR_MIS11_Pos) /*!< 0x00000800 */
  6000. #define DMA_MISR_MIS11 DMA_MISR_MIS11_Msk /*!< Masked Interrupt State of Non-Secure Channel 11 */
  6001. #define DMA_MISR_MIS12_Pos (12U)
  6002. #define DMA_MISR_MIS12_Msk (0x1UL << DMA_MISR_MIS12_Pos) /*!< 0x00001000 */
  6003. #define DMA_MISR_MIS12 DMA_MISR_MIS12_Msk /*!< Masked Interrupt State of Non-Secure Channel 12 */
  6004. #define DMA_MISR_MIS13_Pos (13U)
  6005. #define DMA_MISR_MIS13_Msk (0x1UL << DMA_MISR_MIS13_Pos) /*!< 0x00002000 */
  6006. #define DMA_MISR_MIS13 DMA_MISR_MIS13_Msk /*!< Masked Interrupt State of Non-Secure Channel 13 */
  6007. #define DMA_MISR_MIS14_Pos (14U)
  6008. #define DMA_MISR_MIS14_Msk (0x1UL << DMA_MISR_MIS14_Pos) /*!< 0x00004000 */
  6009. #define DMA_MISR_MIS14 DMA_MISR_MIS14_Msk /*!< Masked Interrupt State of Non-Secure Channel 14 */
  6010. #define DMA_MISR_MIS15_Pos (15U)
  6011. #define DMA_MISR_MIS15_Msk (0x1UL << DMA_MISR_MIS15_Pos) /*!< 0x00008000 */
  6012. #define DMA_MISR_MIS15 DMA_MISR_MIS14_Msk /*!< Masked Interrupt State of Non-Secure Channel 15 */
  6013. /******************* Bit definition for DMA_SMISR register ****************/
  6014. #define DMA_SMISR_MIS0_Pos (0U)
  6015. #define DMA_SMISR_MIS0_Msk (0x1UL << DMA_SMISR_MIS0_Pos) /*!< 0x00000001 */
  6016. #define DMA_SMISR_MIS0 DMA_SMISR_MIS0_Msk /*!< Masked Interrupt State of Secure Channel 0 */
  6017. #define DMA_SMISR_MIS1_Pos (1U)
  6018. #define DMA_SMISR_MIS1_Msk (0x1UL << DMA_SMISR_MIS1_Pos) /*!< 0x00000002 */
  6019. #define DMA_SMISR_MIS1 DMA_SMISR_MIS1_Msk /*!< Masked Interrupt State of Secure Channel 1 */
  6020. #define DMA_SMISR_MIS2_Pos (2U)
  6021. #define DMA_SMISR_MIS2_Msk (0x1UL << DMA_SMISR_MIS2_Pos) /*!< 0x00000004 */
  6022. #define DMA_SMISR_MIS2 DMA_SMISR_MIS2_Msk /*!< Masked Interrupt State of Secure Channel 2 */
  6023. #define DMA_SMISR_MIS3_Pos (3U)
  6024. #define DMA_SMISR_MIS3_Msk (0x1UL << DMA_SMISR_MIS3_Pos) /*!< 0x00000008 */
  6025. #define DMA_SMISR_MIS3 DMA_SMISR_MIS3_Msk /*!< Masked Interrupt State of Secure Channel 3 */
  6026. #define DMA_SMISR_MIS4_Pos (4U)
  6027. #define DMA_SMISR_MIS4_Msk (0x1UL << DMA_SMISR_MIS4_Pos) /*!< 0x00000010 */
  6028. #define DMA_SMISR_MIS4 DMA_SMISR_MIS4_Msk /*!< Masked Interrupt State of Secure Channel 4 */
  6029. #define DMA_SMISR_MIS5_Pos (5U)
  6030. #define DMA_SMISR_MIS5_Msk (0x1UL << DMA_SMISR_MIS5_Pos) /*!< 0x00000020 */
  6031. #define DMA_SMISR_MIS5 DMA_SMISR_MIS5_Msk /*!< Masked Interrupt State of Secure Channel 5 */
  6032. #define DMA_SMISR_MIS6_Pos (6U)
  6033. #define DMA_SMISR_MIS6_Msk (0x1UL << DMA_SMISR_MIS6_Pos) /*!< 0x00000040 */
  6034. #define DMA_SMISR_MIS6 DMA_SMISR_MIS6_Msk /*!< Masked Interrupt State of Secure Channel 6 */
  6035. #define DMA_SMISR_MIS7_Pos (7U)
  6036. #define DMA_SMISR_MIS7_Msk (0x1UL << DMA_SMISR_MIS7_Pos) /*!< 0x00000080 */
  6037. #define DMA_SMISR_MIS7 DMA_SMISR_MIS7_Msk /*!< Masked Interrupt State of Secure Channel 7 */
  6038. #define DMA_SMISR_MIS8_Pos (8U)
  6039. #define DMA_SMISR_MIS8_Msk (0x1UL << DMA_SMISR_MIS8_Pos) /*!< 0x00000100 */
  6040. #define DMA_SMISR_MIS8 DMA_SMISR_MIS8_Msk /*!< Masked Interrupt State of Secure Channel 8 */
  6041. #define DMA_SMISR_MIS9_Pos (9U)
  6042. #define DMA_SMISR_MIS9_Msk (0x1UL << DMA_SMISR_MIS9_Pos) /*!< 0x00000200 */
  6043. #define DMA_SMISR_MIS9 DMA_SMISR_MIS9_Msk /*!< Masked Interrupt State of Secure Channel 9 */
  6044. #define DMA_SMISR_MIS10_Pos (10U)
  6045. #define DMA_SMISR_MIS10_Msk (0x1UL << DMA_SMISR_MIS10_Pos) /*!< 0x00000400 */
  6046. #define DMA_SMISR_MIS10 DMA_SMISR_MIS10_Msk /*!< Masked Interrupt State of Secure Channel 10 */
  6047. #define DMA_SMISR_MIS11_Pos (11U)
  6048. #define DMA_SMISR_MIS11_Msk (0x1UL << DMA_SMISR_MIS11_Pos) /*!< 0x00000800 */
  6049. #define DMA_SMISR_MIS11 DMA_SMISR_MIS11_Msk /*!< Masked Interrupt State of Secure Channel 11 */
  6050. #define DMA_SMISR_MIS12_Pos (12U)
  6051. #define DMA_SMISR_MIS12_Msk (0x1UL << DMA_SMISR_MIS12_Pos) /*!< 0x00001000 */
  6052. #define DMA_SMISR_MIS12 DMA_SMISR_MIS12_Msk /*!< Masked Interrupt State of Secure Channel 12 */
  6053. #define DMA_SMISR_MIS13_Pos (13U)
  6054. #define DMA_SMISR_MIS13_Msk (0x1UL << DMA_SMISR_MIS13_Pos) /*!< 0x00002000 */
  6055. #define DMA_SMISR_MIS13 DMA_SMISR_MIS13_Msk /*!< Masked Interrupt State of Secure Channel 13 */
  6056. #define DMA_SMISR_MIS14_Pos (14U)
  6057. #define DMA_SMISR_MIS14_Msk (0x1UL << DMA_SMISR_MIS14_Pos) /*!< 0x00004000 */
  6058. #define DMA_SMISR_MIS14 DMA_SMISR_MIS14_Msk /*!< Masked Interrupt State of Secure Channel 14 */
  6059. #define DMA_SMISR_MIS15_Pos (15U)
  6060. #define DMA_SMISR_MIS15_Msk (0x1UL << DMA_SMISR_MIS15_Pos) /*!< 0x00008000 */
  6061. #define DMA_SMISR_MIS15 DMA_SMISR_MIS14_Msk /*!< Masked Interrupt State of Secure Channel 15 */
  6062. /******************* Bit definition for DMA_CLBAR register ****************/
  6063. #define DMA_CLBAR_LBA_Pos (16U)
  6064. #define DMA_CLBAR_LBA_Msk (0xFFFFUL << DMA_CLBAR_LBA_Pos) /*!< 0xFFFF0000 */
  6065. #define DMA_CLBAR_LBA DMA_CLBAR_LBA_Msk /*!< Linked-list Base Address of DMA channel x */
  6066. /******************* Bit definition for DMA_CFCR register *******************/
  6067. #define DMA_CFCR_TCF_Pos (8U)
  6068. #define DMA_CFCR_TCF_Msk (0x1UL << DMA_CFCR_TCF_Pos) /*!< 0x00000100 */
  6069. #define DMA_CFCR_TCF DMA_CFCR_TCF_Msk /*!< Transfer complete flag clear */
  6070. #define DMA_CFCR_HTF_Pos (9U)
  6071. #define DMA_CFCR_HTF_Msk (0x1UL << DMA_CFCR_HTF_Pos) /*!< 0x00000200 */
  6072. #define DMA_CFCR_HTF DMA_CFCR_HTF_Msk /*!< Half transfer complete flag clear */
  6073. #define DMA_CFCR_DTEF_Pos (10U)
  6074. #define DMA_CFCR_DTEF_Msk (0x1UL << DMA_CFCR_DTEF_Pos) /*!< 0x00000400 */
  6075. #define DMA_CFCR_DTEF DMA_CFCR_DTEF_Msk /*!< Data transfer error flag clear */
  6076. #define DMA_CFCR_ULEF_Pos (11U)
  6077. #define DMA_CFCR_ULEF_Msk (0x1UL << DMA_CFCR_ULEF_Pos) /*!< 0x00000800 */
  6078. #define DMA_CFCR_ULEF DMA_CFCR_ULEF_Msk /*!< Update linked-list item error flag clear */
  6079. #define DMA_CFCR_USEF_Pos (12U)
  6080. #define DMA_CFCR_USEF_Msk (0x1UL << DMA_CFCR_USEF_Pos) /*!< 0x00001000 */
  6081. #define DMA_CFCR_USEF DMA_CFCR_USEF_Msk /*!< User setting error flag clear */
  6082. #define DMA_CFCR_SUSPF_Pos (13U)
  6083. #define DMA_CFCR_SUSPF_Msk (0x1UL << DMA_CFCR_SUSPF_Pos) /*!< 0x00002000 */
  6084. #define DMA_CFCR_SUSPF DMA_CFCR_SUSPF_Msk /*!< Completed suspension flag clear */
  6085. #define DMA_CFCR_TOF_Pos (14U)
  6086. #define DMA_CFCR_TOF_Msk (0x1UL << DMA_CFCR_TOF_Pos) /*!< 0x00004000 */
  6087. #define DMA_CFCR_TOF DMA_CFCR_TOF_Msk /*!< Trigger overrun flag clear */
  6088. /******************* Bit definition for DMA_CSR register *******************/
  6089. #define DMA_CSR_IDLEF_Pos (0U)
  6090. #define DMA_CSR_IDLEF_Msk (0x1UL << DMA_CSR_IDLEF_Pos) /*!< 0x00000001 */
  6091. #define DMA_CSR_IDLEF DMA_CSR_IDLEF_Msk /*!< Idle flag */
  6092. #define DMA_CSR_TCF_Pos (8U)
  6093. #define DMA_CSR_TCF_Msk (0x1UL << DMA_CSR_TCF_Pos) /*!< 0x00000100 */
  6094. #define DMA_CSR_TCF DMA_CSR_TCF_Msk /*!< Transfer complete flag */
  6095. #define DMA_CSR_HTF_Pos (9U)
  6096. #define DMA_CSR_HTF_Msk (0x1UL << DMA_CSR_HTF_Pos) /*!< 0x00000200 */
  6097. #define DMA_CSR_HTF DMA_CSR_HTF_Msk /*!< Half transfer complete flag */
  6098. #define DMA_CSR_DTEF_Pos (10U)
  6099. #define DMA_CSR_DTEF_Msk (0x1UL << DMA_CSR_DTEF_Pos) /*!< 0x00000400 */
  6100. #define DMA_CSR_DTEF DMA_CSR_DTEF_Msk /*!< Data transfer error flag */
  6101. #define DMA_CSR_ULEF_Pos (11U)
  6102. #define DMA_CSR_ULEF_Msk (0x1UL << DMA_CSR_ULEF_Pos) /*!< 0x00000800 */
  6103. #define DMA_CSR_ULEF DMA_CSR_ULEF_Msk /*!< Update linked-list item error flag */
  6104. #define DMA_CSR_USEF_Pos (12U)
  6105. #define DMA_CSR_USEF_Msk (0x1UL << DMA_CSR_USEF_Pos) /*!< 0x00001000 */
  6106. #define DMA_CSR_USEF DMA_CSR_USEF_Msk /*!< User setting error flag */
  6107. #define DMA_CSR_SUSPF_Pos (13U)
  6108. #define DMA_CSR_SUSPF_Msk (0x1UL << DMA_CSR_SUSPF_Pos) /*!< 0x00002000 */
  6109. #define DMA_CSR_SUSPF DMA_CSR_SUSPF_Msk /*!< Completed suspension flag */
  6110. #define DMA_CSR_TOF_Pos (14U)
  6111. #define DMA_CSR_TOF_Msk (0x1UL << DMA_CSR_TOF_Pos) /*!< 0x00004000 */
  6112. #define DMA_CSR_TOF DMA_CSR_TOF_Msk /*!< Trigger overrun flag */
  6113. #define DMA_CSR_FIFOL_Pos (16U)
  6114. #define DMA_CSR_FIFOL_Msk (0xFFUL << DMA_CSR_FIFOL_Pos) /*!< 0x00FF0000 */
  6115. #define DMA_CSR_FIFOL DMA_CSR_FIFOL_Msk /*!< Monitored FIFO level in bytes */
  6116. /******************* Bit definition for DMA_CCR register ********************/
  6117. #define DMA_CCR_EN_Pos (0U)
  6118. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  6119. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  6120. #define DMA_CCR_RESET_Pos (1U)
  6121. #define DMA_CCR_RESET_Msk (0x1UL << DMA_CCR_RESET_Pos) /*!< 0x00000002 */
  6122. #define DMA_CCR_RESET DMA_CCR_RESET_Msk /*!< Channel reset */
  6123. #define DMA_CCR_SUSP_Pos (2U)
  6124. #define DMA_CCR_SUSP_Msk (0x1UL << DMA_CCR_SUSP_Pos) /*!< 0x00000004 */
  6125. #define DMA_CCR_SUSP DMA_CCR_SUSP_Msk /*!< Channel suspend */
  6126. #define DMA_CCR_TCIE_Pos (8U)
  6127. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000100 */
  6128. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  6129. #define DMA_CCR_HTIE_Pos (9U)
  6130. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000200 */
  6131. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half transfer complete interrupt enable */
  6132. #define DMA_CCR_DTEIE_Pos (10U)
  6133. #define DMA_CCR_DTEIE_Msk (0x1UL << DMA_CCR_DTEIE_Pos) /*!< 0x00000400 */
  6134. #define DMA_CCR_DTEIE DMA_CCR_DTEIE_Msk /*!< Data transfer error interrupt enable */
  6135. #define DMA_CCR_ULEIE_Pos (11U)
  6136. #define DMA_CCR_ULEIE_Msk (0x1UL << DMA_CCR_ULEIE_Pos) /*!< 0x00000800 */
  6137. #define DMA_CCR_ULEIE DMA_CCR_ULEIE_Msk /*!< Update linked-list item error interrupt enable */
  6138. #define DMA_CCR_USEIE_Pos (12U)
  6139. #define DMA_CCR_USEIE_Msk (0x1UL << DMA_CCR_USEIE_Pos) /*!< 0x00001000 */
  6140. #define DMA_CCR_USEIE DMA_CCR_USEIE_Msk /*!< User setting error interrupt enable */
  6141. #define DMA_CCR_SUSPIE_Pos (13U)
  6142. #define DMA_CCR_SUSPIE_Msk (0x1UL << DMA_CCR_SUSPIE_Pos) /*!< 0x00002000 */
  6143. #define DMA_CCR_SUSPIE DMA_CCR_SUSPIE_Msk /*!< Completed suspension interrupt enable */
  6144. #define DMA_CCR_TOIE_Pos (14U)
  6145. #define DMA_CCR_TOIE_Msk (0x1UL << DMA_CCR_TOIE_Pos) /*!< 0x00004000 */
  6146. #define DMA_CCR_TOIE DMA_CCR_TOIE_Msk /*!< Trigger overrun interrupt enable */
  6147. #define DMA_CCR_LSM_Pos (16U)
  6148. #define DMA_CCR_LSM_Msk (0x1UL << DMA_CCR_LSM_Pos) /*!< 0x00010000 */
  6149. #define DMA_CCR_LSM DMA_CCR_LSM_Msk /*!< Link step mode */
  6150. #define DMA_CCR_LAP_Pos (17U)
  6151. #define DMA_CCR_LAP_Msk (0x1UL << DMA_CCR_LAP_Pos) /*!< 0x00020000 */
  6152. #define DMA_CCR_LAP DMA_CCR_LAP_Msk /*!< Linked-list allocated port */
  6153. #define DMA_CCR_PRIO_Pos (22U)
  6154. #define DMA_CCR_PRIO_Msk (0x3UL << DMA_CCR_PRIO_Pos) /*!< 0x00C00000 */
  6155. #define DMA_CCR_PRIO DMA_CCR_PRIO_Msk /*!< Priority level */
  6156. #define DMA_CCR_PRIO_0 (0x1UL << DMA_CCR_PRIO_Pos) /*!< 0x00400000 */
  6157. #define DMA_CCR_PRIO_1 (0x2UL << DMA_CCR_PRIO_Pos) /*!< 0x00800000 */
  6158. /******************* Bit definition for DMA_CTR1 register *******************/
  6159. #define DMA_CTR1_SDW_LOG2_Pos (0U)
  6160. #define DMA_CTR1_SDW_LOG2_Msk (0x3UL << DMA_CTR1_SDW_LOG2_Pos) /*!< 0x00000003 */
  6161. #define DMA_CTR1_SDW_LOG2 DMA_CTR1_SDW_LOG2_Msk /*!< Binary logarithm of the source data width of a burst */
  6162. #define DMA_CTR1_SDW_LOG2_0 (0x1UL << DMA_CTR1_SDW_LOG2_Pos) /*!< Bit 0 */
  6163. #define DMA_CTR1_SDW_LOG2_1 (0x2UL << DMA_CTR1_SDW_LOG2_Pos) /*!< Bit 1 */
  6164. #define DMA_CTR1_SINC_Pos (3U)
  6165. #define DMA_CTR1_SINC_Msk (0x1UL << DMA_CTR1_SINC_Pos) /*!< 0x00000008 */
  6166. #define DMA_CTR1_SINC DMA_CTR1_SINC_Msk /*!< Source incrementing burst */
  6167. #define DMA_CTR1_SBL_1_Pos (4U)
  6168. #define DMA_CTR1_SBL_1_Msk (0x3FUL << DMA_CTR1_SBL_1_Pos) /*!< 0x000003F0 */
  6169. #define DMA_CTR1_SBL_1 DMA_CTR1_SBL_1_Msk /*!< Source burst length minus 1 */
  6170. #define DMA_CTR1_PAM_Pos (11U)
  6171. #define DMA_CTR1_PAM_Msk (0x3UL << DMA_CTR1_PAM_Pos) /*!< 0x0001800 */
  6172. #define DMA_CTR1_PAM DMA_CTR1_PAM_Msk /*!< Padding / alignment mode */
  6173. #define DMA_CTR1_PAM_0 (0x1UL << DMA_CTR1_PAM_Pos) /*!< Bit 0 */
  6174. #define DMA_CTR1_PAM_1 (0x2UL << DMA_CTR1_PAM_Pos) /*!< Bit 1 */
  6175. #define DMA_CTR1_SBX_Pos (13U)
  6176. #define DMA_CTR1_SBX_Msk (0x1UL << DMA_CTR1_SBX_Pos) /*!< 0x00002000 */
  6177. #define DMA_CTR1_SBX DMA_CTR1_SBX_Msk /*!< Source byte exchange within the unaligned half-word of each source word */
  6178. #define DMA_CTR1_SAP_Pos (14U)
  6179. #define DMA_CTR1_SAP_Msk (0x1UL << DMA_CTR1_SAP_Pos) /*!< 0x00004000 */
  6180. #define DMA_CTR1_SAP DMA_CTR1_SAP_Msk /*!< Source allocated port */
  6181. #define DMA_CTR1_SSEC_Pos (15U)
  6182. #define DMA_CTR1_SSEC_Msk (0x1UL << DMA_CTR1_SSEC_Pos) /*!< 0x00008000 */
  6183. #define DMA_CTR1_SSEC DMA_CTR1_SSEC_Msk /*!< Security attribute of the DMA transfer from the source */
  6184. #define DMA_CTR1_DDW_LOG2_Pos (16U)
  6185. #define DMA_CTR1_DDW_LOG2_Msk (0x3UL << DMA_CTR1_DDW_LOG2_Pos) /*!< 0x00030000 */
  6186. #define DMA_CTR1_DDW_LOG2 DMA_CTR1_DDW_LOG2_Msk /*!< Binary logarithm of the destination data width of a burst */
  6187. #define DMA_CTR1_DDW_LOG2_0 (0x1UL << DMA_CTR1_DDW_LOG2_Pos) /*!< Bit 0 */
  6188. #define DMA_CTR1_DDW_LOG2_1 (0x2UL << DMA_CTR1_DDW_LOG2_Pos) /*!< Bit 1 */
  6189. #define DMA_CTR1_DINC_Pos (19U)
  6190. #define DMA_CTR1_DINC_Msk (0x1UL << DMA_CTR1_DINC_Pos) /*!< 0x00080000 */
  6191. #define DMA_CTR1_DINC DMA_CTR1_DINC_Msk /*!< Destination incrementing burst */
  6192. #define DMA_CTR1_DBL_1_Pos (20U)
  6193. #define DMA_CTR1_DBL_1_Msk (0x3FUL << DMA_CTR1_DBL_1_Pos) /*!< 0x03F00000 */
  6194. #define DMA_CTR1_DBL_1 DMA_CTR1_DBL_1_Msk /*!< Destination burst length minus 1 */
  6195. #define DMA_CTR1_DBX_Pos (26U)
  6196. #define DMA_CTR1_DBX_Msk (0x1UL << DMA_CTR1_DBX_Pos) /*!< 0x04000000 */
  6197. #define DMA_CTR1_DBX DMA_CTR1_DBX_Msk /*!< Destination byte exchange */
  6198. #define DMA_CTR1_DHX_Pos (27U)
  6199. #define DMA_CTR1_DHX_Msk (0x1UL << DMA_CTR1_DHX_Pos) /*!< 0x08000000 */
  6200. #define DMA_CTR1_DHX DMA_CTR1_DHX_Msk /*!< Destination half-word exchange */
  6201. #define DMA_CTR1_DAP_Pos (30U)
  6202. #define DMA_CTR1_DAP_Msk (0x1UL << DMA_CTR1_DAP_Pos) /*!< 0x40000000 */
  6203. #define DMA_CTR1_DAP DMA_CTR1_DAP_Msk /*!< Destination allocated port */
  6204. #define DMA_CTR1_DSEC_Pos (31U)
  6205. #define DMA_CTR1_DSEC_Msk (0x1UL << DMA_CTR1_DSEC_Pos) /*!< 0x80000000 */
  6206. #define DMA_CTR1_DSEC DMA_CTR1_DSEC_Msk /*!< Security attribute of the DMA transfer from the destination */
  6207. /****************** Bit definition for DMA_CTR2 register *******************/
  6208. #define DMA_CTR2_REQSEL_Pos (0U)
  6209. #define DMA_CTR2_REQSEL_Msk (0x7FUL << DMA_CTR2_REQSEL_Pos) /*!< 0x0000007F */
  6210. #define DMA_CTR2_REQSEL DMA_CTR2_REQSEL_Msk /*!< DMA hardware request selection */
  6211. #define DMA_CTR2_SWREQ_Pos (9U)
  6212. #define DMA_CTR2_SWREQ_Msk (0x1UL << DMA_CTR2_SWREQ_Pos) /*!< 0x00000200 */
  6213. #define DMA_CTR2_SWREQ DMA_CTR2_SWREQ_Msk /*!< Software request */
  6214. #define DMA_CTR2_DREQ_Pos (10U)
  6215. #define DMA_CTR2_DREQ_Msk (0x1UL << DMA_CTR2_DREQ_Pos) /*!< 0x00000400 */
  6216. #define DMA_CTR2_DREQ DMA_CTR2_DREQ_Msk /*!< Destination hardware request */
  6217. #define DMA_CTR2_BREQ_Pos (11U)
  6218. #define DMA_CTR2_BREQ_Msk (0x1UL << DMA_CTR2_BREQ_Pos) /*!< 0x00000800 */
  6219. #define DMA_CTR2_BREQ DMA_CTR2_BREQ_Msk /*!< Block hardware request */
  6220. #define DMA_CTR2_TRIGM_Pos (14U)
  6221. #define DMA_CTR2_TRIGM_Msk (0x3UL << DMA_CTR2_TRIGM_Pos) /*!< 0x0000C000 */
  6222. #define DMA_CTR2_TRIGM DMA_CTR2_TRIGM_Msk /*!< Trigger mode */
  6223. #define DMA_CTR2_TRIGM_0 (0x1UL << DMA_CTR2_TRIGM_Pos) /*!< Bit 0 */
  6224. #define DMA_CTR2_TRIGM_1 (0x2UL << DMA_CTR2_TRIGM_Pos) /*!< Bit 1 */
  6225. #define DMA_CTR2_TRIGSEL_Pos (16U)
  6226. #define DMA_CTR2_TRIGSEL_Msk (0x3FUL << DMA_CTR2_TRIGSEL_Pos) /*!< 0x003F0000 */
  6227. #define DMA_CTR2_TRIGSEL DMA_CTR2_TRIGSEL_Msk /*!< Trigger event input selection */
  6228. #define DMA_CTR2_TRIGPOL_Pos (24U)
  6229. #define DMA_CTR2_TRIGPOL_Msk (0x3UL << DMA_CTR2_TRIGPOL_Pos) /*!< 0x03000000 */
  6230. #define DMA_CTR2_TRIGPOL DMA_CTR2_TRIGPOL_Msk /*!< Trigger event polarity */
  6231. #define DMA_CTR2_TRIGPOL_0 (0x1UL << DMA_CTR2_TRIGPOL_Pos) /*!< Bit 0 */
  6232. #define DMA_CTR2_TRIGPOL_1 (0x2UL << DMA_CTR2_TRIGPOL_Pos) /*!< Bit 1 */
  6233. #define DMA_CTR2_TCEM_Pos (30U)
  6234. #define DMA_CTR2_TCEM_Msk (0x3UL << DMA_CTR2_TCEM_Pos) /*!< 0xC0000000 */
  6235. #define DMA_CTR2_TCEM DMA_CTR2_TCEM_Msk /*!< Transfer complete event mode */
  6236. #define DMA_CTR2_TCEM_0 (0x1UL << DMA_CTR2_TCEM_Pos) /*!< Bit 0 */
  6237. #define DMA_CTR2_TCEM_1 (0x2UL << DMA_CTR2_TCEM_Pos) /*!< Bit 1 */
  6238. /****************** Bit definition for DMA_CBR1 register *******************/
  6239. #define DMA_CBR1_BNDT_Pos (0U)
  6240. #define DMA_CBR1_BNDT_Msk (0xFFFFUL << DMA_CBR1_BNDT_Pos) /*!< 0x0000FFFF */
  6241. #define DMA_CBR1_BNDT DMA_CBR1_BNDT_Msk /*!< Block number of data bytes to transfer from the source */
  6242. #define DMA_CBR1_BRC_Pos (16U)
  6243. #define DMA_CBR1_BRC_Msk (0x7FFUL << DMA_CBR1_BRC_Pos) /*!< 0x07FF0000 */
  6244. #define DMA_CBR1_BRC DMA_CBR1_BRC_Msk /*!< Block repeat counter */
  6245. #define DMA_CBR1_SDEC_Pos (28U)
  6246. #define DMA_CBR1_SDEC_Msk (0x1UL << DMA_CBR1_SDEC_Pos) /*!< 0x10000000 */
  6247. #define DMA_CBR1_SDEC DMA_CBR1_SDEC_Msk /*!< Source address decrement */
  6248. #define DMA_CBR1_DDEC_Pos (29U)
  6249. #define DMA_CBR1_DDEC_Msk (0x1UL << DMA_CBR1_DDEC_Pos) /*!< 0x20000000 */
  6250. #define DMA_CBR1_DDEC DMA_CBR1_DDEC_Msk /*!< Destination address decrement */
  6251. #define DMA_CBR1_BRSDEC_Pos (30U)
  6252. #define DMA_CBR1_BRSDEC_Msk (0x1UL << DMA_CBR1_BRSDEC_Pos) /*!< 0x40000000 */
  6253. #define DMA_CBR1_BRSDEC DMA_CBR1_BRSDEC_Msk /*!< Block repeat source address decrement */
  6254. #define DMA_CBR1_BRDDEC_Pos (31U)
  6255. #define DMA_CBR1_BRDDEC_Msk (0x1UL << DMA_CBR1_BRDDEC_Pos) /*!< 0x80000000 */
  6256. #define DMA_CBR1_BRDDEC DMA_CBR1_BRDDEC_Msk /*!< Block repeat destination address decrement */
  6257. /****************** Bit definition for DMA_CSAR register ********************/
  6258. #define DMA_CSAR_SA_Pos (0U)
  6259. #define DMA_CSAR_SA_Msk (0xFFFFFFFFUL << DMA_CSAR_SA_Pos) /*!< 0xFFFFFFFF */
  6260. #define DMA_CSAR_SA DMA_CSAR_SA_Msk /*!< Source Address */
  6261. /****************** Bit definition for DMA_CDAR register *******************/
  6262. #define DMA_CDAR_DA_Pos (0U)
  6263. #define DMA_CDAR_DA_Msk (0xFFFFFFFFUL << DMA_CDAR_DA_Pos) /*!< 0xFFFFFFFF */
  6264. #define DMA_CDAR_DA DMA_CDAR_DA_Msk /*!< Destination address */
  6265. /****************** Bit definition for DMA_CTR3 register *******************/
  6266. #define DMA_CTR3_SAO_Pos (0U)
  6267. #define DMA_CTR3_SAO_Msk (0x1FFFUL << DMA_CTR3_SAO_Pos) /*!< 0x00001FFF */
  6268. #define DMA_CTR3_SAO DMA_CTR3_SAO_Msk /*!< Source address offset increment */
  6269. #define DMA_CTR3_DAO_Pos (16U)
  6270. #define DMA_CTR3_DAO_Msk (0x1FFFUL << DMA_CTR3_DAO_Pos) /*!< 0x1FFF0000 */
  6271. #define DMA_CTR3_DAO DMA_CTR3_DAO_Msk /*!< Destination address offset increment */
  6272. /****************** Bit definition for DMA_CBR2 register *******************/
  6273. #define DMA_CBR2_BRSAO_Pos (0U)
  6274. #define DMA_CBR2_BRSAO_Msk (0xFFFFUL << DMA_CBR2_BRSAO_Pos) /*!< 0x0000FFFF */
  6275. #define DMA_CBR2_BRSAO DMA_CBR2_BRSAO_Msk /*!< Block repeated source address offset */
  6276. #define DMA_CBR2_BRDAO_Pos (16U)
  6277. #define DMA_CBR2_BRDAO_Msk (0xFFFFUL << DMA_CBR2_BRDAO_Pos) /*!< 0xFFFF0000 */
  6278. #define DMA_CBR2_BRDAO DMA_CBR2_BRDAO_Msk /*!< Block repeated destination address offset */
  6279. /****************** Bit definition for DMA_CLLR register *******************/
  6280. #define DMA_CLLR_LA_Pos (2U)
  6281. #define DMA_CLLR_LA_Msk (0x3FFFUL << DMA_CLLR_LA_Pos) /*!< 0x0000FFFC */
  6282. #define DMA_CLLR_LA DMA_CLLR_LA_Msk /*!< Pointer to the next linked-list data structure */
  6283. #define DMA_CLLR_ULL_Pos (16U)
  6284. #define DMA_CLLR_ULL_Msk (0x1UL << DMA_CLLR_ULL_Pos) /*!< 0x00010000 */
  6285. #define DMA_CLLR_ULL DMA_CLLR_ULL_Msk /*!< Update link address register from memory */
  6286. #define DMA_CLLR_UB2_Pos (25U)
  6287. #define DMA_CLLR_UB2_Msk (0x1UL << DMA_CLLR_UB2_Pos) /*!< 0x02000000 */
  6288. #define DMA_CLLR_UB2 DMA_CLLR_UB2_Msk /*!< Update block register 2 from memory */
  6289. #define DMA_CLLR_UT3_Pos (26U)
  6290. #define DMA_CLLR_UT3_Msk (0x1UL << DMA_CLLR_UT3_Pos) /*!< 0x04000000 */
  6291. #define DMA_CLLR_UT3 DMA_CLLR_UT3_Msk /*!< Update transfer register 3 from SRAM */
  6292. #define DMA_CLLR_UDA_Pos (27U)
  6293. #define DMA_CLLR_UDA_Msk (0x1UL << DMA_CLLR_UDA_Pos) /*!< 0x08000000 */
  6294. #define DMA_CLLR_UDA DMA_CLLR_UDA_Msk /*!< Update destination address register from SRAM */
  6295. #define DMA_CLLR_USA_Pos (28U)
  6296. #define DMA_CLLR_USA_Msk (0x1UL << DMA_CLLR_USA_Pos) /*!< 0x10000000 */
  6297. #define DMA_CLLR_USA DMA_CLLR_USA_Msk /*!< Update source address register from SRAM */
  6298. #define DMA_CLLR_UB1_Pos (29U)
  6299. #define DMA_CLLR_UB1_Msk (0x1UL << DMA_CLLR_UB1_Pos) /*!< 0x20000000 */
  6300. #define DMA_CLLR_UB1 DMA_CLLR_UB1_Msk /*!< Update block register 1 from SRAM */
  6301. #define DMA_CLLR_UT2_Pos (30U)
  6302. #define DMA_CLLR_UT2_Msk (0x1UL << DMA_CLLR_UT2_Pos) /*!< 0x40000000 */
  6303. #define DMA_CLLR_UT2 DMA_CLLR_UT2_Msk /*!< Update transfer register 2 from SRAM */
  6304. #define DMA_CLLR_UT1_Pos (31U)
  6305. #define DMA_CLLR_UT1_Msk (0x1UL << DMA_CLLR_UT1_Pos) /*!< 0x80000000 */
  6306. #define DMA_CLLR_UT1 DMA_CLLR_UT1_Msk /*!< Update transfer register 1 from SRAM */
  6307. /******************************************************************************/
  6308. /* */
  6309. /* AHB Master DMA2D Controller (DMA2D) */
  6310. /* */
  6311. /******************************************************************************/
  6312. /******************** Bit definition for DMA2D_CR register ******************/
  6313. #define DMA2D_CR_START_Pos (0U)
  6314. #define DMA2D_CR_START_Msk (0x1UL << DMA2D_CR_START_Pos) /*!< 0x00000001 */
  6315. #define DMA2D_CR_START DMA2D_CR_START_Msk /*!< Start transfer */
  6316. #define DMA2D_CR_SUSP_Pos (1U)
  6317. #define DMA2D_CR_SUSP_Msk (0x1UL << DMA2D_CR_SUSP_Pos) /*!< 0x00000002 */
  6318. #define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk /*!< Suspend transfer */
  6319. #define DMA2D_CR_ABORT_Pos (2U)
  6320. #define DMA2D_CR_ABORT_Msk (0x1UL << DMA2D_CR_ABORT_Pos) /*!< 0x00000004 */
  6321. #define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk /*!< Abort transfer */
  6322. #define DMA2D_CR_LOM_Pos (6U)
  6323. #define DMA2D_CR_LOM_Msk (0x1UL << DMA2D_CR_LOM_Pos) /*!< 0x00000040 */
  6324. #define DMA2D_CR_LOM DMA2D_CR_LOM_Msk
  6325. #define DMA2D_CR_TEIE_Pos (8U)
  6326. #define DMA2D_CR_TEIE_Msk (0x1UL << DMA2D_CR_TEIE_Pos) /*!< 0x00000100 */
  6327. #define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  6328. #define DMA2D_CR_TCIE_Pos (9U)
  6329. #define DMA2D_CR_TCIE_Msk (0x1UL << DMA2D_CR_TCIE_Pos) /*!< 0x00000200 */
  6330. #define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  6331. #define DMA2D_CR_TWIE_Pos (10U)
  6332. #define DMA2D_CR_TWIE_Msk (0x1UL << DMA2D_CR_TWIE_Pos) /*!< 0x00000400 */
  6333. #define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk /*!< Transfer Watermark Interrupt Enable */
  6334. #define DMA2D_CR_CAEIE_Pos (11U)
  6335. #define DMA2D_CR_CAEIE_Msk (0x1UL << DMA2D_CR_CAEIE_Pos) /*!< 0x00000800 */
  6336. #define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk /*!< CLUT Access Error Interrupt Enable */
  6337. #define DMA2D_CR_CTCIE_Pos (12U)
  6338. #define DMA2D_CR_CTCIE_Msk (0x1UL << DMA2D_CR_CTCIE_Pos) /*!< 0x00001000 */
  6339. #define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk /*!< CLUT Transfer Complete Interrupt Enable */
  6340. #define DMA2D_CR_CEIE_Pos (13U)
  6341. #define DMA2D_CR_CEIE_Msk (0x1UL << DMA2D_CR_CEIE_Pos) /*!< 0x00002000 */
  6342. #define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk /*!< Configuration Error Interrupt Enable */
  6343. #define DMA2D_CR_MODE_Pos (16U)
  6344. #define DMA2D_CR_MODE_Msk (0x7UL << DMA2D_CR_MODE_Pos) /*!< 0x00070000 */
  6345. #define DMA2D_CR_MODE DMA2D_CR_MODE_Msk /*!< DMA2D Mode[2:0] */
  6346. #define DMA2D_CR_MODE_0 (0x1UL << DMA2D_CR_MODE_Pos) /*!< 0x00010000 */
  6347. #define DMA2D_CR_MODE_1 (0x2UL << DMA2D_CR_MODE_Pos) /*!< 0x00020000 */
  6348. #define DMA2D_CR_MODE_2 (0x4UL << DMA2D_CR_MODE_Pos) /*!< 0x00040000 */
  6349. /******************** Bit definition for DMA2D_ISR register *****************/
  6350. #define DMA2D_ISR_TEIF_Pos (0U)
  6351. #define DMA2D_ISR_TEIF_Msk (0x1UL << DMA2D_ISR_TEIF_Pos) /*!< 0x00000001 */
  6352. #define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk /*!< Transfer Error Interrupt Flag */
  6353. #define DMA2D_ISR_TCIF_Pos (1U)
  6354. #define DMA2D_ISR_TCIF_Msk (0x1UL << DMA2D_ISR_TCIF_Pos) /*!< 0x00000002 */
  6355. #define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk /*!< Transfer Complete Interrupt Flag */
  6356. #define DMA2D_ISR_TWIF_Pos (2U)
  6357. #define DMA2D_ISR_TWIF_Msk (0x1UL << DMA2D_ISR_TWIF_Pos) /*!< 0x00000004 */
  6358. #define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk /*!< Transfer Watermark Interrupt Flag */
  6359. #define DMA2D_ISR_CAEIF_Pos (3U)
  6360. #define DMA2D_ISR_CAEIF_Msk (0x1UL << DMA2D_ISR_CAEIF_Pos) /*!< 0x00000008 */
  6361. #define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk /*!< CLUT Access Error Interrupt Flag */
  6362. #define DMA2D_ISR_CTCIF_Pos (4U)
  6363. #define DMA2D_ISR_CTCIF_Msk (0x1UL << DMA2D_ISR_CTCIF_Pos) /*!< 0x00000010 */
  6364. #define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk /*!< CLUT Transfer Complete Interrupt Flag */
  6365. #define DMA2D_ISR_CEIF_Pos (5U)
  6366. #define DMA2D_ISR_CEIF_Msk (0x1UL << DMA2D_ISR_CEIF_Pos) /*!< 0x00000020 */
  6367. #define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk /*!< Configuration Error Interrupt Flag */
  6368. /******************** Bit definition for DMA2D_IFCR register ****************/
  6369. #define DMA2D_IFCR_CTEIF_Pos (0U)
  6370. #define DMA2D_IFCR_CTEIF_Msk (0x1UL << DMA2D_IFCR_CTEIF_Pos) /*!< 0x00000001 */
  6371. #define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk /*!< Clears Transfer Error Interrupt Flag */
  6372. #define DMA2D_IFCR_CTCIF_Pos (1U)
  6373. #define DMA2D_IFCR_CTCIF_Msk (0x1UL << DMA2D_IFCR_CTCIF_Pos) /*!< 0x00000002 */
  6374. #define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk /*!< Clears Transfer Complete Interrupt Flag */
  6375. #define DMA2D_IFCR_CTWIF_Pos (2U)
  6376. #define DMA2D_IFCR_CTWIF_Msk (0x1UL << DMA2D_IFCR_CTWIF_Pos) /*!< 0x00000004 */
  6377. #define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk /*!< Clears Transfer Watermark Interrupt Flag */
  6378. #define DMA2D_IFCR_CAECIF_Pos (3U)
  6379. #define DMA2D_IFCR_CAECIF_Msk (0x1UL << DMA2D_IFCR_CAECIF_Pos) /*!< 0x00000008 */
  6380. #define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk /*!< Clears CLUT Access Error Interrupt Flag */
  6381. #define DMA2D_IFCR_CCTCIF_Pos (4U)
  6382. #define DMA2D_IFCR_CCTCIF_Msk (0x1UL << DMA2D_IFCR_CCTCIF_Pos) /*!< 0x00000010 */
  6383. #define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk /*!< Clears CLUT Transfer Complete Interrupt Flag */
  6384. #define DMA2D_IFCR_CCEIF_Pos (5U)
  6385. #define DMA2D_IFCR_CCEIF_Msk (0x1UL << DMA2D_IFCR_CCEIF_Pos) /*!< 0x00000020 */
  6386. #define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk /*!< Clears Configuration Error Interrupt Flag */
  6387. /******************** Bit definition for DMA2D_FGMAR register ***************/
  6388. #define DMA2D_FGMAR_MA_Pos (0U)
  6389. #define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6390. #define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk /*!< Foreground Memory Address */
  6391. /******************** Bit definition for DMA2D_FGOR register ****************/
  6392. #define DMA2D_FGOR_LO_Pos (0U)
  6393. #define DMA2D_FGOR_LO_Msk (0xFFFFUL << DMA2D_FGOR_LO_Pos) /*!< 0x0000FFFF */
  6394. #define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk /*!< Line Offset */
  6395. /******************** Bit definition for DMA2D_BGMAR register ***************/
  6396. #define DMA2D_BGMAR_MA_Pos (0U)
  6397. #define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6398. #define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk /*!< Background Memory Address */
  6399. /******************** Bit definition for DMA2D_BGOR register ****************/
  6400. #define DMA2D_BGOR_LO_Pos (0U)
  6401. #define DMA2D_BGOR_LO_Msk (0xFFFFUL << DMA2D_BGOR_LO_Pos) /*!< 0x0000FFFF */
  6402. #define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk /*!< Line Offset */
  6403. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  6404. #define DMA2D_FGPFCCR_CM_Pos (0U)
  6405. #define DMA2D_FGPFCCR_CM_Msk (0xFUL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x0000000F */
  6406. #define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6407. #define DMA2D_FGPFCCR_CM_0 (0x1UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000001 */
  6408. #define DMA2D_FGPFCCR_CM_1 (0x2UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000002 */
  6409. #define DMA2D_FGPFCCR_CM_2 (0x4UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000004 */
  6410. #define DMA2D_FGPFCCR_CM_3 (0x8UL << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000008 */
  6411. #define DMA2D_FGPFCCR_CCM_Pos (4U)
  6412. #define DMA2D_FGPFCCR_CCM_Msk (0x1UL << DMA2D_FGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6413. #define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6414. #define DMA2D_FGPFCCR_START_Pos (5U)
  6415. #define DMA2D_FGPFCCR_START_Msk (0x1UL << DMA2D_FGPFCCR_START_Pos) /*!< 0x00000020 */
  6416. #define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk /*!< Start */
  6417. #define DMA2D_FGPFCCR_CS_Pos (8U)
  6418. #define DMA2D_FGPFCCR_CS_Msk (0xFFUL << DMA2D_FGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6419. #define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk /*!< CLUT size */
  6420. #define DMA2D_FGPFCCR_AM_Pos (16U)
  6421. #define DMA2D_FGPFCCR_AM_Msk (0x3UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00030000 */
  6422. #define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6423. #define DMA2D_FGPFCCR_AM_0 (0x1UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00010000 */
  6424. #define DMA2D_FGPFCCR_AM_1 (0x2UL << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00020000 */
  6425. #define DMA2D_FGPFCCR_AI_Pos (20U)
  6426. #define DMA2D_FGPFCCR_AI_Msk (0x1UL << DMA2D_FGPFCCR_AI_Pos) /*!< 0x00100000 */
  6427. #define DMA2D_FGPFCCR_AI DMA2D_FGPFCCR_AI_Msk /*!< Foreground Input Alpha Inverted */
  6428. #define DMA2D_FGPFCCR_RBS_Pos (21U)
  6429. #define DMA2D_FGPFCCR_RBS_Msk (0x1UL << DMA2D_FGPFCCR_RBS_Pos) /*!< 0x00200000 */
  6430. #define DMA2D_FGPFCCR_RBS DMA2D_FGPFCCR_RBS_Msk /*!< Foreground Input Red Blue Swap */
  6431. #define DMA2D_FGPFCCR_ALPHA_Pos (24U)
  6432. #define DMA2D_FGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_FGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6433. #define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk /*!< Alpha value */
  6434. /******************** Bit definition for DMA2D_FGCOLR register **************/
  6435. #define DMA2D_FGCOLR_BLUE_Pos (0U)
  6436. #define DMA2D_FGCOLR_BLUE_Msk (0xFFUL << DMA2D_FGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6437. #define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk /*!< Foreground Blue Value */
  6438. #define DMA2D_FGCOLR_GREEN_Pos (8U)
  6439. #define DMA2D_FGCOLR_GREEN_Msk (0xFFUL << DMA2D_FGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6440. #define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk /*!< Foreground Green Value */
  6441. #define DMA2D_FGCOLR_RED_Pos (16U)
  6442. #define DMA2D_FGCOLR_RED_Msk (0xFFUL << DMA2D_FGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6443. #define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk /*!< Foreground Red Value */
  6444. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  6445. #define DMA2D_BGPFCCR_CM_Pos (0U)
  6446. #define DMA2D_BGPFCCR_CM_Msk (0xFUL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x0000000F */
  6447. #define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6448. #define DMA2D_BGPFCCR_CM_0 (0x1UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000001 */
  6449. #define DMA2D_BGPFCCR_CM_1 (0x2UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000002 */
  6450. #define DMA2D_BGPFCCR_CM_2 (0x4UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000004 */
  6451. #define DMA2D_BGPFCCR_CM_3 (0x8UL << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000008 */
  6452. #define DMA2D_BGPFCCR_CCM_Pos (4U)
  6453. #define DMA2D_BGPFCCR_CCM_Msk (0x1UL << DMA2D_BGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6454. #define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6455. #define DMA2D_BGPFCCR_START_Pos (5U)
  6456. #define DMA2D_BGPFCCR_START_Msk (0x1UL << DMA2D_BGPFCCR_START_Pos) /*!< 0x00000020 */
  6457. #define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk /*!< Start */
  6458. #define DMA2D_BGPFCCR_CS_Pos (8U)
  6459. #define DMA2D_BGPFCCR_CS_Msk (0xFFUL << DMA2D_BGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6460. #define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk /*!< CLUT size */
  6461. #define DMA2D_BGPFCCR_AM_Pos (16U)
  6462. #define DMA2D_BGPFCCR_AM_Msk (0x3UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00030000 */
  6463. #define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6464. #define DMA2D_BGPFCCR_AM_0 (0x1UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00010000 */
  6465. #define DMA2D_BGPFCCR_AM_1 (0x2UL << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00020000 */
  6466. #define DMA2D_BGPFCCR_AI_Pos (20U)
  6467. #define DMA2D_BGPFCCR_AI_Msk (0x1UL << DMA2D_BGPFCCR_AI_Pos) /*!< 0x00100000 */
  6468. #define DMA2D_BGPFCCR_AI DMA2D_BGPFCCR_AI_Msk /*!< background Input Alpha Inverted */
  6469. #define DMA2D_BGPFCCR_RBS_Pos (21U)
  6470. #define DMA2D_BGPFCCR_RBS_Msk (0x1UL << DMA2D_BGPFCCR_RBS_Pos) /*!< 0x00200000 */
  6471. #define DMA2D_BGPFCCR_RBS DMA2D_BGPFCCR_RBS_Msk /*!< Background Input Red Blue Swap */
  6472. #define DMA2D_BGPFCCR_ALPHA_Pos (24U)
  6473. #define DMA2D_BGPFCCR_ALPHA_Msk (0xFFUL << DMA2D_BGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6474. #define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk /*!< background Input Alpha value */
  6475. /******************** Bit definition for DMA2D_BGCOLR register **************/
  6476. #define DMA2D_BGCOLR_BLUE_Pos (0U)
  6477. #define DMA2D_BGCOLR_BLUE_Msk (0xFFUL << DMA2D_BGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6478. #define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk /*!< Background Blue Value */
  6479. #define DMA2D_BGCOLR_GREEN_Pos (8U)
  6480. #define DMA2D_BGCOLR_GREEN_Msk (0xFFUL << DMA2D_BGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6481. #define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk /*!< Background Green Value */
  6482. #define DMA2D_BGCOLR_RED_Pos (16U)
  6483. #define DMA2D_BGCOLR_RED_Msk (0xFFUL << DMA2D_BGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6484. #define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk /*!< Background Red Value */
  6485. /******************** Bit definition for DMA2D_FGCMAR register **************/
  6486. #define DMA2D_FGCMAR_MA_Pos (0U)
  6487. #define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_FGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6488. #define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk /*!< Foreground CLUT Memory Address */
  6489. /******************** Bit definition for DMA2D_BGCMAR register **************/
  6490. #define DMA2D_BGCMAR_MA_Pos (0U)
  6491. #define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_BGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6492. #define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk /*!< Background CLUT Memory Address */
  6493. /******************** Bit definition for DMA2D_OPFCCR register **************/
  6494. #define DMA2D_OPFCCR_CM_Pos (0U)
  6495. #define DMA2D_OPFCCR_CM_Msk (0x7UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000007 */
  6496. #define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk /*!< Output Color mode CM[2:0] */
  6497. #define DMA2D_OPFCCR_CM_0 (0x1UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000001 */
  6498. #define DMA2D_OPFCCR_CM_1 (0x2UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000002 */
  6499. #define DMA2D_OPFCCR_CM_2 (0x4UL << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000004 */
  6500. #define DMA2D_OPFCCR_SB_Pos (8U)
  6501. #define DMA2D_OPFCCR_SB_Msk (0x1UL << DMA2D_OPFCCR_SB_Pos) /*!< 0x00000100 */
  6502. #define DMA2D_OPFCCR_SB DMA2D_OPFCCR_SB_Msk /*!< Swap Bytes */
  6503. #define DMA2D_OPFCCR_AI_Pos (20U)
  6504. #define DMA2D_OPFCCR_AI_Msk (0x1UL << DMA2D_OPFCCR_AI_Pos) /*!< 0x00100000 */
  6505. #define DMA2D_OPFCCR_AI DMA2D_OPFCCR_AI_Msk /*!< Output Alpha Inverted */
  6506. #define DMA2D_OPFCCR_RBS_Pos (21U)
  6507. #define DMA2D_OPFCCR_RBS_Msk (0x1UL << DMA2D_OPFCCR_RBS_Pos) /*!< 0x00200000 */
  6508. #define DMA2D_OPFCCR_RBS DMA2D_OPFCCR_RBS_Msk /*!< Output Red Blue Swap */
  6509. /******************** Bit definition for DMA2D_OCOLR register ***************/
  6510. /*!<Mode_ARGB8888/RGB888 */
  6511. #define DMA2D_OCOLR_BLUE_1_Pos (0U)
  6512. #define DMA2D_OCOLR_BLUE_1_Msk (0xFFUL << DMA2D_OCOLR_BLUE_1_Pos) /*0x000000FFU*/
  6513. #define DMA2D_OCOLR_BLUE_1 DMA2D_OCOLR_BLUE_1_Msk /*!< Output BLUE Value */
  6514. #define DMA2D_OCOLR_GREEN_1_Pos (8U)
  6515. #define DMA2D_OCOLR_GREEN_1_Msk (0xFFUL << DMA2D_OCOLR_GREEN_1_Pos) /*0x0000FF00U)*/
  6516. #define DMA2D_OCOLR_GREEN_1 DMA2D_OCOLR_GREEN_1_Msk /*!< Output GREEN Value */
  6517. #define DMA2D_OCOLR_RED_1_Pos (16U)
  6518. #define DMA2D_OCOLR_RED_1_Msk (0xFFUL << DMA2D_OCOLR_RED_1_Pos) /*0x00FF0000U */
  6519. #define DMA2D_OCOLR_RED_1 DMA2D_OCOLR_RED_1_Msk /*!< Output Red Value */
  6520. #define DMA2D_OCOLR_ALPHA_1_Pos (24U)
  6521. #define DMA2D_OCOLR_ALPHA_1_Msk (0xFFUL << DMA2D_OCOLR_ALPHA_1_Pos) /*0xFF000000U*/
  6522. #define DMA2D_OCOLR_ALPHA_1 DMA2D_OCOLR_ALPHA_1_Msk /*!< Output Alpha Channel Value */
  6523. /*!<Mode_RGB565 */
  6524. #define DMA2D_OCOLR_BLUE_2_Pos (0U)
  6525. #define DMA2D_OCOLR_BLUE_2_Msk (0x1FUL << DMA2D_OCOLR_BLUE_2_Pos) /*0x0000001FU*/
  6526. #define DMA2D_OCOLR_BLUE_2 DMA2D_OCOLR_BLUE_2_Msk /*!< Output BLUE Value */
  6527. #define DMA2D_OCOLR_GREEN_2_Pos (5U)
  6528. #define DMA2D_OCOLR_GREEN_2_Msk (0x7EUL << DMA2D_OCOLR_GREEN_2_Pos) /* 0x000007E0U */
  6529. #define DMA2D_OCOLR_GREEN_2 DMA2D_OCOLR_GREEN_2_Msk /*!< Output GREEN Value */
  6530. #define DMA2D_OCOLR_RED_2_Pos (11U)
  6531. #define DMA2D_OCOLR_RED_2_Msk (0xF8UL << DMA2D_OCOLR_RED_2_Pos) /*0x0000F800U*/
  6532. #define DMA2D_OCOLR_RED_2 DMA2D_OCOLR_RED_2_Msk /*!< Output Red Value */
  6533. /*!<Mode_ARGB1555 */
  6534. #define DMA2D_OCOLR_BLUE_3_Pos (0U)
  6535. #define DMA2D_OCOLR_BLUE_3_Msk (0x1FUL << DMA2D_OCOLR_BLUE_3_Pos) /*0x0000001FU*/
  6536. #define DMA2D_OCOLR_BLUE_3 DMA2D_OCOLR_BLUE_3_Msk /*!< Output BLUE Value */
  6537. #define DMA2D_OCOLR_GREEN_3_Pos (5U)
  6538. #define DMA2D_OCOLR_GREEN_3_Msk (0x3EUL << DMA2D_OCOLR_GREEN_3_Pos) /*0x000003E0U*/
  6539. #define DMA2D_OCOLR_GREEN_3 DMA2D_OCOLR_GREEN_3_Msk /*!< Output GREEN Value */
  6540. #define DMA2D_OCOLR_RED_3_Pos (10U)
  6541. #define DMA2D_OCOLR_RED_3_Msk (0x7CUL << DMA2D_OCOLR_RED_3_Pos) /* 0x00007C00U*/
  6542. #define DMA2D_OCOLR_RED_3 DMA2D_OCOLR_RED_3_Msk /*!< Output Red Value */
  6543. #define DMA2D_OCOLR_ALPHA_3_Pos (15U)
  6544. #define DMA2D_OCOLR_ALPHA_3_Msk (0x1UL << DMA2D_OCOLR_ALPHA_3_Pos) /*0x00008000U*/
  6545. #define DMA2D_OCOLR_ALPHA_3 DMA2D_OCOLR_ALPHA_3_Msk /*!< Output Alpha Channel Value */
  6546. /*!<Mode_ARGB4444 */
  6547. #define DMA2D_OCOLR_BLUE_4_Pos (0U)
  6548. #define DMA2D_OCOLR_BLUE_4_Msk (0xFUL << DMA2D_OCOLR_BLUE_4_Pos) /*0x0000000FU*/
  6549. #define DMA2D_OCOLR_BLUE_4 DMA2D_OCOLR_BLUE_4_Msk /*!< Output BLUE Value */
  6550. #define DMA2D_OCOLR_GREEN_4_Pos (4U)
  6551. #define DMA2D_OCOLR_GREEN_4_Msk (0xFUL << DMA2D_OCOLR_GREEN_4_Pos) /*0x000000F0U*/
  6552. #define DMA2D_OCOLR_GREEN_4 DMA2D_OCOLR_GREEN_4_Msk /*!< Output GREEN Value */
  6553. #define DMA2D_OCOLR_RED_4_Pos (8U)
  6554. #define DMA2D_OCOLR_RED_4_Msk (0xFUL << DMA2D_OCOLR_RED_4_Pos) /*0x00000F00U*/
  6555. #define DMA2D_OCOLR_RED_4 DMA2D_OCOLR_RED_4_Msk /*!< Output Red Value */
  6556. #define DMA2D_OCOLR_ALPHA_4_Pos (12U)
  6557. #define DMA2D_OCOLR_ALPHA_4_Msk (0xF << DMA2D_OCOLR_ALPHA_4_Pos) /*0x0000F000U*/
  6558. #define DMA2D_OCOLR_ALPHA_4 DMA2D_OCOLR_ALPHA_4_Msk /*!< Output Alpha Channel Value */
  6559. /******************** Bit definition for DMA2D_OMAR register ****************/
  6560. #define DMA2D_OMAR_MA_Pos (0U)
  6561. #define DMA2D_OMAR_MA_Msk (0xFFFFFFFFUL << DMA2D_OMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6562. #define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk /*!< Output Memory Address */
  6563. /******************** Bit definition for DMA2D_OOR register *****************/
  6564. #define DMA2D_OOR_LO_Pos (0U)
  6565. #define DMA2D_OOR_LO_Msk (0xFFFFUL << DMA2D_OOR_LO_Pos) /*!< 0x0000FFFF */
  6566. #define DMA2D_OOR_LO DMA2D_OOR_LO_Msk /*!< Output Line Offset */
  6567. /******************** Bit definition for DMA2D_NLR register *****************/
  6568. #define DMA2D_NLR_NL_Pos (0U)
  6569. #define DMA2D_NLR_NL_Msk (0xFFFFUL << DMA2D_NLR_NL_Pos) /*!< 0x0000FFFF */
  6570. #define DMA2D_NLR_NL DMA2D_NLR_NL_Msk /*!< Number of Lines */
  6571. #define DMA2D_NLR_PL_Pos (16U)
  6572. #define DMA2D_NLR_PL_Msk (0x3FFFUL << DMA2D_NLR_PL_Pos) /*!< 0x3FFF0000 */
  6573. #define DMA2D_NLR_PL DMA2D_NLR_PL_Msk /*!< Pixel per Lines */
  6574. /******************** Bit definition for DMA2D_LWR register *****************/
  6575. #define DMA2D_LWR_LW_Pos (0U)
  6576. #define DMA2D_LWR_LW_Msk (0xFFFFUL << DMA2D_LWR_LW_Pos) /*!< 0x0000FFFF */
  6577. #define DMA2D_LWR_LW DMA2D_LWR_LW_Msk /*!< Line Watermark */
  6578. /******************** Bit definition for DMA2D_AMTCR register ***************/
  6579. #define DMA2D_AMTCR_EN_Pos (0U)
  6580. #define DMA2D_AMTCR_EN_Msk (0x1UL << DMA2D_AMTCR_EN_Pos) /*!< 0x00000001 */
  6581. #define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk /*!< Enable */
  6582. #define DMA2D_AMTCR_DT_Pos (8U)
  6583. #define DMA2D_AMTCR_DT_Msk (0xFFUL << DMA2D_AMTCR_DT_Pos) /*!< 0x0000FF00 */
  6584. #define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk /*!< Dead Time */
  6585. /******************************************************************************/
  6586. /* */
  6587. /* Display Serial Interface (DSI) */
  6588. /* */
  6589. /******************************************************************************/
  6590. /******************* Bit definition for DSI_VR register *****************/
  6591. #define DSI_VR_Pos (0U)
  6592. #define DSI_VR_Msk (0xFFFFFFFFUL << DSI_VR_Pos) /*!< 0xFFFFFFFF */
  6593. #define DSI_VR DSI_VR_Msk /*!< DSI Host Version 0x3134312A */
  6594. /******************* Bit definition for DSI_CR register *****************/
  6595. #define DSI_CR_EN_Pos (0U)
  6596. #define DSI_CR_EN_Msk (0x1UL << DSI_CR_EN_Pos) /*!< 0x00000001 */
  6597. #define DSI_CR_EN DSI_CR_EN_Msk /*!< DSI Host power up and reset */
  6598. /******************* Bit definition for DSI_CCR register ****************/
  6599. #define DSI_CCR_TXECKDIV_Pos (0U)
  6600. #define DSI_CCR_TXECKDIV_Msk (0xFFUL << DSI_CCR_TXECKDIV_Pos) /*!< 0x000000FF */
  6601. #define DSI_CCR_TXECKDIV DSI_CCR_TXECKDIV_Msk /*!< TX Escape Clock Division */
  6602. #define DSI_CCR_TXECKDIV0_Pos (0U)
  6603. #define DSI_CCR_TXECKDIV0_Msk (0x1UL << DSI_CCR_TXECKDIV0_Pos) /*!< 0x00000001 */
  6604. #define DSI_CCR_TXECKDIV0 DSI_CCR_TXECKDIV0_Msk
  6605. #define DSI_CCR_TXECKDIV1_Pos (1U)
  6606. #define DSI_CCR_TXECKDIV1_Msk (0x1UL << DSI_CCR_TXECKDIV1_Pos) /*!< 0x00000002 */
  6607. #define DSI_CCR_TXECKDIV1 DSI_CCR_TXECKDIV1_Msk
  6608. #define DSI_CCR_TXECKDIV2_Pos (2U)
  6609. #define DSI_CCR_TXECKDIV2_Msk (0x1UL << DSI_CCR_TXECKDIV2_Pos) /*!< 0x00000004 */
  6610. #define DSI_CCR_TXECKDIV2 DSI_CCR_TXECKDIV2_Msk
  6611. #define DSI_CCR_TXECKDIV3_Pos (3U)
  6612. #define DSI_CCR_TXECKDIV3_Msk (0x1UL << DSI_CCR_TXECKDIV3_Pos) /*!< 0x00000008 */
  6613. #define DSI_CCR_TXECKDIV3 DSI_CCR_TXECKDIV3_Msk
  6614. #define DSI_CCR_TXECKDIV4_Pos (4U)
  6615. #define DSI_CCR_TXECKDIV4_Msk (0x1UL << DSI_CCR_TXECKDIV4_Pos) /*!< 0x00000010 */
  6616. #define DSI_CCR_TXECKDIV4 DSI_CCR_TXECKDIV4_Msk
  6617. #define DSI_CCR_TXECKDIV5_Pos (5U)
  6618. #define DSI_CCR_TXECKDIV5_Msk (0x1UL << DSI_CCR_TXECKDIV5_Pos) /*!< 0x00000020 */
  6619. #define DSI_CCR_TXECKDIV5 DSI_CCR_TXECKDIV5_Msk
  6620. #define DSI_CCR_TXECKDIV6_Pos (6U)
  6621. #define DSI_CCR_TXECKDIV6_Msk (0x1UL << DSI_CCR_TXECKDIV6_Pos) /*!< 0x00000040 */
  6622. #define DSI_CCR_TXECKDIV6 DSI_CCR_TXECKDIV6_Msk
  6623. #define DSI_CCR_TXECKDIV7_Pos (7U)
  6624. #define DSI_CCR_TXECKDIV7_Msk (0x1UL << DSI_CCR_TXECKDIV7_Pos) /*!< 0x00000080 */
  6625. #define DSI_CCR_TXECKDIV7 DSI_CCR_TXECKDIV7_Msk
  6626. #define DSI_CCR_TOCKDIV_Pos (8U)
  6627. #define DSI_CCR_TOCKDIV_Msk (0xFFUL << DSI_CCR_TOCKDIV_Pos) /*!< 0x0000FF00 */
  6628. #define DSI_CCR_TOCKDIV DSI_CCR_TOCKDIV_Msk /*!< Timeout Clock Division */
  6629. #define DSI_CCR_TOCKDIV0_Pos (8U)
  6630. #define DSI_CCR_TOCKDIV0_Msk (0x1UL << DSI_CCR_TOCKDIV0_Pos) /*!< 0x00000100 */
  6631. #define DSI_CCR_TOCKDIV0 DSI_CCR_TOCKDIV0_Msk
  6632. #define DSI_CCR_TOCKDIV1_Pos (9U)
  6633. #define DSI_CCR_TOCKDIV1_Msk (0x1UL << DSI_CCR_TOCKDIV1_Pos) /*!< 0x00000200 */
  6634. #define DSI_CCR_TOCKDIV1 DSI_CCR_TOCKDIV1_Msk
  6635. #define DSI_CCR_TOCKDIV2_Pos (10U)
  6636. #define DSI_CCR_TOCKDIV2_Msk (0x1UL << DSI_CCR_TOCKDIV2_Pos) /*!< 0x00000400 */
  6637. #define DSI_CCR_TOCKDIV2 DSI_CCR_TOCKDIV2_Msk
  6638. #define DSI_CCR_TOCKDIV3_Pos (11U)
  6639. #define DSI_CCR_TOCKDIV3_Msk (0x1UL << DSI_CCR_TOCKDIV3_Pos) /*!< 0x00000800 */
  6640. #define DSI_CCR_TOCKDIV3 DSI_CCR_TOCKDIV3_Msk
  6641. #define DSI_CCR_TOCKDIV4_Pos (12U)
  6642. #define DSI_CCR_TOCKDIV4_Msk (0x1UL << DSI_CCR_TOCKDIV4_Pos) /*!< 0x00001000 */
  6643. #define DSI_CCR_TOCKDIV4 DSI_CCR_TOCKDIV4_Msk
  6644. #define DSI_CCR_TOCKDIV5_Pos (13U)
  6645. #define DSI_CCR_TOCKDIV5_Msk (0x1UL << DSI_CCR_TOCKDIV5_Pos) /*!< 0x00002000 */
  6646. #define DSI_CCR_TOCKDIV5 DSI_CCR_TOCKDIV5_Msk
  6647. #define DSI_CCR_TOCKDIV6_Pos (14U)
  6648. #define DSI_CCR_TOCKDIV6_Msk (0x1UL << DSI_CCR_TOCKDIV6_Pos) /*!< 0x00004000 */
  6649. #define DSI_CCR_TOCKDIV6 DSI_CCR_TOCKDIV6_Msk
  6650. #define DSI_CCR_TOCKDIV7_Pos (15U)
  6651. #define DSI_CCR_TOCKDIV7_Msk (0x1UL << DSI_CCR_TOCKDIV7_Pos) /*!< 0x00008000 */
  6652. #define DSI_CCR_TOCKDIV7 DSI_CCR_TOCKDIV7_Msk
  6653. /******************* Bit definition for DSI_LVCIDR register *************/
  6654. #define DSI_LVCIDR_VCID_Pos (0U)
  6655. #define DSI_LVCIDR_VCID_Msk (0x3UL << DSI_LVCIDR_VCID_Pos) /*!< 0x00000003 */
  6656. #define DSI_LVCIDR_VCID DSI_LVCIDR_VCID_Msk /*!< Virtual Channel ID */
  6657. #define DSI_LVCIDR_VCID0_Pos (0U)
  6658. #define DSI_LVCIDR_VCID0_Msk (0x1UL << DSI_LVCIDR_VCID0_Pos) /*!< 0x00000001 */
  6659. #define DSI_LVCIDR_VCID0 DSI_LVCIDR_VCID0_Msk
  6660. #define DSI_LVCIDR_VCID1_Pos (1U)
  6661. #define DSI_LVCIDR_VCID1_Msk (0x1UL << DSI_LVCIDR_VCID1_Pos) /*!< 0x00000002 */
  6662. #define DSI_LVCIDR_VCID1 DSI_LVCIDR_VCID1_Msk
  6663. /******************* Bit definition for DSI_LCOLCR register *************/
  6664. #define DSI_LCOLCR_COLC_Pos (0U)
  6665. #define DSI_LCOLCR_COLC_Msk (0xFUL << DSI_LCOLCR_COLC_Pos) /*!< 0x0000000F */
  6666. #define DSI_LCOLCR_COLC DSI_LCOLCR_COLC_Msk /*!< Color Coding */
  6667. #define DSI_LCOLCR_COLC0_Pos (0U)
  6668. #define DSI_LCOLCR_COLC0_Msk (0x1UL << DSI_LCOLCR_COLC0_Pos) /*!< 0x00000001 */
  6669. #define DSI_LCOLCR_COLC0 DSI_LCOLCR_COLC0_Msk
  6670. #define DSI_LCOLCR_COLC1_Pos (1U)
  6671. #define DSI_LCOLCR_COLC1_Msk (0x1UL << DSI_LCOLCR_COLC1_Pos) /*!< 0x00000020 */
  6672. #define DSI_LCOLCR_COLC1 DSI_LCOLCR_COLC1_Msk
  6673. #define DSI_LCOLCR_COLC2_Pos (2U)
  6674. #define DSI_LCOLCR_COLC2_Msk (0x1UL << DSI_LCOLCR_COLC2_Pos) /*!< 0x00000040 */
  6675. #define DSI_LCOLCR_COLC2 DSI_LCOLCR_COLC2_Msk
  6676. #define DSI_LCOLCR_COLC3_Pos (3U)
  6677. #define DSI_LCOLCR_COLC3_Msk (0x1UL << DSI_LCOLCR_COLC3_Pos) /*!< 0x00000080 */
  6678. #define DSI_LCOLCR_COLC3 DSI_LCOLCR_COLC3_Msk
  6679. #define DSI_LCOLCR_LPE_Pos (8U)
  6680. #define DSI_LCOLCR_LPE_Msk (0x1UL << DSI_LCOLCR_LPE_Pos) /*!< 0x00000100 */
  6681. #define DSI_LCOLCR_LPE DSI_LCOLCR_LPE_Msk /*!< Loosely Packet Enable */
  6682. /******************* Bit definition for DSI_LPCR register ***************/
  6683. #define DSI_LPCR_DEP_Pos (0U)
  6684. #define DSI_LPCR_DEP_Msk (0x1UL << DSI_LPCR_DEP_Pos) /*!< 0x00000001 */
  6685. #define DSI_LPCR_DEP DSI_LPCR_DEP_Msk /*!< Data Enable Polarity */
  6686. #define DSI_LPCR_VSP_Pos (1U)
  6687. #define DSI_LPCR_VSP_Msk (0x1UL << DSI_LPCR_VSP_Pos) /*!< 0x00000002 */
  6688. #define DSI_LPCR_VSP DSI_LPCR_VSP_Msk /*!< VSYNC Polarity */
  6689. #define DSI_LPCR_HSP_Pos (2U)
  6690. #define DSI_LPCR_HSP_Msk (0x1UL << DSI_LPCR_HSP_Pos) /*!< 0x00000004 */
  6691. #define DSI_LPCR_HSP DSI_LPCR_HSP_Msk /*!< HSYNC Polarity */
  6692. /******************* Bit definition for DSI_LPMCR register **************/
  6693. #define DSI_LPMCR_VLPSIZE_Pos (0U)
  6694. #define DSI_LPMCR_VLPSIZE_Msk (0xFFUL << DSI_LPMCR_VLPSIZE_Pos) /*!< 0x000000FF */
  6695. #define DSI_LPMCR_VLPSIZE DSI_LPMCR_VLPSIZE_Msk /*!< VACT Largest Packet Size */
  6696. #define DSI_LPMCR_VLPSIZE0_Pos (0U)
  6697. #define DSI_LPMCR_VLPSIZE0_Msk (0x1UL << DSI_LPMCR_VLPSIZE0_Pos) /*!< 0x00000001 */
  6698. #define DSI_LPMCR_VLPSIZE0 DSI_LPMCR_VLPSIZE0_Msk
  6699. #define DSI_LPMCR_VLPSIZE1_Pos (1U)
  6700. #define DSI_LPMCR_VLPSIZE1_Msk (0x1UL << DSI_LPMCR_VLPSIZE1_Pos) /*!< 0x00000002 */
  6701. #define DSI_LPMCR_VLPSIZE1 DSI_LPMCR_VLPSIZE1_Msk
  6702. #define DSI_LPMCR_VLPSIZE2_Pos (2U)
  6703. #define DSI_LPMCR_VLPSIZE2_Msk (0x1UL << DSI_LPMCR_VLPSIZE2_Pos) /*!< 0x00000004 */
  6704. #define DSI_LPMCR_VLPSIZE2 DSI_LPMCR_VLPSIZE2_Msk
  6705. #define DSI_LPMCR_VLPSIZE3_Pos (3U)
  6706. #define DSI_LPMCR_VLPSIZE3_Msk (0x1UL << DSI_LPMCR_VLPSIZE3_Pos) /*!< 0x00000008 */
  6707. #define DSI_LPMCR_VLPSIZE3 DSI_LPMCR_VLPSIZE3_Msk
  6708. #define DSI_LPMCR_VLPSIZE4_Pos (4U)
  6709. #define DSI_LPMCR_VLPSIZE4_Msk (0x1UL << DSI_LPMCR_VLPSIZE4_Pos) /*!< 0x00000010 */
  6710. #define DSI_LPMCR_VLPSIZE4 DSI_LPMCR_VLPSIZE4_Msk
  6711. #define DSI_LPMCR_VLPSIZE5_Pos (5U)
  6712. #define DSI_LPMCR_VLPSIZE5_Msk (0x1UL << DSI_LPMCR_VLPSIZE5_Pos) /*!< 0x00000020 */
  6713. #define DSI_LPMCR_VLPSIZE5 DSI_LPMCR_VLPSIZE5_Msk
  6714. #define DSI_LPMCR_VLPSIZE6_Pos (6U)
  6715. #define DSI_LPMCR_VLPSIZE6_Msk (0x1UL << DSI_LPMCR_VLPSIZE6_Pos) /*!< 0x00000040 */
  6716. #define DSI_LPMCR_VLPSIZE6 DSI_LPMCR_VLPSIZE6_Msk
  6717. #define DSI_LPMCR_VLPSIZE7_Pos (7U)
  6718. #define DSI_LPMCR_VLPSIZE7_Msk (0x1UL << DSI_LPMCR_VLPSIZE7_Pos) /*!< 0x00000080 */
  6719. #define DSI_LPMCR_VLPSIZE7 DSI_LPMCR_VLPSIZE7_Msk
  6720. #define DSI_LPMCR_LPSIZE_Pos (16U)
  6721. #define DSI_LPMCR_LPSIZE_Msk (0xFFUL << DSI_LPMCR_LPSIZE_Pos) /*!< 0x00FF0000 */
  6722. #define DSI_LPMCR_LPSIZE DSI_LPMCR_LPSIZE_Msk /*!< Largest Packet Size */
  6723. #define DSI_LPMCR_LPSIZE0_Pos (16U)
  6724. #define DSI_LPMCR_LPSIZE0_Msk (0x1UL << DSI_LPMCR_LPSIZE0_Pos) /*!< 0x00010000 */
  6725. #define DSI_LPMCR_LPSIZE0 DSI_LPMCR_LPSIZE0_Msk
  6726. #define DSI_LPMCR_LPSIZE1_Pos (17U)
  6727. #define DSI_LPMCR_LPSIZE1_Msk (0x1UL << DSI_LPMCR_LPSIZE1_Pos) /*!< 0x00020000 */
  6728. #define DSI_LPMCR_LPSIZE1 DSI_LPMCR_LPSIZE1_Msk
  6729. #define DSI_LPMCR_LPSIZE2_Pos (18U)
  6730. #define DSI_LPMCR_LPSIZE2_Msk (0x1UL << DSI_LPMCR_LPSIZE2_Pos) /*!< 0x00040000 */
  6731. #define DSI_LPMCR_LPSIZE2 DSI_LPMCR_LPSIZE2_Msk
  6732. #define DSI_LPMCR_LPSIZE3_Pos (19U)
  6733. #define DSI_LPMCR_LPSIZE3_Msk (0x1UL << DSI_LPMCR_LPSIZE3_Pos) /*!< 0x00080000 */
  6734. #define DSI_LPMCR_LPSIZE3 DSI_LPMCR_LPSIZE3_Msk
  6735. #define DSI_LPMCR_LPSIZE4_Pos (20U)
  6736. #define DSI_LPMCR_LPSIZE4_Msk (0x1UL << DSI_LPMCR_LPSIZE4_Pos) /*!< 0x00100000 */
  6737. #define DSI_LPMCR_LPSIZE4 DSI_LPMCR_LPSIZE4_Msk
  6738. #define DSI_LPMCR_LPSIZE5_Pos (21U)
  6739. #define DSI_LPMCR_LPSIZE5_Msk (0x1UL << DSI_LPMCR_LPSIZE5_Pos) /*!< 0x00200000 */
  6740. #define DSI_LPMCR_LPSIZE5 DSI_LPMCR_LPSIZE5_Msk
  6741. #define DSI_LPMCR_LPSIZE6_Pos (22U)
  6742. #define DSI_LPMCR_LPSIZE6_Msk (0x1UL << DSI_LPMCR_LPSIZE6_Pos) /*!< 0x00400000 */
  6743. #define DSI_LPMCR_LPSIZE6 DSI_LPMCR_LPSIZE6_Msk
  6744. #define DSI_LPMCR_LPSIZE7_Pos (23U)
  6745. #define DSI_LPMCR_LPSIZE7_Msk (0x1UL << DSI_LPMCR_LPSIZE7_Pos) /*!< 0x00800000 */
  6746. #define DSI_LPMCR_LPSIZE7 DSI_LPMCR_LPSIZE7_Msk
  6747. /******************* Bit definition for DSI_PCR register ****************/
  6748. #define DSI_PCR_ETTXE_Pos (0U)
  6749. #define DSI_PCR_ETTXE_Msk (0x1UL << DSI_PCR_ETTXE_Pos) /*!< 0x00000001 */
  6750. #define DSI_PCR_ETTXE DSI_PCR_ETTXE_Msk /*!< EoTp Transmission Enable */
  6751. #define DSI_PCR_ETRXE_Pos (1U)
  6752. #define DSI_PCR_ETRXE_Msk (0x1UL << DSI_PCR_ETRXE_Pos) /*!< 0x00000002 */
  6753. #define DSI_PCR_ETRXE DSI_PCR_ETRXE_Msk /*!< EoTp Reception Enable */
  6754. #define DSI_PCR_BTAE_Pos (2U)
  6755. #define DSI_PCR_BTAE_Msk (0x1UL << DSI_PCR_BTAE_Pos) /*!< 0x00000004 */
  6756. #define DSI_PCR_BTAE DSI_PCR_BTAE_Msk /*!< Bus Turn Around Enable */
  6757. #define DSI_PCR_ECCRXE_Pos (3U)
  6758. #define DSI_PCR_ECCRXE_Msk (0x1UL << DSI_PCR_ECCRXE_Pos) /*!< 0x00000008 */
  6759. #define DSI_PCR_ECCRXE DSI_PCR_ECCRXE_Msk /*!< ECC Reception Enable */
  6760. #define DSI_PCR_CRCRXE_Pos (4U)
  6761. #define DSI_PCR_CRCRXE_Msk (0x1UL << DSI_PCR_CRCRXE_Pos) /*!< 0x00000010 */
  6762. #define DSI_PCR_CRCRXE DSI_PCR_CRCRXE_Msk /*!< CRC Reception Enable */
  6763. #define DSI_PCR_ETTXLPE_Pos (5U)
  6764. #define DSI_PCR_ETTXLPE_Msk (0x1UL << DSI_PCR_ETTXLPE_Pos) /*!< 0x00000020 */
  6765. #define DSI_PCR_ETTXLPE DSI_PCR_ETTXLPE_Msk /*!< EoTp Transmission in Low-Power Enable */
  6766. /******************* Bit definition for DSI_GVCIDR register *************/
  6767. #define DSI_GVCIDR_VCIDRX_Pos (0U)
  6768. #define DSI_GVCIDR_VCIDRX_Msk (0x3UL << DSI_GVCIDR_VCIDRX_Pos) /*!< 0x00000003 */
  6769. #define DSI_GVCIDR_VCIDRX DSI_GVCIDR_VCIDRX_Msk /*!< Virtual Channel ID for Reception */
  6770. #define DSI_GVCIDR_VCIDRX0_Pos (0U)
  6771. #define DSI_GVCIDR_VCIDRX0_Msk (0x1UL << DSI_GVCIDR_VCIDRX0_Pos) /*!< 0x00000001 */
  6772. #define DSI_GVCIDR_VCIDRX0 DSI_GVCIDR_VCIDRX0_Msk
  6773. #define DSI_GVCIDR_VCIDRX1_Pos (1U)
  6774. #define DSI_GVCIDR_VCIDRX1_Msk (0x1UL << DSI_GVCIDR_VCIDRX1_Pos) /*!< 0x00000002 */
  6775. #define DSI_GVCIDR_VCIDRX1 DSI_GVCIDR_VCIDRX1_Msk
  6776. #define DSI_GVCIDR_VCIDTX_Pos (16U)
  6777. #define DSI_GVCIDR_VCIDTX_Msk (0x3UL << DSI_GVCIDR_VCIDTX_Pos) /*!< 0x00030000 */
  6778. #define DSI_GVCIDR_VCIDTX DSI_GVCIDR_VCIDTX_Msk /*!< Virtual Channel ID for Transmission */
  6779. #define DSI_GVCIDR_VCIDTX0_Pos (16U)
  6780. #define DSI_GVCIDR_VCIDTX0_Msk (0x1UL << DSI_GVCIDR_VCIDTX0_Pos) /*!< 0x00010000 */
  6781. #define DSI_GVCIDR_VCIDTX0 DSI_GVCIDR_VCIDTX0_Msk
  6782. #define DSI_GVCIDR_VCIDTX1_Pos (17U)
  6783. #define DSI_GVCIDR_VCIDTX1_Msk (0x1UL << DSI_GVCIDR_VCIDRT1_Pos) /*!< 0x00020000 */
  6784. #define DSI_GVCIDR_VCIDTX1 DSI_GVCIDR_VCIDRT1_Msk
  6785. /******************* Bit definition for DSI_MCR register ****************/
  6786. #define DSI_MCR_CMDM_Pos (0U)
  6787. #define DSI_MCR_CMDM_Msk (0x1UL << DSI_MCR_CMDM_Pos) /*!< 0x00000001 */
  6788. #define DSI_MCR_CMDM DSI_MCR_CMDM_Msk /*!< Command Mode */
  6789. /******************* Bit definition for DSI_VMCR register ***************/
  6790. #define DSI_VMCR_VMT_Pos (0U)
  6791. #define DSI_VMCR_VMT_Msk (0x3UL << DSI_VMCR_VMT_Pos) /*!< 0x00000003 */
  6792. #define DSI_VMCR_VMT DSI_VMCR_VMT_Msk /*!< Video Mode Type */
  6793. #define DSI_VMCR_VMT0_Pos (0U)
  6794. #define DSI_VMCR_VMT0_Msk (0x1UL << DSI_VMCR_VMT0_Pos) /*!< 0x00000001 */
  6795. #define DSI_VMCR_VMT0 DSI_VMCR_VMT0_Msk
  6796. #define DSI_VMCR_VMT1_Pos (1U)
  6797. #define DSI_VMCR_VMT1_Msk (0x1UL << DSI_VMCR_VMT1_Pos) /*!< 0x00000002 */
  6798. #define DSI_VMCR_VMT1 DSI_VMCR_VMT1_Msk
  6799. #define DSI_VMCR_LPVSAE_Pos (8U)
  6800. #define DSI_VMCR_LPVSAE_Msk (0x1UL << DSI_VMCR_LPVSAE_Pos) /*!< 0x00000100 */
  6801. #define DSI_VMCR_LPVSAE DSI_VMCR_LPVSAE_Msk /*!< Low-Power Vertical Sync Active Enable */
  6802. #define DSI_VMCR_LPVBPE_Pos (9U)
  6803. #define DSI_VMCR_LPVBPE_Msk (0x1UL << DSI_VMCR_LPVBPE_Pos) /*!< 0x00000200 */
  6804. #define DSI_VMCR_LPVBPE DSI_VMCR_LPVBPE_Msk /*!< Low-power Vertical Back-Porch Enable */
  6805. #define DSI_VMCR_LPVFPE_Pos (10U)
  6806. #define DSI_VMCR_LPVFPE_Msk (0x1UL << DSI_VMCR_LPVFPE_Pos) /*!< 0x00000400 */
  6807. #define DSI_VMCR_LPVFPE DSI_VMCR_LPVFPE_Msk /*!< Low-power Vertical Front-porch Enable */
  6808. #define DSI_VMCR_LPVAE_Pos (11U)
  6809. #define DSI_VMCR_LPVAE_Msk (0x1UL << DSI_VMCR_LPVAE_Pos) /*!< 0x00000800 */
  6810. #define DSI_VMCR_LPVAE DSI_VMCR_LPVAE_Msk /*!< Low-Power Vertical Active Enable */
  6811. #define DSI_VMCR_LPHBPE_Pos (12U)
  6812. #define DSI_VMCR_LPHBPE_Msk (0x1UL << DSI_VMCR_LPHBPE_Pos) /*!< 0x00001000 */
  6813. #define DSI_VMCR_LPHBPE DSI_VMCR_LPHBPE_Msk /*!< Low-Power Horizontal Back-Porch Enable */
  6814. #define DSI_VMCR_LPHFPE_Pos (13U)
  6815. #define DSI_VMCR_LPHFPE_Msk (0x1UL << DSI_VMCR_LPHFPE_Pos) /*!< 0x00002000 */
  6816. #define DSI_VMCR_LPHFPE DSI_VMCR_LPHFPE_Msk /*!< Low-Power Horizontal Front-Porch Enable */
  6817. #define DSI_VMCR_FBTAAE_Pos (14U)
  6818. #define DSI_VMCR_FBTAAE_Msk (0x1UL << DSI_VMCR_FBTAAE_Pos) /*!< 0x00004000 */
  6819. #define DSI_VMCR_FBTAAE DSI_VMCR_FBTAAE_Msk /*!< Frame Bus-Turn-Around Acknowledge Enable */
  6820. #define DSI_VMCR_LPCE_Pos (15U)
  6821. #define DSI_VMCR_LPCE_Msk (0x1UL << DSI_VMCR_LPCE_Pos) /*!< 0x00008000 */
  6822. #define DSI_VMCR_LPCE DSI_VMCR_LPCE_Msk /*!< Low-Power Command Enable */
  6823. #define DSI_VMCR_PGE_Pos (16U)
  6824. #define DSI_VMCR_PGE_Msk (0x1UL << DSI_VMCR_PGE_Pos) /*!< 0x00010000 */
  6825. #define DSI_VMCR_PGE DSI_VMCR_PGE_Msk /*!< Pattern Generator Enable */
  6826. #define DSI_VMCR_PGM_Pos (20U)
  6827. #define DSI_VMCR_PGM_Msk (0x1UL << DSI_VMCR_PGM_Pos) /*!< 0x00100000 */
  6828. #define DSI_VMCR_PGM DSI_VMCR_PGM_Msk /*!< Pattern Generator Mode */
  6829. #define DSI_VMCR_PGO_Pos (24U)
  6830. #define DSI_VMCR_PGO_Msk (0x1UL << DSI_VMCR_PGO_Pos) /*!< 0x01000000 */
  6831. #define DSI_VMCR_PGO DSI_VMCR_PGO_Msk /*!< Pattern Generator Orientation */
  6832. /******************* Bit definition for DSI_VPCR register ***************/
  6833. #define DSI_VPCR_VPSIZE_Pos (0U)
  6834. #define DSI_VPCR_VPSIZE_Msk (0x3FFFUL << DSI_VPCR_VPSIZE_Pos) /*!< 0x00003FFF */
  6835. #define DSI_VPCR_VPSIZE DSI_VPCR_VPSIZE_Msk /*!< Video Packet Size */
  6836. #define DSI_VPCR_VPSIZE0_Pos (0U)
  6837. #define DSI_VPCR_VPSIZE0_Msk (0x1UL << DSI_VPCR_VPSIZE0_Pos) /*!< 0x00000001 */
  6838. #define DSI_VPCR_VPSIZE0 DSI_VPCR_VPSIZE0_Msk
  6839. #define DSI_VPCR_VPSIZE1_Pos (1U)
  6840. #define DSI_VPCR_VPSIZE1_Msk (0x1UL << DSI_VPCR_VPSIZE1_Pos) /*!< 0x00000002 */
  6841. #define DSI_VPCR_VPSIZE1 DSI_VPCR_VPSIZE1_Msk
  6842. #define DSI_VPCR_VPSIZE2_Pos (2U)
  6843. #define DSI_VPCR_VPSIZE2_Msk (0x1UL << DSI_VPCR_VPSIZE2_Pos) /*!< 0x00000004 */
  6844. #define DSI_VPCR_VPSIZE2 DSI_VPCR_VPSIZE2_Msk
  6845. #define DSI_VPCR_VPSIZE3_Pos (3U)
  6846. #define DSI_VPCR_VPSIZE3_Msk (0x1UL << DSI_VPCR_VPSIZE3_Pos) /*!< 0x00000008 */
  6847. #define DSI_VPCR_VPSIZE3 DSI_VPCR_VPSIZE3_Msk
  6848. #define DSI_VPCR_VPSIZE4_Pos (4U)
  6849. #define DSI_VPCR_VPSIZE4_Msk (0x1UL << DSI_VPCR_VPSIZE4_Pos) /*!< 0x00000010 */
  6850. #define DSI_VPCR_VPSIZE4 DSI_VPCR_VPSIZE4_Msk
  6851. #define DSI_VPCR_VPSIZE5_Pos (5U)
  6852. #define DSI_VPCR_VPSIZE5_Msk (0x1UL << DSI_VPCR_VPSIZE5_Pos) /*!< 0x00000020 */
  6853. #define DSI_VPCR_VPSIZE5 DSI_VPCR_VPSIZE5_Msk
  6854. #define DSI_VPCR_VPSIZE6_Pos (6U)
  6855. #define DSI_VPCR_VPSIZE6_Msk (0x1UL << DSI_VPCR_VPSIZE6_Pos) /*!< 0x00000040 */
  6856. #define DSI_VPCR_VPSIZE6 DSI_VPCR_VPSIZE6_Msk
  6857. #define DSI_VPCR_VPSIZE7_Pos (7U)
  6858. #define DSI_VPCR_VPSIZE7_Msk (0x1UL << DSI_VPCR_VPSIZE7_Pos) /*!< 0x00000080 */
  6859. #define DSI_VPCR_VPSIZE7 DSI_VPCR_VPSIZE7_Msk
  6860. #define DSI_VPCR_VPSIZE8_Pos (8U)
  6861. #define DSI_VPCR_VPSIZE8_Msk (0x1UL << DSI_VPCR_VPSIZE8_Pos) /*!< 0x00000100 */
  6862. #define DSI_VPCR_VPSIZE8 DSI_VPCR_VPSIZE8_Msk
  6863. #define DSI_VPCR_VPSIZE9_Pos (9U)
  6864. #define DSI_VPCR_VPSIZE9_Msk (0x1UL << DSI_VPCR_VPSIZE9_Pos) /*!< 0x00000200 */
  6865. #define DSI_VPCR_VPSIZE9 DSI_VPCR_VPSIZE9_Msk
  6866. #define DSI_VPCR_VPSIZE10_Pos (10U)
  6867. #define DSI_VPCR_VPSIZE10_Msk (0x1UL << DSI_VPCR_VPSIZE10_Pos) /*!< 0x00000400 */
  6868. #define DSI_VPCR_VPSIZE10 DSI_VPCR_VPSIZE10_Msk
  6869. #define DSI_VPCR_VPSIZE11_Pos (11U)
  6870. #define DSI_VPCR_VPSIZE11_Msk (0x1UL << DSI_VPCR_VPSIZE11_Pos) /*!< 0x00000800 */
  6871. #define DSI_VPCR_VPSIZE11 DSI_VPCR_VPSIZE11_Msk
  6872. #define DSI_VPCR_VPSIZE12_Pos (12U)
  6873. #define DSI_VPCR_VPSIZE12_Msk (0x1UL << DSI_VPCR_VPSIZE12_Pos) /*!< 0x00001000 */
  6874. #define DSI_VPCR_VPSIZE12 DSI_VPCR_VPSIZE12_Msk
  6875. #define DSI_VPCR_VPSIZE13_Pos (13U)
  6876. #define DSI_VPCR_VPSIZE13_Msk (0x1UL << DSI_VPCR_VPSIZE13_Pos) /*!< 0x00002000 */
  6877. #define DSI_VPCR_VPSIZE13 DSI_VPCR_VPSIZE13_Msk
  6878. /******************* Bit definition for DSI_VCCR register ***************/
  6879. #define DSI_VCCR_NUMC_Pos (0U)
  6880. #define DSI_VCCR_NUMC_Msk (0x1FFFUL << DSI_VCCR_NUMC_Pos) /*!< 0x00001FFF */
  6881. #define DSI_VCCR_NUMC DSI_VCCR_NUMC_Msk /*!< Number of Chunks */
  6882. #define DSI_VCCR_NUMC0_Pos (0U)
  6883. #define DSI_VCCR_NUMC0_Msk (0x1UL << DSI_VCCR_NUMC0_Pos) /*!< 0x00000001 */
  6884. #define DSI_VCCR_NUMC0 DSI_VCCR_NUMC0_Msk
  6885. #define DSI_VCCR_NUMC1_Pos (1U)
  6886. #define DSI_VCCR_NUMC1_Msk (0x1UL << DSI_VCCR_NUMC1_Pos) /*!< 0x00000002 */
  6887. #define DSI_VCCR_NUMC1 DSI_VCCR_NUMC1_Msk
  6888. #define DSI_VCCR_NUMC2_Pos (2U)
  6889. #define DSI_VCCR_NUMC2_Msk (0x1UL << DSI_VCCR_NUMC2_Pos) /*!< 0x00000004 */
  6890. #define DSI_VCCR_NUMC2 DSI_VCCR_NUMC2_Msk
  6891. #define DSI_VCCR_NUMC3_Pos (3U)
  6892. #define DSI_VCCR_NUMC3_Msk (0x1UL << DSI_VCCR_NUMC3_Pos) /*!< 0x00000008 */
  6893. #define DSI_VCCR_NUMC3 DSI_VCCR_NUMC3_Msk
  6894. #define DSI_VCCR_NUMC4_Pos (4U)
  6895. #define DSI_VCCR_NUMC4_Msk (0x1UL << DSI_VCCR_NUMC4_Pos) /*!< 0x00000010 */
  6896. #define DSI_VCCR_NUMC4 DSI_VCCR_NUMC4_Msk
  6897. #define DSI_VCCR_NUMC5_Pos (5U)
  6898. #define DSI_VCCR_NUMC5_Msk (0x1UL << DSI_VCCR_NUMC5_Pos) /*!< 0x00000020 */
  6899. #define DSI_VCCR_NUMC5 DSI_VCCR_NUMC5_Msk
  6900. #define DSI_VCCR_NUMC6_Pos (6U)
  6901. #define DSI_VCCR_NUMC6_Msk (0x1UL << DSI_VCCR_NUMC6_Pos) /*!< 0x00000040 */
  6902. #define DSI_VCCR_NUMC6 DSI_VCCR_NUMC6_Msk
  6903. #define DSI_VCCR_NUMC7_Pos (7U)
  6904. #define DSI_VCCR_NUMC7_Msk (0x1UL << DSI_VCCR_NUMC7_Pos) /*!< 0x00000080 */
  6905. #define DSI_VCCR_NUMC7 DSI_VCCR_NUMC7_Msk
  6906. #define DSI_VCCR_NUMC8_Pos (8U)
  6907. #define DSI_VCCR_NUMC8_Msk (0x1UL << DSI_VCCR_NUMC8_Pos) /*!< 0x00000100 */
  6908. #define DSI_VCCR_NUMC8 DSI_VCCR_NUMC8_Msk
  6909. #define DSI_VCCR_NUMC9_Pos (9U)
  6910. #define DSI_VCCR_NUMC9_Msk (0x1UL << DSI_VCCR_NUMC9_Pos) /*!< 0x00000200 */
  6911. #define DSI_VCCR_NUMC9 DSI_VCCR_NUMC9_Msk
  6912. #define DSI_VCCR_NUMC10_Pos (10U)
  6913. #define DSI_VCCR_NUMC10_Msk (0x1UL << DSI_VCCR_NUMC10_Pos) /*!< 0x00000400 */
  6914. #define DSI_VCCR_NUMC10 DSI_VCCR_NUMC10_Msk
  6915. #define DSI_VCCR_NUMC11_Pos (11U)
  6916. #define DSI_VCCR_NUMC11_Msk (0x1UL << DSI_VCCR_NUMC11_Pos) /*!< 0x00000800 */
  6917. #define DSI_VCCR_NUMC11 DSI_VCCR_NUMC11_Msk
  6918. #define DSI_VCCR_NUMC12_Pos (12U)
  6919. #define DSI_VCCR_NUMC12_Msk (0x1UL << DSI_VCCR_NUMC12_Pos) /*!< 0x00001000 */
  6920. #define DSI_VCCR_NUMC12 DSI_VCCR_NUMC12_Msk
  6921. /******************* Bit definition for DSI_VNPCR register **************/
  6922. #define DSI_VNPCR_NPSIZE_Pos (0U)
  6923. #define DSI_VNPCR_NPSIZE_Msk (0x1FFFUL << DSI_VNPCR_NPSIZE_Pos) /*!< 0x00001FFF */
  6924. #define DSI_VNPCR_NPSIZE DSI_VNPCR_NPSIZE_Msk /*!< Null Packet Size */
  6925. #define DSI_VNPCR_NPSIZE0_Pos (0U)
  6926. #define DSI_VNPCR_NPSIZE0_Msk (0x1UL << DSI_VNPCR_NPSIZE0_Pos) /*!< 0x00000001 */
  6927. #define DSI_VNPCR_NPSIZE0 DSI_VNPCR_NPSIZE0_Msk
  6928. #define DSI_VNPCR_NPSIZE1_Pos (1U)
  6929. #define DSI_VNPCR_NPSIZE1_Msk (0x1UL << DSI_VNPCR_NPSIZE1_Pos) /*!< 0x00000002 */
  6930. #define DSI_VNPCR_NPSIZE1 DSI_VNPCR_NPSIZE1_Msk
  6931. #define DSI_VNPCR_NPSIZE2_Pos (2U)
  6932. #define DSI_VNPCR_NPSIZE2_Msk (0x1UL << DSI_VNPCR_NPSIZE2_Pos) /*!< 0x00000004 */
  6933. #define DSI_VNPCR_NPSIZE2 DSI_VNPCR_NPSIZE2_Msk
  6934. #define DSI_VNPCR_NPSIZE3_Pos (3U)
  6935. #define DSI_VNPCR_NPSIZE3_Msk (0x1UL << DSI_VNPCR_NPSIZE3_Pos) /*!< 0x00000008 */
  6936. #define DSI_VNPCR_NPSIZE3 DSI_VNPCR_NPSIZE3_Msk
  6937. #define DSI_VNPCR_NPSIZE4_Pos (4U)
  6938. #define DSI_VNPCR_NPSIZE4_Msk (0x1UL << DSI_VNPCR_NPSIZE4_Pos) /*!< 0x00000010 */
  6939. #define DSI_VNPCR_NPSIZE4 DSI_VNPCR_NPSIZE4_Msk
  6940. #define DSI_VNPCR_NPSIZE5_Pos (5U)
  6941. #define DSI_VNPCR_NPSIZE5_Msk (0x1UL << DSI_VNPCR_NPSIZE5_Pos) /*!< 0x00000020 */
  6942. #define DSI_VNPCR_NPSIZE5 DSI_VNPCR_NPSIZE5_Msk
  6943. #define DSI_VNPCR_NPSIZE6_Pos (6U)
  6944. #define DSI_VNPCR_NPSIZE6_Msk (0x1UL << DSI_VNPCR_NPSIZE6_Pos) /*!< 0x00000040 */
  6945. #define DSI_VNPCR_NPSIZE6 DSI_VNPCR_NPSIZE6_Msk
  6946. #define DSI_VNPCR_NPSIZE7_Pos (7U)
  6947. #define DSI_VNPCR_NPSIZE7_Msk (0x1UL << DSI_VNPCR_NPSIZE7_Pos) /*!< 0x00000080 */
  6948. #define DSI_VNPCR_NPSIZE7 DSI_VNPCR_NPSIZE7_Msk
  6949. #define DSI_VNPCR_NPSIZE8_Pos (8U)
  6950. #define DSI_VNPCR_NPSIZE8_Msk (0x1UL << DSI_VNPCR_NPSIZE8_Pos) /*!< 0x00000100 */
  6951. #define DSI_VNPCR_NPSIZE8 DSI_VNPCR_NPSIZE8_Msk
  6952. #define DSI_VNPCR_NPSIZE9_Pos (9U)
  6953. #define DSI_VNPCR_NPSIZE9_Msk (0x1UL << DSI_VNPCR_NPSIZE9_Pos) /*!< 0x00000200 */
  6954. #define DSI_VNPCR_NPSIZE9 DSI_VNPCR_NPSIZE9_Msk
  6955. #define DSI_VNPCR_NPSIZE10_Pos (10U)
  6956. #define DSI_VNPCR_NPSIZE10_Msk (0x1UL << DSI_VNPCR_NPSIZE10_Pos) /*!< 0x00000400 */
  6957. #define DSI_VNPCR_NPSIZE10 DSI_VNPCR_NPSIZE10_Msk
  6958. #define DSI_VNPCR_NPSIZE11_Pos (11U)
  6959. #define DSI_VNPCR_NPSIZE11_Msk (0x1UL << DSI_VNPCR_NPSIZE11_Pos) /*!< 0x00000800 */
  6960. #define DSI_VNPCR_NPSIZE11 DSI_VNPCR_NPSIZE11_Msk
  6961. #define DSI_VNPCR_NPSIZE12_Pos (12U)
  6962. #define DSI_VNPCR_NPSIZE12_Msk (0x1UL << DSI_VNPCR_NPSIZE12_Pos) /*!< 0x00001000 */
  6963. #define DSI_VNPCR_NPSIZE12 DSI_VNPCR_NPSIZE12_Msk
  6964. /******************* Bit definition for DSI_VHSACR register *************/
  6965. #define DSI_VHSACR_HSA_Pos (0U)
  6966. #define DSI_VHSACR_HSA_Msk (0xFFFUL << DSI_VHSACR_HSA_Pos) /*!< 0x00000FFF */
  6967. #define DSI_VHSACR_HSA DSI_VHSACR_HSA_Msk /*!< Horizontal Synchronism Active duration */
  6968. #define DSI_VHSACR_HSA0_Pos (0U)
  6969. #define DSI_VHSACR_HSA0_Msk (0x1UL << DSI_VHSACR_HSA0_Pos) /*!< 0x00000001 */
  6970. #define DSI_VHSACR_HSA0 DSI_VHSACR_HSA0_Msk
  6971. #define DSI_VHSACR_HSA1_Pos (1U)
  6972. #define DSI_VHSACR_HSA1_Msk (0x1UL << DSI_VHSACR_HSA1_Pos) /*!< 0x00000002 */
  6973. #define DSI_VHSACR_HSA1 DSI_VHSACR_HSA1_Msk
  6974. #define DSI_VHSACR_HSA2_Pos (2U)
  6975. #define DSI_VHSACR_HSA2_Msk (0x1UL << DSI_VHSACR_HSA2_Pos) /*!< 0x00000004 */
  6976. #define DSI_VHSACR_HSA2 DSI_VHSACR_HSA2_Msk
  6977. #define DSI_VHSACR_HSA3_Pos (3U)
  6978. #define DSI_VHSACR_HSA3_Msk (0x1UL << DSI_VHSACR_HSA3_Pos) /*!< 0x00000008 */
  6979. #define DSI_VHSACR_HSA3 DSI_VHSACR_HSA3_Msk
  6980. #define DSI_VHSACR_HSA4_Pos (4U)
  6981. #define DSI_VHSACR_HSA4_Msk (0x1UL << DSI_VHSACR_HSA4_Pos) /*!< 0x00000010 */
  6982. #define DSI_VHSACR_HSA4 DSI_VHSACR_HSA4_Msk
  6983. #define DSI_VHSACR_HSA5_Pos (5U)
  6984. #define DSI_VHSACR_HSA5_Msk (0x1UL << DSI_VHSACR_HSA5_Pos) /*!< 0x00000020 */
  6985. #define DSI_VHSACR_HSA5 DSI_VHSACR_HSA5_Msk
  6986. #define DSI_VHSACR_HSA6_Pos (6U)
  6987. #define DSI_VHSACR_HSA6_Msk (0x1UL << DSI_VHSACR_HSA6_Pos) /*!< 0x00000040 */
  6988. #define DSI_VHSACR_HSA6 DSI_VHSACR_HSA6_Msk
  6989. #define DSI_VHSACR_HSA7_Pos (7U)
  6990. #define DSI_VHSACR_HSA7_Msk (0x1UL << DSI_VHSACR_HSA7_Pos) /*!< 0x00000080 */
  6991. #define DSI_VHSACR_HSA7 DSI_VHSACR_HSA7_Msk
  6992. #define DSI_VHSACR_HSA8_Pos (8U)
  6993. #define DSI_VHSACR_HSA8_Msk (0x1UL << DSI_VHSACR_HSA8_Pos) /*!< 0x00000100 */
  6994. #define DSI_VHSACR_HSA8 DSI_VHSACR_HSA8_Msk
  6995. #define DSI_VHSACR_HSA9_Pos (9U)
  6996. #define DSI_VHSACR_HSA9_Msk (0x1UL << DSI_VHSACR_HSA9_Pos) /*!< 0x00000200 */
  6997. #define DSI_VHSACR_HSA9 DSI_VHSACR_HSA9_Msk
  6998. #define DSI_VHSACR_HSA10_Pos (10U)
  6999. #define DSI_VHSACR_HSA10_Msk (0x1UL << DSI_VHSACR_HSA10_Pos) /*!< 0x00000400 */
  7000. #define DSI_VHSACR_HSA10 DSI_VHSACR_HSA10_Msk
  7001. #define DSI_VHSACR_HSA11_Pos (11U)
  7002. #define DSI_VHSACR_HSA11_Msk (0x1UL << DSI_VHSACR_HSA11_Pos) /*!< 0x00000800 */
  7003. #define DSI_VHSACR_HSA11 DSI_VHSACR_HSA11_Msk
  7004. /******************* Bit definition for DSI_VHBPCR register *************/
  7005. #define DSI_VHBPCR_HBP_Pos (0U)
  7006. #define DSI_VHBPCR_HBP_Msk (0xFFFUL << DSI_VHBPCR_HBP_Pos) /*!< 0x00000FFF */
  7007. #define DSI_VHBPCR_HBP DSI_VHBPCR_HBP_Msk /*!< Horizontal Back-Porch duration */
  7008. #define DSI_VHBPCR_HBP0_Pos (0U)
  7009. #define DSI_VHBPCR_HBP0_Msk (0x1UL << DSI_VHBPCR_HBP0_Pos) /*!< 0x00000001 */
  7010. #define DSI_VHBPCR_HBP0 DSI_VHBPCR_HBP0_Msk
  7011. #define DSI_VHBPCR_HBP1_Pos (1U)
  7012. #define DSI_VHBPCR_HBP1_Msk (0x1UL << DSI_VHBPCR_HBP1_Pos) /*!< 0x00000002 */
  7013. #define DSI_VHBPCR_HBP1 DSI_VHBPCR_HBP1_Msk
  7014. #define DSI_VHBPCR_HBP2_Pos (2U)
  7015. #define DSI_VHBPCR_HBP2_Msk (0x1UL << DSI_VHBPCR_HBP2_Pos) /*!< 0x00000004 */
  7016. #define DSI_VHBPCR_HBP2 DSI_VHBPCR_HBP2_Msk
  7017. #define DSI_VHBPCR_HBP3_Pos (3U)
  7018. #define DSI_VHBPCR_HBP3_Msk (0x1UL << DSI_VHBPCR_HBP3_Pos) /*!< 0x00000008 */
  7019. #define DSI_VHBPCR_HBP3 DSI_VHBPCR_HBP3_Msk
  7020. #define DSI_VHBPCR_HBP4_Pos (4U)
  7021. #define DSI_VHBPCR_HBP4_Msk (0x1UL << DSI_VHBPCR_HBP4_Pos) /*!< 0x00000010 */
  7022. #define DSI_VHBPCR_HBP4 DSI_VHBPCR_HBP4_Msk
  7023. #define DSI_VHBPCR_HBP5_Pos (5U)
  7024. #define DSI_VHBPCR_HBP5_Msk (0x1UL << DSI_VHBPCR_HBP5_Pos) /*!< 0x00000020 */
  7025. #define DSI_VHBPCR_HBP5 DSI_VHBPCR_HBP5_Msk
  7026. #define DSI_VHBPCR_HBP6_Pos (6U)
  7027. #define DSI_VHBPCR_HBP6_Msk (0x1UL << DSI_VHBPCR_HBP6_Pos) /*!< 0x00000040 */
  7028. #define DSI_VHBPCR_HBP6 DSI_VHBPCR_HBP6_Msk
  7029. #define DSI_VHBPCR_HBP7_Pos (7U)
  7030. #define DSI_VHBPCR_HBP7_Msk (0x1UL << DSI_VHBPCR_HBP7_Pos) /*!< 0x00000080 */
  7031. #define DSI_VHBPCR_HBP7 DSI_VHBPCR_HBP7_Msk
  7032. #define DSI_VHBPCR_HBP8_Pos (8U)
  7033. #define DSI_VHBPCR_HBP8_Msk (0x1UL << DSI_VHBPCR_HBP8_Pos) /*!< 0x00000100 */
  7034. #define DSI_VHBPCR_HBP8 DSI_VHBPCR_HBP8_Msk
  7035. #define DSI_VHBPCR_HBP9_Pos (9U)
  7036. #define DSI_VHBPCR_HBP9_Msk (0x1UL << DSI_VHBPCR_HBP9_Pos) /*!< 0x00000200 */
  7037. #define DSI_VHBPCR_HBP9 DSI_VHBPCR_HBP9_Msk
  7038. #define DSI_VHBPCR_HBP10_Pos (10U)
  7039. #define DSI_VHBPCR_HBP10_Msk (0x1UL << DSI_VHBPCR_HBP10_Pos) /*!< 0x00000400 */
  7040. #define DSI_VHBPCR_HBP10 DSI_VHBPCR_HBP10_Msk
  7041. #define DSI_VHBPCR_HBP11_Pos (11U)
  7042. #define DSI_VHBPCR_HBP11_Msk (0x1UL << DSI_VHBPCR_HBP11_Pos) /*!< 0x00000800 */
  7043. #define DSI_VHBPCR_HBP11 DSI_VHBPCR_HBP11_Msk
  7044. /******************* Bit definition for DSI_VLCR register ***************/
  7045. #define DSI_VLCR_HLINE_Pos (0U)
  7046. #define DSI_VLCR_HLINE_Msk (0x7FFFUL << DSI_VLCR_HLINE_Pos) /*!< 0x00007FFF */
  7047. #define DSI_VLCR_HLINE DSI_VLCR_HLINE_Msk /*!< Horizontal Line duration */
  7048. #define DSI_VLCR_HLINE0_Pos (0U)
  7049. #define DSI_VLCR_HLINE0_Msk (0x1UL << DSI_VLCR_HLINE0_Pos) /*!< 0x00000001 */
  7050. #define DSI_VLCR_HLINE0 DSI_VLCR_HLINE0_Msk
  7051. #define DSI_VLCR_HLINE1_Pos (1U)
  7052. #define DSI_VLCR_HLINE1_Msk (0x1UL << DSI_VLCR_HLINE1_Pos) /*!< 0x00000002 */
  7053. #define DSI_VLCR_HLINE1 DSI_VLCR_HLINE1_Msk
  7054. #define DSI_VLCR_HLINE2_Pos (2U)
  7055. #define DSI_VLCR_HLINE2_Msk (0x1UL << DSI_VLCR_HLINE2_Pos) /*!< 0x00000004 */
  7056. #define DSI_VLCR_HLINE2 DSI_VLCR_HLINE2_Msk
  7057. #define DSI_VLCR_HLINE3_Pos (3U)
  7058. #define DSI_VLCR_HLINE3_Msk (0x1UL << DSI_VLCR_HLINE3_Pos) /*!< 0x00000008 */
  7059. #define DSI_VLCR_HLINE3 DSI_VLCR_HLINE3_Msk
  7060. #define DSI_VLCR_HLINE4_Pos (4U)
  7061. #define DSI_VLCR_HLINE4_Msk (0x1UL << DSI_VLCR_HLINE4_Pos) /*!< 0x00000010 */
  7062. #define DSI_VLCR_HLINE4 DSI_VLCR_HLINE4_Msk
  7063. #define DSI_VLCR_HLINE5_Pos (5U)
  7064. #define DSI_VLCR_HLINE5_Msk (0x1UL << DSI_VLCR_HLINE5_Pos) /*!< 0x00000020 */
  7065. #define DSI_VLCR_HLINE5 DSI_VLCR_HLINE5_Msk
  7066. #define DSI_VLCR_HLINE6_Pos (6U)
  7067. #define DSI_VLCR_HLINE6_Msk (0x1UL << DSI_VLCR_HLINE6_Pos) /*!< 0x00000040 */
  7068. #define DSI_VLCR_HLINE6 DSI_VLCR_HLINE6_Msk
  7069. #define DSI_VLCR_HLINE7_Pos (7U)
  7070. #define DSI_VLCR_HLINE7_Msk (0x1UL << DSI_VLCR_HLINE7_Pos) /*!< 0x00000080 */
  7071. #define DSI_VLCR_HLINE7 DSI_VLCR_HLINE7_Msk
  7072. #define DSI_VLCR_HLINE8_Pos (8U)
  7073. #define DSI_VLCR_HLINE8_Msk (0x1UL << DSI_VLCR_HLINE8_Pos) /*!< 0x00000100 */
  7074. #define DSI_VLCR_HLINE8 DSI_VLCR_HLINE8_Msk
  7075. #define DSI_VLCR_HLINE9_Pos (9U)
  7076. #define DSI_VLCR_HLINE9_Msk (0x1UL << DSI_VLCR_HLINE9_Pos) /*!< 0x00000200 */
  7077. #define DSI_VLCR_HLINE9 DSI_VLCR_HLINE9_Msk
  7078. #define DSI_VLCR_HLINE10_Pos (10U)
  7079. #define DSI_VLCR_HLINE10_Msk (0x1UL << DSI_VLCR_HLINE10_Pos) /*!< 0x00000400 */
  7080. #define DSI_VLCR_HLINE10 DSI_VLCR_HLINE10_Msk
  7081. #define DSI_VLCR_HLINE11_Pos (11U)
  7082. #define DSI_VLCR_HLINE11_Msk (0x1UL << DSI_VLCR_HLINE11_Pos) /*!< 0x00000800 */
  7083. #define DSI_VLCR_HLINE11 DSI_VLCR_HLINE11_Msk
  7084. #define DSI_VLCR_HLINE12_Pos (12U)
  7085. #define DSI_VLCR_HLINE12_Msk (0x1UL << DSI_VLCR_HLINE12_Pos) /*!< 0x00001000 */
  7086. #define DSI_VLCR_HLINE12 DSI_VLCR_HLINE12_Msk
  7087. #define DSI_VLCR_HLINE13_Pos (13U)
  7088. #define DSI_VLCR_HLINE13_Msk (0x1UL << DSI_VLCR_HLINE13_Pos) /*!< 0x00002000 */
  7089. #define DSI_VLCR_HLINE13 DSI_VLCR_HLINE13_Msk
  7090. #define DSI_VLCR_HLINE14_Pos (14U)
  7091. #define DSI_VLCR_HLINE14_Msk (0x1UL << DSI_VLCR_HLINE14_Pos) /*!< 0x00004000 */
  7092. #define DSI_VLCR_HLINE14 DSI_VLCR_HLINE14_Msk
  7093. /******************* Bit definition for DSI_VVSACR register *************/
  7094. #define DSI_VVSACR_VSA_Pos (0U)
  7095. #define DSI_VVSACR_VSA_Msk (0x3FFUL << DSI_VVSACR_VSA_Pos) /*!< 0x000003FF */
  7096. #define DSI_VVSACR_VSA DSI_VVSACR_VSA_Msk /*!< Vertical Synchronism Active duration */
  7097. #define DSI_VVSACR_VSA0_Pos (0U)
  7098. #define DSI_VVSACR_VSA0_Msk (0x1UL << DSI_VVSACR_VSA0_Pos) /*!< 0x00000001 */
  7099. #define DSI_VVSACR_VSA0 DSI_VVSACR_VSA0_Msk
  7100. #define DSI_VVSACR_VSA1_Pos (1U)
  7101. #define DSI_VVSACR_VSA1_Msk (0x1UL << DSI_VVSACR_VSA1_Pos) /*!< 0x00000002 */
  7102. #define DSI_VVSACR_VSA1 DSI_VVSACR_VSA1_Msk
  7103. #define DSI_VVSACR_VSA2_Pos (2U)
  7104. #define DSI_VVSACR_VSA2_Msk (0x1UL << DSI_VVSACR_VSA2_Pos) /*!< 0x00000004 */
  7105. #define DSI_VVSACR_VSA2 DSI_VVSACR_VSA2_Msk
  7106. #define DSI_VVSACR_VSA3_Pos (3U)
  7107. #define DSI_VVSACR_VSA3_Msk (0x1UL << DSI_VVSACR_VSA3_Pos) /*!< 0x00000008 */
  7108. #define DSI_VVSACR_VSA3 DSI_VVSACR_VSA3_Msk
  7109. #define DSI_VVSACR_VSA4_Pos (4U)
  7110. #define DSI_VVSACR_VSA4_Msk (0x1UL << DSI_VVSACR_VSA4_Pos) /*!< 0x00000010 */
  7111. #define DSI_VVSACR_VSA4 DSI_VVSACR_VSA4_Msk
  7112. #define DSI_VVSACR_VSA5_Pos (5U)
  7113. #define DSI_VVSACR_VSA5_Msk (0x1UL << DSI_VVSACR_VSA5_Pos) /*!< 0x00000020 */
  7114. #define DSI_VVSACR_VSA5 DSI_VVSACR_VSA5_Msk
  7115. #define DSI_VVSACR_VSA6_Pos (6U)
  7116. #define DSI_VVSACR_VSA6_Msk (0x1UL << DSI_VVSACR_VSA6_Pos) /*!< 0x00000040 */
  7117. #define DSI_VVSACR_VSA6 DSI_VVSACR_VSA6_Msk
  7118. #define DSI_VVSACR_VSA7_Pos (7U)
  7119. #define DSI_VVSACR_VSA7_Msk (0x1UL << DSI_VVSACR_VSA7_Pos) /*!< 0x00000080 */
  7120. #define DSI_VVSACR_VSA7 DSI_VVSACR_VSA7_Msk
  7121. #define DSI_VVSACR_VSA8_Pos (8U)
  7122. #define DSI_VVSACR_VSA8_Msk (0x1UL << DSI_VVSACR_VSA8_Pos) /*!< 0x00000100 */
  7123. #define DSI_VVSACR_VSA8 DSI_VVSACR_VSA8_Msk
  7124. #define DSI_VVSACR_VSA9_Pos (9U)
  7125. #define DSI_VVSACR_VSA9_Msk (0x1UL << DSI_VVSACR_VSA9_Pos) /*!< 0x00000200 */
  7126. #define DSI_VVSACR_VSA9 DSI_VVSACR_VSA9_Msk
  7127. /******************* Bit definition for DSI_VVBPCR register *************/
  7128. #define DSI_VVBPCR_VBP_Pos (0U)
  7129. #define DSI_VVBPCR_VBP_Msk (0x3FFUL << DSI_VVBPCR_VBP_Pos) /*!< 0x000003FF */
  7130. #define DSI_VVBPCR_VBP DSI_VVBPCR_VBP_Msk /*!< Vertical Back-Porch duration */
  7131. #define DSI_VVBPCR_VBP0_Pos (0U)
  7132. #define DSI_VVBPCR_VBP0_Msk (0x1UL << DSI_VVBPCR_VBP0_Pos) /*!< 0x00000001 */
  7133. #define DSI_VVBPCR_VBP0 DSI_VVBPCR_VBP0_Msk
  7134. #define DSI_VVBPCR_VBP1_Pos (1U)
  7135. #define DSI_VVBPCR_VBP1_Msk (0x1UL << DSI_VVBPCR_VBP1_Pos) /*!< 0x00000002 */
  7136. #define DSI_VVBPCR_VBP1 DSI_VVBPCR_VBP1_Msk
  7137. #define DSI_VVBPCR_VBP2_Pos (2U)
  7138. #define DSI_VVBPCR_VBP2_Msk (0x1UL << DSI_VVBPCR_VBP2_Pos) /*!< 0x00000004 */
  7139. #define DSI_VVBPCR_VBP2 DSI_VVBPCR_VBP2_Msk
  7140. #define DSI_VVBPCR_VBP3_Pos (3U)
  7141. #define DSI_VVBPCR_VBP3_Msk (0x1UL << DSI_VVBPCR_VBP3_Pos) /*!< 0x00000008 */
  7142. #define DSI_VVBPCR_VBP3 DSI_VVBPCR_VBP3_Msk
  7143. #define DSI_VVBPCR_VBP4_Pos (4U)
  7144. #define DSI_VVBPCR_VBP4_Msk (0x1UL << DSI_VVBPCR_VBP4_Pos) /*!< 0x00000010 */
  7145. #define DSI_VVBPCR_VBP4 DSI_VVBPCR_VBP4_Msk
  7146. #define DSI_VVBPCR_VBP5_Pos (5U)
  7147. #define DSI_VVBPCR_VBP5_Msk (0x1UL << DSI_VVBPCR_VBP5_Pos) /*!< 0x00000020 */
  7148. #define DSI_VVBPCR_VBP5 DSI_VVBPCR_VBP5_Msk
  7149. #define DSI_VVBPCR_VBP6_Pos (6U)
  7150. #define DSI_VVBPCR_VBP6_Msk (0x1UL << DSI_VVBPCR_VBP6_Pos) /*!< 0x00000040 */
  7151. #define DSI_VVBPCR_VBP6 DSI_VVBPCR_VBP6_Msk
  7152. #define DSI_VVBPCR_VBP7_Pos (7U)
  7153. #define DSI_VVBPCR_VBP7_Msk (0x1UL << DSI_VVBPCR_VBP7_Pos) /*!< 0x00000080 */
  7154. #define DSI_VVBPCR_VBP7 DSI_VVBPCR_VBP7_Msk
  7155. #define DSI_VVBPCR_VBP8_Pos (8U)
  7156. #define DSI_VVBPCR_VBP8_Msk (0x1UL << DSI_VVBPCR_VBP8_Pos) /*!< 0x00000100 */
  7157. #define DSI_VVBPCR_VBP8 DSI_VVBPCR_VBP8_Msk
  7158. #define DSI_VVBPCR_VBP9_Pos (9U)
  7159. #define DSI_VVBPCR_VBP9_Msk (0x1UL << DSI_VVBPCR_VBP9_Pos) /*!< 0x00000200 */
  7160. #define DSI_VVBPCR_VBP9 DSI_VVBPCR_VBP9_Msk
  7161. /******************* Bit definition for DSI_VVFPCR register *************/
  7162. #define DSI_VVFPCR_VFP_Pos (0U)
  7163. #define DSI_VVFPCR_VFP_Msk (0x3FFUL << DSI_VVFPCR_VFP_Pos) /*!< 0x000003FF */
  7164. #define DSI_VVFPCR_VFP DSI_VVFPCR_VFP_Msk /*!< Vertical Front-Porch duration */
  7165. #define DSI_VVFPCR_VFP0_Pos (0U)
  7166. #define DSI_VVFPCR_VFP0_Msk (0x1UL << DSI_VVFPCR_VFP0_Pos) /*!< 0x00000001 */
  7167. #define DSI_VVFPCR_VFP0 DSI_VVFPCR_VFP0_Msk
  7168. #define DSI_VVFPCR_VFP1_Pos (1U)
  7169. #define DSI_VVFPCR_VFP1_Msk (0x1UL << DSI_VVFPCR_VFP1_Pos) /*!< 0x00000002 */
  7170. #define DSI_VVFPCR_VFP1 DSI_VVFPCR_VFP1_Msk
  7171. #define DSI_VVFPCR_VFP2_Pos (2U)
  7172. #define DSI_VVFPCR_VFP2_Msk (0x1UL << DSI_VVFPCR_VFP2_Pos) /*!< 0x00000004 */
  7173. #define DSI_VVFPCR_VFP2 DSI_VVFPCR_VFP2_Msk
  7174. #define DSI_VVFPCR_VFP3_Pos (3U)
  7175. #define DSI_VVFPCR_VFP3_Msk (0x1UL << DSI_VVFPCR_VFP3_Pos) /*!< 0x00000008 */
  7176. #define DSI_VVFPCR_VFP3 DSI_VVFPCR_VFP3_Msk
  7177. #define DSI_VVFPCR_VFP4_Pos (4U)
  7178. #define DSI_VVFPCR_VFP4_Msk (0x1UL << DSI_VVFPCR_VFP4_Pos) /*!< 0x00000010 */
  7179. #define DSI_VVFPCR_VFP4 DSI_VVFPCR_VFP4_Msk
  7180. #define DSI_VVFPCR_VFP5_Pos (5U)
  7181. #define DSI_VVFPCR_VFP5_Msk (0x1UL << DSI_VVFPCR_VFP5_Pos) /*!< 0x00000020 */
  7182. #define DSI_VVFPCR_VFP5 DSI_VVFPCR_VFP5_Msk
  7183. #define DSI_VVFPCR_VFP6_Pos (6U)
  7184. #define DSI_VVFPCR_VFP6_Msk (0x1UL << DSI_VVFPCR_VFP6_Pos) /*!< 0x00000040 */
  7185. #define DSI_VVFPCR_VFP6 DSI_VVFPCR_VFP6_Msk
  7186. #define DSI_VVFPCR_VFP7_Pos (7U)
  7187. #define DSI_VVFPCR_VFP7_Msk (0x1UL << DSI_VVFPCR_VFP7_Pos) /*!< 0x00000080 */
  7188. #define DSI_VVFPCR_VFP7 DSI_VVFPCR_VFP7_Msk
  7189. #define DSI_VVFPCR_VFP8_Pos (8U)
  7190. #define DSI_VVFPCR_VFP8_Msk (0x1UL << DSI_VVFPCR_VFP8_Pos) /*!< 0x00000100 */
  7191. #define DSI_VVFPCR_VFP8 DSI_VVFPCR_VFP8_Msk
  7192. #define DSI_VVFPCR_VFP9_Pos (9U)
  7193. #define DSI_VVFPCR_VFP9_Msk (0x1UL << DSI_VVFPCR_VFP9_Pos) /*!< 0x00000200 */
  7194. #define DSI_VVFPCR_VFP9 DSI_VVFPCR_VFP9_Msk
  7195. /******************* Bit definition for DSI_VVACR register **************/
  7196. #define DSI_VVACR_VA_Pos (0U)
  7197. #define DSI_VVACR_VA_Msk (0x3FFFUL << DSI_VVACR_VA_Pos) /*!< 0x00003FFF */
  7198. #define DSI_VVACR_VA DSI_VVACR_VA_Msk /*!< Vertical Active duration */
  7199. #define DSI_VVACR_VA0_Pos (0U)
  7200. #define DSI_VVACR_VA0_Msk (0x1UL << DSI_VVACR_VA0_Pos) /*!< 0x00000001 */
  7201. #define DSI_VVACR_VA0 DSI_VVACR_VA0_Msk
  7202. #define DSI_VVACR_VA1_Pos (1U)
  7203. #define DSI_VVACR_VA1_Msk (0x1UL << DSI_VVACR_VA1_Pos) /*!< 0x00000002 */
  7204. #define DSI_VVACR_VA1 DSI_VVACR_VA1_Msk
  7205. #define DSI_VVACR_VA2_Pos (2U)
  7206. #define DSI_VVACR_VA2_Msk (0x1UL << DSI_VVACR_VA2_Pos) /*!< 0x00000004 */
  7207. #define DSI_VVACR_VA2 DSI_VVACR_VA2_Msk
  7208. #define DSI_VVACR_VA3_Pos (3U)
  7209. #define DSI_VVACR_VA3_Msk (0x1UL << DSI_VVACR_VA3_Pos) /*!< 0x00000008 */
  7210. #define DSI_VVACR_VA3 DSI_VVACR_VA3_Msk
  7211. #define DSI_VVACR_VA4_Pos (4U)
  7212. #define DSI_VVACR_VA4_Msk (0x1UL << DSI_VVACR_VA4_Pos) /*!< 0x00000010 */
  7213. #define DSI_VVACR_VA4 DSI_VVACR_VA4_Msk
  7214. #define DSI_VVACR_VA5_Pos (5U)
  7215. #define DSI_VVACR_VA5_Msk (0x1UL << DSI_VVACR_VA5_Pos) /*!< 0x00000020 */
  7216. #define DSI_VVACR_VA5 DSI_VVACR_VA5_Msk
  7217. #define DSI_VVACR_VA6_Pos (6U)
  7218. #define DSI_VVACR_VA6_Msk (0x1UL << DSI_VVACR_VA6_Pos) /*!< 0x00000040 */
  7219. #define DSI_VVACR_VA6 DSI_VVACR_VA6_Msk
  7220. #define DSI_VVACR_VA7_Pos (7U)
  7221. #define DSI_VVACR_VA7_Msk (0x1UL << DSI_VVACR_VA7_Pos) /*!< 0x00000080 */
  7222. #define DSI_VVACR_VA7 DSI_VVACR_VA7_Msk
  7223. #define DSI_VVACR_VA8_Pos (8U)
  7224. #define DSI_VVACR_VA8_Msk (0x1UL << DSI_VVACR_VA8_Pos) /*!< 0x00000100 */
  7225. #define DSI_VVACR_VA8 DSI_VVACR_VA8_Msk
  7226. #define DSI_VVACR_VA9_Pos (9U)
  7227. #define DSI_VVACR_VA9_Msk (0x1UL << DSI_VVACR_VA9_Pos) /*!< 0x00000200 */
  7228. #define DSI_VVACR_VA9 DSI_VVACR_VA9_Msk
  7229. #define DSI_VVACR_VA10_Pos (10U)
  7230. #define DSI_VVACR_VA10_Msk (0x1UL << DSI_VVACR_VA10_Pos) /*!< 0x00000400 */
  7231. #define DSI_VVACR_VA10 DSI_VVACR_VA10_Msk
  7232. #define DSI_VVACR_VA11_Pos (11U)
  7233. #define DSI_VVACR_VA11_Msk (0x1UL << DSI_VVACR_VA11_Pos) /*!< 0x00000800 */
  7234. #define DSI_VVACR_VA11 DSI_VVACR_VA11_Msk
  7235. #define DSI_VVACR_VA12_Pos (12U)
  7236. #define DSI_VVACR_VA12_Msk (0x1UL << DSI_VVACR_VA12_Pos) /*!< 0x00001000 */
  7237. #define DSI_VVACR_VA12 DSI_VVACR_VA12_Msk
  7238. #define DSI_VVACR_VA13_Pos (13U)
  7239. #define DSI_VVACR_VA13_Msk (0x1UL << DSI_VVACR_VA13_Pos) /*!< 0x00002000 */
  7240. #define DSI_VVACR_VA13 DSI_VVACR_VA13_Msk
  7241. /******************* Bit definition for DSI_LCCR register ***************/
  7242. #define DSI_LCCR_CMDSIZE_Pos (0U)
  7243. #define DSI_LCCR_CMDSIZE_Msk (0xFFFFUL << DSI_LCCR_CMDSIZE_Pos) /*!< 0x0000FFFF */
  7244. #define DSI_LCCR_CMDSIZE DSI_LCCR_CMDSIZE_Msk /*!< Command Size */
  7245. #define DSI_LCCR_CMDSIZE0_Pos (0U)
  7246. #define DSI_LCCR_CMDSIZE0_Msk (0x1UL << DSI_LCCR_CMDSIZE0_Pos) /*!< 0x00000001 */
  7247. #define DSI_LCCR_CMDSIZE0 DSI_LCCR_CMDSIZE0_Msk
  7248. #define DSI_LCCR_CMDSIZE1_Pos (1U)
  7249. #define DSI_LCCR_CMDSIZE1_Msk (0x1UL << DSI_LCCR_CMDSIZE1_Pos) /*!< 0x00000002 */
  7250. #define DSI_LCCR_CMDSIZE1 DSI_LCCR_CMDSIZE1_Msk
  7251. #define DSI_LCCR_CMDSIZE2_Pos (2U)
  7252. #define DSI_LCCR_CMDSIZE2_Msk (0x1UL << DSI_LCCR_CMDSIZE2_Pos) /*!< 0x00000004 */
  7253. #define DSI_LCCR_CMDSIZE2 DSI_LCCR_CMDSIZE2_Msk
  7254. #define DSI_LCCR_CMDSIZE3_Pos (3U)
  7255. #define DSI_LCCR_CMDSIZE3_Msk (0x1UL << DSI_LCCR_CMDSIZE3_Pos) /*!< 0x00000008 */
  7256. #define DSI_LCCR_CMDSIZE3 DSI_LCCR_CMDSIZE3_Msk
  7257. #define DSI_LCCR_CMDSIZE4_Pos (4U)
  7258. #define DSI_LCCR_CMDSIZE4_Msk (0x1UL << DSI_LCCR_CMDSIZE4_Pos) /*!< 0x00000010 */
  7259. #define DSI_LCCR_CMDSIZE4 DSI_LCCR_CMDSIZE4_Msk
  7260. #define DSI_LCCR_CMDSIZE5_Pos (5U)
  7261. #define DSI_LCCR_CMDSIZE5_Msk (0x1UL << DSI_LCCR_CMDSIZE5_Pos) /*!< 0x00000020 */
  7262. #define DSI_LCCR_CMDSIZE5 DSI_LCCR_CMDSIZE5_Msk
  7263. #define DSI_LCCR_CMDSIZE6_Pos (6U)
  7264. #define DSI_LCCR_CMDSIZE6_Msk (0x1UL << DSI_LCCR_CMDSIZE6_Pos) /*!< 0x00000040 */
  7265. #define DSI_LCCR_CMDSIZE6 DSI_LCCR_CMDSIZE6_Msk
  7266. #define DSI_LCCR_CMDSIZE7_Pos (7U)
  7267. #define DSI_LCCR_CMDSIZE7_Msk (0x1UL << DSI_LCCR_CMDSIZE7_Pos) /*!< 0x00000080 */
  7268. #define DSI_LCCR_CMDSIZE7 DSI_LCCR_CMDSIZE7_Msk
  7269. #define DSI_LCCR_CMDSIZE8_Pos (8U)
  7270. #define DSI_LCCR_CMDSIZE8_Msk (0x1UL << DSI_LCCR_CMDSIZE8_Pos) /*!< 0x00000100 */
  7271. #define DSI_LCCR_CMDSIZE8 DSI_LCCR_CMDSIZE8_Msk
  7272. #define DSI_LCCR_CMDSIZE9_Pos (9U)
  7273. #define DSI_LCCR_CMDSIZE9_Msk (0x1UL << DSI_LCCR_CMDSIZE9_Pos) /*!< 0x00000200 */
  7274. #define DSI_LCCR_CMDSIZE9 DSI_LCCR_CMDSIZE9_Msk
  7275. #define DSI_LCCR_CMDSIZE10_Pos (10U)
  7276. #define DSI_LCCR_CMDSIZE10_Msk (0x1UL << DSI_LCCR_CMDSIZE10_Pos) /*!< 0x00000400 */
  7277. #define DSI_LCCR_CMDSIZE10 DSI_LCCR_CMDSIZE10_Msk
  7278. #define DSI_LCCR_CMDSIZE11_Pos (11U)
  7279. #define DSI_LCCR_CMDSIZE11_Msk (0x1UL << DSI_LCCR_CMDSIZE11_Pos) /*!< 0x00000800 */
  7280. #define DSI_LCCR_CMDSIZE11 DSI_LCCR_CMDSIZE11_Msk
  7281. #define DSI_LCCR_CMDSIZE12_Pos (12U)
  7282. #define DSI_LCCR_CMDSIZE12_Msk (0x1UL << DSI_LCCR_CMDSIZE12_Pos) /*!< 0x00001000 */
  7283. #define DSI_LCCR_CMDSIZE12 DSI_LCCR_CMDSIZE12_Msk
  7284. #define DSI_LCCR_CMDSIZE13_Pos (13U)
  7285. #define DSI_LCCR_CMDSIZE13_Msk (0x1UL << DSI_LCCR_CMDSIZE13_Pos) /*!< 0x00002000 */
  7286. #define DSI_LCCR_CMDSIZE13 DSI_LCCR_CMDSIZE13_Msk
  7287. #define DSI_LCCR_CMDSIZE14_Pos (14U)
  7288. #define DSI_LCCR_CMDSIZE14_Msk (0x1UL << DSI_LCCR_CMDSIZE14_Pos) /*!< 0x00004000 */
  7289. #define DSI_LCCR_CMDSIZE14 DSI_LCCR_CMDSIZE14_Msk
  7290. #define DSI_LCCR_CMDSIZE15_Pos (15U)
  7291. #define DSI_LCCR_CMDSIZE15_Msk (0x1UL << DSI_LCCR_CMDSIZE15_Pos) /*!< 0x00008000 */
  7292. #define DSI_LCCR_CMDSIZE15 DSI_LCCR_CMDSIZE15_Msk
  7293. /******************* Bit definition for DSI_CMCR register ***************/
  7294. #define DSI_CMCR_TEARE_Pos (0U)
  7295. #define DSI_CMCR_TEARE_Msk (0x1UL << DSI_CMCR_TEARE_Pos) /*!< 0x00000001 */
  7296. #define DSI_CMCR_TEARE DSI_CMCR_TEARE_Msk /*!< Tearing Effect Acknowledge Request Enable */
  7297. #define DSI_CMCR_ARE_Pos (1U)
  7298. #define DSI_CMCR_ARE_Msk (0x1UL << DSI_CMCR_ARE_Pos) /*!< 0x00000002 */
  7299. #define DSI_CMCR_ARE DSI_CMCR_ARE_Msk /*!< Acknowledge Request Enable */
  7300. #define DSI_CMCR_GSW0TX_Pos (8U)
  7301. #define DSI_CMCR_GSW0TX_Msk (0x1UL << DSI_CMCR_GSW0TX_Pos) /*!< 0x00000100 */
  7302. #define DSI_CMCR_GSW0TX DSI_CMCR_GSW0TX_Msk /*!< Generic Short Write Zero parameters Transmission */
  7303. #define DSI_CMCR_GSW1TX_Pos (9U)
  7304. #define DSI_CMCR_GSW1TX_Msk (0x1UL << DSI_CMCR_GSW1TX_Pos) /*!< 0x00000200 */
  7305. #define DSI_CMCR_GSW1TX DSI_CMCR_GSW1TX_Msk /*!< Generic Short Write One parameters Transmission */
  7306. #define DSI_CMCR_GSW2TX_Pos (10U)
  7307. #define DSI_CMCR_GSW2TX_Msk (0x1UL << DSI_CMCR_GSW2TX_Pos) /*!< 0x00000400 */
  7308. #define DSI_CMCR_GSW2TX DSI_CMCR_GSW2TX_Msk /*!< Generic Short Write Two parameters Transmission */
  7309. #define DSI_CMCR_GSR0TX_Pos (11U)
  7310. #define DSI_CMCR_GSR0TX_Msk (0x1UL << DSI_CMCR_GSR0TX_Pos) /*!< 0x00000800 */
  7311. #define DSI_CMCR_GSR0TX DSI_CMCR_GSR0TX_Msk /*!< Generic Short Read Zero parameters Transmission */
  7312. #define DSI_CMCR_GSR1TX_Pos (12U)
  7313. #define DSI_CMCR_GSR1TX_Msk (0x1UL << DSI_CMCR_GSR1TX_Pos) /*!< 0x00001000 */
  7314. #define DSI_CMCR_GSR1TX DSI_CMCR_GSR1TX_Msk /*!< Generic Short Read One parameters Transmission */
  7315. #define DSI_CMCR_GSR2TX_Pos (13U)
  7316. #define DSI_CMCR_GSR2TX_Msk (0x1UL << DSI_CMCR_GSR2TX_Pos) /*!< 0x00002000 */
  7317. #define DSI_CMCR_GSR2TX DSI_CMCR_GSR2TX_Msk /*!< Generic Short Read Two parameters Transmission */
  7318. #define DSI_CMCR_GLWTX_Pos (14U)
  7319. #define DSI_CMCR_GLWTX_Msk (0x1UL << DSI_CMCR_GLWTX_Pos) /*!< 0x00004000 */
  7320. #define DSI_CMCR_GLWTX DSI_CMCR_GLWTX_Msk /*!< Generic Long Write Transmission */
  7321. #define DSI_CMCR_DSW0TX_Pos (16U)
  7322. #define DSI_CMCR_DSW0TX_Msk (0x1UL << DSI_CMCR_DSW0TX_Pos) /*!< 0x00010000 */
  7323. #define DSI_CMCR_DSW0TX DSI_CMCR_DSW0TX_Msk /*!< DCS Short Write Zero parameter Transmission */
  7324. #define DSI_CMCR_DSW1TX_Pos (17U)
  7325. #define DSI_CMCR_DSW1TX_Msk (0x1UL << DSI_CMCR_DSW1TX_Pos) /*!< 0x00020000 */
  7326. #define DSI_CMCR_DSW1TX DSI_CMCR_DSW1TX_Msk /*!< DCS Short Read One parameter Transmission */
  7327. #define DSI_CMCR_DSR0TX_Pos (18U)
  7328. #define DSI_CMCR_DSR0TX_Msk (0x1UL << DSI_CMCR_DSR0TX_Pos) /*!< 0x00040000 */
  7329. #define DSI_CMCR_DSR0TX DSI_CMCR_DSR0TX_Msk /*!< DCS Short Read Zero parameter Transmission */
  7330. #define DSI_CMCR_DLWTX_Pos (19U)
  7331. #define DSI_CMCR_DLWTX_Msk (0x1UL << DSI_CMCR_DLWTX_Pos) /*!< 0x00080000 */
  7332. #define DSI_CMCR_DLWTX DSI_CMCR_DLWTX_Msk /*!< DCS Long Write Transmission */
  7333. #define DSI_CMCR_MRDPS_Pos (24U)
  7334. #define DSI_CMCR_MRDPS_Msk (0x1UL << DSI_CMCR_MRDPS_Pos) /*!< 0x01000000 */
  7335. #define DSI_CMCR_MRDPS DSI_CMCR_MRDPS_Msk /*!< Maximum Read Packet Size */
  7336. /******************* Bit definition for DSI_GHCR register ***************/
  7337. #define DSI_GHCR_DT_Pos (0U)
  7338. #define DSI_GHCR_DT_Msk (0x3FUL << DSI_GHCR_DT_Pos) /*!< 0x0000003F */
  7339. #define DSI_GHCR_DT DSI_GHCR_DT_Msk /*!< Type */
  7340. #define DSI_GHCR_DT0_Pos (0U)
  7341. #define DSI_GHCR_DT0_Msk (0x1UL << DSI_GHCR_DT0_Pos) /*!< 0x00000001 */
  7342. #define DSI_GHCR_DT0 DSI_GHCR_DT0_Msk
  7343. #define DSI_GHCR_DT1_Pos (1U)
  7344. #define DSI_GHCR_DT1_Msk (0x1UL << DSI_GHCR_DT1_Pos) /*!< 0x00000002 */
  7345. #define DSI_GHCR_DT1 DSI_GHCR_DT1_Msk
  7346. #define DSI_GHCR_DT2_Pos (2U)
  7347. #define DSI_GHCR_DT2_Msk (0x1UL << DSI_GHCR_DT2_Pos) /*!< 0x00000004 */
  7348. #define DSI_GHCR_DT2 DSI_GHCR_DT2_Msk
  7349. #define DSI_GHCR_DT3_Pos (3U)
  7350. #define DSI_GHCR_DT3_Msk (0x1UL << DSI_GHCR_DT3_Pos) /*!< 0x00000008 */
  7351. #define DSI_GHCR_DT3 DSI_GHCR_DT3_Msk
  7352. #define DSI_GHCR_DT4_Pos (4U)
  7353. #define DSI_GHCR_DT4_Msk (0x1UL << DSI_GHCR_DT4_Pos) /*!< 0x00000010 */
  7354. #define DSI_GHCR_DT4 DSI_GHCR_DT4_Msk
  7355. #define DSI_GHCR_DT5_Pos (5U)
  7356. #define DSI_GHCR_DT5_Msk (0x1UL << DSI_GHCR_DT5_Pos) /*!< 0x00000020 */
  7357. #define DSI_GHCR_DT5 DSI_GHCR_DT5_Msk
  7358. #define DSI_GHCR_VCID_Pos (6U)
  7359. #define DSI_GHCR_VCID_Msk (0x3UL << DSI_GHCR_VCID_Pos) /*!< 0x000000C0 */
  7360. #define DSI_GHCR_VCID DSI_GHCR_VCID_Msk /*!< Channel */
  7361. #define DSI_GHCR_VCID0_Pos (6U)
  7362. #define DSI_GHCR_VCID0_Msk (0x1UL << DSI_GHCR_VCID0_Pos) /*!< 0x00000040 */
  7363. #define DSI_GHCR_VCID0 DSI_GHCR_VCID0_Msk
  7364. #define DSI_GHCR_VCID1_Pos (7U)
  7365. #define DSI_GHCR_VCID1_Msk (0x1UL << DSI_GHCR_VCID1_Pos) /*!< 0x00000080 */
  7366. #define DSI_GHCR_VCID1 DSI_GHCR_VCID1_Msk
  7367. #define DSI_GHCR_WCLSB_Pos (8U)
  7368. #define DSI_GHCR_WCLSB_Msk (0xFFUL << DSI_GHCR_WCLSB_Pos) /*!< 0x0000FF00 */
  7369. #define DSI_GHCR_WCLSB DSI_GHCR_WCLSB_Msk /*!< WordCount LSB */
  7370. #define DSI_GHCR_WCLSB0_Pos (8U)
  7371. #define DSI_GHCR_WCLSB0_Msk (0x1UL << DSI_GHCR_WCLSB0_Pos) /*!< 0x00000100 */
  7372. #define DSI_GHCR_WCLSB0 DSI_GHCR_WCLSB0_Msk
  7373. #define DSI_GHCR_WCLSB1_Pos (9U)
  7374. #define DSI_GHCR_WCLSB1_Msk (0x1UL << DSI_GHCR_WCLSB1_Pos) /*!< 0x00000200 */
  7375. #define DSI_GHCR_WCLSB1 DSI_GHCR_WCLSB1_Msk
  7376. #define DSI_GHCR_WCLSB2_Pos (10U)
  7377. #define DSI_GHCR_WCLSB2_Msk (0x1UL << DSI_GHCR_WCLSB2_Pos) /*!< 0x00000400 */
  7378. #define DSI_GHCR_WCLSB2 DSI_GHCR_WCLSB2_Msk
  7379. #define DSI_GHCR_WCLSB3_Pos (11U)
  7380. #define DSI_GHCR_WCLSB3_Msk (0x1UL << DSI_GHCR_WCLSB3_Pos) /*!< 0x00000800 */
  7381. #define DSI_GHCR_WCLSB3 DSI_GHCR_WCLSB3_Msk
  7382. #define DSI_GHCR_WCLSB4_Pos (12U)
  7383. #define DSI_GHCR_WCLSB4_Msk (0x1UL << DSI_GHCR_WCLSB4_Pos) /*!< 0x00001000 */
  7384. #define DSI_GHCR_WCLSB4 DSI_GHCR_WCLSB4_Msk
  7385. #define DSI_GHCR_WCLSB5_Pos (13U)
  7386. #define DSI_GHCR_WCLSB5_Msk (0x1UL << DSI_GHCR_WCLSB5_Pos) /*!< 0x00002000 */
  7387. #define DSI_GHCR_WCLSB5 DSI_GHCR_WCLSB5_Msk
  7388. #define DSI_GHCR_WCLSB6_Pos (14U)
  7389. #define DSI_GHCR_WCLSB6_Msk (0x1UL << DSI_GHCR_WCLSB6_Pos) /*!< 0x00004000 */
  7390. #define DSI_GHCR_WCLSB6 DSI_GHCR_WCLSB6_Msk
  7391. #define DSI_GHCR_WCLSB7_Pos (15U)
  7392. #define DSI_GHCR_WCLSB7_Msk (0x1UL << DSI_GHCR_WCLSB7_Pos) /*!< 0x00008000 */
  7393. #define DSI_GHCR_WCLSB7 DSI_GHCR_WCLSB7_Msk
  7394. #define DSI_GHCR_WCMSB_Pos (16U)
  7395. #define DSI_GHCR_WCMSB_Msk (0xFFUL << DSI_GHCR_WCMSB_Pos) /*!< 0x00FF0000 */
  7396. #define DSI_GHCR_WCMSB DSI_GHCR_WCMSB_Msk /*!< WordCount MSB */
  7397. #define DSI_GHCR_WCMSB0_Pos (16U)
  7398. #define DSI_GHCR_WCMSB0_Msk (0x1UL << DSI_GHCR_WCMSB0_Pos) /*!< 0x00010000 */
  7399. #define DSI_GHCR_WCMSB0 DSI_GHCR_WCMSB0_Msk
  7400. #define DSI_GHCR_WCMSB1_Pos (17U)
  7401. #define DSI_GHCR_WCMSB1_Msk (0x1UL << DSI_GHCR_WCMSB1_Pos) /*!< 0x00020000 */
  7402. #define DSI_GHCR_WCMSB1 DSI_GHCR_WCMSB1_Msk
  7403. #define DSI_GHCR_WCMSB2_Pos (18U)
  7404. #define DSI_GHCR_WCMSB2_Msk (0x1UL << DSI_GHCR_WCMSB2_Pos) /*!< 0x00040000 */
  7405. #define DSI_GHCR_WCMSB2 DSI_GHCR_WCMSB2_Msk
  7406. #define DSI_GHCR_WCMSB3_Pos (19U)
  7407. #define DSI_GHCR_WCMSB3_Msk (0x1UL << DSI_GHCR_WCMSB3_Pos) /*!< 0x00080000 */
  7408. #define DSI_GHCR_WCMSB3 DSI_GHCR_WCMSB3_Msk
  7409. #define DSI_GHCR_WCMSB4_Pos (20U)
  7410. #define DSI_GHCR_WCMSB4_Msk (0x1UL << DSI_GHCR_WCMSB4_Pos) /*!< 0x00100000 */
  7411. #define DSI_GHCR_WCMSB4 DSI_GHCR_WCMSB4_Msk
  7412. #define DSI_GHCR_WCMSB5_Pos (21U)
  7413. #define DSI_GHCR_WCMSB5_Msk (0x1UL << DSI_GHCR_WCMSB5_Pos) /*!< 0x00200000 */
  7414. #define DSI_GHCR_WCMSB5 DSI_GHCR_WCMSB5_Msk
  7415. #define DSI_GHCR_WCMSB6_Pos (22U)
  7416. #define DSI_GHCR_WCMSB6_Msk (0x1UL << DSI_GHCR_WCMSB6_Pos) /*!< 0x00400000 */
  7417. #define DSI_GHCR_WCMSB6 DSI_GHCR_WCMSB6_Msk
  7418. #define DSI_GHCR_WCMSB7_Pos (23U)
  7419. #define DSI_GHCR_WCMSB7_Msk (0x1UL << DSI_GHCR_WCMSB7_Pos) /*!< 0x00800000 */
  7420. #define DSI_GHCR_WCMSB7 DSI_GHCR_WCMSB7_Msk
  7421. /******************* Bit definition for DSI_GPDR register ***************/
  7422. #define DSI_GPDR_DATA1_Pos (0U)
  7423. #define DSI_GPDR_DATA1_Msk (0xFFUL << DSI_GPDR_DATA1_Pos) /*!< 0x000000FF */
  7424. #define DSI_GPDR_DATA1 DSI_GPDR_DATA1_Msk /*!< Payload Byte 1 */
  7425. #define DSI_GPDR_DATA1_0 (0x01UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000001 */
  7426. #define DSI_GPDR_DATA1_1 (0x02UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000002 */
  7427. #define DSI_GPDR_DATA1_2 (0x04UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000004 */
  7428. #define DSI_GPDR_DATA1_3 (0x08UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000008 */
  7429. #define DSI_GPDR_DATA1_4 (0x10UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000010 */
  7430. #define DSI_GPDR_DATA1_5 (0x20UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000020 */
  7431. #define DSI_GPDR_DATA1_6 (0x40UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000040 */
  7432. #define DSI_GPDR_DATA1_7 (0x80UL << DSI_GPDR_DATA1_Pos) /*!< 0x00000080 */
  7433. #define DSI_GPDR_DATA2_Pos (8U)
  7434. #define DSI_GPDR_DATA2_Msk (0xFFUL << DSI_GPDR_DATA2_Pos) /*!< 0x0000FF00 */
  7435. #define DSI_GPDR_DATA2 DSI_GPDR_DATA2_Msk /*!< Payload Byte 2 */
  7436. #define DSI_GPDR_DATA2_0 (0x01UL << DSI_GPDR_DATA2_Pos) /*!< 0x00000100 */
  7437. #define DSI_GPDR_DATA2_1 (0x02UL << DSI_GPDR_DATA2_Pos) /*!< 0x00000200 */
  7438. #define DSI_GPDR_DATA2_2 (0x04UL << DSI_GPDR_DATA2_Pos) /*!< 0x00000400 */
  7439. #define DSI_GPDR_DATA2_3 (0x08UL << DSI_GPDR_DATA2_Pos) /*!< 0x00000800 */
  7440. #define DSI_GPDR_DATA2_4 (0x10UL << DSI_GPDR_DATA2_Pos) /*!< 0x00001000 */
  7441. #define DSI_GPDR_DATA2_5 (0x20UL << DSI_GPDR_DATA2_Pos) /*!< 0x00002000 */
  7442. #define DSI_GPDR_DATA2_6 (0x40UL << DSI_GPDR_DATA2_Pos) /*!< 0x00004000 */
  7443. #define DSI_GPDR_DATA2_7 (0x80UL << DSI_GPDR_DATA2_Pos) /*!< 0x00008000 */
  7444. #define DSI_GPDR_DATA3_Pos (16U)
  7445. #define DSI_GPDR_DATA3_Msk (0xFFUL << DSI_GPDR_DATA3_Pos) /*!< 0x00FF0000 */
  7446. #define DSI_GPDR_DATA3 DSI_GPDR_DATA3_Msk /*!< Payload Byte 3 */
  7447. #define DSI_GPDR_DATA3_0 (0x01UL << DSI_GPDR_DATA3_Pos) /*!< 0x00010000 */
  7448. #define DSI_GPDR_DATA3_1 (0x02UL << DSI_GPDR_DATA3_Pos) /*!< 0x00020000 */
  7449. #define DSI_GPDR_DATA3_2 (0x04UL << DSI_GPDR_DATA3_Pos) /*!< 0x00040000 */
  7450. #define DSI_GPDR_DATA3_3 (0x08UL << DSI_GPDR_DATA3_Pos) /*!< 0x00080000 */
  7451. #define DSI_GPDR_DATA3_4 (0x10UL << DSI_GPDR_DATA3_Pos) /*!< 0x00100000 */
  7452. #define DSI_GPDR_DATA3_5 (0x20UL << DSI_GPDR_DATA3_Pos) /*!< 0x00200000 */
  7453. #define DSI_GPDR_DATA3_6 (0x40UL << DSI_GPDR_DATA3_Pos) /*!< 0x00400000 */
  7454. #define DSI_GPDR_DATA3_7 (0x80UL << DSI_GPDR_DATA3_Pos) /*!< 0x00800000 */
  7455. #define DSI_GPDR_DATA4_Pos (24U)
  7456. #define DSI_GPDR_DATA4_Msk (0xFFUL << DSI_GPDR_DATA4_Pos) /*!< 0xFF000000 */
  7457. #define DSI_GPDR_DATA4 DSI_GPDR_DATA4_Msk /*!< Payload Byte 4 */
  7458. #define DSI_GPDR_DATA4_0 (0x01UL << DSI_GPDR_DATA4_Pos) /*!< 0x01000000 */
  7459. #define DSI_GPDR_DATA4_1 (0x02UL << DSI_GPDR_DATA4_Pos) /*!< 0x02000000 */
  7460. #define DSI_GPDR_DATA4_2 (0x04UL << DSI_GPDR_DATA4_Pos) /*!< 0x04000000 */
  7461. #define DSI_GPDR_DATA4_3 (0x08UL << DSI_GPDR_DATA4_Pos) /*!< 0x08000000 */
  7462. #define DSI_GPDR_DATA4_4 (0x10UL << DSI_GPDR_DATA4_Pos) /*!< 0x10000000 */
  7463. #define DSI_GPDR_DATA4_5 (0x20UL << DSI_GPDR_DATA4_Pos) /*!< 0x20000000 */
  7464. #define DSI_GPDR_DATA4_6 (0x40UL << DSI_GPDR_DATA4_Pos) /*!< 0x40000000 */
  7465. #define DSI_GPDR_DATA4_7 (0x80UL << DSI_GPDR_DATA4_Pos) /*!< 0x80000000 */
  7466. /******************* Bit definition for DSI_GPSR register ***************/
  7467. #define DSI_GPSR_CMDFE_Pos (0U)
  7468. #define DSI_GPSR_CMDFE_Msk (0x1UL << DSI_GPSR_CMDFE_Pos) /*!< 0x00000001 */
  7469. #define DSI_GPSR_CMDFE DSI_GPSR_CMDFE_Msk /*!< Command FIFO Empty */
  7470. #define DSI_GPSR_CMDFF_Pos (1U)
  7471. #define DSI_GPSR_CMDFF_Msk (0x1UL << DSI_GPSR_CMDFF_Pos) /*!< 0x00000002 */
  7472. #define DSI_GPSR_CMDFF DSI_GPSR_CMDFF_Msk /*!< Command FIFO Full */
  7473. #define DSI_GPSR_PWRFE_Pos (2U)
  7474. #define DSI_GPSR_PWRFE_Msk (0x1UL << DSI_GPSR_PWRFE_Pos) /*!< 0x00000004 */
  7475. #define DSI_GPSR_PWRFE DSI_GPSR_PWRFE_Msk /*!< Payload Write FIFO Empty */
  7476. #define DSI_GPSR_PWRFF_Pos (3U)
  7477. #define DSI_GPSR_PWRFF_Msk (0x1UL << DSI_GPSR_PWRFF_Pos) /*!< 0x00000008 */
  7478. #define DSI_GPSR_PWRFF DSI_GPSR_PWRFF_Msk /*!< Payload Write FIFO Full */
  7479. #define DSI_GPSR_PRDFE_Pos (4U)
  7480. #define DSI_GPSR_PRDFE_Msk (0x1UL << DSI_GPSR_PRDFE_Pos) /*!< 0x00000010 */
  7481. #define DSI_GPSR_PRDFE DSI_GPSR_PRDFE_Msk /*!< Payload Read FIFO Empty */
  7482. #define DSI_GPSR_PRDFF_Pos (5U)
  7483. #define DSI_GPSR_PRDFF_Msk (0x1UL << DSI_GPSR_PRDFF_Pos) /*!< 0x00000020 */
  7484. #define DSI_GPSR_PRDFF DSI_GPSR_PRDFF_Msk /*!< Payload Read FIFO Full */
  7485. #define DSI_GPSR_RCB_Pos (6U)
  7486. #define DSI_GPSR_RCB_Msk (0x1UL << DSI_GPSR_RCB_Pos) /*!< 0x00000040 */
  7487. #define DSI_GPSR_RCB DSI_GPSR_RCB_Msk /*!< Read Command Busy */
  7488. #define DSI_GPSR_CMDBE_Pos (16U)
  7489. #define DSI_GPSR_CMDBE_Msk (0x1UL << DSI_GPSR_CMDBE_Pos) /*!< 0x00010000 */
  7490. #define DSI_GPSR_CMDBE DSI_GPSR_CMDBE_Msk /*!< Command Buffer Empty */
  7491. #define DSI_GPSR_CMDBF_Pos (17U)
  7492. #define DSI_GPSR_CMDBF_Msk (0x1UL << DSI_GPSR_CMDBF_Pos) /*!< 0x00020000 */
  7493. #define DSI_GPSR_CMDBF DSI_GPSR_CMDBF_Msk /*!< Command Buffer Full */
  7494. #define DSI_GPSR_PBE_Pos (18U)
  7495. #define DSI_GPSR_PBE_Msk (0x1UL << DSI_GPSR_PBE_Pos) /*!< 0x00040000 */
  7496. #define DSI_GPSR_PBE DSI_GPSR_PBE_Msk /*!< Payload Buffer Empty */
  7497. #define DSI_GPSR_PBF_Pos (19U)
  7498. #define DSI_GPSR_PBF_Msk (0x1UL << DSI_GPSR_PBF_Pos) /*!< 0x00080000 */
  7499. #define DSI_GPSR_PBF DSI_GPSR_PBF_Msk /*!< Payload Buffer Full */
  7500. /******************* Bit definition for DSI_TCCR0 register **************/
  7501. #define DSI_TCCR0_LPRX_TOCNT_Pos (0U)
  7502. #define DSI_TCCR0_LPRX_TOCNT_Msk (0xFFFFUL << DSI_TCCR0_LPRX_TOCNT_Pos) /*!< 0x0000FFFF */
  7503. #define DSI_TCCR0_LPRX_TOCNT DSI_TCCR0_LPRX_TOCNT_Msk /*!< Low-power Reception Timeout Counter */
  7504. #define DSI_TCCR0_LPRX_TOCNT0_Pos (0U)
  7505. #define DSI_TCCR0_LPRX_TOCNT0_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT0_Pos) /*!< 0x00000001 */
  7506. #define DSI_TCCR0_LPRX_TOCNT0 DSI_TCCR0_LPRX_TOCNT0_Msk
  7507. #define DSI_TCCR0_LPRX_TOCNT1_Pos (1U)
  7508. #define DSI_TCCR0_LPRX_TOCNT1_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT1_Pos) /*!< 0x00000002 */
  7509. #define DSI_TCCR0_LPRX_TOCNT1 DSI_TCCR0_LPRX_TOCNT1_Msk
  7510. #define DSI_TCCR0_LPRX_TOCNT2_Pos (2U)
  7511. #define DSI_TCCR0_LPRX_TOCNT2_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT2_Pos) /*!< 0x00000004 */
  7512. #define DSI_TCCR0_LPRX_TOCNT2 DSI_TCCR0_LPRX_TOCNT2_Msk
  7513. #define DSI_TCCR0_LPRX_TOCNT3_Pos (3U)
  7514. #define DSI_TCCR0_LPRX_TOCNT3_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT3_Pos) /*!< 0x00000008 */
  7515. #define DSI_TCCR0_LPRX_TOCNT3 DSI_TCCR0_LPRX_TOCNT3_Msk
  7516. #define DSI_TCCR0_LPRX_TOCNT4_Pos (4U)
  7517. #define DSI_TCCR0_LPRX_TOCNT4_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT4_Pos) /*!< 0x00000010 */
  7518. #define DSI_TCCR0_LPRX_TOCNT4 DSI_TCCR0_LPRX_TOCNT4_Msk
  7519. #define DSI_TCCR0_LPRX_TOCNT5_Pos (5U)
  7520. #define DSI_TCCR0_LPRX_TOCNT5_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT5_Pos) /*!< 0x00000020 */
  7521. #define DSI_TCCR0_LPRX_TOCNT5 DSI_TCCR0_LPRX_TOCNT5_Msk
  7522. #define DSI_TCCR0_LPRX_TOCNT6_Pos (6U)
  7523. #define DSI_TCCR0_LPRX_TOCNT6_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT6_Pos) /*!< 0x00000040 */
  7524. #define DSI_TCCR0_LPRX_TOCNT6 DSI_TCCR0_LPRX_TOCNT6_Msk
  7525. #define DSI_TCCR0_LPRX_TOCNT7_Pos (7U)
  7526. #define DSI_TCCR0_LPRX_TOCNT7_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT7_Pos) /*!< 0x00000080 */
  7527. #define DSI_TCCR0_LPRX_TOCNT7 DSI_TCCR0_LPRX_TOCNT7_Msk
  7528. #define DSI_TCCR0_LPRX_TOCNT8_Pos (8U)
  7529. #define DSI_TCCR0_LPRX_TOCNT8_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT8_Pos) /*!< 0x00000100 */
  7530. #define DSI_TCCR0_LPRX_TOCNT8 DSI_TCCR0_LPRX_TOCNT8_Msk
  7531. #define DSI_TCCR0_LPRX_TOCNT9_Pos (9U)
  7532. #define DSI_TCCR0_LPRX_TOCNT9_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT9_Pos) /*!< 0x00000200 */
  7533. #define DSI_TCCR0_LPRX_TOCNT9 DSI_TCCR0_LPRX_TOCNT9_Msk
  7534. #define DSI_TCCR0_LPRX_TOCNT10_Pos (10U)
  7535. #define DSI_TCCR0_LPRX_TOCNT10_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT10_Pos) /*!< 0x00000400 */
  7536. #define DSI_TCCR0_LPRX_TOCNT10 DSI_TCCR0_LPRX_TOCNT10_Msk
  7537. #define DSI_TCCR0_LPRX_TOCNT11_Pos (11U)
  7538. #define DSI_TCCR0_LPRX_TOCNT11_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT11_Pos) /*!< 0x00000800 */
  7539. #define DSI_TCCR0_LPRX_TOCNT11 DSI_TCCR0_LPRX_TOCNT11_Msk
  7540. #define DSI_TCCR0_LPRX_TOCNT12_Pos (12U)
  7541. #define DSI_TCCR0_LPRX_TOCNT12_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT12_Pos) /*!< 0x00001000 */
  7542. #define DSI_TCCR0_LPRX_TOCNT12 DSI_TCCR0_LPRX_TOCNT12_Msk
  7543. #define DSI_TCCR0_LPRX_TOCNT13_Pos (13U)
  7544. #define DSI_TCCR0_LPRX_TOCNT13_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT13_Pos) /*!< 0x00002000 */
  7545. #define DSI_TCCR0_LPRX_TOCNT13 DSI_TCCR0_LPRX_TOCNT13_Msk
  7546. #define DSI_TCCR0_LPRX_TOCNT14_Pos (14U)
  7547. #define DSI_TCCR0_LPRX_TOCNT14_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT14_Pos) /*!< 0x00004000 */
  7548. #define DSI_TCCR0_LPRX_TOCNT14 DSI_TCCR0_LPRX_TOCNT14_Msk
  7549. #define DSI_TCCR0_LPRX_TOCNT15_Pos (15U)
  7550. #define DSI_TCCR0_LPRX_TOCNT15_Msk (0x1UL << DSI_TCCR0_LPRX_TOCNT15_Pos) /*!< 0x00008000 */
  7551. #define DSI_TCCR0_LPRX_TOCNT15 DSI_TCCR0_LPRX_TOCNT15_Msk
  7552. #define DSI_TCCR0_HSTX_TOCNT_Pos (16U)
  7553. #define DSI_TCCR0_HSTX_TOCNT_Msk (0xFFFFUL << DSI_TCCR0_HSTX_TOCNT_Pos) /*!< 0xFFFF0000 */
  7554. #define DSI_TCCR0_HSTX_TOCNT DSI_TCCR0_HSTX_TOCNT_Msk /*!< High-Speed Transmission Timeout Counter */
  7555. #define DSI_TCCR0_HSTX_TOCNT0_Pos (16U)
  7556. #define DSI_TCCR0_HSTX_TOCNT0_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT0_Pos) /*!< 0x00010000 */
  7557. #define DSI_TCCR0_HSTX_TOCNT0 DSI_TCCR0_HSTX_TOCNT0_Msk
  7558. #define DSI_TCCR0_HSTX_TOCNT1_Pos (17U)
  7559. #define DSI_TCCR0_HSTX_TOCNT1_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT1_Pos) /*!< 0x00020000 */
  7560. #define DSI_TCCR0_HSTX_TOCNT1 DSI_TCCR0_HSTX_TOCNT1_Msk
  7561. #define DSI_TCCR0_HSTX_TOCNT2_Pos (18U)
  7562. #define DSI_TCCR0_HSTX_TOCNT2_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT2_Pos) /*!< 0x00040000 */
  7563. #define DSI_TCCR0_HSTX_TOCNT2 DSI_TCCR0_HSTX_TOCNT2_Msk
  7564. #define DSI_TCCR0_HSTX_TOCNT3_Pos (19U)
  7565. #define DSI_TCCR0_HSTX_TOCNT3_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT3_Pos) /*!< 0x00080000 */
  7566. #define DSI_TCCR0_HSTX_TOCNT3 DSI_TCCR0_HSTX_TOCNT3_Msk
  7567. #define DSI_TCCR0_HSTX_TOCNT4_Pos (20U)
  7568. #define DSI_TCCR0_HSTX_TOCNT4_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT4_Pos) /*!< 0x00100000 */
  7569. #define DSI_TCCR0_HSTX_TOCNT4 DSI_TCCR0_HSTX_TOCNT4_Msk
  7570. #define DSI_TCCR0_HSTX_TOCNT5_Pos (21U)
  7571. #define DSI_TCCR0_HSTX_TOCNT5_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT5_Pos) /*!< 0x00200000 */
  7572. #define DSI_TCCR0_HSTX_TOCNT5 DSI_TCCR0_HSTX_TOCNT5_Msk
  7573. #define DSI_TCCR0_HSTX_TOCNT6_Pos (22U)
  7574. #define DSI_TCCR0_HSTX_TOCNT6_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT6_Pos) /*!< 0x00400000 */
  7575. #define DSI_TCCR0_HSTX_TOCNT6 DSI_TCCR0_HSTX_TOCNT6_Msk
  7576. #define DSI_TCCR0_HSTX_TOCNT7_Pos (23U)
  7577. #define DSI_TCCR0_HSTX_TOCNT7_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT7_Pos) /*!< 0x00800000 */
  7578. #define DSI_TCCR0_HSTX_TOCNT7 DSI_TCCR0_HSTX_TOCNT7_Msk
  7579. #define DSI_TCCR0_HSTX_TOCNT8_Pos (24U)
  7580. #define DSI_TCCR0_HSTX_TOCNT8_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT8_Pos) /*!< 0x01000000 */
  7581. #define DSI_TCCR0_HSTX_TOCNT8 DSI_TCCR0_HSTX_TOCNT8_Msk
  7582. #define DSI_TCCR0_HSTX_TOCNT9_Pos (25U)
  7583. #define DSI_TCCR0_HSTX_TOCNT9_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT9_Pos) /*!< 0x02000000 */
  7584. #define DSI_TCCR0_HSTX_TOCNT9 DSI_TCCR0_HSTX_TOCNT9_Msk
  7585. #define DSI_TCCR0_HSTX_TOCNT10_Pos (26U)
  7586. #define DSI_TCCR0_HSTX_TOCNT10_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT10_Pos) /*!< 0x04000000 */
  7587. #define DSI_TCCR0_HSTX_TOCNT10 DSI_TCCR0_HSTX_TOCNT10_Msk
  7588. #define DSI_TCCR0_HSTX_TOCNT11_Pos (27U)
  7589. #define DSI_TCCR0_HSTX_TOCNT11_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT11_Pos) /*!< 0x08000000 */
  7590. #define DSI_TCCR0_HSTX_TOCNT11 DSI_TCCR0_HSTX_TOCNT11_Msk
  7591. #define DSI_TCCR0_HSTX_TOCNT12_Pos (28U)
  7592. #define DSI_TCCR0_HSTX_TOCNT12_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT12_Pos) /*!< 0x10000000 */
  7593. #define DSI_TCCR0_HSTX_TOCNT12 DSI_TCCR0_HSTX_TOCNT12_Msk
  7594. #define DSI_TCCR0_HSTX_TOCNT13_Pos (29U)
  7595. #define DSI_TCCR0_HSTX_TOCNT13_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT13_Pos) /*!< 0x20000000 */
  7596. #define DSI_TCCR0_HSTX_TOCNT13 DSI_TCCR0_HSTX_TOCNT13_Msk
  7597. #define DSI_TCCR0_HSTX_TOCNT14_Pos (30U)
  7598. #define DSI_TCCR0_HSTX_TOCNT14_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT14_Pos) /*!< 0x40000000 */
  7599. #define DSI_TCCR0_HSTX_TOCNT14 DSI_TCCR0_HSTX_TOCNT14_Msk
  7600. #define DSI_TCCR0_HSTX_TOCNT15_Pos (31U)
  7601. #define DSI_TCCR0_HSTX_TOCNT15_Msk (0x1UL << DSI_TCCR0_HSTX_TOCNT15_Pos) /*!< 0x80000000 */
  7602. #define DSI_TCCR0_HSTX_TOCNT15 DSI_TCCR0_HSTX_TOCNT15_Msk
  7603. /******************* Bit definition for DSI_TCCR1 register **************/
  7604. #define DSI_TCCR1_HSRD_TOCNT_Pos (0U)
  7605. #define DSI_TCCR1_HSRD_TOCNT_Msk (0xFFFFUL << DSI_TCCR1_HSRD_TOCNT_Pos) /*!< 0x0000FFFF */
  7606. #define DSI_TCCR1_HSRD_TOCNT DSI_TCCR1_HSRD_TOCNT_Msk /*!< High-Speed Read Timeout Counter */
  7607. #define DSI_TCCR1_HSRD_TOCNT0_Pos (0U)
  7608. #define DSI_TCCR1_HSRD_TOCNT0_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT0_Pos) /*!< 0x00000001 */
  7609. #define DSI_TCCR1_HSRD_TOCNT0 DSI_TCCR1_HSRD_TOCNT0_Msk
  7610. #define DSI_TCCR1_HSRD_TOCNT1_Pos (1U)
  7611. #define DSI_TCCR1_HSRD_TOCNT1_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT1_Pos) /*!< 0x00000002 */
  7612. #define DSI_TCCR1_HSRD_TOCNT1 DSI_TCCR1_HSRD_TOCNT1_Msk
  7613. #define DSI_TCCR1_HSRD_TOCNT2_Pos (2U)
  7614. #define DSI_TCCR1_HSRD_TOCNT2_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT2_Pos) /*!< 0x00000004 */
  7615. #define DSI_TCCR1_HSRD_TOCNT2 DSI_TCCR1_HSRD_TOCNT2_Msk
  7616. #define DSI_TCCR1_HSRD_TOCNT3_Pos (3U)
  7617. #define DSI_TCCR1_HSRD_TOCNT3_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT3_Pos) /*!< 0x00000008 */
  7618. #define DSI_TCCR1_HSRD_TOCNT3 DSI_TCCR1_HSRD_TOCNT3_Msk
  7619. #define DSI_TCCR1_HSRD_TOCNT4_Pos (4U)
  7620. #define DSI_TCCR1_HSRD_TOCNT4_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT4_Pos) /*!< 0x00000010 */
  7621. #define DSI_TCCR1_HSRD_TOCNT4 DSI_TCCR1_HSRD_TOCNT4_Msk
  7622. #define DSI_TCCR1_HSRD_TOCNT5_Pos (5U)
  7623. #define DSI_TCCR1_HSRD_TOCNT5_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT5_Pos) /*!< 0x00000020 */
  7624. #define DSI_TCCR1_HSRD_TOCNT5 DSI_TCCR1_HSRD_TOCNT5_Msk
  7625. #define DSI_TCCR1_HSRD_TOCNT6_Pos (6U)
  7626. #define DSI_TCCR1_HSRD_TOCNT6_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT6_Pos) /*!< 0x00000040 */
  7627. #define DSI_TCCR1_HSRD_TOCNT6 DSI_TCCR1_HSRD_TOCNT6_Msk
  7628. #define DSI_TCCR1_HSRD_TOCNT7_Pos (7U)
  7629. #define DSI_TCCR1_HSRD_TOCNT7_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT7_Pos) /*!< 0x00000080 */
  7630. #define DSI_TCCR1_HSRD_TOCNT7 DSI_TCCR1_HSRD_TOCNT7_Msk
  7631. #define DSI_TCCR1_HSRD_TOCNT8_Pos (8U)
  7632. #define DSI_TCCR1_HSRD_TOCNT8_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT8_Pos) /*!< 0x00000100 */
  7633. #define DSI_TCCR1_HSRD_TOCNT8 DSI_TCCR1_HSRD_TOCNT8_Msk
  7634. #define DSI_TCCR1_HSRD_TOCNT9_Pos (9U)
  7635. #define DSI_TCCR1_HSRD_TOCNT9_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT9_Pos) /*!< 0x00000200 */
  7636. #define DSI_TCCR1_HSRD_TOCNT9 DSI_TCCR1_HSRD_TOCNT9_Msk
  7637. #define DSI_TCCR1_HSRD_TOCNT10_Pos (10U)
  7638. #define DSI_TCCR1_HSRD_TOCNT10_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT10_Pos) /*!< 0x00000400 */
  7639. #define DSI_TCCR1_HSRD_TOCNT10 DSI_TCCR1_HSRD_TOCNT10_Msk
  7640. #define DSI_TCCR1_HSRD_TOCNT11_Pos (11U)
  7641. #define DSI_TCCR1_HSRD_TOCNT11_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT11_Pos) /*!< 0x00000800 */
  7642. #define DSI_TCCR1_HSRD_TOCNT11 DSI_TCCR1_HSRD_TOCNT11_Msk
  7643. #define DSI_TCCR1_HSRD_TOCNT12_Pos (12U)
  7644. #define DSI_TCCR1_HSRD_TOCNT12_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT12_Pos) /*!< 0x00001000 */
  7645. #define DSI_TCCR1_HSRD_TOCNT12 DSI_TCCR1_HSRD_TOCNT12_Msk
  7646. #define DSI_TCCR1_HSRD_TOCNT13_Pos (13U)
  7647. #define DSI_TCCR1_HSRD_TOCNT13_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT13_Pos) /*!< 0x00002000 */
  7648. #define DSI_TCCR1_HSRD_TOCNT13 DSI_TCCR1_HSRD_TOCNT13_Msk
  7649. #define DSI_TCCR1_HSRD_TOCNT14_Pos (14U)
  7650. #define DSI_TCCR1_HSRD_TOCNT14_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT14_Pos) /*!< 0x00004000 */
  7651. #define DSI_TCCR1_HSRD_TOCNT14 DSI_TCCR1_HSRD_TOCNT14_Msk
  7652. #define DSI_TCCR1_HSRD_TOCNT15_Pos (15U)
  7653. #define DSI_TCCR1_HSRD_TOCNT15_Msk (0x1UL << DSI_TCCR1_HSRD_TOCNT15_Pos) /*!< 0x00008000 */
  7654. #define DSI_TCCR1_HSRD_TOCNT15 DSI_TCCR1_HSRD_TOCNT15_Msk
  7655. /******************* Bit definition for DSI_TCCR2 register **************/
  7656. #define DSI_TCCR2_LPRD_TOCNT_Pos (0U)
  7657. #define DSI_TCCR2_LPRD_TOCNT_Msk (0xFFFFUL << DSI_TCCR2_LPRD_TOCNT_Pos) /*!< 0x0000FFFF */
  7658. #define DSI_TCCR2_LPRD_TOCNT DSI_TCCR2_LPRD_TOCNT_Msk /*!< Low-Power Read Timeout Counter */
  7659. #define DSI_TCCR2_LPRD_TOCNT0_Pos (0U)
  7660. #define DSI_TCCR2_LPRD_TOCNT0_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT0_Pos) /*!< 0x00000001 */
  7661. #define DSI_TCCR2_LPRD_TOCNT0 DSI_TCCR2_LPRD_TOCNT0_Msk
  7662. #define DSI_TCCR2_LPRD_TOCNT1_Pos (1U)
  7663. #define DSI_TCCR2_LPRD_TOCNT1_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT1_Pos) /*!< 0x00000002 */
  7664. #define DSI_TCCR2_LPRD_TOCNT1 DSI_TCCR2_LPRD_TOCNT1_Msk
  7665. #define DSI_TCCR2_LPRD_TOCNT2_Pos (2U)
  7666. #define DSI_TCCR2_LPRD_TOCNT2_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT2_Pos) /*!< 0x00000004 */
  7667. #define DSI_TCCR2_LPRD_TOCNT2 DSI_TCCR2_LPRD_TOCNT2_Msk
  7668. #define DSI_TCCR2_LPRD_TOCNT3_Pos (3U)
  7669. #define DSI_TCCR2_LPRD_TOCNT3_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT3_Pos) /*!< 0x00000008 */
  7670. #define DSI_TCCR2_LPRD_TOCNT3 DSI_TCCR2_LPRD_TOCNT3_Msk
  7671. #define DSI_TCCR2_LPRD_TOCNT4_Pos (4U)
  7672. #define DSI_TCCR2_LPRD_TOCNT4_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT4_Pos) /*!< 0x00000010 */
  7673. #define DSI_TCCR2_LPRD_TOCNT4 DSI_TCCR2_LPRD_TOCNT4_Msk
  7674. #define DSI_TCCR2_LPRD_TOCNT5_Pos (5U)
  7675. #define DSI_TCCR2_LPRD_TOCNT5_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT5_Pos) /*!< 0x00000020 */
  7676. #define DSI_TCCR2_LPRD_TOCNT5 DSI_TCCR2_LPRD_TOCNT5_Msk
  7677. #define DSI_TCCR2_LPRD_TOCNT6_Pos (6U)
  7678. #define DSI_TCCR2_LPRD_TOCNT6_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT6_Pos) /*!< 0x00000040 */
  7679. #define DSI_TCCR2_LPRD_TOCNT6 DSI_TCCR2_LPRD_TOCNT6_Msk
  7680. #define DSI_TCCR2_LPRD_TOCNT7_Pos (7U)
  7681. #define DSI_TCCR2_LPRD_TOCNT7_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT7_Pos) /*!< 0x00000080 */
  7682. #define DSI_TCCR2_LPRD_TOCNT7 DSI_TCCR2_LPRD_TOCNT7_Msk
  7683. #define DSI_TCCR2_LPRD_TOCNT8_Pos (8U)
  7684. #define DSI_TCCR2_LPRD_TOCNT8_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT8_Pos) /*!< 0x00000100 */
  7685. #define DSI_TCCR2_LPRD_TOCNT8 DSI_TCCR2_LPRD_TOCNT8_Msk
  7686. #define DSI_TCCR2_LPRD_TOCNT9_Pos (9U)
  7687. #define DSI_TCCR2_LPRD_TOCNT9_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT9_Pos) /*!< 0x00000200 */
  7688. #define DSI_TCCR2_LPRD_TOCNT9 DSI_TCCR2_LPRD_TOCNT9_Msk
  7689. #define DSI_TCCR2_LPRD_TOCNT10_Pos (10U)
  7690. #define DSI_TCCR2_LPRD_TOCNT10_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT10_Pos) /*!< 0x00000400 */
  7691. #define DSI_TCCR2_LPRD_TOCNT10 DSI_TCCR2_LPRD_TOCNT10_Msk
  7692. #define DSI_TCCR2_LPRD_TOCNT11_Pos (11U)
  7693. #define DSI_TCCR2_LPRD_TOCNT11_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT11_Pos) /*!< 0x00000800 */
  7694. #define DSI_TCCR2_LPRD_TOCNT11 DSI_TCCR2_LPRD_TOCNT11_Msk
  7695. #define DSI_TCCR2_LPRD_TOCNT12_Pos (12U)
  7696. #define DSI_TCCR2_LPRD_TOCNT12_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT12_Pos) /*!< 0x00001000 */
  7697. #define DSI_TCCR2_LPRD_TOCNT12 DSI_TCCR2_LPRD_TOCNT12_Msk
  7698. #define DSI_TCCR2_LPRD_TOCNT13_Pos (13U)
  7699. #define DSI_TCCR2_LPRD_TOCNT13_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT13_Pos) /*!< 0x00002000 */
  7700. #define DSI_TCCR2_LPRD_TOCNT13 DSI_TCCR2_LPRD_TOCNT13_Msk
  7701. #define DSI_TCCR2_LPRD_TOCNT14_Pos (14U)
  7702. #define DSI_TCCR2_LPRD_TOCNT14_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT14_Pos) /*!< 0x00004000 */
  7703. #define DSI_TCCR2_LPRD_TOCNT14 DSI_TCCR2_LPRD_TOCNT14_Msk
  7704. #define DSI_TCCR2_LPRD_TOCNT15_Pos (15U)
  7705. #define DSI_TCCR2_LPRD_TOCNT15_Msk (0x1UL << DSI_TCCR2_LPRD_TOCNT15_Pos) /*!< 0x00008000 */
  7706. #define DSI_TCCR2_LPRD_TOCNT15 DSI_TCCR2_LPRD_TOCNT15_Msk
  7707. /******************* Bit definition for DSI_TCCR3 register **************/
  7708. #define DSI_TCCR3_HSWR_TOCNT_Pos (0U)
  7709. #define DSI_TCCR3_HSWR_TOCNT_Msk (0xFFFFUL << DSI_TCCR3_HSWR_TOCNT_Pos) /*!< 0x0000FFFF */
  7710. #define DSI_TCCR3_HSWR_TOCNT DSI_TCCR3_HSWR_TOCNT_Msk /*!< High-Speed Write Timeout Counter */
  7711. #define DSI_TCCR3_HSWR_TOCNT0_Pos (0U)
  7712. #define DSI_TCCR3_HSWR_TOCNT0_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT0_Pos) /*!< 0x00000001 */
  7713. #define DSI_TCCR3_HSWR_TOCNT0 DSI_TCCR3_HSWR_TOCNT0_Msk
  7714. #define DSI_TCCR3_HSWR_TOCNT1_Pos (1U)
  7715. #define DSI_TCCR3_HSWR_TOCNT1_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT1_Pos) /*!< 0x00000002 */
  7716. #define DSI_TCCR3_HSWR_TOCNT1 DSI_TCCR3_HSWR_TOCNT1_Msk
  7717. #define DSI_TCCR3_HSWR_TOCNT2_Pos (2U)
  7718. #define DSI_TCCR3_HSWR_TOCNT2_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT2_Pos) /*!< 0x00000004 */
  7719. #define DSI_TCCR3_HSWR_TOCNT2 DSI_TCCR3_HSWR_TOCNT2_Msk
  7720. #define DSI_TCCR3_HSWR_TOCNT3_Pos (3U)
  7721. #define DSI_TCCR3_HSWR_TOCNT3_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT3_Pos) /*!< 0x00000008 */
  7722. #define DSI_TCCR3_HSWR_TOCNT3 DSI_TCCR3_HSWR_TOCNT3_Msk
  7723. #define DSI_TCCR3_HSWR_TOCNT4_Pos (4U)
  7724. #define DSI_TCCR3_HSWR_TOCNT4_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT4_Pos) /*!< 0x00000010 */
  7725. #define DSI_TCCR3_HSWR_TOCNT4 DSI_TCCR3_HSWR_TOCNT4_Msk
  7726. #define DSI_TCCR3_HSWR_TOCNT5_Pos (5U)
  7727. #define DSI_TCCR3_HSWR_TOCNT5_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT5_Pos) /*!< 0x00000020 */
  7728. #define DSI_TCCR3_HSWR_TOCNT5 DSI_TCCR3_HSWR_TOCNT5_Msk
  7729. #define DSI_TCCR3_HSWR_TOCNT6_Pos (6U)
  7730. #define DSI_TCCR3_HSWR_TOCNT6_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT6_Pos) /*!< 0x00000040 */
  7731. #define DSI_TCCR3_HSWR_TOCNT6 DSI_TCCR3_HSWR_TOCNT6_Msk
  7732. #define DSI_TCCR3_HSWR_TOCNT7_Pos (7U)
  7733. #define DSI_TCCR3_HSWR_TOCNT7_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT7_Pos) /*!< 0x00000080 */
  7734. #define DSI_TCCR3_HSWR_TOCNT7 DSI_TCCR3_HSWR_TOCNT7_Msk
  7735. #define DSI_TCCR3_HSWR_TOCNT8_Pos (8U)
  7736. #define DSI_TCCR3_HSWR_TOCNT8_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT8_Pos) /*!< 0x00000100 */
  7737. #define DSI_TCCR3_HSWR_TOCNT8 DSI_TCCR3_HSWR_TOCNT8_Msk
  7738. #define DSI_TCCR3_HSWR_TOCNT9_Pos (9U)
  7739. #define DSI_TCCR3_HSWR_TOCNT9_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT9_Pos) /*!< 0x00000200 */
  7740. #define DSI_TCCR3_HSWR_TOCNT9 DSI_TCCR3_HSWR_TOCNT9_Msk
  7741. #define DSI_TCCR3_HSWR_TOCNT10_Pos (10U)
  7742. #define DSI_TCCR3_HSWR_TOCNT10_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT10_Pos) /*!< 0x00000400 */
  7743. #define DSI_TCCR3_HSWR_TOCNT10 DSI_TCCR3_HSWR_TOCNT10_Msk
  7744. #define DSI_TCCR3_HSWR_TOCNT11_Pos (11U)
  7745. #define DSI_TCCR3_HSWR_TOCNT11_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT11_Pos) /*!< 0x00000800 */
  7746. #define DSI_TCCR3_HSWR_TOCNT11 DSI_TCCR3_HSWR_TOCNT11_Msk
  7747. #define DSI_TCCR3_HSWR_TOCNT12_Pos (12U)
  7748. #define DSI_TCCR3_HSWR_TOCNT12_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT12_Pos) /*!< 0x00001000 */
  7749. #define DSI_TCCR3_HSWR_TOCNT12 DSI_TCCR3_HSWR_TOCNT12_Msk
  7750. #define DSI_TCCR3_HSWR_TOCNT13_Pos (13U)
  7751. #define DSI_TCCR3_HSWR_TOCNT13_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT13_Pos) /*!< 0x00002000 */
  7752. #define DSI_TCCR3_HSWR_TOCNT13 DSI_TCCR3_HSWR_TOCNT13_Msk
  7753. #define DSI_TCCR3_HSWR_TOCNT14_Pos (14U)
  7754. #define DSI_TCCR3_HSWR_TOCNT14_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT14_Pos) /*!< 0x00004000 */
  7755. #define DSI_TCCR3_HSWR_TOCNT14 DSI_TCCR3_HSWR_TOCNT14_Msk
  7756. #define DSI_TCCR3_HSWR_TOCNT15_Pos (15U)
  7757. #define DSI_TCCR3_HSWR_TOCNT15_Msk (0x1UL << DSI_TCCR3_HSWR_TOCNT15_Pos) /*!< 0x00008000 */
  7758. #define DSI_TCCR3_HSWR_TOCNT15 DSI_TCCR3_HSWR_TOCNT15_Msk
  7759. #define DSI_TCCR3_PM_Pos (24U)
  7760. #define DSI_TCCR3_PM_Msk (0x1UL << DSI_TCCR3_PM_Pos) /*!< 0x01000000 */
  7761. #define DSI_TCCR3_PM DSI_TCCR3_PM_Msk /*!< Presp Mode */
  7762. /******************* Bit definition for DSI_TCCR4 register **************/
  7763. #define DSI_TCCR4_LPWR_TOCNT_Pos (0U)
  7764. #define DSI_TCCR4_LPWR_TOCNT_Msk (0xFFFFUL << DSI_TCCR4_LPWR_TOCNT_Pos) /*!< 0x0000FFFF */
  7765. #define DSI_TCCR4_LPWR_TOCNT DSI_TCCR4_LPWR_TOCNT_Msk /*!< Low-Power Write Timeout Counter */
  7766. #define DSI_TCCR4_LPWR_TOCNT0_Pos (0U)
  7767. #define DSI_TCCR4_LPWR_TOCNT0_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT0_Pos) /*!< 0x00000001 */
  7768. #define DSI_TCCR4_LPWR_TOCNT0 DSI_TCCR4_LPWR_TOCNT0_Msk
  7769. #define DSI_TCCR4_LPWR_TOCNT1_Pos (1U)
  7770. #define DSI_TCCR4_LPWR_TOCNT1_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT1_Pos) /*!< 0x00000002 */
  7771. #define DSI_TCCR4_LPWR_TOCNT1 DSI_TCCR4_LPWR_TOCNT1_Msk
  7772. #define DSI_TCCR4_LPWR_TOCNT2_Pos (2U)
  7773. #define DSI_TCCR4_LPWR_TOCNT2_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT2_Pos) /*!< 0x00000004 */
  7774. #define DSI_TCCR4_LPWR_TOCNT2 DSI_TCCR4_LPWR_TOCNT2_Msk
  7775. #define DSI_TCCR4_LPWR_TOCNT3_Pos (3U)
  7776. #define DSI_TCCR4_LPWR_TOCNT3_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT3_Pos) /*!< 0x00000008 */
  7777. #define DSI_TCCR4_LPWR_TOCNT3 DSI_TCCR4_LPWR_TOCNT3_Msk
  7778. #define DSI_TCCR4_LPWR_TOCNT4_Pos (4U)
  7779. #define DSI_TCCR4_LPWR_TOCNT4_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT4_Pos) /*!< 0x00000010 */
  7780. #define DSI_TCCR4_LPWR_TOCNT4 DSI_TCCR4_LPWR_TOCNT4_Msk
  7781. #define DSI_TCCR4_LPWR_TOCNT5_Pos (5U)
  7782. #define DSI_TCCR4_LPWR_TOCNT5_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT5_Pos) /*!< 0x00000020 */
  7783. #define DSI_TCCR4_LPWR_TOCNT5 DSI_TCCR4_LPWR_TOCNT5_Msk
  7784. #define DSI_TCCR4_LPWR_TOCNT6_Pos (6U)
  7785. #define DSI_TCCR4_LPWR_TOCNT6_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT6_Pos) /*!< 0x00000040 */
  7786. #define DSI_TCCR4_LPWR_TOCNT6 DSI_TCCR4_LPWR_TOCNT6_Msk
  7787. #define DSI_TCCR4_LPWR_TOCNT7_Pos (7U)
  7788. #define DSI_TCCR4_LPWR_TOCNT7_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT7_Pos) /*!< 0x00000080 */
  7789. #define DSI_TCCR4_LPWR_TOCNT7 DSI_TCCR4_LPWR_TOCNT7_Msk
  7790. #define DSI_TCCR4_LPWR_TOCNT8_Pos (8U)
  7791. #define DSI_TCCR4_LPWR_TOCNT8_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT8_Pos) /*!< 0x00000100 */
  7792. #define DSI_TCCR4_LPWR_TOCNT8 DSI_TCCR4_LPWR_TOCNT8_Msk
  7793. #define DSI_TCCR4_LPWR_TOCNT9_Pos (9U)
  7794. #define DSI_TCCR4_LPWR_TOCNT9_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT9_Pos) /*!< 0x00000200 */
  7795. #define DSI_TCCR4_LPWR_TOCNT9 DSI_TCCR4_LPWR_TOCNT9_Msk
  7796. #define DSI_TCCR4_LPWR_TOCNT10_Pos (10U)
  7797. #define DSI_TCCR4_LPWR_TOCNT10_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT10_Pos) /*!< 0x00000400 */
  7798. #define DSI_TCCR4_LPWR_TOCNT10 DSI_TCCR4_LPWR_TOCNT10_Msk
  7799. #define DSI_TCCR4_LPWR_TOCNT11_Pos (11U)
  7800. #define DSI_TCCR4_LPWR_TOCNT11_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT11_Pos) /*!< 0x00000800 */
  7801. #define DSI_TCCR4_LPWR_TOCNT11 DSI_TCCR4_LPWR_TOCNT11_Msk
  7802. #define DSI_TCCR4_LPWR_TOCNT12_Pos (12U)
  7803. #define DSI_TCCR4_LPWR_TOCNT12_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT12_Pos) /*!< 0x00001000 */
  7804. #define DSI_TCCR4_LPWR_TOCNT12 DSI_TCCR4_LPWR_TOCNT12_Msk
  7805. #define DSI_TCCR4_LPWR_TOCNT13_Pos (13U)
  7806. #define DSI_TCCR4_LPWR_TOCNT13_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT13_Pos) /*!< 0x00002000 */
  7807. #define DSI_TCCR4_LPWR_TOCNT13 DSI_TCCR4_LPWR_TOCNT13_Msk
  7808. #define DSI_TCCR4_LPWR_TOCNT14_Pos (14U)
  7809. #define DSI_TCCR4_LPWR_TOCNT14_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT14_Pos) /*!< 0x00004000 */
  7810. #define DSI_TCCR4_LPWR_TOCNT14 DSI_TCCR4_LPWR_TOCNT14_Msk
  7811. #define DSI_TCCR4_LPWR_TOCNT15_Pos (15U)
  7812. #define DSI_TCCR4_LPWR_TOCNT15_Msk (0x1UL << DSI_TCCR4_LPWR_TOCNT15_Pos) /*!< 0x00008000 */
  7813. #define DSI_TCCR4_LPWR_TOCNT15 DSI_TCCR4_LPWR_TOCNT15_Msk
  7814. /******************* Bit definition for DSI_TCCR5 register **************/
  7815. #define DSI_TCCR5_BTA_TOCNT_Pos (0U)
  7816. #define DSI_TCCR5_BTA_TOCNT_Msk (0xFFFFUL << DSI_TCCR5_BTA_TOCNT_Pos) /*!< 0x0000FFFF */
  7817. #define DSI_TCCR5_BTA_TOCNT DSI_TCCR5_BTA_TOCNT_Msk /*!< Bus-Turn-Around Timeout Counter */
  7818. #define DSI_TCCR5_BTA_TOCNT0_Pos (0U)
  7819. #define DSI_TCCR5_BTA_TOCNT0_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT0_Pos) /*!< 0x00000001 */
  7820. #define DSI_TCCR5_BTA_TOCNT0 DSI_TCCR5_BTA_TOCNT0_Msk
  7821. #define DSI_TCCR5_BTA_TOCNT1_Pos (1U)
  7822. #define DSI_TCCR5_BTA_TOCNT1_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT1_Pos) /*!< 0x00000002 */
  7823. #define DSI_TCCR5_BTA_TOCNT1 DSI_TCCR5_BTA_TOCNT1_Msk
  7824. #define DSI_TCCR5_BTA_TOCNT2_Pos (2U)
  7825. #define DSI_TCCR5_BTA_TOCNT2_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT2_Pos) /*!< 0x00000004 */
  7826. #define DSI_TCCR5_BTA_TOCNT2 DSI_TCCR5_BTA_TOCNT2_Msk
  7827. #define DSI_TCCR5_BTA_TOCNT3_Pos (3U)
  7828. #define DSI_TCCR5_BTA_TOCNT3_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT3_Pos) /*!< 0x00000008 */
  7829. #define DSI_TCCR5_BTA_TOCNT3 DSI_TCCR5_BTA_TOCNT3_Msk
  7830. #define DSI_TCCR5_BTA_TOCNT4_Pos (4U)
  7831. #define DSI_TCCR5_BTA_TOCNT4_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT4_Pos) /*!< 0x00000010 */
  7832. #define DSI_TCCR5_BTA_TOCNT4 DSI_TCCR5_BTA_TOCNT4_Msk
  7833. #define DSI_TCCR5_BTA_TOCNT5_Pos (5U)
  7834. #define DSI_TCCR5_BTA_TOCNT5_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT5_Pos) /*!< 0x00000020 */
  7835. #define DSI_TCCR5_BTA_TOCNT5 DSI_TCCR5_BTA_TOCNT5_Msk
  7836. #define DSI_TCCR5_BTA_TOCNT6_Pos (6U)
  7837. #define DSI_TCCR5_BTA_TOCNT6_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT6_Pos) /*!< 0x00000040 */
  7838. #define DSI_TCCR5_BTA_TOCNT6 DSI_TCCR5_BTA_TOCNT6_Msk
  7839. #define DSI_TCCR5_BTA_TOCNT7_Pos (7U)
  7840. #define DSI_TCCR5_BTA_TOCNT7_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT7_Pos) /*!< 0x00000080 */
  7841. #define DSI_TCCR5_BTA_TOCNT7 DSI_TCCR5_BTA_TOCNT7_Msk
  7842. #define DSI_TCCR5_BTA_TOCNT8_Pos (8U)
  7843. #define DSI_TCCR5_BTA_TOCNT8_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT8_Pos) /*!< 0x00000100 */
  7844. #define DSI_TCCR5_BTA_TOCNT8 DSI_TCCR5_BTA_TOCNT8_Msk
  7845. #define DSI_TCCR5_BTA_TOCNT9_Pos (9U)
  7846. #define DSI_TCCR5_BTA_TOCNT9_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT9_Pos) /*!< 0x00000200 */
  7847. #define DSI_TCCR5_BTA_TOCNT9 DSI_TCCR5_BTA_TOCNT9_Msk
  7848. #define DSI_TCCR5_BTA_TOCNT10_Pos (10U)
  7849. #define DSI_TCCR5_BTA_TOCNT10_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT10_Pos) /*!< 0x00000400 */
  7850. #define DSI_TCCR5_BTA_TOCNT10 DSI_TCCR5_BTA_TOCNT10_Msk
  7851. #define DSI_TCCR5_BTA_TOCNT11_Pos (11U)
  7852. #define DSI_TCCR5_BTA_TOCNT11_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT11_Pos) /*!< 0x00000800 */
  7853. #define DSI_TCCR5_BTA_TOCNT11 DSI_TCCR5_BTA_TOCNT11_Msk
  7854. #define DSI_TCCR5_BTA_TOCNT12_Pos (12U)
  7855. #define DSI_TCCR5_BTA_TOCNT12_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT12_Pos) /*!< 0x00001000 */
  7856. #define DSI_TCCR5_BTA_TOCNT12 DSI_TCCR5_BTA_TOCNT12_Msk
  7857. #define DSI_TCCR5_BTA_TOCNT13_Pos (13U)
  7858. #define DSI_TCCR5_BTA_TOCNT13_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT13_Pos) /*!< 0x00002000 */
  7859. #define DSI_TCCR5_BTA_TOCNT13 DSI_TCCR5_BTA_TOCNT13_Msk
  7860. #define DSI_TCCR5_BTA_TOCNT14_Pos (14U)
  7861. #define DSI_TCCR5_BTA_TOCNT14_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT14_Pos) /*!< 0x00004000 */
  7862. #define DSI_TCCR5_BTA_TOCNT14 DSI_TCCR5_BTA_TOCNT14_Msk
  7863. #define DSI_TCCR5_BTA_TOCNT15_Pos (15U)
  7864. #define DSI_TCCR5_BTA_TOCNT15_Msk (0x1UL << DSI_TCCR5_BTA_TOCNT15_Pos) /*!< 0x00008000 */
  7865. #define DSI_TCCR5_BTA_TOCNT15 DSI_TCCR5_BTA_TOCNT15_Msk
  7866. /******************* Bit definition for DSI_CLCR register ***************/
  7867. #define DSI_CLCR_DPCC_Pos (0U)
  7868. #define DSI_CLCR_DPCC_Msk (0x1UL << DSI_CLCR_DPCC_Pos) /*!< 0x00000001 */
  7869. #define DSI_CLCR_DPCC DSI_CLCR_DPCC_Msk /*!< D-PHY Clock Control */
  7870. #define DSI_CLCR_ACR_Pos (1U)
  7871. #define DSI_CLCR_ACR_Msk (0x1UL << DSI_CLCR_ACR_Pos) /*!< 0x00000002 */
  7872. #define DSI_CLCR_ACR DSI_CLCR_ACR_Msk /*!< Automatic Clocklane Control */
  7873. /******************* Bit definition for DSI_CLTCR register **************/
  7874. #define DSI_CLTCR_LP2HS_TIME_Pos (0U)
  7875. #define DSI_CLTCR_LP2HS_TIME_Msk (0x3FFUL << DSI_CLTCR_LP2HS_TIME_Pos) /*!< 0x000003FF */
  7876. #define DSI_CLTCR_LP2HS_TIME DSI_CLTCR_LP2HS_TIME_Msk /*!< Low-Power to High-Speed Time */
  7877. #define DSI_CLTCR_LP2HS_TIME0_Pos (0U)
  7878. #define DSI_CLTCR_LP2HS_TIME0_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME0_Pos) /*!< 0x00000001 */
  7879. #define DSI_CLTCR_LP2HS_TIME0 DSI_CLTCR_LP2HS_TIME0_Msk
  7880. #define DSI_CLTCR_LP2HS_TIME1_Pos (1U)
  7881. #define DSI_CLTCR_LP2HS_TIME1_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME1_Pos) /*!< 0x00000002 */
  7882. #define DSI_CLTCR_LP2HS_TIME1 DSI_CLTCR_LP2HS_TIME1_Msk
  7883. #define DSI_CLTCR_LP2HS_TIME2_Pos (2U)
  7884. #define DSI_CLTCR_LP2HS_TIME2_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME2_Pos) /*!< 0x00000004 */
  7885. #define DSI_CLTCR_LP2HS_TIME2 DSI_CLTCR_LP2HS_TIME2_Msk
  7886. #define DSI_CLTCR_LP2HS_TIME3_Pos (3U)
  7887. #define DSI_CLTCR_LP2HS_TIME3_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME3_Pos) /*!< 0x00000008 */
  7888. #define DSI_CLTCR_LP2HS_TIME3 DSI_CLTCR_LP2HS_TIME3_Msk
  7889. #define DSI_CLTCR_LP2HS_TIME4_Pos (4U)
  7890. #define DSI_CLTCR_LP2HS_TIME4_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME4_Pos) /*!< 0x00000010 */
  7891. #define DSI_CLTCR_LP2HS_TIME4 DSI_CLTCR_LP2HS_TIME4_Msk
  7892. #define DSI_CLTCR_LP2HS_TIME5_Pos (5U)
  7893. #define DSI_CLTCR_LP2HS_TIME5_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME5_Pos) /*!< 0x00000020 */
  7894. #define DSI_CLTCR_LP2HS_TIME5 DSI_CLTCR_LP2HS_TIME5_Msk
  7895. #define DSI_CLTCR_LP2HS_TIME6_Pos (6U)
  7896. #define DSI_CLTCR_LP2HS_TIME6_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME6_Pos) /*!< 0x00000040 */
  7897. #define DSI_CLTCR_LP2HS_TIME6 DSI_CLTCR_LP2HS_TIME6_Msk
  7898. #define DSI_CLTCR_LP2HS_TIME7_Pos (7U)
  7899. #define DSI_CLTCR_LP2HS_TIME7_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME7_Pos) /*!< 0x00000080 */
  7900. #define DSI_CLTCR_LP2HS_TIME7 DSI_CLTCR_LP2HS_TIME7_Msk
  7901. #define DSI_CLTCR_LP2HS_TIME8_Pos (8U)
  7902. #define DSI_CLTCR_LP2HS_TIME8_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME8_Pos) /*!< 0x00000100 */
  7903. #define DSI_CLTCR_LP2HS_TIME8 DSI_CLTCR_LP2HS_TIME8_Msk
  7904. #define DSI_CLTCR_LP2HS_TIME9_Pos (9U)
  7905. #define DSI_CLTCR_LP2HS_TIME9_Msk (0x1UL << DSI_CLTCR_LP2HS_TIME9_Pos) /*!< 0x00000200 */
  7906. #define DSI_CLTCR_LP2HS_TIME9 DSI_CLTCR_LP2HS_TIME9_Msk
  7907. #define DSI_CLTCR_HS2LP_TIME_Pos (16U)
  7908. #define DSI_CLTCR_HS2LP_TIME_Msk (0x3FFUL << DSI_CLTCR_HS2LP_TIME_Pos) /*!< 0x03FF0000 */
  7909. #define DSI_CLTCR_HS2LP_TIME DSI_CLTCR_HS2LP_TIME_Msk /*!< High-Speed to Low-Power Time */
  7910. #define DSI_CLTCR_HS2LP_TIME0_Pos (16U)
  7911. #define DSI_CLTCR_HS2LP_TIME0_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME0_Pos) /*!< 0x00010000 */
  7912. #define DSI_CLTCR_HS2LP_TIME0 DSI_CLTCR_HS2LP_TIME0_Msk
  7913. #define DSI_CLTCR_HS2LP_TIME1_Pos (17U)
  7914. #define DSI_CLTCR_HS2LP_TIME1_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME1_Pos) /*!< 0x00020000 */
  7915. #define DSI_CLTCR_HS2LP_TIME1 DSI_CLTCR_HS2LP_TIME1_Msk
  7916. #define DSI_CLTCR_HS2LP_TIME2_Pos (18U)
  7917. #define DSI_CLTCR_HS2LP_TIME2_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME2_Pos) /*!< 0x00040000 */
  7918. #define DSI_CLTCR_HS2LP_TIME2 DSI_CLTCR_HS2LP_TIME2_Msk
  7919. #define DSI_CLTCR_HS2LP_TIME3_Pos (19U)
  7920. #define DSI_CLTCR_HS2LP_TIME3_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME3_Pos) /*!< 0x00080000 */
  7921. #define DSI_CLTCR_HS2LP_TIME3 DSI_CLTCR_HS2LP_TIME3_Msk
  7922. #define DSI_CLTCR_HS2LP_TIME4_Pos (20U)
  7923. #define DSI_CLTCR_HS2LP_TIME4_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME4_Pos) /*!< 0x00100000 */
  7924. #define DSI_CLTCR_HS2LP_TIME4 DSI_CLTCR_HS2LP_TIME4_Msk
  7925. #define DSI_CLTCR_HS2LP_TIME5_Pos (21U)
  7926. #define DSI_CLTCR_HS2LP_TIME5_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME5_Pos) /*!< 0x00200000 */
  7927. #define DSI_CLTCR_HS2LP_TIME5 DSI_CLTCR_HS2LP_TIME5_Msk
  7928. #define DSI_CLTCR_HS2LP_TIME6_Pos (22U)
  7929. #define DSI_CLTCR_HS2LP_TIME6_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME6_Pos) /*!< 0x00400000 */
  7930. #define DSI_CLTCR_HS2LP_TIME6 DSI_CLTCR_HS2LP_TIME6_Msk
  7931. #define DSI_CLTCR_HS2LP_TIME7_Pos (23U)
  7932. #define DSI_CLTCR_HS2LP_TIME7_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME7_Pos) /*!< 0x00800000 */
  7933. #define DSI_CLTCR_HS2LP_TIME7 DSI_CLTCR_HS2LP_TIME7_Msk
  7934. #define DSI_CLTCR_HS2LP_TIME8_Pos (24U)
  7935. #define DSI_CLTCR_HS2LP_TIME8_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME8_Pos) /*!< 0x01000000 */
  7936. #define DSI_CLTCR_HS2LP_TIME8 DSI_CLTCR_HS2LP_TIME8_Msk
  7937. #define DSI_CLTCR_HS2LP_TIME9_Pos (25U)
  7938. #define DSI_CLTCR_HS2LP_TIME9_Msk (0x1UL << DSI_CLTCR_HS2LP_TIME9_Pos) /*!< 0x02000000 */
  7939. #define DSI_CLTCR_HS2LP_TIME9 DSI_CLTCR_HS2LP_TIME9_Msk
  7940. /******************* Bit definition for DSI_DLTCR register **************/
  7941. #define DSI_DLTCR_LP2HS_TIME_Pos (0U)
  7942. #define DSI_DLTCR_LP2HS_TIME_Msk (0x3FFUL << DSI_DLTCR_LP2HS_TIME_Pos) /*!< 0x000003FF */
  7943. #define DSI_DLTCR_LP2HS_TIME DSI_DLTCR_LP2HS_TIME_Msk /*!< Low-Power To High-Speed Time */
  7944. #define DSI_DLTCR_LP2HS_TIME0_Pos (0U)
  7945. #define DSI_DLTCR_LP2HS_TIME0_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME0_Pos) /*!< 0x00000001 */
  7946. #define DSI_DLTCR_LP2HS_TIME0 DSI_DLTCR_LP2HS_TIME0_Msk
  7947. #define DSI_DLTCR_LP2HS_TIME1_Pos (1U)
  7948. #define DSI_DLTCR_LP2HS_TIME1_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME1_Pos) /*!< 0x00000002 */
  7949. #define DSI_DLTCR_LP2HS_TIME1 DSI_DLTCR_LP2HS_TIME1_Msk
  7950. #define DSI_DLTCR_LP2HS_TIME2_Pos (2U)
  7951. #define DSI_DLTCR_LP2HS_TIME2_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME2_Pos) /*!< 0x00000004 */
  7952. #define DSI_DLTCR_LP2HS_TIME2 DSI_DLTCR_LP2HS_TIME2_Msk
  7953. #define DSI_DLTCR_LP2HS_TIME3_Pos (3U)
  7954. #define DSI_DLTCR_LP2HS_TIME3_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME3_Pos) /*!< 0x00000008 */
  7955. #define DSI_DLTCR_LP2HS_TIME3 DSI_DLTCR_LP2HS_TIME3_Msk
  7956. #define DSI_DLTCR_LP2HS_TIME4_Pos (4U)
  7957. #define DSI_DLTCR_LP2HS_TIME4_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME4_Pos) /*!< 0x00000010 */
  7958. #define DSI_DLTCR_LP2HS_TIME4 DSI_DLTCR_LP2HS_TIME4_Msk
  7959. #define DSI_DLTCR_LP2HS_TIME5_Pos (5U)
  7960. #define DSI_DLTCR_LP2HS_TIME5_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME5_Pos) /*!< 0x00000020 */
  7961. #define DSI_DLTCR_LP2HS_TIME5 DSI_DLTCR_LP2HS_TIME5_Msk
  7962. #define DSI_DLTCR_LP2HS_TIME6_Pos (6U)
  7963. #define DSI_DLTCR_LP2HS_TIME6_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME6_Pos) /*!< 0x00000040 */
  7964. #define DSI_DLTCR_LP2HS_TIME6 DSI_DLTCR_LP2HS_TIME6_Msk
  7965. #define DSI_DLTCR_LP2HS_TIME7_Pos (7U)
  7966. #define DSI_DLTCR_LP2HS_TIME7_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME7_Pos) /*!< 0x00000080 */
  7967. #define DSI_DLTCR_LP2HS_TIME7 DSI_DLTCR_LP2HS_TIME7_Msk
  7968. #define DSI_DLTCR_LP2HS_TIME8_Pos (8U)
  7969. #define DSI_DLTCR_LP2HS_TIME8_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME8_Pos) /*!< 0x00000100 */
  7970. #define DSI_DLTCR_LP2HS_TIME8 DSI_DLTCR_LP2HS_TIME8_Msk
  7971. #define DSI_DLTCR_LP2HS_TIME9_Pos (9U)
  7972. #define DSI_DLTCR_LP2HS_TIME9_Msk (0x1UL << DSI_DLTCR_LP2HS_TIME9_Pos) /*!< 0x00000200 */
  7973. #define DSI_DLTCR_LP2HS_TIME9 DSI_DLTCR_LP2HS_TIME9_Msk
  7974. #define DSI_DLTCR_HS2LP_TIME_Pos (16U)
  7975. #define DSI_DLTCR_HS2LP_TIME_Msk (0x3FFUL << DSI_DLTCR_HS2LP_TIME_Pos) /*!< 0x03FF0000 */
  7976. #define DSI_DLTCR_HS2LP_TIME DSI_DLTCR_HS2LP_TIME_Msk /*!< High-Speed To Low-Power Time */
  7977. #define DSI_DLTCR_HS2LP_TIME0_Pos (16U)
  7978. #define DSI_DLTCR_HS2LP_TIME0_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME0_Pos) /*!< 0x00010000 */
  7979. #define DSI_DLTCR_HS2LP_TIME0 DSI_DLTCR_HS2LP_TIME0_Msk
  7980. #define DSI_DLTCR_HS2LP_TIME1_Pos (17U)
  7981. #define DSI_DLTCR_HS2LP_TIME1_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME1_Pos) /*!< 0x00020000 */
  7982. #define DSI_DLTCR_HS2LP_TIME1 DSI_DLTCR_HS2LP_TIME1_Msk
  7983. #define DSI_DLTCR_HS2LP_TIME2_Pos (18U)
  7984. #define DSI_DLTCR_HS2LP_TIME2_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME2_Pos) /*!< 0x00040000 */
  7985. #define DSI_DLTCR_HS2LP_TIME2 DSI_DLTCR_HS2LP_TIME2_Msk
  7986. #define DSI_DLTCR_HS2LP_TIME3_Pos (19U)
  7987. #define DSI_DLTCR_HS2LP_TIME3_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME3_Pos) /*!< 0x00080000 */
  7988. #define DSI_DLTCR_HS2LP_TIME3 DSI_DLTCR_HS2LP_TIME3_Msk
  7989. #define DSI_DLTCR_HS2LP_TIME4_Pos (20U)
  7990. #define DSI_DLTCR_HS2LP_TIME4_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME4_Pos) /*!< 0x00100000 */
  7991. #define DSI_DLTCR_HS2LP_TIME4 DSI_DLTCR_HS2LP_TIME4_Msk
  7992. #define DSI_DLTCR_HS2LP_TIME5_Pos (21U)
  7993. #define DSI_DLTCR_HS2LP_TIME5_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME5_Pos) /*!< 0x00200000 */
  7994. #define DSI_DLTCR_HS2LP_TIME5 DSI_DLTCR_HS2LP_TIME5_Msk
  7995. #define DSI_DLTCR_HS2LP_TIME6_Pos (22U)
  7996. #define DSI_DLTCR_HS2LP_TIME6_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME6_Pos) /*!< 0x00400000 */
  7997. #define DSI_DLTCR_HS2LP_TIME6 DSI_DLTCR_HS2LP_TIME6_Msk
  7998. #define DSI_DLTCR_HS2LP_TIME7_Pos (23U)
  7999. #define DSI_DLTCR_HS2LP_TIME7_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME7_Pos) /*!< 0x00800000 */
  8000. #define DSI_DLTCR_HS2LP_TIME7 DSI_DLTCR_HS2LP_TIME7_Msk
  8001. #define DSI_DLTCR_HS2LP_TIME8_Pos (24U)
  8002. #define DSI_DLTCR_HS2LP_TIME8_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME8_Pos) /*!< 0x01000000 */
  8003. #define DSI_DLTCR_HS2LP_TIME8 DSI_DLTCR_HS2LP_TIME8_Msk
  8004. #define DSI_DLTCR_HS2LP_TIME9_Pos (25U)
  8005. #define DSI_DLTCR_HS2LP_TIME9_Msk (0x1UL << DSI_DLTCR_HS2LP_TIME9_Pos) /*!< 0x02000000 */
  8006. #define DSI_DLTCR_HS2LP_TIME9 DSI_DLTCR_HS2LP_TIME9_Msk
  8007. /******************* Bit definition for DSI_PCTLR register **************/
  8008. #define DSI_PCTLR_DEN_Pos (1U)
  8009. #define DSI_PCTLR_DEN_Msk (0x1UL << DSI_PCTLR_DEN_Pos) /*!< 0x00000002 */
  8010. #define DSI_PCTLR_DEN DSI_PCTLR_DEN_Msk /*!< Digital Enable */
  8011. #define DSI_PCTLR_CKE_Pos (2U)
  8012. #define DSI_PCTLR_CKE_Msk (0x1UL << DSI_PCTLR_CKE_Pos) /*!< 0x00000004 */
  8013. #define DSI_PCTLR_CKE DSI_PCTLR_CKE_Msk /*!< Clock Enable */
  8014. /******************* Bit definition for DSI_PCONFR register *************/
  8015. #define DSI_PCONFR_NL_Pos (0U)
  8016. #define DSI_PCONFR_NL_Msk (0x3UL << DSI_PCONFR_NL_Pos) /*!< 0x00000003 */
  8017. #define DSI_PCONFR_NL DSI_PCONFR_NL_Msk /*!< Number of Lanes */
  8018. #define DSI_PCONFR_NL0_Pos (0U)
  8019. #define DSI_PCONFR_NL0_Msk (0x1UL << DSI_PCONFR_NL0_Pos) /*!< 0x00000001 */
  8020. #define DSI_PCONFR_NL0 DSI_PCONFR_NL0_Msk
  8021. #define DSI_PCONFR_NL1_Pos (1U)
  8022. #define DSI_PCONFR_NL1_Msk (0x1UL << DSI_PCONFR_NL1_Pos) /*!< 0x00000002 */
  8023. #define DSI_PCONFR_NL1 DSI_PCONFR_NL1_Msk
  8024. #define DSI_PCONFR_SW_TIME_Pos (8U)
  8025. #define DSI_PCONFR_SW_TIME_Msk (0xFFUL << DSI_PCONFR_SW_TIME_Pos) /*!< 0x0000FF00 */
  8026. #define DSI_PCONFR_SW_TIME DSI_PCONFR_SW_TIME_Msk /*!< Stop Wait Time */
  8027. #define DSI_PCONFR_SW_TIME0_Pos (8U)
  8028. #define DSI_PCONFR_SW_TIME0_Msk (0x1UL << DSI_PCONFR_SW_TIME0_Pos) /*!< 0x00000100 */
  8029. #define DSI_PCONFR_SW_TIME0 DSI_PCONFR_SW_TIME0_Msk
  8030. #define DSI_PCONFR_SW_TIME1_Pos (9U)
  8031. #define DSI_PCONFR_SW_TIME1_Msk (0x1UL << DSI_PCONFR_SW_TIME1_Pos) /*!< 0x00000200 */
  8032. #define DSI_PCONFR_SW_TIME1 DSI_PCONFR_SW_TIME1_Msk
  8033. #define DSI_PCONFR_SW_TIME2_Pos (10U)
  8034. #define DSI_PCONFR_SW_TIME2_Msk (0x1UL << DSI_PCONFR_SW_TIME2_Pos) /*!< 0x00000400 */
  8035. #define DSI_PCONFR_SW_TIME2 DSI_PCONFR_SW_TIME2_Msk
  8036. #define DSI_PCONFR_SW_TIME3_Pos (11U)
  8037. #define DSI_PCONFR_SW_TIME3_Msk (0x1UL << DSI_PCONFR_SW_TIME3_Pos) /*!< 0x00000800 */
  8038. #define DSI_PCONFR_SW_TIME3 DSI_PCONFR_SW_TIME3_Msk
  8039. #define DSI_PCONFR_SW_TIME4_Pos (12U)
  8040. #define DSI_PCONFR_SW_TIME4_Msk (0x1UL << DSI_PCONFR_SW_TIME4_Pos) /*!< 0x00001000 */
  8041. #define DSI_PCONFR_SW_TIME4 DSI_PCONFR_SW_TIME4_Msk
  8042. #define DSI_PCONFR_SW_TIME5_Pos (13U)
  8043. #define DSI_PCONFR_SW_TIME5_Msk (0x1UL << DSI_PCONFR_SW_TIME5_Pos) /*!< 0x00002000 */
  8044. #define DSI_PCONFR_SW_TIME5 DSI_PCONFR_SW_TIME5_Msk
  8045. #define DSI_PCONFR_SW_TIME6_Pos (14U)
  8046. #define DSI_PCONFR_SW_TIME6_Msk (0x1UL << DSI_PCONFR_SW_TIME6_Pos) /*!< 0x00004000 */
  8047. #define DSI_PCONFR_SW_TIME6 DSI_PCONFR_SW_TIME6_Msk
  8048. #define DSI_PCONFR_SW_TIME7_Pos (15U)
  8049. #define DSI_PCONFR_SW_TIME7_Msk (0x1UL << DSI_PCONFR_SW_TIME7_Pos) /*!< 0x00008000 */
  8050. #define DSI_PCONFR_SW_TIME7 DSI_PCONFR_SW_TIME7_Msk
  8051. /******************* Bit definition for DSI_PUCR register ***************/
  8052. #define DSI_PUCR_URCL_Pos (0U)
  8053. #define DSI_PUCR_URCL_Msk (0x1UL << DSI_PUCR_URCL_Pos) /*!< 0x00000001 */
  8054. #define DSI_PUCR_URCL DSI_PUCR_URCL_Msk /*!< ULPS Request on Clock Lane */
  8055. #define DSI_PUCR_UECL_Pos (1U)
  8056. #define DSI_PUCR_UECL_Msk (0x1UL << DSI_PUCR_UECL_Pos) /*!< 0x00000002 */
  8057. #define DSI_PUCR_UECL DSI_PUCR_UECL_Msk /*!< ULPS Exit on Clock Lane */
  8058. #define DSI_PUCR_URDL_Pos (2U)
  8059. #define DSI_PUCR_URDL_Msk (0x1UL << DSI_PUCR_URDL_Pos) /*!< 0x00000004 */
  8060. #define DSI_PUCR_URDL DSI_PUCR_URDL_Msk /*!< ULPS Request on Data Lane */
  8061. #define DSI_PUCR_UEDL_Pos (3U)
  8062. #define DSI_PUCR_UEDL_Msk (0x1UL << DSI_PUCR_UEDL_Pos) /*!< 0x00000008 */
  8063. #define DSI_PUCR_UEDL DSI_PUCR_UEDL_Msk /*!< ULPS Exit on Data Lane */
  8064. /******************* Bit definition for DSI_PTTCR register **************/
  8065. #define DSI_PTTCR_TX_TRIG_Pos (0U)
  8066. #define DSI_PTTCR_TX_TRIG_Msk (0xFUL << DSI_PTTCR_TX_TRIG_Pos) /*!< 0x0000000F */
  8067. #define DSI_PTTCR_TX_TRIG DSI_PTTCR_TX_TRIG_Msk /*!< Transmission Trigger */
  8068. #define DSI_PTTCR_TX_TRIG0_Pos (0U)
  8069. #define DSI_PTTCR_TX_TRIG0_Msk (0x1UL << DSI_PTTCR_TX_TRIG0_Pos) /*!< 0x00000001 */
  8070. #define DSI_PTTCR_TX_TRIG0 DSI_PTTCR_TX_TRIG0_Msk
  8071. #define DSI_PTTCR_TX_TRIG1_Pos (1U)
  8072. #define DSI_PTTCR_TX_TRIG1_Msk (0x1UL << DSI_PTTCR_TX_TRIG1_Pos) /*!< 0x00000002 */
  8073. #define DSI_PTTCR_TX_TRIG1 DSI_PTTCR_TX_TRIG1_Msk
  8074. #define DSI_PTTCR_TX_TRIG2_Pos (2U)
  8075. #define DSI_PTTCR_TX_TRIG2_Msk (0x1UL << DSI_PTTCR_TX_TRIG2_Pos) /*!< 0x00000004 */
  8076. #define DSI_PTTCR_TX_TRIG2 DSI_PTTCR_TX_TRIG2_Msk
  8077. #define DSI_PTTCR_TX_TRIG3_Pos (3U)
  8078. #define DSI_PTTCR_TX_TRIG3_Msk (0x1UL << DSI_PTTCR_TX_TRIG3_Pos) /*!< 0x00000008 */
  8079. #define DSI_PTTCR_TX_TRIG3 DSI_PTTCR_TX_TRIG3_Msk
  8080. /******************* Bit definition for DSI_PSR register ****************/
  8081. #define DSI_PSR_PD_Pos (1U)
  8082. #define DSI_PSR_PD_Msk (0x1UL << DSI_PSR_PD_Pos) /*!< 0x00000002 */
  8083. #define DSI_PSR_PD DSI_PSR_PD_Msk /*!< PHY Direction */
  8084. #define DSI_PSR_PSSC_Pos (2U)
  8085. #define DSI_PSR_PSSC_Msk (0x1UL << DSI_PSR_PSSC_Pos) /*!< 0x00000004 */
  8086. #define DSI_PSR_PSSC DSI_PSR_PSSC_Msk /*!< PHY Stop State Clock lane */
  8087. #define DSI_PSR_UANC_Pos (3U)
  8088. #define DSI_PSR_UANC_Msk (0x1UL << DSI_PSR_UANC_Pos) /*!< 0x00000008 */
  8089. #define DSI_PSR_UANC DSI_PSR_UANC_Msk /*!< ULPS Active Not Clock lane */
  8090. #define DSI_PSR_PSS0_Pos (4U)
  8091. #define DSI_PSR_PSS0_Msk (0x1UL << DSI_PSR_PSS0_Pos) /*!< 0x00000010 */
  8092. #define DSI_PSR_PSS0 DSI_PSR_PSS0_Msk /*!< PHY Stop State lane 0 */
  8093. #define DSI_PSR_UAN0_Pos (5U)
  8094. #define DSI_PSR_UAN0_Msk (0x1UL << DSI_PSR_UAN0_Pos) /*!< 0x00000020 */
  8095. #define DSI_PSR_UAN0 DSI_PSR_UAN0_Msk /*!< ULPS Active Not lane 0 */
  8096. #define DSI_PSR_RUE0_Pos (6U)
  8097. #define DSI_PSR_RUE0_Msk (0x1UL << DSI_PSR_RUE0_Pos) /*!< 0x00000040 */
  8098. #define DSI_PSR_RUE0 DSI_PSR_RUE0_Msk /*!< RX ULPS Escape lane 0 */
  8099. #define DSI_PSR_PSS1_Pos (7U)
  8100. #define DSI_PSR_PSS1_Msk (0x1UL << DSI_PSR_PSS1_Pos) /*!< 0x00000080 */
  8101. #define DSI_PSR_PSS1 DSI_PSR_PSS1_Msk /*!< PHY Stop State lane 1 */
  8102. #define DSI_PSR_UAN1_Pos (8U)
  8103. #define DSI_PSR_UAN1_Msk (0x1UL << DSI_PSR_UAN1_Pos) /*!< 0x00000100 */
  8104. #define DSI_PSR_UAN1 DSI_PSR_UAN1_Msk /*!< ULPS Active Not lane 1 */
  8105. /******************* Bit definition for DSI_ISR0 register ***************/
  8106. #define DSI_ISR0_AE0_Pos (0U)
  8107. #define DSI_ISR0_AE0_Msk (0x1UL << DSI_ISR0_AE0_Pos) /*!< 0x00000001 */
  8108. #define DSI_ISR0_AE0 DSI_ISR0_AE0_Msk /*!< Acknowledge Error 0 */
  8109. #define DSI_ISR0_AE1_Pos (1U)
  8110. #define DSI_ISR0_AE1_Msk (0x1UL << DSI_ISR0_AE1_Pos) /*!< 0x00000002 */
  8111. #define DSI_ISR0_AE1 DSI_ISR0_AE1_Msk /*!< Acknowledge Error 1 */
  8112. #define DSI_ISR0_AE2_Pos (2U)
  8113. #define DSI_ISR0_AE2_Msk (0x1UL << DSI_ISR0_AE2_Pos) /*!< 0x00000004 */
  8114. #define DSI_ISR0_AE2 DSI_ISR0_AE2_Msk /*!< Acknowledge Error 2 */
  8115. #define DSI_ISR0_AE3_Pos (3U)
  8116. #define DSI_ISR0_AE3_Msk (0x1UL << DSI_ISR0_AE3_Pos) /*!< 0x00000008 */
  8117. #define DSI_ISR0_AE3 DSI_ISR0_AE3_Msk /*!< Acknowledge Error 3 */
  8118. #define DSI_ISR0_AE4_Pos (4U)
  8119. #define DSI_ISR0_AE4_Msk (0x1UL << DSI_ISR0_AE4_Pos) /*!< 0x00000010 */
  8120. #define DSI_ISR0_AE4 DSI_ISR0_AE4_Msk /*!< Acknowledge Error 4 */
  8121. #define DSI_ISR0_AE5_Pos (5U)
  8122. #define DSI_ISR0_AE5_Msk (0x1UL << DSI_ISR0_AE5_Pos) /*!< 0x00000020 */
  8123. #define DSI_ISR0_AE5 DSI_ISR0_AE5_Msk /*!< Acknowledge Error 5 */
  8124. #define DSI_ISR0_AE6_Pos (6U)
  8125. #define DSI_ISR0_AE6_Msk (0x1UL << DSI_ISR0_AE6_Pos) /*!< 0x00000040 */
  8126. #define DSI_ISR0_AE6 DSI_ISR0_AE6_Msk /*!< Acknowledge Error 6 */
  8127. #define DSI_ISR0_AE7_Pos (7U)
  8128. #define DSI_ISR0_AE7_Msk (0x1UL << DSI_ISR0_AE7_Pos) /*!< 0x00000080 */
  8129. #define DSI_ISR0_AE7 DSI_ISR0_AE7_Msk /*!< Acknowledge Error 7 */
  8130. #define DSI_ISR0_AE8_Pos (8U)
  8131. #define DSI_ISR0_AE8_Msk (0x1UL << DSI_ISR0_AE8_Pos) /*!< 0x00000100 */
  8132. #define DSI_ISR0_AE8 DSI_ISR0_AE8_Msk /*!< Acknowledge Error 8 */
  8133. #define DSI_ISR0_AE9_Pos (9U)
  8134. #define DSI_ISR0_AE9_Msk (0x1UL << DSI_ISR0_AE9_Pos) /*!< 0x00000200 */
  8135. #define DSI_ISR0_AE9 DSI_ISR0_AE9_Msk /*!< Acknowledge Error 9 */
  8136. #define DSI_ISR0_AE10_Pos (10U)
  8137. #define DSI_ISR0_AE10_Msk (0x1UL << DSI_ISR0_AE10_Pos) /*!< 0x00000400 */
  8138. #define DSI_ISR0_AE10 DSI_ISR0_AE10_Msk /*!< Acknowledge Error 10 */
  8139. #define DSI_ISR0_AE11_Pos (11U)
  8140. #define DSI_ISR0_AE11_Msk (0x1UL << DSI_ISR0_AE11_Pos) /*!< 0x00000800 */
  8141. #define DSI_ISR0_AE11 DSI_ISR0_AE11_Msk /*!< Acknowledge Error 11 */
  8142. #define DSI_ISR0_AE12_Pos (12U)
  8143. #define DSI_ISR0_AE12_Msk (0x1UL << DSI_ISR0_AE12_Pos) /*!< 0x00001000 */
  8144. #define DSI_ISR0_AE12 DSI_ISR0_AE12_Msk /*!< Acknowledge Error 12 */
  8145. #define DSI_ISR0_AE13_Pos (13U)
  8146. #define DSI_ISR0_AE13_Msk (0x1UL << DSI_ISR0_AE13_Pos) /*!< 0x00002000 */
  8147. #define DSI_ISR0_AE13 DSI_ISR0_AE13_Msk /*!< Acknowledge Error 13 */
  8148. #define DSI_ISR0_AE14_Pos (14U)
  8149. #define DSI_ISR0_AE14_Msk (0x1UL << DSI_ISR0_AE14_Pos) /*!< 0x00004000 */
  8150. #define DSI_ISR0_AE14 DSI_ISR0_AE14_Msk /*!< Acknowledge Error 14 */
  8151. #define DSI_ISR0_AE15_Pos (15U)
  8152. #define DSI_ISR0_AE15_Msk (0x1UL << DSI_ISR0_AE15_Pos) /*!< 0x00008000 */
  8153. #define DSI_ISR0_AE15 DSI_ISR0_AE15_Msk /*!< Acknowledge Error 15 */
  8154. #define DSI_ISR0_PE0_Pos (16U)
  8155. #define DSI_ISR0_PE0_Msk (0x1UL << DSI_ISR0_PE0_Pos) /*!< 0x00010000 */
  8156. #define DSI_ISR0_PE0 DSI_ISR0_PE0_Msk /*!< PHY Error 0 */
  8157. #define DSI_ISR0_PE1_Pos (17U)
  8158. #define DSI_ISR0_PE1_Msk (0x1UL << DSI_ISR0_PE1_Pos) /*!< 0x00020000 */
  8159. #define DSI_ISR0_PE1 DSI_ISR0_PE1_Msk /*!< PHY Error 1 */
  8160. #define DSI_ISR0_PE2_Pos (18U)
  8161. #define DSI_ISR0_PE2_Msk (0x1UL << DSI_ISR0_PE2_Pos) /*!< 0x00040000 */
  8162. #define DSI_ISR0_PE2 DSI_ISR0_PE2_Msk /*!< PHY Error 2 */
  8163. #define DSI_ISR0_PE3_Pos (19U)
  8164. #define DSI_ISR0_PE3_Msk (0x1UL << DSI_ISR0_PE3_Pos) /*!< 0x00080000 */
  8165. #define DSI_ISR0_PE3 DSI_ISR0_PE3_Msk /*!< PHY Error 3 */
  8166. #define DSI_ISR0_PE4_Pos (20U)
  8167. #define DSI_ISR0_PE4_Msk (0x1UL << DSI_ISR0_PE4_Pos) /*!< 0x00100000 */
  8168. #define DSI_ISR0_PE4 DSI_ISR0_PE4_Msk /*!< PHY Error 4 */
  8169. /******************* Bit definition for DSI_ISR1 register ***************/
  8170. #define DSI_ISR1_TOHSTX_Pos (0U)
  8171. #define DSI_ISR1_TOHSTX_Msk (0x1UL << DSI_ISR1_TOHSTX_Pos) /*!< 0x00000001 */
  8172. #define DSI_ISR1_TOHSTX DSI_ISR1_TOHSTX_Msk /*!< Timeout High-Speed Transmission */
  8173. #define DSI_ISR1_TOLPRX_Pos (1U)
  8174. #define DSI_ISR1_TOLPRX_Msk (0x1UL << DSI_ISR1_TOLPRX_Pos) /*!< 0x00000002 */
  8175. #define DSI_ISR1_TOLPRX DSI_ISR1_TOLPRX_Msk /*!< Timeout Low-Power Reception */
  8176. #define DSI_ISR1_ECCSE_Pos (2U)
  8177. #define DSI_ISR1_ECCSE_Msk (0x1UL << DSI_ISR1_ECCSE_Pos) /*!< 0x00000004 */
  8178. #define DSI_ISR1_ECCSE DSI_ISR1_ECCSE_Msk /*!< ECC Single-bit Error */
  8179. #define DSI_ISR1_ECCME_Pos (3U)
  8180. #define DSI_ISR1_ECCME_Msk (0x1UL << DSI_ISR1_ECCME_Pos) /*!< 0x00000008 */
  8181. #define DSI_ISR1_ECCME DSI_ISR1_ECCME_Msk /*!< ECC Multi-bit Error */
  8182. #define DSI_ISR1_CRCE_Pos (4U)
  8183. #define DSI_ISR1_CRCE_Msk (0x1UL << DSI_ISR1_CRCE_Pos) /*!< 0x00000010 */
  8184. #define DSI_ISR1_CRCE DSI_ISR1_CRCE_Msk /*!< CRC Error */
  8185. #define DSI_ISR1_PSE_Pos (5U)
  8186. #define DSI_ISR1_PSE_Msk (0x1UL << DSI_ISR1_PSE_Pos) /*!< 0x00000020 */
  8187. #define DSI_ISR1_PSE DSI_ISR1_PSE_Msk /*!< Packet Size Error */
  8188. #define DSI_ISR1_EOTPE_Pos (6U)
  8189. #define DSI_ISR1_EOTPE_Msk (0x1UL << DSI_ISR1_EOTPE_Pos) /*!< 0x00000040 */
  8190. #define DSI_ISR1_EOTPE DSI_ISR1_EOTPE_Msk /*!< EoTp Error */
  8191. #define DSI_ISR1_LPWRE_Pos (7U)
  8192. #define DSI_ISR1_LPWRE_Msk (0x1UL << DSI_ISR1_LPWRE_Pos) /*!< 0x00000080 */
  8193. #define DSI_ISR1_LPWRE DSI_ISR1_LPWRE_Msk /*!< LTDC Payload Write Error */
  8194. #define DSI_ISR1_GCWRE_Pos (8U)
  8195. #define DSI_ISR1_GCWRE_Msk (0x1UL << DSI_ISR1_GCWRE_Pos) /*!< 0x00000100 */
  8196. #define DSI_ISR1_GCWRE DSI_ISR1_GCWRE_Msk /*!< Generic Command Write Error */
  8197. #define DSI_ISR1_GPWRE_Pos (9U)
  8198. #define DSI_ISR1_GPWRE_Msk (0x1UL << DSI_ISR1_GPWRE_Pos) /*!< 0x00000200 */
  8199. #define DSI_ISR1_GPWRE DSI_ISR1_GPWRE_Msk /*!< Generic Payload Write Error */
  8200. #define DSI_ISR1_GPTXE_Pos (10U)
  8201. #define DSI_ISR1_GPTXE_Msk (0x1UL << DSI_ISR1_GPTXE_Pos) /*!< 0x00000400 */
  8202. #define DSI_ISR1_GPTXE DSI_ISR1_GPTXE_Msk /*!< Generic Payload Transmit Error */
  8203. #define DSI_ISR1_GPRDE_Pos (11U)
  8204. #define DSI_ISR1_GPRDE_Msk (0x1UL << DSI_ISR1_GPRDE_Pos) /*!< 0x00000800 */
  8205. #define DSI_ISR1_GPRDE DSI_ISR1_GPRDE_Msk /*!< Generic Payload Read Error */
  8206. #define DSI_ISR1_GPRXE_Pos (12U)
  8207. #define DSI_ISR1_GPRXE_Msk (0x1UL << DSI_ISR1_GPRXE_Pos) /*!< 0x00001000 */
  8208. #define DSI_ISR1_GPRXE DSI_ISR1_GPRXE_Msk /*!< Generic Payload Receive Error */
  8209. #define DSI_ISR1_PBUE_Pos (19U)
  8210. #define DSI_ISR1_PBUE_Msk (0x1UL << DSI_ISR1_PBUE_Pos) /*!< 0x00040000 */
  8211. #define DSI_ISR1_PBUE DSI_ISR1_PBUE_Msk /*!< Payload Buffer Underflow Error */
  8212. /******************* Bit definition for DSI_IER0 register ***************/
  8213. #define DSI_IER0_AE0IE_Pos (0U)
  8214. #define DSI_IER0_AE0IE_Msk (0x1UL << DSI_IER0_AE0IE_Pos) /*!< 0x00000001 */
  8215. #define DSI_IER0_AE0IE DSI_IER0_AE0IE_Msk /*!< Acknowledge Error 0 Interrupt Enable */
  8216. #define DSI_IER0_AE1IE_Pos (1U)
  8217. #define DSI_IER0_AE1IE_Msk (0x1UL << DSI_IER0_AE1IE_Pos) /*!< 0x00000002 */
  8218. #define DSI_IER0_AE1IE DSI_IER0_AE1IE_Msk /*!< Acknowledge Error 1 Interrupt Enable */
  8219. #define DSI_IER0_AE2IE_Pos (2U)
  8220. #define DSI_IER0_AE2IE_Msk (0x1UL << DSI_IER0_AE2IE_Pos) /*!< 0x00000004 */
  8221. #define DSI_IER0_AE2IE DSI_IER0_AE2IE_Msk /*!< Acknowledge Error 2 Interrupt Enable */
  8222. #define DSI_IER0_AE3IE_Pos (3U)
  8223. #define DSI_IER0_AE3IE_Msk (0x1UL << DSI_IER0_AE3IE_Pos) /*!< 0x00000008 */
  8224. #define DSI_IER0_AE3IE DSI_IER0_AE3IE_Msk /*!< Acknowledge Error 3 Interrupt Enable */
  8225. #define DSI_IER0_AE4IE_Pos (4U)
  8226. #define DSI_IER0_AE4IE_Msk (0x1UL << DSI_IER0_AE4IE_Pos) /*!< 0x00000010 */
  8227. #define DSI_IER0_AE4IE DSI_IER0_AE4IE_Msk /*!< Acknowledge Error 4 Interrupt Enable */
  8228. #define DSI_IER0_AE5IE_Pos (5U)
  8229. #define DSI_IER0_AE5IE_Msk (0x1UL << DSI_IER0_AE5IE_Pos) /*!< 0x00000020 */
  8230. #define DSI_IER0_AE5IE DSI_IER0_AE5IE_Msk /*!< Acknowledge Error 5 Interrupt Enable */
  8231. #define DSI_IER0_AE6IE_Pos (6U)
  8232. #define DSI_IER0_AE6IE_Msk (0x1UL << DSI_IER0_AE6IE_Pos) /*!< 0x00000040 */
  8233. #define DSI_IER0_AE6IE DSI_IER0_AE6IE_Msk /*!< Acknowledge Error 6 Interrupt Enable */
  8234. #define DSI_IER0_AE7IE_Pos (7U)
  8235. #define DSI_IER0_AE7IE_Msk (0x1UL << DSI_IER0_AE7IE_Pos) /*!< 0x00000080 */
  8236. #define DSI_IER0_AE7IE DSI_IER0_AE7IE_Msk /*!< Acknowledge Error 7 Interrupt Enable */
  8237. #define DSI_IER0_AE8IE_Pos (8U)
  8238. #define DSI_IER0_AE8IE_Msk (0x1UL << DSI_IER0_AE8IE_Pos) /*!< 0x00000100 */
  8239. #define DSI_IER0_AE8IE DSI_IER0_AE8IE_Msk /*!< Acknowledge Error 8 Interrupt Enable */
  8240. #define DSI_IER0_AE9IE_Pos (9U)
  8241. #define DSI_IER0_AE9IE_Msk (0x1UL << DSI_IER0_AE9IE_Pos) /*!< 0x00000200 */
  8242. #define DSI_IER0_AE9IE DSI_IER0_AE9IE_Msk /*!< Acknowledge Error 9 Interrupt Enable */
  8243. #define DSI_IER0_AE10IE_Pos (10U)
  8244. #define DSI_IER0_AE10IE_Msk (0x1UL << DSI_IER0_AE10IE_Pos) /*!< 0x00000400 */
  8245. #define DSI_IER0_AE10IE DSI_IER0_AE10IE_Msk /*!< Acknowledge Error 10 Interrupt Enable */
  8246. #define DSI_IER0_AE11IE_Pos (11U)
  8247. #define DSI_IER0_AE11IE_Msk (0x1UL << DSI_IER0_AE11IE_Pos) /*!< 0x00000800 */
  8248. #define DSI_IER0_AE11IE DSI_IER0_AE11IE_Msk /*!< Acknowledge Error 11 Interrupt Enable */
  8249. #define DSI_IER0_AE12IE_Pos (12U)
  8250. #define DSI_IER0_AE12IE_Msk (0x1UL << DSI_IER0_AE12IE_Pos) /*!< 0x00001000 */
  8251. #define DSI_IER0_AE12IE DSI_IER0_AE12IE_Msk /*!< Acknowledge Error 12 Interrupt Enable */
  8252. #define DSI_IER0_AE13IE_Pos (13U)
  8253. #define DSI_IER0_AE13IE_Msk (0x1UL << DSI_IER0_AE13IE_Pos) /*!< 0x00002000 */
  8254. #define DSI_IER0_AE13IE DSI_IER0_AE13IE_Msk /*!< Acknowledge Error 13 Interrupt Enable */
  8255. #define DSI_IER0_AE14IE_Pos (14U)
  8256. #define DSI_IER0_AE14IE_Msk (0x1UL << DSI_IER0_AE14IE_Pos) /*!< 0x00004000 */
  8257. #define DSI_IER0_AE14IE DSI_IER0_AE14IE_Msk /*!< Acknowledge Error 14 Interrupt Enable */
  8258. #define DSI_IER0_AE15IE_Pos (15U)
  8259. #define DSI_IER0_AE15IE_Msk (0x1UL << DSI_IER0_AE15IE_Pos) /*!< 0x00008000 */
  8260. #define DSI_IER0_AE15IE DSI_IER0_AE15IE_Msk /*!< Acknowledge Error 15 Interrupt Enable */
  8261. #define DSI_IER0_PE0IE_Pos (16U)
  8262. #define DSI_IER0_PE0IE_Msk (0x1UL << DSI_IER0_PE0IE_Pos) /*!< 0x00010000 */
  8263. #define DSI_IER0_PE0IE DSI_IER0_PE0IE_Msk /*!< PHY Error 0 Interrupt Enable */
  8264. #define DSI_IER0_PE1IE_Pos (17U)
  8265. #define DSI_IER0_PE1IE_Msk (0x1UL << DSI_IER0_PE1IE_Pos) /*!< 0x00020000 */
  8266. #define DSI_IER0_PE1IE DSI_IER0_PE1IE_Msk /*!< PHY Error 1 Interrupt Enable */
  8267. #define DSI_IER0_PE2IE_Pos (18U)
  8268. #define DSI_IER0_PE2IE_Msk (0x1UL << DSI_IER0_PE2IE_Pos) /*!< 0x00040000 */
  8269. #define DSI_IER0_PE2IE DSI_IER0_PE2IE_Msk /*!< PHY Error 2 Interrupt Enable */
  8270. #define DSI_IER0_PE3IE_Pos (19U)
  8271. #define DSI_IER0_PE3IE_Msk (0x1UL << DSI_IER0_PE3IE_Pos) /*!< 0x00080000 */
  8272. #define DSI_IER0_PE3IE DSI_IER0_PE3IE_Msk /*!< PHY Error 3 Interrupt Enable */
  8273. #define DSI_IER0_PE4IE_Pos (20U)
  8274. #define DSI_IER0_PE4IE_Msk (0x1UL << DSI_IER0_PE4IE_Pos) /*!< 0x00100000 */
  8275. #define DSI_IER0_PE4IE DSI_IER0_PE4IE_Msk /*!< PHY Error 4 Interrupt Enable */
  8276. /******************* Bit definition for DSI_IER1 register ***************/
  8277. #define DSI_IER1_TOHSTXIE_Pos (0U)
  8278. #define DSI_IER1_TOHSTXIE_Msk (0x1UL << DSI_IER1_TOHSTXIE_Pos) /*!< 0x00000001 */
  8279. #define DSI_IER1_TOHSTXIE DSI_IER1_TOHSTXIE_Msk /*!< Timeout High-Speed Transmission Interrupt Enable */
  8280. #define DSI_IER1_TOLPRXIE_Pos (1U)
  8281. #define DSI_IER1_TOLPRXIE_Msk (0x1UL << DSI_IER1_TOLPRXIE_Pos) /*!< 0x00000002 */
  8282. #define DSI_IER1_TOLPRXIE DSI_IER1_TOLPRXIE_Msk /*!< Timeout Low-Power Reception Interrupt Enable */
  8283. #define DSI_IER1_ECCSEIE_Pos (2U)
  8284. #define DSI_IER1_ECCSEIE_Msk (0x1UL << DSI_IER1_ECCSEIE_Pos) /*!< 0x00000004 */
  8285. #define DSI_IER1_ECCSEIE DSI_IER1_ECCSEIE_Msk /*!< ECC Single-bit Error Interrupt Enable */
  8286. #define DSI_IER1_ECCMEIE_Pos (3U)
  8287. #define DSI_IER1_ECCMEIE_Msk (0x1UL << DSI_IER1_ECCMEIE_Pos) /*!< 0x00000008 */
  8288. #define DSI_IER1_ECCMEIE DSI_IER1_ECCMEIE_Msk /*!< ECC Multi-bit Error Interrupt Enable */
  8289. #define DSI_IER1_CRCEIE_Pos (4U)
  8290. #define DSI_IER1_CRCEIE_Msk (0x1UL << DSI_IER1_CRCEIE_Pos) /*!< 0x00000010 */
  8291. #define DSI_IER1_CRCEIE DSI_IER1_CRCEIE_Msk /*!< CRC Error Interrupt Enable */
  8292. #define DSI_IER1_PSEIE_Pos (5U)
  8293. #define DSI_IER1_PSEIE_Msk (0x1UL << DSI_IER1_PSEIE_Pos) /*!< 0x00000020 */
  8294. #define DSI_IER1_PSEIE DSI_IER1_PSEIE_Msk /*!< Packet Size Error Interrupt Enable */
  8295. #define DSI_IER1_EOTPEIE_Pos (6U)
  8296. #define DSI_IER1_EOTPEIE_Msk (0x1UL << DSI_IER1_EOTPEIE_Pos) /*!< 0x00000040 */
  8297. #define DSI_IER1_EOTPEIE DSI_IER1_EOTPEIE_Msk /*!< EoTp Error Interrupt Enable */
  8298. #define DSI_IER1_LPWREIE_Pos (7U)
  8299. #define DSI_IER1_LPWREIE_Msk (0x1UL << DSI_IER1_LPWREIE_Pos) /*!< 0x00000080 */
  8300. #define DSI_IER1_LPWREIE DSI_IER1_LPWREIE_Msk /*!< LTDC Payload Write Error Interrupt Enable */
  8301. #define DSI_IER1_GCWREIE_Pos (8U)
  8302. #define DSI_IER1_GCWREIE_Msk (0x1UL << DSI_IER1_GCWREIE_Pos) /*!< 0x00000100 */
  8303. #define DSI_IER1_GCWREIE DSI_IER1_GCWREIE_Msk /*!< Generic Command Write Error Interrupt Enable */
  8304. #define DSI_IER1_GPWREIE_Pos (9U)
  8305. #define DSI_IER1_GPWREIE_Msk (0x1UL << DSI_IER1_GPWREIE_Pos) /*!< 0x00000200 */
  8306. #define DSI_IER1_GPWREIE DSI_IER1_GPWREIE_Msk /*!< Generic Payload Write Error Interrupt Enable */
  8307. #define DSI_IER1_GPTXEIE_Pos (10U)
  8308. #define DSI_IER1_GPTXEIE_Msk (0x1UL << DSI_IER1_GPTXEIE_Pos) /*!< 0x00000400 */
  8309. #define DSI_IER1_GPTXEIE DSI_IER1_GPTXEIE_Msk /*!< Generic Payload Transmit Error Interrupt Enable */
  8310. #define DSI_IER1_GPRDEIE_Pos (11U)
  8311. #define DSI_IER1_GPRDEIE_Msk (0x1UL << DSI_IER1_GPRDEIE_Pos) /*!< 0x00000800 */
  8312. #define DSI_IER1_GPRDEIE DSI_IER1_GPRDEIE_Msk /*!< Generic Payload Read Error Interrupt Enable */
  8313. #define DSI_IER1_GPRXEIE_Pos (12U)
  8314. #define DSI_IER1_GPRXEIE_Msk (0x1UL << DSI_IER1_GPRXEIE_Pos) /*!< 0x00001000 */
  8315. #define DSI_IER1_GPRXEIE DSI_IER1_GPRXEIE_Msk /*!< Generic Payload Receive Error Interrupt Enable */
  8316. #define DSI_IER1_PBUEIE_Pos (19U)
  8317. #define DSI_IER1_PBUEIE_Msk (0x1UL << DSI_IER1_PBUEIE_Pos) /*!< 0x00040000 */
  8318. #define DSI_IER1_PBUEIE DSI_IER1_PBUEIE_Msk /*!< Payload Buffer Underflow Error Interrupt Enable */
  8319. /******************* Bit definition for DSI_FIR0 register ***************/
  8320. #define DSI_FIR0_FAE0_Pos (0U)
  8321. #define DSI_FIR0_FAE0_Msk (0x1UL << DSI_FIR0_FAE0_Pos) /*!< 0x00000001 */
  8322. #define DSI_FIR0_FAE0 DSI_FIR0_FAE0_Msk /*!< Force Acknowledge Error 0 */
  8323. #define DSI_FIR0_FAE1_Pos (1U)
  8324. #define DSI_FIR0_FAE1_Msk (0x1UL << DSI_FIR0_FAE1_Pos) /*!< 0x00000002 */
  8325. #define DSI_FIR0_FAE1 DSI_FIR0_FAE1_Msk /*!< Force Acknowledge Error 1 */
  8326. #define DSI_FIR0_FAE2_Pos (2U)
  8327. #define DSI_FIR0_FAE2_Msk (0x1UL << DSI_FIR0_FAE2_Pos) /*!< 0x00000004 */
  8328. #define DSI_FIR0_FAE2 DSI_FIR0_FAE2_Msk /*!< Force Acknowledge Error 2 */
  8329. #define DSI_FIR0_FAE3_Pos (3U)
  8330. #define DSI_FIR0_FAE3_Msk (0x1UL << DSI_FIR0_FAE3_Pos) /*!< 0x00000008 */
  8331. #define DSI_FIR0_FAE3 DSI_FIR0_FAE3_Msk /*!< Force Acknowledge Error 3 */
  8332. #define DSI_FIR0_FAE4_Pos (4U)
  8333. #define DSI_FIR0_FAE4_Msk (0x1UL << DSI_FIR0_FAE4_Pos) /*!< 0x00000010 */
  8334. #define DSI_FIR0_FAE4 DSI_FIR0_FAE4_Msk /*!< Force Acknowledge Error 4 */
  8335. #define DSI_FIR0_FAE5_Pos (5U)
  8336. #define DSI_FIR0_FAE5_Msk (0x1UL << DSI_FIR0_FAE5_Pos) /*!< 0x00000020 */
  8337. #define DSI_FIR0_FAE5 DSI_FIR0_FAE5_Msk /*!< Force Acknowledge Error 5 */
  8338. #define DSI_FIR0_FAE6_Pos (6U)
  8339. #define DSI_FIR0_FAE6_Msk (0x1UL << DSI_FIR0_FAE6_Pos) /*!< 0x00000040 */
  8340. #define DSI_FIR0_FAE6 DSI_FIR0_FAE6_Msk /*!< Force Acknowledge Error 6 */
  8341. #define DSI_FIR0_FAE7_Pos (7U)
  8342. #define DSI_FIR0_FAE7_Msk (0x1UL << DSI_FIR0_FAE7_Pos) /*!< 0x00000080 */
  8343. #define DSI_FIR0_FAE7 DSI_FIR0_FAE7_Msk /*!< Force Acknowledge Error 7 */
  8344. #define DSI_FIR0_FAE8_Pos (8U)
  8345. #define DSI_FIR0_FAE8_Msk (0x1UL << DSI_FIR0_FAE8_Pos) /*!< 0x00000100 */
  8346. #define DSI_FIR0_FAE8 DSI_FIR0_FAE8_Msk /*!< Force Acknowledge Error 8 */
  8347. #define DSI_FIR0_FAE9_Pos (9U)
  8348. #define DSI_FIR0_FAE9_Msk (0x1UL << DSI_FIR0_FAE9_Pos) /*!< 0x00000200 */
  8349. #define DSI_FIR0_FAE9 DSI_FIR0_FAE9_Msk /*!< Force Acknowledge Error 9 */
  8350. #define DSI_FIR0_FAE10_Pos (10U)
  8351. #define DSI_FIR0_FAE10_Msk (0x1UL << DSI_FIR0_FAE10_Pos) /*!< 0x00000400 */
  8352. #define DSI_FIR0_FAE10 DSI_FIR0_FAE10_Msk /*!< Force Acknowledge Error 10 */
  8353. #define DSI_FIR0_FAE11_Pos (11U)
  8354. #define DSI_FIR0_FAE11_Msk (0x1UL << DSI_FIR0_FAE11_Pos) /*!< 0x00000800 */
  8355. #define DSI_FIR0_FAE11 DSI_FIR0_FAE11_Msk /*!< Force Acknowledge Error 11 */
  8356. #define DSI_FIR0_FAE12_Pos (12U)
  8357. #define DSI_FIR0_FAE12_Msk (0x1UL << DSI_FIR0_FAE12_Pos) /*!< 0x00001000 */
  8358. #define DSI_FIR0_FAE12 DSI_FIR0_FAE12_Msk /*!< Force Acknowledge Error 12 */
  8359. #define DSI_FIR0_FAE13_Pos (13U)
  8360. #define DSI_FIR0_FAE13_Msk (0x1UL << DSI_FIR0_FAE13_Pos) /*!< 0x00002000 */
  8361. #define DSI_FIR0_FAE13 DSI_FIR0_FAE13_Msk /*!< Force Acknowledge Error 13 */
  8362. #define DSI_FIR0_FAE14_Pos (14U)
  8363. #define DSI_FIR0_FAE14_Msk (0x1UL << DSI_FIR0_FAE14_Pos) /*!< 0x00004000 */
  8364. #define DSI_FIR0_FAE14 DSI_FIR0_FAE14_Msk /*!< Force Acknowledge Error 14 */
  8365. #define DSI_FIR0_FAE15_Pos (15U)
  8366. #define DSI_FIR0_FAE15_Msk (0x1UL << DSI_FIR0_FAE15_Pos) /*!< 0x00008000 */
  8367. #define DSI_FIR0_FAE15 DSI_FIR0_FAE15_Msk /*!< Force Acknowledge Error 15 */
  8368. #define DSI_FIR0_FPE0_Pos (16U)
  8369. #define DSI_FIR0_FPE0_Msk (0x1UL << DSI_FIR0_FPE0_Pos) /*!< 0x00010000 */
  8370. #define DSI_FIR0_FPE0 DSI_FIR0_FPE0_Msk /*!< Force PHY Error 0 */
  8371. #define DSI_FIR0_FPE1_Pos (17U)
  8372. #define DSI_FIR0_FPE1_Msk (0x1UL << DSI_FIR0_FPE1_Pos) /*!< 0x00020000 */
  8373. #define DSI_FIR0_FPE1 DSI_FIR0_FPE1_Msk /*!< Force PHY Error 1 */
  8374. #define DSI_FIR0_FPE2_Pos (18U)
  8375. #define DSI_FIR0_FPE2_Msk (0x1UL << DSI_FIR0_FPE2_Pos) /*!< 0x00040000 */
  8376. #define DSI_FIR0_FPE2 DSI_FIR0_FPE2_Msk /*!< Force PHY Error 2 */
  8377. #define DSI_FIR0_FPE3_Pos (19U)
  8378. #define DSI_FIR0_FPE3_Msk (0x1UL << DSI_FIR0_FPE3_Pos) /*!< 0x00080000 */
  8379. #define DSI_FIR0_FPE3 DSI_FIR0_FPE3_Msk /*!< Force PHY Error 3 */
  8380. #define DSI_FIR0_FPE4_Pos (20U)
  8381. #define DSI_FIR0_FPE4_Msk (0x1UL << DSI_FIR0_FPE4_Pos) /*!< 0x00100000 */
  8382. #define DSI_FIR0_FPE4 DSI_FIR0_FPE4_Msk /*!< Force PHY Error 4 */
  8383. /******************* Bit definition for DSI_FIR1 register ***************/
  8384. #define DSI_FIR1_FTOHSTX_Pos (0U)
  8385. #define DSI_FIR1_FTOHSTX_Msk (0x1UL << DSI_FIR1_FTOHSTX_Pos) /*!< 0x00000001 */
  8386. #define DSI_FIR1_FTOHSTX DSI_FIR1_FTOHSTX_Msk /*!< Force Timeout High-Speed Transmission */
  8387. #define DSI_FIR1_FTOLPRX_Pos (1U)
  8388. #define DSI_FIR1_FTOLPRX_Msk (0x1UL << DSI_FIR1_FTOLPRX_Pos) /*!< 0x00000002 */
  8389. #define DSI_FIR1_FTOLPRX DSI_FIR1_FTOLPRX_Msk /*!< Force Timeout Low-Power Reception */
  8390. #define DSI_FIR1_FECCSE_Pos (2U)
  8391. #define DSI_FIR1_FECCSE_Msk (0x1UL << DSI_FIR1_FECCSE_Pos) /*!< 0x00000004 */
  8392. #define DSI_FIR1_FECCSE DSI_FIR1_FECCSE_Msk /*!< Force ECC Single-bit Error */
  8393. #define DSI_FIR1_FECCME_Pos (3U)
  8394. #define DSI_FIR1_FECCME_Msk (0x1UL << DSI_FIR1_FECCME_Pos) /*!< 0x00000008 */
  8395. #define DSI_FIR1_FECCME DSI_FIR1_FECCME_Msk /*!< Force ECC Multi-bit Error */
  8396. #define DSI_FIR1_FCRCE_Pos (4U)
  8397. #define DSI_FIR1_FCRCE_Msk (0x1UL << DSI_FIR1_FCRCE_Pos) /*!< 0x00000010 */
  8398. #define DSI_FIR1_FCRCE DSI_FIR1_FCRCE_Msk /*!< Force CRC Error */
  8399. #define DSI_FIR1_FPSE_Pos (5U)
  8400. #define DSI_FIR1_FPSE_Msk (0x1UL << DSI_FIR1_FPSE_Pos) /*!< 0x00000020 */
  8401. #define DSI_FIR1_FPSE DSI_FIR1_FPSE_Msk /*!< Force Packet Size Error */
  8402. #define DSI_FIR1_FEOTPE_Pos (6U)
  8403. #define DSI_FIR1_FEOTPE_Msk (0x1UL << DSI_FIR1_FEOTPE_Pos) /*!< 0x00000040 */
  8404. #define DSI_FIR1_FEOTPE DSI_FIR1_FEOTPE_Msk /*!< Force EoTp Error */
  8405. #define DSI_FIR1_FLPWRE_Pos (7U)
  8406. #define DSI_FIR1_FLPWRE_Msk (0x1UL << DSI_FIR1_FLPWRE_Pos) /*!< 0x00000080 */
  8407. #define DSI_FIR1_FLPWRE DSI_FIR1_FLPWRE_Msk /*!< Force LTDC Payload Write Error */
  8408. #define DSI_FIR1_FGCWRE_Pos (8U)
  8409. #define DSI_FIR1_FGCWRE_Msk (0x1UL << DSI_FIR1_FGCWRE_Pos) /*!< 0x00000100 */
  8410. #define DSI_FIR1_FGCWRE DSI_FIR1_FGCWRE_Msk /*!< Force Generic Command Write Error */
  8411. #define DSI_FIR1_FGPWRE_Pos (9U)
  8412. #define DSI_FIR1_FGPWRE_Msk (0x1UL << DSI_FIR1_FGPWRE_Pos) /*!< 0x00000200 */
  8413. #define DSI_FIR1_FGPWRE DSI_FIR1_FGPWRE_Msk /*!< Force Generic Payload Write Error */
  8414. #define DSI_FIR1_FGPTXE_Pos (10U)
  8415. #define DSI_FIR1_FGPTXE_Msk (0x1UL << DSI_FIR1_FGPTXE_Pos) /*!< 0x00000400 */
  8416. #define DSI_FIR1_FGPTXE DSI_FIR1_FGPTXE_Msk /*!< Force Generic Payload Transmit Error */
  8417. #define DSI_FIR1_FGPRDE_Pos (11U)
  8418. #define DSI_FIR1_FGPRDE_Msk (0x1UL << DSI_FIR1_FGPRDE_Pos) /*!< 0x00000800 */
  8419. #define DSI_FIR1_FGPRDE DSI_FIR1_FGPRDE_Msk /*!< Force Generic Payload Read Error */
  8420. #define DSI_FIR1_FGPRXE_Pos (12U)
  8421. #define DSI_FIR1_FGPRXE_Msk (0x1UL << DSI_FIR1_FGPRXE_Pos) /*!< 0x00001000 */
  8422. #define DSI_FIR1_FGPRXE DSI_FIR1_FGPRXE_Msk /*!< Force Generic Payload Receive Error */
  8423. #define DSI_FIR1_FPBUE_Pos (19U)
  8424. #define DSI_FIR1_FPBUE_Msk (0x1UL << DSI_FIR1_FPBUE_Pos) /*!< 0x00040000 */
  8425. #define DSI_FIR1_FPBUE DSI_FIR1_FPBUE_Msk /*!< Force Payload Buffer Underflow Error */
  8426. /******************* Bit definition for DSI_DLTRCR register *************/
  8427. #define DSI_DLTRCR_MRD_TIME_Pos (0U)
  8428. #define DSI_DLTRCR_MRD_TIME_Msk (0x7FFFUL << DSI_DLTRCR_MRD_TIME_Pos) /*!< 0x00007FFF */
  8429. #define DSI_DLTRCR_MRD_TIME DSI_DLTRCR_MRD_TIME_Msk /*!< Maximum Read Time */
  8430. #define DSI_DLTRCR_MRD_TIME0_Pos (0U)
  8431. #define DSI_DLTRCR_MRD_TIME0_Msk (0x1UL << DSI_DLTRCR_MRD_TIME0_Pos) /*!< 0x00000001 */
  8432. #define DSI_DLTRCR_MRD_TIME0 DSI_DLTRCR_MRD_TIME0_Msk
  8433. #define DSI_DLTRCR_MRD_TIME1_Pos (1U)
  8434. #define DSI_DLTRCR_MRD_TIME1_Msk (0x1UL << DSI_DLTRCR_MRD_TIME1_Pos) /*!< 0x00000002 */
  8435. #define DSI_DLTRCR_MRD_TIME1 DSI_DLTRCR_MRD_TIME1_Msk
  8436. #define DSI_DLTRCR_MRD_TIME2_Pos (2U)
  8437. #define DSI_DLTRCR_MRD_TIME2_Msk (0x1UL << DSI_DLTRCR_MRD_TIME2_Pos) /*!< 0x00000004 */
  8438. #define DSI_DLTRCR_MRD_TIME2 DSI_DLTRCR_MRD_TIME2_Msk
  8439. #define DSI_DLTRCR_MRD_TIME3_Pos (3U)
  8440. #define DSI_DLTRCR_MRD_TIME3_Msk (0x1UL << DSI_DLTRCR_MRD_TIME3_Pos) /*!< 0x00000008 */
  8441. #define DSI_DLTRCR_MRD_TIME3 DSI_DLTRCR_MRD_TIME3_Msk
  8442. #define DSI_DLTRCR_MRD_TIME4_Pos (4U)
  8443. #define DSI_DLTRCR_MRD_TIME4_Msk (0x1UL << DSI_DLTRCR_MRD_TIME4_Pos) /*!< 0x00000010 */
  8444. #define DSI_DLTRCR_MRD_TIME4 DSI_DLTRCR_MRD_TIME4_Msk
  8445. #define DSI_DLTRCR_MRD_TIME5_Pos (5U)
  8446. #define DSI_DLTRCR_MRD_TIME5_Msk (0x1UL << DSI_DLTRCR_MRD_TIME5_Pos) /*!< 0x00000020 */
  8447. #define DSI_DLTRCR_MRD_TIME5 DSI_DLTRCR_MRD_TIME5_Msk
  8448. #define DSI_DLTRCR_MRD_TIME6_Pos (6U)
  8449. #define DSI_DLTRCR_MRD_TIME6_Msk (0x1UL << DSI_DLTRCR_MRD_TIME6_Pos) /*!< 0x00000040 */
  8450. #define DSI_DLTRCR_MRD_TIME6 DSI_DLTRCR_MRD_TIME6_Msk
  8451. #define DSI_DLTRCR_MRD_TIME7_Pos (7U)
  8452. #define DSI_DLTRCR_MRD_TIME7_Msk (0x1UL << DSI_DLTRCR_MRD_TIME7_Pos) /*!< 0x00000080 */
  8453. #define DSI_DLTRCR_MRD_TIME7 DSI_DLTRCR_MRD_TIME7_Msk
  8454. #define DSI_DLTRCR_MRD_TIME8_Pos (8U)
  8455. #define DSI_DLTRCR_MRD_TIME8_Msk (0x1UL << DSI_DLTRCR_MRD_TIME8_Pos) /*!< 0x00000100 */
  8456. #define DSI_DLTRCR_MRD_TIME8 DSI_DLTRCR_MRD_TIME8_Msk
  8457. #define DSI_DLTRCR_MRD_TIME9_Pos (9U)
  8458. #define DSI_DLTRCR_MRD_TIME9_Msk (0x1UL << DSI_DLTRCR_MRD_TIME9_Pos) /*!< 0x00000200 */
  8459. #define DSI_DLTRCR_MRD_TIME9 DSI_DLTRCR_MRD_TIME9_Msk
  8460. #define DSI_DLTRCR_MRD_TIME10_Pos (10U)
  8461. #define DSI_DLTRCR_MRD_TIME10_Msk (0x1UL << DSI_DLTRCR_MRD_TIME10_Pos) /*!< 0x00000400 */
  8462. #define DSI_DLTRCR_MRD_TIME10 DSI_DLTRCR_MRD_TIME10_Msk
  8463. #define DSI_DLTRCR_MRD_TIME11_Pos (11U)
  8464. #define DSI_DLTRCR_MRD_TIME11_Msk (0x1UL << DSI_DLTRCR_MRD_TIME11_Pos) /*!< 0x00000800 */
  8465. #define DSI_DLTRCR_MRD_TIME11 DSI_DLTRCR_MRD_TIME11_Msk
  8466. #define DSI_DLTRCR_MRD_TIME12_Pos (12U)
  8467. #define DSI_DLTRCR_MRD_TIME12_Msk (0x1UL << DSI_DLTRCR_MRD_TIME12_Pos) /*!< 0x00001000 */
  8468. #define DSI_DLTRCR_MRD_TIME12 DSI_DLTRCR_MRD_TIME12_Msk
  8469. #define DSI_DLTRCR_MRD_TIME13_Pos (13U)
  8470. #define DSI_DLTRCR_MRD_TIME13_Msk (0x1UL << DSI_DLTRCR_MRD_TIME13_Pos) /*!< 0x00002000 */
  8471. #define DSI_DLTRCR_MRD_TIME13 DSI_DLTRCR_MRD_TIME13_Msk
  8472. #define DSI_DLTRCR_MRD_TIME14_Pos (14U)
  8473. #define DSI_DLTRCR_MRD_TIME14_Msk (0x1UL << DSI_DLTRCR_MRD_TIME14_Pos) /*!< 0x00004000 */
  8474. #define DSI_DLTRCR_MRD_TIME14 DSI_DLTRCR_MRD_TIME14_Msk
  8475. /******************* Bit definition for DSI_VSCR register ***************/
  8476. #define DSI_VSCR_EN_Pos (0U)
  8477. #define DSI_VSCR_EN_Msk (0x1UL << DSI_VSCR_EN_Pos) /*!< 0x00000001 */
  8478. #define DSI_VSCR_EN DSI_VSCR_EN_Msk /*!< Enable */
  8479. #define DSI_VSCR_UR_Pos (8U)
  8480. #define DSI_VSCR_UR_Msk (0x1UL << DSI_VSCR_UR_Pos) /*!< 0x00000100 */
  8481. #define DSI_VSCR_UR DSI_VSCR_UR_Msk /*!< Update Register */
  8482. /******************* Bit definition for DSI_LCVCIDR register ************/
  8483. #define DSI_LCVCIDR_VCID_Pos (0U)
  8484. #define DSI_LCVCIDR_VCID_Msk (0x3UL << DSI_LCVCIDR_VCID_Pos) /*!< 0x00000003 */
  8485. #define DSI_LCVCIDR_VCID DSI_LCVCIDR_VCID_Msk /*!< Virtual Channel ID */
  8486. #define DSI_LCVCIDR_VCID0_Pos (0U)
  8487. #define DSI_LCVCIDR_VCID0_Msk (0x1UL << DSI_LCVCIDR_VCID0_Pos) /*!< 0x00000001 */
  8488. #define DSI_LCVCIDR_VCID0 DSI_LCVCIDR_VCID0_Msk
  8489. #define DSI_LCVCIDR_VCID1_Pos (1U)
  8490. #define DSI_LCVCIDR_VCID1_Msk (0x1UL << DSI_LCVCIDR_VCID1_Pos) /*!< 0x00000002 */
  8491. #define DSI_LCVCIDR_VCID1 DSI_LCVCIDR_VCID1_Msk
  8492. /******************* Bit definition for DSI_LCCCR register **************/
  8493. #define DSI_LCCCR_COLC_Pos (0U)
  8494. #define DSI_LCCCR_COLC_Msk (0xFUL << DSI_LCCCR_COLC_Pos) /*!< 0x0000000F */
  8495. #define DSI_LCCCR_COLC DSI_LCCCR_COLC_Msk /*!< Color Coding */
  8496. #define DSI_LCCCR_COLC0_Pos (0U)
  8497. #define DSI_LCCCR_COLC0_Msk (0x1UL << DSI_LCCCR_COLC0_Pos) /*!< 0x00000001 */
  8498. #define DSI_LCCCR_COLC0 DSI_LCCCR_COLC0_Msk
  8499. #define DSI_LCCCR_COLC1_Pos (1U)
  8500. #define DSI_LCCCR_COLC1_Msk (0x1UL << DSI_LCCCR_COLC1_Pos) /*!< 0x00000002 */
  8501. #define DSI_LCCCR_COLC1 DSI_LCCCR_COLC1_Msk
  8502. #define DSI_LCCCR_COLC2_Pos (2U)
  8503. #define DSI_LCCCR_COLC2_Msk (0x1UL << DSI_LCCCR_COLC2_Pos) /*!< 0x00000004 */
  8504. #define DSI_LCCCR_COLC2 DSI_LCCCR_COLC2_Msk
  8505. #define DSI_LCCCR_COLC3_Pos (3U)
  8506. #define DSI_LCCCR_COLC3_Msk (0x1UL << DSI_LCCCR_COLC3_Pos) /*!< 0x00000008 */
  8507. #define DSI_LCCCR_COLC3 DSI_LCCCR_COLC3_Msk
  8508. #define DSI_LCCCR_LPE_Pos (8U)
  8509. #define DSI_LCCCR_LPE_Msk (0x1UL << DSI_LCCCR_LPE_Pos) /*!< 0x00000100 */
  8510. #define DSI_LCCCR_LPE DSI_LCCCR_LPE_Msk /*!< Loosely Packed Enable */
  8511. /******************* Bit definition for DSI_LPMCCR register *************/
  8512. #define DSI_LPMCCR_VLPSIZE_Pos (0U)
  8513. #define DSI_LPMCCR_VLPSIZE_Msk (0xFFUL << DSI_LPMCCR_VLPSIZE_Pos) /*!< 0x000000FF */
  8514. #define DSI_LPMCCR_VLPSIZE DSI_LPMCCR_VLPSIZE_Msk /*!< VACT Largest Packet Size */
  8515. #define DSI_LPMCCR_VLPSIZE0_Pos (0U)
  8516. #define DSI_LPMCCR_VLPSIZE0_Msk (0x1UL << DSI_LPMCCR_VLPSIZE0_Pos) /*!< 0x00000001 */
  8517. #define DSI_LPMCCR_VLPSIZE0 DSI_LPMCCR_VLPSIZE0_Msk
  8518. #define DSI_LPMCCR_VLPSIZE1_Pos (1U)
  8519. #define DSI_LPMCCR_VLPSIZE1_Msk (0x1UL << DSI_LPMCCR_VLPSIZE1_Pos) /*!< 0x00000002 */
  8520. #define DSI_LPMCCR_VLPSIZE1 DSI_LPMCCR_VLPSIZE1_Msk
  8521. #define DSI_LPMCCR_VLPSIZE2_Pos (2U)
  8522. #define DSI_LPMCCR_VLPSIZE2_Msk (0x1UL << DSI_LPMCCR_VLPSIZE2_Pos) /*!< 0x00000004 */
  8523. #define DSI_LPMCCR_VLPSIZE2 DSI_LPMCCR_VLPSIZE2_Msk
  8524. #define DSI_LPMCCR_VLPSIZE3_Pos (3U)
  8525. #define DSI_LPMCCR_VLPSIZE3_Msk (0x1UL << DSI_LPMCCR_VLPSIZE3_Pos) /*!< 0x00000008 */
  8526. #define DSI_LPMCCR_VLPSIZE3 DSI_LPMCCR_VLPSIZE3_Msk
  8527. #define DSI_LPMCCR_VLPSIZE4_Pos (4U)
  8528. #define DSI_LPMCCR_VLPSIZE4_Msk (0x1UL << DSI_LPMCCR_VLPSIZE4_Pos) /*!< 0x00000010 */
  8529. #define DSI_LPMCCR_VLPSIZE4 DSI_LPMCCR_VLPSIZE4_Msk
  8530. #define DSI_LPMCCR_VLPSIZE5_Pos (5U)
  8531. #define DSI_LPMCCR_VLPSIZE5_Msk (0x1UL << DSI_LPMCCR_VLPSIZE5_Pos) /*!< 0x00000020 */
  8532. #define DSI_LPMCCR_VLPSIZE5 DSI_LPMCCR_VLPSIZE5_Msk
  8533. #define DSI_LPMCCR_VLPSIZE6_Pos (6U)
  8534. #define DSI_LPMCCR_VLPSIZE6_Msk (0x1UL << DSI_LPMCCR_VLPSIZE6_Pos) /*!< 0x00000040 */
  8535. #define DSI_LPMCCR_VLPSIZE6 DSI_LPMCCR_VLPSIZE6_Msk
  8536. #define DSI_LPMCCR_VLPSIZE7_Pos (7U)
  8537. #define DSI_LPMCCR_VLPSIZE7_Msk (0x1UL << DSI_LPMCCR_VLPSIZE7_Pos) /*!< 0x00000080 */
  8538. #define DSI_LPMCCR_VLPSIZE7 DSI_LPMCCR_VLPSIZE7_Msk
  8539. #define DSI_LPMCCR_LPSIZE_Pos (16U)
  8540. #define DSI_LPMCCR_LPSIZE_Msk (0xFFUL << DSI_LPMCCR_LPSIZE_Pos) /*!< 0x00FF0000 */
  8541. #define DSI_LPMCCR_LPSIZE DSI_LPMCCR_LPSIZE_Msk /*!< Largest Packet Size */
  8542. #define DSI_LPMCCR_LPSIZE0_Pos (16U)
  8543. #define DSI_LPMCCR_LPSIZE0_Msk (0x1UL << DSI_LPMCCR_LPSIZE0_Pos) /*!< 0x00010000 */
  8544. #define DSI_LPMCCR_LPSIZE0 DSI_LPMCCR_LPSIZE0_Msk
  8545. #define DSI_LPMCCR_LPSIZE1_Pos (17U)
  8546. #define DSI_LPMCCR_LPSIZE1_Msk (0x1UL << DSI_LPMCCR_LPSIZE1_Pos) /*!< 0x00020000 */
  8547. #define DSI_LPMCCR_LPSIZE1 DSI_LPMCCR_LPSIZE1_Msk
  8548. #define DSI_LPMCCR_LPSIZE2_Pos (18U)
  8549. #define DSI_LPMCCR_LPSIZE2_Msk (0x1UL << DSI_LPMCCR_LPSIZE2_Pos) /*!< 0x00040000 */
  8550. #define DSI_LPMCCR_LPSIZE2 DSI_LPMCCR_LPSIZE2_Msk
  8551. #define DSI_LPMCCR_LPSIZE3_Pos (19U)
  8552. #define DSI_LPMCCR_LPSIZE3_Msk (0x1UL << DSI_LPMCCR_LPSIZE3_Pos) /*!< 0x00080000 */
  8553. #define DSI_LPMCCR_LPSIZE3 DSI_LPMCCR_LPSIZE3_Msk
  8554. #define DSI_LPMCCR_LPSIZE4_Pos (20U)
  8555. #define DSI_LPMCCR_LPSIZE4_Msk (0x1UL << DSI_LPMCCR_LPSIZE4_Pos) /*!< 0x00100000 */
  8556. #define DSI_LPMCCR_LPSIZE4 DSI_LPMCCR_LPSIZE4_Msk
  8557. #define DSI_LPMCCR_LPSIZE5_Pos (21U)
  8558. #define DSI_LPMCCR_LPSIZE5_Msk (0x1UL << DSI_LPMCCR_LPSIZE5_Pos) /*!< 0x00200000 */
  8559. #define DSI_LPMCCR_LPSIZE5 DSI_LPMCCR_LPSIZE5_Msk
  8560. #define DSI_LPMCCR_LPSIZE6_Pos (22U)
  8561. #define DSI_LPMCCR_LPSIZE6_Msk (0x1UL << DSI_LPMCCR_LPSIZE6_Pos) /*!< 0x00400000 */
  8562. #define DSI_LPMCCR_LPSIZE6 DSI_LPMCCR_LPSIZE6_Msk
  8563. #define DSI_LPMCCR_LPSIZE7_Pos (23U)
  8564. #define DSI_LPMCCR_LPSIZE7_Msk (0x1UL << DSI_LPMCCR_LPSIZE7_Pos) /*!< 0x00800000 */
  8565. #define DSI_LPMCCR_LPSIZE7 DSI_LPMCCR_LPSIZE7_Msk
  8566. /******************* Bit definition for DSI_VMCCR register **************/
  8567. #define DSI_VMCCR_VMT_Pos (0U)
  8568. #define DSI_VMCCR_VMT_Msk (0x3UL << DSI_VMCCR_VMT_Pos) /*!< 0x00000003 */
  8569. #define DSI_VMCCR_VMT DSI_VMCCR_VMT_Msk /*!< Video Mode Type */
  8570. #define DSI_VMCCR_VMT0_Pos (0U)
  8571. #define DSI_VMCCR_VMT0_Msk (0x1UL << DSI_VMCCR_VMT0_Pos) /*!< 0x00000001 */
  8572. #define DSI_VMCCR_VMT0 DSI_VMCCR_VMT0_Msk
  8573. #define DSI_VMCCR_VMT1_Pos (1U)
  8574. #define DSI_VMCCR_VMT1_Msk (0x1UL << DSI_VMCCR_VMT1_Pos) /*!< 0x00000002 */
  8575. #define DSI_VMCCR_VMT1 DSI_VMCCR_VMT1_Msk
  8576. #define DSI_VMCCR_LPVSAE_Pos (8U)
  8577. #define DSI_VMCCR_LPVSAE_Msk (0x1UL << DSI_VMCCR_LPVSAE_Pos) /*!< 0x00000100 */
  8578. #define DSI_VMCCR_LPVSAE DSI_VMCCR_LPVSAE_Msk /*!< Low-power Vertical Sync time Enable */
  8579. #define DSI_VMCCR_LPVBPE_Pos (9U)
  8580. #define DSI_VMCCR_LPVBPE_Msk (0x1UL << DSI_VMCCR_LPVBPE_Pos) /*!< 0x00000200 */
  8581. #define DSI_VMCCR_LPVBPE DSI_VMCCR_LPVBPE_Msk /*!< Low-power Vertical Back-porch Enable */
  8582. #define DSI_VMCCR_LPVFPE_Pos (10U)
  8583. #define DSI_VMCCR_LPVFPE_Msk (0x1UL << DSI_VMCCR_LPVFPE_Pos) /*!< 0x00000400 */
  8584. #define DSI_VMCCR_LPVFPE DSI_VMCCR_LPVFPE_Msk /*!< Low-power Vertical Front-porch Enable */
  8585. #define DSI_VMCCR_LPVAE_Pos (11U)
  8586. #define DSI_VMCCR_LPVAE_Msk (0x1UL << DSI_VMCCR_LPVAE_Pos) /*!< 0x00000800 */
  8587. #define DSI_VMCCR_LPVAE DSI_VMCCR_LPVAE_Msk /*!< Low-power Vertical Active Enable */
  8588. #define DSI_VMCCR_LPHBPE_Pos (12U)
  8589. #define DSI_VMCCR_LPHBPE_Msk (0x1UL << DSI_VMCCR_LPHBPE_Pos) /*!< 0x00001000 */
  8590. #define DSI_VMCCR_LPHBPE DSI_VMCCR_LPHBPE_Msk /*!< Low-power Horizontal Back-porch Enable */
  8591. #define DSI_VMCCR_LPHFE_Pos (13U)
  8592. #define DSI_VMCCR_LPHFE_Msk (0x1UL << DSI_VMCCR_LPHFE_Pos) /*!< 0x00002000 */
  8593. #define DSI_VMCCR_LPHFE DSI_VMCCR_LPHFE_Msk /*!< Low-power Horizontal Front-porch Enable */
  8594. #define DSI_VMCCR_FBTAAE_Pos (14U)
  8595. #define DSI_VMCCR_FBTAAE_Msk (0x1UL << DSI_VMCCR_FBTAAE_Pos) /*!< 0x00004000 */
  8596. #define DSI_VMCCR_FBTAAE DSI_VMCCR_FBTAAE_Msk /*!< Frame BTA Acknowledge Enable */
  8597. #define DSI_VMCCR_LPCE_Pos (15U)
  8598. #define DSI_VMCCR_LPCE_Msk (0x1UL << DSI_VMCCR_LPCE_Pos) /*!< 0x00008000 */
  8599. #define DSI_VMCCR_LPCE DSI_VMCCR_LPCE_Msk /*!< Low-power Command Enable */
  8600. /******************* Bit definition for DSI_VPCCR register **************/
  8601. #define DSI_VPCCR_VPSIZE_Pos (0U)
  8602. #define DSI_VPCCR_VPSIZE_Msk (0x3FFFUL << DSI_VPCCR_VPSIZE_Pos) /*!< 0x00003FFF */
  8603. #define DSI_VPCCR_VPSIZE DSI_VPCCR_VPSIZE_Msk /*!< Video Packet Size */
  8604. #define DSI_VPCCR_VPSIZE0_Pos (0U)
  8605. #define DSI_VPCCR_VPSIZE0_Msk (0x1UL << DSI_VPCCR_VPSIZE0_Pos) /*!< 0x00000001 */
  8606. #define DSI_VPCCR_VPSIZE0 DSI_VPCCR_VPSIZE0_Msk
  8607. #define DSI_VPCCR_VPSIZE1_Pos (1U)
  8608. #define DSI_VPCCR_VPSIZE1_Msk (0x1UL << DSI_VPCCR_VPSIZE1_Pos) /*!< 0x00000002 */
  8609. #define DSI_VPCCR_VPSIZE1 DSI_VPCCR_VPSIZE1_Msk
  8610. #define DSI_VPCCR_VPSIZE2_Pos (2U)
  8611. #define DSI_VPCCR_VPSIZE2_Msk (0x1UL << DSI_VPCCR_VPSIZE2_Pos) /*!< 0x00000004 */
  8612. #define DSI_VPCCR_VPSIZE2 DSI_VPCCR_VPSIZE2_Msk
  8613. #define DSI_VPCCR_VPSIZE3_Pos (3U)
  8614. #define DSI_VPCCR_VPSIZE3_Msk (0x1UL << DSI_VPCCR_VPSIZE3_Pos) /*!< 0x00000008 */
  8615. #define DSI_VPCCR_VPSIZE3 DSI_VPCCR_VPSIZE3_Msk
  8616. #define DSI_VPCCR_VPSIZE4_Pos (4U)
  8617. #define DSI_VPCCR_VPSIZE4_Msk (0x1UL << DSI_VPCCR_VPSIZE4_Pos) /*!< 0x00000010 */
  8618. #define DSI_VPCCR_VPSIZE4 DSI_VPCCR_VPSIZE4_Msk
  8619. #define DSI_VPCCR_VPSIZE5_Pos (5U)
  8620. #define DSI_VPCCR_VPSIZE5_Msk (0x1UL << DSI_VPCCR_VPSIZE5_Pos) /*!< 0x00000020 */
  8621. #define DSI_VPCCR_VPSIZE5 DSI_VPCCR_VPSIZE5_Msk
  8622. #define DSI_VPCCR_VPSIZE6_Pos (6U)
  8623. #define DSI_VPCCR_VPSIZE6_Msk (0x1UL << DSI_VPCCR_VPSIZE6_Pos) /*!< 0x00000040 */
  8624. #define DSI_VPCCR_VPSIZE6 DSI_VPCCR_VPSIZE6_Msk
  8625. #define DSI_VPCCR_VPSIZE7_Pos (7U)
  8626. #define DSI_VPCCR_VPSIZE7_Msk (0x1UL << DSI_VPCCR_VPSIZE7_Pos) /*!< 0x00000080 */
  8627. #define DSI_VPCCR_VPSIZE7 DSI_VPCCR_VPSIZE7_Msk
  8628. #define DSI_VPCCR_VPSIZE8_Pos (8U)
  8629. #define DSI_VPCCR_VPSIZE8_Msk (0x1UL << DSI_VPCCR_VPSIZE8_Pos) /*!< 0x00000100 */
  8630. #define DSI_VPCCR_VPSIZE8 DSI_VPCCR_VPSIZE8_Msk
  8631. #define DSI_VPCCR_VPSIZE9_Pos (9U)
  8632. #define DSI_VPCCR_VPSIZE9_Msk (0x1UL << DSI_VPCCR_VPSIZE9_Pos) /*!< 0x00000200 */
  8633. #define DSI_VPCCR_VPSIZE9 DSI_VPCCR_VPSIZE9_Msk
  8634. #define DSI_VPCCR_VPSIZE10_Pos (10U)
  8635. #define DSI_VPCCR_VPSIZE10_Msk (0x1UL << DSI_VPCCR_VPSIZE10_Pos) /*!< 0x00000400 */
  8636. #define DSI_VPCCR_VPSIZE10 DSI_VPCCR_VPSIZE10_Msk
  8637. #define DSI_VPCCR_VPSIZE11_Pos (11U)
  8638. #define DSI_VPCCR_VPSIZE11_Msk (0x1UL << DSI_VPCCR_VPSIZE11_Pos) /*!< 0x00000800 */
  8639. #define DSI_VPCCR_VPSIZE11 DSI_VPCCR_VPSIZE11_Msk
  8640. #define DSI_VPCCR_VPSIZE12_Pos (12U)
  8641. #define DSI_VPCCR_VPSIZE12_Msk (0x1UL << DSI_VPCCR_VPSIZE12_Pos) /*!< 0x00001000 */
  8642. #define DSI_VPCCR_VPSIZE12 DSI_VPCCR_VPSIZE12_Msk
  8643. #define DSI_VPCCR_VPSIZE13_Pos (13U)
  8644. #define DSI_VPCCR_VPSIZE13_Msk (0x1UL << DSI_VPCCR_VPSIZE13_Pos) /*!< 0x00002000 */
  8645. #define DSI_VPCCR_VPSIZE13 DSI_VPCCR_VPSIZE13_Msk
  8646. /******************* Bit definition for DSI_VCCCR register **************/
  8647. #define DSI_VCCCR_NUMC_Pos (0U)
  8648. #define DSI_VCCCR_NUMC_Msk (0x1FFFUL << DSI_VCCCR_NUMC_Pos) /*!< 0x00001FFF */
  8649. #define DSI_VCCCR_NUMC DSI_VCCCR_NUMC_Msk /*!< Number of Chunks */
  8650. #define DSI_VCCCR_NUMC0_Pos (0U)
  8651. #define DSI_VCCCR_NUMC0_Msk (0x1UL << DSI_VCCCR_NUMC0_Pos) /*!< 0x00000001 */
  8652. #define DSI_VCCCR_NUMC0 DSI_VCCCR_NUMC0_Msk
  8653. #define DSI_VCCCR_NUMC1_Pos (1U)
  8654. #define DSI_VCCCR_NUMC1_Msk (0x1UL << DSI_VCCCR_NUMC1_Pos) /*!< 0x00000002 */
  8655. #define DSI_VCCCR_NUMC1 DSI_VCCCR_NUMC1_Msk
  8656. #define DSI_VCCCR_NUMC2_Pos (2U)
  8657. #define DSI_VCCCR_NUMC2_Msk (0x1UL << DSI_VCCCR_NUMC2_Pos) /*!< 0x00000004 */
  8658. #define DSI_VCCCR_NUMC2 DSI_VCCCR_NUMC2_Msk
  8659. #define DSI_VCCCR_NUMC3_Pos (3U)
  8660. #define DSI_VCCCR_NUMC3_Msk (0x1UL << DSI_VCCCR_NUMC3_Pos) /*!< 0x00000008 */
  8661. #define DSI_VCCCR_NUMC3 DSI_VCCCR_NUMC3_Msk
  8662. #define DSI_VCCCR_NUMC4_Pos (4U)
  8663. #define DSI_VCCCR_NUMC4_Msk (0x1UL << DSI_VCCCR_NUMC4_Pos) /*!< 0x00000010 */
  8664. #define DSI_VCCCR_NUMC4 DSI_VCCCR_NUMC4_Msk
  8665. #define DSI_VCCCR_NUMC5_Pos (5U)
  8666. #define DSI_VCCCR_NUMC5_Msk (0x1UL << DSI_VCCCR_NUMC5_Pos) /*!< 0x00000020 */
  8667. #define DSI_VCCCR_NUMC5 DSI_VCCCR_NUMC5_Msk
  8668. #define DSI_VCCCR_NUMC6_Pos (6U)
  8669. #define DSI_VCCCR_NUMC6_Msk (0x1UL << DSI_VCCCR_NUMC6_Pos) /*!< 0x00000040 */
  8670. #define DSI_VCCCR_NUMC6 DSI_VCCCR_NUMC6_Msk
  8671. #define DSI_VCCCR_NUMC7_Pos (7U)
  8672. #define DSI_VCCCR_NUMC7_Msk (0x1UL << DSI_VCCCR_NUMC7_Pos) /*!< 0x00000080 */
  8673. #define DSI_VCCCR_NUMC7 DSI_VCCCR_NUMC7_Msk
  8674. #define DSI_VCCCR_NUMC8_Pos (8U)
  8675. #define DSI_VCCCR_NUMC8_Msk (0x1UL << DSI_VCCCR_NUMC8_Pos) /*!< 0x00000100 */
  8676. #define DSI_VCCCR_NUMC8 DSI_VCCCR_NUMC8_Msk
  8677. #define DSI_VCCCR_NUMC9_Pos (9U)
  8678. #define DSI_VCCCR_NUMC9_Msk (0x1UL << DSI_VCCCR_NUMC9_Pos) /*!< 0x00000200 */
  8679. #define DSI_VCCCR_NUMC9 DSI_VCCCR_NUMC9_Msk
  8680. #define DSI_VCCCR_NUMC10_Pos (10U)
  8681. #define DSI_VCCCR_NUMC10_Msk (0x1UL << DSI_VCCCR_NUMC10_Pos) /*!< 0x00000400 */
  8682. #define DSI_VCCCR_NUMC10 DSI_VCCCR_NUMC10_Msk
  8683. #define DSI_VCCCR_NUMC11_Pos (11U)
  8684. #define DSI_VCCCR_NUMC11_Msk (0x1UL << DSI_VCCCR_NUMC11_Pos) /*!< 0x00000800 */
  8685. #define DSI_VCCCR_NUMC11 DSI_VCCCR_NUMC11_Msk
  8686. #define DSI_VCCCR_NUMC12_Pos (12U)
  8687. #define DSI_VCCCR_NUMC12_Msk (0x1UL << DSI_VCCCR_NUMC12_Pos) /*!< 0x00001000 */
  8688. #define DSI_VCCCR_NUMC12 DSI_VCCCR_NUMC12_Msk
  8689. /******************* Bit definition for DSI_VNPCCR register *************/
  8690. #define DSI_VNPCCR_NPSIZE_Pos (0U)
  8691. #define DSI_VNPCCR_NPSIZE_Msk (0x1FFFUL << DSI_VNPCCR_NPSIZE_Pos) /*!< 0x00001FFF */
  8692. #define DSI_VNPCCR_NPSIZE DSI_VNPCCR_NPSIZE_Msk /*!< Number of Chunks */
  8693. #define DSI_VNPCCR_NPSIZE0_Pos (0U)
  8694. #define DSI_VNPCCR_NPSIZE0_Msk (0x1UL << DSI_VNPCCR_NPSIZE0_Pos) /*!< 0x00000001 */
  8695. #define DSI_VNPCCR_NPSIZE0 DSI_VNPCCR_NPSIZE0_Msk
  8696. #define DSI_VNPCCR_NPSIZE1_Pos (1U)
  8697. #define DSI_VNPCCR_NPSIZE1_Msk (0x1UL << DSI_VNPCCR_NPSIZE1_Pos) /*!< 0x00000002 */
  8698. #define DSI_VNPCCR_NPSIZE1 DSI_VNPCCR_NPSIZE1_Msk
  8699. #define DSI_VNPCCR_NPSIZE2_Pos (2U)
  8700. #define DSI_VNPCCR_NPSIZE2_Msk (0x1UL << DSI_VNPCCR_NPSIZE2_Pos) /*!< 0x00000004 */
  8701. #define DSI_VNPCCR_NPSIZE2 DSI_VNPCCR_NPSIZE2_Msk
  8702. #define DSI_VNPCCR_NPSIZE3_Pos (3U)
  8703. #define DSI_VNPCCR_NPSIZE3_Msk (0x1UL << DSI_VNPCCR_NPSIZE3_Pos) /*!< 0x00000008 */
  8704. #define DSI_VNPCCR_NPSIZE3 DSI_VNPCCR_NPSIZE3_Msk
  8705. #define DSI_VNPCCR_NPSIZE4_Pos (4U)
  8706. #define DSI_VNPCCR_NPSIZE4_Msk (0x1UL << DSI_VNPCCR_NPSIZE4_Pos) /*!< 0x00000010 */
  8707. #define DSI_VNPCCR_NPSIZE4 DSI_VNPCCR_NPSIZE4_Msk
  8708. #define DSI_VNPCCR_NPSIZE5_Pos (5U)
  8709. #define DSI_VNPCCR_NPSIZE5_Msk (0x1UL << DSI_VNPCCR_NPSIZE5_Pos) /*!< 0x00000020 */
  8710. #define DSI_VNPCCR_NPSIZE5 DSI_VNPCCR_NPSIZE5_Msk
  8711. #define DSI_VNPCCR_NPSIZE6_Pos (6U)
  8712. #define DSI_VNPCCR_NPSIZE6_Msk (0x1UL << DSI_VNPCCR_NPSIZE6_Pos) /*!< 0x00000040 */
  8713. #define DSI_VNPCCR_NPSIZE6 DSI_VNPCCR_NPSIZE6_Msk
  8714. #define DSI_VNPCCR_NPSIZE7_Pos (7U)
  8715. #define DSI_VNPCCR_NPSIZE7_Msk (0x1UL << DSI_VNPCCR_NPSIZE7_Pos) /*!< 0x00000080 */
  8716. #define DSI_VNPCCR_NPSIZE7 DSI_VNPCCR_NPSIZE7_Msk
  8717. #define DSI_VNPCCR_NPSIZE8_Pos (8U)
  8718. #define DSI_VNPCCR_NPSIZE8_Msk (0x1UL << DSI_VNPCCR_NPSIZE8_Pos) /*!< 0x00000100 */
  8719. #define DSI_VNPCCR_NPSIZE8 DSI_VNPCCR_NPSIZE8_Msk
  8720. #define DSI_VNPCCR_NPSIZE9_Pos (9U)
  8721. #define DSI_VNPCCR_NPSIZE9_Msk (0x1UL << DSI_VNPCCR_NPSIZE9_Pos) /*!< 0x00000200 */
  8722. #define DSI_VNPCCR_NPSIZE9 DSI_VNPCCR_NPSIZE9_Msk
  8723. #define DSI_VNPCCR_NPSIZE10_Pos (10U)
  8724. #define DSI_VNPCCR_NPSIZE10_Msk (0x1UL << DSI_VNPCCR_NPSIZE10_Pos) /*!< 0x00000400 */
  8725. #define DSI_VNPCCR_NPSIZE10 DSI_VNPCCR_NPSIZE10_Msk
  8726. #define DSI_VNPCCR_NPSIZE11_Pos (11U)
  8727. #define DSI_VNPCCR_NPSIZE11_Msk (0x1UL << DSI_VNPCCR_NPSIZE11_Pos) /*!< 0x00000800 */
  8728. #define DSI_VNPCCR_NPSIZE11 DSI_VNPCCR_NPSIZE11_Msk
  8729. #define DSI_VNPCCR_NPSIZE12_Pos (12U)
  8730. #define DSI_VNPCCR_NPSIZE12_Msk (0x1UL << DSI_VNPCCR_NPSIZE12_Pos) /*!< 0x00001000 */
  8731. #define DSI_VNPCCR_NPSIZE12 DSI_VNPCCR_NPSIZE12_Msk
  8732. /******************* Bit definition for DSI_VHSACCR register ************/
  8733. #define DSI_VHSACCR_HSA_Pos (0U)
  8734. #define DSI_VHSACCR_HSA_Msk (0xFFFUL << DSI_VHSACCR_HSA_Pos) /*!< 0x00000FFF */
  8735. #define DSI_VHSACCR_HSA DSI_VHSACCR_HSA_Msk /*!< Horizontal Synchronism Active duration */
  8736. #define DSI_VHSACCR_HSA0_Pos (0U)
  8737. #define DSI_VHSACCR_HSA0_Msk (0x1UL << DSI_VHSACCR_HSA0_Pos) /*!< 0x00000001 */
  8738. #define DSI_VHSACCR_HSA0 DSI_VHSACCR_HSA0_Msk
  8739. #define DSI_VHSACCR_HSA1_Pos (1U)
  8740. #define DSI_VHSACCR_HSA1_Msk (0x1UL << DSI_VHSACCR_HSA1_Pos) /*!< 0x00000002 */
  8741. #define DSI_VHSACCR_HSA1 DSI_VHSACCR_HSA1_Msk
  8742. #define DSI_VHSACCR_HSA2_Pos (2U)
  8743. #define DSI_VHSACCR_HSA2_Msk (0x1UL << DSI_VHSACCR_HSA2_Pos) /*!< 0x00000004 */
  8744. #define DSI_VHSACCR_HSA2 DSI_VHSACCR_HSA2_Msk
  8745. #define DSI_VHSACCR_HSA3_Pos (3U)
  8746. #define DSI_VHSACCR_HSA3_Msk (0x1UL << DSI_VHSACCR_HSA3_Pos) /*!< 0x00000008 */
  8747. #define DSI_VHSACCR_HSA3 DSI_VHSACCR_HSA3_Msk
  8748. #define DSI_VHSACCR_HSA4_Pos (4U)
  8749. #define DSI_VHSACCR_HSA4_Msk (0x1UL << DSI_VHSACCR_HSA4_Pos) /*!< 0x00000010 */
  8750. #define DSI_VHSACCR_HSA4 DSI_VHSACCR_HSA4_Msk
  8751. #define DSI_VHSACCR_HSA5_Pos (5U)
  8752. #define DSI_VHSACCR_HSA5_Msk (0x1UL << DSI_VHSACCR_HSA5_Pos) /*!< 0x00000020 */
  8753. #define DSI_VHSACCR_HSA5 DSI_VHSACCR_HSA5_Msk
  8754. #define DSI_VHSACCR_HSA6_Pos (6U)
  8755. #define DSI_VHSACCR_HSA6_Msk (0x1UL << DSI_VHSACCR_HSA6_Pos) /*!< 0x00000040 */
  8756. #define DSI_VHSACCR_HSA6 DSI_VHSACCR_HSA6_Msk
  8757. #define DSI_VHSACCR_HSA7_Pos (7U)
  8758. #define DSI_VHSACCR_HSA7_Msk (0x1UL << DSI_VHSACCR_HSA7_Pos) /*!< 0x00000080 */
  8759. #define DSI_VHSACCR_HSA7 DSI_VHSACCR_HSA7_Msk
  8760. #define DSI_VHSACCR_HSA8_Pos (8U)
  8761. #define DSI_VHSACCR_HSA8_Msk (0x1UL << DSI_VHSACCR_HSA8_Pos) /*!< 0x00000100 */
  8762. #define DSI_VHSACCR_HSA8 DSI_VHSACCR_HSA8_Msk
  8763. #define DSI_VHSACCR_HSA9_Pos (9U)
  8764. #define DSI_VHSACCR_HSA9_Msk (0x1UL << DSI_VHSACCR_HSA9_Pos) /*!< 0x00000200 */
  8765. #define DSI_VHSACCR_HSA9 DSI_VHSACCR_HSA9_Msk
  8766. #define DSI_VHSACCR_HSA10_Pos (10U)
  8767. #define DSI_VHSACCR_HSA10_Msk (0x1UL << DSI_VHSACCR_HSA10_Pos) /*!< 0x00000400 */
  8768. #define DSI_VHSACCR_HSA10 DSI_VHSACCR_HSA10_Msk
  8769. #define DSI_VHSACCR_HSA11_Pos (11U)
  8770. #define DSI_VHSACCR_HSA11_Msk (0x1UL << DSI_VHSACCR_HSA11_Pos) /*!< 0x00000800 */
  8771. #define DSI_VHSACCR_HSA11 DSI_VHSACCR_HSA11_Msk
  8772. /******************* Bit definition for DSI_VHBPCCR register ************/
  8773. #define DSI_VHBPCCR_HBP_Pos (0U)
  8774. #define DSI_VHBPCCR_HBP_Msk (0xFFFUL << DSI_VHBPCCR_HBP_Pos) /*!< 0x00000FFF */
  8775. #define DSI_VHBPCCR_HBP DSI_VHBPCCR_HBP_Msk /*!< Horizontal Back-Porch duration */
  8776. #define DSI_VHBPCCR_HBP0_Pos (0U)
  8777. #define DSI_VHBPCCR_HBP0_Msk (0x1UL << DSI_VHBPCCR_HBP0_Pos) /*!< 0x00000001 */
  8778. #define DSI_VHBPCCR_HBP0 DSI_VHBPCCR_HBP0_Msk
  8779. #define DSI_VHBPCCR_HBP1_Pos (1U)
  8780. #define DSI_VHBPCCR_HBP1_Msk (0x1UL << DSI_VHBPCCR_HBP1_Pos) /*!< 0x00000002 */
  8781. #define DSI_VHBPCCR_HBP1 DSI_VHBPCCR_HBP1_Msk
  8782. #define DSI_VHBPCCR_HBP2_Pos (2U)
  8783. #define DSI_VHBPCCR_HBP2_Msk (0x1UL << DSI_VHBPCCR_HBP2_Pos) /*!< 0x00000004 */
  8784. #define DSI_VHBPCCR_HBP2 DSI_VHBPCCR_HBP2_Msk
  8785. #define DSI_VHBPCCR_HBP3_Pos (3U)
  8786. #define DSI_VHBPCCR_HBP3_Msk (0x1UL << DSI_VHBPCCR_HBP3_Pos) /*!< 0x00000008 */
  8787. #define DSI_VHBPCCR_HBP3 DSI_VHBPCCR_HBP3_Msk
  8788. #define DSI_VHBPCCR_HBP4_Pos (4U)
  8789. #define DSI_VHBPCCR_HBP4_Msk (0x1UL << DSI_VHBPCCR_HBP4_Pos) /*!< 0x00000010 */
  8790. #define DSI_VHBPCCR_HBP4 DSI_VHBPCCR_HBP4_Msk
  8791. #define DSI_VHBPCCR_HBP5_Pos (5U)
  8792. #define DSI_VHBPCCR_HBP5_Msk (0x1UL << DSI_VHBPCCR_HBP5_Pos) /*!< 0x00000020 */
  8793. #define DSI_VHBPCCR_HBP5 DSI_VHBPCCR_HBP5_Msk
  8794. #define DSI_VHBPCCR_HBP6_Pos (6U)
  8795. #define DSI_VHBPCCR_HBP6_Msk (0x1UL << DSI_VHBPCCR_HBP6_Pos) /*!< 0x00000040 */
  8796. #define DSI_VHBPCCR_HBP6 DSI_VHBPCCR_HBP6_Msk
  8797. #define DSI_VHBPCCR_HBP7_Pos (7U)
  8798. #define DSI_VHBPCCR_HBP7_Msk (0x1UL << DSI_VHBPCCR_HBP7_Pos) /*!< 0x00000080 */
  8799. #define DSI_VHBPCCR_HBP7 DSI_VHBPCCR_HBP7_Msk
  8800. #define DSI_VHBPCCR_HBP8_Pos (8U)
  8801. #define DSI_VHBPCCR_HBP8_Msk (0x1UL << DSI_VHBPCCR_HBP8_Pos) /*!< 0x00000100 */
  8802. #define DSI_VHBPCCR_HBP8 DSI_VHBPCCR_HBP8_Msk
  8803. #define DSI_VHBPCCR_HBP9_Pos (9U)
  8804. #define DSI_VHBPCCR_HBP9_Msk (0x1UL << DSI_VHBPCCR_HBP9_Pos) /*!< 0x00000200 */
  8805. #define DSI_VHBPCCR_HBP9 DSI_VHBPCCR_HBP9_Msk
  8806. #define DSI_VHBPCCR_HBP10_Pos (10U)
  8807. #define DSI_VHBPCCR_HBP10_Msk (0x1UL << DSI_VHBPCCR_HBP10_Pos) /*!< 0x00000400 */
  8808. #define DSI_VHBPCCR_HBP10 DSI_VHBPCCR_HBP10_Msk
  8809. #define DSI_VHBPCCR_HBP11_Pos (11U)
  8810. #define DSI_VHBPCCR_HBP11_Msk (0x1UL << DSI_VHBPCCR_HBP11_Pos) /*!< 0x00000800 */
  8811. #define DSI_VHBPCCR_HBP11 DSI_VHBPCCR_HBP11_Msk
  8812. /******************* Bit definition for DSI_VLCCR register **************/
  8813. #define DSI_VLCCR_HLINE_Pos (0U)
  8814. #define DSI_VLCCR_HLINE_Msk (0x7FFFUL << DSI_VLCCR_HLINE_Pos) /*!< 0x00007FFF */
  8815. #define DSI_VLCCR_HLINE DSI_VLCCR_HLINE_Msk /*!< Horizontal Line duration */
  8816. #define DSI_VLCCR_HLINE0_Pos (0U)
  8817. #define DSI_VLCCR_HLINE0_Msk (0x1UL << DSI_VLCCR_HLINE0_Pos) /*!< 0x00000001 */
  8818. #define DSI_VLCCR_HLINE0 DSI_VLCCR_HLINE0_Msk
  8819. #define DSI_VLCCR_HLINE1_Pos (1U)
  8820. #define DSI_VLCCR_HLINE1_Msk (0x1UL << DSI_VLCCR_HLINE1_Pos) /*!< 0x00000002 */
  8821. #define DSI_VLCCR_HLINE1 DSI_VLCCR_HLINE1_Msk
  8822. #define DSI_VLCCR_HLINE2_Pos (2U)
  8823. #define DSI_VLCCR_HLINE2_Msk (0x1UL << DSI_VLCCR_HLINE2_Pos) /*!< 0x00000004 */
  8824. #define DSI_VLCCR_HLINE2 DSI_VLCCR_HLINE2_Msk
  8825. #define DSI_VLCCR_HLINE3_Pos (3U)
  8826. #define DSI_VLCCR_HLINE3_Msk (0x1UL << DSI_VLCCR_HLINE3_Pos) /*!< 0x00000008 */
  8827. #define DSI_VLCCR_HLINE3 DSI_VLCCR_HLINE3_Msk
  8828. #define DSI_VLCCR_HLINE4_Pos (4U)
  8829. #define DSI_VLCCR_HLINE4_Msk (0x1UL << DSI_VLCCR_HLINE4_Pos) /*!< 0x00000010 */
  8830. #define DSI_VLCCR_HLINE4 DSI_VLCCR_HLINE4_Msk
  8831. #define DSI_VLCCR_HLINE5_Pos (5U)
  8832. #define DSI_VLCCR_HLINE5_Msk (0x1UL << DSI_VLCCR_HLINE5_Pos) /*!< 0x00000020 */
  8833. #define DSI_VLCCR_HLINE5 DSI_VLCCR_HLINE5_Msk
  8834. #define DSI_VLCCR_HLINE6_Pos (6U)
  8835. #define DSI_VLCCR_HLINE6_Msk (0x1UL << DSI_VLCCR_HLINE6_Pos) /*!< 0x00000040 */
  8836. #define DSI_VLCCR_HLINE6 DSI_VLCCR_HLINE6_Msk
  8837. #define DSI_VLCCR_HLINE7_Pos (7U)
  8838. #define DSI_VLCCR_HLINE7_Msk (0x1UL << DSI_VLCCR_HLINE7_Pos) /*!< 0x00000080 */
  8839. #define DSI_VLCCR_HLINE7 DSI_VLCCR_HLINE7_Msk
  8840. #define DSI_VLCCR_HLINE8_Pos (8U)
  8841. #define DSI_VLCCR_HLINE8_Msk (0x1UL << DSI_VLCCR_HLINE8_Pos) /*!< 0x00000100 */
  8842. #define DSI_VLCCR_HLINE8 DSI_VLCCR_HLINE8_Msk
  8843. #define DSI_VLCCR_HLINE9_Pos (9U)
  8844. #define DSI_VLCCR_HLINE9_Msk (0x1UL << DSI_VLCCR_HLINE9_Pos) /*!< 0x00000200 */
  8845. #define DSI_VLCCR_HLINE9 DSI_VLCCR_HLINE9_Msk
  8846. #define DSI_VLCCR_HLINE10_Pos (10U)
  8847. #define DSI_VLCCR_HLINE10_Msk (0x1UL << DSI_VLCCR_HLINE10_Pos) /*!< 0x00000400 */
  8848. #define DSI_VLCCR_HLINE10 DSI_VLCCR_HLINE10_Msk
  8849. #define DSI_VLCCR_HLINE11_Pos (11U)
  8850. #define DSI_VLCCR_HLINE11_Msk (0x1UL << DSI_VLCCR_HLINE11_Pos) /*!< 0x00000800 */
  8851. #define DSI_VLCCR_HLINE11 DSI_VLCCR_HLINE11_Msk
  8852. #define DSI_VLCCR_HLINE12_Pos (12U)
  8853. #define DSI_VLCCR_HLINE12_Msk (0x1UL << DSI_VLCCR_HLINE12_Pos) /*!< 0x00001000 */
  8854. #define DSI_VLCCR_HLINE12 DSI_VLCCR_HLINE12_Msk
  8855. #define DSI_VLCCR_HLINE13_Pos (13U)
  8856. #define DSI_VLCCR_HLINE13_Msk (0x1UL << DSI_VLCCR_HLINE13_Pos) /*!< 0x00002000 */
  8857. #define DSI_VLCCR_HLINE13 DSI_VLCCR_HLINE13_Msk
  8858. #define DSI_VLCCR_HLINE14_Pos (14U)
  8859. #define DSI_VLCCR_HLINE14_Msk (0x1UL << DSI_VLCCR_HLINE14_Pos) /*!< 0x00004000 */
  8860. #define DSI_VLCCR_HLINE14 DSI_VLCCR_HLINE14_Msk
  8861. /******************* Bit definition for DSI_VVSACCR register ***************/
  8862. #define DSI_VVSACCR_VSA_Pos (0U)
  8863. #define DSI_VVSACCR_VSA_Msk (0x3FFUL << DSI_VVSACCR_VSA_Pos) /*!< 0x000003FF */
  8864. #define DSI_VVSACCR_VSA DSI_VVSACCR_VSA_Msk /*!< Vertical Synchronism Active duration */
  8865. #define DSI_VVSACCR_VSA0_Pos (0U)
  8866. #define DSI_VVSACCR_VSA0_Msk (0x1UL << DSI_VVSACCR_VSA0_Pos) /*!< 0x00000001 */
  8867. #define DSI_VVSACCR_VSA0 DSI_VVSACCR_VSA0_Msk
  8868. #define DSI_VVSACCR_VSA1_Pos (1U)
  8869. #define DSI_VVSACCR_VSA1_Msk (0x1UL << DSI_VVSACCR_VSA1_Pos) /*!< 0x00000002 */
  8870. #define DSI_VVSACCR_VSA1 DSI_VVSACCR_VSA1_Msk
  8871. #define DSI_VVSACCR_VSA2_Pos (2U)
  8872. #define DSI_VVSACCR_VSA2_Msk (0x1UL << DSI_VVSACCR_VSA2_Pos) /*!< 0x00000004 */
  8873. #define DSI_VVSACCR_VSA2 DSI_VVSACCR_VSA2_Msk
  8874. #define DSI_VVSACCR_VSA3_Pos (3U)
  8875. #define DSI_VVSACCR_VSA3_Msk (0x1UL << DSI_VVSACCR_VSA3_Pos) /*!< 0x00000008 */
  8876. #define DSI_VVSACCR_VSA3 DSI_VVSACCR_VSA3_Msk
  8877. #define DSI_VVSACCR_VSA4_Pos (4U)
  8878. #define DSI_VVSACCR_VSA4_Msk (0x1UL << DSI_VVSACCR_VSA4_Pos) /*!< 0x00000010 */
  8879. #define DSI_VVSACCR_VSA4 DSI_VVSACCR_VSA4_Msk
  8880. #define DSI_VVSACCR_VSA5_Pos (5U)
  8881. #define DSI_VVSACCR_VSA5_Msk (0x1UL << DSI_VVSACCR_VSA5_Pos) /*!< 0x00000020 */
  8882. #define DSI_VVSACCR_VSA5 DSI_VVSACCR_VSA5_Msk
  8883. #define DSI_VVSACCR_VSA6_Pos (6U)
  8884. #define DSI_VVSACCR_VSA6_Msk (0x1UL << DSI_VVSACCR_VSA6_Pos) /*!< 0x00000040 */
  8885. #define DSI_VVSACCR_VSA6 DSI_VVSACCR_VSA6_Msk
  8886. #define DSI_VVSACCR_VSA7_Pos (7U)
  8887. #define DSI_VVSACCR_VSA7_Msk (0x1UL << DSI_VVSACCR_VSA7_Pos) /*!< 0x00000080 */
  8888. #define DSI_VVSACCR_VSA7 DSI_VVSACCR_VSA7_Msk
  8889. #define DSI_VVSACCR_VSA8_Pos (8U)
  8890. #define DSI_VVSACCR_VSA8_Msk (0x1UL << DSI_VVSACCR_VSA8_Pos) /*!< 0x00000100 */
  8891. #define DSI_VVSACCR_VSA8 DSI_VVSACCR_VSA8_Msk
  8892. #define DSI_VVSACCR_VSA9_Pos (9U)
  8893. #define DSI_VVSACCR_VSA9_Msk (0x1UL << DSI_VVSACCR_VSA9_Pos) /*!< 0x00000200 */
  8894. #define DSI_VVSACCR_VSA9 DSI_VVSACCR_VSA9_Msk
  8895. /******************* Bit definition for DSI_VVBPCCR register ************/
  8896. #define DSI_VVBPCCR_VBP_Pos (0U)
  8897. #define DSI_VVBPCCR_VBP_Msk (0x3FFUL << DSI_VVBPCCR_VBP_Pos) /*!< 0x000003FF */
  8898. #define DSI_VVBPCCR_VBP DSI_VVBPCCR_VBP_Msk /*!< Vertical Back-Porch duration */
  8899. #define DSI_VVBPCCR_VBP0_Pos (0U)
  8900. #define DSI_VVBPCCR_VBP0_Msk (0x1UL << DSI_VVBPCCR_VBP0_Pos) /*!< 0x00000001 */
  8901. #define DSI_VVBPCCR_VBP0 DSI_VVBPCCR_VBP0_Msk
  8902. #define DSI_VVBPCCR_VBP1_Pos (1U)
  8903. #define DSI_VVBPCCR_VBP1_Msk (0x1UL << DSI_VVBPCCR_VBP1_Pos) /*!< 0x00000002 */
  8904. #define DSI_VVBPCCR_VBP1 DSI_VVBPCCR_VBP1_Msk
  8905. #define DSI_VVBPCCR_VBP2_Pos (2U)
  8906. #define DSI_VVBPCCR_VBP2_Msk (0x1UL << DSI_VVBPCCR_VBP2_Pos) /*!< 0x00000004 */
  8907. #define DSI_VVBPCCR_VBP2 DSI_VVBPCCR_VBP2_Msk
  8908. #define DSI_VVBPCCR_VBP3_Pos (3U)
  8909. #define DSI_VVBPCCR_VBP3_Msk (0x1UL << DSI_VVBPCCR_VBP3_Pos) /*!< 0x00000008 */
  8910. #define DSI_VVBPCCR_VBP3 DSI_VVBPCCR_VBP3_Msk
  8911. #define DSI_VVBPCCR_VBP4_Pos (4U)
  8912. #define DSI_VVBPCCR_VBP4_Msk (0x1UL << DSI_VVBPCCR_VBP4_Pos) /*!< 0x00000010 */
  8913. #define DSI_VVBPCCR_VBP4 DSI_VVBPCCR_VBP4_Msk
  8914. #define DSI_VVBPCCR_VBP5_Pos (5U)
  8915. #define DSI_VVBPCCR_VBP5_Msk (0x1UL << DSI_VVBPCCR_VBP5_Pos) /*!< 0x00000020 */
  8916. #define DSI_VVBPCCR_VBP5 DSI_VVBPCCR_VBP5_Msk
  8917. #define DSI_VVBPCCR_VBP6_Pos (6U)
  8918. #define DSI_VVBPCCR_VBP6_Msk (0x1UL << DSI_VVBPCCR_VBP6_Pos) /*!< 0x00000040 */
  8919. #define DSI_VVBPCCR_VBP6 DSI_VVBPCCR_VBP6_Msk
  8920. #define DSI_VVBPCCR_VBP7_Pos (7U)
  8921. #define DSI_VVBPCCR_VBP7_Msk (0x1UL << DSI_VVBPCCR_VBP7_Pos) /*!< 0x00000080 */
  8922. #define DSI_VVBPCCR_VBP7 DSI_VVBPCCR_VBP7_Msk
  8923. #define DSI_VVBPCCR_VBP8_Pos (8U)
  8924. #define DSI_VVBPCCR_VBP8_Msk (0x1UL << DSI_VVBPCCR_VBP8_Pos) /*!< 0x00000100 */
  8925. #define DSI_VVBPCCR_VBP8 DSI_VVBPCCR_VBP8_Msk
  8926. #define DSI_VVBPCCR_VBP9_Pos (9U)
  8927. #define DSI_VVBPCCR_VBP9_Msk (0x1UL << DSI_VVBPCCR_VBP9_Pos) /*!< 0x00000200 */
  8928. #define DSI_VVBPCCR_VBP9 DSI_VVBPCCR_VBP9_Msk
  8929. /******************* Bit definition for DSI_VVFPCCR register ************/
  8930. #define DSI_VVFPCCR_VFP_Pos (0U)
  8931. #define DSI_VVFPCCR_VFP_Msk (0x3FFUL << DSI_VVFPCCR_VFP_Pos) /*!< 0x000003FF */
  8932. #define DSI_VVFPCCR_VFP DSI_VVFPCCR_VFP_Msk /*!< Vertical Front-Porch duration */
  8933. #define DSI_VVFPCCR_VFP0_Pos (0U)
  8934. #define DSI_VVFPCCR_VFP0_Msk (0x1UL << DSI_VVFPCCR_VFP0_Pos) /*!< 0x00000001 */
  8935. #define DSI_VVFPCCR_VFP0 DSI_VVFPCCR_VFP0_Msk
  8936. #define DSI_VVFPCCR_VFP1_Pos (1U)
  8937. #define DSI_VVFPCCR_VFP1_Msk (0x1UL << DSI_VVFPCCR_VFP1_Pos) /*!< 0x00000002 */
  8938. #define DSI_VVFPCCR_VFP1 DSI_VVFPCCR_VFP1_Msk
  8939. #define DSI_VVFPCCR_VFP2_Pos (2U)
  8940. #define DSI_VVFPCCR_VFP2_Msk (0x1UL << DSI_VVFPCCR_VFP2_Pos) /*!< 0x00000004 */
  8941. #define DSI_VVFPCCR_VFP2 DSI_VVFPCCR_VFP2_Msk
  8942. #define DSI_VVFPCCR_VFP3_Pos (3U)
  8943. #define DSI_VVFPCCR_VFP3_Msk (0x1UL << DSI_VVFPCCR_VFP3_Pos) /*!< 0x00000008 */
  8944. #define DSI_VVFPCCR_VFP3 DSI_VVFPCCR_VFP3_Msk
  8945. #define DSI_VVFPCCR_VFP4_Pos (4U)
  8946. #define DSI_VVFPCCR_VFP4_Msk (0x1UL << DSI_VVFPCCR_VFP4_Pos) /*!< 0x00000010 */
  8947. #define DSI_VVFPCCR_VFP4 DSI_VVFPCCR_VFP4_Msk
  8948. #define DSI_VVFPCCR_VFP5_Pos (5U)
  8949. #define DSI_VVFPCCR_VFP5_Msk (0x1UL << DSI_VVFPCCR_VFP5_Pos) /*!< 0x00000020 */
  8950. #define DSI_VVFPCCR_VFP5 DSI_VVFPCCR_VFP5_Msk
  8951. #define DSI_VVFPCCR_VFP6_Pos (6U)
  8952. #define DSI_VVFPCCR_VFP6_Msk (0x1UL << DSI_VVFPCCR_VFP6_Pos) /*!< 0x00000040 */
  8953. #define DSI_VVFPCCR_VFP6 DSI_VVFPCCR_VFP6_Msk
  8954. #define DSI_VVFPCCR_VFP7_Pos (7U)
  8955. #define DSI_VVFPCCR_VFP7_Msk (0x1UL << DSI_VVFPCCR_VFP7_Pos) /*!< 0x00000080 */
  8956. #define DSI_VVFPCCR_VFP7 DSI_VVFPCCR_VFP7_Msk
  8957. #define DSI_VVFPCCR_VFP8_Pos (8U)
  8958. #define DSI_VVFPCCR_VFP8_Msk (0x1UL << DSI_VVFPCCR_VFP8_Pos) /*!< 0x00000100 */
  8959. #define DSI_VVFPCCR_VFP8 DSI_VVFPCCR_VFP8_Msk
  8960. #define DSI_VVFPCCR_VFP9_Pos (9U)
  8961. #define DSI_VVFPCCR_VFP9_Msk (0x1UL << DSI_VVFPCCR_VFP9_Pos) /*!< 0x00000200 */
  8962. #define DSI_VVFPCCR_VFP9 DSI_VVFPCCR_VFP9_Msk
  8963. /******************* Bit definition for DSI_VVACCR register *************/
  8964. #define DSI_VVACCR_VA_Pos (0U)
  8965. #define DSI_VVACCR_VA_Msk (0x3FFFUL << DSI_VVACCR_VA_Pos) /*!< 0x00003FFF */
  8966. #define DSI_VVACCR_VA DSI_VVACCR_VA_Msk /*!< Vertical Active duration */
  8967. #define DSI_VVACCR_VA0_Pos (0U)
  8968. #define DSI_VVACCR_VA0_Msk (0x1UL << DSI_VVACCR_VA0_Pos) /*!< 0x00000001 */
  8969. #define DSI_VVACCR_VA0 DSI_VVACCR_VA0_Msk
  8970. #define DSI_VVACCR_VA1_Pos (1U)
  8971. #define DSI_VVACCR_VA1_Msk (0x1UL << DSI_VVACCR_VA1_Pos) /*!< 0x00000002 */
  8972. #define DSI_VVACCR_VA1 DSI_VVACCR_VA1_Msk
  8973. #define DSI_VVACCR_VA2_Pos (2U)
  8974. #define DSI_VVACCR_VA2_Msk (0x1UL << DSI_VVACCR_VA2_Pos) /*!< 0x00000004 */
  8975. #define DSI_VVACCR_VA2 DSI_VVACCR_VA2_Msk
  8976. #define DSI_VVACCR_VA3_Pos (3U)
  8977. #define DSI_VVACCR_VA3_Msk (0x1UL << DSI_VVACCR_VA3_Pos) /*!< 0x00000008 */
  8978. #define DSI_VVACCR_VA3 DSI_VVACCR_VA3_Msk
  8979. #define DSI_VVACCR_VA4_Pos (4U)
  8980. #define DSI_VVACCR_VA4_Msk (0x1UL << DSI_VVACCR_VA4_Pos) /*!< 0x00000010 */
  8981. #define DSI_VVACCR_VA4 DSI_VVACCR_VA4_Msk
  8982. #define DSI_VVACCR_VA5_Pos (5U)
  8983. #define DSI_VVACCR_VA5_Msk (0x1UL << DSI_VVACCR_VA5_Pos) /*!< 0x00000020 */
  8984. #define DSI_VVACCR_VA5 DSI_VVACCR_VA5_Msk
  8985. #define DSI_VVACCR_VA6_Pos (6U)
  8986. #define DSI_VVACCR_VA6_Msk (0x1UL << DSI_VVACCR_VA6_Pos) /*!< 0x00000040 */
  8987. #define DSI_VVACCR_VA6 DSI_VVACCR_VA6_Msk
  8988. #define DSI_VVACCR_VA7_Pos (7U)
  8989. #define DSI_VVACCR_VA7_Msk (0x1UL << DSI_VVACCR_VA7_Pos) /*!< 0x00000080 */
  8990. #define DSI_VVACCR_VA7 DSI_VVACCR_VA7_Msk
  8991. #define DSI_VVACCR_VA8_Pos (8U)
  8992. #define DSI_VVACCR_VA8_Msk (0x1UL << DSI_VVACCR_VA8_Pos) /*!< 0x00000100 */
  8993. #define DSI_VVACCR_VA8 DSI_VVACCR_VA8_Msk
  8994. #define DSI_VVACCR_VA9_Pos (9U)
  8995. #define DSI_VVACCR_VA9_Msk (0x1UL << DSI_VVACCR_VA9_Pos) /*!< 0x00000200 */
  8996. #define DSI_VVACCR_VA9 DSI_VVACCR_VA9_Msk
  8997. #define DSI_VVACCR_VA10_Pos (10U)
  8998. #define DSI_VVACCR_VA10_Msk (0x1UL << DSI_VVACCR_VA10_Pos) /*!< 0x00000400 */
  8999. #define DSI_VVACCR_VA10 DSI_VVACCR_VA10_Msk
  9000. #define DSI_VVACCR_VA11_Pos (11U)
  9001. #define DSI_VVACCR_VA11_Msk (0x1UL << DSI_VVACCR_VA11_Pos) /*!< 0x00000800 */
  9002. #define DSI_VVACCR_VA11 DSI_VVACCR_VA11_Msk
  9003. #define DSI_VVACCR_VA12_Pos (12U)
  9004. #define DSI_VVACCR_VA12_Msk (0x1UL << DSI_VVACCR_VA12_Pos) /*!< 0x00001000 */
  9005. #define DSI_VVACCR_VA12 DSI_VVACCR_VA12_Msk
  9006. #define DSI_VVACCR_VA13_Pos (13U)
  9007. #define DSI_VVACCR_VA13_Msk (0x1UL << DSI_VVACCR_VA13_Pos) /*!< 0x00002000 */
  9008. #define DSI_VVACCR_VA13 DSI_VVACCR_VA13_Msk
  9009. /******************* Bit definition for DSI_FBSR register ****************/
  9010. #define DSI_FBSR_VCWFE_Pos (0U)
  9011. #define DSI_FBSR_VCWFE_Msk (0x1UL << DSI_FBSR_VCWFE_Pos) /*!< 0x00000001 */
  9012. #define DSI_FBSR_VCWFE DSI_FBSR_VCWFE_Msk /*!< Video mode Command Write FIFO Empty */
  9013. #define DSI_FBSR_VCWFF_Pos (1U)
  9014. #define DSI_FBSR_VCWFF_Msk (0x1UL << DSI_FBSR_VCWFF_Pos) /*!< 0x00000002 */
  9015. #define DSI_FBSR_VCWFF DSI_FBSR_VCWFF_Msk /*!< Video mode Command Write FIFO Full */
  9016. #define DSI_FBSR_VPWFE_Pos (2U)
  9017. #define DSI_FBSR_VPWFE_Msk (0x1UL << DSI_FBSR_VPWFE_Pos) /*!< 0x00000004 */
  9018. #define DSI_FBSR_VPWFE DSI_FBSR_VPWFE_Msk /*!< Video mode Payload Write FIFO Empty */
  9019. #define DSI_FBSR_VPWFF_Pos (3U)
  9020. #define DSI_FBSR_VPWFF_Msk (0x1UL << DSI_FBSR_VPWFF_Pos) /*!< 0x00000008 */
  9021. #define DSI_FBSR_VPWFF DSI_FBSR_VPWFF_Msk /*!< Video mode Payload Write FIFO Full */
  9022. #define DSI_FBSR_ACWFE_Pos (4U)
  9023. #define DSI_FBSR_ACWFE_Msk (0x1UL << DSI_FBSR_ACWFE_Pos) /*!< 0x00000010 */
  9024. #define DSI_FBSR_ACWFE DSI_FBSR_ACWFE_Msk /*!< Adapted mode Command Write FIFO Empty */
  9025. #define DSI_FBSR_ACWFF_Pos (5U)
  9026. #define DSI_FBSR_ACWFF_Msk (0x1UL << DSI_FBSR_ACWFF_Pos) /*!< 0x00000020 */
  9027. #define DSI_FBSR_ACWFF DSI_FBSR_ACWFF_Msk /*!< Adapted mode Command Write FIFO Full */
  9028. #define DSI_FBSR_APWFE_Pos (6U)
  9029. #define DSI_FBSR_APWFE_Msk (0x1UL << DSI_FBSR_APWFE_Pos) /*!< 0x00000040 */
  9030. #define DSI_FBSR_APWFE DSI_FBSR_APWFE_Msk /*!< Adapted mode Payload Write FIFO Empty */
  9031. #define DSI_FBSR_APWFF_Pos (7U)
  9032. #define DSI_FBSR_APWFF_Msk (0x1UL << DSI_FBSR_APWFF_Pos) /*!< 0x00000080 */
  9033. #define DSI_FBSR_APWFF DSI_FBSR_APWFF_Msk /*!< Adapted mode Payload Write FIFO Full */
  9034. #define DSI_FBSR_VPBE_Pos (16U)
  9035. #define DSI_FBSR_VPBE_Msk (0x1UL << DSI_FBSR_VPBE_Pos) /*!< 0x00010000 */
  9036. #define DSI_FBSR_VPBE DSI_FBSR_VPBE_Msk /*!< Video mode Payload Buffer Empty */
  9037. #define DSI_FBSR_VPBF_Pos (17U)
  9038. #define DSI_FBSR_VPBF_Msk (0x1UL << DSI_FBSR_VPBF_Pos) /*!< 0x00020000 */
  9039. #define DSI_FBSR_VPBF DSI_FBSR_VPBF_Msk /*!< Video mode Payload Buffer Full */
  9040. #define DSI_FBSR_ACBE_Pos (20U)
  9041. #define DSI_FBSR_ACBE_Msk (0x1UL << DSI_FBSR_ACBE_Pos) /*!< 0x00100000 */
  9042. #define DSI_FBSR_ACBE DSI_FBSR_ACBE_Msk /*!< Adapted mode Command Buffer Empty */
  9043. #define DSI_FBSR_ACBF_Pos (21U)
  9044. #define DSI_FBSR_ACBF_Msk (0x1UL << DSI_FBSR_ACBF_Pos) /*!< 0x00200000 */
  9045. #define DSI_FBSR_ACBF DSI_FBSR_ACBF_Msk /*!< Adapted mode Command Buffer Full */
  9046. #define DSI_FBSR_APBE_Pos (22U)
  9047. #define DSI_FBSR_APBE_Msk (0x1UL << DSI_FBSR_APBE_Pos) /*!< 0x00400000 */
  9048. #define DSI_FBSR_APBE DSI_FBSR_APBE_Msk /*!< Adapted mode Payload Buffer Empty */
  9049. #define DSI_FBSR_APBF_Pos (23U)
  9050. #define DSI_FBSR_APBF_Msk (0x1UL << DSI_FBSR_APBF_Pos) /*!< 0x00800000 */
  9051. #define DSI_FBSR_APBF DSI_FBSR_APBF_Msk /*!< Adapted mode Payload Buffer Full */
  9052. /******************* Bit definition for DSI_WCFGR register ***************/
  9053. #define DSI_WCFGR_DSIM_Pos (0U)
  9054. #define DSI_WCFGR_DSIM_Msk (0x1UL << DSI_WCFGR_DSIM_Pos) /*!< 0x00000001 */
  9055. #define DSI_WCFGR_DSIM DSI_WCFGR_DSIM_Msk /*!< DSI Mode */
  9056. #define DSI_WCFGR_COLMUX_Pos (1U)
  9057. #define DSI_WCFGR_COLMUX_Msk (0x7UL << DSI_WCFGR_COLMUX_Pos) /*!< 0x0000000E */
  9058. #define DSI_WCFGR_COLMUX DSI_WCFGR_COLMUX_Msk /*!< Color Multiplexing */
  9059. #define DSI_WCFGR_COLMUX0_Pos (1U)
  9060. #define DSI_WCFGR_COLMUX0_Msk (0x1UL << DSI_WCFGR_COLMUX0_Pos) /*!< 0x00000002 */
  9061. #define DSI_WCFGR_COLMUX0 DSI_WCFGR_COLMUX0_Msk
  9062. #define DSI_WCFGR_COLMUX1_Pos (2U)
  9063. #define DSI_WCFGR_COLMUX1_Msk (0x1UL << DSI_WCFGR_COLMUX1_Pos) /*!< 0x00000004 */
  9064. #define DSI_WCFGR_COLMUX1 DSI_WCFGR_COLMUX1_Msk
  9065. #define DSI_WCFGR_COLMUX2_Pos (3U)
  9066. #define DSI_WCFGR_COLMUX2_Msk (0x1UL << DSI_WCFGR_COLMUX2_Pos) /*!< 0x00000008 */
  9067. #define DSI_WCFGR_COLMUX2 DSI_WCFGR_COLMUX2_Msk
  9068. #define DSI_WCFGR_TESRC_Pos (4U)
  9069. #define DSI_WCFGR_TESRC_Msk (0x1UL << DSI_WCFGR_TESRC_Pos) /*!< 0x00000010 */
  9070. #define DSI_WCFGR_TESRC DSI_WCFGR_TESRC_Msk /*!< Tearing Effect Source */
  9071. #define DSI_WCFGR_TEPOL_Pos (5U)
  9072. #define DSI_WCFGR_TEPOL_Msk (0x1UL << DSI_WCFGR_TEPOL_Pos) /*!< 0x00000020 */
  9073. #define DSI_WCFGR_TEPOL DSI_WCFGR_TEPOL_Msk /*!< Tearing Effect Polarity */
  9074. #define DSI_WCFGR_AR_Pos (6U)
  9075. #define DSI_WCFGR_AR_Msk (0x1UL << DSI_WCFGR_AR_Pos) /*!< 0x00000040 */
  9076. #define DSI_WCFGR_AR DSI_WCFGR_AR_Msk /*!< Automatic Refresh */
  9077. #define DSI_WCFGR_VSPOL_Pos (7U)
  9078. #define DSI_WCFGR_VSPOL_Msk (0x1UL << DSI_WCFGR_VSPOL_Pos) /*!< 0x00000080 */
  9079. #define DSI_WCFGR_VSPOL DSI_WCFGR_VSPOL_Msk /*!< VSync Polarity */
  9080. /******************* Bit definition for DSI_WCR register *****************/
  9081. #define DSI_WCR_COLM_Pos (0U)
  9082. #define DSI_WCR_COLM_Msk (0x1UL << DSI_WCR_COLM_Pos) /*!< 0x00000001 */
  9083. #define DSI_WCR_COLM DSI_WCR_COLM_Msk /*!< Color Mode */
  9084. #define DSI_WCR_SHTDN_Pos (1U)
  9085. #define DSI_WCR_SHTDN_Msk (0x1UL << DSI_WCR_SHTDN_Pos) /*!< 0x00000002 */
  9086. #define DSI_WCR_SHTDN DSI_WCR_SHTDN_Msk /*!< Shutdown */
  9087. #define DSI_WCR_LTDCEN_Pos (2U)
  9088. #define DSI_WCR_LTDCEN_Msk (0x1UL << DSI_WCR_LTDCEN_Pos) /*!< 0x00000004 */
  9089. #define DSI_WCR_LTDCEN DSI_WCR_LTDCEN_Msk /*!< LTDC Enable */
  9090. #define DSI_WCR_DSIEN_Pos (3U)
  9091. #define DSI_WCR_DSIEN_Msk (0x1UL << DSI_WCR_DSIEN_Pos) /*!< 0x00000008 */
  9092. #define DSI_WCR_DSIEN DSI_WCR_DSIEN_Msk /*!< DSI Enable */
  9093. /******************* Bit definition for DSI_WIER register ****************/
  9094. #define DSI_WIER_TEIE_Pos (0U)
  9095. #define DSI_WIER_TEIE_Msk (0x1UL << DSI_WIER_TEIE_Pos) /*!< 0x00000001 */
  9096. #define DSI_WIER_TEIE DSI_WIER_TEIE_Msk /*!< Tearing Effect Interrupt Enable */
  9097. #define DSI_WIER_ERIE_Pos (1U)
  9098. #define DSI_WIER_ERIE_Msk (0x1UL << DSI_WIER_ERIE_Pos) /*!< 0x00000002 */
  9099. #define DSI_WIER_ERIE DSI_WIER_ERIE_Msk /*!< End of Refresh Interrupt Enable */
  9100. #define DSI_WIER_PLLLIE_Pos (9U)
  9101. #define DSI_WIER_PLLLIE_Msk (0x1UL << DSI_WIER_PLLLIE_Pos) /*!< 0x00000200 */
  9102. #define DSI_WIER_PLLLIE DSI_WIER_PLLLIE_Msk /*!< PLL Lock Interrupt Enable */
  9103. #define DSI_WIER_PLLUIE_Pos (10U)
  9104. #define DSI_WIER_PLLUIE_Msk (0x1UL << DSI_WIER_PLLUIE_Pos) /*!< 0x00000400 */
  9105. #define DSI_WIER_PLLUIE DSI_WIER_PLLUIE_Msk /*!< PLL Unlock Interrupt Enable */
  9106. /******************* Bit definition for DSI_WISR register ****************/
  9107. #define DSI_WISR_TEIF_Pos (0U)
  9108. #define DSI_WISR_TEIF_Msk (0x1UL << DSI_WISR_TEIF_Pos) /*!< 0x00000001 */
  9109. #define DSI_WISR_TEIF DSI_WISR_TEIF_Msk /*!< Tearing Effect Interrupt Flag */
  9110. #define DSI_WISR_ERIF_Pos (1U)
  9111. #define DSI_WISR_ERIF_Msk (0x1UL << DSI_WISR_ERIF_Pos) /*!< 0x00000002 */
  9112. #define DSI_WISR_ERIF DSI_WISR_ERIF_Msk /*!< End of Refresh Interrupt Flag */
  9113. #define DSI_WISR_BUSY_Pos (2U)
  9114. #define DSI_WISR_BUSY_Msk (0x1UL << DSI_WISR_BUSY_Pos) /*!< 0x00000004 */
  9115. #define DSI_WISR_BUSY DSI_WISR_BUSY_Msk /*!< Busy Flag */
  9116. #define DSI_WISR_PLLLS_Pos (8U)
  9117. #define DSI_WISR_PLLLS_Msk (0x1UL << DSI_WISR_PLLLS_Pos) /*!< 0x00000100 */
  9118. #define DSI_WISR_PLLLS DSI_WISR_PLLLS_Msk /*!< PLL Lock Status */
  9119. #define DSI_WISR_PLLLIF_Pos (9U)
  9120. #define DSI_WISR_PLLLIF_Msk (0x1UL << DSI_WISR_PLLLIF_Pos) /*!< 0x00000200 */
  9121. #define DSI_WISR_PLLLIF DSI_WISR_PLLLIF_Msk /*!< PLL Lock Interrupt Flag */
  9122. #define DSI_WISR_PLLUIF_Pos (10U)
  9123. #define DSI_WISR_PLLUIF_Msk (0x1UL << DSI_WISR_PLLUIF_Pos) /*!< 0x00000400 */
  9124. #define DSI_WISR_PLLUIF DSI_WISR_PLLUIF_Msk /*!< PLL Unlock Interrupt Flag */
  9125. /******************* Bit definition for DSI_WIFCR register ***************/
  9126. #define DSI_WIFCR_CTEIF_Pos (0U)
  9127. #define DSI_WIFCR_CTEIF_Msk (0x1UL << DSI_WIFCR_CTEIF_Pos) /*!< 0x00000001 */
  9128. #define DSI_WIFCR_CTEIF DSI_WIFCR_CTEIF_Msk /*!< Clear Tearing Effect Interrupt Flag */
  9129. #define DSI_WIFCR_CERIF_Pos (1U)
  9130. #define DSI_WIFCR_CERIF_Msk (0x1UL << DSI_WIFCR_CERIF_Pos) /*!< 0x00000002 */
  9131. #define DSI_WIFCR_CERIF DSI_WIFCR_CERIF_Msk /*!< Clear End of Refresh Interrupt Flag */
  9132. #define DSI_WIFCR_CPLLLIF_Pos (9U)
  9133. #define DSI_WIFCR_CPLLLIF_Msk (0x1UL << DSI_WIFCR_CPLLLIF_Pos) /*!< 0x00000200 */
  9134. #define DSI_WIFCR_CPLLLIF DSI_WIFCR_CPLLLIF_Msk /*!< Clear PLL Lock Interrupt Flag */
  9135. #define DSI_WIFCR_CPLLUIF_Pos (10U)
  9136. #define DSI_WIFCR_CPLLUIF_Msk (0x1UL << DSI_WIFCR_CPLLUIF_Pos) /*!< 0x00000400 */
  9137. #define DSI_WIFCR_CPLLUIF DSI_WIFCR_CPLLUIF_Msk /*!< Clear PLL Unlock Interrupt Flag */
  9138. /******************* Bit definition for DSI_WPCR0 register ***************/
  9139. #define DSI_WPCR0_SWCL_Pos (6U)
  9140. #define DSI_WPCR0_SWCL_Msk (0x1UL << DSI_WPCR0_SWCL_Pos) /*!< 0x00000040 */
  9141. #define DSI_WPCR0_SWCL DSI_WPCR0_SWCL_Msk /*!< Swap pins on clock lane */
  9142. #define DSI_WPCR0_SWDL0_Pos (7U)
  9143. #define DSI_WPCR0_SWDL0_Msk (0x1UL << DSI_WPCR0_SWDL0_Pos) /*!< 0x00000080 */
  9144. #define DSI_WPCR0_SWDL0 DSI_WPCR0_SWDL0_Msk /*!< Swap pins on data lane 1 */
  9145. #define DSI_WPCR0_SWDL1_Pos (8U)
  9146. #define DSI_WPCR0_SWDL1_Msk (0x1UL << DSI_WPCR0_SWDL1_Pos) /*!< 0x00000100 */
  9147. #define DSI_WPCR0_SWDL1 DSI_WPCR0_SWDL1_Msk /*!< Swap pins on data lane 2 */
  9148. #define DSI_WPCR0_FTXSMCL_Pos (12U)
  9149. #define DSI_WPCR0_FTXSMCL_Msk (0x1UL << DSI_WPCR0_FTXSMCL_Pos) /*!< 0x00001000 */
  9150. #define DSI_WPCR0_FTXSMCL DSI_WPCR0_FTXSMCL_Msk /*!< Force clock lane in TX stop mode */
  9151. #define DSI_WPCR0_FTXSMDL_Pos (13U)
  9152. #define DSI_WPCR0_FTXSMDL_Msk (0x1UL << DSI_WPCR0_FTXSMDL_Pos) /*!< 0x00002000 */
  9153. #define DSI_WPCR0_FTXSMDL DSI_WPCR0_FTXSMDL_Msk /*!< Force data lanes in TX stop mode */
  9154. /******************* Bit definition for DSI_WRPCR register ***************/
  9155. #define DSI_WRPCR_PLLEN_Pos (0U)
  9156. #define DSI_WRPCR_PLLEN_Msk (0x1UL << DSI_WRPCR_PLLEN_Pos) /*!< 0x00000001 */
  9157. #define DSI_WRPCR_PLLEN DSI_WRPCR_PLLEN_Msk /*!< PLL Enable */
  9158. #define DSI_WRPCR_PLL_NDIV_Pos (2U)
  9159. #define DSI_WRPCR_PLL_NDIV_Msk (0x1FFUL << DSI_WRPCR_PLL_NDIV_Pos) /*!< 0x000007FC */
  9160. #define DSI_WRPCR_PLL_NDIV DSI_WRPCR_PLL_NDIV_Msk /*!< PLL Loop Division Factor */
  9161. #define DSI_WRPCR_PLL_NDIV0_Pos (2U)
  9162. #define DSI_WRPCR_PLL_NDIV0_Msk (0x1UL << DSI_WRPCR_PLL_NDIV0_Pos) /*!< 0x00000004 */
  9163. #define DSI_WRPCR_PLL_NDIV0 DSI_WRPCR_PLL_NDIV0_Msk
  9164. #define DSI_WRPCR_PLL_NDIV1_Pos (3U)
  9165. #define DSI_WRPCR_PLL_NDIV1_Msk (0x1UL << DSI_WRPCR_PLL_NDIV1_Pos) /*!< 0x00000008 */
  9166. #define DSI_WRPCR_PLL_NDIV1 DSI_WRPCR_PLL_NDIV1_Msk
  9167. #define DSI_WRPCR_PLL_NDIV2_Pos (4U)
  9168. #define DSI_WRPCR_PLL_NDIV2_Msk (0x1UL << DSI_WRPCR_PLL_NDIV2_Pos) /*!< 0x00000010 */
  9169. #define DSI_WRPCR_PLL_NDIV2 DSI_WRPCR_PLL_NDIV2_Msk
  9170. #define DSI_WRPCR_PLL_NDIV3_Pos (5U)
  9171. #define DSI_WRPCR_PLL_NDIV3_Msk (0x1UL << DSI_WRPCR_PLL_NDIV3_Pos) /*!< 0x00000020 */
  9172. #define DSI_WRPCR_PLL_NDIV3 DSI_WRPCR_PLL_NDIV3_Msk
  9173. #define DSI_WRPCR_PLL_NDIV4_Pos (6U)
  9174. #define DSI_WRPCR_PLL_NDIV4_Msk (0x1UL << DSI_WRPCR_PLL_NDIV4_Pos) /*!< 0x00000040 */
  9175. #define DSI_WRPCR_PLL_NDIV4 DSI_WRPCR_PLL_NDIV4_Msk
  9176. #define DSI_WRPCR_PLL_NDIV5_Pos (7U)
  9177. #define DSI_WRPCR_PLL_NDIV5_Msk (0x1UL << DSI_WRPCR_PLL_NDIV5_Pos) /*!< 0x00000080 */
  9178. #define DSI_WRPCR_PLL_NDIV5 DSI_WRPCR_PLL_NDIV5_Msk
  9179. #define DSI_WRPCR_PLL_NDIV6_Pos (8U)
  9180. #define DSI_WRPCR_PLL_NDIV6_Msk (0x1UL << DSI_WRPCR_PLL_NDIV6_Pos) /*!< 0x00000100 */
  9181. #define DSI_WRPCR_PLL_NDIV6 DSI_WRPCR_PLL_NDIV6_Msk
  9182. #define DSI_WRPCR_PLL_NDIV7_Pos (9U)
  9183. #define DSI_WRPCR_PLL_NDIV7_Msk (0x1UL << DSI_WRPCR_PLL_NDIV7_Pos) /*!< 0x00000200 */
  9184. #define DSI_WRPCR_PLL_NDIV7 DSI_WRPCR_PLL_NDIV7_Msk
  9185. #define DSI_WRPCR_PLL_NDIV8_Pos (10U)
  9186. #define DSI_WRPCR_PLL_NDIV8_Msk (0x1UL << DSI_WRPCR_PLL_NDIV8_Pos) /*!< 0x00000400 */
  9187. #define DSI_WRPCR_PLL_NDIV8 DSI_WRPCR_PLL_NDIV8_Msk
  9188. #define DSI_WRPCR_PLL_IDF_Pos (11U)
  9189. #define DSI_WRPCR_PLL_IDF_Msk (0x1FFUL << DSI_WRPCR_PLL_IDF_Pos) /*!< 0x000FF800 */
  9190. #define DSI_WRPCR_PLL_IDF DSI_WRPCR_PLL_IDF_Msk /*!< PLL Input Division Factor */
  9191. #define DSI_WRPCR_PLL_IDF0_Pos (11U)
  9192. #define DSI_WRPCR_PLL_IDF0_Msk (0x1UL << DSI_WRPCR_PLL_IDF0_Pos) /*!< 0x00000800 */
  9193. #define DSI_WRPCR_PLL_IDF0 DSI_WRPCR_PLL_IDF0_Msk
  9194. #define DSI_WRPCR_PLL_IDF1_Pos (12U)
  9195. #define DSI_WRPCR_PLL_IDF1_Msk (0x1UL << DSI_WRPCR_PLL_IDF1_Pos) /*!< 0x00001000 */
  9196. #define DSI_WRPCR_PLL_IDF1 DSI_WRPCR_PLL_IDF1_Msk
  9197. #define DSI_WRPCR_PLL_IDF2_Pos (13U)
  9198. #define DSI_WRPCR_PLL_IDF2_Msk (0x1UL << DSI_WRPCR_PLL_IDF2_Pos) /*!< 0x00002000 */
  9199. #define DSI_WRPCR_PLL_IDF2 DSI_WRPCR_PLL_IDF2_Msk
  9200. #define DSI_WRPCR_PLL_IDF3_Pos (14U)
  9201. #define DSI_WRPCR_PLL_IDF3_Msk (0x1UL << DSI_WRPCR_PLL_IDF3_Pos) /*!< 0x00004000 */
  9202. #define DSI_WRPCR_PLL_IDF3 DSI_WRPCR_PLL_IDF3_Msk
  9203. #define DSI_WRPCR_PLL_IDF4_Pos (15U)
  9204. #define DSI_WRPCR_PLL_IDF4_Msk (0x1UL << DSI_WRPCR_PLL_IDF4_Pos) /*!< 0x00008000 */
  9205. #define DSI_WRPCR_PLL_IDF4 DSI_WRPCR_PLL_IDF4_Msk
  9206. #define DSI_WRPCR_PLL_IDF5_Pos (16U)
  9207. #define DSI_WRPCR_PLL_IDF5_Msk (0x1UL << DSI_WRPCR_PLL_IDF5_Pos) /*!< 0x00010000 */
  9208. #define DSI_WRPCR_PLL_IDF5 DSI_WRPCR_PLL_IDF5_Msk
  9209. #define DSI_WRPCR_PLL_IDF6_Pos (17U)
  9210. #define DSI_WRPCR_PLL_IDF6_Msk (0x1UL << DSI_WRPCR_PLL_IDF6_Pos) /*!< 0x00020000 */
  9211. #define DSI_WRPCR_PLL_IDF6 DSI_WRPCR_PLL_IDF6_Msk
  9212. #define DSI_WRPCR_PLL_IDF7_Pos (18U)
  9213. #define DSI_WRPCR_PLL_IDF7_Msk (0x1UL << DSI_WRPCR_PLL_IDF7_Pos) /*!< 0x00040000 */
  9214. #define DSI_WRPCR_PLL_IDF7 DSI_WRPCR_PLL_IDF7_Msk
  9215. #define DSI_WRPCR_PLL_IDF8_Pos (19U)
  9216. #define DSI_WRPCR_PLL_IDF8_Msk (0x1UL << DSI_WRPCR_PLL_IDF8_Pos) /*!< 0x00080000 */
  9217. #define DSI_WRPCR_PLL_IDF8 DSI_WRPCR_PLL_IDF8_Msk
  9218. #define DSI_WRPCR_PLL_ODF_Pos (20U)
  9219. #define DSI_WRPCR_PLL_ODF_Msk (0x1FFUL << DSI_WRPCR_PLL_ODF_Pos) /*!< 0x1FF00000 */
  9220. #define DSI_WRPCR_PLL_ODF DSI_WRPCR_PLL_ODF_Msk /*!< PLL Output Division Factor */
  9221. #define DSI_WRPCR_PLL_ODF0_Pos (20U)
  9222. #define DSI_WRPCR_PLL_ODF0_Msk (0x1UL << DSI_WRPCR_PLL_ODF0_Pos) /*!< 0x00100000 */
  9223. #define DSI_WRPCR_PLL_ODF0 DSI_WRPCR_PLL_ODF0_Msk
  9224. #define DSI_WRPCR_PLL_ODF1_Pos (21U)
  9225. #define DSI_WRPCR_PLL_ODF1_Msk (0x1UL << DSI_WRPCR_PLL_ODF1_Pos) /*!< 0x00200000 */
  9226. #define DSI_WRPCR_PLL_ODF1 DSI_WRPCR_PLL_ODF1_Msk
  9227. #define DSI_WRPCR_PLL_ODF2_Pos (22U)
  9228. #define DSI_WRPCR_PLL_ODF2_Msk (0x1UL << DSI_WRPCR_PLL_ODF2_Pos) /*!< 0x00400000 */
  9229. #define DSI_WRPCR_PLL_ODF2 DSI_WRPCR_PLL_ODF2_Msk
  9230. #define DSI_WRPCR_PLL_ODF3_Pos (23U)
  9231. #define DSI_WRPCR_PLL_ODF3_Msk (0x1UL << DSI_WRPCR_PLL_ODF3_Pos) /*!< 0x00800000 */
  9232. #define DSI_WRPCR_PLL_ODF3 DSI_WRPCR_PLL_ODF3_Msk
  9233. #define DSI_WRPCR_PLL_ODF4_Pos (24U)
  9234. #define DSI_WRPCR_PLL_ODF4_Msk (0x1UL << DSI_WRPCR_PLL_ODF4_Pos) /*!< 0x01000000 */
  9235. #define DSI_WRPCR_PLL_ODF4 DSI_WRPCR_PLL_ODF4_Msk
  9236. #define DSI_WRPCR_PLL_ODF5_Pos (25U)
  9237. #define DSI_WRPCR_PLL_ODF5_Msk (0x1UL << DSI_WRPCR_PLL_ODF5_Pos) /*!< 0x02000000 */
  9238. #define DSI_WRPCR_PLL_ODF5 DSI_WRPCR_PLL_ODF5_Msk
  9239. #define DSI_WRPCR_PLL_ODF6_Pos (26U)
  9240. #define DSI_WRPCR_PLL_ODF6_Msk (0x1UL << DSI_WRPCR_PLL_ODF6_Pos) /*!< 0x04000000 */
  9241. #define DSI_WRPCR_PLL_ODF6 DSI_WRPCR_PLL_ODF6_Msk
  9242. #define DSI_WRPCR_PLL_ODF7_Pos (27U)
  9243. #define DSI_WRPCR_PLL_ODF7_Msk (0x1UL << DSI_WRPCR_PLL_ODF7_Pos) /*!< 0x08000000 */
  9244. #define DSI_WRPCR_PLL_ODF7 DSI_WRPCR_PLL_ODF7_Msk
  9245. #define DSI_WRPCR_PLL_ODF8_Pos (28U)
  9246. #define DSI_WRPCR_PLL_ODF8_Msk (0x1UL << DSI_WRPCR_PLL_ODF8_Pos) /*!< 0x10000000 */
  9247. #define DSI_WRPCR_PLL_ODF8 DSI_WRPCR_PLL_ODF8_Msk
  9248. #define DSI_WRPCR_BC_Pos (29U)
  9249. #define DSI_WRPCR_BC_Msk (0x1UL << DSI_WRPCR_BC_Pos) /*!< 0x10000000 */
  9250. #define DSI_WRPCR_BC DSI_WRPCR_BC_Msk
  9251. /******************* Bit definition for DSI_WPTR register ***************/
  9252. #define DSI_WPTR_CP_Pos (8U)
  9253. #define DSI_WPTR_CP_Msk (0xFUL << DSI_WPTR_CP_Pos) /*!< 0x00000F00 */
  9254. #define DSI_WPTR_CP DSI_WPTR_CP_Msk /*!< Wrapper PLL tuning charge pump */
  9255. #define DSI_WPTR_CP0_Pos (8U)
  9256. #define DSI_WPTR_CP0_Msk (0x1UL << DSI_WPTR_CP0_Pos) /*!< 0x00000100 */
  9257. #define DSI_WPTR_CP0 DSI_WPTR_CP0_Msk
  9258. #define DSI_WPTR_CP1_Pos (9U)
  9259. #define DSI_WPTR_CP1_Msk (0x1UL << DSI_WPTR_CP1_Pos) /*!< 0x00000200 */
  9260. #define DSI_WPTR_CP1 DSI_WPTR_CP1_Msk
  9261. #define DSI_WPTR_CP2_Pos (10U)
  9262. #define DSI_WPTR_CP2_Msk (0x1UL << DSI_WPTR_CP2_Pos) /*!< 0x00000400 */
  9263. #define DSI_WPTR_CP2 DSI_WPTR_CP2_Msk
  9264. #define DSI_WPTR_CP3_Pos (11U)
  9265. #define DSI_WPTR_CP3_Msk (0x1UL << DSI_WPTR_CP3_Pos) /*!< 0x00000800 */
  9266. #define DSI_WPTR_CP3 DSI_WPTR_CP3_Msk
  9267. #define DSI_WPTR_LPF_Pos (12U)
  9268. #define DSI_WPTR_LPF_Msk (0xFUL << DSI_WPTR_LPF_Pos) /*!< 0x0000F000 */
  9269. #define DSI_WPTR_LPF DSI_WPTR_LPF_Msk /*!< Wrapper PLL tuning loop filter */
  9270. #define DSI_WPTR_LPF0_Pos (12U)
  9271. #define DSI_WPTR_LPF0_Msk (0x1UL << DSI_WPTR_LPF0_Pos) /*!< 0x00001000 */
  9272. #define DSI_WPTR_LPF0 DSI_WPTR_LPF0_Msk
  9273. #define DSI_WPTR_LPF1_Pos (13U)
  9274. #define DSI_WPTR_LPF1_Msk (0x1UL << DSI_WPTR_LPF1_Pos) /*!< 0x00002000 */
  9275. #define DSI_WPTR_LPF1 DSI_WPTR_LPF1_Msk
  9276. #define DSI_WPTR_LPF2_Pos (14U)
  9277. #define DSI_WPTR_LPF2_Msk (0x1UL << DSI_WPTR_LPF2_Pos) /*!< 0x00004000 */
  9278. #define DSI_WPTR_LPF2 DSI_WPTR_LPF2_Msk
  9279. #define DSI_WPTR_LPF3_Pos (15U)
  9280. #define DSI_WPTR_LPF3_Msk (0x1UL << DSI_WPTR_LPF3_Pos) /*!< 0x00008000 */
  9281. #define DSI_WPTR_LPF3 DSI_WPTR_LPF3_Msk
  9282. /******************* Bit definition for DSI_BCFGR register ***************/
  9283. #define DSI_BCFGR_PWRUP_Pos (6U)
  9284. #define DSI_BCFGR_PWRUP_Msk (0x1UL << DSI_BCFGR_PWRUP_Pos) /*!< 0x00000040 */
  9285. #define DSI_BCFGR_PWRUP DSI_BCFGR_PWRUP_Msk /*!< Reference bias power up */
  9286. /******************* Bit definition for DSI_D-PHY registers ***************/
  9287. /******************* Bit definition for DSI_DPCBCR register ***************/
  9288. #define DSI_DPCBCR_Pos (3U)
  9289. #define DSI_DPCBCR_Msk (0x1FUL << DSI_DPCBCR_Pos) /*!< 0x000000F8 */
  9290. #define DSI_DPCBCR DSI_DPCBCR_Msk /*!< clock band control register */
  9291. #define DSI_DPCBCR0_Pos (3U)
  9292. #define DSI_DPCBCR0_Msk (0x1UL << DSI_DPCBCR0_Pos) /*!< 0x00000008 */
  9293. #define DSI_DPCBCR0 DSI_DPCBCR0_Msk
  9294. #define DSI_DPCBCR1_Pos (4U)
  9295. #define DSI_DPCBCR1_Msk (0x1UL << DSI_DPCBCR1_Pos) /*!< 0x00000010 */
  9296. #define DSI_DPCBCR1 DSI_DPCBCR1_Msk
  9297. #define DSI_DPCBCR2_Pos (5U)
  9298. #define DSI_DPCBCR2_Msk (0x1UL << DSI_DPCBCR2_Pos) /*!< 0x00000020 */
  9299. #define DSI_DPCBCR2 DSI_DPCBCR2_Msk
  9300. #define DSI_DPCBCR3_Pos (6U)
  9301. #define DSI_DPCBCR3_Msk (0x1UL << DSI_DPCBCR3_Pos) /*!< 0x00000040 */
  9302. #define DSI_DPCBCR3 DSI_DPCBCR3_Msk
  9303. #define DSI_DPCBCR4_Pos (7U)
  9304. #define DSI_DPCBCR4_Msk (0x1UL << DSI_DPCBCR4_Pos) /*!< 0x00000080 */
  9305. #define DSI_DPCBCR4 DSI_DPCBCR4_Msk
  9306. /******************* Bit definition for DSI_DPCSRCR register ***************/
  9307. #define DSI_DPCSRCR_Pos (0U)
  9308. #define DSI_DPCSRCR_Msk (0xFFUL << DSI_DPCSRCR_Pos) /*!< 0x000000FF */
  9309. #define DSI_DPCSRCR DSI_DPCSRCR_Msk /*!< clock slew rate control register*/
  9310. #define DSI_DPCSRCR0_Pos (0U)
  9311. #define DSI_DPCSRCR0_Msk (0x1UL << DSI_DPCSRCR0_Pos) /*!< 0x00000001 */
  9312. #define DSI_DPCSRCR0 DSI_DPCSRCR0_Msk
  9313. #define DSI_DPCSRCR1_Pos (1U)
  9314. #define DSI_DPCSRCR1_Msk (0x1UL << DSI_DPCSRCR1_Pos) /*!< 0x00000002 */
  9315. #define DSI_DPCSRCR1 DSI_DPCSRCR1_Msk
  9316. #define DSI_DPCSRCR2_Pos (2U)
  9317. #define DSI_DPCSRCR2_Msk (0x1UL << DSI_DPCSRCR2_Pos) /*!< 0x00000004 */
  9318. #define DSI_DPCSRCR2 DSI_DPCSRCR2_Msk
  9319. #define DSI_DPCSRCR3_Pos (3U)
  9320. #define DSI_DPCSRCR3_Msk (0x1UL << DSI_DPCSRCR3_Pos) /*!< 0x00000008 */
  9321. #define DSI_DPCSRCR3 DSI_DPCSRCR3_Msk
  9322. #define DSI_DPCSRCR4_Pos (4U)
  9323. #define DSI_DPCSRCR4_Msk (0x1UL << DSI_DPCSRCR4_Pos) /*!< 0x00000010 */
  9324. #define DSI_DPCSRCR4 DSI_DPCSRCR4_Msk
  9325. #define DSI_DPCSRCR5_Pos (5U)
  9326. #define DSI_DPCSRCR5_Msk (0x1UL << DSI_DPCSRCR5_Pos) /*!< 0x00000020 */
  9327. #define DSI_DPCSRCR5 DSI_DPCSRCR5_Msk
  9328. #define DSI_DPCSRCR6_Pos (6U)
  9329. #define DSI_DPCSRCR6_Msk (0x1UL << DSI_DPCSRCR6_Pos) /*!< 0x00000040 */
  9330. #define DSI_DPCSRCR6 DSI_DPCSRCR6_Msk
  9331. #define DSI_DPCSRCR7_Pos (7U)
  9332. #define DSI_DPCSRCR7_Msk (0x1UL << DSI_DPCSRCR7_Pos) /*!< 0x00000080 */
  9333. #define DSI_DPCSRCR7 DSI_DPCSRCR7_Msk
  9334. /******************* Bit definition for DSI_DPDL0HSOCR register ***************/
  9335. #define DSI_DPDL0HSOCR_Pos (4U)
  9336. #define DSI_DPDL0HSOCR_Msk (0xFUL << DSI_DPDL0HSOCR_Pos) /*!< 0x000000F0 */
  9337. #define DSI_DPDL0HSOCR DSI_DPDL0HSOCR_Msk /*!< data lane0 HS Prepare offset */
  9338. #define DSI_DPDL0HSOCR_HSPRPO0_Pos (4U)
  9339. #define DSI_DPDL0HSOCR_HSPRPO0_Msk (0x1UL << DSI_DPDL0HSOCR_HSPRPO0_Pos) /*!< 0x00000010 */
  9340. #define DSI_DPDL0HSOCR_HSPRPO0 DSI_DPDL0HSOCR_HSPRPO0_Msk
  9341. #define DSI_DPDL0HSOCR_HSPRPO1_Pos (5U)
  9342. #define DSI_DPDL0HSOCR_HSPRPO1_Msk (0x1UL << DSI_DPDL0HSOCR_HSPRPO1_Pos) /*!< 0x00000020 */
  9343. #define DSI_DPDL0HSOCR_HSPRPO1 DSI_DPDL0HSOCR_HSPRPO1_Msk
  9344. #define DSI_DPDL0HSOCR_HSPRPO2_Pos (6U)
  9345. #define DSI_DPDL0HSOCR_HSPRPO2_Msk (0x1UL << DSI_DPDL0HSOCR_HSPRPO2_Pos) /*!< 0x00000040 */
  9346. #define DSI_DPDL0HSOCR_HSPRPO2 DSI_DPDL0HSOCR_HSPRPO2_Msk
  9347. #define DSI_DPDL0HSOCR_HSPRPO3_Pos (7U)
  9348. #define DSI_DPDL0HSOCR_HSPRPO3_Msk (0x1UL << DSI_DPDL0HSOCR_HSPRPO3_Pos) /*!< 0x00000080 */
  9349. #define DSI_DPDL0HSOCR_HSPRPO3 DSI_DPDL0HSOCR_HSPRPO3_Msk
  9350. /******************* Bit definition for DSI_DPDL0LPXOCR register ***************/
  9351. #define DSI_DPDL0LPXOCR_Pos (0U)
  9352. #define DSI_DPDL0LPXOCR_Msk (0xFUL << DSI_DPDL0LPXOCR_Pos) /*!< 0x0000000F */
  9353. #define DSI_DPDL0LPXOCR DSI_DPDL0LPXOCR_Msk /*!< data lane 0 LPX Offset */
  9354. #define DSI_DPDL0LPXOCR_LPXO0_Pos (0U)
  9355. #define DSI_DPDL0LPXOCR_LPXO0_Msk (0x1UL << DSI_DPDL0LPXOCR_LPXO0_Pos) /*!< 0x00000001 */
  9356. #define DSI_DPDL0LPXOCR_LPXO0 DSI_DPDL0LPXOCR_LPXO0_Msk
  9357. #define DSI_DPDL0LPXOCR_LPXO1_Pos (1U)
  9358. #define DSI_DPDL0LPXOCR_LPXO1_Msk (0x1UL << DSI_DPDL0LPXOCR_LPXO1_Pos) /*!< 0x00000002 */
  9359. #define DSI_DPDL0LPXOCR_LPXO1 DSI_DPDL0LPXOCR_LPXO1_Msk
  9360. #define DSI_DPDL0LPXOCR_LPXO2_Pos (2U)
  9361. #define DSI_DPDL0LPXOCR_LPXO2_Msk (0x1UL << DSI_DPDL0LPXOCR_LPXO2_Pos) /*!< 0x00000004 */
  9362. #define DSI_DPDL0LPXOCR_LPXO2 DSI_DPDL0LPXOCR_LPXO2_Msk
  9363. #define DSI_DPDL0LPXOCR_LPXO3_Pos (3U)
  9364. #define DSI_DPDL0LPXOCR_LPXO3_Msk (0x1UL << DSI_DPDL0LPXOCR_LPXO3_Pos) /*!< 0x00000008 */
  9365. #define DSI_DPDL0LPXOCR_LPXO3 DSI_DPDL0LPXOCR_LPXO3_Msk
  9366. /******************* Bit definition for DSI_DPDL0BCR register ***************/
  9367. #define DSI_DPDL0BCR_Pos (0U)
  9368. #define DSI_DPDL0BCR_Msk (0x1FUL << DSI_DPDL0BCR_Pos) /*!< 0x0000001F */
  9369. #define DSI_DPDL0BCR DSI_DPDL0BCR_Msk /*!< data lane 0 band control register */
  9370. #define DSI_DPDL0BCR0_Pos (0U)
  9371. #define DSI_DPDL0BCR0_Msk (0x1UL << DSI_DPDL0BCR0_Pos) /*!< 0x00000001 */
  9372. #define DSI_DPDL0BCR0 DSI_DPDL0BCR0_Msk
  9373. #define DSI_DPDL0BCR1_Pos (1U)
  9374. #define DSI_DPDL0BCR1_Msk (0x1UL << DSI_DPDL0BCR1_Pos) /*!< 0x00000002 */
  9375. #define DSI_DPDL0BCR1 DSI_DPDL0BCR1_Msk
  9376. #define DSI_DPDL0BCR2_Pos (2U)
  9377. #define DSI_DPDL0BCR2_Msk (0x1UL << DSI_DPDL0BCR2_Pos) /*!< 0x00000004 */
  9378. #define DSI_DPDL0BCR2 DSI_DPDL0BCR2_Msk
  9379. #define DSI_DPDL0BCR3_Pos (3U)
  9380. #define DSI_DPDL0BCR3_Msk (0x1UL << DSI_DPDL0BCR3_Pos) /*!< 0x00000008 */
  9381. #define DSI_DPDL0BCR3 DSI_DPDL0BCR3_Msk
  9382. #define DSI_DPDL0BCR4_Pos (4U)
  9383. #define DSI_DPDL0BCR4_Msk (0x1UL << DSI_DPDL0BCR4_Pos) /*!< 0x00000010 */
  9384. #define DSI_DPDL0BCR4 DSI_DPDL0BCR4_Msk
  9385. /******************* Bit definition for DSI_DPDL0SRCR register ***************/
  9386. #define DSI_DPDL0SRCR_Pos (0U)
  9387. #define DSI_DPDL0SRCR_Msk (0xFFUL << DSI_DPDL0SRCR_Pos) /*!< 0x000000FF */
  9388. #define DSI_DPDL0SRCR DSI_DPDL0SRCR_Msk /*!< data lane 0 slew rate control register */
  9389. #define DSI_DPDL0SRCR0_Pos (0U)
  9390. #define DSI_DPDL0SRCR0_Msk (0x1UL << DSI_DPDL0SRCR0_Pos) /*!< 0x00000001 */
  9391. #define DSI_DPDL0SRCR0 DSI_DPDL0SRCR0_Msk
  9392. #define DSI_DPDL0SRCR1_Pos (1U)
  9393. #define DSI_DPDL0SRCR1_Msk (0x1UL << DSI_DPDL0SRCR1_Pos) /*!< 0x00000002 */
  9394. #define DSI_DPDL0SRCR1 DSI_DPDL0SRCR1_Msk
  9395. #define DSI_DPDL0SRCR2_Pos (2U)
  9396. #define DSI_DPDL0SRCR2_Msk (0x1UL << DSI_DPDL0SRCR2_Pos) /*!< 0x00000004 */
  9397. #define DSI_DPDL0SRCR2 DSI_DPDL0SRCR2_Msk
  9398. #define DSI_DPDL0SRCR3_Pos (3U)
  9399. #define DSI_DPDL0SRCR3_Msk (0x1UL << DSI_DPDL0SRCR3_Pos) /*!< 0x00000008 */
  9400. #define DSI_DPDL0SRCR3 DSI_DPDL0SRCR3_Msk
  9401. #define DSI_DPDL0SRCR4_Pos (4U)
  9402. #define DSI_DPDL0SRCR4_Msk (0x1UL << DSI_DPDL0SRCR4_Pos) /*!< 0x00000010 */
  9403. #define DSI_DPDL0SRCR4 DSI_DPDL0SRCR4_Msk
  9404. #define DSI_DPDL0SRCR5_Pos (5U)
  9405. #define DSI_DPDL0SRCR5_Msk (0x1UL << DSI_DPDL0SRCR5_Pos) /*!< 0x00000020 */
  9406. #define DSI_DPDL0SRCR5 DSI_DPDL0SRCR5_Msk
  9407. #define DSI_DPDL0SRCR6_Pos (6U)
  9408. #define DSI_DPDL0SRCR6_Msk (0x1UL << DSI_DPDL0SRCR6_Pos) /*!< 0x00000040 */
  9409. #define DSI_DPDL0SRCR6 DSI_DPDL0SRCR6_Msk
  9410. #define DSI_DPDL0SRCR7_Pos (7U)
  9411. #define DSI_DPDL0SRCR7_Msk (0x1UL << DSI_DPDL0SRCR7_Pos) /*!< 0x00000080 */
  9412. #define DSI_DPDL0SRCR7 DSI_DPDL0SRCR7_Msk
  9413. /******************* Bit definition for DSI_DPDL1HSOCR register ***************/
  9414. #define DSI_DPDL1HSOCR_Pos (4U)
  9415. #define DSI_DPDL1HSOCR_Msk (0xFUL << DSI_DPDL1HSOCR_Pos) /*!< 0x000000F0 */
  9416. #define DSI_DPDL1HSOCR DSI_DPDL1HSOCR_Msk /*!< data lane1 HS Prepare offset */
  9417. #define DSI_DPDL1HSOCR_HSPRPO00_Pos (4U)
  9418. #define DSI_DPDL1HSOCR_HSPRPO00_Msk (0x1UL << DSI_DPDL1HSOCR_HSPRPO00_Pos) /*!< 0x00000010 */
  9419. #define DSI_DPDL1HSOCR_HSPRPO00 DSI_DPDL1HSOCR_HSPRPO00_Msk
  9420. #define DSI_DPDL1HSOCR_HSPRPO01_Pos (5U)
  9421. #define DSI_DPDL1HSOCR_HSPRPO01_Msk (0x1UL << DSI_DPDL1HSOCR_HSPRPO01_Pos) /*!< 0x00000020 */
  9422. #define DSI_DPDL1HSOCR_HSPRPO01 DSI_DPDL1HSOCR_HSPRPO01_Msk
  9423. #define DSI_DPDL1HSOCR_HSPRPO02_Pos (6U)
  9424. #define DSI_DPDL1HSOCR_HSPRPO02_Msk (0x1UL << DSI_DPDL1HSOCR_HSPRPO02_Pos) /*!< 0x00000040 */
  9425. #define DSI_DPDL1HSOCR_HSPRPO02 DSI_DPDL1HSOCR_HSPRPO02_Msk
  9426. #define DSI_DPDL1HSOCR_HSPRPO03_Pos (7U)
  9427. #define DSI_DPDL1HSOCR_HSPRPO03_Msk (0x1UL << DSI_DPDL1HSOCR_HSPRPO03_Pos) /*!< 0x00000080 */
  9428. #define DSI_DPDL1HSOCR_HSPRPO03 DSI_DPDL1HSOCR_HSPRPO03_Msk
  9429. /******************* Bit definition for DSI_DPDL1LPXOCR register ***************/
  9430. #define DSI_DPDL1LPXOCR_Pos (0U)
  9431. #define DSI_DPDL1LPXOCR_Msk (0xFUL << DSI_DPDL1LPXOCR_Pos) /*!< 0x0000000F */
  9432. #define DSI_DPDL1LPXOCR DSI_DPDL1LPXOCR_Msk /*!< data lane1 LPX Offset*/
  9433. #define DSI_DPDL1LPXOCR_LPXO0_Pos (0U)
  9434. #define DSI_DPDL1LPXOCR_LPXO0_Msk (0x1UL << DSI_DPDL1LPXOCR_LPXO0_Pos) /*!< 0x00000010 */
  9435. #define DSI_DPDL1LPXOCR_LPXO0 DSI_DPDL1LPXOCR_LPXO0_Msk
  9436. #define DSI_DPDL1LPXOCR_LPXO1_Pos (1U)
  9437. #define DSI_DPDL1LPXOCR_LPXO1_Msk (0x1UL << DSI_DPDL1LPXOCR_LPXO1_Pos) /*!< 0x00000020 */
  9438. #define DSI_DPDL1LPXOCR_LPXO1 DSI_DPDL1LPXOCR_LPXO1_Msk
  9439. #define DSI_DPDL1LPXOCR_LPXO2_Pos (2U)
  9440. #define DSI_DPDL1LPXOCR_LPXO2_Msk (0x1UL << DSI_DPDL1LPXOCR_LPXO2_Pos) /*!< 0x00000040 */
  9441. #define DSI_DPDL1LPXOCR_LPXO2 DSI_DPDL1LPXOCR_LPXO2_Msk
  9442. #define DSI_DPDL1LPXOCR_LPXO3_Pos (3U)
  9443. #define DSI_DPDL1LPXOCR_LPXO3_Msk (0x1UL << DSI_DPDL1LPXOCR_LPXO3_Pos) /*!< 0x00000080 */
  9444. #define DSI_DPDL1LPXOCR_LPXO3 DSI_DPDL1LPXOCR_LPXO3_Msk
  9445. /******************* Bit definition for DSI_DPDL1BCR register ***************/
  9446. #define DSI_DPDL1BCR_Pos (0U)
  9447. #define DSI_DPDL1BCR_Msk (0x1FUL << DSI_DPDL1BCR_Pos) /*!< 0x0000001F */
  9448. #define DSI_DPDL1BCR DSI_DPDL1BCR_Msk /*!< data lane 1 band control register */
  9449. #define DSI_DPDL1BCR0_Pos (0U)
  9450. #define DSI_DPDL1BCR0_Msk (0x1UL << DSI_DPDL1BCR0_Pos) /*!< 0x00000001 */
  9451. #define DSI_DPDL1BCR0 DSI_DPDL1BCR0_Msk
  9452. #define DSI_DPDL1BCR1_Pos (1U)
  9453. #define DSI_DPDL1BCR1_Msk (0x1UL << DSI_DPDL1BCR1_Pos) /*!< 0x00000002 */
  9454. #define DSI_DPDL1BCR1 DSI_DPDL1BCR1_Msk
  9455. #define DSI_DPDL1BCR2_Pos (2U)
  9456. #define DSI_DPDL1BCR2_Msk (0x1UL << DSI_DPDL1BCR2_Pos) /*!< 0x00000004 */
  9457. #define DSI_DPDL1BCR2 DSI_DPDL1BCR2_Msk
  9458. #define DSI_DPDL1BCR3_Pos (3U)
  9459. #define DSI_DPDL1BCR3_Msk (0x1UL << DSI_DPDL1BCR3_Pos) /*!< 0x00000008 */
  9460. #define DSI_DPDL1BCR3 DSI_DPDL1BCR3_Msk
  9461. #define DSI_DPDL1BCR4_Pos (4U)
  9462. #define DSI_DPDL1BCR4_Msk (0x1UL << DSI_DPDL1BCR4_Pos) /*!< 0x00000010 */
  9463. #define DSI_DPDL1BCR4 DSI_DPDL1BCR4_Msk
  9464. /******************* Bit definition for DSI_DPDL1SRCR register ***************/
  9465. #define DSI_DPDL1SRCR_Pos (0U)
  9466. #define DSI_DPDL1SRCR_Msk (0xFFUL << DSI_DPDL1SRCR_Pos) /*!< 0x000000FF */
  9467. #define DSI_DPDL1SRCR DSI_DPDL1SRCR_Msk /*!< data lane 1 slew rate control register */
  9468. #define DSI_DPDL1SRCR0_Pos (0U)
  9469. #define DSI_DPDL1SRCR0_Msk (0x1UL << DSI_DPDL1SRCR0_Pos) /*!< 0x00000001 */
  9470. #define DSI_DPDL1SRCR0 DSI_DPDL1SRCR0_Msk
  9471. #define DSI_DPDL1SRCR1_Pos (1U)
  9472. #define DSI_DPDL1SRCR1_Msk (0x1UL << DSI_DPDL1SRCR1_Pos) /*!< 0x00000002 */
  9473. #define DSI_DPDL1SRCR1 DSI_DPDL1SRCR1_Msk
  9474. #define DSI_DPDL1SRCR2_Pos (2U)
  9475. #define DSI_DPDL1SRCR2_Msk (0x1UL << DSI_DPDL1SRCR2_Pos) /*!< 0x00000004 */
  9476. #define DSI_DPDL1SRCR2 DSI_DPDL1SRCR2_Msk
  9477. #define DSI_DPDL1SRCR3_Pos (3U)
  9478. #define DSI_DPDL1SRCR3_Msk (0x1UL << DSI_DPDL1SRCR3_Pos) /*!< 0x00000008 */
  9479. #define DSI_DPDL1SRCR3 DSI_DPDL1SRCR3_Msk
  9480. #define DSI_DPDL1SRCR4_Pos (4U)
  9481. #define DSI_DPDL1SRCR4_Msk (0x1UL << DSI_DPDL1SRCR4_Pos) /*!< 0x00000010 */
  9482. #define DSI_DPDL1SRCR4 DSI_DPDL1SRCR4_Msk
  9483. #define DSI_DPDL1SRCR5_Pos (5U)
  9484. #define DSI_DPDL1SRCR5_Msk (0x1UL << DSI_DPDL1SRCR5_Pos) /*!< 0x00000020 */
  9485. #define DSI_DPDL1SRCR5 DSI_DPDL1SRCR5_Msk
  9486. #define DSI_DPDL1SRCR6_Pos (6U)
  9487. #define DSI_DPDL1SRCR6_Msk (0x1UL << DSI_DPDL1SRCR6_Pos) /*!< 0x00000040 */
  9488. #define DSI_DPDL1SRCR6 DSI_DPDL1SRCR6_Msk
  9489. #define DSI_DPDL1SRCR7_Pos (7U)
  9490. #define DSI_DPDL1SRCR7_Msk (0x1UL << DSI_DPDL1SRCR7_Pos) /*!< 0x00000080 */
  9491. #define DSI_DPDL1SRCR7 DSI_DPDL1SRCR7_Msk
  9492. /******************************************************************************/
  9493. /* */
  9494. /* External Interrupt/Event Controller */
  9495. /* */
  9496. /******************************************************************************/
  9497. /****************** Bit definition for EXTI_RTSR1 register ******************/
  9498. #define EXTI_RTSR1_RT0_Pos (0U)
  9499. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  9500. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger configuration for input line 0 */
  9501. #define EXTI_RTSR1_RT1_Pos (1U)
  9502. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  9503. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger configuration for input line 1 */
  9504. #define EXTI_RTSR1_RT2_Pos (2U)
  9505. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  9506. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger configuration for input line 2 */
  9507. #define EXTI_RTSR1_RT3_Pos (3U)
  9508. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  9509. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger configuration for input line 3 */
  9510. #define EXTI_RTSR1_RT4_Pos (4U)
  9511. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  9512. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger configuration for input line 4 */
  9513. #define EXTI_RTSR1_RT5_Pos (5U)
  9514. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  9515. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger configuration for input line 5 */
  9516. #define EXTI_RTSR1_RT6_Pos (6U)
  9517. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  9518. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger configuration for input line 6 */
  9519. #define EXTI_RTSR1_RT7_Pos (7U)
  9520. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  9521. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger configuration for input line 7 */
  9522. #define EXTI_RTSR1_RT8_Pos (8U)
  9523. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  9524. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger configuration for input line 8 */
  9525. #define EXTI_RTSR1_RT9_Pos (9U)
  9526. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  9527. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger configuration for input line 9 */
  9528. #define EXTI_RTSR1_RT10_Pos (10U)
  9529. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  9530. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger configuration for input line 10 */
  9531. #define EXTI_RTSR1_RT11_Pos (11U)
  9532. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  9533. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger configuration for input line 11 */
  9534. #define EXTI_RTSR1_RT12_Pos (12U)
  9535. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  9536. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger configuration for input line 12 */
  9537. #define EXTI_RTSR1_RT13_Pos (13U)
  9538. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  9539. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger configuration for input line 13 */
  9540. #define EXTI_RTSR1_RT14_Pos (14U)
  9541. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  9542. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger configuration for input line 14 */
  9543. #define EXTI_RTSR1_RT15_Pos (15U)
  9544. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  9545. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger configuration for input line 15 */
  9546. #define EXTI_RTSR1_RT16_Pos (16U)
  9547. #define EXTI_RTSR1_RT16_Msk (0x1UL << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
  9548. #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger configuration for input line 16 */
  9549. #define EXTI_RTSR1_RT17_Pos (17U)
  9550. #define EXTI_RTSR1_RT17_Msk (0x1UL << EXTI_RTSR1_RT17_Pos) /*!< 0x00020000 */
  9551. #define EXTI_RTSR1_RT17 EXTI_RTSR1_RT17_Msk /*!< Rising trigger configuration for input line 17 */
  9552. #define EXTI_RTSR1_RT18_Pos (18U)
  9553. #define EXTI_RTSR1_RT18_Msk (0x1UL << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
  9554. #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger configuration for input line 18 */
  9555. #define EXTI_RTSR1_RT19_Pos (19U)
  9556. #define EXTI_RTSR1_RT19_Msk (0x1UL << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
  9557. #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger configuration for input line 19 */
  9558. #define EXTI_RTSR1_RT20_Pos (20U)
  9559. #define EXTI_RTSR1_RT20_Msk (0x1UL << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
  9560. #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger configuration for input line 20 */
  9561. #define EXTI_RTSR1_RT21_Pos (21U)
  9562. #define EXTI_RTSR1_RT21_Msk (0x1UL << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
  9563. #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger configuration for input line 21 */
  9564. #define EXTI_RTSR1_RT22_Pos (22U)
  9565. #define EXTI_RTSR1_RT22_Msk (0x1UL << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */
  9566. #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger configuration for input line 22 */
  9567. #define EXTI_RTSR1_RT23_Pos (23U)
  9568. #define EXTI_RTSR1_RT23_Msk (0x1UL << EXTI_RTSR1_RT23_Pos) /*!< 0x00800000 */
  9569. #define EXTI_RTSR1_RT23 EXTI_RTSR1_RT23_Msk /*!< Rising trigger configuration for input line 23 */
  9570. #define EXTI_RTSR1_RT24_Pos (24U)
  9571. #define EXTI_RTSR1_RT24_Msk (0x1UL << EXTI_RTSR1_RT24_Pos) /*!< 0x01000000 */
  9572. #define EXTI_RTSR1_RT24 EXTI_RTSR1_RT24_Msk /*!< Rising trigger configuration for input line 24 */
  9573. #define EXTI_RTSR1_RT25_Pos (25U)
  9574. #define EXTI_RTSR1_RT25_Msk (0x1UL << EXTI_RTSR1_RT25_Pos) /*!< 0x02000000 */
  9575. #define EXTI_RTSR1_RT25 EXTI_RTSR1_RT25_Msk /*!< Rising trigger configuration for input line 24 */
  9576. /****************** Bit definition for EXTI_FTSR1 register ******************/
  9577. #define EXTI_FTSR1_FT0_Pos (0U)
  9578. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  9579. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger configuration for input line 0 */
  9580. #define EXTI_FTSR1_FT1_Pos (1U)
  9581. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  9582. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger configuration for input line 1 */
  9583. #define EXTI_FTSR1_FT2_Pos (2U)
  9584. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  9585. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger configuration for input line 2 */
  9586. #define EXTI_FTSR1_FT3_Pos (3U)
  9587. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  9588. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger configuration for input line 3 */
  9589. #define EXTI_FTSR1_FT4_Pos (4U)
  9590. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  9591. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger configuration for input line 4 */
  9592. #define EXTI_FTSR1_FT5_Pos (5U)
  9593. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  9594. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger configuration for input line 5 */
  9595. #define EXTI_FTSR1_FT6_Pos (6U)
  9596. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  9597. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger configuration for input line 6 */
  9598. #define EXTI_FTSR1_FT7_Pos (7U)
  9599. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  9600. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger configuration for input line 7 */
  9601. #define EXTI_FTSR1_FT8_Pos (8U)
  9602. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  9603. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger configuration for input line 8 */
  9604. #define EXTI_FTSR1_FT9_Pos (9U)
  9605. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  9606. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger configuration for input line 9 */
  9607. #define EXTI_FTSR1_FT10_Pos (10U)
  9608. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  9609. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger configuration for input line 10 */
  9610. #define EXTI_FTSR1_FT11_Pos (11U)
  9611. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  9612. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger configuration for input line 11 */
  9613. #define EXTI_FTSR1_FT12_Pos (12U)
  9614. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  9615. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger configuration for input line 12 */
  9616. #define EXTI_FTSR1_FT13_Pos (13U)
  9617. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  9618. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger configuration for input line 13 */
  9619. #define EXTI_FTSR1_FT14_Pos (14U)
  9620. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  9621. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger configuration for input line 14 */
  9622. #define EXTI_FTSR1_FT15_Pos (15U)
  9623. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  9624. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger configuration for input line 15 */
  9625. #define EXTI_FTSR1_FT16_Pos (16U)
  9626. #define EXTI_FTSR1_FT16_Msk (0x1UL << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
  9627. #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger configuration for input line 16 */
  9628. #define EXTI_FTSR1_FT17_Pos (17U)
  9629. #define EXTI_FTSR1_FT17_Msk (0x1UL << EXTI_FTSR1_FT17_Pos) /*!< 0x00020000 */
  9630. #define EXTI_FTSR1_FT17 EXTI_FTSR1_FT17_Msk /*!< Falling trigger configuration for input line 17 */
  9631. #define EXTI_FTSR1_FT18_Pos (18U)
  9632. #define EXTI_FTSR1_FT18_Msk (0x1UL << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
  9633. #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger configuration for input line 18 */
  9634. #define EXTI_FTSR1_FT19_Pos (19U)
  9635. #define EXTI_FTSR1_FT19_Msk (0x1UL << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
  9636. #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger configuration for input line 19 */
  9637. #define EXTI_FTSR1_FT20_Pos (20U)
  9638. #define EXTI_FTSR1_FT20_Msk (0x1UL << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
  9639. #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger configuration for input line 20 */
  9640. #define EXTI_FTSR1_FT21_Pos (21U)
  9641. #define EXTI_FTSR1_FT21_Msk (0x1UL << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
  9642. #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger configuration for input line 21 */
  9643. #define EXTI_FTSR1_FT22_Pos (22U)
  9644. #define EXTI_FTSR1_FT22_Msk (0x1UL << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */
  9645. #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger configuration for input line 22 */
  9646. #define EXTI_FTSR1_FT23_Pos (23U)
  9647. #define EXTI_FTSR1_FT23_Msk (0x1UL << EXTI_FTSR1_FT23_Pos) /*!< 0x00800000 */
  9648. #define EXTI_FTSR1_FT23 EXTI_FTSR1_FT23_Msk /*!< Falling trigger configuration for input line 23 */
  9649. #define EXTI_FTSR1_FT24_Pos (24U)
  9650. #define EXTI_FTSR1_FT24_Msk (0x1UL << EXTI_FTSR1_FT24_Pos) /*!< 0x01000000 */
  9651. #define EXTI_FTSR1_FT24 EXTI_FTSR1_FT24_Msk /*!< Falling trigger configuration for input line 24 */
  9652. #define EXTI_FTSR1_FT25_Pos (25U)
  9653. #define EXTI_FTSR1_FT25_Msk (0x1UL << EXTI_FTSR1_FT25_Pos) /*!< 0x02000000 */
  9654. #define EXTI_FTSR1_FT25 EXTI_FTSR1_FT25_Msk /*!< Falling trigger configuration for input line 25 */
  9655. /****************** Bit definition for EXTI_SWIER1 register *****************/
  9656. #define EXTI_SWIER1_SWI0_Pos (0U)
  9657. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  9658. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  9659. #define EXTI_SWIER1_SWI1_Pos (1U)
  9660. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  9661. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  9662. #define EXTI_SWIER1_SWI2_Pos (2U)
  9663. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  9664. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  9665. #define EXTI_SWIER1_SWI3_Pos (3U)
  9666. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  9667. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  9668. #define EXTI_SWIER1_SWI4_Pos (4U)
  9669. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  9670. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  9671. #define EXTI_SWIER1_SWI5_Pos (5U)
  9672. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  9673. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  9674. #define EXTI_SWIER1_SWI6_Pos (6U)
  9675. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  9676. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  9677. #define EXTI_SWIER1_SWI7_Pos (7U)
  9678. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  9679. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  9680. #define EXTI_SWIER1_SWI8_Pos (8U)
  9681. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  9682. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  9683. #define EXTI_SWIER1_SWI9_Pos (9U)
  9684. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  9685. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  9686. #define EXTI_SWIER1_SWI10_Pos (10U)
  9687. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  9688. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  9689. #define EXTI_SWIER1_SWI11_Pos (11U)
  9690. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  9691. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  9692. #define EXTI_SWIER1_SWI12_Pos (12U)
  9693. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  9694. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  9695. #define EXTI_SWIER1_SWI13_Pos (13U)
  9696. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  9697. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  9698. #define EXTI_SWIER1_SWI14_Pos (14U)
  9699. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  9700. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  9701. #define EXTI_SWIER1_SWI15_Pos (15U)
  9702. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  9703. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  9704. #define EXTI_SWIER1_SWI16_Pos (16U)
  9705. #define EXTI_SWIER1_SWI16_Msk (0x1UL << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
  9706. #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
  9707. #define EXTI_SWIER1_SWI17_Pos (17U)
  9708. #define EXTI_SWIER1_SWI17_Msk (0x1UL << EXTI_SWIER1_SWI17_Pos) /*!< 0x00020000 */
  9709. #define EXTI_SWIER1_SWI17 EXTI_SWIER1_SWI17_Msk /*!< Software Interrupt on line 17 */
  9710. #define EXTI_SWIER1_SWI18_Pos (18U)
  9711. #define EXTI_SWIER1_SWI18_Msk (0x1UL << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
  9712. #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
  9713. #define EXTI_SWIER1_SWI19_Pos (19U)
  9714. #define EXTI_SWIER1_SWI19_Msk (0x1UL << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
  9715. #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
  9716. #define EXTI_SWIER1_SWI20_Pos (20U)
  9717. #define EXTI_SWIER1_SWI20_Msk (0x1UL << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
  9718. #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
  9719. #define EXTI_SWIER1_SWI21_Pos (21U)
  9720. #define EXTI_SWIER1_SWI21_Msk (0x1UL << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
  9721. #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
  9722. #define EXTI_SWIER1_SWI22_Pos (22U)
  9723. #define EXTI_SWIER1_SWI22_Msk (0x1UL << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */
  9724. #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */
  9725. #define EXTI_SWIER1_SWI23_Pos (23U)
  9726. #define EXTI_SWIER1_SWI23_Msk (0x1UL << EXTI_SWIER1_SWI23_Pos) /*!< 0x00800000 */
  9727. #define EXTI_SWIER1_SWI23 EXTI_SWIER1_SWI23_Msk /*!< Software Interrupt on line 23 */
  9728. #define EXTI_SWIER1_SWI24_Pos (24U)
  9729. #define EXTI_SWIER1_SWI24_Msk (0x1UL << EXTI_SWIER1_SWI24_Pos) /*!< 0x01000000 */
  9730. #define EXTI_SWIER1_SWI24 EXTI_SWIER1_SWI24_Msk /*!< Software Interrupt on line 24 */
  9731. #define EXTI_SWIER1_SWI25_Pos (25U)
  9732. #define EXTI_SWIER1_SWI25_Msk (0x1UL << EXTI_SWIER1_SWI25_Pos) /*!< 0x02000000 */
  9733. #define EXTI_SWIER1_SWI25 EXTI_SWIER1_SWI25_Msk /*!< Software Interrupt on line 25 */
  9734. /******************* Bit definition for EXTI_RPR1 register ******************/
  9735. #define EXTI_RPR1_RPIF0_Pos (0U)
  9736. #define EXTI_RPR1_RPIF0_Msk (0x1UL << EXTI_RPR1_RPIF0_Pos) /*!< 0x00000001 */
  9737. #define EXTI_RPR1_RPIF0 EXTI_RPR1_RPIF0_Msk /*!< Rising Pending Interrupt Flag on line 0 */
  9738. #define EXTI_RPR1_RPIF1_Pos (1U)
  9739. #define EXTI_RPR1_RPIF1_Msk (0x1UL << EXTI_RPR1_RPIF1_Pos) /*!< 0x00000002 */
  9740. #define EXTI_RPR1_RPIF1 EXTI_RPR1_RPIF1_Msk /*!< Rising Pending Interrupt Flag on line 1 */
  9741. #define EXTI_RPR1_RPIF2_Pos (2U)
  9742. #define EXTI_RPR1_RPIF2_Msk (0x1UL << EXTI_RPR1_RPIF2_Pos) /*!< 0x00000004 */
  9743. #define EXTI_RPR1_RPIF2 EXTI_RPR1_RPIF2_Msk /*!< Rising Pending Interrupt Flag on line 2 */
  9744. #define EXTI_RPR1_RPIF3_Pos (3U)
  9745. #define EXTI_RPR1_RPIF3_Msk (0x1UL << EXTI_RPR1_RPIF3_Pos) /*!< 0x00000008 */
  9746. #define EXTI_RPR1_RPIF3 EXTI_RPR1_RPIF3_Msk /*!< Rising Pending Interrupt Flag on line 3 */
  9747. #define EXTI_RPR1_RPIF4_Pos (4U)
  9748. #define EXTI_RPR1_RPIF4_Msk (0x1UL << EXTI_RPR1_RPIF4_Pos) /*!< 0x00000010 */
  9749. #define EXTI_RPR1_RPIF4 EXTI_RPR1_RPIF4_Msk /*!< Rising Pending Interrupt Flag on line 4 */
  9750. #define EXTI_RPR1_RPIF5_Pos (5U)
  9751. #define EXTI_RPR1_RPIF5_Msk (0x1UL << EXTI_RPR1_RPIF5_Pos) /*!< 0x00000020 */
  9752. #define EXTI_RPR1_RPIF5 EXTI_RPR1_RPIF5_Msk /*!< Rising Pending Interrupt Flag on line 5 */
  9753. #define EXTI_RPR1_RPIF6_Pos (6U)
  9754. #define EXTI_RPR1_RPIF6_Msk (0x1UL << EXTI_RPR1_RPIF6_Pos) /*!< 0x00000040 */
  9755. #define EXTI_RPR1_RPIF6 EXTI_RPR1_RPIF6_Msk /*!< Rising Pending Interrupt Flag on line 6 */
  9756. #define EXTI_RPR1_RPIF7_Pos (7U)
  9757. #define EXTI_RPR1_RPIF7_Msk (0x1UL << EXTI_RPR1_RPIF7_Pos) /*!< 0x00000080 */
  9758. #define EXTI_RPR1_RPIF7 EXTI_RPR1_RPIF7_Msk /*!< Rising Pending Interrupt Flag on line 7 */
  9759. #define EXTI_RPR1_RPIF8_Pos (8U)
  9760. #define EXTI_RPR1_RPIF8_Msk (0x1UL << EXTI_RPR1_RPIF8_Pos) /*!< 0x00000100 */
  9761. #define EXTI_RPR1_RPIF8 EXTI_RPR1_RPIF8_Msk /*!< Rising Pending Interrupt Flag on line 8 */
  9762. #define EXTI_RPR1_RPIF9_Pos (9U)
  9763. #define EXTI_RPR1_RPIF9_Msk (0x1UL << EXTI_RPR1_RPIF9_Pos) /*!< 0x00000200 */
  9764. #define EXTI_RPR1_RPIF9 EXTI_RPR1_RPIF9_Msk /*!< Rising Pending Interrupt Flag on line 9 */
  9765. #define EXTI_RPR1_RPIF10_Pos (10U)
  9766. #define EXTI_RPR1_RPIF10_Msk (0x1UL << EXTI_RPR1_RPIF10_Pos) /*!< 0x00000400 */
  9767. #define EXTI_RPR1_RPIF10 EXTI_RPR1_RPIF10_Msk /*!< Rising Pending Interrupt Flag on line 10 */
  9768. #define EXTI_RPR1_RPIF11_Pos (11U)
  9769. #define EXTI_RPR1_RPIF11_Msk (0x1UL << EXTI_RPR1_RPIF11_Pos) /*!< 0x00000800 */
  9770. #define EXTI_RPR1_RPIF11 EXTI_RPR1_RPIF11_Msk /*!< Rising Pending Interrupt Flag on line 11 */
  9771. #define EXTI_RPR1_RPIF12_Pos (12U)
  9772. #define EXTI_RPR1_RPIF12_Msk (0x1UL << EXTI_RPR1_RPIF12_Pos) /*!< 0x00001000 */
  9773. #define EXTI_RPR1_RPIF12 EXTI_RPR1_RPIF12_Msk /*!< Rising Pending Interrupt Flag on line 12 */
  9774. #define EXTI_RPR1_RPIF13_Pos (13U)
  9775. #define EXTI_RPR1_RPIF13_Msk (0x1UL << EXTI_RPR1_RPIF13_Pos) /*!< 0x00002000 */
  9776. #define EXTI_RPR1_RPIF13 EXTI_RPR1_RPIF13_Msk /*!< Rising Pending Interrupt Flag on line 13 */
  9777. #define EXTI_RPR1_RPIF14_Pos (14U)
  9778. #define EXTI_RPR1_RPIF14_Msk (0x1UL << EXTI_RPR1_RPIF14_Pos) /*!< 0x00004000 */
  9779. #define EXTI_RPR1_RPIF14 EXTI_RPR1_RPIF14_Msk /*!< Rising Pending Interrupt Flag on line 14 */
  9780. #define EXTI_RPR1_RPIF15_Pos (15U)
  9781. #define EXTI_RPR1_RPIF15_Msk (0x1UL << EXTI_RPR1_RPIF15_Pos) /*!< 0x00008000 */
  9782. #define EXTI_RPR1_RPIF15 EXTI_RPR1_RPIF15_Msk /*!< Rising Pending Interrupt Flag on line 15 */
  9783. #define EXTI_RPR1_RPIF16_Pos (16U)
  9784. #define EXTI_RPR1_RPIF16_Msk (0x1UL << EXTI_RPR1_RPIF16_Pos) /*!< 0x00010000 */
  9785. #define EXTI_RPR1_RPIF16 EXTI_RPR1_RPIF16_Msk /*!< Rising Pending Interrupt Flag on line 16 */
  9786. #define EXTI_RPR1_RPIF17_Pos (17U)
  9787. #define EXTI_RPR1_RPIF17_Msk (0x1UL << EXTI_RPR1_RPIF17_Pos) /*!< 0x00020000 */
  9788. #define EXTI_RPR1_RPIF17 EXTI_RPR1_RPIF17_Msk /*!< Rising Pending Interrupt Flag on line 17 */
  9789. #define EXTI_RPR1_RPIF18_Pos (18U)
  9790. #define EXTI_RPR1_RPIF18_Msk (0x1UL << EXTI_RPR1_RPIF18_Pos) /*!< 0x00040000 */
  9791. #define EXTI_RPR1_RPIF18 EXTI_RPR1_RPIF18_Msk /*!< Rising Pending Interrupt Flag on line 18 */
  9792. #define EXTI_RPR1_RPIF19_Pos (19U)
  9793. #define EXTI_RPR1_RPIF19_Msk (0x1UL << EXTI_RPR1_RPIF19_Pos) /*!< 0x00080000 */
  9794. #define EXTI_RPR1_RPIF19 EXTI_RPR1_RPIF19_Msk /*!< Rising Pending Interrupt Flag on line 19 */
  9795. #define EXTI_RPR1_RPIF20_Pos (20U)
  9796. #define EXTI_RPR1_RPIF20_Msk (0x1UL << EXTI_RPR1_RPIF20_Pos) /*!< 0x00100000 */
  9797. #define EXTI_RPR1_RPIF20 EXTI_RPR1_RPIF20_Msk /*!< Rising Pending Interrupt Flag on line 20 */
  9798. #define EXTI_RPR1_RPIF21_Pos (21U)
  9799. #define EXTI_RPR1_RPIF21_Msk (0x1UL << EXTI_RPR1_RPIF21_Pos) /*!< 0x00200000 */
  9800. #define EXTI_RPR1_RPIF21 EXTI_RPR1_RPIF21_Msk /*!< Rising Pending Interrupt Flag on line 21 */
  9801. #define EXTI_RPR1_RPIF22_Pos (22U)
  9802. #define EXTI_RPR1_RPIF22_Msk (0x1UL << EXTI_RPR1_RPIF22_Pos) /*!< 0x00400000 */
  9803. #define EXTI_RPR1_RPIF22 EXTI_RPR1_RPIF22_Msk /*!< Rising Pending Interrupt Flag on line 22 */
  9804. #define EXTI_RPR1_RPIF23_Pos (23U)
  9805. #define EXTI_RPR1_RPIF23_Msk (0x1UL << EXTI_RPR1_RPIF23_Pos) /*!< 0x00800000 */
  9806. #define EXTI_RPR1_RPIF23 EXTI_RPR1_RPIF23_Msk /*!< Rising Pending Interrupt Flag on line 23 */
  9807. #define EXTI_RPR1_RPIF24_Pos (24U)
  9808. #define EXTI_RPR1_RPIF24_Msk (0x1UL << EXTI_RPR1_RPIF24_Pos) /*!< 0x01000000 */
  9809. #define EXTI_RPR1_RPIF24 EXTI_RPR1_RPIF24_Msk /*!< Rising Pending Interrupt Flag on line 24 */
  9810. #define EXTI_RPR1_RPIF25_Pos (25U)
  9811. #define EXTI_RPR1_RPIF25_Msk (0x1UL << EXTI_RPR1_RPIF25_Pos) /*!< 0x02000000 */
  9812. #define EXTI_RPR1_RPIF25 EXTI_RPR1_RPIF25_Msk /*!< Rising Pending Interrupt Flag on line 25 */
  9813. /******************* Bit definition for EXTI_FPR1 register ******************/
  9814. #define EXTI_FPR1_FPIF0_Pos (0U)
  9815. #define EXTI_FPR1_FPIF0_Msk (0x1UL << EXTI_FPR1_FPIF0_Pos) /*!< 0x00000001 */
  9816. #define EXTI_FPR1_FPIF0 EXTI_FPR1_FPIF0_Msk /*!< Falling Pending Interrupt Flag on line 0 */
  9817. #define EXTI_FPR1_FPIF1_Pos (1U)
  9818. #define EXTI_FPR1_FPIF1_Msk (0x1UL << EXTI_FPR1_FPIF1_Pos) /*!< 0x00000002 */
  9819. #define EXTI_FPR1_FPIF1 EXTI_FPR1_FPIF1_Msk /*!< Falling Pending Interrupt Flag on line 1 */
  9820. #define EXTI_FPR1_FPIF2_Pos (2U)
  9821. #define EXTI_FPR1_FPIF2_Msk (0x1UL << EXTI_FPR1_FPIF2_Pos) /*!< 0x00000004 */
  9822. #define EXTI_FPR1_FPIF2 EXTI_FPR1_FPIF2_Msk /*!< Falling Pending Interrupt Flag on line 2 */
  9823. #define EXTI_FPR1_FPIF3_Pos (3U)
  9824. #define EXTI_FPR1_FPIF3_Msk (0x1UL << EXTI_FPR1_FPIF3_Pos) /*!< 0x00000008 */
  9825. #define EXTI_FPR1_FPIF3 EXTI_FPR1_FPIF3_Msk /*!< Falling Pending Interrupt Flag on line 3 */
  9826. #define EXTI_FPR1_FPIF4_Pos (4U)
  9827. #define EXTI_FPR1_FPIF4_Msk (0x1UL << EXTI_FPR1_FPIF4_Pos) /*!< 0x00000010 */
  9828. #define EXTI_FPR1_FPIF4 EXTI_FPR1_FPIF4_Msk /*!< Falling Pending Interrupt Flag on line 4 */
  9829. #define EXTI_FPR1_FPIF5_Pos (5U)
  9830. #define EXTI_FPR1_FPIF5_Msk (0x1UL << EXTI_FPR1_FPIF5_Pos) /*!< 0x00000020 */
  9831. #define EXTI_FPR1_FPIF5 EXTI_FPR1_FPIF5_Msk /*!< Falling Pending Interrupt Flag on line 5 */
  9832. #define EXTI_FPR1_FPIF6_Pos (6U)
  9833. #define EXTI_FPR1_FPIF6_Msk (0x1UL << EXTI_FPR1_FPIF6_Pos) /*!< 0x00000040 */
  9834. #define EXTI_FPR1_FPIF6 EXTI_FPR1_FPIF6_Msk /*!< Falling Pending Interrupt Flag on line 6 */
  9835. #define EXTI_FPR1_FPIF7_Pos (7U)
  9836. #define EXTI_FPR1_FPIF7_Msk (0x1UL << EXTI_FPR1_FPIF7_Pos) /*!< 0x00000080 */
  9837. #define EXTI_FPR1_FPIF7 EXTI_FPR1_FPIF7_Msk /*!< Falling Pending Interrupt Flag on line 7 */
  9838. #define EXTI_FPR1_FPIF8_Pos (8U)
  9839. #define EXTI_FPR1_FPIF8_Msk (0x1UL << EXTI_FPR1_FPIF8_Pos) /*!< 0x00000100 */
  9840. #define EXTI_FPR1_FPIF8 EXTI_FPR1_FPIF8_Msk /*!< Falling Pending Interrupt Flag on line 8 */
  9841. #define EXTI_FPR1_FPIF9_Pos (9U)
  9842. #define EXTI_FPR1_FPIF9_Msk (0x1UL << EXTI_FPR1_FPIF9_Pos) /*!< 0x00000200 */
  9843. #define EXTI_FPR1_FPIF9 EXTI_FPR1_FPIF9_Msk /*!< Falling Pending Interrupt Flag on line 9 */
  9844. #define EXTI_FPR1_FPIF10_Pos (10U)
  9845. #define EXTI_FPR1_FPIF10_Msk (0x1UL << EXTI_FPR1_FPIF10_Pos) /*!< 0x00000400 */
  9846. #define EXTI_FPR1_FPIF10 EXTI_FPR1_FPIF10_Msk /*!< Falling Pending Interrupt Flag on line 10 */
  9847. #define EXTI_FPR1_FPIF11_Pos (11U)
  9848. #define EXTI_FPR1_FPIF11_Msk (0x1UL << EXTI_FPR1_FPIF11_Pos) /*!< 0x00000800 */
  9849. #define EXTI_FPR1_FPIF11 EXTI_FPR1_FPIF11_Msk /*!< Falling Pending Interrupt Flag on line 11 */
  9850. #define EXTI_FPR1_FPIF12_Pos (12U)
  9851. #define EXTI_FPR1_FPIF12_Msk (0x1UL << EXTI_FPR1_FPIF12_Pos) /*!< 0x00001000 */
  9852. #define EXTI_FPR1_FPIF12 EXTI_FPR1_FPIF12_Msk /*!< Falling Pending Interrupt Flag on line 12 */
  9853. #define EXTI_FPR1_FPIF13_Pos (13U)
  9854. #define EXTI_FPR1_FPIF13_Msk (0x1UL << EXTI_FPR1_FPIF13_Pos) /*!< 0x00002000 */
  9855. #define EXTI_FPR1_FPIF13 EXTI_FPR1_FPIF13_Msk /*!< Falling Pending Interrupt Flag on line 13 */
  9856. #define EXTI_FPR1_FPIF14_Pos (14U)
  9857. #define EXTI_FPR1_FPIF14_Msk (0x1UL << EXTI_FPR1_FPIF14_Pos) /*!< 0x00004000 */
  9858. #define EXTI_FPR1_FPIF14 EXTI_FPR1_FPIF14_Msk /*!< Falling Pending Interrupt Flag on line 14 */
  9859. #define EXTI_FPR1_FPIF15_Pos (15U)
  9860. #define EXTI_FPR1_FPIF15_Msk (0x1UL << EXTI_FPR1_FPIF15_Pos) /*!< 0x00008000 */
  9861. #define EXTI_FPR1_FPIF15 EXTI_FPR1_FPIF15_Msk /*!< Falling Pending Interrupt Flag on line 15 */
  9862. #define EXTI_FPR1_FPIF16_Pos (16U)
  9863. #define EXTI_FPR1_FPIF16_Msk (0x1UL << EXTI_FPR1_FPIF16_Pos) /*!< 0x00010000 */
  9864. #define EXTI_FPR1_FPIF16 EXTI_FPR1_FPIF16_Msk /*!< Falling Pending Interrupt Flag on line 16 */
  9865. #define EXTI_FPR1_FPIF17_Pos (17U)
  9866. #define EXTI_FPR1_FPIF17_Msk (0x1UL << EXTI_FPR1_FPIF17_Pos) /*!< 0x00020000 */
  9867. #define EXTI_FPR1_FPIF17 EXTI_FPR1_FPIF17_Msk /*!< Falling Pending Interrupt Flag on line 17 */
  9868. #define EXTI_FPR1_FPIF18_Pos (18U)
  9869. #define EXTI_FPR1_FPIF18_Msk (0x1UL << EXTI_FPR1_FPIF18_Pos) /*!< 0x00040000 */
  9870. #define EXTI_FPR1_FPIF18 EXTI_FPR1_FPIF18_Msk /*!< Falling Pending Interrupt Flag on line 18 */
  9871. #define EXTI_FPR1_FPIF19_Pos (19U)
  9872. #define EXTI_FPR1_FPIF19_Msk (0x1UL << EXTI_FPR1_FPIF19_Pos) /*!< 0x00080000 */
  9873. #define EXTI_FPR1_FPIF19 EXTI_FPR1_FPIF19_Msk /*!< Falling Pending Interrupt Flag on line 19 */
  9874. #define EXTI_FPR1_FPIF20_Pos (20U)
  9875. #define EXTI_FPR1_FPIF20_Msk (0x1UL << EXTI_FPR1_FPIF20_Pos) /*!< 0x00100000 */
  9876. #define EXTI_FPR1_FPIF20 EXTI_FPR1_FPIF20_Msk /*!< Falling Pending Interrupt Flag on line 20 */
  9877. #define EXTI_FPR1_FPIF21_Pos (21U)
  9878. #define EXTI_FPR1_FPIF21_Msk (0x1UL << EXTI_FPR1_FPIF21_Pos) /*!< 0x00200000 */
  9879. #define EXTI_FPR1_FPIF21 EXTI_FPR1_FPIF21_Msk /*!< Falling Pending Interrupt Flag on line 21 */
  9880. #define EXTI_FPR1_FPIF22_Pos (22U)
  9881. #define EXTI_FPR1_FPIF22_Msk (0x1UL << EXTI_FPR1_FPIF22_Pos) /*!< 0x00400000 */
  9882. #define EXTI_FPR1_FPIF22 EXTI_FPR1_FPIF22_Msk /*!< Falling Pending Interrupt Flag on line 22 */
  9883. #define EXTI_FPR1_FPIF23_Pos (23U)
  9884. #define EXTI_FPR1_FPIF23_Msk (0x1UL << EXTI_FPR1_FPIF23_Pos) /*!< 0x00800000 */
  9885. #define EXTI_FPR1_FPIF23 EXTI_FPR1_FPIF23_Msk /*!< Falling Pending Interrupt Flag on line 23 */
  9886. #define EXTI_FPR1_FPIF24_Pos (24U)
  9887. #define EXTI_FPR1_FPIF24_Msk (0x1UL << EXTI_FPR1_FPIF24_Pos) /*!< 0x01000000 */
  9888. #define EXTI_FPR1_FPIF24 EXTI_FPR1_FPIF24_Msk /*!< Falling Pending Interrupt Flag on line 24 */
  9889. #define EXTI_FPR1_FPIF25_Pos (25U)
  9890. #define EXTI_FPR1_FPIF25_Msk (0x1UL << EXTI_FPR1_FPIF25_Pos) /*!< 0x02000000 */
  9891. #define EXTI_FPR1_FPIF25 EXTI_FPR1_FPIF25_Msk /*!< Falling Pending Interrupt Flag on line 25 */
  9892. /******************* Bit definition for EXTI_SECCFGR1 register ******************/
  9893. #define EXTI_SECCFGR1_SEC0_Pos (0U)
  9894. #define EXTI_SECCFGR1_SEC0_Msk (0x1UL << EXTI_SECCFGR1_SEC0_Pos) /*!< 0x00000001 */
  9895. #define EXTI_SECCFGR1_SEC0 EXTI_SECCFGR1_SEC0_Msk /*!< Security enable on line 0 */
  9896. #define EXTI_SECCFGR1_SEC1_Pos (1U)
  9897. #define EXTI_SECCFGR1_SEC1_Msk (0x1UL << EXTI_SECCFGR1_SEC1_Pos) /*!< 0x00000002 */
  9898. #define EXTI_SECCFGR1_SEC1 EXTI_SECCFGR1_SEC1_Msk /*!< Security enable on line 1 */
  9899. #define EXTI_SECCFGR1_SEC2_Pos (2U)
  9900. #define EXTI_SECCFGR1_SEC2_Msk (0x1UL << EXTI_SECCFGR1_SEC2_Pos) /*!< 0x00000004 */
  9901. #define EXTI_SECCFGR1_SEC2 EXTI_SECCFGR1_SEC2_Msk /*!< Security enable on line 2 */
  9902. #define EXTI_SECCFGR1_SEC3_Pos (3U)
  9903. #define EXTI_SECCFGR1_SEC3_Msk (0x1UL << EXTI_SECCFGR1_SEC3_Pos) /*!< 0x00000008 */
  9904. #define EXTI_SECCFGR1_SEC3 EXTI_SECCFGR1_SEC3_Msk /*!< Security enable on line 3 */
  9905. #define EXTI_SECCFGR1_SEC4_Pos (4U)
  9906. #define EXTI_SECCFGR1_SEC4_Msk (0x1UL << EXTI_SECCFGR1_SEC4_Pos) /*!< 0x00000010 */
  9907. #define EXTI_SECCFGR1_SEC4 EXTI_SECCFGR1_SEC4_Msk /*!< Security enable on line 4 */
  9908. #define EXTI_SECCFGR1_SEC5_Pos (5U)
  9909. #define EXTI_SECCFGR1_SEC5_Msk (0x1UL << EXTI_SECCFGR1_SEC5_Pos) /*!< 0x00000020 */
  9910. #define EXTI_SECCFGR1_SEC5 EXTI_SECCFGR1_SEC5_Msk /*!< Security enable on line 5 */
  9911. #define EXTI_SECCFGR1_SEC6_Pos (6U)
  9912. #define EXTI_SECCFGR1_SEC6_Msk (0x1UL << EXTI_SECCFGR1_SEC6_Pos) /*!< 0x00000040 */
  9913. #define EXTI_SECCFGR1_SEC6 EXTI_SECCFGR1_SEC6_Msk /*!< Security enable on line 6 */
  9914. #define EXTI_SECCFGR1_SEC7_Pos (7U)
  9915. #define EXTI_SECCFGR1_SEC7_Msk (0x1UL << EXTI_SECCFGR1_SEC7_Pos) /*!< 0x00000080 */
  9916. #define EXTI_SECCFGR1_SEC7 EXTI_SECCFGR1_SEC7_Msk /*!< Security enable on line 7 */
  9917. #define EXTI_SECCFGR1_SEC8_Pos (8U)
  9918. #define EXTI_SECCFGR1_SEC8_Msk (0x1UL << EXTI_SECCFGR1_SEC8_Pos) /*!< 0x00000100 */
  9919. #define EXTI_SECCFGR1_SEC8 EXTI_SECCFGR1_SEC8_Msk /*!< Security enable on line 8 */
  9920. #define EXTI_SECCFGR1_SEC9_Pos (9U)
  9921. #define EXTI_SECCFGR1_SEC9_Msk (0x1UL << EXTI_SECCFGR1_SEC9_Pos) /*!< 0x00000200 */
  9922. #define EXTI_SECCFGR1_SEC9 EXTI_SECCFGR1_SEC9_Msk /*!< Security enable on line 9 */
  9923. #define EXTI_SECCFGR1_SEC10_Pos (10U)
  9924. #define EXTI_SECCFGR1_SEC10_Msk (0x1UL << EXTI_SECCFGR1_SEC10_Pos) /*!< 0x00000400 */
  9925. #define EXTI_SECCFGR1_SEC10 EXTI_SECCFGR1_SEC10_Msk /*!< Security enable on line 10 */
  9926. #define EXTI_SECCFGR1_SEC11_Pos (11U)
  9927. #define EXTI_SECCFGR1_SEC11_Msk (0x1UL << EXTI_SECCFGR1_SEC11_Pos) /*!< 0x00000800 */
  9928. #define EXTI_SECCFGR1_SEC11 EXTI_SECCFGR1_SEC11_Msk /*!< Security enable on line 11 */
  9929. #define EXTI_SECCFGR1_SEC12_Pos (12U)
  9930. #define EXTI_SECCFGR1_SEC12_Msk (0x1UL << EXTI_SECCFGR1_SEC12_Pos) /*!< 0x00001000 */
  9931. #define EXTI_SECCFGR1_SEC12 EXTI_SECCFGR1_SEC12_Msk /*!< Security enable on line 12 */
  9932. #define EXTI_SECCFGR1_SEC13_Pos (13U)
  9933. #define EXTI_SECCFGR1_SEC13_Msk (0x1UL << EXTI_SECCFGR1_SEC13_Pos) /*!< 0x00002000 */
  9934. #define EXTI_SECCFGR1_SEC13 EXTI_SECCFGR1_SEC13_Msk /*!< Security enable on line 13 */
  9935. #define EXTI_SECCFGR1_SEC14_Pos (14U)
  9936. #define EXTI_SECCFGR1_SEC14_Msk (0x1UL << EXTI_SECCFGR1_SEC14_Pos) /*!< 0x00004000 */
  9937. #define EXTI_SECCFGR1_SEC14 EXTI_SECCFGR1_SEC14_Msk /*!< Security enable on line 14 */
  9938. #define EXTI_SECCFGR1_SEC15_Pos (15U)
  9939. #define EXTI_SECCFGR1_SEC15_Msk (0x1UL << EXTI_SECCFGR1_SEC15_Pos) /*!< 0x00008000 */
  9940. #define EXTI_SECCFGR1_SEC15 EXTI_SECCFGR1_SEC15_Msk /*!< Security enable on line 15 */
  9941. #define EXTI_SECCFGR1_SEC16_Pos (16U)
  9942. #define EXTI_SECCFGR1_SEC16_Msk (0x1UL << EXTI_SECCFGR1_SEC16_Pos) /*!< 0x00010000 */
  9943. #define EXTI_SECCFGR1_SEC16 EXTI_SECCFGR1_SEC16_Msk /*!< Security enable on line 16 */
  9944. #define EXTI_SECCFGR1_SEC17_Pos (17U)
  9945. #define EXTI_SECCFGR1_SEC17_Msk (0x1UL << EXTI_SECCFGR1_SEC17_Pos) /*!< 0x00020000 */
  9946. #define EXTI_SECCFGR1_SEC17 EXTI_SECCFGR1_SEC17_Msk /*!< Security enable on line 17 */
  9947. #define EXTI_SECCFGR1_SEC18_Pos (18U)
  9948. #define EXTI_SECCFGR1_SEC18_Msk (0x1UL << EXTI_SECCFGR1_SEC18_Pos) /*!< 0x00040000 */
  9949. #define EXTI_SECCFGR1_SEC18 EXTI_SECCFGR1_SEC18_Msk /*!< Security enable on line 18 */
  9950. #define EXTI_SECCFGR1_SEC19_Pos (19U)
  9951. #define EXTI_SECCFGR1_SEC19_Msk (0x1UL << EXTI_SECCFGR1_SEC19_Pos) /*!< 0x00080000 */
  9952. #define EXTI_SECCFGR1_SEC19 EXTI_SECCFGR1_SEC19_Msk /*!< Security enable on line 19 */
  9953. #define EXTI_SECCFGR1_SEC20_Pos (20U)
  9954. #define EXTI_SECCFGR1_SEC20_Msk (0x1UL << EXTI_SECCFGR1_SEC20_Pos) /*!< 0x00100000 */
  9955. #define EXTI_SECCFGR1_SEC20 EXTI_SECCFGR1_SEC20_Msk /*!< Security enable on line 20 */
  9956. #define EXTI_SECCFGR1_SEC21_Pos (21U)
  9957. #define EXTI_SECCFGR1_SEC21_Msk (0x1UL << EXTI_SECCFGR1_SEC21_Pos) /*!< 0x00200000 */
  9958. #define EXTI_SECCFGR1_SEC21 EXTI_SECCFGR1_SEC21_Msk /*!< Security enable on line 21 */
  9959. #define EXTI_SECCFGR1_SEC22_Pos (22U)
  9960. #define EXTI_SECCFGR1_SEC22_Msk (0x1UL << EXTI_SECCFGR1_SEC22_Pos) /*!< 0x00400000 */
  9961. #define EXTI_SECCFGR1_SEC22 EXTI_SECCFGR1_SEC22_Msk /*!< Security enable on line 22 */
  9962. #define EXTI_SECCFGR1_SEC23_Pos (23U)
  9963. #define EXTI_SECCFGR1_SEC23_Msk (0x1UL << EXTI_SECCFGR1_SEC23_Pos) /*!< 0x00800000 */
  9964. #define EXTI_SECCFGR1_SEC23 EXTI_SECCFGR1_SEC23_Msk /*!< Security enable on line 23 */
  9965. #define EXTI_SECCFGR1_SEC24_Pos (24U)
  9966. #define EXTI_SECCFGR1_SEC24_Msk (0x1UL << EXTI_SECCFGR1_SEC24_Pos) /*!< 0x01000000 */
  9967. #define EXTI_SECCFGR1_SEC24 EXTI_SECCFGR1_SEC24_Msk /*!< Security enable on line 24 */
  9968. #define EXTI_SECCFGR1_SEC25_Pos (25U)
  9969. #define EXTI_SECCFGR1_SEC25_Msk (0x1UL << EXTI_SECCFGR1_SEC25_Pos) /*!< 0x02000000 */
  9970. #define EXTI_SECCFGR1_SEC25 EXTI_SECCFGR1_SEC25_Msk /*!< Security enable on line 25 */
  9971. /******************* Bit definition for EXTI_PRIVCFGR1 register ******************/
  9972. #define EXTI_PRIVCFGR1_PRIV0_Pos (0U)
  9973. #define EXTI_PRIVCFGR1_PRIV0_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV0_Pos) /*!< 0x00000001 */
  9974. #define EXTI_PRIVCFGR1_PRIV0 EXTI_PRIVCFGR1_PRIV0_Msk /*!< Privilege enable on line 0 */
  9975. #define EXTI_PRIVCFGR1_PRIV1_Pos (1U)
  9976. #define EXTI_PRIVCFGR1_PRIV1_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV1_Pos) /*!< 0x00000002 */
  9977. #define EXTI_PRIVCFGR1_PRIV1 EXTI_PRIVCFGR1_PRIV1_Msk /*!< Privilege enable on line 1 */
  9978. #define EXTI_PRIVCFGR1_PRIV2_Pos (2U)
  9979. #define EXTI_PRIVCFGR1_PRIV2_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV2_Pos) /*!< 0x00000004 */
  9980. #define EXTI_PRIVCFGR1_PRIV2 EXTI_PRIVCFGR1_PRIV2_Msk /*!< Privilege enable on line 2 */
  9981. #define EXTI_PRIVCFGR1_PRIV3_Pos (3U)
  9982. #define EXTI_PRIVCFGR1_PRIV3_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV3_Pos) /*!< 0x00000008 */
  9983. #define EXTI_PRIVCFGR1_PRIV3 EXTI_PRIVCFGR1_PRIV3_Msk /*!< Privilege enable on line 3 */
  9984. #define EXTI_PRIVCFGR1_PRIV4_Pos (4U)
  9985. #define EXTI_PRIVCFGR1_PRIV4_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV4_Pos) /*!< 0x00000010 */
  9986. #define EXTI_PRIVCFGR1_PRIV4 EXTI_PRIVCFGR1_PRIV4_Msk /*!< Privilege enable on line 4 */
  9987. #define EXTI_PRIVCFGR1_PRIV5_Pos (5U)
  9988. #define EXTI_PRIVCFGR1_PRIV5_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV5_Pos) /*!< 0x00000020 */
  9989. #define EXTI_PRIVCFGR1_PRIV5 EXTI_PRIVCFGR1_PRIV5_Msk /*!< Privilege enable on line 5 */
  9990. #define EXTI_PRIVCFGR1_PRIV6_Pos (6U)
  9991. #define EXTI_PRIVCFGR1_PRIV6_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV6_Pos) /*!< 0x00000040 */
  9992. #define EXTI_PRIVCFGR1_PRIV6 EXTI_PRIVCFGR1_PRIV6_Msk /*!< Privilege enable on line 6 */
  9993. #define EXTI_PRIVCFGR1_PRIV7_Pos (7U)
  9994. #define EXTI_PRIVCFGR1_PRIV7_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV7_Pos) /*!< 0x00000080 */
  9995. #define EXTI_PRIVCFGR1_PRIV7 EXTI_PRIVCFGR1_PRIV7_Msk /*!< Privilege enable on line 7 */
  9996. #define EXTI_PRIVCFGR1_PRIV8_Pos (8U)
  9997. #define EXTI_PRIVCFGR1_PRIV8_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV8_Pos) /*!< 0x00000100 */
  9998. #define EXTI_PRIVCFGR1_PRIV8 EXTI_PRIVCFGR1_PRIV8_Msk /*!< Privilege enable on line 8 */
  9999. #define EXTI_PRIVCFGR1_PRIV9_Pos (9U)
  10000. #define EXTI_PRIVCFGR1_PRIV9_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV9_Pos) /*!< 0x00000200 */
  10001. #define EXTI_PRIVCFGR1_PRIV9 EXTI_PRIVCFGR1_PRIV9_Msk /*!< Privilege enable on line 9 */
  10002. #define EXTI_PRIVCFGR1_PRIV10_Pos (10U)
  10003. #define EXTI_PRIVCFGR1_PRIV10_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV10_Pos) /*!< 0x00000400 */
  10004. #define EXTI_PRIVCFGR1_PRIV10 EXTI_PRIVCFGR1_PRIV10_Msk /*!< Privilege enable on line 10 */
  10005. #define EXTI_PRIVCFGR1_PRIV11_Pos (11U)
  10006. #define EXTI_PRIVCFGR1_PRIV11_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV11_Pos) /*!< 0x00000800 */
  10007. #define EXTI_PRIVCFGR1_PRIV11 EXTI_PRIVCFGR1_PRIV11_Msk /*!< Privilege enable on line 11 */
  10008. #define EXTI_PRIVCFGR1_PRIV12_Pos (12U)
  10009. #define EXTI_PRIVCFGR1_PRIV12_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV12_Pos) /*!< 0x00001000 */
  10010. #define EXTI_PRIVCFGR1_PRIV12 EXTI_PRIVCFGR1_PRIV12_Msk /*!< Privilege enable on line 12 */
  10011. #define EXTI_PRIVCFGR1_PRIV13_Pos (13U)
  10012. #define EXTI_PRIVCFGR1_PRIV13_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV13_Pos) /*!< 0x00002000 */
  10013. #define EXTI_PRIVCFGR1_PRIV13 EXTI_PRIVCFGR1_PRIV13_Msk /*!< Privilege enable on line 13 */
  10014. #define EXTI_PRIVCFGR1_PRIV14_Pos (14U)
  10015. #define EXTI_PRIVCFGR1_PRIV14_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV14_Pos) /*!< 0x00004000 */
  10016. #define EXTI_PRIVCFGR1_PRIV14 EXTI_PRIVCFGR1_PRIV14_Msk /*!< Privilege enable on line 14 */
  10017. #define EXTI_PRIVCFGR1_PRIV15_Pos (15U)
  10018. #define EXTI_PRIVCFGR1_PRIV15_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV15_Pos) /*!< 0x00008000 */
  10019. #define EXTI_PRIVCFGR1_PRIV15 EXTI_PRIVCFGR1_PRIV15_Msk /*!< Privilege enable on line 15 */
  10020. #define EXTI_PRIVCFGR1_PRIV16_Pos (16U)
  10021. #define EXTI_PRIVCFGR1_PRIV16_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV16_Pos) /*!< 0x00010000 */
  10022. #define EXTI_PRIVCFGR1_PRIV16 EXTI_PRIVCFGR1_PRIV16_Msk /*!< Privilege enable on line 16 */
  10023. #define EXTI_PRIVCFGR1_PRIV17_Pos (17U)
  10024. #define EXTI_PRIVCFGR1_PRIV17_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV17_Pos) /*!< 0x00020000 */
  10025. #define EXTI_PRIVCFGR1_PRIV17 EXTI_PRIVCFGR1_PRIV17_Msk /*!< Privilege enable on line 17 */
  10026. #define EXTI_PRIVCFGR1_PRIV18_Pos (18U)
  10027. #define EXTI_PRIVCFGR1_PRIV18_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV18_Pos) /*!< 0x00040000 */
  10028. #define EXTI_PRIVCFGR1_PRIV18 EXTI_PRIVCFGR1_PRIV18_Msk /*!< Privilege enable on line 18 */
  10029. #define EXTI_PRIVCFGR1_PRIV19_Pos (19U)
  10030. #define EXTI_PRIVCFGR1_PRIV19_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV19_Pos) /*!< 0x00080000 */
  10031. #define EXTI_PRIVCFGR1_PRIV19 EXTI_PRIVCFGR1_PRIV19_Msk /*!< Privilege enable on line 19 */
  10032. #define EXTI_PRIVCFGR1_PRIV20_Pos (20U)
  10033. #define EXTI_PRIVCFGR1_PRIV20_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV20_Pos) /*!< 0x00100000 */
  10034. #define EXTI_PRIVCFGR1_PRIV20 EXTI_PRIVCFGR1_PRIV20_Msk /*!< Privilege enable on line 20 */
  10035. #define EXTI_PRIVCFGR1_PRIV21_Pos (21U)
  10036. #define EXTI_PRIVCFGR1_PRIV21_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV21_Pos) /*!< 0x00200000 */
  10037. #define EXTI_PRIVCFGR1_PRIV21 EXTI_PRIVCFGR1_PRIV21_Msk /*!< Privilege enable on line 21 */
  10038. #define EXTI_PRIVCFGR1_PRIV22_Pos (22U)
  10039. #define EXTI_PRIVCFGR1_PRIV22_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV22_Pos) /*!< 0x00400000 */
  10040. #define EXTI_PRIVCFGR1_PRIV22 EXTI_PRIVCFGR1_PRIV22_Msk /*!< Privilege enable on line 22 */
  10041. #define EXTI_PRIVCFGR1_PRIV23_Pos (23U)
  10042. #define EXTI_PRIVCFGR1_PRIV23_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV23_Pos) /*!< 0x00800000 */
  10043. #define EXTI_PRIVCFGR1_PRIV23 EXTI_PRIVCFGR1_PRIV23_Msk /*!< Privilege enable on line 23 */
  10044. #define EXTI_PRIVCFGR1_PRIV24_Pos (24U)
  10045. #define EXTI_PRIVCFGR1_PRIV24_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV24_Pos) /*!< 0x01000000 */
  10046. #define EXTI_PRIVCFGR1_PRIV24 EXTI_PRIVCFGR1_PRIV24_Msk /*!< Privilege enable on line 24 */
  10047. #define EXTI_PRIVCFGR1_PRIV25_Pos (25U)
  10048. #define EXTI_PRIVCFGR1_PRIV25_Msk (0x1UL << EXTI_PRIVCFGR1_PRIV25_Pos) /*!< 0x02000000 */
  10049. #define EXTI_PRIVCFGR1_PRIV25 EXTI_PRIVCFGR1_PRIV25_Msk /*!< Privilege enable on line 25 */
  10050. /***************** Bit definition for EXTI_EXTICR1 register **************/
  10051. #define EXTI_EXTICR1_EXTI0_Pos (0U)
  10052. #define EXTI_EXTICR1_EXTI0_Msk (0xFUL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
  10053. #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  10054. #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */
  10055. #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */
  10056. #define EXTI_EXTICR1_EXTI0_2 (0x4UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000004 */
  10057. #define EXTI_EXTICR1_EXTI0_3 (0x8UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000008 */
  10058. #define EXTI_EXTICR1_EXTI1_Pos (8U)
  10059. #define EXTI_EXTICR1_EXTI1_Msk (0xFUL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000700 */
  10060. #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  10061. #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */
  10062. #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */
  10063. #define EXTI_EXTICR1_EXTI1_2 (0x4UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000400 */
  10064. #define EXTI_EXTICR1_EXTI1_3 (0x8UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000800 */
  10065. #define EXTI_EXTICR1_EXTI2_Pos (16U)
  10066. #define EXTI_EXTICR1_EXTI2_Msk (0xFUL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00070000 */
  10067. #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  10068. #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */
  10069. #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */
  10070. #define EXTI_EXTICR1_EXTI2_2 (0x4UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00040000 */
  10071. #define EXTI_EXTICR1_EXTI2_3 (0x8UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00080000 */
  10072. #define EXTI_EXTICR1_EXTI3_Pos (24U)
  10073. #define EXTI_EXTICR1_EXTI3_Msk (0xFUL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x07000000 */
  10074. #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  10075. #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */
  10076. #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */
  10077. #define EXTI_EXTICR1_EXTI3_2 (0x4UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x04000000 */
  10078. #define EXTI_EXTICR1_EXTI3_3 (0x8UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x08000000 */
  10079. /***************** Bit definition for EXTI_EXTICR2 register **************/
  10080. #define EXTI_EXTICR2_EXTI4_Pos (0U)
  10081. #define EXTI_EXTICR2_EXTI4_Msk (0xFUL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
  10082. #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  10083. #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */
  10084. #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */
  10085. #define EXTI_EXTICR2_EXTI4_2 (0x4UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000004 */
  10086. #define EXTI_EXTICR2_EXTI4_3 (0x8UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000008 */
  10087. #define EXTI_EXTICR2_EXTI5_Pos (8U)
  10088. #define EXTI_EXTICR2_EXTI5_Msk (0xFUL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000700 */
  10089. #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  10090. #define EXTI_EXTICR2_EXTI5_0 (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */
  10091. #define EXTI_EXTICR2_EXTI5_1 (0x2UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000200 */
  10092. #define EXTI_EXTICR2_EXTI5_2 (0x4UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000400 */
  10093. #define EXTI_EXTICR2_EXTI5_3 (0x8UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000800 */
  10094. #define EXTI_EXTICR2_EXTI6_Pos (16U)
  10095. #define EXTI_EXTICR2_EXTI6_Msk (0xFUL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00070000 */
  10096. #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  10097. #define EXTI_EXTICR2_EXTI6_0 (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */
  10098. #define EXTI_EXTICR2_EXTI6_1 (0x2UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00020000 */
  10099. #define EXTI_EXTICR2_EXTI6_2 (0x4UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00040000 */
  10100. #define EXTI_EXTICR2_EXTI6_3 (0x8UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00080000 */
  10101. #define EXTI_EXTICR2_EXTI7_Pos (24U)
  10102. #define EXTI_EXTICR2_EXTI7_Msk (0xFUL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x07000000 */
  10103. #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  10104. #define EXTI_EXTICR2_EXTI7_0 (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */
  10105. #define EXTI_EXTICR2_EXTI7_1 (0x2UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x02000000 */
  10106. #define EXTI_EXTICR2_EXTI7_2 (0x4UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x04000000 */
  10107. #define EXTI_EXTICR2_EXTI7_3 (0x8UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x08000000 */
  10108. /***************** Bit definition for EXTI_EXTICR3 register **************/
  10109. #define EXTI_EXTICR3_EXTI8_Pos (0U)
  10110. #define EXTI_EXTICR3_EXTI8_Msk (0xFUL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
  10111. #define EXTI_EXTICR3_EXTI8 EXTI_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  10112. #define EXTI_EXTICR3_EXTI8_0 (0x1UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000001 */
  10113. #define EXTI_EXTICR3_EXTI8_1 (0x2UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000002 */
  10114. #define EXTI_EXTICR3_EXTI8_2 (0x4UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000004 */
  10115. #define EXTI_EXTICR3_EXTI8_3 (0x8UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000008 */
  10116. #define EXTI_EXTICR3_EXTI9_Pos (8U)
  10117. #define EXTI_EXTICR3_EXTI9_Msk (0xFUL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000700 */
  10118. #define EXTI_EXTICR3_EXTI9 EXTI_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  10119. #define EXTI_EXTICR3_EXTI9_0 (0x1UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000100 */
  10120. #define EXTI_EXTICR3_EXTI9_1 (0x2UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000200 */
  10121. #define EXTI_EXTICR3_EXTI9_2 (0x4UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000400 */
  10122. #define EXTI_EXTICR3_EXTI9_3 (0x8UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000800 */
  10123. #define EXTI_EXTICR3_EXTI10_Pos (16U)
  10124. #define EXTI_EXTICR3_EXTI10_Msk (0xFUL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00070000 */
  10125. #define EXTI_EXTICR3_EXTI10 EXTI_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  10126. #define EXTI_EXTICR3_EXTI10_0 (0x1UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00010000 */
  10127. #define EXTI_EXTICR3_EXTI10_1 (0x2UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00020000 */
  10128. #define EXTI_EXTICR3_EXTI10_2 (0x4UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00040000 */
  10129. #define EXTI_EXTICR3_EXTI10_3 (0x8UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00080000 */
  10130. #define EXTI_EXTICR3_EXTI11_Pos (24U)
  10131. #define EXTI_EXTICR3_EXTI11_Msk (0xFUL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x07000000 */
  10132. #define EXTI_EXTICR3_EXTI11 EXTI_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  10133. #define EXTI_EXTICR3_EXTI11_0 (0x1UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x01000000 */
  10134. #define EXTI_EXTICR3_EXTI11_1 (0x2UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x02000000 */
  10135. #define EXTI_EXTICR3_EXTI11_2 (0x4UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x04000000 */
  10136. #define EXTI_EXTICR3_EXTI11_3 (0x8UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x08000000 */
  10137. /***************** Bit definition for EXTI_EXTICR4 register **************/
  10138. #define EXTI_EXTICR4_EXTI12_Pos (0U)
  10139. #define EXTI_EXTICR4_EXTI12_Msk (0xFUL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  10140. #define EXTI_EXTICR4_EXTI12 EXTI_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  10141. #define EXTI_EXTICR4_EXTI12_0 (0x1UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000001 */
  10142. #define EXTI_EXTICR4_EXTI12_1 (0x2UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000002 */
  10143. #define EXTI_EXTICR4_EXTI12_2 (0x4UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000004 */
  10144. #define EXTI_EXTICR4_EXTI12_3 (0x8UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000008 */
  10145. #define EXTI_EXTICR4_EXTI13_Pos (8U)
  10146. #define EXTI_EXTICR4_EXTI13_Msk (0xFUL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000700 */
  10147. #define EXTI_EXTICR4_EXTI13 EXTI_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  10148. #define EXTI_EXTICR4_EXTI13_0 (0x1UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000100 */
  10149. #define EXTI_EXTICR4_EXTI13_1 (0x2UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000200 */
  10150. #define EXTI_EXTICR4_EXTI13_2 (0x4UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000400 */
  10151. #define EXTI_EXTICR4_EXTI13_3 (0x8UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000800 */
  10152. #define EXTI_EXTICR4_EXTI14_Pos (16U)
  10153. #define EXTI_EXTICR4_EXTI14_Msk (0xFUL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00070000 */
  10154. #define EXTI_EXTICR4_EXTI14 EXTI_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  10155. #define EXTI_EXTICR4_EXTI14_0 (0x1UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00010000 */
  10156. #define EXTI_EXTICR4_EXTI14_1 (0x2UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00020000 */
  10157. #define EXTI_EXTICR4_EXTI14_2 (0x4UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00040000 */
  10158. #define EXTI_EXTICR4_EXTI14_3 (0x8UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00080000 */
  10159. #define EXTI_EXTICR4_EXTI15_Pos (24U)
  10160. #define EXTI_EXTICR4_EXTI15_Msk (0xFUL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x07000000 */
  10161. #define EXTI_EXTICR4_EXTI15 EXTI_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  10162. #define EXTI_EXTICR4_EXTI15_0 (0x1UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x01000000 */
  10163. #define EXTI_EXTICR4_EXTI15_1 (0x2UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x02000000 */
  10164. #define EXTI_EXTICR4_EXTI15_2 (0x4UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x04000000 */
  10165. #define EXTI_EXTICR4_EXTI15_3 (0x8UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x08000000 */
  10166. /***************** Bit definition for EXTI_LOCKR register **************/
  10167. #define EXTI_LOCKR_LOCK_Pos (0U)
  10168. #define EXTI_LOCKR_LOCK_Msk (0x1UL << EXTI_LOCKR_LOCK_Pos) /*!< 0x00000001 */
  10169. #define EXTI_LOCKR_LOCK EXTI_LOCKR_LOCK_Msk /*!< Global security and privilege configuration registers lock */
  10170. /******************* Bit definition for EXTI_IMR1 register ******************/
  10171. #define EXTI_IMR1_IM0_Pos (0U)
  10172. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  10173. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  10174. #define EXTI_IMR1_IM1_Pos (1U)
  10175. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  10176. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  10177. #define EXTI_IMR1_IM2_Pos (2U)
  10178. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  10179. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  10180. #define EXTI_IMR1_IM3_Pos (3U)
  10181. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  10182. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  10183. #define EXTI_IMR1_IM4_Pos (4U)
  10184. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  10185. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  10186. #define EXTI_IMR1_IM5_Pos (5U)
  10187. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  10188. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  10189. #define EXTI_IMR1_IM6_Pos (6U)
  10190. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  10191. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  10192. #define EXTI_IMR1_IM7_Pos (7U)
  10193. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  10194. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  10195. #define EXTI_IMR1_IM8_Pos (8U)
  10196. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  10197. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  10198. #define EXTI_IMR1_IM9_Pos (9U)
  10199. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  10200. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  10201. #define EXTI_IMR1_IM10_Pos (10U)
  10202. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  10203. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  10204. #define EXTI_IMR1_IM11_Pos (11U)
  10205. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  10206. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  10207. #define EXTI_IMR1_IM12_Pos (12U)
  10208. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  10209. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  10210. #define EXTI_IMR1_IM13_Pos (13U)
  10211. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  10212. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  10213. #define EXTI_IMR1_IM14_Pos (14U)
  10214. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  10215. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  10216. #define EXTI_IMR1_IM15_Pos (15U)
  10217. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  10218. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  10219. #define EXTI_IMR1_IM16_Pos (16U)
  10220. #define EXTI_IMR1_IM16_Msk (0x1UL << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
  10221. #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
  10222. #define EXTI_IMR1_IM17_Pos (17U)
  10223. #define EXTI_IMR1_IM17_Msk (0x1UL << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
  10224. #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
  10225. #define EXTI_IMR1_IM18_Pos (18U)
  10226. #define EXTI_IMR1_IM18_Msk (0x1UL << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
  10227. #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
  10228. #define EXTI_IMR1_IM19_Pos (19U)
  10229. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  10230. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  10231. #define EXTI_IMR1_IM20_Pos (20U)
  10232. #define EXTI_IMR1_IM20_Msk (0x1UL << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
  10233. #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
  10234. #define EXTI_IMR1_IM21_Pos (21U)
  10235. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  10236. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  10237. #define EXTI_IMR1_IM22_Pos (22U)
  10238. #define EXTI_IMR1_IM22_Msk (0x1UL << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
  10239. #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
  10240. #define EXTI_IMR1_IM23_Pos (23U)
  10241. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  10242. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  10243. #define EXTI_IMR1_IM24_Pos (24U)
  10244. #define EXTI_IMR1_IM24_Msk (0x1UL << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
  10245. #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
  10246. #define EXTI_IMR1_IM25_Pos (25U)
  10247. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  10248. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  10249. /******************* Bit definition for EXTI_EMR1 register ******************/
  10250. #define EXTI_EMR1_EM0_Pos (0U)
  10251. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  10252. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  10253. #define EXTI_EMR1_EM1_Pos (1U)
  10254. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  10255. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  10256. #define EXTI_EMR1_EM2_Pos (2U)
  10257. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  10258. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  10259. #define EXTI_EMR1_EM3_Pos (3U)
  10260. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  10261. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  10262. #define EXTI_EMR1_EM4_Pos (4U)
  10263. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  10264. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  10265. #define EXTI_EMR1_EM5_Pos (5U)
  10266. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  10267. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  10268. #define EXTI_EMR1_EM6_Pos (6U)
  10269. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  10270. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  10271. #define EXTI_EMR1_EM7_Pos (7U)
  10272. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  10273. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  10274. #define EXTI_EMR1_EM8_Pos (8U)
  10275. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  10276. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  10277. #define EXTI_EMR1_EM9_Pos (9U)
  10278. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  10279. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  10280. #define EXTI_EMR1_EM10_Pos (10U)
  10281. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  10282. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  10283. #define EXTI_EMR1_EM11_Pos (11U)
  10284. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  10285. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  10286. #define EXTI_EMR1_EM12_Pos (12U)
  10287. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  10288. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  10289. #define EXTI_EMR1_EM13_Pos (13U)
  10290. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  10291. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  10292. #define EXTI_EMR1_EM14_Pos (14U)
  10293. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  10294. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  10295. #define EXTI_EMR1_EM15_Pos (15U)
  10296. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  10297. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  10298. #define EXTI_EMR1_EM16_Pos (16U)
  10299. #define EXTI_EMR1_EM16_Msk (0x1UL << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
  10300. #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
  10301. #define EXTI_EMR1_EM17_Pos (17U)
  10302. #define EXTI_EMR1_EM17_Msk (0x1UL << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
  10303. #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
  10304. #define EXTI_EMR1_EM18_Pos (18U)
  10305. #define EXTI_EMR1_EM18_Msk (0x1UL << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
  10306. #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
  10307. #define EXTI_EMR1_EM19_Pos (19U)
  10308. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  10309. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  10310. #define EXTI_EMR1_EM20_Pos (20U)
  10311. #define EXTI_EMR1_EM20_Msk (0x1UL << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
  10312. #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
  10313. #define EXTI_EMR1_EM21_Pos (21U)
  10314. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  10315. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  10316. #define EXTI_EMR1_EM22_Pos (22U)
  10317. #define EXTI_EMR1_EM22_Msk (0x1UL << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
  10318. #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
  10319. #define EXTI_EMR1_EM23_Pos (23U)
  10320. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  10321. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  10322. #define EXTI_EMR1_EM24_Pos (24U)
  10323. #define EXTI_EMR1_EM24_Msk (0x1UL << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
  10324. #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
  10325. #define EXTI_EMR1_EM25_Pos (25U)
  10326. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  10327. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  10328. /******************************************************************************/
  10329. /* */
  10330. /* Flexible Datarate Controller Area Network */
  10331. /* */
  10332. /******************************************************************************/
  10333. /*!<FDCAN control and status registers */
  10334. /***************** Bit definition for FDCAN_CREL register *******************/
  10335. #define FDCAN_CREL_DAY_Pos (0U)
  10336. #define FDCAN_CREL_DAY_Msk (0xFFUL << FDCAN_CREL_DAY_Pos) /*!< 0x000000FF */
  10337. #define FDCAN_CREL_DAY FDCAN_CREL_DAY_Msk /*!<Timestamp Day */
  10338. #define FDCAN_CREL_MON_Pos (8U)
  10339. #define FDCAN_CREL_MON_Msk (0xFFUL << FDCAN_CREL_MON_Pos) /*!< 0x0000FF00 */
  10340. #define FDCAN_CREL_MON FDCAN_CREL_MON_Msk /*!<Timestamp Month */
  10341. #define FDCAN_CREL_YEAR_Pos (16U)
  10342. #define FDCAN_CREL_YEAR_Msk (0xFUL << FDCAN_CREL_YEAR_Pos) /*!< 0x000F0000 */
  10343. #define FDCAN_CREL_YEAR FDCAN_CREL_YEAR_Msk /*!<Timestamp Year */
  10344. #define FDCAN_CREL_SUBSTEP_Pos (20U)
  10345. #define FDCAN_CREL_SUBSTEP_Msk (0xFUL << FDCAN_CREL_SUBSTEP_Pos) /*!< 0x00F00000 */
  10346. #define FDCAN_CREL_SUBSTEP FDCAN_CREL_SUBSTEP_Msk /*!<Sub-step of Core release */
  10347. #define FDCAN_CREL_STEP_Pos (24U)
  10348. #define FDCAN_CREL_STEP_Msk (0xFUL << FDCAN_CREL_STEP_Pos) /*!< 0x0F000000 */
  10349. #define FDCAN_CREL_STEP FDCAN_CREL_STEP_Msk /*!<Step of Core release */
  10350. #define FDCAN_CREL_REL_Pos (28U)
  10351. #define FDCAN_CREL_REL_Msk (0xFUL << FDCAN_CREL_REL_Pos) /*!< 0xF0000000 */
  10352. #define FDCAN_CREL_REL FDCAN_CREL_REL_Msk /*!<Core release */
  10353. /***************** Bit definition for FDCAN_ENDN register *******************/
  10354. #define FDCAN_ENDN_ETV_Pos (0U)
  10355. #define FDCAN_ENDN_ETV_Msk (0xFFFFFFFFUL << FDCAN_ENDN_ETV_Pos) /*!< 0xFFFFFFFF */
  10356. #define FDCAN_ENDN_ETV FDCAN_ENDN_ETV_Msk /*!<Endianness Test Value */
  10357. /***************** Bit definition for FDCAN_DBTP register *******************/
  10358. #define FDCAN_DBTP_DSJW_Pos (0U)
  10359. #define FDCAN_DBTP_DSJW_Msk (0xFUL << FDCAN_DBTP_DSJW_Pos) /*!< 0x0000000F */
  10360. #define FDCAN_DBTP_DSJW FDCAN_DBTP_DSJW_Msk /*!<Synchronization Jump Width */
  10361. #define FDCAN_DBTP_DTSEG2_Pos (4U)
  10362. #define FDCAN_DBTP_DTSEG2_Msk (0xFUL << FDCAN_DBTP_DTSEG2_Pos) /*!< 0x000000F0 */
  10363. #define FDCAN_DBTP_DTSEG2 FDCAN_DBTP_DTSEG2_Msk /*!<Data time segment after sample point */
  10364. #define FDCAN_DBTP_DTSEG1_Pos (8U)
  10365. #define FDCAN_DBTP_DTSEG1_Msk (0x1FUL << FDCAN_DBTP_DTSEG1_Pos) /*!< 0x00001F00 */
  10366. #define FDCAN_DBTP_DTSEG1 FDCAN_DBTP_DTSEG1_Msk /*!<Data time segment before sample point */
  10367. #define FDCAN_DBTP_DBRP_Pos (16U)
  10368. #define FDCAN_DBTP_DBRP_Msk (0x1FUL << FDCAN_DBTP_DBRP_Pos) /*!< 0x001F0000 */
  10369. #define FDCAN_DBTP_DBRP FDCAN_DBTP_DBRP_Msk /*!<Data BIt Rate Prescaler */
  10370. #define FDCAN_DBTP_TDC_Pos (23U)
  10371. #define FDCAN_DBTP_TDC_Msk (0x1UL << FDCAN_DBTP_TDC_Pos) /*!< 0x00800000 */
  10372. #define FDCAN_DBTP_TDC FDCAN_DBTP_TDC_Msk /*!<Transceiver Delay Compensation */
  10373. /***************** Bit definition for FDCAN_TEST register *******************/
  10374. #define FDCAN_TEST_LBCK_Pos (4U)
  10375. #define FDCAN_TEST_LBCK_Msk (0x1UL << FDCAN_TEST_LBCK_Pos) /*!< 0x00000010 */
  10376. #define FDCAN_TEST_LBCK FDCAN_TEST_LBCK_Msk /*!<Loop Back mode */
  10377. #define FDCAN_TEST_TX_Pos (5U)
  10378. #define FDCAN_TEST_TX_Msk (0x3UL << FDCAN_TEST_TX_Pos) /*!< 0x00000060 */
  10379. #define FDCAN_TEST_TX FDCAN_TEST_TX_Msk /*!<Control of Transmit Pin */
  10380. #define FDCAN_TEST_RX_Pos (7U)
  10381. #define FDCAN_TEST_RX_Msk (0x1UL << FDCAN_TEST_RX_Pos) /*!< 0x00000080 */
  10382. #define FDCAN_TEST_RX FDCAN_TEST_RX_Msk /*!<Receive Pin */
  10383. /***************** Bit definition for FDCAN_RWD register ********************/
  10384. #define FDCAN_RWD_WDC_Pos (0U)
  10385. #define FDCAN_RWD_WDC_Msk (0xFFUL << FDCAN_RWD_WDC_Pos) /*!< 0x000000FF */
  10386. #define FDCAN_RWD_WDC FDCAN_RWD_WDC_Msk /*!<Watchdog configuration */
  10387. #define FDCAN_RWD_WDV_Pos (8U)
  10388. #define FDCAN_RWD_WDV_Msk (0xFFUL << FDCAN_RWD_WDV_Pos) /*!< 0x0000FF00 */
  10389. #define FDCAN_RWD_WDV FDCAN_RWD_WDV_Msk /*!<Watchdog value */
  10390. /***************** Bit definition for FDCAN_CCCR register ********************/
  10391. #define FDCAN_CCCR_INIT_Pos (0U)
  10392. #define FDCAN_CCCR_INIT_Msk (0x1UL << FDCAN_CCCR_INIT_Pos) /*!< 0x00000001 */
  10393. #define FDCAN_CCCR_INIT FDCAN_CCCR_INIT_Msk /*!<Initialization */
  10394. #define FDCAN_CCCR_CCE_Pos (1U)
  10395. #define FDCAN_CCCR_CCE_Msk (0x1UL << FDCAN_CCCR_CCE_Pos) /*!< 0x00000002 */
  10396. #define FDCAN_CCCR_CCE FDCAN_CCCR_CCE_Msk /*!<Configuration Change Enable */
  10397. #define FDCAN_CCCR_ASM_Pos (2U)
  10398. #define FDCAN_CCCR_ASM_Msk (0x1UL << FDCAN_CCCR_ASM_Pos) /*!< 0x00000004 */
  10399. #define FDCAN_CCCR_ASM FDCAN_CCCR_ASM_Msk /*!<ASM Restricted Operation Mode */
  10400. #define FDCAN_CCCR_CSA_Pos (3U)
  10401. #define FDCAN_CCCR_CSA_Msk (0x1UL << FDCAN_CCCR_CSA_Pos) /*!< 0x00000008 */
  10402. #define FDCAN_CCCR_CSA FDCAN_CCCR_CSA_Msk /*!<Clock Stop Acknowledge */
  10403. #define FDCAN_CCCR_CSR_Pos (4U)
  10404. #define FDCAN_CCCR_CSR_Msk (0x1UL << FDCAN_CCCR_CSR_Pos) /*!< 0x00000010 */
  10405. #define FDCAN_CCCR_CSR FDCAN_CCCR_CSR_Msk /*!<Clock Stop Request */
  10406. #define FDCAN_CCCR_MON_Pos (5U)
  10407. #define FDCAN_CCCR_MON_Msk (0x1UL << FDCAN_CCCR_MON_Pos) /*!< 0x00000020 */
  10408. #define FDCAN_CCCR_MON FDCAN_CCCR_MON_Msk /*!<Bus Monitoring Mode */
  10409. #define FDCAN_CCCR_DAR_Pos (6U)
  10410. #define FDCAN_CCCR_DAR_Msk (0x1UL << FDCAN_CCCR_DAR_Pos) /*!< 0x00000040 */
  10411. #define FDCAN_CCCR_DAR FDCAN_CCCR_DAR_Msk /*!<Disable Automatic Retransmission */
  10412. #define FDCAN_CCCR_TEST_Pos (7U)
  10413. #define FDCAN_CCCR_TEST_Msk (0x1UL << FDCAN_CCCR_TEST_Pos) /*!< 0x00000080 */
  10414. #define FDCAN_CCCR_TEST FDCAN_CCCR_TEST_Msk /*!<Test Mode Enable */
  10415. #define FDCAN_CCCR_FDOE_Pos (8U)
  10416. #define FDCAN_CCCR_FDOE_Msk (0x1UL << FDCAN_CCCR_FDOE_Pos) /*!< 0x00000100 */
  10417. #define FDCAN_CCCR_FDOE FDCAN_CCCR_FDOE_Msk /*!<FD Operation Enable */
  10418. #define FDCAN_CCCR_BRSE_Pos (9U)
  10419. #define FDCAN_CCCR_BRSE_Msk (0x1UL << FDCAN_CCCR_BRSE_Pos) /*!< 0x00000200 */
  10420. #define FDCAN_CCCR_BRSE FDCAN_CCCR_BRSE_Msk /*!<FDCAN Bit Rate Switching */
  10421. #define FDCAN_CCCR_PXHD_Pos (12U)
  10422. #define FDCAN_CCCR_PXHD_Msk (0x1UL << FDCAN_CCCR_PXHD_Pos) /*!< 0x00001000 */
  10423. #define FDCAN_CCCR_PXHD FDCAN_CCCR_PXHD_Msk /*!<Protocol Exception Handling Disable */
  10424. #define FDCAN_CCCR_EFBI_Pos (13U)
  10425. #define FDCAN_CCCR_EFBI_Msk (0x1UL << FDCAN_CCCR_EFBI_Pos) /*!< 0x00002000 */
  10426. #define FDCAN_CCCR_EFBI FDCAN_CCCR_EFBI_Msk /*!<Edge Filtering during Bus Integration */
  10427. #define FDCAN_CCCR_TXP_Pos (14U)
  10428. #define FDCAN_CCCR_TXP_Msk (0x1UL << FDCAN_CCCR_TXP_Pos) /*!< 0x00004000 */
  10429. #define FDCAN_CCCR_TXP FDCAN_CCCR_TXP_Msk /*!<Two CAN bit times Pause */
  10430. #define FDCAN_CCCR_NISO_Pos (15U)
  10431. #define FDCAN_CCCR_NISO_Msk (0x1UL << FDCAN_CCCR_NISO_Pos) /*!< 0x00008000 */
  10432. #define FDCAN_CCCR_NISO FDCAN_CCCR_NISO_Msk /*!<Non ISO Operation */
  10433. /***************** Bit definition for FDCAN_NBTP register ******************* */
  10434. #define FDCAN_NBTP_NTSEG2_Pos (0U)
  10435. #define FDCAN_NBTP_NTSEG2_Msk (0x7FUL << FDCAN_NBTP_NTSEG2_Pos) /*!< 0x0000007F */
  10436. #define FDCAN_NBTP_NTSEG2 FDCAN_NBTP_NTSEG2_Msk /*!<Nominal Time segment after sample point */
  10437. #define FDCAN_NBTP_NTSEG1_Pos (8U)
  10438. #define FDCAN_NBTP_NTSEG1_Msk (0xFFUL << FDCAN_NBTP_NTSEG1_Pos) /*!< 0x0000FF00 */
  10439. #define FDCAN_NBTP_NTSEG1 FDCAN_NBTP_NTSEG1_Msk /*!<Nominal Time segment before sample point */
  10440. #define FDCAN_NBTP_NBRP_Pos (16U)
  10441. #define FDCAN_NBTP_NBRP_Msk (0x1FFUL << FDCAN_NBTP_NBRP_Pos) /*!< 0x01FF0000 */
  10442. #define FDCAN_NBTP_NBRP FDCAN_NBTP_NBRP_Msk /*!<Bit Rate Prescaler */
  10443. #define FDCAN_NBTP_NSJW_Pos (25U)
  10444. #define FDCAN_NBTP_NSJW_Msk (0x7FUL << FDCAN_NBTP_NSJW_Pos) /*!< 0xFE000000 */
  10445. #define FDCAN_NBTP_NSJW FDCAN_NBTP_NSJW_Msk /*!<Nominal (Re)Synchronization Jump Width */
  10446. /***************** Bit definition for FDCAN_TSCC register ********************/
  10447. #define FDCAN_TSCC_TSS_Pos (0U)
  10448. #define FDCAN_TSCC_TSS_Msk (0x3UL << FDCAN_TSCC_TSS_Pos) /*!< 0x00000003 */
  10449. #define FDCAN_TSCC_TSS FDCAN_TSCC_TSS_Msk /*!<Timestamp Select */
  10450. #define FDCAN_TSCC_TCP_Pos (16U)
  10451. #define FDCAN_TSCC_TCP_Msk (0xFUL << FDCAN_TSCC_TCP_Pos) /*!< 0x000F0000 */
  10452. #define FDCAN_TSCC_TCP FDCAN_TSCC_TCP_Msk /*!<Timestamp Counter Prescaler */
  10453. /***************** Bit definition for FDCAN_TSCV register ********************/
  10454. #define FDCAN_TSCV_TSC_Pos (0U)
  10455. #define FDCAN_TSCV_TSC_Msk (0xFFFFUL << FDCAN_TSCV_TSC_Pos) /*!< 0x0000FFFF */
  10456. #define FDCAN_TSCV_TSC FDCAN_TSCV_TSC_Msk /*!<Timestamp Counter */
  10457. /***************** Bit definition for FDCAN_TOCC register ********************/
  10458. #define FDCAN_TOCC_ETOC_Pos (0U)
  10459. #define FDCAN_TOCC_ETOC_Msk (0x1UL << FDCAN_TOCC_ETOC_Pos) /*!< 0x00000001 */
  10460. #define FDCAN_TOCC_ETOC FDCAN_TOCC_ETOC_Msk /*!<Enable Timeout Counter */
  10461. #define FDCAN_TOCC_TOS_Pos (1U)
  10462. #define FDCAN_TOCC_TOS_Msk (0x3UL << FDCAN_TOCC_TOS_Pos) /*!< 0x00000006 */
  10463. #define FDCAN_TOCC_TOS FDCAN_TOCC_TOS_Msk /*!<Timeout Select */
  10464. #define FDCAN_TOCC_TOP_Pos (16U)
  10465. #define FDCAN_TOCC_TOP_Msk (0xFFFFUL << FDCAN_TOCC_TOP_Pos) /*!< 0xFFFF0000 */
  10466. #define FDCAN_TOCC_TOP FDCAN_TOCC_TOP_Msk /*!<Timeout Period */
  10467. /***************** Bit definition for FDCAN_TOCV register ******************* */
  10468. #define FDCAN_TOCV_TOC_Pos (0U)
  10469. #define FDCAN_TOCV_TOC_Msk (0xFFFFUL << FDCAN_TOCV_TOC_Pos) /*!< 0x0000FFFF */
  10470. #define FDCAN_TOCV_TOC FDCAN_TOCV_TOC_Msk /*!<Timeout Counter */
  10471. /***************** Bit definition for FDCAN_ECR register ******************** */
  10472. #define FDCAN_ECR_TEC_Pos (0U)
  10473. #define FDCAN_ECR_TEC_Msk (0xFFUL << FDCAN_ECR_TEC_Pos) /*!< 0x000000FF */
  10474. #define FDCAN_ECR_TEC FDCAN_ECR_TEC_Msk /*!<Transmit Error Counter */
  10475. #define FDCAN_ECR_REC_Pos (8U)
  10476. #define FDCAN_ECR_REC_Msk (0x7FUL << FDCAN_ECR_REC_Pos) /*!< 0x00007F00 */
  10477. #define FDCAN_ECR_REC FDCAN_ECR_REC_Msk /*!<Receive Error Counter */
  10478. #define FDCAN_ECR_RP_Pos (15U)
  10479. #define FDCAN_ECR_RP_Msk (0x1UL << FDCAN_ECR_RP_Pos) /*!< 0x00008000 */
  10480. #define FDCAN_ECR_RP FDCAN_ECR_RP_Msk /*!<Receive Error Passive */
  10481. #define FDCAN_ECR_CEL_Pos (16U)
  10482. #define FDCAN_ECR_CEL_Msk (0xFFUL << FDCAN_ECR_CEL_Pos) /*!< 0x00FF0000 */
  10483. #define FDCAN_ECR_CEL FDCAN_ECR_CEL_Msk /*!<CAN Error Logging */
  10484. /***************** Bit definition for FDCAN_PSR register ******************** */
  10485. #define FDCAN_PSR_LEC_Pos (0U)
  10486. #define FDCAN_PSR_LEC_Msk (0x7UL << FDCAN_PSR_LEC_Pos) /*!< 0x00000007 */
  10487. #define FDCAN_PSR_LEC FDCAN_PSR_LEC_Msk /*!<Last Error Code */
  10488. #define FDCAN_PSR_ACT_Pos (3U)
  10489. #define FDCAN_PSR_ACT_Msk (0x3UL << FDCAN_PSR_ACT_Pos) /*!< 0x00000018 */
  10490. #define FDCAN_PSR_ACT FDCAN_PSR_ACT_Msk /*!<Activity */
  10491. #define FDCAN_PSR_EP_Pos (5U)
  10492. #define FDCAN_PSR_EP_Msk (0x1UL << FDCAN_PSR_EP_Pos) /*!< 0x00000020 */
  10493. #define FDCAN_PSR_EP FDCAN_PSR_EP_Msk /*!<Error Passive */
  10494. #define FDCAN_PSR_EW_Pos (6U)
  10495. #define FDCAN_PSR_EW_Msk (0x1UL << FDCAN_PSR_EW_Pos) /*!< 0x00000040 */
  10496. #define FDCAN_PSR_EW FDCAN_PSR_EW_Msk /*!<Warning Status */
  10497. #define FDCAN_PSR_BO_Pos (7U)
  10498. #define FDCAN_PSR_BO_Msk (0x1UL << FDCAN_PSR_BO_Pos) /*!< 0x00000080 */
  10499. #define FDCAN_PSR_BO FDCAN_PSR_BO_Msk /*!<Bus_Off Status */
  10500. #define FDCAN_PSR_DLEC_Pos (8U)
  10501. #define FDCAN_PSR_DLEC_Msk (0x7UL << FDCAN_PSR_DLEC_Pos) /*!< 0x00000700 */
  10502. #define FDCAN_PSR_DLEC FDCAN_PSR_DLEC_Msk /*!<Data Last Error Code */
  10503. #define FDCAN_PSR_RESI_Pos (11U)
  10504. #define FDCAN_PSR_RESI_Msk (0x1UL << FDCAN_PSR_RESI_Pos) /*!< 0x00000800 */
  10505. #define FDCAN_PSR_RESI FDCAN_PSR_RESI_Msk /*!<ESI flag of last received FDCAN Message */
  10506. #define FDCAN_PSR_RBRS_Pos (12U)
  10507. #define FDCAN_PSR_RBRS_Msk (0x1UL << FDCAN_PSR_RBRS_Pos) /*!< 0x00001000 */
  10508. #define FDCAN_PSR_RBRS FDCAN_PSR_RBRS_Msk /*!<BRS flag of last received FDCAN Message */
  10509. #define FDCAN_PSR_REDL_Pos (13U)
  10510. #define FDCAN_PSR_REDL_Msk (0x1UL << FDCAN_PSR_REDL_Pos) /*!< 0x00002000 */
  10511. #define FDCAN_PSR_REDL FDCAN_PSR_REDL_Msk /*!<Received FDCAN Message */
  10512. #define FDCAN_PSR_PXE_Pos (14U)
  10513. #define FDCAN_PSR_PXE_Msk (0x1UL << FDCAN_PSR_PXE_Pos) /*!< 0x00004000 */
  10514. #define FDCAN_PSR_PXE FDCAN_PSR_PXE_Msk /*!<Protocol Exception Event */
  10515. #define FDCAN_PSR_TDCV_Pos (16U)
  10516. #define FDCAN_PSR_TDCV_Msk (0x7FUL << FDCAN_PSR_TDCV_Pos) /*!< 0x007F0000 */
  10517. #define FDCAN_PSR_TDCV FDCAN_PSR_TDCV_Msk /*!<Transmitter Delay Compensation Value */
  10518. /***************** Bit definition for FDCAN_TDCR register ******************* */
  10519. #define FDCAN_TDCR_TDCF_Pos (0U)
  10520. #define FDCAN_TDCR_TDCF_Msk (0x7FUL << FDCAN_TDCR_TDCF_Pos) /*!< 0x0000007F */
  10521. #define FDCAN_TDCR_TDCF FDCAN_TDCR_TDCF_Msk /*!<Transmitter Delay Compensation Filter */
  10522. #define FDCAN_TDCR_TDCO_Pos (8U)
  10523. #define FDCAN_TDCR_TDCO_Msk (0x7FUL << FDCAN_TDCR_TDCO_Pos) /*!< 0x00007F00 */
  10524. #define FDCAN_TDCR_TDCO FDCAN_TDCR_TDCO_Msk /*!<Transmitter Delay Compensation Offset */
  10525. /***************** Bit definition for FDCAN_IR register ********************* */
  10526. #define FDCAN_IR_RF0N_Pos (0U)
  10527. #define FDCAN_IR_RF0N_Msk (0x1UL << FDCAN_IR_RF0N_Pos) /*!< 0x00000001 */
  10528. #define FDCAN_IR_RF0N FDCAN_IR_RF0N_Msk /*!<Rx FIFO 0 New Message */
  10529. #define FDCAN_IR_RF0F_Pos (1U)
  10530. #define FDCAN_IR_RF0F_Msk (0x1UL << FDCAN_IR_RF0F_Pos) /*!< 0x00000002 */
  10531. #define FDCAN_IR_RF0F FDCAN_IR_RF0F_Msk /*!<Rx FIFO 0 Full */
  10532. #define FDCAN_IR_RF0L_Pos (2U)
  10533. #define FDCAN_IR_RF0L_Msk (0x1UL << FDCAN_IR_RF0L_Pos) /*!< 0x00000004 */
  10534. #define FDCAN_IR_RF0L FDCAN_IR_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  10535. #define FDCAN_IR_RF1N_Pos (3U)
  10536. #define FDCAN_IR_RF1N_Msk (0x1UL << FDCAN_IR_RF1N_Pos) /*!< 0x00000008 */
  10537. #define FDCAN_IR_RF1N FDCAN_IR_RF1N_Msk /*!<Rx FIFO 1 New Message */
  10538. #define FDCAN_IR_RF1F_Pos (4U)
  10539. #define FDCAN_IR_RF1F_Msk (0x1UL << FDCAN_IR_RF1F_Pos) /*!< 0x00000010 */
  10540. #define FDCAN_IR_RF1F FDCAN_IR_RF1F_Msk /*!<Rx FIFO 1 Full */
  10541. #define FDCAN_IR_RF1L_Pos (5U)
  10542. #define FDCAN_IR_RF1L_Msk (0x1UL << FDCAN_IR_RF1L_Pos) /*!< 0x00000020 */
  10543. #define FDCAN_IR_RF1L FDCAN_IR_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  10544. #define FDCAN_IR_HPM_Pos (6U)
  10545. #define FDCAN_IR_HPM_Msk (0x1UL << FDCAN_IR_HPM_Pos) /*!< 0x00000040 */
  10546. #define FDCAN_IR_HPM FDCAN_IR_HPM_Msk /*!<High Priority Message */
  10547. #define FDCAN_IR_TC_Pos (7U)
  10548. #define FDCAN_IR_TC_Msk (0x1UL << FDCAN_IR_TC_Pos) /*!< 0x00000080 */
  10549. #define FDCAN_IR_TC FDCAN_IR_TC_Msk /*!<Transmission Completed */
  10550. #define FDCAN_IR_TCF_Pos (8U)
  10551. #define FDCAN_IR_TCF_Msk (0x1UL << FDCAN_IR_TCF_Pos) /*!< 0x00000100 */
  10552. #define FDCAN_IR_TCF FDCAN_IR_TCF_Msk /*!<Transmission Cancellation Finished */
  10553. #define FDCAN_IR_TFE_Pos (9U)
  10554. #define FDCAN_IR_TFE_Msk (0x1UL << FDCAN_IR_TFE_Pos) /*!< 0x00000200 */
  10555. #define FDCAN_IR_TFE FDCAN_IR_TFE_Msk /*!<Tx FIFO Empty */
  10556. #define FDCAN_IR_TEFN_Pos (10U)
  10557. #define FDCAN_IR_TEFN_Msk (0x1UL << FDCAN_IR_TEFN_Pos) /*!< 0x00000400 */
  10558. #define FDCAN_IR_TEFN FDCAN_IR_TEFN_Msk /*!<Tx Event FIFO New Entry */
  10559. #define FDCAN_IR_TEFF_Pos (11U)
  10560. #define FDCAN_IR_TEFF_Msk (0x1UL << FDCAN_IR_TEFF_Pos) /*!< 0x00000800 */
  10561. #define FDCAN_IR_TEFF FDCAN_IR_TEFF_Msk /*!<Tx Event FIFO Full */
  10562. #define FDCAN_IR_TEFL_Pos (12U)
  10563. #define FDCAN_IR_TEFL_Msk (0x1UL << FDCAN_IR_TEFL_Pos) /*!< 0x00001000 */
  10564. #define FDCAN_IR_TEFL FDCAN_IR_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  10565. #define FDCAN_IR_TSW_Pos (13U)
  10566. #define FDCAN_IR_TSW_Msk (0x1UL << FDCAN_IR_TSW_Pos) /*!< 0x00002000 */
  10567. #define FDCAN_IR_TSW FDCAN_IR_TSW_Msk /*!<Timestamp Wraparound */
  10568. #define FDCAN_IR_MRAF_Pos (14U)
  10569. #define FDCAN_IR_MRAF_Msk (0x1UL << FDCAN_IR_MRAF_Pos) /*!< 0x00004000 */
  10570. #define FDCAN_IR_MRAF FDCAN_IR_MRAF_Msk /*!<Message RAM Access Failure */
  10571. #define FDCAN_IR_TOO_Pos (15U)
  10572. #define FDCAN_IR_TOO_Msk (0x1UL << FDCAN_IR_TOO_Pos) /*!< 0x00008000 */
  10573. #define FDCAN_IR_TOO FDCAN_IR_TOO_Msk /*!<Timeout Occurred */
  10574. #define FDCAN_IR_ELO_Pos (16U)
  10575. #define FDCAN_IR_ELO_Msk (0x1UL << FDCAN_IR_ELO_Pos) /*!< 0x00010000 */
  10576. #define FDCAN_IR_ELO FDCAN_IR_ELO_Msk /*!<Error Logging Overflow */
  10577. #define FDCAN_IR_EP_Pos (17U)
  10578. #define FDCAN_IR_EP_Msk (0x1UL << FDCAN_IR_EP_Pos) /*!< 0x00020000 */
  10579. #define FDCAN_IR_EP FDCAN_IR_EP_Msk /*!<Error Passive */
  10580. #define FDCAN_IR_EW_Pos (18U)
  10581. #define FDCAN_IR_EW_Msk (0x1UL << FDCAN_IR_EW_Pos) /*!< 0x00040000 */
  10582. #define FDCAN_IR_EW FDCAN_IR_EW_Msk /*!<Warning Status */
  10583. #define FDCAN_IR_BO_Pos (19U)
  10584. #define FDCAN_IR_BO_Msk (0x1UL << FDCAN_IR_BO_Pos) /*!< 0x00080000 */
  10585. #define FDCAN_IR_BO FDCAN_IR_BO_Msk /*!<Bus_Off Status */
  10586. #define FDCAN_IR_WDI_Pos (20U)
  10587. #define FDCAN_IR_WDI_Msk (0x1UL << FDCAN_IR_WDI_Pos) /*!< 0x00100000 */
  10588. #define FDCAN_IR_WDI FDCAN_IR_WDI_Msk /*!<Watchdog Interrupt */
  10589. #define FDCAN_IR_PEA_Pos (21U)
  10590. #define FDCAN_IR_PEA_Msk (0x1UL << FDCAN_IR_PEA_Pos) /*!< 0x00200000 */
  10591. #define FDCAN_IR_PEA FDCAN_IR_PEA_Msk /*!<Protocol Error in Arbitration Phase */
  10592. #define FDCAN_IR_PED_Pos (22U)
  10593. #define FDCAN_IR_PED_Msk (0x1UL << FDCAN_IR_PED_Pos) /*!< 0x00400000 */
  10594. #define FDCAN_IR_PED FDCAN_IR_PED_Msk /*!<Protocol Error in Data Phase */
  10595. #define FDCAN_IR_ARA_Pos (23U)
  10596. #define FDCAN_IR_ARA_Msk (0x1UL << FDCAN_IR_ARA_Pos) /*!< 0x00800000 */
  10597. #define FDCAN_IR_ARA FDCAN_IR_ARA_Msk /*!<Access to Reserved Address */
  10598. /***************** Bit definition for FDCAN_IE register ********************* */
  10599. #define FDCAN_IE_RF0NE_Pos (0U)
  10600. #define FDCAN_IE_RF0NE_Msk (0x1UL << FDCAN_IE_RF0NE_Pos) /*!< 0x00000001 */
  10601. #define FDCAN_IE_RF0NE FDCAN_IE_RF0NE_Msk /*!<Rx FIFO 0 New Message Enable */
  10602. #define FDCAN_IE_RF0FE_Pos (1U)
  10603. #define FDCAN_IE_RF0FE_Msk (0x1UL << FDCAN_IE_RF0FE_Pos) /*!< 0x00000002 */
  10604. #define FDCAN_IE_RF0FE FDCAN_IE_RF0FE_Msk /*!<Rx FIFO 0 Full Enable */
  10605. #define FDCAN_IE_RF0LE_Pos (2U)
  10606. #define FDCAN_IE_RF0LE_Msk (0x1UL << FDCAN_IE_RF0LE_Pos) /*!< 0x00000004 */
  10607. #define FDCAN_IE_RF0LE FDCAN_IE_RF0LE_Msk /*!<Rx FIFO 0 Message Lost Enable */
  10608. #define FDCAN_IE_RF1NE_Pos (3U)
  10609. #define FDCAN_IE_RF1NE_Msk (0x1UL << FDCAN_IE_RF1NE_Pos) /*!< 0x00000008 */
  10610. #define FDCAN_IE_RF1NE FDCAN_IE_RF1NE_Msk /*!<Rx FIFO 1 New Message Enable */
  10611. #define FDCAN_IE_RF1FE_Pos (4U)
  10612. #define FDCAN_IE_RF1FE_Msk (0x1UL << FDCAN_IE_RF1FE_Pos) /*!< 0x00000010 */
  10613. #define FDCAN_IE_RF1FE FDCAN_IE_RF1FE_Msk /*!<Rx FIFO 1 Full Enable */
  10614. #define FDCAN_IE_RF1LE_Pos (5U)
  10615. #define FDCAN_IE_RF1LE_Msk (0x1UL << FDCAN_IE_RF1LE_Pos) /*!< 0x00000020 */
  10616. #define FDCAN_IE_RF1LE FDCAN_IE_RF1LE_Msk /*!<Rx FIFO 1 Message Lost Enable */
  10617. #define FDCAN_IE_HPME_Pos (6U)
  10618. #define FDCAN_IE_HPME_Msk (0x1UL << FDCAN_IE_HPME_Pos) /*!< 0x00000040 */
  10619. #define FDCAN_IE_HPME FDCAN_IE_HPME_Msk /*!<High Priority Message Enable */
  10620. #define FDCAN_IE_TCE_Pos (7U)
  10621. #define FDCAN_IE_TCE_Msk (0x1UL << FDCAN_IE_TCE_Pos) /*!< 0x00000080 */
  10622. #define FDCAN_IE_TCE FDCAN_IE_TCE_Msk /*!<Transmission Completed Enable */
  10623. #define FDCAN_IE_TCFE_Pos (8U)
  10624. #define FDCAN_IE_TCFE_Msk (0x1UL << FDCAN_IE_TCFE_Pos) /*!< 0x00000100 */
  10625. #define FDCAN_IE_TCFE FDCAN_IE_TCFE_Msk /*!<Transmission Cancellation Finished Enable*/
  10626. #define FDCAN_IE_TFEE_Pos (9U)
  10627. #define FDCAN_IE_TFEE_Msk (0x1UL << FDCAN_IE_TFEE_Pos) /*!< 0x00000200 */
  10628. #define FDCAN_IE_TFEE FDCAN_IE_TFEE_Msk /*!<Tx FIFO Empty Enable */
  10629. #define FDCAN_IE_TEFNE_Pos (10U)
  10630. #define FDCAN_IE_TEFNE_Msk (0x1UL << FDCAN_IE_TEFNE_Pos) /*!< 0x00000400 */
  10631. #define FDCAN_IE_TEFNE FDCAN_IE_TEFNE_Msk /*!<Tx Event FIFO New Entry Enable */
  10632. #define FDCAN_IE_TEFFE_Pos (11U)
  10633. #define FDCAN_IE_TEFFE_Msk (0x1UL << FDCAN_IE_TEFFE_Pos) /*!< 0x00000800 */
  10634. #define FDCAN_IE_TEFFE FDCAN_IE_TEFFE_Msk /*!<Tx Event FIFO Full Enable */
  10635. #define FDCAN_IE_TEFLE_Pos (12U)
  10636. #define FDCAN_IE_TEFLE_Msk (0x1UL << FDCAN_IE_TEFLE_Pos) /*!< 0x00001000 */
  10637. #define FDCAN_IE_TEFLE FDCAN_IE_TEFLE_Msk /*!<Tx Event FIFO Element Lost Enable */
  10638. #define FDCAN_IE_TSWE_Pos (13U)
  10639. #define FDCAN_IE_TSWE_Msk (0x1UL << FDCAN_IE_TSWE_Pos) /*!< 0x00002000 */
  10640. #define FDCAN_IE_TSWE FDCAN_IE_TSWE_Msk /*!<Timestamp Wraparound Enable */
  10641. #define FDCAN_IE_MRAFE_Pos (14U)
  10642. #define FDCAN_IE_MRAFE_Msk (0x1UL << FDCAN_IE_MRAFE_Pos) /*!< 0x00004000 */
  10643. #define FDCAN_IE_MRAFE FDCAN_IE_MRAFE_Msk /*!<Message RAM Access Failure Enable */
  10644. #define FDCAN_IE_TOOE_Pos (15U)
  10645. #define FDCAN_IE_TOOE_Msk (0x1UL << FDCAN_IE_TOOE_Pos) /*!< 0x00008000 */
  10646. #define FDCAN_IE_TOOE FDCAN_IE_TOOE_Msk /*!<Timeout Occurred Enable */
  10647. #define FDCAN_IE_ELOE_Pos (16U)
  10648. #define FDCAN_IE_ELOE_Msk (0x1UL << FDCAN_IE_ELOE_Pos) /*!< 0x00010000 */
  10649. #define FDCAN_IE_ELOE FDCAN_IE_ELOE_Msk /*!<Error Logging Overflow Enable */
  10650. #define FDCAN_IE_EPE_Pos (17U)
  10651. #define FDCAN_IE_EPE_Msk (0x1UL << FDCAN_IE_EPE_Pos) /*!< 0x00020000 */
  10652. #define FDCAN_IE_EPE FDCAN_IE_EPE_Msk /*!<Error Passive Enable */
  10653. #define FDCAN_IE_EWE_Pos (18U)
  10654. #define FDCAN_IE_EWE_Msk (0x1UL << FDCAN_IE_EWE_Pos) /*!< 0x00040000 */
  10655. #define FDCAN_IE_EWE FDCAN_IE_EWE_Msk /*!<Warning Status Enable */
  10656. #define FDCAN_IE_BOE_Pos (19U)
  10657. #define FDCAN_IE_BOE_Msk (0x1UL << FDCAN_IE_BOE_Pos) /*!< 0x00080000 */
  10658. #define FDCAN_IE_BOE FDCAN_IE_BOE_Msk /*!<Bus_Off Status Enable */
  10659. #define FDCAN_IE_WDIE_Pos (20U)
  10660. #define FDCAN_IE_WDIE_Msk (0x1UL << FDCAN_IE_WDIE_Pos) /*!< 0x00100000 */
  10661. #define FDCAN_IE_WDIE FDCAN_IE_WDIE_Msk /*!<Watchdog Interrupt Enable */
  10662. #define FDCAN_IE_PEAE_Pos (21U)
  10663. #define FDCAN_IE_PEAE_Msk (0x1UL << FDCAN_IE_PEAE_Pos) /*!< 0x00200000 */
  10664. #define FDCAN_IE_PEAE FDCAN_IE_PEAE_Msk /*!<Protocol Error in Arbitration Phase Enable*/
  10665. #define FDCAN_IE_PEDE_Pos (22U)
  10666. #define FDCAN_IE_PEDE_Msk (0x1UL << FDCAN_IE_PEDE_Pos) /*!< 0x00400000 */
  10667. #define FDCAN_IE_PEDE FDCAN_IE_PEDE_Msk /*!<Protocol Error in Data Phase Enable */
  10668. #define FDCAN_IE_ARAE_Pos (23U)
  10669. #define FDCAN_IE_ARAE_Msk (0x1UL << FDCAN_IE_ARAE_Pos) /*!< 0x00800000 */
  10670. #define FDCAN_IE_ARAE FDCAN_IE_ARAE_Msk /*!<Access to Reserved Address Enable */
  10671. /***************** Bit definition for FDCAN_ILS register ******************** **/
  10672. #define FDCAN_ILS_RXFIFO0_Pos (0U)
  10673. #define FDCAN_ILS_RXFIFO0_Msk (0x1UL << FDCAN_ILS_RXFIFO0_Pos) /*!< 0x00000001 */
  10674. #define FDCAN_ILS_RXFIFO0 FDCAN_ILS_RXFIFO0_Msk /*!<Rx FIFO 0 Message Lost
  10675. Rx FIFO 0 is Full
  10676. Rx FIFO 0 Has New Message */
  10677. #define FDCAN_ILS_RXFIFO1_Pos (1U)
  10678. #define FDCAN_ILS_RXFIFO1_Msk (0x1UL << FDCAN_ILS_RXFIFO1_Pos) /*!< 0x00000002 */
  10679. #define FDCAN_ILS_RXFIFO1 FDCAN_ILS_RXFIFO1_Msk /*!<Rx FIFO 1 Message Lost
  10680. Rx FIFO 1 is Full
  10681. Rx FIFO 1 Has New Message */
  10682. #define FDCAN_ILS_SMSG_Pos (2U)
  10683. #define FDCAN_ILS_SMSG_Msk (0x1UL << FDCAN_ILS_SMSG_Pos) /*!< 0x00000004 */
  10684. #define FDCAN_ILS_SMSG FDCAN_ILS_SMSG_Msk /*!<Transmission Cancellation Finished
  10685. Transmission Completed
  10686. High Priority Message */
  10687. #define FDCAN_ILS_TFERR_Pos (3U)
  10688. #define FDCAN_ILS_TFERR_Msk (0x1UL << FDCAN_ILS_TFERR_Pos) /*!< 0x00000008 */
  10689. #define FDCAN_ILS_TFERR FDCAN_ILS_TFERR_Msk /*!<Tx Event FIFO Element Lost
  10690. Tx Event FIFO Full
  10691. Tx Event FIFO New Entry
  10692. Tx FIFO Empty Interrupt Line */
  10693. #define FDCAN_ILS_MISC_Pos (4U)
  10694. #define FDCAN_ILS_MISC_Msk (0x1UL << FDCAN_ILS_MISC_Pos) /*!< 0x00000010 */
  10695. #define FDCAN_ILS_MISC FDCAN_ILS_MISC_Msk /*!<Timeout Occurred
  10696. Message RAM Access Failure
  10697. Timestamp Wraparound */
  10698. #define FDCAN_ILS_BERR_Pos (5U)
  10699. #define FDCAN_ILS_BERR_Msk (0x1UL << FDCAN_ILS_BERR_Pos) /*!< 0x00000020 */
  10700. #define FDCAN_ILS_BERR FDCAN_ILS_BERR_Msk /*!<Error Passive
  10701. Error Logging Overflow */
  10702. #define FDCAN_ILS_PERR_Pos (6U)
  10703. #define FDCAN_ILS_PERR_Msk (0x1UL << FDCAN_ILS_PERR_Pos) /*!< 0x00000040 */
  10704. #define FDCAN_ILS_PERR FDCAN_ILS_PERR_Msk /*!<Access to Reserved Address Line
  10705. Protocol Error in Data Phase Line
  10706. Protocol Error in Arbitration Phase Line
  10707. Watchdog Interrupt Line
  10708. Bus_Off Status
  10709. Warning Status */
  10710. /***************** Bit definition for FDCAN_ILE register ******************** **/
  10711. #define FDCAN_ILE_EINT0_Pos (0U)
  10712. #define FDCAN_ILE_EINT0_Msk (0x1UL << FDCAN_ILE_EINT0_Pos) /*!< 0x00000001 */
  10713. #define FDCAN_ILE_EINT0 FDCAN_ILE_EINT0_Msk /*!<Enable Interrupt Line 0 */
  10714. #define FDCAN_ILE_EINT1_Pos (1U)
  10715. #define FDCAN_ILE_EINT1_Msk (0x1UL << FDCAN_ILE_EINT1_Pos) /*!< 0x00000002 */
  10716. #define FDCAN_ILE_EINT1 FDCAN_ILE_EINT1_Msk /*!<Enable Interrupt Line 1 */
  10717. /***************** Bit definition for FDCAN_RXGFC register ****************** **/
  10718. #define FDCAN_RXGFC_RRFE_Pos (0U)
  10719. #define FDCAN_RXGFC_RRFE_Msk (0x1UL << FDCAN_RXGFC_RRFE_Pos) /*!< 0x00000001 */
  10720. #define FDCAN_RXGFC_RRFE FDCAN_RXGFC_RRFE_Msk /*!<Reject Remote Frames Extended */
  10721. #define FDCAN_RXGFC_RRFS_Pos (1U)
  10722. #define FDCAN_RXGFC_RRFS_Msk (0x1UL << FDCAN_RXGFC_RRFS_Pos) /*!< 0x00000002 */
  10723. #define FDCAN_RXGFC_RRFS FDCAN_RXGFC_RRFS_Msk /*!<Reject Remote Frames Standard */
  10724. #define FDCAN_RXGFC_ANFE_Pos (2U)
  10725. #define FDCAN_RXGFC_ANFE_Msk (0x3UL << FDCAN_RXGFC_ANFE_Pos) /*!< 0x0000000C */
  10726. #define FDCAN_RXGFC_ANFE FDCAN_RXGFC_ANFE_Msk /*!<Accept Non-matching Frames Extended */
  10727. #define FDCAN_RXGFC_ANFS_Pos (4U)
  10728. #define FDCAN_RXGFC_ANFS_Msk (0x3UL << FDCAN_RXGFC_ANFS_Pos) /*!< 0x00000030 */
  10729. #define FDCAN_RXGFC_ANFS FDCAN_RXGFC_ANFS_Msk /*!<Accept Non-matching Frames Standard */
  10730. #define FDCAN_RXGFC_F1OM_Pos (8U)
  10731. #define FDCAN_RXGFC_F1OM_Msk (0x1UL << FDCAN_RXGFC_F1OM_Pos) /*!< 0x00000100 */
  10732. #define FDCAN_RXGFC_F1OM FDCAN_RXGFC_F1OM_Msk /*!<FIFO 1 operation mode */
  10733. #define FDCAN_RXGFC_F0OM_Pos (9U)
  10734. #define FDCAN_RXGFC_F0OM_Msk (0x1UL << FDCAN_RXGFC_F0OM_Pos) /*!< 0x00000200 */
  10735. #define FDCAN_RXGFC_F0OM FDCAN_RXGFC_F0OM_Msk /*!<FIFO 0 operation mode */
  10736. #define FDCAN_RXGFC_LSS_Pos (16U)
  10737. #define FDCAN_RXGFC_LSS_Msk (0x1FUL << FDCAN_RXGFC_LSS_Pos) /*!< 0x001F0000 */
  10738. #define FDCAN_RXGFC_LSS FDCAN_RXGFC_LSS_Msk /*!<List Size Standard */
  10739. #define FDCAN_RXGFC_LSE_Pos (24U)
  10740. #define FDCAN_RXGFC_LSE_Msk (0xFUL << FDCAN_RXGFC_LSE_Pos) /*!< 0x0F000000 */
  10741. #define FDCAN_RXGFC_LSE FDCAN_RXGFC_LSE_Msk /*!<List Size Extended */
  10742. /***************** Bit definition for FDCAN_XIDAM register ****************** **/
  10743. #define FDCAN_XIDAM_EIDM_Pos (0U)
  10744. #define FDCAN_XIDAM_EIDM_Msk (0x1FFFFFFFUL << FDCAN_XIDAM_EIDM_Pos) /*!< 0x1FFFFFFF */
  10745. #define FDCAN_XIDAM_EIDM FDCAN_XIDAM_EIDM_Msk /*!<Extended ID Mask */
  10746. /***************** Bit definition for FDCAN_HPMS register ******************* **/
  10747. #define FDCAN_HPMS_BIDX_Pos (0U)
  10748. #define FDCAN_HPMS_BIDX_Msk (0x7UL << FDCAN_HPMS_BIDX_Pos) /*!< 0x00000007 */
  10749. #define FDCAN_HPMS_BIDX FDCAN_HPMS_BIDX_Msk /*!<Buffer Index */
  10750. #define FDCAN_HPMS_MSI_Pos (6U)
  10751. #define FDCAN_HPMS_MSI_Msk (0x3UL << FDCAN_HPMS_MSI_Pos) /*!< 0x000000C0 */
  10752. #define FDCAN_HPMS_MSI FDCAN_HPMS_MSI_Msk /*!<Message Storage Indicator */
  10753. #define FDCAN_HPMS_FIDX_Pos (8U)
  10754. #define FDCAN_HPMS_FIDX_Msk (0x1FUL << FDCAN_HPMS_FIDX_Pos) /*!< 0x00001F00 */
  10755. #define FDCAN_HPMS_FIDX FDCAN_HPMS_FIDX_Msk /*!<Filter Index */
  10756. #define FDCAN_HPMS_FLST_Pos (15U)
  10757. #define FDCAN_HPMS_FLST_Msk (0x1UL << FDCAN_HPMS_FLST_Pos) /*!< 0x00008000 */
  10758. #define FDCAN_HPMS_FLST FDCAN_HPMS_FLST_Msk /*!<Filter List */
  10759. /***************** Bit definition for FDCAN_RXF0S register ****************** **/
  10760. #define FDCAN_RXF0S_F0FL_Pos (0U)
  10761. #define FDCAN_RXF0S_F0FL_Msk (0xFUL << FDCAN_RXF0S_F0FL_Pos) /*!< 0x0000000F */
  10762. #define FDCAN_RXF0S_F0FL FDCAN_RXF0S_F0FL_Msk /*!<Rx FIFO 0 Fill Level */
  10763. #define FDCAN_RXF0S_F0GI_Pos (8U)
  10764. #define FDCAN_RXF0S_F0GI_Msk (0x3UL << FDCAN_RXF0S_F0GI_Pos) /*!< 0x00000300 */
  10765. #define FDCAN_RXF0S_F0GI FDCAN_RXF0S_F0GI_Msk /*!<Rx FIFO 0 Get Index */
  10766. #define FDCAN_RXF0S_F0PI_Pos (16U)
  10767. #define FDCAN_RXF0S_F0PI_Msk (0x3UL << FDCAN_RXF0S_F0PI_Pos) /*!< 0x00030000 */
  10768. #define FDCAN_RXF0S_F0PI FDCAN_RXF0S_F0PI_Msk /*!<Rx FIFO 0 Put Index */
  10769. #define FDCAN_RXF0S_F0F_Pos (24U)
  10770. #define FDCAN_RXF0S_F0F_Msk (0x1UL << FDCAN_RXF0S_F0F_Pos) /*!< 0x01000000 */
  10771. #define FDCAN_RXF0S_F0F FDCAN_RXF0S_F0F_Msk /*!<Rx FIFO 0 Full */
  10772. #define FDCAN_RXF0S_RF0L_Pos (25U)
  10773. #define FDCAN_RXF0S_RF0L_Msk (0x1UL << FDCAN_RXF0S_RF0L_Pos) /*!< 0x02000000 */
  10774. #define FDCAN_RXF0S_RF0L FDCAN_RXF0S_RF0L_Msk /*!<Rx FIFO 0 Message Lost */
  10775. /***************** Bit definition for FDCAN_RXF0A register ****************** **/
  10776. #define FDCAN_RXF0A_F0AI_Pos (0U)
  10777. #define FDCAN_RXF0A_F0AI_Msk (0x7UL << FDCAN_RXF0A_F0AI_Pos) /*!< 0x00000007 */
  10778. #define FDCAN_RXF0A_F0AI FDCAN_RXF0A_F0AI_Msk /*!<Rx FIFO 0 Acknowledge Index */
  10779. /***************** Bit definition for FDCAN_RXF1S register ****************** **/
  10780. #define FDCAN_RXF1S_F1FL_Pos (0U)
  10781. #define FDCAN_RXF1S_F1FL_Msk (0xFUL << FDCAN_RXF1S_F1FL_Pos) /*!< 0x0000000F */
  10782. #define FDCAN_RXF1S_F1FL FDCAN_RXF1S_F1FL_Msk /*!<Rx FIFO 1 Fill Level */
  10783. #define FDCAN_RXF1S_F1GI_Pos (8U)
  10784. #define FDCAN_RXF1S_F1GI_Msk (0x3UL << FDCAN_RXF1S_F1GI_Pos) /*!< 0x00000300 */
  10785. #define FDCAN_RXF1S_F1GI FDCAN_RXF1S_F1GI_Msk /*!<Rx FIFO 1 Get Index */
  10786. #define FDCAN_RXF1S_F1PI_Pos (16U)
  10787. #define FDCAN_RXF1S_F1PI_Msk (0x3UL << FDCAN_RXF1S_F1PI_Pos) /*!< 0x00030000 */
  10788. #define FDCAN_RXF1S_F1PI FDCAN_RXF1S_F1PI_Msk /*!<Rx FIFO 1 Put Index */
  10789. #define FDCAN_RXF1S_F1F_Pos (24U)
  10790. #define FDCAN_RXF1S_F1F_Msk (0x1UL << FDCAN_RXF1S_F1F_Pos) /*!< 0x01000000 */
  10791. #define FDCAN_RXF1S_F1F FDCAN_RXF1S_F1F_Msk /*!<Rx FIFO 1 Full */
  10792. #define FDCAN_RXF1S_RF1L_Pos (25U)
  10793. #define FDCAN_RXF1S_RF1L_Msk (0x1UL << FDCAN_RXF1S_RF1L_Pos) /*!< 0x02000000 */
  10794. #define FDCAN_RXF1S_RF1L FDCAN_RXF1S_RF1L_Msk /*!<Rx FIFO 1 Message Lost */
  10795. /***************** Bit definition for FDCAN_RXF1A register ****************** **/
  10796. #define FDCAN_RXF1A_F1AI_Pos (0U)
  10797. #define FDCAN_RXF1A_F1AI_Msk (0x7UL << FDCAN_RXF1A_F1AI_Pos) /*!< 0x00000007 */
  10798. #define FDCAN_RXF1A_F1AI FDCAN_RXF1A_F1AI_Msk /*!<Rx FIFO 1 Acknowledge Index */
  10799. /***************** Bit definition for FDCAN_TXBC register ******************* **/
  10800. #define FDCAN_TXBC_TFQM_Pos (24U)
  10801. #define FDCAN_TXBC_TFQM_Msk (0x1UL << FDCAN_TXBC_TFQM_Pos) /*!< 0x01000000 */
  10802. #define FDCAN_TXBC_TFQM FDCAN_TXBC_TFQM_Msk /*!<Tx FIFO/Queue Mode */
  10803. /***************** Bit definition for FDCAN_TXFQS register ****************** ***/
  10804. #define FDCAN_TXFQS_TFFL_Pos (0U)
  10805. #define FDCAN_TXFQS_TFFL_Msk (0x7UL << FDCAN_TXFQS_TFFL_Pos) /*!< 0x00000007 */
  10806. #define FDCAN_TXFQS_TFFL FDCAN_TXFQS_TFFL_Msk /*!<Tx FIFO Free Level */
  10807. #define FDCAN_TXFQS_TFGI_Pos (8U)
  10808. #define FDCAN_TXFQS_TFGI_Msk (0x3UL << FDCAN_TXFQS_TFGI_Pos) /*!< 0x00000300 */
  10809. #define FDCAN_TXFQS_TFGI FDCAN_TXFQS_TFGI_Msk /*!<Tx FIFO Get Index */
  10810. #define FDCAN_TXFQS_TFQPI_Pos (16U)
  10811. #define FDCAN_TXFQS_TFQPI_Msk (0x3UL << FDCAN_TXFQS_TFQPI_Pos) /*!< 0x00030000 */
  10812. #define FDCAN_TXFQS_TFQPI FDCAN_TXFQS_TFQPI_Msk /*!<Tx FIFO/Queue Put Index */
  10813. #define FDCAN_TXFQS_TFQF_Pos (21U)
  10814. #define FDCAN_TXFQS_TFQF_Msk (0x1UL << FDCAN_TXFQS_TFQF_Pos) /*!< 0x00200000 */
  10815. #define FDCAN_TXFQS_TFQF FDCAN_TXFQS_TFQF_Msk /*!<Tx FIFO/Queue Full */
  10816. /***************** Bit definition for FDCAN_TXBRP register ****************** ***/
  10817. #define FDCAN_TXBRP_TRP_Pos (0U)
  10818. #define FDCAN_TXBRP_TRP_Msk (0x7UL << FDCAN_TXBRP_TRP_Pos) /*!< 0x00000007 */
  10819. #define FDCAN_TXBRP_TRP FDCAN_TXBRP_TRP_Msk /*!<Transmission Request Pending */
  10820. /***************** Bit definition for FDCAN_TXBAR register ****************** ***/
  10821. #define FDCAN_TXBAR_AR_Pos (0U)
  10822. #define FDCAN_TXBAR_AR_Msk (0x7UL << FDCAN_TXBAR_AR_Pos) /*!< 0x00000007 */
  10823. #define FDCAN_TXBAR_AR FDCAN_TXBAR_AR_Msk /*!<Add Request */
  10824. /***************** Bit definition for FDCAN_TXBCR register ****************** ***/
  10825. #define FDCAN_TXBCR_CR_Pos (0U)
  10826. #define FDCAN_TXBCR_CR_Msk (0x7UL << FDCAN_TXBCR_CR_Pos) /*!< 0x00000007 */
  10827. #define FDCAN_TXBCR_CR FDCAN_TXBCR_CR_Msk /*!<Cancellation Request */
  10828. /***************** Bit definition for FDCAN_TXBTO register ****************** ***/
  10829. #define FDCAN_TXBTO_TO_Pos (0U)
  10830. #define FDCAN_TXBTO_TO_Msk (0x7UL << FDCAN_TXBTO_TO_Pos) /*!< 0x00000007 */
  10831. #define FDCAN_TXBTO_TO FDCAN_TXBTO_TO_Msk /*!<Transmission Occurred */
  10832. /***************** Bit definition for FDCAN_TXBCF register ****************** ***/
  10833. #define FDCAN_TXBCF_CF_Pos (0U)
  10834. #define FDCAN_TXBCF_CF_Msk (0x7UL << FDCAN_TXBCF_CF_Pos) /*!< 0x00000007 */
  10835. #define FDCAN_TXBCF_CF FDCAN_TXBCF_CF_Msk /*!<Cancellation Finished */
  10836. /***************** Bit definition for FDCAN_TXBTIE register ***************** ***/
  10837. #define FDCAN_TXBTIE_TIE_Pos (0U)
  10838. #define FDCAN_TXBTIE_TIE_Msk (0x7UL << FDCAN_TXBTIE_TIE_Pos) /*!< 0x00000007 */
  10839. #define FDCAN_TXBTIE_TIE FDCAN_TXBTIE_TIE_Msk /*!<Transmission Interrupt Enable */
  10840. /***************** Bit definition for FDCAN_ TXBCIE register **************** ***/
  10841. #define FDCAN_TXBCIE_CFIE_Pos (0U)
  10842. #define FDCAN_TXBCIE_CFIE_Msk (0x7UL << FDCAN_TXBCIE_CFIE_Pos) /*!< 0x00000007 */
  10843. #define FDCAN_TXBCIE_CFIE FDCAN_TXBCIE_CFIE_Msk /*!<Cancellation Finished Interrupt Enable */
  10844. /***************** Bit definition for FDCAN_TXEFS register ****************** ***/
  10845. #define FDCAN_TXEFS_EFFL_Pos (0U)
  10846. #define FDCAN_TXEFS_EFFL_Msk (0x7UL << FDCAN_TXEFS_EFFL_Pos) /*!< 0x00000007 */
  10847. #define FDCAN_TXEFS_EFFL FDCAN_TXEFS_EFFL_Msk /*!<Event FIFO Fill Level */
  10848. #define FDCAN_TXEFS_EFGI_Pos (8U)
  10849. #define FDCAN_TXEFS_EFGI_Msk (0x3UL << FDCAN_TXEFS_EFGI_Pos) /*!< 0x00000300 */
  10850. #define FDCAN_TXEFS_EFGI FDCAN_TXEFS_EFGI_Msk /*!<Event FIFO Get Index */
  10851. #define FDCAN_TXEFS_EFPI_Pos (16U)
  10852. #define FDCAN_TXEFS_EFPI_Msk (0x3UL << FDCAN_TXEFS_EFPI_Pos) /*!< 0x00030000 */
  10853. #define FDCAN_TXEFS_EFPI FDCAN_TXEFS_EFPI_Msk /*!<Event FIFO Put Index */
  10854. #define FDCAN_TXEFS_EFF_Pos (24U)
  10855. #define FDCAN_TXEFS_EFF_Msk (0x1UL << FDCAN_TXEFS_EFF_Pos) /*!< 0x01000000 */
  10856. #define FDCAN_TXEFS_EFF FDCAN_TXEFS_EFF_Msk /*!<Event FIFO Full */
  10857. #define FDCAN_TXEFS_TEFL_Pos (25U)
  10858. #define FDCAN_TXEFS_TEFL_Msk (0x1UL << FDCAN_TXEFS_TEFL_Pos) /*!< 0x02000000 */
  10859. #define FDCAN_TXEFS_TEFL FDCAN_TXEFS_TEFL_Msk /*!<Tx Event FIFO Element Lost */
  10860. /***************** Bit definition for FDCAN_TXEFA register ****************** ***/
  10861. #define FDCAN_TXEFA_EFAI_Pos (0U)
  10862. #define FDCAN_TXEFA_EFAI_Msk (0x3UL << FDCAN_TXEFA_EFAI_Pos) /*!< 0x00000003 */
  10863. #define FDCAN_TXEFA_EFAI FDCAN_TXEFA_EFAI_Msk /*!<Event FIFO Acknowledge Index */
  10864. /*!<FDCAN config registers */
  10865. /***************** Bit definition for FDCAN_CKDIV register ****************** ***/
  10866. #define FDCAN_CKDIV_PDIV_Pos (0U)
  10867. #define FDCAN_CKDIV_PDIV_Msk (0xFUL << FDCAN_CKDIV_PDIV_Pos) /*!< 0x0000000F */
  10868. #define FDCAN_CKDIV_PDIV FDCAN_CKDIV_PDIV_Msk /*!<Input Clock Divider */
  10869. /******************************************************************************/
  10870. /* */
  10871. /* FLASH */
  10872. /* */
  10873. /******************************************************************************/
  10874. #define FLASH_LATENCY_DEFAULT FLASH_ACR_LATENCY_0WS /*!< FLASH Zero Latency cycles */
  10875. #define FLASH_SIZE_DEFAULT 0x400000U /*!< Flash memory default size */
  10876. #define FLASH_BLOCKBASED_NB_REG (8U) /*!< 8 Block-based registers for each Flash bank */
  10877. #define FLASH_SIZE ((((*((uint16_t *)FLASHSIZE_BASE)) == 0xFFFFU)) ? FLASH_SIZE_DEFAULT : \
  10878. ((((*((uint16_t *)FLASHSIZE_BASE)) == 0x0000U)) ? FLASH_SIZE_DEFAULT : \
  10879. (((uint32_t)(*((uint16_t *)FLASHSIZE_BASE)) & (0xFFFFU)) << 10U)))
  10880. #define FLASH_BANK_SIZE (FLASH_SIZE >> 1U)
  10881. #define FLASH_PAGE_SIZE 0x2000U /* 8 KB */
  10882. #define FLASH_PAGE_NB (FLASH_BANK_SIZE / FLASH_PAGE_SIZE)
  10883. /******************* Bits definition for FLASH_ACR register *****************/
  10884. #define FLASH_ACR_LATENCY_Pos (0U)
  10885. #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  10886. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< Latency */
  10887. #define FLASH_ACR_LATENCY_0WS (0x00000000U)
  10888. #define FLASH_ACR_LATENCY_1WS (0x00000001U)
  10889. #define FLASH_ACR_LATENCY_2WS (0x00000002U)
  10890. #define FLASH_ACR_LATENCY_3WS (0x00000003U)
  10891. #define FLASH_ACR_LATENCY_4WS (0x00000004U)
  10892. #define FLASH_ACR_LATENCY_5WS (0x00000005U)
  10893. #define FLASH_ACR_LATENCY_6WS (0x00000006U)
  10894. #define FLASH_ACR_LATENCY_7WS (0x00000007U)
  10895. #define FLASH_ACR_LATENCY_8WS (0x00000008U)
  10896. #define FLASH_ACR_LATENCY_9WS (0x00000009U)
  10897. #define FLASH_ACR_LATENCY_10WS (0x0000000AU)
  10898. #define FLASH_ACR_LATENCY_11WS (0x0000000BU)
  10899. #define FLASH_ACR_LATENCY_12WS (0x0000000CU)
  10900. #define FLASH_ACR_LATENCY_13WS (0x0000000DU)
  10901. #define FLASH_ACR_LATENCY_14WS (0x0000000EU)
  10902. #define FLASH_ACR_LATENCY_15WS (0x0000000FU)
  10903. #define FLASH_ACR_PRFTEN_Pos (8U)
  10904. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  10905. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch enable */
  10906. #define FLASH_ACR_LPM_Pos (11U)
  10907. #define FLASH_ACR_LPM_Msk (0x1UL << FLASH_ACR_LPM_Pos) /*!< 0x00000800 */
  10908. #define FLASH_ACR_LPM FLASH_ACR_LPM_Msk /*!< Low-Power read mode */
  10909. #define FLASH_ACR_PDREQ1_Pos (12U)
  10910. #define FLASH_ACR_PDREQ1_Msk (0x1UL << FLASH_ACR_PDREQ1_Pos) /*!< 0x00001000 */
  10911. #define FLASH_ACR_PDREQ1 FLASH_ACR_PDREQ1_Msk /*!< Bank 1 power-down mode request */
  10912. #define FLASH_ACR_PDREQ2_Pos (13U)
  10913. #define FLASH_ACR_PDREQ2_Msk (0x1UL << FLASH_ACR_PDREQ2_Pos) /*!< 0x00002000 */
  10914. #define FLASH_ACR_PDREQ2 FLASH_ACR_PDREQ2_Msk /*!< Bank 2 power-down mode request */
  10915. #define FLASH_ACR_SLEEP_PD_Pos (14U)
  10916. #define FLASH_ACR_SLEEP_PD_Msk (0x1UL << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
  10917. #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power-down mode during sleep */
  10918. /****************** Bits definition for FLASH_NSSR register *****************/
  10919. #define FLASH_NSSR_EOP_Pos (0U)
  10920. #define FLASH_NSSR_EOP_Msk (0x1UL << FLASH_NSSR_EOP_Pos) /*!< 0x00000001 */
  10921. #define FLASH_NSSR_EOP FLASH_NSSR_EOP_Msk /*!< Non-secure end of operation */
  10922. #define FLASH_NSSR_OPERR_Pos (1U)
  10923. #define FLASH_NSSR_OPERR_Msk (0x1UL << FLASH_NSSR_OPERR_Pos) /*!< 0x00000002 */
  10924. #define FLASH_NSSR_OPERR FLASH_NSSR_OPERR_Msk /*!< Non-secure operation error */
  10925. #define FLASH_NSSR_PROGERR_Pos (3U)
  10926. #define FLASH_NSSR_PROGERR_Msk (0x1UL << FLASH_NSSR_PROGERR_Pos) /*!< 0x00000008 */
  10927. #define FLASH_NSSR_PROGERR FLASH_NSSR_PROGERR_Msk /*!< Non-secure programming error */
  10928. #define FLASH_NSSR_WRPERR_Pos (4U)
  10929. #define FLASH_NSSR_WRPERR_Msk (0x1UL << FLASH_NSSR_WRPERR_Pos) /*!< 0x00000010 */
  10930. #define FLASH_NSSR_WRPERR FLASH_NSSR_WRPERR_Msk /*!< Non-secure write protection error */
  10931. #define FLASH_NSSR_PGAERR_Pos (5U)
  10932. #define FLASH_NSSR_PGAERR_Msk (0x1UL << FLASH_NSSR_PGAERR_Pos) /*!< 0x00000020 */
  10933. #define FLASH_NSSR_PGAERR FLASH_NSSR_PGAERR_Msk /*!< Non-secure programming alignment error */
  10934. #define FLASH_NSSR_SIZERR_Pos (6U)
  10935. #define FLASH_NSSR_SIZERR_Msk (0x1UL << FLASH_NSSR_SIZERR_Pos) /*!< 0x00000040 */
  10936. #define FLASH_NSSR_SIZERR FLASH_NSSR_SIZERR_Msk /*!< Non-secure size error */
  10937. #define FLASH_NSSR_PGSERR_Pos (7U)
  10938. #define FLASH_NSSR_PGSERR_Msk (0x1UL << FLASH_NSSR_PGSERR_Pos) /*!< 0x00000080 */
  10939. #define FLASH_NSSR_PGSERR FLASH_NSSR_PGSERR_Msk /*!< Non-secure programming sequence error */
  10940. #define FLASH_NSSR_OPTWERR_Pos (13U)
  10941. #define FLASH_NSSR_OPTWERR_Msk (0x1UL << FLASH_NSSR_OPTWERR_Pos) /*!< 0x00002000 */
  10942. #define FLASH_NSSR_OPTWERR FLASH_NSSR_OPTWERR_Msk /*!< Option write error */
  10943. #define FLASH_NSSR_BSY_Pos (16U)
  10944. #define FLASH_NSSR_BSY_Msk (0x1UL << FLASH_NSSR_BSY_Pos) /*!< 0x00010000 */
  10945. #define FLASH_NSSR_BSY FLASH_NSSR_BSY_Msk /*!< Non-secure busy */
  10946. #define FLASH_NSSR_WDW_Pos (17U)
  10947. #define FLASH_NSSR_WDW_Msk (0x1UL << FLASH_NSSR_WDW_Pos) /*!< 0x00020000 */
  10948. #define FLASH_NSSR_WDW FLASH_NSSR_WDW_Msk /*!< Non-secure wait data to write */
  10949. #define FLASH_NSSR_OEM1LOCK_Pos (18U)
  10950. #define FLASH_NSSR_OEM1LOCK_Msk (0x1UL << FLASH_NSSR_OEM1LOCK_Pos) /*!< 0x00040000 */
  10951. #define FLASH_NSSR_OEM1LOCK FLASH_NSSR_OEM1LOCK_Msk /*!< OEM1 lock */
  10952. #define FLASH_NSSR_OEM2LOCK_Pos (19U)
  10953. #define FLASH_NSSR_OEM2LOCK_Msk (0x1UL << FLASH_NSSR_OEM2LOCK_Pos) /*!< 0x00080000 */
  10954. #define FLASH_NSSR_OEM2LOCK FLASH_NSSR_OEM2LOCK_Msk /*!< OEM2 lock */
  10955. #define FLASH_NSSR_PD1_Pos (20U)
  10956. #define FLASH_NSSR_PD1_Msk (0x1UL << FLASH_NSSR_PD1_Pos) /*!< 0x00100000 */
  10957. #define FLASH_NSSR_PD1 FLASH_NSSR_PD1_Msk /*!< Bank 1 in power-down mode */
  10958. #define FLASH_NSSR_PD2_Pos (21U)
  10959. #define FLASH_NSSR_PD2_Msk (0x1UL << FLASH_NSSR_PD2_Pos) /*!< 0x00200000 */
  10960. #define FLASH_NSSR_PD2 FLASH_NSSR_PD2_Msk /*!< Bank 2 in power-down mode */
  10961. /****************** Bits definition for FLASH_SECSR register ****************/
  10962. #define FLASH_SECSR_EOP_Pos (0U)
  10963. #define FLASH_SECSR_EOP_Msk (0x1UL << FLASH_SECSR_EOP_Pos) /*!< 0x00000001 */
  10964. #define FLASH_SECSR_EOP FLASH_SECSR_EOP_Msk /*!< Secure end of operation */
  10965. #define FLASH_SECSR_OPERR_Pos (1U)
  10966. #define FLASH_SECSR_OPERR_Msk (0x1UL << FLASH_SECSR_OPERR_Pos) /*!< 0x00000002 */
  10967. #define FLASH_SECSR_OPERR FLASH_SECSR_OPERR_Msk /*!< Secure operation error */
  10968. #define FLASH_SECSR_PROGERR_Pos (3U)
  10969. #define FLASH_SECSR_PROGERR_Msk (0x1UL << FLASH_SECSR_PROGERR_Pos) /*!< 0x00000008 */
  10970. #define FLASH_SECSR_PROGERR FLASH_SECSR_PROGERR_Msk /*!< Secure programming error */
  10971. #define FLASH_SECSR_WRPERR_Pos (4U)
  10972. #define FLASH_SECSR_WRPERR_Msk (0x1UL << FLASH_SECSR_WRPERR_Pos) /*!< 0x00000010 */
  10973. #define FLASH_SECSR_WRPERR FLASH_SECSR_WRPERR_Msk /*!< Secure write protection error */
  10974. #define FLASH_SECSR_PGAERR_Pos (5U)
  10975. #define FLASH_SECSR_PGAERR_Msk (0x1UL << FLASH_SECSR_PGAERR_Pos) /*!< 0x00000020 */
  10976. #define FLASH_SECSR_PGAERR FLASH_SECSR_PGAERR_Msk /*!< Secure programming alignment error */
  10977. #define FLASH_SECSR_SIZERR_Pos (6U)
  10978. #define FLASH_SECSR_SIZERR_Msk (0x1UL << FLASH_SECSR_SIZERR_Pos) /*!< 0x00000040 */
  10979. #define FLASH_SECSR_SIZERR FLASH_SECSR_SIZERR_Msk /*!< Secure size error */
  10980. #define FLASH_SECSR_PGSERR_Pos (7U)
  10981. #define FLASH_SECSR_PGSERR_Msk (0x1UL << FLASH_SECSR_PGSERR_Pos) /*!< 0x00000080 */
  10982. #define FLASH_SECSR_PGSERR FLASH_SECSR_PGSERR_Msk /*!< Secure programming sequence error */
  10983. #define FLASH_SECSR_BSY_Pos (16U)
  10984. #define FLASH_SECSR_BSY_Msk (0x1UL << FLASH_SECSR_BSY_Pos) /*!< 0x00010000 */
  10985. #define FLASH_SECSR_BSY FLASH_SECSR_BSY_Msk /*!< Secure busy */
  10986. #define FLASH_SECSR_WDW_Pos (17U)
  10987. #define FLASH_SECSR_WDW_Msk (0x1UL << FLASH_SECSR_WDW_Pos) /*!< 0x00020000 */
  10988. #define FLASH_SECSR_WDW FLASH_SECSR_WDW_Msk /*!< Secure wait data to write */
  10989. /****************** Bits definition for FLASH_NSCR register *****************/
  10990. #define FLASH_NSCR_PG_Pos (0U)
  10991. #define FLASH_NSCR_PG_Msk (0x1UL << FLASH_NSCR_PG_Pos) /*!< 0x00000001 */
  10992. #define FLASH_NSCR_PG FLASH_NSCR_PG_Msk /*!< Non-secure Programming */
  10993. #define FLASH_NSCR_PER_Pos (1U)
  10994. #define FLASH_NSCR_PER_Msk (0x1UL << FLASH_NSCR_PER_Pos) /*!< 0x00000002 */
  10995. #define FLASH_NSCR_PER FLASH_NSCR_PER_Msk /*!< Non-secure Page Erase */
  10996. #define FLASH_NSCR_MER1_Pos (2U)
  10997. #define FLASH_NSCR_MER1_Msk (0x1UL << FLASH_NSCR_MER1_Pos) /*!< 0x00000004 */
  10998. #define FLASH_NSCR_MER1 FLASH_NSCR_MER1_Msk /*!< Non-secure Bank 1 Mass Erase */
  10999. #define FLASH_NSCR_PNB_Pos (3U)
  11000. #define FLASH_NSCR_PNB_Msk (0xFFUL << FLASH_NSCR_PNB_Pos) /*!< 0x000007F8 */
  11001. #define FLASH_NSCR_PNB FLASH_NSCR_PNB_Msk /*!< Non-secure Page Number selection */
  11002. #define FLASH_NSCR_BKER_Pos (11U)
  11003. #define FLASH_NSCR_BKER_Msk (0x1UL << FLASH_NSCR_BKER_Pos) /*!< 0x00000800 */
  11004. #define FLASH_NSCR_BKER FLASH_NSCR_BKER_Msk /*!< Non-secure Bank Selection for Page Erase */
  11005. #define FLASH_NSCR_BWR_Pos (14U)
  11006. #define FLASH_NSCR_BWR_Msk (0x1UL << FLASH_NSCR_BWR_Pos) /*!< 0x00004000 */
  11007. #define FLASH_NSCR_BWR FLASH_NSCR_BWR_Msk /*!< Non-secure Burst Write Programming mode */
  11008. #define FLASH_NSCR_MER2_Pos (15U)
  11009. #define FLASH_NSCR_MER2_Msk (0x1UL << FLASH_NSCR_MER2_Pos) /*!< 0x00008000 */
  11010. #define FLASH_NSCR_MER2 FLASH_NSCR_MER2_Msk /*!< Non-secure Bank 2 Mass Erase */
  11011. #define FLASH_NSCR_STRT_Pos (16U)
  11012. #define FLASH_NSCR_STRT_Msk (0x1UL << FLASH_NSCR_STRT_Pos) /*!< 0x00010000 */
  11013. #define FLASH_NSCR_STRT FLASH_NSCR_STRT_Msk /*!< Non-secure Start */
  11014. #define FLASH_NSCR_OPTSTRT_Pos (17U)
  11015. #define FLASH_NSCR_OPTSTRT_Msk (0x1UL << FLASH_NSCR_OPTSTRT_Pos) /*!< 0x00020000 */
  11016. #define FLASH_NSCR_OPTSTRT FLASH_NSCR_OPTSTRT_Msk /*!< Option Modification Start */
  11017. #define FLASH_NSCR_EOPIE_Pos (24U)
  11018. #define FLASH_NSCR_EOPIE_Msk (0x1UL << FLASH_NSCR_EOPIE_Pos) /*!< 0x01000000 */
  11019. #define FLASH_NSCR_EOPIE FLASH_NSCR_EOPIE_Msk /*!< Non-secure End of operation interrupt enable */
  11020. #define FLASH_NSCR_ERRIE_Pos (25U)
  11021. #define FLASH_NSCR_ERRIE_Msk (0x1UL << FLASH_NSCR_ERRIE_Pos) /*!< 0x02000000 */
  11022. #define FLASH_NSCR_ERRIE FLASH_NSCR_ERRIE_Msk /*!< Non-secure error interrupt enable */
  11023. #define FLASH_NSCR_OBL_LAUNCH_Pos (27U)
  11024. #define FLASH_NSCR_OBL_LAUNCH_Msk (0x1UL << FLASH_NSCR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  11025. #define FLASH_NSCR_OBL_LAUNCH FLASH_NSCR_OBL_LAUNCH_Msk /*!< Force the option byte loading */
  11026. #define FLASH_NSCR_OPTLOCK_Pos (30U)
  11027. #define FLASH_NSCR_OPTLOCK_Msk (0x1UL << FLASH_NSCR_OPTLOCK_Pos) /*!< 0x40000000 */
  11028. #define FLASH_NSCR_OPTLOCK FLASH_NSCR_OPTLOCK_Msk /*!< Option Lock */
  11029. #define FLASH_NSCR_LOCK_Pos (31U)
  11030. #define FLASH_NSCR_LOCK_Msk (0x1UL << FLASH_NSCR_LOCK_Pos) /*!< 0x80000000 */
  11031. #define FLASH_NSCR_LOCK FLASH_NSCR_LOCK_Msk /*!< Non-secure Lock */
  11032. /****************** Bits definition for FLASH_SECCR register ****************/
  11033. #define FLASH_SECCR_PG_Pos (0U)
  11034. #define FLASH_SECCR_PG_Msk (0x1UL << FLASH_SECCR_PG_Pos) /*!< 0x00000001 */
  11035. #define FLASH_SECCR_PG FLASH_SECCR_PG_Msk /*!< Secure Programming */
  11036. #define FLASH_SECCR_PER_Pos (1U)
  11037. #define FLASH_SECCR_PER_Msk (0x1UL << FLASH_SECCR_PER_Pos) /*!< 0x00000002 */
  11038. #define FLASH_SECCR_PER FLASH_SECCR_PER_Msk /*!< Secure Page Erase */
  11039. #define FLASH_SECCR_MER1_Pos (2U)
  11040. #define FLASH_SECCR_MER1_Msk (0x1UL << FLASH_SECCR_MER1_Pos) /*!< 0x00000004 */
  11041. #define FLASH_SECCR_MER1 FLASH_SECCR_MER1_Msk /*!< Secure Bank 1 Mass Erase */
  11042. #define FLASH_SECCR_PNB_Pos (3U)
  11043. #define FLASH_SECCR_PNB_Msk (0xFFUL << FLASH_SECCR_PNB_Pos) /*!< 0x000007F8 */
  11044. #define FLASH_SECCR_PNB FLASH_SECCR_PNB_Msk /*!< Secure Page Number selection */
  11045. #define FLASH_SECCR_BKER_Pos (11U)
  11046. #define FLASH_SECCR_BKER_Msk (0x1UL << FLASH_SECCR_BKER_Pos) /*!< 0x00000800 */
  11047. #define FLASH_SECCR_BKER FLASH_SECCR_BKER_Msk /*!< Secure Bank Selection for Page Erase */
  11048. #define FLASH_SECCR_BWR_Pos (14U)
  11049. #define FLASH_SECCR_BWR_Msk (0x1UL << FLASH_SECCR_BWR_Pos) /*!< 0x00004000 */
  11050. #define FLASH_SECCR_BWR FLASH_SECCR_BWR_Msk /*!< Secure Burst Write programming mode */
  11051. #define FLASH_SECCR_MER2_Pos (15U)
  11052. #define FLASH_SECCR_MER2_Msk (0x1UL << FLASH_SECCR_MER2_Pos) /*!< 0x00008000 */
  11053. #define FLASH_SECCR_MER2 FLASH_SECCR_MER2_Msk /*!< Secure Bank 2 Mass Erase */
  11054. #define FLASH_SECCR_STRT_Pos (16U)
  11055. #define FLASH_SECCR_STRT_Msk (0x1UL << FLASH_SECCR_STRT_Pos) /*!< 0x00010000 */
  11056. #define FLASH_SECCR_STRT FLASH_SECCR_STRT_Msk /*!< Secure Start */
  11057. #define FLASH_SECCR_EOPIE_Pos (24U)
  11058. #define FLASH_SECCR_EOPIE_Msk (0x1UL << FLASH_SECCR_EOPIE_Pos) /*!< 0x01000000 */
  11059. #define FLASH_SECCR_EOPIE FLASH_SECCR_EOPIE_Msk /*!< Secure end of operation interrupt enable */
  11060. #define FLASH_SECCR_ERRIE_Pos (25U)
  11061. #define FLASH_SECCR_ERRIE_Msk (0x1UL << FLASH_SECCR_ERRIE_Pos) /*!< 0x02000000 */
  11062. #define FLASH_SECCR_ERRIE FLASH_SECCR_ERRIE_Msk /*!< Secure error interrupt enable */
  11063. #define FLASH_SECCR_INV_Pos (29U)
  11064. #define FLASH_SECCR_INV_Msk (0x1UL << FLASH_SECCR_INV_Pos) /*!< 0x20000000 */
  11065. #define FLASH_SECCR_INV FLASH_SECCR_INV_Msk /*!< Flash Security State Invert */
  11066. #define FLASH_SECCR_LOCK_Pos (31U)
  11067. #define FLASH_SECCR_LOCK_Msk (0x1UL << FLASH_SECCR_LOCK_Pos) /*!< 0x80000000 */
  11068. #define FLASH_SECCR_LOCK FLASH_SECCR_LOCK_Msk /*!< Secure Lock */
  11069. /******************* Bits definition for FLASH_ECCR register ***************/
  11070. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  11071. #define FLASH_ECCR_ADDR_ECC_Msk (0x1FFFFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x001FFFFF */
  11072. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk /*!< ECC fail address */
  11073. #define FLASH_ECCR_BK_ECC_Pos (21U)
  11074. #define FLASH_ECCR_BK_ECC_Msk (0x1UL << FLASH_ECCR_BK_ECC_Pos) /*!< 0x00200000 */
  11075. #define FLASH_ECCR_BK_ECC FLASH_ECCR_BK_ECC_Msk /*!< ECC fail bank */
  11076. #define FLASH_ECCR_SYSF_ECC_Pos (22U)
  11077. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00400000 */
  11078. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk /*!< System Flash ECC fail */
  11079. #define FLASH_ECCR_ECCIE_Pos (24U)
  11080. #define FLASH_ECCR_ECCIE_Msk (0x1UL << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
  11081. #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk /*!< ECC correction interrupt enable */
  11082. #define FLASH_ECCR_ECCC_Pos (30U)
  11083. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  11084. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk /*!< ECC correction */
  11085. #define FLASH_ECCR_ECCD_Pos (31U)
  11086. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  11087. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk /*!< ECC detection */
  11088. /******************* Bits definition for FLASH_OPSR register ***************/
  11089. #define FLASH_OPSR_ADDR_OP_Pos (0U)
  11090. #define FLASH_OPSR_ADDR_OP_Msk (0x1FFFFFUL << FLASH_OPSR_ADDR_OP_Pos) /*!< 0x001FFFFF */
  11091. #define FLASH_OPSR_ADDR_OP FLASH_OPSR_ADDR_OP_Msk /*!< Flash operation address */
  11092. #define FLASH_OPSR_BK_OP_Pos (21U)
  11093. #define FLASH_OPSR_BK_OP_Msk (0x1UL << FLASH_OPSR_BK_OP_Pos) /*!< 0x00200000 */
  11094. #define FLASH_OPSR_BK_OP FLASH_OPSR_BK_OP_Msk /*!< Interrupted operation bank */
  11095. #define FLASH_OPSR_SYSF_OP_Pos (22U)
  11096. #define FLASH_OPSR_SYSF_OP_Msk (0x1UL << FLASH_OPSR_SYSF_OP_Pos) /*!< 0x00400000 */
  11097. #define FLASH_OPSR_SYSF_OP FLASH_OPSR_SYSF_OP_Msk /*!< Operation in System Flash interrupted */
  11098. #define FLASH_OPSR_CODE_OP_Pos (29U)
  11099. #define FLASH_OPSR_CODE_OP_Msk (0x7UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0xE0000000 */
  11100. #define FLASH_OPSR_CODE_OP FLASH_OPSR_CODE_OP_Msk /*!< Flash operation code */
  11101. #define FLASH_OPSR_CODE_OP_0 (0x1UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x20000000 */
  11102. #define FLASH_OPSR_CODE_OP_1 (0x2UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x40000000 */
  11103. #define FLASH_OPSR_CODE_OP_2 (0x4UL << FLASH_OPSR_CODE_OP_Pos) /*!< 0x80000000 */
  11104. /******************* Bits definition for FLASH_OPTR register ***************/
  11105. #define FLASH_OPTR_RDP_Pos (0U)
  11106. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  11107. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk /*!< Readout protection level */
  11108. #define FLASH_OPTR_BOR_LEV_Pos (8U)
  11109. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
  11110. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR reset Level */
  11111. #define FLASH_OPTR_BOR_LEV_0 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
  11112. #define FLASH_OPTR_BOR_LEV_1 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  11113. #define FLASH_OPTR_BOR_LEV_2 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  11114. #define FLASH_OPTR_nRST_STOP_Pos (12U)
  11115. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
  11116. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */
  11117. #define FLASH_OPTR_nRST_STDBY_Pos (13U)
  11118. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
  11119. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */
  11120. #define FLASH_OPTR_nRST_SHDW_Pos (14U)
  11121. #define FLASH_OPTR_nRST_SHDW_Msk (0x1UL << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
  11122. #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk /*!< nRST_SHDW */
  11123. #define FLASH_OPTR_SRAM_RST_Pos (15U)
  11124. #define FLASH_OPTR_SRAM_RST_Msk (0x1UL << FLASH_OPTR_SRAM_RST_Pos) /*!< 0x00008000 */
  11125. #define FLASH_OPTR_SRAM_RST FLASH_OPTR_SRAM_RST_Msk /*!< All SRAMs (except SRAM2 and BKPSRAM) erase upon system reset */
  11126. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  11127. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  11128. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< Independent watchdog selection */
  11129. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  11130. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  11131. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk /*!< Independent watchdog counter freeze in Stop mode */
  11132. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  11133. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  11134. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk /*!< Independent watchdog counter freeze in Standby mode */
  11135. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  11136. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  11137. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk /*!< Window watchdog selection */
  11138. #define FLASH_OPTR_SWAP_BANK_Pos (20U)
  11139. #define FLASH_OPTR_SWAP_BANK_Msk (0x1UL << FLASH_OPTR_SWAP_BANK_Pos) /*!< 0x00100000 */
  11140. #define FLASH_OPTR_SWAP_BANK FLASH_OPTR_SWAP_BANK_Msk /*!< Swap banks */
  11141. #define FLASH_OPTR_DUALBANK_Pos (21U)
  11142. #define FLASH_OPTR_DUALBANK_Msk (0x1UL << FLASH_OPTR_DUALBANK_Pos) /*!< 0x00200000 */
  11143. #define FLASH_OPTR_DUALBANK FLASH_OPTR_DUALBANK_Msk /*!< Dual-bank on 1M and 512 Kbytes Flash memory devices */
  11144. #define FLASH_OPTR_BKPRAM_ECC_Pos (22U)
  11145. #define FLASH_OPTR_BKPRAM_ECC_Msk (0x1UL << FLASH_OPTR_BKPRAM_ECC_Pos) /*!< 0x00400000 */
  11146. #define FLASH_OPTR_BKPRAM_ECC FLASH_OPTR_BKPRAM_ECC_Msk /*!< Backup RAM ECC detection and correction enable */
  11147. #define FLASH_OPTR_SRAM3_ECC_Pos (23U)
  11148. #define FLASH_OPTR_SRAM3_ECC_Msk (0x1UL << FLASH_OPTR_SRAM3_ECC_Pos) /*!< 0x00800000 */
  11149. #define FLASH_OPTR_SRAM3_ECC FLASH_OPTR_SRAM3_ECC_Msk /*!< SRAM3 ECC detection and correction enable */
  11150. #define FLASH_OPTR_SRAM2_ECC_Pos (24U)
  11151. #define FLASH_OPTR_SRAM2_ECC_Msk (0x1UL << FLASH_OPTR_SRAM2_ECC_Pos) /*!< 0x01000000 */
  11152. #define FLASH_OPTR_SRAM2_ECC FLASH_OPTR_SRAM2_ECC_Msk /*!< SRAM2 ECC detection and correction enable*/
  11153. #define FLASH_OPTR_SRAM2_RST_Pos (25U)
  11154. #define FLASH_OPTR_SRAM2_RST_Msk (0x1UL << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */
  11155. #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk /*!< SRAM2 erase when system reset */
  11156. #define FLASH_OPTR_nSWBOOT0_Pos (26U)
  11157. #define FLASH_OPTR_nSWBOOT0_Msk (0x1UL << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
  11158. #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk /*!< Software BOOT0 */
  11159. #define FLASH_OPTR_nBOOT0_Pos (27U)
  11160. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
  11161. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk /*!< nBOOT0 option bit */
  11162. #define FLASH_OPTR_PA15_PUPEN_Pos (28U)
  11163. #define FLASH_OPTR_PA15_PUPEN_Msk (0x1UL << FLASH_OPTR_PA15_PUPEN_Pos) /*!< 0x10000000 */
  11164. #define FLASH_OPTR_PA15_PUPEN FLASH_OPTR_PA15_PUPEN_Msk /*!< PA15 pull-up enable */
  11165. #define FLASH_OPTR_IO_VDD_HSLV_Pos (29U)
  11166. #define FLASH_OPTR_IO_VDD_HSLV_Msk (0x1UL << FLASH_OPTR_IO_VDD_HSLV_Pos) /*!< 0x20000000 */
  11167. #define FLASH_OPTR_IO_VDD_HSLV FLASH_OPTR_IO_VDD_HSLV_Msk /*!< High speed IO at low voltage configuration bit */
  11168. #define FLASH_OPTR_IO_VDDIO2_HSLV_Pos (30U)
  11169. #define FLASH_OPTR_IO_VDDIO2_HSLV_Msk (0x1UL << FLASH_OPTR_IO_VDDIO2_HSLV_Pos) /*!< 0x40000000 */
  11170. #define FLASH_OPTR_IO_VDDIO2_HSLV FLASH_OPTR_IO_VDDIO2_HSLV_Msk /*!< High speed IO at low VDDIO2 voltage configuration bit */
  11171. #define FLASH_OPTR_TZEN_Pos (31U)
  11172. #define FLASH_OPTR_TZEN_Msk (0x1UL << FLASH_OPTR_TZEN_Pos) /*!< 0x80000000 */
  11173. #define FLASH_OPTR_TZEN FLASH_OPTR_TZEN_Msk /*!< Global TrustZone security enable */
  11174. /**************** Bits definition for FLASH_NSBOOTADD0R register ************/
  11175. #define FLASH_NSBOOTADD0R_NSBOOTADD0_Pos (7U)
  11176. #define FLASH_NSBOOTADD0R_NSBOOTADD0_Msk (0x1FFFFFFUL << FLASH_NSBOOTADD0R_NSBOOTADD0_Pos) /*!< 0xFFFFFF80 */
  11177. #define FLASH_NSBOOTADD0R_NSBOOTADD0 FLASH_NSBOOTADD0R_NSBOOTADD0_Msk /*!< Non-secure boot address 0 */
  11178. /**************** Bits definition for FLASH_NSBOOTADD1R register ************/
  11179. #define FLASH_NSBOOTADD1R_NSBOOTADD1_Pos (7U)
  11180. #define FLASH_NSBOOTADD1R_NSBOOTADD1_Msk (0x1FFFFFFUL << FLASH_NSBOOTADD1R_NSBOOTADD1_Pos) /*!< 0xFFFFFF80 */
  11181. #define FLASH_NSBOOTADD1R_NSBOOTADD1 FLASH_NSBOOTADD1R_NSBOOTADD1_Msk /*!< Non-secure boot address 1 */
  11182. /**************** Bits definition for FLASH_SECBOOTADD0R register ***********/
  11183. #define FLASH_SECBOOTADD0R_BOOT_LOCK_Pos (0U)
  11184. #define FLASH_SECBOOTADD0R_BOOT_LOCK_Msk (0x1UL << FLASH_SECBOOTADD0R_BOOT_LOCK_Pos) /*!< 0x00000001 */
  11185. #define FLASH_SECBOOTADD0R_BOOT_LOCK FLASH_SECBOOTADD0R_BOOT_LOCK_Msk /*!< Boot Lock */
  11186. #define FLASH_SECBOOTADD0R_SECBOOTADD0_Pos (7U)
  11187. #define FLASH_SECBOOTADD0R_SECBOOTADD0_Msk (0x1FFFFFFUL << FLASH_SECBOOTADD0R_SECBOOTADD0_Pos) /*!< 0xFFFFFF80 */
  11188. #define FLASH_SECBOOTADD0R_SECBOOTADD0 FLASH_SECBOOTADD0R_SECBOOTADD0_Msk /*!< Secure boot address 0 */
  11189. /***************** Bits definition for FLASH_SECWM1R1 register **************/
  11190. #define FLASH_SECWM1R1_SECWM1_PSTRT_Pos (0U)
  11191. #define FLASH_SECWM1R1_SECWM1_PSTRT_Msk (0xFFUL << FLASH_SECWM1R1_SECWM1_PSTRT_Pos) /*!< 0x000000FF */
  11192. #define FLASH_SECWM1R1_SECWM1_PSTRT FLASH_SECWM1R1_SECWM1_PSTRT_Msk /*!< Start page of first secure area */
  11193. #define FLASH_SECWM1R1_SECWM1_PEND_Pos (16U)
  11194. #define FLASH_SECWM1R1_SECWM1_PEND_Msk (0xFFUL << FLASH_SECWM1R1_SECWM1_PEND_Pos) /*!< 0x00FF0000 */
  11195. #define FLASH_SECWM1R1_SECWM1_PEND FLASH_SECWM1R1_SECWM1_PEND_Msk /*!< End page of first secure area */
  11196. /***************** Bits definition for FLASH_SECWM1R2 register **************/
  11197. #define FLASH_SECWM1R2_HDP1_PEND_Pos (16U)
  11198. #define FLASH_SECWM1R2_HDP1_PEND_Msk (0xFFUL << FLASH_SECWM1R2_HDP1_PEND_Pos) /*!< 0x00FF0000 */
  11199. #define FLASH_SECWM1R2_HDP1_PEND FLASH_SECWM1R2_HDP1_PEND_Msk /*!< End page of first hide protection area */
  11200. #define FLASH_SECWM1R2_HDP1EN_Pos (31U)
  11201. #define FLASH_SECWM1R2_HDP1EN_Msk (0x1UL << FLASH_SECWM1R2_HDP1EN_Pos) /*!< 0x80000000 */
  11202. #define FLASH_SECWM1R2_HDP1EN FLASH_SECWM1R2_HDP1EN_Msk /*!< Hide protection first area enable */
  11203. /****************** Bits definition for FLASH_WRP1AR register ***************/
  11204. #define FLASH_WRP1AR_WRP1A_PSTRT_Pos (0U)
  11205. #define FLASH_WRP1AR_WRP1A_PSTRT_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_PSTRT_Pos) /*!< 0x000000FF */
  11206. #define FLASH_WRP1AR_WRP1A_PSTRT FLASH_WRP1AR_WRP1A_PSTRT_Msk /*!< Bank 1 WPR first area A start page */
  11207. #define FLASH_WRP1AR_WRP1A_PEND_Pos (16U)
  11208. #define FLASH_WRP1AR_WRP1A_PEND_Msk (0xFFUL << FLASH_WRP1AR_WRP1A_PEND_Pos) /*!< 0x00FF0000 */
  11209. #define FLASH_WRP1AR_WRP1A_PEND FLASH_WRP1AR_WRP1A_PEND_Msk /*!< Bank 1 WPR first area A end page */
  11210. #define FLASH_WRP1AR_UNLOCK_Pos (31U)
  11211. #define FLASH_WRP1AR_UNLOCK_Msk (0x1UL << FLASH_WRP1AR_UNLOCK_Pos) /*!< 0x80000000 */
  11212. #define FLASH_WRP1AR_UNLOCK FLASH_WRP1AR_UNLOCK_Msk /*!< Bank 1 WPR first area A unlock */
  11213. /****************** Bits definition for FLASH_WRP1BR register ***************/
  11214. #define FLASH_WRP1BR_WRP1B_PSTRT_Pos (0U)
  11215. #define FLASH_WRP1BR_WRP1B_PSTRT_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_PSTRT_Pos) /*!< 0x000000FF */
  11216. #define FLASH_WRP1BR_WRP1B_PSTRT FLASH_WRP1BR_WRP1B_PSTRT_Msk /*!< Bank 1 WPR second area B start page */
  11217. #define FLASH_WRP1BR_WRP1B_PEND_Pos (16U)
  11218. #define FLASH_WRP1BR_WRP1B_PEND_Msk (0xFFUL << FLASH_WRP1BR_WRP1B_PEND_Pos) /*!< 0x00FF0000 */
  11219. #define FLASH_WRP1BR_WRP1B_PEND FLASH_WRP1BR_WRP1B_PEND_Msk /*!< Bank 1 WPR second area B end page */
  11220. #define FLASH_WRP1BR_UNLOCK_Pos (31U)
  11221. #define FLASH_WRP1BR_UNLOCK_Msk (0x1UL << FLASH_WRP1BR_UNLOCK_Pos) /*!< 0x80000000 */
  11222. #define FLASH_WRP1BR_UNLOCK FLASH_WRP1BR_UNLOCK_Msk /*!< Bank 1 WPR first area B unlock */
  11223. /***************** Bits definition for FLASH_SECWM2R1 register **************/
  11224. #define FLASH_SECWM2R1_SECWM2_PSTRT_Pos (0U)
  11225. #define FLASH_SECWM2R1_SECWM2_PSTRT_Msk (0xFFUL << FLASH_SECWM2R1_SECWM2_PSTRT_Pos) /*!< 0x000000FF */
  11226. #define FLASH_SECWM2R1_SECWM2_PSTRT FLASH_SECWM2R1_SECWM2_PSTRT_Msk /*!< Start page of second secure area */
  11227. #define FLASH_SECWM2R1_SECWM2_PEND_Pos (16U)
  11228. #define FLASH_SECWM2R1_SECWM2_PEND_Msk (0xFFUL << FLASH_SECWM2R1_SECWM2_PEND_Pos) /*!< 0x00FF0000 */
  11229. #define FLASH_SECWM2R1_SECWM2_PEND FLASH_SECWM2R1_SECWM2_PEND_Msk /*!< End page of second secure area */
  11230. /***************** Bits definition for FLASH_SECWM2R2 register **************/
  11231. #define FLASH_SECWM2R2_HDP2_PEND_Pos (16U)
  11232. #define FLASH_SECWM2R2_HDP2_PEND_Msk (0xFFUL << FLASH_SECWM2R2_HDP2_PEND_Pos) /*!< 0x00FF0000 */
  11233. #define FLASH_SECWM2R2_HDP2_PEND FLASH_SECWM2R2_HDP2_PEND_Msk /*!< End page of hide protection second area */
  11234. #define FLASH_SECWM2R2_HDP2EN_Pos (31U)
  11235. #define FLASH_SECWM2R2_HDP2EN_Msk (0x1UL << FLASH_SECWM2R2_HDP2EN_Pos) /*!< 0x80000000 */
  11236. #define FLASH_SECWM2R2_HDP2EN FLASH_SECWM2R2_HDP2EN_Msk /*!< Hide protection second area enable */
  11237. /****************** Bits definition for FLASH_WRP2AR register ***************/
  11238. #define FLASH_WRP2AR_WRP2A_PSTRT_Pos (0U)
  11239. #define FLASH_WRP2AR_WRP2A_PSTRT_Msk (0xFFUL << FLASH_WRP2AR_WRP2A_PSTRT_Pos) /*!< 0x000000FF */
  11240. #define FLASH_WRP2AR_WRP2A_PSTRT FLASH_WRP2AR_WRP2A_PSTRT_Msk /*!< Bank 2 WPR first area A start page */
  11241. #define FLASH_WRP2AR_WRP2A_PEND_Pos (16U)
  11242. #define FLASH_WRP2AR_WRP2A_PEND_Msk (0xFFUL << FLASH_WRP2AR_WRP2A_PEND_Pos) /*!< 0x00FF0000 */
  11243. #define FLASH_WRP2AR_WRP2A_PEND FLASH_WRP2AR_WRP2A_PEND_Msk /*!< Bank 2 WPR first area A end page */
  11244. #define FLASH_WRP2AR_UNLOCK_Pos (31U)
  11245. #define FLASH_WRP2AR_UNLOCK_Msk (0x1UL << FLASH_WRP2AR_UNLOCK_Pos) /*!< 0x80000000 */
  11246. #define FLASH_WRP2AR_UNLOCK FLASH_WRP2AR_UNLOCK_Msk /*!< Bank 2 WPR first area A unlock */
  11247. /****************** Bits definition for FLASH_WRP2BR register ***************/
  11248. #define FLASH_WRP2BR_WRP2B_PSTRT_Pos (0U)
  11249. #define FLASH_WRP2BR_WRP2B_PSTRT_Msk (0xFFUL << FLASH_WRP2BR_WRP2B_PSTRT_Pos) /*!< 0x000000FF */
  11250. #define FLASH_WRP2BR_WRP2B_PSTRT FLASH_WRP2BR_WRP2B_PSTRT_Msk /*!< Bank 2 WPR first area B start page */
  11251. #define FLASH_WRP2BR_WRP2B_PEND_Pos (16U)
  11252. #define FLASH_WRP2BR_WRP2B_PEND_Msk (0xFFUL << FLASH_WRP2BR_WRP2B_PEND_Pos) /*!< 0x00FF0000 */
  11253. #define FLASH_WRP2BR_WRP2B_PEND FLASH_WRP2BR_WRP2B_PEND_Msk /*!< Bank 2 WPR first area B end page */
  11254. #define FLASH_WRP2BR_UNLOCK_Pos (31U)
  11255. #define FLASH_WRP2BR_UNLOCK_Msk (0x1UL << FLASH_WRP2BR_UNLOCK_Pos) /*!< 0x80000000 */
  11256. #define FLASH_WRP2BR_UNLOCK FLASH_WRP2BR_UNLOCK_Msk /*!< Bank 2 WPR first area B unlock */
  11257. /****************** Bits definition for FLASH_SECHDPCR register ***********/
  11258. #define FLASH_SECHDPCR_HDP1_ACCDIS_Pos (0U)
  11259. #define FLASH_SECHDPCR_HDP1_ACCDIS_Msk (0x1UL << FLASH_SECHDPCR_HDP1_ACCDIS_Pos) /*!< 0x00000001 */
  11260. #define FLASH_SECHDPCR_HDP1_ACCDIS FLASH_SECHDPCR_HDP1_ACCDIS_Msk /*!< HDP1 area access disable */
  11261. #define FLASH_SECHDPCR_HDP2_ACCDIS_Pos (1U)
  11262. #define FLASH_SECHDPCR_HDP2_ACCDIS_Msk (0x1UL << FLASH_SECHDPCR_HDP2_ACCDIS_Pos) /*!< 0x00000002 */
  11263. #define FLASH_SECHDPCR_HDP2_ACCDIS FLASH_SECHDPCR_HDP2_ACCDIS_Msk /*!< HDP2 area access disable */
  11264. /****************** Bits definition for FLASH_PRIVCFGR register ***********/
  11265. #define FLASH_PRIVCFGR_SPRIV_Pos (0U)
  11266. #define FLASH_PRIVCFGR_SPRIV_Msk (0x1UL << FLASH_PRIVCFGR_SPRIV_Pos) /*!< 0x00000001 */
  11267. #define FLASH_PRIVCFGR_SPRIV FLASH_PRIVCFGR_SPRIV_Msk /*!< Privilege protection for secure registers */
  11268. #define FLASH_PRIVCFGR_NSPRIV_Pos (1U)
  11269. #define FLASH_PRIVCFGR_NSPRIV_Msk (0x1UL << FLASH_PRIVCFGR_NSPRIV_Pos) /*!< 0x00000002 */
  11270. #define FLASH_PRIVCFGR_NSPRIV FLASH_PRIVCFGR_NSPRIV_Msk /*!< Privilege protection for non-secure registers */
  11271. /******************************************************************************/
  11272. /* */
  11273. /* Filter Mathematical ACcelerator unit (FMAC) */
  11274. /* */
  11275. /******************************************************************************/
  11276. /***************** Bit definition for FMAC_X1BUFCFG register ****************/
  11277. #define FMAC_X1BUFCFG_X1_BASE_Pos (0U)
  11278. #define FMAC_X1BUFCFG_X1_BASE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BASE_Pos) /*!< 0x000000FF */
  11279. #define FMAC_X1BUFCFG_X1_BASE FMAC_X1BUFCFG_X1_BASE_Msk /*!< Base address of X1 buffer */
  11280. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Pos (8U)
  11281. #define FMAC_X1BUFCFG_X1_BUF_SIZE_Msk (0xFFUL << FMAC_X1BUFCFG_X1_BUF_SIZE_Pos) /*!< 0x0000FF00 */
  11282. #define FMAC_X1BUFCFG_X1_BUF_SIZE FMAC_X1BUFCFG_X1_BUF_SIZE_Msk /*!< Allocated size of X1 buffer in 16-bit words */
  11283. #define FMAC_X1BUFCFG_FULL_WM_Pos (24U)
  11284. #define FMAC_X1BUFCFG_FULL_WM_Msk (0x3UL << FMAC_X1BUFCFG_FULL_WM_Pos) /*!< 0x03000000 */
  11285. #define FMAC_X1BUFCFG_FULL_WM FMAC_X1BUFCFG_FULL_WM_Msk /*!< Watermark for buffer full flag */
  11286. /***************** Bit definition for FMAC_X2BUFCFG register ****************/
  11287. #define FMAC_X2BUFCFG_X2_BASE_Pos (0U)
  11288. #define FMAC_X2BUFCFG_X2_BASE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BASE_Pos) /*!< 0x000000FF */
  11289. #define FMAC_X2BUFCFG_X2_BASE FMAC_X2BUFCFG_X2_BASE_Msk /*!< Base address of X2 buffer */
  11290. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Pos (8U)
  11291. #define FMAC_X2BUFCFG_X2_BUF_SIZE_Msk (0xFFUL << FMAC_X2BUFCFG_X2_BUF_SIZE_Pos) /*!< 0x0000FF00 */
  11292. #define FMAC_X2BUFCFG_X2_BUF_SIZE FMAC_X2BUFCFG_X2_BUF_SIZE_Msk /*!< Size of X2 buffer in 16-bit words */
  11293. /***************** Bit definition for FMAC_YBUFCFG register *****************/
  11294. #define FMAC_YBUFCFG_Y_BASE_Pos (0U)
  11295. #define FMAC_YBUFCFG_Y_BASE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BASE_Pos) /*!< 0x000000FF */
  11296. #define FMAC_YBUFCFG_Y_BASE FMAC_YBUFCFG_Y_BASE_Msk /*!< Base address of Y buffer */
  11297. #define FMAC_YBUFCFG_Y_BUF_SIZE_Pos (8U)
  11298. #define FMAC_YBUFCFG_Y_BUF_SIZE_Msk (0xFFUL << FMAC_YBUFCFG_Y_BUF_SIZE_Pos) /*!< 0x0000FF00 */
  11299. #define FMAC_YBUFCFG_Y_BUF_SIZE FMAC_YBUFCFG_Y_BUF_SIZE_Msk /*!< Size of Y buffer in 16-bit words */
  11300. #define FMAC_YBUFCFG_EMPTY_WM_Pos (24U)
  11301. #define FMAC_YBUFCFG_EMPTY_WM_Msk (0x3UL << FMAC_YBUFCFG_EMPTY_WM_Pos) /*!< 0x03000000 */
  11302. #define FMAC_YBUFCFG_EMPTY_WM FMAC_YBUFCFG_EMPTY_WM_Msk /*!< Watermark for buffer empty flag */
  11303. /****************** Bit definition for FMAC_PARAM register ******************/
  11304. #define FMAC_PARAM_P_Pos (0U)
  11305. #define FMAC_PARAM_P_Msk (0xFFUL << FMAC_PARAM_P_Pos) /*!< 0x000000FF */
  11306. #define FMAC_PARAM_P FMAC_PARAM_P_Msk /*!< Input parameter P */
  11307. #define FMAC_PARAM_Q_Pos (8U)
  11308. #define FMAC_PARAM_Q_Msk (0xFFUL << FMAC_PARAM_Q_Pos) /*!< 0x0000FF00 */
  11309. #define FMAC_PARAM_Q FMAC_PARAM_Q_Msk /*!< Input parameter Q */
  11310. #define FMAC_PARAM_R_Pos (16U)
  11311. #define FMAC_PARAM_R_Msk (0xFFUL << FMAC_PARAM_R_Pos) /*!< 0x00FF0000 */
  11312. #define FMAC_PARAM_R FMAC_PARAM_R_Msk /*!< Input parameter R */
  11313. #define FMAC_PARAM_FUNC_Pos (24U)
  11314. #define FMAC_PARAM_FUNC_Msk (0x7FUL << FMAC_PARAM_FUNC_Pos) /*!< 0x7F000000 */
  11315. #define FMAC_PARAM_FUNC FMAC_PARAM_FUNC_Msk /*!< Function */
  11316. #define FMAC_PARAM_FUNC_0 (0x1UL << FMAC_PARAM_FUNC_Pos) /*!< 0x01000000 */
  11317. #define FMAC_PARAM_FUNC_1 (0x2UL << FMAC_PARAM_FUNC_Pos) /*!< 0x02000000 */
  11318. #define FMAC_PARAM_FUNC_2 (0x4UL << FMAC_PARAM_FUNC_Pos) /*!< 0x04000000 */
  11319. #define FMAC_PARAM_FUNC_3 (0x8UL << FMAC_PARAM_FUNC_Pos) /*!< 0x08000000 */
  11320. #define FMAC_PARAM_FUNC_4 (0x10UL << FMAC_PARAM_FUNC_Pos) /*!< 0x10000000 */
  11321. #define FMAC_PARAM_FUNC_5 (0x20UL << FMAC_PARAM_FUNC_Pos) /*!< 0x20000000 */
  11322. #define FMAC_PARAM_FUNC_6 (0x40UL << FMAC_PARAM_FUNC_Pos) /*!< 0x40000000 */
  11323. #define FMAC_PARAM_START_Pos (31U)
  11324. #define FMAC_PARAM_START_Msk (0x1UL << FMAC_PARAM_START_Pos) /*!< 0x80000000 */
  11325. #define FMAC_PARAM_START FMAC_PARAM_START_Msk /*!< Enable execution */
  11326. /******************** Bit definition for FMAC_CR register *******************/
  11327. #define FMAC_CR_RIEN_Pos (0U)
  11328. #define FMAC_CR_RIEN_Msk (0x1UL << FMAC_CR_RIEN_Pos) /*!< 0x00000001 */
  11329. #define FMAC_CR_RIEN FMAC_CR_RIEN_Msk /*!< Enable read interrupt */
  11330. #define FMAC_CR_WIEN_Pos (1U)
  11331. #define FMAC_CR_WIEN_Msk (0x1UL << FMAC_CR_WIEN_Pos) /*!< 0x00000002 */
  11332. #define FMAC_CR_WIEN FMAC_CR_WIEN_Msk /*!< Enable write interrupt */
  11333. #define FMAC_CR_OVFLIEN_Pos (2U)
  11334. #define FMAC_CR_OVFLIEN_Msk (0x1UL << FMAC_CR_OVFLIEN_Pos) /*!< 0x00000004 */
  11335. #define FMAC_CR_OVFLIEN FMAC_CR_OVFLIEN_Msk /*!< Enable overflow error interrupts */
  11336. #define FMAC_CR_UNFLIEN_Pos (3U)
  11337. #define FMAC_CR_UNFLIEN_Msk (0x1UL << FMAC_CR_UNFLIEN_Pos) /*!< 0x00000008 */
  11338. #define FMAC_CR_UNFLIEN FMAC_CR_UNFLIEN_Msk /*!< Enable underflow error interrupts */
  11339. #define FMAC_CR_SATIEN_Pos (4U)
  11340. #define FMAC_CR_SATIEN_Msk (0x1UL << FMAC_CR_SATIEN_Pos) /*!< 0x00000010 */
  11341. #define FMAC_CR_SATIEN FMAC_CR_SATIEN_Msk /*!< Enable saturation error interrupts */
  11342. #define FMAC_CR_DMAREN_Pos (8U)
  11343. #define FMAC_CR_DMAREN_Msk (0x1UL << FMAC_CR_DMAREN_Pos) /*!< 0x00000100 */
  11344. #define FMAC_CR_DMAREN FMAC_CR_DMAREN_Msk /*!< Enable DMA read channel requests */
  11345. #define FMAC_CR_DMAWEN_Pos (9U)
  11346. #define FMAC_CR_DMAWEN_Msk (0x1UL << FMAC_CR_DMAWEN_Pos) /*!< 0x00000200 */
  11347. #define FMAC_CR_DMAWEN FMAC_CR_DMAWEN_Msk /*!< Enable DMA write channel requests */
  11348. #define FMAC_CR_CLIPEN_Pos (15U)
  11349. #define FMAC_CR_CLIPEN_Msk (0x1UL << FMAC_CR_CLIPEN_Pos) /*!< 0x00008000 */
  11350. #define FMAC_CR_CLIPEN FMAC_CR_CLIPEN_Msk /*!< Enable clipping */
  11351. #define FMAC_CR_RESET_Pos (16U)
  11352. #define FMAC_CR_RESET_Msk (0x1UL << FMAC_CR_RESET_Pos) /*!< 0x00010000 */
  11353. #define FMAC_CR_RESET FMAC_CR_RESET_Msk /*!< Reset filter mathematical accelerator unit */
  11354. /******************* Bit definition for FMAC_SR register ********************/
  11355. #define FMAC_SR_YEMPTY_Pos (0U)
  11356. #define FMAC_SR_YEMPTY_Msk (0x1UL << FMAC_SR_YEMPTY_Pos) /*!< 0x00000001 */
  11357. #define FMAC_SR_YEMPTY FMAC_SR_YEMPTY_Msk /*!< Y buffer empty flag */
  11358. #define FMAC_SR_X1FULL_Pos (1U)
  11359. #define FMAC_SR_X1FULL_Msk (0x1UL << FMAC_SR_X1FULL_Pos) /*!< 0x00000002 */
  11360. #define FMAC_SR_X1FULL FMAC_SR_X1FULL_Msk /*!< X1 buffer full flag */
  11361. #define FMAC_SR_OVFL_Pos (8U)
  11362. #define FMAC_SR_OVFL_Msk (0x1UL << FMAC_SR_OVFL_Pos) /*!< 0x00000100 */
  11363. #define FMAC_SR_OVFL FMAC_SR_OVFL_Msk /*!< Overflow error flag */
  11364. #define FMAC_SR_UNFL_Pos (9U)
  11365. #define FMAC_SR_UNFL_Msk (0x1UL << FMAC_SR_UNFL_Pos) /*!< 0x00000200 */
  11366. #define FMAC_SR_UNFL FMAC_SR_UNFL_Msk /*!< Underflow error flag */
  11367. #define FMAC_SR_SAT_Pos (10U)
  11368. #define FMAC_SR_SAT_Msk (0x1UL << FMAC_SR_SAT_Pos) /*!< 0x00000400 */
  11369. #define FMAC_SR_SAT FMAC_SR_SAT_Msk /*!< Saturation error flag */
  11370. /****************** Bit definition for FMAC_WDATA register ******************/
  11371. #define FMAC_WDATA_WDATA_Pos (0U)
  11372. #define FMAC_WDATA_WDATA_Msk (0xFFFFUL << FMAC_WDATA_WDATA_Pos) /*!< 0x0000FFFF */
  11373. #define FMAC_WDATA_WDATA FMAC_WDATA_WDATA_Msk /*!< Write data */
  11374. /****************** Bit definition for FMACX_RDATA register *****************/
  11375. #define FMAC_RDATA_RDATA_Pos (0U)
  11376. #define FMAC_RDATA_RDATA_Msk (0xFFFFUL << FMAC_RDATA_RDATA_Pos) /*!< 0x0000FFFF */
  11377. #define FMAC_RDATA_RDATA FMAC_RDATA_RDATA_Msk /*!< Read data */
  11378. /******************************************************************************/
  11379. /* */
  11380. /* Flexible Memory Controller */
  11381. /* */
  11382. /******************************************************************************/
  11383. /****************** Bit definition for FMC_BCR1 register *******************/
  11384. #define FMC_BCR1_CCLKEN_Pos (20U)
  11385. #define FMC_BCR1_CCLKEN_Msk (0x1UL << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */
  11386. #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continuous clock enable */
  11387. #define FMC_BCR1_WFDIS_Pos (21U)
  11388. #define FMC_BCR1_WFDIS_Msk (0x1UL << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */
  11389. #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */
  11390. #define FMC_BCR1_FMCEN_Pos (31U)
  11391. #define FMC_BCR1_FMCEN_Msk (0x1UL << FMC_BCR1_FMCEN_Pos) /*!< 0x80000000 */
  11392. #define FMC_BCR1_FMCEN FMC_BCR1_FMCEN_Msk /*!<FMC controller Enable */
  11393. /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
  11394. #define FMC_BCRx_MBKEN_Pos (0U)
  11395. #define FMC_BCRx_MBKEN_Msk (0x1UL << FMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
  11396. #define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk /*!<Memory bank enable bit */
  11397. #define FMC_BCRx_MUXEN_Pos (1U)
  11398. #define FMC_BCRx_MUXEN_Msk (0x1UL << FMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
  11399. #define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  11400. #define FMC_BCRx_MTYP_Pos (2U)
  11401. #define FMC_BCRx_MTYP_Msk (0x3UL << FMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
  11402. #define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  11403. #define FMC_BCRx_MTYP_0 (0x1UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
  11404. #define FMC_BCRx_MTYP_1 (0x2UL << FMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
  11405. #define FMC_BCRx_MWID_Pos (4U)
  11406. #define FMC_BCRx_MWID_Msk (0x3UL << FMC_BCRx_MWID_Pos) /*!< 0x00000030 */
  11407. #define FMC_BCRx_MWID FMC_BCRx_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  11408. #define FMC_BCRx_MWID_0 (0x1UL << FMC_BCRx_MWID_Pos) /*!< 0x00000010 */
  11409. #define FMC_BCRx_MWID_1 (0x2UL << FMC_BCRx_MWID_Pos) /*!< 0x00000020 */
  11410. #define FMC_BCRx_FACCEN_Pos (6U)
  11411. #define FMC_BCRx_FACCEN_Msk (0x1UL << FMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
  11412. #define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk /*!<Flash access enable */
  11413. #define FMC_BCRx_BURSTEN_Pos (8U)
  11414. #define FMC_BCRx_BURSTEN_Msk (0x1UL << FMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
  11415. #define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk /*!<Burst enable bit */
  11416. #define FMC_BCRx_WAITPOL_Pos (9U)
  11417. #define FMC_BCRx_WAITPOL_Msk (0x1UL << FMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
  11418. #define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk /*!<Wait signal polarity bit */
  11419. #define FMC_BCRx_WAITCFG_Pos (11U)
  11420. #define FMC_BCRx_WAITCFG_Msk (0x1UL << FMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
  11421. #define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk /*!<Wait timing configuration */
  11422. #define FMC_BCRx_WREN_Pos (12U)
  11423. #define FMC_BCRx_WREN_Msk (0x1UL << FMC_BCRx_WREN_Pos) /*!< 0x00001000 */
  11424. #define FMC_BCRx_WREN FMC_BCRx_WREN_Msk /*!<Write enable bit */
  11425. #define FMC_BCRx_WAITEN_Pos (13U)
  11426. #define FMC_BCRx_WAITEN_Msk (0x1UL << FMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
  11427. #define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk /*!<Wait enable bit */
  11428. #define FMC_BCRx_EXTMOD_Pos (14U)
  11429. #define FMC_BCRx_EXTMOD_Msk (0x1UL << FMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
  11430. #define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk /*!<Extended mode enable */
  11431. #define FMC_BCRx_ASYNCWAIT_Pos (15U)
  11432. #define FMC_BCRx_ASYNCWAIT_Msk (0x1UL << FMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
  11433. #define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk /*!<Asynchronous wait */
  11434. #define FMC_BCRx_CPSIZE_Pos (16U)
  11435. #define FMC_BCRx_CPSIZE_Msk (0x7UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00070000 */
  11436. #define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk /*!<PSIZE[2:0] bits CRAM Page Size */
  11437. #define FMC_BCRx_CPSIZE_0 (0x1UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00010000 */
  11438. #define FMC_BCRx_CPSIZE_1 (0x2UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00020000 */
  11439. #define FMC_BCRx_CPSIZE_2 (0x4UL << FMC_BCRx_CPSIZE_Pos) /*!< 0x00040000 */
  11440. #define FMC_BCRx_CBURSTRW_Pos (19U)
  11441. #define FMC_BCRx_CBURSTRW_Msk (0x1UL << FMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
  11442. #define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk /*!<Write burst enable */
  11443. #define FMC_BCRx_NBLSET_Pos (22U)
  11444. #define FMC_BCRx_NBLSET_Msk (0x3UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00C00000 */
  11445. #define FMC_BCRx_NBLSET FMC_BCRx_NBLSET_Msk /*!<Byte lane (NBL) setup */
  11446. #define FMC_BCRx_NBLSET_0 (0x1UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00400000 */
  11447. #define FMC_BCRx_NBLSET_1 (0x2UL << FMC_BCRx_NBLSET_Pos) /*!< 0x00800000 */
  11448. /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
  11449. #define FMC_BTRx_ADDSET_Pos (0U)
  11450. #define FMC_BTRx_ADDSET_Msk (0xFUL << FMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
  11451. #define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  11452. #define FMC_BTRx_ADDSET_0 (0x1UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
  11453. #define FMC_BTRx_ADDSET_1 (0x2UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
  11454. #define FMC_BTRx_ADDSET_2 (0x4UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
  11455. #define FMC_BTRx_ADDSET_3 (0x8UL << FMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
  11456. #define FMC_BTRx_ADDHLD_Pos (4U)
  11457. #define FMC_BTRx_ADDHLD_Msk (0xFUL << FMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  11458. #define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  11459. #define FMC_BTRx_ADDHLD_0 (0x1UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
  11460. #define FMC_BTRx_ADDHLD_1 (0x2UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
  11461. #define FMC_BTRx_ADDHLD_2 (0x4UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
  11462. #define FMC_BTRx_ADDHLD_3 (0x8UL << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
  11463. #define FMC_BTRx_DATAST_Pos (8U)
  11464. #define FMC_BTRx_DATAST_Msk (0xFFUL << FMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
  11465. #define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  11466. #define FMC_BTRx_DATAST_0 (0x01UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
  11467. #define FMC_BTRx_DATAST_1 (0x02UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
  11468. #define FMC_BTRx_DATAST_2 (0x04UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
  11469. #define FMC_BTRx_DATAST_3 (0x08UL << FMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
  11470. #define FMC_BTRx_DATAST_4 (0x10UL << FMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
  11471. #define FMC_BTRx_DATAST_5 (0x20UL << FMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
  11472. #define FMC_BTRx_DATAST_6 (0x40UL << FMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
  11473. #define FMC_BTRx_DATAST_7 (0x80UL << FMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
  11474. #define FMC_BTRx_BUSTURN_Pos (16U)
  11475. #define FMC_BTRx_BUSTURN_Msk (0xFUL << FMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  11476. #define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  11477. #define FMC_BTRx_BUSTURN_0 (0x1UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
  11478. #define FMC_BTRx_BUSTURN_1 (0x2UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
  11479. #define FMC_BTRx_BUSTURN_2 (0x4UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
  11480. #define FMC_BTRx_BUSTURN_3 (0x8UL << FMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
  11481. #define FMC_BTRx_CLKDIV_Pos (20U)
  11482. #define FMC_BTRx_CLKDIV_Msk (0xFUL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  11483. #define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  11484. #define FMC_BTRx_CLKDIV_0 (0x1UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
  11485. #define FMC_BTRx_CLKDIV_1 (0x2UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
  11486. #define FMC_BTRx_CLKDIV_2 (0x4UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
  11487. #define FMC_BTRx_CLKDIV_3 (0x8UL << FMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
  11488. #define FMC_BTRx_DATLAT_Pos (24U)
  11489. #define FMC_BTRx_DATLAT_Msk (0xFUL << FMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
  11490. #define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  11491. #define FMC_BTRx_DATLAT_0 (0x1UL << FMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
  11492. #define FMC_BTRx_DATLAT_1 (0x2UL << FMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
  11493. #define FMC_BTRx_DATLAT_2 (0x4UL << FMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
  11494. #define FMC_BTRx_DATLAT_3 (0x8UL << FMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
  11495. #define FMC_BTRx_ACCMOD_Pos (28U)
  11496. #define FMC_BTRx_ACCMOD_Msk (0x3UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
  11497. #define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  11498. #define FMC_BTRx_ACCMOD_0 (0x1UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
  11499. #define FMC_BTRx_ACCMOD_1 (0x2UL << FMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
  11500. #define FMC_BTRx_DATAHLD_Pos (30U)
  11501. #define FMC_BTRx_DATAHLD_Msk (0x3UL << FMC_BTRx_DATAHLD_Pos) /*!< 0xC0000000 */
  11502. #define FMC_BTRx_DATAHLD FMC_BTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */
  11503. #define FMC_BTRx_DATAHLD_0 (0x1UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x40000000 */
  11504. #define FMC_BTRx_DATAHLD_1 (0x2UL << FMC_BTRx_DATAHLD_Pos) /*!< 0x80000000 */
  11505. /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
  11506. #define FMC_BWTRx_ADDSET_Pos (0U)
  11507. #define FMC_BWTRx_ADDSET_Msk (0xFUL << FMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
  11508. #define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  11509. #define FMC_BWTRx_ADDSET_0 (0x1UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
  11510. #define FMC_BWTRx_ADDSET_1 (0x2UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
  11511. #define FMC_BWTRx_ADDSET_2 (0x4UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
  11512. #define FMC_BWTRx_ADDSET_3 (0x8UL << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
  11513. #define FMC_BWTRx_ADDHLD_Pos (4U)
  11514. #define FMC_BWTRx_ADDHLD_Msk (0xFUL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  11515. #define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  11516. #define FMC_BWTRx_ADDHLD_0 (0x1UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
  11517. #define FMC_BWTRx_ADDHLD_1 (0x2UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
  11518. #define FMC_BWTRx_ADDHLD_2 (0x4UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
  11519. #define FMC_BWTRx_ADDHLD_3 (0x8UL << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
  11520. #define FMC_BWTRx_DATAST_Pos (8U)
  11521. #define FMC_BWTRx_DATAST_Msk (0xFFUL << FMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
  11522. #define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  11523. #define FMC_BWTRx_DATAST_0 (0x01UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
  11524. #define FMC_BWTRx_DATAST_1 (0x02UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
  11525. #define FMC_BWTRx_DATAST_2 (0x04UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
  11526. #define FMC_BWTRx_DATAST_3 (0x08UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
  11527. #define FMC_BWTRx_DATAST_4 (0x10UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
  11528. #define FMC_BWTRx_DATAST_5 (0x20UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
  11529. #define FMC_BWTRx_DATAST_6 (0x40UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
  11530. #define FMC_BWTRx_DATAST_7 (0x80UL << FMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
  11531. #define FMC_BWTRx_BUSTURN_Pos (16U)
  11532. #define FMC_BWTRx_BUSTURN_Msk (0xFUL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  11533. #define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  11534. #define FMC_BWTRx_BUSTURN_0 (0x1UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */
  11535. #define FMC_BWTRx_BUSTURN_1 (0x2UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */
  11536. #define FMC_BWTRx_BUSTURN_2 (0x4UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */
  11537. #define FMC_BWTRx_BUSTURN_3 (0x8UL << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */
  11538. #define FMC_BWTRx_ACCMOD_Pos (28U)
  11539. #define FMC_BWTRx_ACCMOD_Msk (0x3UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
  11540. #define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  11541. #define FMC_BWTRx_ACCMOD_0 (0x1UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
  11542. #define FMC_BWTRx_ACCMOD_1 (0x2UL << FMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
  11543. #define FMC_BWTRx_DATAHLD_Pos (30U)
  11544. #define FMC_BWTRx_DATAHLD_Msk (0x3UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0xC0000000 */
  11545. #define FMC_BWTRx_DATAHLD FMC_BWTRx_DATAHLD_Msk /*!<DATAHLD[1:0] bits (Data hold phase duration) */
  11546. #define FMC_BWTRx_DATAHLD_0 (0x1UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x40000000 */
  11547. #define FMC_BWTRx_DATAHLD_1 (0x2UL << FMC_BWTRx_DATAHLD_Pos) /*!< 0x80000000 */
  11548. /****************** Bit definition for FMC_PCSCNTR register ******************/
  11549. #define FMC_PCSCNTR_CSCOUNT_Pos (0U)
  11550. #define FMC_PCSCNTR_CSCOUNT_Msk (0xFFFFUL << FMC_PCSCNTR_CSCOUNT_Pos) /*!< 0x0000FFFF */
  11551. #define FMC_PCSCNTR_CSCOUNT FMC_PCSCNTR_CSCOUNT_Msk /*!<CSCOUNT[15:0] bits (Chip select counter) */
  11552. #define FMC_PCSCNTR_CNTB1EN_Pos (16U)
  11553. #define FMC_PCSCNTR_CNTB1EN_Msk (0x1UL << FMC_PCSCNTR_CNTB1EN_Pos) /*!< 0x00010000 */
  11554. #define FMC_PCSCNTR_CNTB1EN FMC_PCSCNTR_CNTB1EN_Msk /*!<Counter PSRAM/NOR Bank1_1 enable */
  11555. #define FMC_PCSCNTR_CNTB2EN_Pos (17U)
  11556. #define FMC_PCSCNTR_CNTB2EN_Msk (0x1UL << FMC_PCSCNTR_CNTB2EN_Pos) /*!< 0x00020000 */
  11557. #define FMC_PCSCNTR_CNTB2EN FMC_PCSCNTR_CNTB2EN_Msk /*!<Counter PSRAM/NOR Bank1_2 enable */
  11558. #define FMC_PCSCNTR_CNTB3EN_Pos (18U)
  11559. #define FMC_PCSCNTR_CNTB3EN_Msk (0x1UL << FMC_PCSCNTR_CNTB3EN_Pos) /*!< 0x00040000 */
  11560. #define FMC_PCSCNTR_CNTB3EN FMC_PCSCNTR_CNTB3EN_Msk /*!<Counter PSRAM/NOR Bank1_3 enable */
  11561. #define FMC_PCSCNTR_CNTB4EN_Pos (19U)
  11562. #define FMC_PCSCNTR_CNTB4EN_Msk (0x1UL << FMC_PCSCNTR_CNTB4EN_Pos) /*!< 0x00080000 */
  11563. #define FMC_PCSCNTR_CNTB4EN FMC_PCSCNTR_CNTB4EN_Msk /*!<Counter PSRAM/NOR Bank1_4 enable */
  11564. /****************** Bit definition for FMC_PCR register *******************/
  11565. #define FMC_PCR_PWAITEN_Pos (1U)
  11566. #define FMC_PCR_PWAITEN_Msk (0x1UL << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */
  11567. #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */
  11568. #define FMC_PCR_PBKEN_Pos (2U)
  11569. #define FMC_PCR_PBKEN_Msk (0x1UL << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */
  11570. #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<NAND Flash memory bank enable bit */
  11571. #define FMC_PCR_PTYP_Pos (3U)
  11572. #define FMC_PCR_PTYP_Msk (0x1UL << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */
  11573. #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */
  11574. #define FMC_PCR_PWID_Pos (4U)
  11575. #define FMC_PCR_PWID_Msk (0x3UL << FMC_PCR_PWID_Pos) /*!< 0x00000030 */
  11576. #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */
  11577. #define FMC_PCR_PWID_0 (0x1UL << FMC_PCR_PWID_Pos) /*!< 0x00000010 */
  11578. #define FMC_PCR_PWID_1 (0x2UL << FMC_PCR_PWID_Pos) /*!< 0x00000020 */
  11579. #define FMC_PCR_ECCEN_Pos (6U)
  11580. #define FMC_PCR_ECCEN_Msk (0x1UL << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */
  11581. #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */
  11582. #define FMC_PCR_TCLR_Pos (9U)
  11583. #define FMC_PCR_TCLR_Msk (0xFUL << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */
  11584. #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */
  11585. #define FMC_PCR_TCLR_0 (0x1UL << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */
  11586. #define FMC_PCR_TCLR_1 (0x2UL << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */
  11587. #define FMC_PCR_TCLR_2 (0x4UL << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */
  11588. #define FMC_PCR_TCLR_3 (0x8UL << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */
  11589. #define FMC_PCR_TAR_Pos (13U)
  11590. #define FMC_PCR_TAR_Msk (0xFUL << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */
  11591. #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */
  11592. #define FMC_PCR_TAR_0 (0x1UL << FMC_PCR_TAR_Pos) /*!< 0x00002000 */
  11593. #define FMC_PCR_TAR_1 (0x2UL << FMC_PCR_TAR_Pos) /*!< 0x00004000 */
  11594. #define FMC_PCR_TAR_2 (0x4UL << FMC_PCR_TAR_Pos) /*!< 0x00008000 */
  11595. #define FMC_PCR_TAR_3 (0x8UL << FMC_PCR_TAR_Pos) /*!< 0x00010000 */
  11596. #define FMC_PCR_ECCPS_Pos (17U)
  11597. #define FMC_PCR_ECCPS_Msk (0x7UL << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */
  11598. #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[1:0] bits (ECC page size) */
  11599. #define FMC_PCR_ECCPS_0 (0x1UL << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */
  11600. #define FMC_PCR_ECCPS_1 (0x2UL << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */
  11601. #define FMC_PCR_ECCPS_2 (0x4UL << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */
  11602. /******************* Bit definition for FMC_SR register *******************/
  11603. #define FMC_SR_IRS_Pos (0U)
  11604. #define FMC_SR_IRS_Msk (0x1UL << FMC_SR_IRS_Pos) /*!< 0x00000001 */
  11605. #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */
  11606. #define FMC_SR_ILS_Pos (1U)
  11607. #define FMC_SR_ILS_Msk (0x1UL << FMC_SR_ILS_Pos) /*!< 0x00000002 */
  11608. #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */
  11609. #define FMC_SR_IFS_Pos (2U)
  11610. #define FMC_SR_IFS_Msk (0x1UL << FMC_SR_IFS_Pos) /*!< 0x00000004 */
  11611. #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */
  11612. #define FMC_SR_IREN_Pos (3U)
  11613. #define FMC_SR_IREN_Msk (0x1UL << FMC_SR_IREN_Pos) /*!< 0x00000008 */
  11614. #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */
  11615. #define FMC_SR_ILEN_Pos (4U)
  11616. #define FMC_SR_ILEN_Msk (0x1UL << FMC_SR_ILEN_Pos) /*!< 0x00000010 */
  11617. #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */
  11618. #define FMC_SR_IFEN_Pos (5U)
  11619. #define FMC_SR_IFEN_Msk (0x1UL << FMC_SR_IFEN_Pos) /*!< 0x00000020 */
  11620. #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */
  11621. #define FMC_SR_FEMPT_Pos (6U)
  11622. #define FMC_SR_FEMPT_Msk (0x1UL << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */
  11623. #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */
  11624. /****************** Bit definition for FMC_PMEM register ******************/
  11625. #define FMC_PMEM_MEMSET_Pos (0U)
  11626. #define FMC_PMEM_MEMSET_Msk (0xFFUL << FMC_PMEM_MEMSET_Pos) /*!< 0x000000FF */
  11627. #define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk /*!<MEMSET[7:0] bits (Common memory setup time) */
  11628. #define FMC_PMEM_MEMSET_0 (0x01UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000001 */
  11629. #define FMC_PMEM_MEMSET_1 (0x02UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000002 */
  11630. #define FMC_PMEM_MEMSET_2 (0x04UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000004 */
  11631. #define FMC_PMEM_MEMSET_3 (0x08UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000008 */
  11632. #define FMC_PMEM_MEMSET_4 (0x10UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000010 */
  11633. #define FMC_PMEM_MEMSET_5 (0x20UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000020 */
  11634. #define FMC_PMEM_MEMSET_6 (0x40UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000040 */
  11635. #define FMC_PMEM_MEMSET_7 (0x80UL << FMC_PMEM_MEMSET_Pos) /*!< 0x00000080 */
  11636. #define FMC_PMEM_MEMWAIT_Pos (8U)
  11637. #define FMC_PMEM_MEMWAIT_Msk (0xFFUL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x0000FF00 */
  11638. #define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk /*!<MEMWAIT[7:0] bits (Common memory wait time) */
  11639. #define FMC_PMEM_MEMWAIT_0 (0x01UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000100 */
  11640. #define FMC_PMEM_MEMWAIT_1 (0x02UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000200 */
  11641. #define FMC_PMEM_MEMWAIT_2 (0x04UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000400 */
  11642. #define FMC_PMEM_MEMWAIT_3 (0x08UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000800 */
  11643. #define FMC_PMEM_MEMWAIT_4 (0x10UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00001000 */
  11644. #define FMC_PMEM_MEMWAIT_5 (0x20UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00002000 */
  11645. #define FMC_PMEM_MEMWAIT_6 (0x40UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00004000 */
  11646. #define FMC_PMEM_MEMWAIT_7 (0x80UL << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00008000 */
  11647. #define FMC_PMEM_MEMHOLD_Pos (16U)
  11648. #define FMC_PMEM_MEMHOLD_Msk (0xFFUL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00FF0000 */
  11649. #define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk /*!<MEMHOLD[7:0] bits (Common memory hold time) */
  11650. #define FMC_PMEM_MEMHOLD_0 (0x01UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00010000 */
  11651. #define FMC_PMEM_MEMHOLD_1 (0x02UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00020000 */
  11652. #define FMC_PMEM_MEMHOLD_2 (0x04UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00040000 */
  11653. #define FMC_PMEM_MEMHOLD_3 (0x08UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00080000 */
  11654. #define FMC_PMEM_MEMHOLD_4 (0x10UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00100000 */
  11655. #define FMC_PMEM_MEMHOLD_5 (0x20UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00200000 */
  11656. #define FMC_PMEM_MEMHOLD_6 (0x40UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00400000 */
  11657. #define FMC_PMEM_MEMHOLD_7 (0x80UL << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00800000 */
  11658. #define FMC_PMEM_MEMHIZ_Pos (24U)
  11659. #define FMC_PMEM_MEMHIZ_Msk (0xFFUL << FMC_PMEM_MEMHIZ_Pos) /*!< 0xFF000000 */
  11660. #define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
  11661. #define FMC_PMEM_MEMHIZ_0 (0x01UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x01000000 */
  11662. #define FMC_PMEM_MEMHIZ_1 (0x02UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x02000000 */
  11663. #define FMC_PMEM_MEMHIZ_2 (0x04UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x04000000 */
  11664. #define FMC_PMEM_MEMHIZ_3 (0x08UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x08000000 */
  11665. #define FMC_PMEM_MEMHIZ_4 (0x10UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x10000000 */
  11666. #define FMC_PMEM_MEMHIZ_5 (0x20UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x20000000 */
  11667. #define FMC_PMEM_MEMHIZ_6 (0x40UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x40000000 */
  11668. #define FMC_PMEM_MEMHIZ_7 (0x80UL << FMC_PMEM_MEMHIZ_Pos) /*!< 0x80000000 */
  11669. /****************** Bit definition for FMC_PATT register ******************/
  11670. #define FMC_PATT_ATTSET_Pos (0U)
  11671. #define FMC_PATT_ATTSET_Msk (0xFFUL << FMC_PATT_ATTSET_Pos) /*!< 0x000000FF */
  11672. #define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk /*!<ATTSET[7:0] bits (Attribute memory setup time) */
  11673. #define FMC_PATT_ATTSET_0 (0x01UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000001 */
  11674. #define FMC_PATT_ATTSET_1 (0x02UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000002 */
  11675. #define FMC_PATT_ATTSET_2 (0x04UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000004 */
  11676. #define FMC_PATT_ATTSET_3 (0x08UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000008 */
  11677. #define FMC_PATT_ATTSET_4 (0x10UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000010 */
  11678. #define FMC_PATT_ATTSET_5 (0x20UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000020 */
  11679. #define FMC_PATT_ATTSET_6 (0x40UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000040 */
  11680. #define FMC_PATT_ATTSET_7 (0x80UL << FMC_PATT_ATTSET_Pos) /*!< 0x00000080 */
  11681. #define FMC_PATT_ATTWAIT_Pos (8U)
  11682. #define FMC_PATT_ATTWAIT_Msk (0xFFUL << FMC_PATT_ATTWAIT_Pos) /*!< 0x0000FF00 */
  11683. #define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
  11684. #define FMC_PATT_ATTWAIT_0 (0x01UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000100 */
  11685. #define FMC_PATT_ATTWAIT_1 (0x02UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000200 */
  11686. #define FMC_PATT_ATTWAIT_2 (0x04UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000400 */
  11687. #define FMC_PATT_ATTWAIT_3 (0x08UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000800 */
  11688. #define FMC_PATT_ATTWAIT_4 (0x10UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00001000 */
  11689. #define FMC_PATT_ATTWAIT_5 (0x20UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00002000 */
  11690. #define FMC_PATT_ATTWAIT_6 (0x40UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00004000 */
  11691. #define FMC_PATT_ATTWAIT_7 (0x80UL << FMC_PATT_ATTWAIT_Pos) /*!< 0x00008000 */
  11692. #define FMC_PATT_ATTHOLD_Pos (16U)
  11693. #define FMC_PATT_ATTHOLD_Msk (0xFFUL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00FF0000 */
  11694. #define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
  11695. #define FMC_PATT_ATTHOLD_0 (0x01UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00010000 */
  11696. #define FMC_PATT_ATTHOLD_1 (0x02UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00020000 */
  11697. #define FMC_PATT_ATTHOLD_2 (0x04UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00040000 */
  11698. #define FMC_PATT_ATTHOLD_3 (0x08UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00080000 */
  11699. #define FMC_PATT_ATTHOLD_4 (0x10UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00100000 */
  11700. #define FMC_PATT_ATTHOLD_5 (0x20UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00200000 */
  11701. #define FMC_PATT_ATTHOLD_6 (0x40UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00400000 */
  11702. #define FMC_PATT_ATTHOLD_7 (0x80UL << FMC_PATT_ATTHOLD_Pos) /*!< 0x00800000 */
  11703. #define FMC_PATT_ATTHIZ_Pos (24U)
  11704. #define FMC_PATT_ATTHIZ_Msk (0xFFUL << FMC_PATT_ATTHIZ_Pos) /*!< 0xFF000000 */
  11705. #define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
  11706. #define FMC_PATT_ATTHIZ_0 (0x01UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x01000000 */
  11707. #define FMC_PATT_ATTHIZ_1 (0x02UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x02000000 */
  11708. #define FMC_PATT_ATTHIZ_2 (0x04UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x04000000 */
  11709. #define FMC_PATT_ATTHIZ_3 (0x08UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x08000000 */
  11710. #define FMC_PATT_ATTHIZ_4 (0x10UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x10000000 */
  11711. #define FMC_PATT_ATTHIZ_5 (0x20UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x20000000 */
  11712. #define FMC_PATT_ATTHIZ_6 (0x40UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x40000000 */
  11713. #define FMC_PATT_ATTHIZ_7 (0x80UL << FMC_PATT_ATTHIZ_Pos) /*!< 0x80000000 */
  11714. /****************** Bit definition for FMC_ECCR3 register ******************/
  11715. #define FMC_ECCR3_ECC3_Pos (0U)
  11716. #define FMC_ECCR3_ECC3_Msk (0xFFFFFFFFUL << FMC_ECCR3_ECC3_Pos) /*!< 0xFFFFFFFF */
  11717. #define FMC_ECCR3_ECC3 FMC_ECCR3_ECC3_Msk /*!<ECC result */
  11718. /******************************************************************************/
  11719. /* */
  11720. /* Graphic MMU (GFXMMU) */
  11721. /* */
  11722. /******************************************************************************/
  11723. /****************** Bits definition for GFXMMU_CR register ********************/
  11724. #define GFXMMU_CR_B0OIE_Pos (0U)
  11725. #define GFXMMU_CR_B0OIE_Msk (0x1UL << GFXMMU_CR_B0OIE_Pos) /*!< 0x00000001 */
  11726. #define GFXMMU_CR_B0OIE GFXMMU_CR_B0OIE_Msk /*!< Buffer 0 overflow interrupt enable */
  11727. #define GFXMMU_CR_B1OIE_Pos (1U)
  11728. #define GFXMMU_CR_B1OIE_Msk (0x1UL << GFXMMU_CR_B1OIE_Pos) /*!< 0x00000002 */
  11729. #define GFXMMU_CR_B1OIE GFXMMU_CR_B1OIE_Msk /*!< Buffer 1 overflow interrupt enable */
  11730. #define GFXMMU_CR_B2OIE_Pos (2U)
  11731. #define GFXMMU_CR_B2OIE_Msk (0x1UL << GFXMMU_CR_B2OIE_Pos) /*!< 0x00000004 */
  11732. #define GFXMMU_CR_B2OIE GFXMMU_CR_B2OIE_Msk /*!< Buffer 2 overflow interrupt enable */
  11733. #define GFXMMU_CR_B3OIE_Pos (3U)
  11734. #define GFXMMU_CR_B3OIE_Msk (0x1UL << GFXMMU_CR_B3OIE_Pos) /*!< 0x00000008 */
  11735. #define GFXMMU_CR_B3OIE GFXMMU_CR_B3OIE_Msk /*!< Buffer 3 overflow interrupt enable */
  11736. #define GFXMMU_CR_AMEIE_Pos (4U)
  11737. #define GFXMMU_CR_AMEIE_Msk (0x1UL << GFXMMU_CR_AMEIE_Pos) /*!< 0x00000010 */
  11738. #define GFXMMU_CR_AMEIE GFXMMU_CR_AMEIE_Msk /*!< AHB master error interrupt enable */
  11739. #define GFXMMU_CR_192BM_Pos (6U)
  11740. #define GFXMMU_CR_192BM_Msk (0x1UL << GFXMMU_CR_192BM_Pos) /*!< 0x00000040 */
  11741. #define GFXMMU_CR_192BM GFXMMU_CR_192BM_Msk /*!< 192 block mode */
  11742. #define GFXMMU_CR_CE_Pos (7U)
  11743. #define GFXMMU_CR_CE_Msk (0x1UL << GFXMMU_CR_CE_Pos) /*!< 0x00000080 */
  11744. #define GFXMMU_CR_CE GFXMMU_CR_CE_Msk /*!< Cache Enable */
  11745. #define GFXMMU_CR_CL_Pos (8U)
  11746. #define GFXMMU_CR_CL_Msk (0x1UL << GFXMMU_CR_CL_Pos) /*!< 0x00000100 */
  11747. #define GFXMMU_CR_CL GFXMMU_CR_CL_Msk /*!< Cache Lock */
  11748. #define GFXMMU_CR_CLB_Pos (9U)
  11749. #define GFXMMU_CR_CLB_Msk (0x3UL << GFXMMU_CR_CLB_Pos) /*!< 0x00000600 */
  11750. #define GFXMMU_CR_CLB GFXMMU_CR_CLB_Msk /*!< CLB[1:0]: Cache Lock Buffer */
  11751. #define GFXMMU_CR_CLB_0 (0x1UL << GFXMMU_CR_CLB_Pos) /*!< Cache locked bit 0 */
  11752. #define GFXMMU_CR_CLB_1 (0x2UL << GFXMMU_CR_CLB_Pos) /*!< Cache locked bit 1 */
  11753. #define GFXMMU_CR_FC_Pos (11U)
  11754. #define GFXMMU_CR_FC_Msk (0x1UL << GFXMMU_CR_FC_Pos) /*!< 0x00000800 */
  11755. #define GFXMMU_CR_FC GFXMMU_CR_FC_Msk /*!< Force Caching */
  11756. #define GFXMMU_CR_PD_Pos (12U)
  11757. #define GFXMMU_CR_PD_Msk (0x1UL << GFXMMU_CR_PD_Pos) /*!< 0x00001000 */
  11758. #define GFXMMU_CR_PD GFXMMU_CR_PD_Msk /*!< Prefetch Disable */
  11759. #define GFXMMU_CR_OC_Pos (16U)
  11760. #define GFXMMU_CR_OC_Msk (0x1UL << GFXMMU_CR_OC_Pos) /*!< 0x00010000 */
  11761. #define GFXMMU_CR_OC GFXMMU_CR_OC_Msk /*!< Outer Cachability */
  11762. #define GFXMMU_CR_OB_Pos (17U)
  11763. #define GFXMMU_CR_OB_Msk (0x1UL << GFXMMU_CR_OB_Pos) /*!< 0x00020000 */
  11764. #define GFXMMU_CR_OB GFXMMU_CR_OB_Msk /*!< Outer Bufferability */
  11765. /****************** Bits definition for GFXMMU_SR register ********************/
  11766. #define GFXMMU_SR_B0OF_Pos (0U)
  11767. #define GFXMMU_SR_B0OF_Msk (0x1UL << GFXMMU_SR_B0OF_Pos) /*!< 0x00000001 */
  11768. #define GFXMMU_SR_B0OF GFXMMU_SR_B0OF_Msk /*!< Buffer 0 overflow flag */
  11769. #define GFXMMU_SR_B1OF_Pos (1U)
  11770. #define GFXMMU_SR_B1OF_Msk (0x1UL << GFXMMU_SR_B1OF_Pos) /*!< 0x00000002 */
  11771. #define GFXMMU_SR_B1OF GFXMMU_SR_B1OF_Msk /*!< Buffer 1 overflow flag */
  11772. #define GFXMMU_SR_B2OF_Pos (2U)
  11773. #define GFXMMU_SR_B2OF_Msk (0x1UL << GFXMMU_SR_B2OF_Pos) /*!< 0x00000004 */
  11774. #define GFXMMU_SR_B2OF GFXMMU_SR_B2OF_Msk /*!< Buffer 2 overflow flag */
  11775. #define GFXMMU_SR_B3OF_Pos (3U)
  11776. #define GFXMMU_SR_B3OF_Msk (0x1UL << GFXMMU_SR_B3OF_Pos) /*!< 0x00000008 */
  11777. #define GFXMMU_SR_B3OF GFXMMU_SR_B3OF_Msk /*!< Buffer 3 overflow flag */
  11778. #define GFXMMU_SR_AMEF_Pos (4U)
  11779. #define GFXMMU_SR_AMEF_Msk (0x1UL << GFXMMU_SR_AMEF_Pos) /*!< 0x00000010 */
  11780. #define GFXMMU_SR_AMEF GFXMMU_SR_AMEF_Msk /*!< AHB master error flag */
  11781. /****************** Bits definition for GFXMMU_FCR register *******************/
  11782. #define GFXMMU_FCR_CB0OF_Pos (0U)
  11783. #define GFXMMU_FCR_CB0OF_Msk (0x1UL << GFXMMU_FCR_CB0OF_Pos) /*!< 0x00000001 */
  11784. #define GFXMMU_FCR_CB0OF GFXMMU_FCR_CB0OF_Msk /*!< Clear buffer 0 overflow flag */
  11785. #define GFXMMU_FCR_CB1OF_Pos (1U)
  11786. #define GFXMMU_FCR_CB1OF_Msk (0x1UL << GFXMMU_FCR_CB1OF_Pos) /*!< 0x00000002 */
  11787. #define GFXMMU_FCR_CB1OF GFXMMU_FCR_CB1OF_Msk /*!< Clear buffer 1 overflow flag */
  11788. #define GFXMMU_FCR_CB2OF_Pos (2U)
  11789. #define GFXMMU_FCR_CB2OF_Msk (0x1UL << GFXMMU_FCR_CB2OF_Pos) /*!< 0x00000004 */
  11790. #define GFXMMU_FCR_CB2OF GFXMMU_FCR_CB2OF_Msk /*!< Clear buffer 2 overflow flag */
  11791. #define GFXMMU_FCR_CB3OF_Pos (3U)
  11792. #define GFXMMU_FCR_CB3OF_Msk (0x1UL << GFXMMU_FCR_CB3OF_Pos) /*!< 0x00000008 */
  11793. #define GFXMMU_FCR_CB3OF GFXMMU_FCR_CB3OF_Msk /*!< Clear buffer 3 overflow flag */
  11794. #define GFXMMU_FCR_CAMEF_Pos (4U)
  11795. #define GFXMMU_FCR_CAMEF_Msk (0x1UL << GFXMMU_FCR_CAMEF_Pos) /*!< 0x00000010 */
  11796. #define GFXMMU_FCR_CAMEF GFXMMU_FCR_CAMEF_Msk /*!< Clear AHB master error flag */
  11797. /****************** Bits definition for GFXMMU_CCR register *******************/
  11798. #define GFXMMU_CCR_FF_Pos (0U)
  11799. #define GFXMMU_CCR_FF_Msk (0x1UL << GFXMMU_CCR_FF_Pos) /*!< 0x00000001 */
  11800. #define GFXMMU_CCR_FF GFXMMU_CCR_FF_Msk /*!< Clear buffer 0 overflow flag */
  11801. #define GFXMMU_CCR_FI_Pos (1U)
  11802. #define GFXMMU_CCR_FI_Msk (0x1UL << GFXMMU_CCR_FI_Pos) /*!< 0x00000002 */
  11803. #define GFXMMU_CCR_FI GFXMMU_CCR_FI_Msk /*!< Clear buffer 1 overflow flag */
  11804. /****************** Bits definition for GFXMMU_DVR register *******************/
  11805. #define GFXMMU_DVR_DV_Pos (0U)
  11806. #define GFXMMU_DVR_DV_Msk (0xFFFFFFFFUL << GFXMMU_DVR_DV_Pos) /*!< 0xFFFFFFFF */
  11807. #define GFXMMU_DVR_DV GFXMMU_DVR_DV_Msk /*!< DV[31:0] bits (Default value) */
  11808. /****************** Bits definition for GFXMMU_B0CR register ******************/
  11809. #define GFXMMU_B0CR_PBO_Pos (4U)
  11810. #define GFXMMU_B0CR_PBO_Msk (0x7FFFFUL << GFXMMU_B0CR_PBO_Pos) /*!< 0x007FFFF0 */
  11811. #define GFXMMU_B0CR_PBO GFXMMU_B0CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  11812. #define GFXMMU_B0CR_PBBA_Pos (23U)
  11813. #define GFXMMU_B0CR_PBBA_Msk (0x1FFUL << GFXMMU_B0CR_PBBA_Pos) /*!< 0xFF800000 */
  11814. #define GFXMMU_B0CR_PBBA GFXMMU_B0CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  11815. /****************** Bits definition for GFXMMU_B1CR register ******************/
  11816. #define GFXMMU_B1CR_PBO_Pos (4U)
  11817. #define GFXMMU_B1CR_PBO_Msk (0x7FFFFUL << GFXMMU_B1CR_PBO_Pos) /*!< 0x007FFFF0 */
  11818. #define GFXMMU_B1CR_PBO GFXMMU_B1CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  11819. #define GFXMMU_B1CR_PBBA_Pos (23U)
  11820. #define GFXMMU_B1CR_PBBA_Msk (0x1FFUL << GFXMMU_B1CR_PBBA_Pos) /*!< 0xFF800000 */
  11821. #define GFXMMU_B1CR_PBBA GFXMMU_B1CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  11822. /****************** Bits definition for GFXMMU_B2CR register ******************/
  11823. #define GFXMMU_B2CR_PBO_Pos (4U)
  11824. #define GFXMMU_B2CR_PBO_Msk (0x7FFFFUL << GFXMMU_B2CR_PBO_Pos) /*!< 0x007FFFF0 */
  11825. #define GFXMMU_B2CR_PBO GFXMMU_B2CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  11826. #define GFXMMU_B2CR_PBBA_Pos (23U)
  11827. #define GFXMMU_B2CR_PBBA_Msk (0x1FFUL << GFXMMU_B2CR_PBBA_Pos) /*!< 0xFF800000 */
  11828. #define GFXMMU_B2CR_PBBA GFXMMU_B2CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  11829. /****************** Bits definition for GFXMMU_B3CR register ******************/
  11830. #define GFXMMU_B3CR_PBO_Pos (4U)
  11831. #define GFXMMU_B3CR_PBO_Msk (0x7FFFFUL << GFXMMU_B3CR_PBO_Pos) /*!< 0x007FFFF0 */
  11832. #define GFXMMU_B3CR_PBO GFXMMU_B3CR_PBO_Msk /*!< PB0[22:4] bits (Physical buffer offset) */
  11833. #define GFXMMU_B3CR_PBBA_Pos (23U)
  11834. #define GFXMMU_B3CR_PBBA_Msk (0x1FFUL << GFXMMU_B3CR_PBBA_Pos) /*!< 0xFF800000 */
  11835. #define GFXMMU_B3CR_PBBA GFXMMU_B3CR_PBBA_Msk /*!< PBBA[31:23] bits (Physical buffer base address) */
  11836. /****************** Bits definition for GFXMMU_LUTxL register *****************/
  11837. #define GFXMMU_LUTxL_EN_Pos (0U)
  11838. #define GFXMMU_LUTxL_EN_Msk (0x1UL << GFXMMU_LUTxL_EN_Pos) /*!< 0x00000001 */
  11839. #define GFXMMU_LUTxL_EN GFXMMU_LUTxL_EN_Msk /*!< Enable */
  11840. #define GFXMMU_LUTxL_FVB_Pos (8U)
  11841. #define GFXMMU_LUTxL_FVB_Msk (0xFFUL << GFXMMU_LUTxL_FVB_Pos) /*!< 0x0000FF00 */
  11842. #define GFXMMU_LUTxL_FVB GFXMMU_LUTxL_FVB_Msk /*!< FVB[7:0] bits (First visible block) */
  11843. #define GFXMMU_LUTxL_LVB_Pos (16U)
  11844. #define GFXMMU_LUTxL_LVB_Msk (0xFFUL << GFXMMU_LUTxL_LVB_Pos) /*!< 0x00FF0000 */
  11845. #define GFXMMU_LUTxL_LVB GFXMMU_LUTxL_LVB_Msk /*!< LVB[7:0] bits (Last visible block) */
  11846. /****************** Bits definition for GFXMMU_LUTxH register *****************/
  11847. #define GFXMMU_LUTxH_LO_Pos (4U)
  11848. #define GFXMMU_LUTxH_LO_Msk (0x3FFFFUL << GFXMMU_LUTxH_LO_Pos) /*!< 0x003FFFF0 */
  11849. #define GFXMMU_LUTxH_LO GFXMMU_LUTxH_LO_Msk /*!< LO[21:4] bits (Line offset) */
  11850. /******************************************************************************/
  11851. /* */
  11852. /* General Purpose IOs (GPIO) */
  11853. /* */
  11854. /******************************************************************************/
  11855. /****************** Bits definition for GPIO_MODER register *****************/
  11856. #define GPIO_MODER_MODE0_Pos (0U)
  11857. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  11858. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  11859. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  11860. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  11861. #define GPIO_MODER_MODE1_Pos (2U)
  11862. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  11863. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  11864. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  11865. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  11866. #define GPIO_MODER_MODE2_Pos (4U)
  11867. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  11868. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  11869. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  11870. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  11871. #define GPIO_MODER_MODE3_Pos (6U)
  11872. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  11873. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  11874. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  11875. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  11876. #define GPIO_MODER_MODE4_Pos (8U)
  11877. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  11878. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  11879. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  11880. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  11881. #define GPIO_MODER_MODE5_Pos (10U)
  11882. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  11883. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  11884. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  11885. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  11886. #define GPIO_MODER_MODE6_Pos (12U)
  11887. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  11888. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  11889. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  11890. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  11891. #define GPIO_MODER_MODE7_Pos (14U)
  11892. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  11893. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  11894. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  11895. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  11896. #define GPIO_MODER_MODE8_Pos (16U)
  11897. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  11898. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  11899. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  11900. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  11901. #define GPIO_MODER_MODE9_Pos (18U)
  11902. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  11903. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  11904. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  11905. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  11906. #define GPIO_MODER_MODE10_Pos (20U)
  11907. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  11908. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  11909. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  11910. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  11911. #define GPIO_MODER_MODE11_Pos (22U)
  11912. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  11913. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  11914. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  11915. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  11916. #define GPIO_MODER_MODE12_Pos (24U)
  11917. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  11918. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  11919. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  11920. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  11921. #define GPIO_MODER_MODE13_Pos (26U)
  11922. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  11923. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  11924. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  11925. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  11926. #define GPIO_MODER_MODE14_Pos (28U)
  11927. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  11928. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  11929. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  11930. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  11931. #define GPIO_MODER_MODE15_Pos (30U)
  11932. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  11933. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  11934. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  11935. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  11936. /****************** Bits definition for GPIO_OTYPER register ****************/
  11937. #define GPIO_OTYPER_OT0_Pos (0U)
  11938. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  11939. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  11940. #define GPIO_OTYPER_OT1_Pos (1U)
  11941. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  11942. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  11943. #define GPIO_OTYPER_OT2_Pos (2U)
  11944. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  11945. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  11946. #define GPIO_OTYPER_OT3_Pos (3U)
  11947. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  11948. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  11949. #define GPIO_OTYPER_OT4_Pos (4U)
  11950. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  11951. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  11952. #define GPIO_OTYPER_OT5_Pos (5U)
  11953. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  11954. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  11955. #define GPIO_OTYPER_OT6_Pos (6U)
  11956. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  11957. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  11958. #define GPIO_OTYPER_OT7_Pos (7U)
  11959. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  11960. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  11961. #define GPIO_OTYPER_OT8_Pos (8U)
  11962. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  11963. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  11964. #define GPIO_OTYPER_OT9_Pos (9U)
  11965. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  11966. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  11967. #define GPIO_OTYPER_OT10_Pos (10U)
  11968. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  11969. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  11970. #define GPIO_OTYPER_OT11_Pos (11U)
  11971. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  11972. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  11973. #define GPIO_OTYPER_OT12_Pos (12U)
  11974. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  11975. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  11976. #define GPIO_OTYPER_OT13_Pos (13U)
  11977. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  11978. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  11979. #define GPIO_OTYPER_OT14_Pos (14U)
  11980. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  11981. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  11982. #define GPIO_OTYPER_OT15_Pos (15U)
  11983. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  11984. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  11985. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  11986. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  11987. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  11988. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  11989. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  11990. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  11991. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  11992. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  11993. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  11994. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  11995. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  11996. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  11997. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  11998. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  11999. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  12000. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  12001. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  12002. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  12003. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  12004. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  12005. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  12006. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  12007. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  12008. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  12009. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  12010. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  12011. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  12012. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  12013. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  12014. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  12015. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  12016. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  12017. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  12018. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  12019. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  12020. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  12021. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  12022. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  12023. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  12024. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  12025. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  12026. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  12027. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  12028. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  12029. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  12030. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  12031. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  12032. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  12033. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  12034. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  12035. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  12036. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  12037. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  12038. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  12039. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  12040. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  12041. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  12042. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  12043. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  12044. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  12045. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  12046. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  12047. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  12048. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  12049. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  12050. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  12051. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  12052. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  12053. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  12054. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  12055. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  12056. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  12057. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  12058. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  12059. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  12060. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  12061. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  12062. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  12063. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  12064. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  12065. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  12066. /****************** Bits definition for GPIO_PUPDR register *****************/
  12067. #define GPIO_PUPDR_PUPD0_Pos (0U)
  12068. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  12069. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  12070. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  12071. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  12072. #define GPIO_PUPDR_PUPD1_Pos (2U)
  12073. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  12074. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  12075. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  12076. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  12077. #define GPIO_PUPDR_PUPD2_Pos (4U)
  12078. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  12079. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  12080. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  12081. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  12082. #define GPIO_PUPDR_PUPD3_Pos (6U)
  12083. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  12084. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  12085. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  12086. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  12087. #define GPIO_PUPDR_PUPD4_Pos (8U)
  12088. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  12089. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  12090. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  12091. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  12092. #define GPIO_PUPDR_PUPD5_Pos (10U)
  12093. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  12094. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  12095. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  12096. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  12097. #define GPIO_PUPDR_PUPD6_Pos (12U)
  12098. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  12099. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  12100. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  12101. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  12102. #define GPIO_PUPDR_PUPD7_Pos (14U)
  12103. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  12104. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  12105. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  12106. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  12107. #define GPIO_PUPDR_PUPD8_Pos (16U)
  12108. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  12109. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  12110. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  12111. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  12112. #define GPIO_PUPDR_PUPD9_Pos (18U)
  12113. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  12114. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  12115. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  12116. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  12117. #define GPIO_PUPDR_PUPD10_Pos (20U)
  12118. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  12119. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  12120. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  12121. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  12122. #define GPIO_PUPDR_PUPD11_Pos (22U)
  12123. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  12124. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  12125. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  12126. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  12127. #define GPIO_PUPDR_PUPD12_Pos (24U)
  12128. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  12129. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  12130. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  12131. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  12132. #define GPIO_PUPDR_PUPD13_Pos (26U)
  12133. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  12134. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  12135. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  12136. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  12137. #define GPIO_PUPDR_PUPD14_Pos (28U)
  12138. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  12139. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  12140. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  12141. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  12142. #define GPIO_PUPDR_PUPD15_Pos (30U)
  12143. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  12144. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  12145. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  12146. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  12147. /****************** Bits definition for GPIO_IDR register *******************/
  12148. #define GPIO_IDR_ID0_Pos (0U)
  12149. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  12150. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  12151. #define GPIO_IDR_ID1_Pos (1U)
  12152. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  12153. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  12154. #define GPIO_IDR_ID2_Pos (2U)
  12155. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  12156. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  12157. #define GPIO_IDR_ID3_Pos (3U)
  12158. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  12159. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  12160. #define GPIO_IDR_ID4_Pos (4U)
  12161. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  12162. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  12163. #define GPIO_IDR_ID5_Pos (5U)
  12164. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  12165. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  12166. #define GPIO_IDR_ID6_Pos (6U)
  12167. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  12168. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  12169. #define GPIO_IDR_ID7_Pos (7U)
  12170. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  12171. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  12172. #define GPIO_IDR_ID8_Pos (8U)
  12173. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  12174. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  12175. #define GPIO_IDR_ID9_Pos (9U)
  12176. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  12177. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  12178. #define GPIO_IDR_ID10_Pos (10U)
  12179. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  12180. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  12181. #define GPIO_IDR_ID11_Pos (11U)
  12182. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  12183. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  12184. #define GPIO_IDR_ID12_Pos (12U)
  12185. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  12186. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  12187. #define GPIO_IDR_ID13_Pos (13U)
  12188. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  12189. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  12190. #define GPIO_IDR_ID14_Pos (14U)
  12191. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  12192. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  12193. #define GPIO_IDR_ID15_Pos (15U)
  12194. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  12195. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  12196. /****************** Bits definition for GPIO_ODR register *******************/
  12197. #define GPIO_ODR_OD0_Pos (0U)
  12198. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  12199. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  12200. #define GPIO_ODR_OD1_Pos (1U)
  12201. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  12202. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  12203. #define GPIO_ODR_OD2_Pos (2U)
  12204. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  12205. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  12206. #define GPIO_ODR_OD3_Pos (3U)
  12207. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  12208. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  12209. #define GPIO_ODR_OD4_Pos (4U)
  12210. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  12211. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  12212. #define GPIO_ODR_OD5_Pos (5U)
  12213. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  12214. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  12215. #define GPIO_ODR_OD6_Pos (6U)
  12216. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  12217. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  12218. #define GPIO_ODR_OD7_Pos (7U)
  12219. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  12220. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  12221. #define GPIO_ODR_OD8_Pos (8U)
  12222. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  12223. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  12224. #define GPIO_ODR_OD9_Pos (9U)
  12225. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  12226. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  12227. #define GPIO_ODR_OD10_Pos (10U)
  12228. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  12229. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  12230. #define GPIO_ODR_OD11_Pos (11U)
  12231. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  12232. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  12233. #define GPIO_ODR_OD12_Pos (12U)
  12234. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  12235. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  12236. #define GPIO_ODR_OD13_Pos (13U)
  12237. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  12238. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  12239. #define GPIO_ODR_OD14_Pos (14U)
  12240. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  12241. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  12242. #define GPIO_ODR_OD15_Pos (15U)
  12243. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  12244. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  12245. /****************** Bits definition for GPIO_BSRR register ******************/
  12246. #define GPIO_BSRR_BS0_Pos (0U)
  12247. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  12248. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  12249. #define GPIO_BSRR_BS1_Pos (1U)
  12250. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  12251. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  12252. #define GPIO_BSRR_BS2_Pos (2U)
  12253. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  12254. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  12255. #define GPIO_BSRR_BS3_Pos (3U)
  12256. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  12257. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  12258. #define GPIO_BSRR_BS4_Pos (4U)
  12259. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  12260. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  12261. #define GPIO_BSRR_BS5_Pos (5U)
  12262. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  12263. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  12264. #define GPIO_BSRR_BS6_Pos (6U)
  12265. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  12266. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  12267. #define GPIO_BSRR_BS7_Pos (7U)
  12268. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  12269. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  12270. #define GPIO_BSRR_BS8_Pos (8U)
  12271. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  12272. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  12273. #define GPIO_BSRR_BS9_Pos (9U)
  12274. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  12275. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  12276. #define GPIO_BSRR_BS10_Pos (10U)
  12277. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  12278. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  12279. #define GPIO_BSRR_BS11_Pos (11U)
  12280. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  12281. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  12282. #define GPIO_BSRR_BS12_Pos (12U)
  12283. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  12284. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  12285. #define GPIO_BSRR_BS13_Pos (13U)
  12286. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  12287. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  12288. #define GPIO_BSRR_BS14_Pos (14U)
  12289. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  12290. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  12291. #define GPIO_BSRR_BS15_Pos (15U)
  12292. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  12293. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  12294. #define GPIO_BSRR_BR0_Pos (16U)
  12295. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  12296. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  12297. #define GPIO_BSRR_BR1_Pos (17U)
  12298. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  12299. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  12300. #define GPIO_BSRR_BR2_Pos (18U)
  12301. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  12302. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  12303. #define GPIO_BSRR_BR3_Pos (19U)
  12304. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  12305. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  12306. #define GPIO_BSRR_BR4_Pos (20U)
  12307. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  12308. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  12309. #define GPIO_BSRR_BR5_Pos (21U)
  12310. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  12311. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  12312. #define GPIO_BSRR_BR6_Pos (22U)
  12313. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  12314. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  12315. #define GPIO_BSRR_BR7_Pos (23U)
  12316. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  12317. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  12318. #define GPIO_BSRR_BR8_Pos (24U)
  12319. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  12320. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  12321. #define GPIO_BSRR_BR9_Pos (25U)
  12322. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  12323. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  12324. #define GPIO_BSRR_BR10_Pos (26U)
  12325. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  12326. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  12327. #define GPIO_BSRR_BR11_Pos (27U)
  12328. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  12329. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  12330. #define GPIO_BSRR_BR12_Pos (28U)
  12331. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  12332. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  12333. #define GPIO_BSRR_BR13_Pos (29U)
  12334. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  12335. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  12336. #define GPIO_BSRR_BR14_Pos (30U)
  12337. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  12338. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  12339. #define GPIO_BSRR_BR15_Pos (31U)
  12340. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  12341. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  12342. /****************** Bit definition for GPIO_LCKR register *********************/
  12343. #define GPIO_LCKR_LCK0_Pos (0U)
  12344. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  12345. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  12346. #define GPIO_LCKR_LCK1_Pos (1U)
  12347. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  12348. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  12349. #define GPIO_LCKR_LCK2_Pos (2U)
  12350. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  12351. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  12352. #define GPIO_LCKR_LCK3_Pos (3U)
  12353. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  12354. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  12355. #define GPIO_LCKR_LCK4_Pos (4U)
  12356. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  12357. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  12358. #define GPIO_LCKR_LCK5_Pos (5U)
  12359. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  12360. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  12361. #define GPIO_LCKR_LCK6_Pos (6U)
  12362. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  12363. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  12364. #define GPIO_LCKR_LCK7_Pos (7U)
  12365. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  12366. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  12367. #define GPIO_LCKR_LCK8_Pos (8U)
  12368. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  12369. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  12370. #define GPIO_LCKR_LCK9_Pos (9U)
  12371. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  12372. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  12373. #define GPIO_LCKR_LCK10_Pos (10U)
  12374. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  12375. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  12376. #define GPIO_LCKR_LCK11_Pos (11U)
  12377. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  12378. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  12379. #define GPIO_LCKR_LCK12_Pos (12U)
  12380. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  12381. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  12382. #define GPIO_LCKR_LCK13_Pos (13U)
  12383. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  12384. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  12385. #define GPIO_LCKR_LCK14_Pos (14U)
  12386. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  12387. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  12388. #define GPIO_LCKR_LCK15_Pos (15U)
  12389. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  12390. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  12391. #define GPIO_LCKR_LCKK_Pos (16U)
  12392. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  12393. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  12394. /****************** Bit definition for GPIO_AFRL register *********************/
  12395. #define GPIO_AFRL_AFSEL0_Pos (0U)
  12396. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  12397. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  12398. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  12399. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  12400. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  12401. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  12402. #define GPIO_AFRL_AFSEL1_Pos (4U)
  12403. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  12404. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  12405. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  12406. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  12407. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  12408. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  12409. #define GPIO_AFRL_AFSEL2_Pos (8U)
  12410. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  12411. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  12412. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  12413. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  12414. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  12415. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  12416. #define GPIO_AFRL_AFSEL3_Pos (12U)
  12417. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  12418. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  12419. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  12420. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  12421. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  12422. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  12423. #define GPIO_AFRL_AFSEL4_Pos (16U)
  12424. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  12425. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  12426. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  12427. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  12428. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  12429. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  12430. #define GPIO_AFRL_AFSEL5_Pos (20U)
  12431. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  12432. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  12433. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  12434. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  12435. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  12436. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  12437. #define GPIO_AFRL_AFSEL6_Pos (24U)
  12438. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  12439. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  12440. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  12441. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  12442. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  12443. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  12444. #define GPIO_AFRL_AFSEL7_Pos (28U)
  12445. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  12446. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  12447. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  12448. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  12449. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  12450. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  12451. /****************** Bit definition for GPIO_AFRH register *********************/
  12452. #define GPIO_AFRH_AFSEL8_Pos (0U)
  12453. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  12454. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  12455. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  12456. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  12457. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  12458. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  12459. #define GPIO_AFRH_AFSEL9_Pos (4U)
  12460. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  12461. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  12462. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  12463. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  12464. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  12465. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  12466. #define GPIO_AFRH_AFSEL10_Pos (8U)
  12467. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  12468. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  12469. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  12470. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  12471. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  12472. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  12473. #define GPIO_AFRH_AFSEL11_Pos (12U)
  12474. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  12475. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  12476. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  12477. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  12478. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  12479. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  12480. #define GPIO_AFRH_AFSEL12_Pos (16U)
  12481. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  12482. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  12483. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  12484. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  12485. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  12486. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  12487. #define GPIO_AFRH_AFSEL13_Pos (20U)
  12488. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  12489. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  12490. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  12491. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  12492. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  12493. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  12494. #define GPIO_AFRH_AFSEL14_Pos (24U)
  12495. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  12496. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  12497. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  12498. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  12499. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  12500. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  12501. #define GPIO_AFRH_AFSEL15_Pos (28U)
  12502. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  12503. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  12504. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  12505. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  12506. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  12507. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  12508. /****************** Bits definition for GPIO_BRR register ******************/
  12509. #define GPIO_BRR_BR0_Pos (0U)
  12510. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  12511. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  12512. #define GPIO_BRR_BR1_Pos (1U)
  12513. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  12514. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  12515. #define GPIO_BRR_BR2_Pos (2U)
  12516. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  12517. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  12518. #define GPIO_BRR_BR3_Pos (3U)
  12519. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  12520. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  12521. #define GPIO_BRR_BR4_Pos (4U)
  12522. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  12523. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  12524. #define GPIO_BRR_BR5_Pos (5U)
  12525. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  12526. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  12527. #define GPIO_BRR_BR6_Pos (6U)
  12528. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  12529. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  12530. #define GPIO_BRR_BR7_Pos (7U)
  12531. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  12532. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  12533. #define GPIO_BRR_BR8_Pos (8U)
  12534. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  12535. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  12536. #define GPIO_BRR_BR9_Pos (9U)
  12537. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  12538. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  12539. #define GPIO_BRR_BR10_Pos (10U)
  12540. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  12541. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  12542. #define GPIO_BRR_BR11_Pos (11U)
  12543. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  12544. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  12545. #define GPIO_BRR_BR12_Pos (12U)
  12546. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  12547. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  12548. #define GPIO_BRR_BR13_Pos (13U)
  12549. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  12550. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  12551. #define GPIO_BRR_BR14_Pos (14U)
  12552. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  12553. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  12554. #define GPIO_BRR_BR15_Pos (15U)
  12555. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  12556. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  12557. /****************** Bits definition for GPIO_HSLVR register ******************/
  12558. #define GPIO_HSLVR_HSLV0_Pos (0U)
  12559. #define GPIO_HSLVR_HSLV0_Msk (0x1UL << GPIO_HSLVR_HSLV0_Pos) /*!< 0x00000001 */
  12560. #define GPIO_HSLVR_HSLV0 GPIO_HSLVR_HSLV0_Msk
  12561. #define GPIO_HSLVR_HSLV1_Pos (1U)
  12562. #define GPIO_HSLVR_HSLV1_Msk (0x1UL << GPIO_HSLVR_HSLV1_Pos) /*!< 0x00000002 */
  12563. #define GPIO_HSLVR_HSLV1 GPIO_HSLVR_HSLV1_Msk
  12564. #define GPIO_HSLVR_HSLV2_Pos (2U)
  12565. #define GPIO_HSLVR_HSLV2_Msk (0x1UL << GPIO_HSLVR_HSLV2_Pos) /*!< 0x00000004 */
  12566. #define GPIO_HSLVR_HSLV2 GPIO_HSLVR_HSLV2_Msk
  12567. #define GPIO_HSLVR_HSLV3_Pos (3U)
  12568. #define GPIO_HSLVR_HSLV3_Msk (0x1UL << GPIO_HSLVR_HSLV3_Pos) /*!< 0x00000008 */
  12569. #define GPIO_HSLVR_HSLV3 GPIO_HSLVR_HSLV3_Msk
  12570. #define GPIO_HSLVR_HSLV4_Pos (4U)
  12571. #define GPIO_HSLVR_HSLV4_Msk (0x1UL << GPIO_HSLVR_HSLV4_Pos) /*!< 0x00000010 */
  12572. #define GPIO_HSLVR_HSLV4 GPIO_HSLVR_HSLV4_Msk
  12573. #define GPIO_HSLVR_HSLV5_Pos (5U)
  12574. #define GPIO_HSLVR_HSLV5_Msk (0x1UL << GPIO_HSLVR_HSLV5_Pos) /*!< 0x00000020 */
  12575. #define GPIO_HSLVR_HSLV5 GPIO_HSLVR_HSLV5_Msk
  12576. #define GPIO_HSLVR_HSLV6_Pos (6U)
  12577. #define GPIO_HSLVR_HSLV6_Msk (0x1UL << GPIO_HSLVR_HSLV6_Pos) /*!< 0x00000040 */
  12578. #define GPIO_HSLVR_HSLV6 GPIO_HSLVR_HSLV6_Msk
  12579. #define GPIO_HSLVR_HSLV7_Pos (7U)
  12580. #define GPIO_HSLVR_HSLV7_Msk (0x1UL << GPIO_HSLVR_HSLV7_Pos) /*!< 0x00000080 */
  12581. #define GPIO_HSLVR_HSLV7 GPIO_HSLVR_HSLV7_Msk
  12582. #define GPIO_HSLVR_HSLV8_Pos (8U)
  12583. #define GPIO_HSLVR_HSLV8_Msk (0x1UL << GPIO_HSLVR_HSLV8_Pos) /*!< 0x00000100 */
  12584. #define GPIO_HSLVR_HSLV8 GPIO_HSLVR_HSLV8_Msk
  12585. #define GPIO_HSLVR_HSLV9_Pos (9U)
  12586. #define GPIO_HSLVR_HSLV9_Msk (0x1UL << GPIO_HSLVR_HSLV9_Pos) /*!< 0x00000200 */
  12587. #define GPIO_HSLVR_HSLV9 GPIO_HSLVR_HSLV9_Msk
  12588. #define GPIO_HSLVR_HSLV10_Pos (10U)
  12589. #define GPIO_HSLVR_HSLV10_Msk (0x1UL << GPIO_HSLVR_HSLV10_Pos) /*!< 0x00000400 */
  12590. #define GPIO_HSLVR_HSLV10 GPIO_HSLVR_HSLV10_Msk
  12591. #define GPIO_HSLVR_HSLV11_Pos (11U)
  12592. #define GPIO_HSLVR_HSLV11_Msk (x1UL << GPIO_HSLVR_HSLV11_Pos) /*!< 0x00000800 */
  12593. #define GPIO_HSLVR_HSLV11 GPIO_HSLVR_HSLV11_Msk
  12594. #define GPIO_HSLVR_HSLV12_Pos (12U)
  12595. #define GPIO_HSLVR_HSLV12_Msk (0x1UL << GPIO_HSLVR_HSLV12_Pos) /*!< 0x00001000 */
  12596. #define GPIO_HSLVR_HSLV12 GPIO_HSLVR_HSLV12_Msk
  12597. #define GPIO_HSLVR_HSLV13_Pos (13U)
  12598. #define GPIO_HSLVR_HSLV13_Msk (0x1UL << GPIO_HSLVR_HSLV13_Pos) /*!< 0x00002000 */
  12599. #define GPIO_HSLVR_HSLV13 GPIO_HSLVR_HSLV13_Msk
  12600. #define GPIO_HSLVR_HSLV14_Pos (14U)
  12601. #define GPIO_HSLVR_HSLV14_Msk (0x1UL << GPIO_HSLVR_HSLV14_Pos) /*!< 0x00004000 */
  12602. #define GPIO_HSLVR_HSLV14 GPIO_HSLVR_HSLV14_Msk
  12603. #define GPIO_HSLVR_HSLV15_Pos (15U)
  12604. #define GPIO_HSLVR_HSLV15_Msk (0x1UL << GPIO_HSLVR_HSLV15_Pos) /*!< 0x00008000 */
  12605. #define GPIO_HSLVR_HSLV15 GPIO_HSLVR_HSLV15_Msk
  12606. /****************** Bits definition for GPIO_SECCFGR register ******************/
  12607. #define GPIO_SECCFGR_SEC0_Pos (0U)
  12608. #define GPIO_SECCFGR_SEC0_Msk (0x1UL << GPIO_SECCFGR_SEC0_Pos) /*!< 0x00000001 */
  12609. #define GPIO_SECCFGR_SEC0 GPIO_SECCFGR_SEC0_Msk
  12610. #define GPIO_SECCFGR_SEC1_Pos (1U)
  12611. #define GPIO_SECCFGR_SEC1_Msk (0x1UL << GPIO_SECCFGR_SEC1_Pos) /*!< 0x00000002 */
  12612. #define GPIO_SECCFGR_SEC1 GPIO_SECCFGR_SEC1_Msk
  12613. #define GPIO_SECCFGR_SEC2_Pos (2U)
  12614. #define GPIO_SECCFGR_SEC2_Msk (0x1UL << GPIO_SECCFGR_SEC2_Pos) /*!< 0x00000004 */
  12615. #define GPIO_SECCFGR_SEC2 GPIO_SECCFGR_SEC2_Msk
  12616. #define GPIO_SECCFGR_SEC3_Pos (3U)
  12617. #define GPIO_SECCFGR_SEC3_Msk (0x1UL << GPIO_SECCFGR_SEC3_Pos) /*!< 0x00000008 */
  12618. #define GPIO_SECCFGR_SEC3 GPIO_SECCFGR_SEC3_Msk
  12619. #define GPIO_SECCFGR_SEC4_Pos (4U)
  12620. #define GPIO_SECCFGR_SEC4_Msk (0x1UL << GPIO_SECCFGR_SEC4_Pos) /*!< 0x00000010 */
  12621. #define GPIO_SECCFGR_SEC4 GPIO_SECCFGR_SEC4_Msk
  12622. #define GPIO_SECCFGR_SEC5_Pos (5U)
  12623. #define GPIO_SECCFGR_SEC5_Msk (0x1UL << GPIO_SECCFGR_SEC5_Pos) /*!< 0x00000020 */
  12624. #define GPIO_SECCFGR_SEC5 GPIO_SECCFGR_SEC5_Msk
  12625. #define GPIO_SECCFGR_SEC6_Pos (6U)
  12626. #define GPIO_SECCFGR_SEC6_Msk (0x1UL << GPIO_SECCFGR_SEC6_Pos) /*!< 0x00000040 */
  12627. #define GPIO_SECCFGR_SEC6 GPIO_SECCFGR_SEC6_Msk
  12628. #define GPIO_SECCFGR_SEC7_Pos (7U)
  12629. #define GPIO_SECCFGR_SEC7_Msk (0x1UL << GPIO_SECCFGR_SEC7_Pos) /*!< 0x00000080 */
  12630. #define GPIO_SECCFGR_SEC7 GPIO_SECCFGR_SEC7_Msk
  12631. #define GPIO_SECCFGR_SEC8_Pos (8U)
  12632. #define GPIO_SECCFGR_SEC8_Msk (0x1UL << GPIO_SECCFGR_SEC8_Pos) /*!< 0x00000100 */
  12633. #define GPIO_SECCFGR_SEC8 GPIO_SECCFGR_SEC8_Msk
  12634. #define GPIO_SECCFGR_SEC9_Pos (9U)
  12635. #define GPIO_SECCFGR_SEC9_Msk (0x1UL << GPIO_SECCFGR_SEC9_Pos) /*!< 0x00000200 */
  12636. #define GPIO_SECCFGR_SEC9 GPIO_SECCFGR_SEC9_Msk
  12637. #define GPIO_SECCFGR_SEC10_Pos (10U)
  12638. #define GPIO_SECCFGR_SEC10_Msk (0x1UL << GPIO_SECCFGR_SEC10_Pos) /*!< 0x00000400 */
  12639. #define GPIO_SECCFGR_SEC10 GPIO_SECCFGR_SEC10_Msk
  12640. #define GPIO_SECCFGR_SEC11_Pos (11U)
  12641. #define GPIO_SECCFGR_SEC11_Msk (x1UL << GPIO_SECCFGR_SEC11_Pos) /*!< 0x00000800 */
  12642. #define GPIO_SECCFGR_SEC11 GPIO_SECCFGR_SEC11_Msk
  12643. #define GPIO_SECCFGR_SEC12_Pos (12U)
  12644. #define GPIO_SECCFGR_SEC12_Msk (0x1UL << GPIO_SECCFGR_SEC12_Pos) /*!< 0x00001000 */
  12645. #define GPIO_SECCFGR_SEC12 GPIO_SECCFGR_SEC12_Msk
  12646. #define GPIO_SECCFGR_SEC13_Pos (13U)
  12647. #define GPIO_SECCFGR_SEC13_Msk (0x1UL << GPIO_SECCFGR_SEC13_Pos) /*!< 0x00002000 */
  12648. #define GPIO_SECCFGR_SEC13 GPIO_SECCFGR_SEC13_Msk
  12649. #define GPIO_SECCFGR_SEC14_Pos (14U)
  12650. #define GPIO_SECCFGR_SEC14_Msk (0x1UL << GPIO_SECCFGR_SEC14_Pos) /*!< 0x00004000 */
  12651. #define GPIO_SECCFGR_SEC14 GPIO_SECCFGR_SEC14_Msk
  12652. #define GPIO_SECCFGR_SEC15_Pos (15U)
  12653. #define GPIO_SECCFGR_SEC15_Msk (0x1UL << GPIO_SECCFGR_SEC15_Pos) /*!< 0x00008000 */
  12654. #define GPIO_SECCFGR_SEC15 GPIO_SECCFGR_SEC15_Msk
  12655. /******************************************************************************/
  12656. /* */
  12657. /* Low Power General Purpose IOs (LPGPIO) */
  12658. /* */
  12659. /******************************************************************************/
  12660. /****************** Bits definition for LPGPIO_MODER register *****************/
  12661. #define LPGPIO_MODER_MOD0_Pos (0U)
  12662. #define LPGPIO_MODER_MOD0_Msk (0x1UL << LPGPIO_MODER_MOD0_Pos) /*!< 0x00000001 */
  12663. #define LPGPIO_MODER_MOD0 LPGPIO_MODER_MOD0_Msk
  12664. #define LPGPIO_MODER_MOD1_Pos (1U)
  12665. #define LPGPIO_MODER_MOD1_Msk (0x1UL << LPGPIO_MODER_MOD1_Pos) /*!< 0x00000002 */
  12666. #define LPGPIO_MODER_MOD1 LPGPIO_MODER_MOD1_Msk
  12667. #define LPGPIO_MODER_MOD2_Pos (2U)
  12668. #define LPGPIO_MODER_MOD2_Msk (0x1UL << LPGPIO_MODER_MOD2_Pos) /*!< 0x00000004 */
  12669. #define LPGPIO_MODER_MOD2 LPGPIO_MODER_MOD2_Msk
  12670. #define LPGPIO_MODER_MOD3_Pos (3U)
  12671. #define LPGPIO_MODER_MOD3_Msk (0x1UL << LPGPIO_MODER_MOD3_Pos) /*!< 0x00000008 */
  12672. #define LPGPIO_MODER_MOD3 LPGPIO_MODER_MOD3_Msk
  12673. #define LPGPIO_MODER_MOD4_Pos (4U)
  12674. #define LPGPIO_MODER_MOD4_Msk (0x1UL << LPGPIO_MODER_MOD4_Pos) /*!< 0x00000010 */
  12675. #define LPGPIO_MODER_MOD4 LPGPIO_MODER_MOD4_Msk
  12676. #define LPGPIO_MODER_MOD5_Pos (5U)
  12677. #define LPGPIO_MODER_MOD5_Msk (0x1UL << LPGPIO_MODER_MOD5_Pos) /*!< 0x00000020 */
  12678. #define LPGPIO_MODER_MOD5 LPGPIO_MODER_MOD5_Msk
  12679. #define LPGPIO_MODER_MOD6_Pos (6U)
  12680. #define LPGPIO_MODER_MOD6_Msk (0x1UL << LPGPIO_MODER_MOD6_Pos) /*!< 0x00000040 */
  12681. #define LPGPIO_MODER_MOD6 LPGPIO_MODER_MOD6_Msk
  12682. #define LPGPIO_MODER_MOD7_Pos (7U)
  12683. #define LPGPIO_MODER_MOD7_Msk (0x1UL << LPGPIO_MODER_MOD7_Pos) /*!< 0x00000080 */
  12684. #define LPGPIO_MODER_MOD7 LPGPIO_MODER_MOD7_Msk
  12685. #define LPGPIO_MODER_MOD8_Pos (8U)
  12686. #define LPGPIO_MODER_MOD8_Msk (0x1UL << LPGPIO_MODER_MOD8_Pos) /*!< 0x00000100 */
  12687. #define LPGPIO_MODER_MOD8 LPGPIO_MODER_MOD8_Msk
  12688. #define LPGPIO_MODER_MOD9_Pos (9U)
  12689. #define LPGPIO_MODER_MOD9_Msk (0x1UL << LPGPIO_MODER_MOD9_Pos) /*!< 0x00000200 */
  12690. #define LPGPIO_MODER_MOD9 LPGPIO_MODER_MOD9_Msk
  12691. #define LPGPIO_MODER_MOD10_Pos (10U)
  12692. #define LPGPIO_MODER_MOD10_Msk (0x1UL << LPGPIO_MODER_MOD10_Pos) /*!< 0x00000400 */
  12693. #define LPGPIO_MODER_MOD10 LPGPIO_MODER_MOD10_Msk
  12694. #define LPGPIO_MODER_MOD11_Pos (11U)
  12695. #define LPGPIO_MODER_MOD11_Msk (0x1UL << LPGPIO_MODER_MOD11_Pos) /*!< 0x00000800 */
  12696. #define LPGPIO_MODER_MOD11 LPGPIO_MODER_MOD11_Msk
  12697. #define LPGPIO_MODER_MOD12_Pos (12U)
  12698. #define LPGPIO_MODER_MOD12_Msk (0x1UL << LPGPIO_MODER_MOD12_Pos) /*!< 0x00001000 */
  12699. #define LPGPIO_MODER_MOD12 LPGPIO_MODER_MOD12_Msk
  12700. #define LPGPIO_MODER_MOD13_Pos (13U)
  12701. #define LPGPIO_MODER_MOD13_Msk (0x1UL << LPGPIO_MODER_MOD13_Pos) /*!< 0x00002000 */
  12702. #define LPGPIO_MODER_MOD13 LPGPIO_MODER_MOD13_Msk
  12703. #define LPGPIO_MODER_MOD14_Pos (14U)
  12704. #define LPGPIO_MODER_MOD14_Msk (0x1UL << LPGPIO_MODER_MOD14_Pos) /*!< 0x00004000 */
  12705. #define LPGPIO_MODER_MOD14 LPGPIO_MODER_MOD14_Msk
  12706. #define LPGPIO_MODER_MOD15_Pos (15U)
  12707. #define LPGPIO_MODER_MOD15_Msk (0x1UL << LPGPIO_MODER_MOD15_Pos) /*!< 0x00008000 */
  12708. #define LPGPIO_MODER_MOD15 LPGPIO_MODER_MOD15_Msk
  12709. /****************** Bits definition for LPGPIO_IDR register *******************/
  12710. #define LPGPIO_IDR_ID0_Pos (0U)
  12711. #define LPGPIO_IDR_ID0_Msk (0x1UL << LPGPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  12712. #define LPGPIO_IDR_ID0 LPGPIO_IDR_ID0_Msk
  12713. #define LPGPIO_IDR_ID1_Pos (1U)
  12714. #define LPGPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  12715. #define LPGPIO_IDR_ID1 LPGPIO_IDR_ID1_Msk
  12716. #define LPGPIO_IDR_ID2_Pos (2U)
  12717. #define LPGPIO_IDR_ID2_Msk (0x1UL << LPGPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  12718. #define LPGPIO_IDR_ID2 LPGPIO_IDR_ID2_Msk
  12719. #define LPGPIO_IDR_ID3_Pos (3U)
  12720. #define LPGPIO_IDR_ID3_Msk (0x1UL << LPGPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  12721. #define LPGPIO_IDR_ID3 LPGPIO_IDR_ID3_Msk
  12722. #define LPGPIO_IDR_ID4_Pos (4U)
  12723. #define LPGPIO_IDR_ID4_Msk (0x1UL << LPGPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  12724. #define LPGPIO_IDR_ID4 LPGPIO_IDR_ID4_Msk
  12725. #define LPGPIO_IDR_ID5_Pos (5U)
  12726. #define LPGPIO_IDR_ID5_Msk (0x1UL << LPGPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  12727. #define LPGPIO_IDR_ID5 LPGPIO_IDR_ID5_Msk
  12728. #define LPGPIO_IDR_ID6_Pos (6U)
  12729. #define LPGPIO_IDR_ID6_Msk (0x1UL << LPGPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  12730. #define LPGPIO_IDR_ID6 LPGPIO_IDR_ID6_Msk
  12731. #define LPGPIO_IDR_ID7_Pos (7U)
  12732. #define LPGPIO_IDR_ID7_Msk (0x1UL << LPGPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  12733. #define LPGPIO_IDR_ID7 LPGPIO_IDR_ID7_Msk
  12734. #define LPGPIO_IDR_ID8_Pos (8U)
  12735. #define LPGPIO_IDR_ID8_Msk (0x1UL << LPGPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  12736. #define LPGPIO_IDR_ID8 LPGPIO_IDR_ID8_Msk
  12737. #define LPGPIO_IDR_ID9_Pos (9U)
  12738. #define LPGPIO_IDR_ID9_Msk (0x1UL << LPGPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  12739. #define LPGPIO_IDR_ID9 LPGPIO_IDR_ID9_Msk
  12740. #define LPGPIO_IDR_ID10_Pos (10U)
  12741. #define LPGPIO_IDR_ID10_Msk (0x1UL << LPGPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  12742. #define LPGPIO_IDR_ID10 LPGPIO_IDR_ID10_Msk
  12743. #define LPGPIO_IDR_ID11_Pos (11U)
  12744. #define LPGPIO_IDR_ID11_Msk (0x1UL << LPGPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  12745. #define LPGPIO_IDR_ID11 LPGPIO_IDR_ID11_Msk
  12746. #define LPGPIO_IDR_ID12_Pos (12U)
  12747. #define LPGPIO_IDR_ID12_Msk (0x1UL << LPGPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  12748. #define LPGPIO_IDR_ID12 LPGPIO_IDR_ID12_Msk
  12749. #define LPGPIO_IDR_ID13_Pos (13U)
  12750. #define LPGPIO_IDR_ID13_Msk (0x1UL << LPGPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  12751. #define LPGPIO_IDR_ID13 LPGPIO_IDR_ID13_Msk
  12752. #define LPGPIO_IDR_ID14_Pos (14U)
  12753. #define LPGPIO_IDR_ID14_Msk (0x1UL << LPGPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  12754. #define LPGPIO_IDR_ID14 LPGPIO_IDR_ID14_Msk
  12755. #define LPGPIO_IDR_ID15_Pos (15U)
  12756. #define LPGPIO_IDR_ID15_Msk (0x1UL << LPGPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  12757. #define LPGPIO_IDR_ID15 LPGPIO_IDR_ID15_Msk
  12758. /****************** Bits definition for LPGPIO_ODR register *******************/
  12759. #define LPGPIO_ODR_OD0_Pos (0U)
  12760. #define LPGPIO_ODR_OD0_Msk (0x1UL << LPGPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  12761. #define LPGPIO_ODR_OD0 LPGPIO_ODR_OD0_Msk
  12762. #define LPGPIO_ODR_OD1_Pos (1U)
  12763. #define LPGPIO_ODR_OD1_Msk (0x1UL << LPGPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  12764. #define LPGPIO_ODR_OD1 LPGPIO_ODR_OD1_Msk
  12765. #define LPGPIO_ODR_OD2_Pos (2U)
  12766. #define LPGPIO_ODR_OD2_Msk (0x1UL << LPGPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  12767. #define LPGPIO_ODR_OD2 LPGPIO_ODR_OD2_Msk
  12768. #define LPGPIO_ODR_OD3_Pos (3U)
  12769. #define LPGPIO_ODR_OD3_Msk (0x1UL << LPGPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  12770. #define LPGPIO_ODR_OD3 LPGPIO_ODR_OD3_Msk
  12771. #define LPGPIO_ODR_OD4_Pos (4U)
  12772. #define LPGPIO_ODR_OD4_Msk (0x1UL << LPGPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  12773. #define LPGPIO_ODR_OD4 LPGPIO_ODR_OD4_Msk
  12774. #define LPGPIO_ODR_OD5_Pos (5U)
  12775. #define LPGPIO_ODR_OD5_Msk (0x1UL << LPGPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  12776. #define LPGPIO_ODR_OD5 LPGPIO_ODR_OD5_Msk
  12777. #define LPGPIO_ODR_OD6_Pos (6U)
  12778. #define LPGPIO_ODR_OD6_Msk (0x1UL << LPGPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  12779. #define LPGPIO_ODR_OD6 LPGPIO_ODR_OD6_Msk
  12780. #define LPGPIO_ODR_OD7_Pos (7U)
  12781. #define LPGPIO_ODR_OD7_Msk (0x1UL << LPGPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  12782. #define LPGPIO_ODR_OD7 LPGPIO_ODR_OD7_Msk
  12783. #define LPGPIO_ODR_OD8_Pos (8U)
  12784. #define LPGPIO_ODR_OD8_Msk (0x1UL << LPGPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  12785. #define LPGPIO_ODR_OD8 LPGPIO_ODR_OD8_Msk
  12786. #define LPGPIO_ODR_OD9_Pos (9U)
  12787. #define LPGPIO_ODR_OD9_Msk (0x1UL << LPGPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  12788. #define LPGPIO_ODR_OD9 LPGPIO_ODR_OD9_Msk
  12789. #define LPGPIO_ODR_OD10_Pos (10U)
  12790. #define LPGPIO_ODR_OD10_Msk (0x1UL << LPGPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  12791. #define LPGPIO_ODR_OD10 LPGPIO_ODR_OD10_Msk
  12792. #define LPGPIO_ODR_OD11_Pos (11U)
  12793. #define LPGPIO_ODR_OD11_Msk (0x1UL << LPGPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  12794. #define LPGPIO_ODR_OD11 LPGPIO_ODR_OD11_Msk
  12795. #define LPGPIO_ODR_OD12_Pos (12U)
  12796. #define LPGPIO_ODR_OD12_Msk (0x1UL << LPGPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  12797. #define LPGPIO_ODR_OD12 LPGPIO_ODR_OD12_Msk
  12798. #define LPGPIO_ODR_OD13_Pos (13U)
  12799. #define LPGPIO_ODR_OD13_Msk (0x1UL << LPGPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  12800. #define LPGPIO_ODR_OD13 LPGPIO_ODR_OD13_Msk
  12801. #define LPGPIO_ODR_OD14_Pos (14U)
  12802. #define LPGPIO_ODR_OD14_Msk (0x1UL << LPGPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  12803. #define LPGPIO_ODR_OD14 LPGPIO_ODR_OD14_Msk
  12804. #define LPGPIO_ODR_OD15_Pos (15U)
  12805. #define LPGPIO_ODR_OD15_Msk (0x1UL << LPGPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  12806. #define LPGPIO_ODR_OD15 LPGPIO_ODR_OD15_Msk
  12807. /****************** Bits definition for LPGPIO_BSRR register ******************/
  12808. #define LPGPIO_BSRR_BS0_Pos (0U)
  12809. #define LPGPIO_BSRR_BS0_Msk (0x1UL << LPGPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  12810. #define LPGPIO_BSRR_BS0 LPGPIO_BSRR_BS0_Msk
  12811. #define LPGPIO_BSRR_BS1_Pos (1U)
  12812. #define LPGPIO_BSRR_BS1_Msk (0x1UL << LPGPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  12813. #define LPGPIO_BSRR_BS1 LPGPIO_BSRR_BS1_Msk
  12814. #define LPGPIO_BSRR_BS2_Pos (2U)
  12815. #define LPGPIO_BSRR_BS2_Msk (0x1UL << LPGPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  12816. #define LPGPIO_BSRR_BS2 LPGPIO_BSRR_BS2_Msk
  12817. #define LPGPIO_BSRR_BS3_Pos (3U)
  12818. #define LPGPIO_BSRR_BS3_Msk (0x1UL << LPGPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  12819. #define LPGPIO_BSRR_BS3 LPGPIO_BSRR_BS3_Msk
  12820. #define LPGPIO_BSRR_BS4_Pos (4U)
  12821. #define LPGPIO_BSRR_BS4_Msk (0x1UL << LPGPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  12822. #define LPGPIO_BSRR_BS4 LPGPIO_BSRR_BS4_Msk
  12823. #define LPGPIO_BSRR_BS5_Pos (5U)
  12824. #define LPGPIO_BSRR_BS5_Msk (0x1UL << LPGPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  12825. #define LPGPIO_BSRR_BS5 LPGPIO_BSRR_BS5_Msk
  12826. #define LPGPIO_BSRR_BS6_Pos (6U)
  12827. #define LPGPIO_BSRR_BS6_Msk (0x1UL << LPGPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  12828. #define LPGPIO_BSRR_BS6 LPGPIO_BSRR_BS6_Msk
  12829. #define LPGPIO_BSRR_BS7_Pos (7U)
  12830. #define LPGPIO_BSRR_BS7_Msk (0x1UL << LPGPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  12831. #define LPGPIO_BSRR_BS7 LPGPIO_BSRR_BS7_Msk
  12832. #define LPGPIO_BSRR_BS8_Pos (8U)
  12833. #define LPGPIO_BSRR_BS8_Msk (0x1UL << LPGPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  12834. #define LPGPIO_BSRR_BS8 LPGPIO_BSRR_BS8_Msk
  12835. #define LPGPIO_BSRR_BS9_Pos (9U)
  12836. #define LPGPIO_BSRR_BS9_Msk (0x1UL << LPGPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  12837. #define LPGPIO_BSRR_BS9 LPGPIO_BSRR_BS9_Msk
  12838. #define LPGPIO_BSRR_BS10_Pos (10U)
  12839. #define LPGPIO_BSRR_BS10_Msk (0x1UL << LPGPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  12840. #define LPGPIO_BSRR_BS10 LPGPIO_BSRR_BS10_Msk
  12841. #define LPGPIO_BSRR_BS11_Pos (11U)
  12842. #define LPGPIO_BSRR_BS11_Msk (0x1UL << LPGPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  12843. #define LPGPIO_BSRR_BS11 LPGPIO_BSRR_BS11_Msk
  12844. #define LPGPIO_BSRR_BS12_Pos (12U)
  12845. #define LPGPIO_BSRR_BS12_Msk (0x1UL << LPGPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  12846. #define LPGPIO_BSRR_BS12 LPGPIO_BSRR_BS12_Msk
  12847. #define LPGPIO_BSRR_BS13_Pos (13U)
  12848. #define LPGPIO_BSRR_BS13_Msk (0x1UL << LPGPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  12849. #define LPGPIO_BSRR_BS13 LPGPIO_BSRR_BS13_Msk
  12850. #define LPGPIO_BSRR_BS14_Pos (14U)
  12851. #define LPGPIO_BSRR_BS14_Msk (0x1UL << LPGPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  12852. #define LPGPIO_BSRR_BS14 LPGPIO_BSRR_BS14_Msk
  12853. #define LPGPIO_BSRR_BS15_Pos (15U)
  12854. #define LPGPIO_BSRR_BS15_Msk (0x1UL << LPGPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  12855. #define LPGPIO_BSRR_BS15 LPGPIO_BSRR_BS15_Msk
  12856. #define LPGPIO_BSRR_BR0_Pos (16U)
  12857. #define LPGPIO_BSRR_BR0_Msk (0x1UL << LPGPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  12858. #define LPGPIO_BSRR_BR0 LPGPIO_BSRR_BR0_Msk
  12859. #define LPGPIO_BSRR_BR1_Pos (17U)
  12860. #define LPGPIO_BSRR_BR1_Msk (0x1UL << LPGPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  12861. #define LPGPIO_BSRR_BR1 LPGPIO_BSRR_BR1_Msk
  12862. #define LPGPIO_BSRR_BR2_Pos (18U)
  12863. #define LPGPIO_BSRR_BR2_Msk (0x1UL << LPGPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  12864. #define LPGPIO_BSRR_BR2 LPGPIO_BSRR_BR2_Msk
  12865. #define LPGPIO_BSRR_BR3_Pos (19U)
  12866. #define LPGPIO_BSRR_BR3_Msk (0x1UL << LPGPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  12867. #define LPGPIO_BSRR_BR3 LPGPIO_BSRR_BR3_Msk
  12868. #define LPGPIO_BSRR_BR4_Pos (20U)
  12869. #define LPGPIO_BSRR_BR4_Msk (0x1UL << LPGPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  12870. #define LPGPIO_BSRR_BR4 LPGPIO_BSRR_BR4_Msk
  12871. #define LPGPIO_BSRR_BR5_Pos (21U)
  12872. #define LPGPIO_BSRR_BR5_Msk (0x1UL << LPGPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  12873. #define LPGPIO_BSRR_BR5 LPGPIO_BSRR_BR5_Msk
  12874. #define LPGPIO_BSRR_BR6_Pos (22U)
  12875. #define LPGPIO_BSRR_BR6_Msk (0x1UL << LPGPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  12876. #define LPGPIO_BSRR_BR6 LPGPIO_BSRR_BR6_Msk
  12877. #define LPGPIO_BSRR_BR7_Pos (23U)
  12878. #define LPGPIO_BSRR_BR7_Msk (0x1UL << LPGPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  12879. #define LPGPIO_BSRR_BR7 LPGPIO_BSRR_BR7_Msk
  12880. #define LPGPIO_BSRR_BR8_Pos (24U)
  12881. #define LPGPIO_BSRR_BR8_Msk (0x1UL << LPGPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  12882. #define LPGPIO_BSRR_BR8 LPGPIO_BSRR_BR8_Msk
  12883. #define LPGPIO_BSRR_BR9_Pos (25U)
  12884. #define LPGPIO_BSRR_BR9_Msk (0x1UL << LPGPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  12885. #define LPGPIO_BSRR_BR9 LPGPIO_BSRR_BR9_Msk
  12886. #define LPGPIO_BSRR_BR10_Pos (26U)
  12887. #define LPGPIO_BSRR_BR10_Msk (0x1UL << LPGPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  12888. #define LPGPIO_BSRR_BR10 LPGPIO_BSRR_BR10_Msk
  12889. #define LPGPIO_BSRR_BR11_Pos (27U)
  12890. #define LPGPIO_BSRR_BR11_Msk (0x1UL << LPGPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  12891. #define LPGPIO_BSRR_BR11 LPGPIO_BSRR_BR11_Msk
  12892. #define LPGPIO_BSRR_BR12_Pos (28U)
  12893. #define LPGPIO_BSRR_BR12_Msk (0x1UL << LPGPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  12894. #define LPGPIO_BSRR_BR12 LPGPIO_BSRR_BR12_Msk
  12895. #define LPGPIO_BSRR_BR13_Pos (29U)
  12896. #define LPGPIO_BSRR_BR13_Msk (0x1UL << LPGPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  12897. #define LPGPIO_BSRR_BR13 LPGPIO_BSRR_BR13_Msk
  12898. #define LPGPIO_BSRR_BR14_Pos (30U)
  12899. #define LPGPIO_BSRR_BR14_Msk (0x1UL << LPGPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  12900. #define LPGPIO_BSRR_BR14 LPGPIO_BSRR_BR14_Msk
  12901. #define LPGPIO_BSRR_BR15_Pos (31U)
  12902. #define LPGPIO_BSRR_BR15_Msk (0x1UL << LPGPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  12903. #define LPGPIO_BSRR_BR15 LPGPIO_BSRR_BR15_Msk
  12904. /****************** Bits definition for LPGPIO_BRR register ******************/
  12905. #define LPGPIO_BRR_BR0_Pos (0U)
  12906. #define LPGPIO_BRR_BR0_Msk (0x1UL << LPGPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  12907. #define LPGPIO_BRR_BR0 LPGPIO_BRR_BR0_Msk
  12908. #define LPGPIO_BRR_BR1_Pos (1U)
  12909. #define LPGPIO_BRR_BR1_Msk (0x1UL << LPGPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  12910. #define LPGPIO_BRR_BR1 LPGPIO_BRR_BR1_Msk
  12911. #define LPGPIO_BRR_BR2_Pos (2U)
  12912. #define LPGPIO_BRR_BR2_Msk (0x1UL << LPGPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  12913. #define LPGPIO_BRR_BR2 LPGPIO_BRR_BR2_Msk
  12914. #define LPGPIO_BRR_BR3_Pos (3U)
  12915. #define LPGPIO_BRR_BR3_Msk (0x1UL << LPGPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  12916. #define LPGPIO_BRR_BR3 LPGPIO_BRR_BR3_Msk
  12917. #define LPGPIO_BRR_BR4_Pos (4U)
  12918. #define LPGPIO_BRR_BR4_Msk (0x1UL << LPGPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  12919. #define LPGPIO_BRR_BR4 LPGPIO_BRR_BR4_Msk
  12920. #define LPGPIO_BRR_BR5_Pos (5U)
  12921. #define LPGPIO_BRR_BR5_Msk (0x1UL << LPGPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  12922. #define LPGPIO_BRR_BR5 LPGPIO_BRR_BR5_Msk
  12923. #define LPGPIO_BRR_BR6_Pos (6U)
  12924. #define LPGPIO_BRR_BR6_Msk (0x1UL << LPGPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  12925. #define LPGPIO_BRR_BR6 LPGPIO_BRR_BR6_Msk
  12926. #define LPGPIO_BRR_BR7_Pos (7U)
  12927. #define LPGPIO_BRR_BR7_Msk (0x1UL << LPGPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  12928. #define LPGPIO_BRR_BR7 LPGPIO_BRR_BR7_Msk
  12929. #define LPGPIO_BRR_BR8_Pos (8U)
  12930. #define LPGPIO_BRR_BR8_Msk (0x1UL << LPGPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  12931. #define LPGPIO_BRR_BR8 LPGPIO_BRR_BR8_Msk
  12932. #define LPGPIO_BRR_BR9_Pos (9U)
  12933. #define LPGPIO_BRR_BR9_Msk (0x1UL << LPGPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  12934. #define LPGPIO_BRR_BR9 LPGPIO_BRR_BR9_Msk
  12935. #define LPGPIO_BRR_BR10_Pos (10U)
  12936. #define LPGPIO_BRR_BR10_Msk (0x1UL << LPGPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  12937. #define LPGPIO_BRR_BR10 LPGPIO_BRR_BR10_Msk
  12938. #define LPGPIO_BRR_BR11_Pos (11U)
  12939. #define LPGPIO_BRR_BR11_Msk (0x1UL << LPGPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  12940. #define LPGPIO_BRR_BR11 LPGPIO_BRR_BR11_Msk
  12941. #define LPGPIO_BRR_BR12_Pos (12U)
  12942. #define LPGPIO_BRR_BR12_Msk (0x1UL << LPGPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  12943. #define LPGPIO_BRR_BR12 LPGPIO_BRR_BR12_Msk
  12944. #define LPGPIO_BRR_BR13_Pos (13U)
  12945. #define LPGPIO_BRR_BR13_Msk (0x1UL << LPGPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  12946. #define LPGPIO_BRR_BR13 LPGPIO_BRR_BR13_Msk
  12947. #define LPGPIO_BRR_BR14_Pos (14U)
  12948. #define LPGPIO_BRR_BR14_Msk (0x1UL << LPGPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  12949. #define LPGPIO_BRR_BR14 LPGPIO_BRR_BR14_Msk
  12950. #define LPGPIO_BRR_BR15_Pos (15U)
  12951. #define LPGPIO_BRR_BR15_Msk (0x1UL << LPGPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  12952. #define LPGPIO_BRR_BR15 LPGPIO_BRR_BR15_Msk
  12953. /******************************************************************************/
  12954. /* */
  12955. /* LCD-TFT Display Controller (LTDC) */
  12956. /* */
  12957. /******************************************************************************/
  12958. /******************** Bit definition for LTDC_SSCR register *****************/
  12959. #define LTDC_SSCR_VSH_Pos (0U)
  12960. #define LTDC_SSCR_VSH_Msk (0x7FFUL << LTDC_SSCR_VSH_Pos) /*!< 0x000007FF */
  12961. #define LTDC_SSCR_VSH LTDC_SSCR_VSH_Msk /*!< Vertical Synchronization Height */
  12962. #define LTDC_SSCR_HSW_Pos (16U)
  12963. #define LTDC_SSCR_HSW_Msk (0xFFFUL << LTDC_SSCR_HSW_Pos) /*!< 0x0FFF0000 */
  12964. #define LTDC_SSCR_HSW LTDC_SSCR_HSW_Msk /*!< Horizontal Synchronization Width */
  12965. /******************** Bit definition for LTDC_BPCR register *****************/
  12966. #define LTDC_BPCR_AVBP_Pos (0U)
  12967. #define LTDC_BPCR_AVBP_Msk (0x7FFUL << LTDC_BPCR_AVBP_Pos) /*!< 0x000007FF */
  12968. #define LTDC_BPCR_AVBP LTDC_BPCR_AVBP_Msk /*!< Accumulated Vertical Back Porch */
  12969. #define LTDC_BPCR_AHBP_Pos (16U)
  12970. #define LTDC_BPCR_AHBP_Msk (0xFFFUL << LTDC_BPCR_AHBP_Pos) /*!< 0x0FFF0000 */
  12971. #define LTDC_BPCR_AHBP LTDC_BPCR_AHBP_Msk /*!< Accumulated Horizontal Back Porch */
  12972. /******************** Bit definition for LTDC_AWCR register *****************/
  12973. #define LTDC_AWCR_AAH_Pos (0U)
  12974. #define LTDC_AWCR_AAH_Msk (0x7FFUL << LTDC_AWCR_AAH_Pos) /*!< 0x000007FF */
  12975. #define LTDC_AWCR_AAH LTDC_AWCR_AAH_Msk /*!< Accumulated Active height */
  12976. #define LTDC_AWCR_AAW_Pos (16U)
  12977. #define LTDC_AWCR_AAW_Msk (0xFFFUL << LTDC_AWCR_AAW_Pos) /*!< 0x0FFF0000 */
  12978. #define LTDC_AWCR_AAW LTDC_AWCR_AAW_Msk /*!< Accumulated Active Width */
  12979. /******************** Bit definition for LTDC_TWCR register *****************/
  12980. #define LTDC_TWCR_TOTALH_Pos (0U)
  12981. #define LTDC_TWCR_TOTALH_Msk (0x7FFUL << LTDC_TWCR_TOTALH_Pos) /*!< 0x000007FF */
  12982. #define LTDC_TWCR_TOTALH LTDC_TWCR_TOTALH_Msk /*!< Total Height */
  12983. #define LTDC_TWCR_TOTALW_Pos (16U)
  12984. #define LTDC_TWCR_TOTALW_Msk (0xFFFUL << LTDC_TWCR_TOTALW_Pos) /*!< 0x0FFF0000 */
  12985. #define LTDC_TWCR_TOTALW LTDC_TWCR_TOTALW_Msk /*!< Total Width */
  12986. /******************** Bit definition for LTDC_GCR register ******************/
  12987. #define LTDC_GCR_LTDCEN_Pos (0U)
  12988. #define LTDC_GCR_LTDCEN_Msk (0x1UL << LTDC_GCR_LTDCEN_Pos) /*!< 0x00000001 */
  12989. #define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk /*!< LCD-TFT controller enable bit */
  12990. #define LTDC_GCR_DBW_Pos (4U)
  12991. #define LTDC_GCR_DBW_Msk (0x7UL << LTDC_GCR_DBW_Pos) /*!< 0x00000070 */
  12992. #define LTDC_GCR_DBW LTDC_GCR_DBW_Msk /*!< Dither Blue Width */
  12993. #define LTDC_GCR_DGW_Pos (8U)
  12994. #define LTDC_GCR_DGW_Msk (0x7UL << LTDC_GCR_DGW_Pos) /*!< 0x00000700 */
  12995. #define LTDC_GCR_DGW LTDC_GCR_DGW_Msk /*!< Dither Green Width */
  12996. #define LTDC_GCR_DRW_Pos (12U)
  12997. #define LTDC_GCR_DRW_Msk (0x7UL << LTDC_GCR_DRW_Pos) /*!< 0x00007000 */
  12998. #define LTDC_GCR_DRW LTDC_GCR_DRW_Msk /*!< Dither Red Width */
  12999. #define LTDC_GCR_DEN_Pos (16U)
  13000. #define LTDC_GCR_DEN_Msk (0x1UL << LTDC_GCR_DEN_Pos) /*!< 0x00010000 */
  13001. #define LTDC_GCR_DEN LTDC_GCR_DEN_Msk /*!< Dither Enable */
  13002. #define LTDC_GCR_PCPOL_Pos (28U)
  13003. #define LTDC_GCR_PCPOL_Msk (0x1UL << LTDC_GCR_PCPOL_Pos) /*!< 0x10000000 */
  13004. #define LTDC_GCR_PCPOL LTDC_GCR_PCPOL_Msk /*!< Pixel Clock Polarity */
  13005. #define LTDC_GCR_DEPOL_Pos (29U)
  13006. #define LTDC_GCR_DEPOL_Msk (0x1UL << LTDC_GCR_DEPOL_Pos) /*!< 0x20000000 */
  13007. #define LTDC_GCR_DEPOL LTDC_GCR_DEPOL_Msk /*!< Data Enable Polarity */
  13008. #define LTDC_GCR_VSPOL_Pos (30U)
  13009. #define LTDC_GCR_VSPOL_Msk (0x1UL << LTDC_GCR_VSPOL_Pos) /*!< 0x40000000 */
  13010. #define LTDC_GCR_VSPOL LTDC_GCR_VSPOL_Msk /*!< Vertical Synchronization Polarity */
  13011. #define LTDC_GCR_HSPOL_Pos (31U)
  13012. #define LTDC_GCR_HSPOL_Msk (0x1UL << LTDC_GCR_HSPOL_Pos) /*!< 0x80000000 */
  13013. #define LTDC_GCR_HSPOL LTDC_GCR_HSPOL_Msk /*!< Horizontal Synchronization Polarity */
  13014. /******************** Bit definition for LTDC_SRCR register *****************/
  13015. #define LTDC_SRCR_IMR_Pos (0U)
  13016. #define LTDC_SRCR_IMR_Msk (0x1UL << LTDC_SRCR_IMR_Pos) /*!< 0x00000001 */
  13017. #define LTDC_SRCR_IMR LTDC_SRCR_IMR_Msk /*!< Immediate Reload */
  13018. #define LTDC_SRCR_VBR_Pos (1U)
  13019. #define LTDC_SRCR_VBR_Msk (0x1UL << LTDC_SRCR_VBR_Pos) /*!< 0x00000002 */
  13020. #define LTDC_SRCR_VBR LTDC_SRCR_VBR_Msk /*!< Vertical Blanking Reload */
  13021. /******************** Bit definition for LTDC_BCCR register *****************/
  13022. #define LTDC_BCCR_BCBLUE_Pos (0U)
  13023. #define LTDC_BCCR_BCBLUE_Msk (0xFFUL << LTDC_BCCR_BCBLUE_Pos) /*!< 0x000000FF */
  13024. #define LTDC_BCCR_BCBLUE LTDC_BCCR_BCBLUE_Msk /*!< Background Blue value */
  13025. #define LTDC_BCCR_BCGREEN_Pos (8U)
  13026. #define LTDC_BCCR_BCGREEN_Msk (0xFFUL << LTDC_BCCR_BCGREEN_Pos) /*!< 0x0000FF00 */
  13027. #define LTDC_BCCR_BCGREEN LTDC_BCCR_BCGREEN_Msk /*!< Background Green value */
  13028. #define LTDC_BCCR_BCRED_Pos (16U)
  13029. #define LTDC_BCCR_BCRED_Msk (0xFFUL << LTDC_BCCR_BCRED_Pos) /*!< 0x00FF0000 */
  13030. #define LTDC_BCCR_BCRED LTDC_BCCR_BCRED_Msk /*!< Background Red value */
  13031. /******************** Bit definition for LTDC_IER register ******************/
  13032. #define LTDC_IER_LIE_Pos (0U)
  13033. #define LTDC_IER_LIE_Msk (0x1UL << LTDC_IER_LIE_Pos) /*!< 0x00000001 */
  13034. #define LTDC_IER_LIE LTDC_IER_LIE_Msk /*!< Line Interrupt Enable */
  13035. #define LTDC_IER_FUIE_Pos (1U)
  13036. #define LTDC_IER_FUIE_Msk (0x1UL << LTDC_IER_FUIE_Pos) /*!< 0x00000002 */
  13037. #define LTDC_IER_FUIE LTDC_IER_FUIE_Msk /*!< FIFO Underrun Interrupt Enable */
  13038. #define LTDC_IER_TERRIE_Pos (2U)
  13039. #define LTDC_IER_TERRIE_Msk (0x1UL << LTDC_IER_TERRIE_Pos) /*!< 0x00000004 */
  13040. #define LTDC_IER_TERRIE LTDC_IER_TERRIE_Msk /*!< Transfer Error Interrupt Enable */
  13041. #define LTDC_IER_RRIE_Pos (3U)
  13042. #define LTDC_IER_RRIE_Msk (0x1UL << LTDC_IER_RRIE_Pos) /*!< 0x00000008 */
  13043. #define LTDC_IER_RRIE LTDC_IER_RRIE_Msk /*!< Register Reload interrupt enable */
  13044. /******************** Bit definition for LTDC_ISR register ******************/
  13045. #define LTDC_ISR_LIF_Pos (0U)
  13046. #define LTDC_ISR_LIF_Msk (0x1UL << LTDC_ISR_LIF_Pos) /*!< 0x00000001 */
  13047. #define LTDC_ISR_LIF LTDC_ISR_LIF_Msk /*!< Line Interrupt Flag */
  13048. #define LTDC_ISR_FUIF_Pos (1U)
  13049. #define LTDC_ISR_FUIF_Msk (0x1UL << LTDC_ISR_FUIF_Pos) /*!< 0x00000002 */
  13050. #define LTDC_ISR_FUIF LTDC_ISR_FUIF_Msk /*!< FIFO Underrun Interrupt Flag */
  13051. #define LTDC_ISR_TERRIF_Pos (2U)
  13052. #define LTDC_ISR_TERRIF_Msk (0x1UL << LTDC_ISR_TERRIF_Pos) /*!< 0x00000004 */
  13053. #define LTDC_ISR_TERRIF LTDC_ISR_TERRIF_Msk /*!< Transfer Error Interrupt Flag */
  13054. #define LTDC_ISR_RRIF_Pos (3U)
  13055. #define LTDC_ISR_RRIF_Msk (0x1UL << LTDC_ISR_RRIF_Pos) /*!< 0x00000008 */
  13056. #define LTDC_ISR_RRIF LTDC_ISR_RRIF_Msk /*!< Register Reload interrupt Flag */
  13057. /******************** Bit definition for LTDC_ICR register ******************/
  13058. #define LTDC_ICR_CLIF_Pos (0U)
  13059. #define LTDC_ICR_CLIF_Msk (0x1UL << LTDC_ICR_CLIF_Pos) /*!< 0x00000001 */
  13060. #define LTDC_ICR_CLIF LTDC_ICR_CLIF_Msk /*!< Clears the Line Interrupt Flag */
  13061. #define LTDC_ICR_CFUIF_Pos (1U)
  13062. #define LTDC_ICR_CFUIF_Msk (0x1UL << LTDC_ICR_CFUIF_Pos) /*!< 0x00000002 */
  13063. #define LTDC_ICR_CFUIF LTDC_ICR_CFUIF_Msk /*!< Clears the FIFO Underrun Interrupt Flag */
  13064. #define LTDC_ICR_CTERRIF_Pos (2U)
  13065. #define LTDC_ICR_CTERRIF_Msk (0x1UL << LTDC_ICR_CTERRIF_Pos) /*!< 0x00000004 */
  13066. #define LTDC_ICR_CTERRIF LTDC_ICR_CTERRIF_Msk /*!< Clears the Transfer Error Interrupt Flag */
  13067. #define LTDC_ICR_CRRIF_Pos (3U)
  13068. #define LTDC_ICR_CRRIF_Msk (0x1UL << LTDC_ICR_CRRIF_Pos) /*!< 0x00000008 */
  13069. #define LTDC_ICR_CRRIF LTDC_ICR_CRRIF_Msk /*!< Clears Register Reload interrupt Flag */
  13070. /******************** Bit definition for LTDC_LIPCR register ****************/
  13071. #define LTDC_LIPCR_LIPOS_Pos (0U)
  13072. #define LTDC_LIPCR_LIPOS_Msk (0x7FFUL << LTDC_LIPCR_LIPOS_Pos) /*!< 0x000007FF */
  13073. #define LTDC_LIPCR_LIPOS LTDC_LIPCR_LIPOS_Msk /*!< Line Interrupt Position */
  13074. /******************** Bit definition for LTDC_CPSR register *****************/
  13075. #define LTDC_CPSR_CYPOS_Pos (0U)
  13076. #define LTDC_CPSR_CYPOS_Msk (0xFFFFUL << LTDC_CPSR_CYPOS_Pos) /*!< 0x0000FFFF */
  13077. #define LTDC_CPSR_CYPOS LTDC_CPSR_CYPOS_Msk /*!< Current Y Position */
  13078. #define LTDC_CPSR_CXPOS_Pos (16U)
  13079. #define LTDC_CPSR_CXPOS_Msk (0xFFFFUL << LTDC_CPSR_CXPOS_Pos) /*!< 0xFFFF0000 */
  13080. #define LTDC_CPSR_CXPOS LTDC_CPSR_CXPOS_Msk /*!< Current X Position */
  13081. /******************** Bit definition for LTDC_CDSR register *****************/
  13082. #define LTDC_CDSR_VDES_Pos (0U)
  13083. #define LTDC_CDSR_VDES_Msk (0x1UL << LTDC_CDSR_VDES_Pos) /*!< 0x00000001 */
  13084. #define LTDC_CDSR_VDES LTDC_CDSR_VDES_Msk /*!< Vertical Data Enable Status */
  13085. #define LTDC_CDSR_HDES_Pos (1U)
  13086. #define LTDC_CDSR_HDES_Msk (0x1UL << LTDC_CDSR_HDES_Pos) /*!< 0x00000002 */
  13087. #define LTDC_CDSR_HDES LTDC_CDSR_HDES_Msk /*!< Horizontal Data Enable Status */
  13088. #define LTDC_CDSR_VSYNCS_Pos (2U)
  13089. #define LTDC_CDSR_VSYNCS_Msk (0x1UL << LTDC_CDSR_VSYNCS_Pos) /*!< 0x00000004 */
  13090. #define LTDC_CDSR_VSYNCS LTDC_CDSR_VSYNCS_Msk /*!< Vertical Synchronization Status */
  13091. #define LTDC_CDSR_HSYNCS_Pos (3U)
  13092. #define LTDC_CDSR_HSYNCS_Msk (0x1UL << LTDC_CDSR_HSYNCS_Pos) /*!< 0x00000008 */
  13093. #define LTDC_CDSR_HSYNCS LTDC_CDSR_HSYNCS_Msk /*!< Horizontal Synchronization Status */
  13094. /******************** Bit definition for LTDC_LxCR register *****************/
  13095. #define LTDC_LxCR_LEN_Pos (0U)
  13096. #define LTDC_LxCR_LEN_Msk (0x1UL << LTDC_LxCR_LEN_Pos) /*!< 0x00000001 */
  13097. #define LTDC_LxCR_LEN LTDC_LxCR_LEN_Msk /*!< Layer Enable */
  13098. #define LTDC_LxCR_COLKEN_Pos (1U)
  13099. #define LTDC_LxCR_COLKEN_Msk (0x1UL << LTDC_LxCR_COLKEN_Pos) /*!< 0x00000002 */
  13100. #define LTDC_LxCR_COLKEN LTDC_LxCR_COLKEN_Msk /*!< Color Keying Enable */
  13101. #define LTDC_LxCR_CLUTEN_Pos (4U)
  13102. #define LTDC_LxCR_CLUTEN_Msk (0x1UL << LTDC_LxCR_CLUTEN_Pos) /*!< 0x00000010 */
  13103. #define LTDC_LxCR_CLUTEN LTDC_LxCR_CLUTEN_Msk /*!< Color Lockup Table Enable */
  13104. /******************** Bit definition for LTDC_LxWHPCR register **************/
  13105. #define LTDC_LxWHPCR_WHSTPOS_Pos (0U)
  13106. #define LTDC_LxWHPCR_WHSTPOS_Msk (0xFFFUL << LTDC_LxWHPCR_WHSTPOS_Pos) /*!< 0x00000FFF */
  13107. #define LTDC_LxWHPCR_WHSTPOS LTDC_LxWHPCR_WHSTPOS_Msk /*!< Window Horizontal Start Position */
  13108. #define LTDC_LxWHPCR_WHSPPOS_Pos (16U)
  13109. #define LTDC_LxWHPCR_WHSPPOS_Msk (0xFFFUL << LTDC_LxWHPCR_WHSPPOS_Pos) /*!< 0x0FFF0000 */
  13110. #define LTDC_LxWHPCR_WHSPPOS LTDC_LxWHPCR_WHSPPOS_Msk /*!< Window Horizontal Stop Position */
  13111. /******************** Bit definition for LTDC_LxWVPCR register **************/
  13112. #define LTDC_LxWVPCR_WVSTPOS_Pos (0U)
  13113. #define LTDC_LxWVPCR_WVSTPOS_Msk (0xFFFUL << LTDC_LxWVPCR_WVSTPOS_Pos) /*!< 0x00000FFF */
  13114. #define LTDC_LxWVPCR_WVSTPOS LTDC_LxWVPCR_WVSTPOS_Msk /*!< Window Vertical Start Position */
  13115. #define LTDC_LxWVPCR_WVSPPOS_Pos (16U)
  13116. #define LTDC_LxWVPCR_WVSPPOS_Msk (0xFFFUL << LTDC_LxWVPCR_WVSPPOS_Pos) /*!< 0x0FFF0000 */
  13117. #define LTDC_LxWVPCR_WVSPPOS LTDC_LxWVPCR_WVSPPOS_Msk /*!< Window Vertical Stop Position */
  13118. /******************** Bit definition for LTDC_LxCKCR register ***************/
  13119. #define LTDC_LxCKCR_CKBLUE_Pos (0U)
  13120. #define LTDC_LxCKCR_CKBLUE_Msk (0xFFUL << LTDC_LxCKCR_CKBLUE_Pos) /*!< 0x000000FF */
  13121. #define LTDC_LxCKCR_CKBLUE LTDC_LxCKCR_CKBLUE_Msk /*!< Color Key Blue value */
  13122. #define LTDC_LxCKCR_CKGREEN_Pos (8U)
  13123. #define LTDC_LxCKCR_CKGREEN_Msk (0xFFUL << LTDC_LxCKCR_CKGREEN_Pos) /*!< 0x0000FF00 */
  13124. #define LTDC_LxCKCR_CKGREEN LTDC_LxCKCR_CKGREEN_Msk /*!< Color Key Green value */
  13125. #define LTDC_LxCKCR_CKRED_Pos (16U)
  13126. #define LTDC_LxCKCR_CKRED_Msk (0xFFUL << LTDC_LxCKCR_CKRED_Pos) /*!< 0x00FF0000 */
  13127. #define LTDC_LxCKCR_CKRED LTDC_LxCKCR_CKRED_Msk /*!< Color Key Red value */
  13128. /******************** Bit definition for LTDC_LxPFCR register ***************/
  13129. #define LTDC_LxPFCR_PF_Pos (0U)
  13130. #define LTDC_LxPFCR_PF_Msk (0x7UL << LTDC_LxPFCR_PF_Pos) /*!< 0x00000007 */
  13131. #define LTDC_LxPFCR_PF LTDC_LxPFCR_PF_Msk /*!< Pixel Format */
  13132. /******************** Bit definition for LTDC_LxCACR register ***************/
  13133. #define LTDC_LxCACR_CONSTA_Pos (0U)
  13134. #define LTDC_LxCACR_CONSTA_Msk (0xFFUL << LTDC_LxCACR_CONSTA_Pos) /*!< 0x000000FF */
  13135. #define LTDC_LxCACR_CONSTA LTDC_LxCACR_CONSTA_Msk /*!< Constant Alpha */
  13136. /******************** Bit definition for LTDC_LxDCCR register ***************/
  13137. #define LTDC_LxDCCR_DCBLUE_Pos (0U)
  13138. #define LTDC_LxDCCR_DCBLUE_Msk (0xFFUL << LTDC_LxDCCR_DCBLUE_Pos) /*!< 0x000000FF */
  13139. #define LTDC_LxDCCR_DCBLUE LTDC_LxDCCR_DCBLUE_Msk /*!< Default Color Blue */
  13140. #define LTDC_LxDCCR_DCGREEN_Pos (8U)
  13141. #define LTDC_LxDCCR_DCGREEN_Msk (0xFFUL << LTDC_LxDCCR_DCGREEN_Pos) /*!< 0x0000FF00 */
  13142. #define LTDC_LxDCCR_DCGREEN LTDC_LxDCCR_DCGREEN_Msk /*!< Default Color Green */
  13143. #define LTDC_LxDCCR_DCRED_Pos (16U)
  13144. #define LTDC_LxDCCR_DCRED_Msk (0xFFUL << LTDC_LxDCCR_DCRED_Pos) /*!< 0x00FF0000 */
  13145. #define LTDC_LxDCCR_DCRED LTDC_LxDCCR_DCRED_Msk /*!< Default Color Red */
  13146. #define LTDC_LxDCCR_DCALPHA_Pos (24U)
  13147. #define LTDC_LxDCCR_DCALPHA_Msk (0xFFUL << LTDC_LxDCCR_DCALPHA_Pos) /*!< 0xFF000000 */
  13148. #define LTDC_LxDCCR_DCALPHA LTDC_LxDCCR_DCALPHA_Msk /*!< Default Color Alpha */
  13149. /******************** Bit definition for LTDC_LxBFCR register ***************/
  13150. #define LTDC_LxBFCR_BF2_Pos (0U)
  13151. #define LTDC_LxBFCR_BF2_Msk (0x7UL << LTDC_LxBFCR_BF2_Pos) /*!< 0x00000007 */
  13152. #define LTDC_LxBFCR_BF2 LTDC_LxBFCR_BF2_Msk /*!< Blending Factor 2 */
  13153. #define LTDC_LxBFCR_BF1_Pos (8U)
  13154. #define LTDC_LxBFCR_BF1_Msk (0x7UL << LTDC_LxBFCR_BF1_Pos) /*!< 0x00000700 */
  13155. #define LTDC_LxBFCR_BF1 LTDC_LxBFCR_BF1_Msk /*!< Blending Factor 1 */
  13156. /******************** Bit definition for LTDC_LxCFBAR register **************/
  13157. #define LTDC_LxCFBAR_CFBADD_Pos (0U)
  13158. #define LTDC_LxCFBAR_CFBADD_Msk (0xFFFFFFFFUL << LTDC_LxCFBAR_CFBADD_Pos) /*!< 0xFFFFFFFF */
  13159. #define LTDC_LxCFBAR_CFBADD LTDC_LxCFBAR_CFBADD_Msk /*!< Color Frame Buffer Start Address */
  13160. /******************** Bit definition for LTDC_LxCFBLR register **************/
  13161. #define LTDC_LxCFBLR_CFBLL_Pos (0U)
  13162. #define LTDC_LxCFBLR_CFBLL_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBLL_Pos) /*!< 0x00001FFF */
  13163. #define LTDC_LxCFBLR_CFBLL LTDC_LxCFBLR_CFBLL_Msk /*!< Color Frame Buffer Line Length */
  13164. #define LTDC_LxCFBLR_CFBP_Pos (16U)
  13165. #define LTDC_LxCFBLR_CFBP_Msk (0x1FFFUL << LTDC_LxCFBLR_CFBP_Pos) /*!< 0x1FFF0000 */
  13166. #define LTDC_LxCFBLR_CFBP LTDC_LxCFBLR_CFBP_Msk /*!< Color Frame Buffer Pitch in bytes */
  13167. /******************** Bit definition for LTDC_LxCFBLNR register *************/
  13168. #define LTDC_LxCFBLNR_CFBLNBR_Pos (0U)
  13169. #define LTDC_LxCFBLNR_CFBLNBR_Msk (0x7FFUL << LTDC_LxCFBLNR_CFBLNBR_Pos) /*!< 0x000007FF */
  13170. #define LTDC_LxCFBLNR_CFBLNBR LTDC_LxCFBLNR_CFBLNBR_Msk /*!< Frame Buffer Line Number */
  13171. /******************** Bit definition for LTDC_LxCLUTWR register *************/
  13172. #define LTDC_LxCLUTWR_BLUE_Pos (0U)
  13173. #define LTDC_LxCLUTWR_BLUE_Msk (0xFFUL << LTDC_LxCLUTWR_BLUE_Pos) /*!< 0x000000FF */
  13174. #define LTDC_LxCLUTWR_BLUE LTDC_LxCLUTWR_BLUE_Msk /*!< Blue value */
  13175. #define LTDC_LxCLUTWR_GREEN_Pos (8U)
  13176. #define LTDC_LxCLUTWR_GREEN_Msk (0xFFUL << LTDC_LxCLUTWR_GREEN_Pos) /*!< 0x0000FF00 */
  13177. #define LTDC_LxCLUTWR_GREEN LTDC_LxCLUTWR_GREEN_Msk /*!< Green value */
  13178. #define LTDC_LxCLUTWR_RED_Pos (16U)
  13179. #define LTDC_LxCLUTWR_RED_Msk (0xFFUL << LTDC_LxCLUTWR_RED_Pos) /*!< 0x00FF0000 */
  13180. #define LTDC_LxCLUTWR_RED LTDC_LxCLUTWR_RED_Msk /*!< Red value */
  13181. #define LTDC_LxCLUTWR_CLUTADD_Pos (24U)
  13182. #define LTDC_LxCLUTWR_CLUTADD_Msk (0xFFUL << LTDC_LxCLUTWR_CLUTADD_Pos) /*!< 0xFF000000 */
  13183. #define LTDC_LxCLUTWR_CLUTADD LTDC_LxCLUTWR_CLUTADD_Msk /*!< CLUT address */
  13184. /******************************************************************************/
  13185. /* */
  13186. /* ICACHE */
  13187. /* */
  13188. /******************************************************************************/
  13189. /****************** Bit definition for ICACHE_CR register *******************/
  13190. #define ICACHE_CR_EN_Pos (0U)
  13191. #define ICACHE_CR_EN_Msk (0x1UL << ICACHE_CR_EN_Pos) /*!< 0x00000001 */
  13192. #define ICACHE_CR_EN ICACHE_CR_EN_Msk /*!< Enable */
  13193. #define ICACHE_CR_CACHEINV_Pos (1U)
  13194. #define ICACHE_CR_CACHEINV_Msk (0x1UL << ICACHE_CR_CACHEINV_Pos) /*!< 0x00000002 */
  13195. #define ICACHE_CR_CACHEINV ICACHE_CR_CACHEINV_Msk /*!< Cache invalidation */
  13196. #define ICACHE_CR_WAYSEL_Pos (2U)
  13197. #define ICACHE_CR_WAYSEL_Msk (0x1UL << ICACHE_CR_WAYSEL_Pos) /*!< 0x00000004 */
  13198. #define ICACHE_CR_WAYSEL ICACHE_CR_WAYSEL_Msk /*!< Ways selection */
  13199. #define ICACHE_CR_HITMEN_Pos (16U)
  13200. #define ICACHE_CR_HITMEN_Msk (0x1UL << ICACHE_CR_HITMEN_Pos) /*!< 0x00010000 */
  13201. #define ICACHE_CR_HITMEN ICACHE_CR_HITMEN_Msk /*!< Hit monitor enable */
  13202. #define ICACHE_CR_MISSMEN_Pos (17U)
  13203. #define ICACHE_CR_MISSMEN_Msk (0x1UL << ICACHE_CR_MISSMEN_Pos) /*!< 0x00020000 */
  13204. #define ICACHE_CR_MISSMEN ICACHE_CR_MISSMEN_Msk /*!< Miss monitor enable */
  13205. #define ICACHE_CR_HITMRST_Pos (18U)
  13206. #define ICACHE_CR_HITMRST_Msk (0x1UL << ICACHE_CR_HITMRST_Pos) /*!< 0x00040000 */
  13207. #define ICACHE_CR_HITMRST ICACHE_CR_HITMRST_Msk /*!< Hit monitor reset */
  13208. #define ICACHE_CR_MISSMRST_Pos (19U)
  13209. #define ICACHE_CR_MISSMRST_Msk (0x1UL << ICACHE_CR_MISSMRST_Pos) /*!< 0x00080000 */
  13210. #define ICACHE_CR_MISSMRST ICACHE_CR_MISSMRST_Msk /*!< Miss monitor reset */
  13211. /****************** Bit definition for ICACHE_SR register *******************/
  13212. #define ICACHE_SR_BUSYF_Pos (0U)
  13213. #define ICACHE_SR_BUSYF_Msk (0x1UL << ICACHE_SR_BUSYF_Pos) /*!< 0x00000001 */
  13214. #define ICACHE_SR_BUSYF ICACHE_SR_BUSYF_Msk /*!< Busy flag */
  13215. #define ICACHE_SR_BSYENDF_Pos (1U)
  13216. #define ICACHE_SR_BSYENDF_Msk (0x1UL << ICACHE_SR_BSYENDF_Pos) /*!< 0x00000002 */
  13217. #define ICACHE_SR_BSYENDF ICACHE_SR_BSYENDF_Msk /*!< Busy end flag */
  13218. #define ICACHE_SR_ERRF_Pos (2U)
  13219. #define ICACHE_SR_ERRF_Msk (0x1UL << ICACHE_SR_ERRF_Pos) /*!< 0x00000004 */
  13220. #define ICACHE_SR_ERRF ICACHE_SR_ERRF_Msk /*!< Cache error flag */
  13221. /****************** Bit definition for ICACHE_IER register ******************/
  13222. #define ICACHE_IER_BSYENDIE_Pos (1U)
  13223. #define ICACHE_IER_BSYENDIE_Msk (0x1UL << ICACHE_IER_BSYENDIE_Pos) /*!< 0x00000002 */
  13224. #define ICACHE_IER_BSYENDIE ICACHE_IER_BSYENDIE_Msk /*!< Busy end interrupt enable */
  13225. #define ICACHE_IER_ERRIE_Pos (2U)
  13226. #define ICACHE_IER_ERRIE_Msk (0x1UL << ICACHE_IER_ERRIE_Pos) /*!< 0x00000004 */
  13227. #define ICACHE_IER_ERRIE ICACHE_IER_ERRIE_Msk /*!< Cache error interrupt enable */
  13228. /****************** Bit definition for ICACHE_FCR register ******************/
  13229. #define ICACHE_FCR_CBSYENDF_Pos (1U)
  13230. #define ICACHE_FCR_CBSYENDF_Msk (0x1UL << ICACHE_FCR_CBSYENDF_Pos) /*!< 0x00000002 */
  13231. #define ICACHE_FCR_CBSYENDF ICACHE_FCR_CBSYENDF_Msk /*!< Busy end flag clear */
  13232. #define ICACHE_FCR_CERRF_Pos (2U)
  13233. #define ICACHE_FCR_CERRF_Msk (0x1UL << ICACHE_FCR_CERRF_Pos) /*!< 0x00000004 */
  13234. #define ICACHE_FCR_CERRF ICACHE_FCR_CERRF_Msk /*!< Cache error flag clear */
  13235. /****************** Bit definition for ICACHE_HMONR register ****************/
  13236. #define ICACHE_HMONR_HITMON_Pos (0U)
  13237. #define ICACHE_HMONR_HITMON_Msk (0xFFFFFFFFUL << ICACHE_HMONR_HITMON_Pos) /*!< 0xFFFFFFFF */
  13238. #define ICACHE_HMONR_HITMON ICACHE_HMONR_HITMON_Msk /*!< Cache hit monitor register */
  13239. /****************** Bit definition for ICACHE_MMONR register ****************/
  13240. #define ICACHE_MMONR_MISSMON_Pos (0U)
  13241. #define ICACHE_MMONR_MISSMON_Msk (0xFFFFUL << ICACHE_MMONR_MISSMON_Pos) /*!< 0x0000FFFF */
  13242. #define ICACHE_MMONR_MISSMON ICACHE_MMONR_MISSMON_Msk /*!< Cache miss monitor register */
  13243. /****************** Bit definition for ICACHE_CRRx register *****************/
  13244. #define ICACHE_CRRx_BASEADDR_Pos (0U)
  13245. #define ICACHE_CRRx_BASEADDR_Msk (0xFFUL << ICACHE_CRRx_BASEADDR_Pos) /*!< 0x000000FF */
  13246. #define ICACHE_CRRx_BASEADDR ICACHE_CRRx_BASEADDR_Msk /*!< Base address of region X to remap */
  13247. #define ICACHE_CRRx_RSIZE_Pos (9U)
  13248. #define ICACHE_CRRx_RSIZE_Msk (0x7UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000E00 */
  13249. #define ICACHE_CRRx_RSIZE ICACHE_CRRx_RSIZE_Msk /*!< Region X size */
  13250. #define ICACHE_CRRx_RSIZE_0 (0x1UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000200 */
  13251. #define ICACHE_CRRx_RSIZE_1 (0x2UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000400 */
  13252. #define ICACHE_CRRx_RSIZE_2 (0x4UL << ICACHE_CRRx_RSIZE_Pos) /*!< 0x00000800 */
  13253. #define ICACHE_CRRx_REN_Pos (15U)
  13254. #define ICACHE_CRRx_REN_Msk (0x1UL << ICACHE_CRRx_REN_Pos) /*!< 0x00008000 */
  13255. #define ICACHE_CRRx_REN ICACHE_CRRx_REN_Msk /*!< Region X enable */
  13256. #define ICACHE_CRRx_REMAPADDR_Pos (16U)
  13257. #define ICACHE_CRRx_REMAPADDR_Msk (0x7FFUL << ICACHE_CRRx_REMAPADDR_Pos) /*!< 0x07FF0000 */
  13258. #define ICACHE_CRRx_REMAPADDR ICACHE_CRRx_REMAPADDR_Msk /*!< Remap address of Region X to be remapped */
  13259. #define ICACHE_CRRx_MSTSEL_Pos (28U)
  13260. #define ICACHE_CRRx_MSTSEL_Msk (0x1UL << ICACHE_CRRx_MSTSEL_Pos) /*!< 0x10000000 */
  13261. #define ICACHE_CRRx_MSTSEL ICACHE_CRRx_MSTSEL_Msk /*!< Region X AHB cache master selection */
  13262. #define ICACHE_CRRx_HBURST_Pos (31U)
  13263. #define ICACHE_CRRx_HBURST_Msk (0x1UL << ICACHE_CRRx_HBURST_Pos) /*!< 0x80000000 */
  13264. #define ICACHE_CRRx_HBURST ICACHE_CRRx_HBURST_Msk /*!< Region X output burst type */
  13265. /******************************************************************************/
  13266. /* */
  13267. /* DCACHE */
  13268. /* */
  13269. /******************************************************************************/
  13270. /****************** Bit definition for DCACHE_CR register *******************/
  13271. #define DCACHE_CR_EN_Pos (0U)
  13272. #define DCACHE_CR_EN_Msk (0x1UL << DCACHE_CR_EN_Pos) /*!< 0x00000001 */
  13273. #define DCACHE_CR_EN DCACHE_CR_EN_Msk /*!< Enable */
  13274. #define DCACHE_CR_CACHEINV_Pos (1U)
  13275. #define DCACHE_CR_CACHEINV_Msk (0x1UL << DCACHE_CR_CACHEINV_Pos) /*!< 0x00000002 */
  13276. #define DCACHE_CR_CACHEINV DCACHE_CR_CACHEINV_Msk /*!< Cache invalidation */
  13277. #define DCACHE_CR_CACHECMD_Pos (8U)
  13278. #define DCACHE_CR_CACHECMD_Msk (0x7UL << DCACHE_CR_CACHECMD_Pos) /*!< 0x00000700 */
  13279. #define DCACHE_CR_CACHECMD DCACHE_CR_CACHECMD_Msk /*!< Cache command */
  13280. #define DCACHE_CR_CACHECMD_0 (0x1UL << DCACHE_CR_CACHECMD_Pos) /*!< 0x00000100 */
  13281. #define DCACHE_CR_CACHECMD_1 (0x2UL << DCACHE_CR_CACHECMD_Pos) /*!< 0x00000200 */
  13282. #define DCACHE_CR_CACHECMD_2 (0x4UL << DCACHE_CR_CACHECMD_Pos) /*!< 0x00000400 */
  13283. #define DCACHE_CR_STARTCMD_Pos (11U)
  13284. #define DCACHE_CR_STARTCMD_Msk (0x1UL << DCACHE_CR_STARTCMD_Pos) /*!< 0x00000800 */
  13285. #define DCACHE_CR_STARTCMD DCACHE_CR_STARTCMD_Msk /*!< Start command */
  13286. #define DCACHE_CR_RHITMEN_Pos (16U)
  13287. #define DCACHE_CR_RHITMEN_Msk (0x1UL << DCACHE_CR_RHITMEN_Pos) /*!< 0x00010000 */
  13288. #define DCACHE_CR_RHITMEN DCACHE_CR_RHITMEN_Msk /*!< Read Hit monitor enable */
  13289. #define DCACHE_CR_RMISSMEN_Pos (17U)
  13290. #define DCACHE_CR_RMISSMEN_Msk (0x1UL << DCACHE_CR_RMISSMEN_Pos) /*!< 0x00020000 */
  13291. #define DCACHE_CR_RMISSMEN DCACHE_CR_RMISSMEN_Msk /*!< Read Miss monitor enable */
  13292. #define DCACHE_CR_RHITMRST_Pos (18U)
  13293. #define DCACHE_CR_RHITMRST_Msk (0x1UL << DCACHE_CR_RHITMRST_Pos) /*!< 0x00040000 */
  13294. #define DCACHE_CR_RHITMRST DCACHE_CR_RHITMRST_Msk /*!< Read Hit monitor reset */
  13295. #define DCACHE_CR_RMISSMRST_Pos (19U)
  13296. #define DCACHE_CR_RMISSMRST_Msk (0x1UL << DCACHE_CR_RMISSMRST_Pos) /*!< 0x00080000 */
  13297. #define DCACHE_CR_RMISSMRST DCACHE_CR_RMISSMRST_Msk /*!< Read Miss monitor reset */
  13298. #define DCACHE_CR_WHITMEN_Pos (20U)
  13299. #define DCACHE_CR_WHITMEN_Msk (0x1UL << DCACHE_CR_WHITMEN_Pos) /*!< 0x00100000 */
  13300. #define DCACHE_CR_WHITMEN DCACHE_CR_WHITMEN_Msk /*!< Write Hit monitor enable */
  13301. #define DCACHE_CR_WMISSMEN_Pos (21U)
  13302. #define DCACHE_CR_WMISSMEN_Msk (0x1UL << DCACHE_CR_WMISSMEN_Pos) /*!< 0x00200000 */
  13303. #define DCACHE_CR_WMISSMEN DCACHE_CR_WMISSMEN_Msk /*!< Write Miss monitor enable */
  13304. #define DCACHE_CR_WHITMRST_Pos (22U)
  13305. #define DCACHE_CR_WHITMRST_Msk (0x1UL << DCACHE_CR_WHITMRST_Pos) /*!< 0x00400000 */
  13306. #define DCACHE_CR_WHITMRST DCACHE_CR_WHITMRST_Msk /*!< Write Hit monitor reset */
  13307. #define DCACHE_CR_WMISSMRST_Pos (23U)
  13308. #define DCACHE_CR_WMISSMRST_Msk (0x1UL << DCACHE_CR_WMISSMRST_Pos) /*!< 0x00800000 */
  13309. #define DCACHE_CR_WMISSMRST DCACHE_CR_WMISSMRST_Msk /*!< Write Miss monitor reset */
  13310. #define DCACHE_CR_HBURST_Pos (31U)
  13311. #define DCACHE_CR_HBURST_Msk (0x1UL << DCACHE_CR_HBURST_Pos) /*!< 0x80000000 */
  13312. #define DCACHE_CR_HBURST DCACHE_CR_HBURST_Msk /*!< Read burst type */
  13313. /****************** Bit definition for DCACHE_SR register *******************/
  13314. #define DCACHE_SR_BUSYF_Pos (0U)
  13315. #define DCACHE_SR_BUSYF_Msk (0x1UL << DCACHE_SR_BUSYF_Pos) /*!< 0x00000001 */
  13316. #define DCACHE_SR_BUSYF DCACHE_SR_BUSYF_Msk /*!< Busy flag */
  13317. #define DCACHE_SR_BSYENDF_Pos (1U)
  13318. #define DCACHE_SR_BSYENDF_Msk (0x1UL << DCACHE_SR_BSYENDF_Pos) /*!< 0x00000002 */
  13319. #define DCACHE_SR_BSYENDF DCACHE_SR_BSYENDF_Msk /*!< Busy end flag */
  13320. #define DCACHE_SR_ERRF_Pos (2U)
  13321. #define DCACHE_SR_ERRF_Msk (0x1UL << DCACHE_SR_ERRF_Pos) /*!< 0x00000004 */
  13322. #define DCACHE_SR_ERRF DCACHE_SR_ERRF_Msk /*!< Cache error flag */
  13323. #define DCACHE_SR_BUSYCMDF_Pos (3U)
  13324. #define DCACHE_SR_BUSYCMDF_Msk (0x1UL << DCACHE_SR_BUSYCMDF_Pos) /*!< 0x00000008 */
  13325. #define DCACHE_SR_BUSYCMDF DCACHE_SR_BUSYCMDF_Msk /*!< Busy command flag */
  13326. #define DCACHE_SR_CMDENDF_Pos (4U)
  13327. #define DCACHE_SR_CMDENDF_Msk (0x1UL << DCACHE_SR_CMDENDF_Pos) /*!< 0x00000010 */
  13328. #define DCACHE_SR_CMDENDF DCACHE_SR_CMDENDF_Msk /*!< Command end flag */
  13329. /****************** Bit definition for DCACHE_IER register ******************/
  13330. #define DCACHE_IER_BSYENDIE_Pos (1U)
  13331. #define DCACHE_IER_BSYENDIE_Msk (0x1UL << DCACHE_IER_BSYENDIE_Pos) /*!< 0x00000002 */
  13332. #define DCACHE_IER_BSYENDIE DCACHE_IER_BSYENDIE_Msk /*!< Busy end interrupt enable */
  13333. #define DCACHE_IER_ERRIE_Pos (2U)
  13334. #define DCACHE_IER_ERRIE_Msk (0x1UL << DCACHE_IER_ERRIE_Pos) /*!< 0x00000004 */
  13335. #define DCACHE_IER_ERRIE DCACHE_IER_ERRIE_Msk /*!< Cache error interrupt enable */
  13336. #define DCACHE_IER_CMDENDIE_Pos (4U)
  13337. #define DCACHE_IER_CMDENDIE_Msk (0x1UL << DCACHE_IER_CMDENDIE_Pos) /*!< 0x00000010 */
  13338. #define DCACHE_IER_CMDENDIE DCACHE_IER_CMDENDIE_Msk /*!< Command end interrupt enable */
  13339. /****************** Bit definition for DCACHE_FCR register ******************/
  13340. #define DCACHE_FCR_CBSYENDF_Pos (1U)
  13341. #define DCACHE_FCR_CBSYENDF_Msk (0x1UL << DCACHE_FCR_CBSYENDF_Pos) /*!< 0x00000002 */
  13342. #define DCACHE_FCR_CBSYENDF DCACHE_FCR_CBSYENDF_Msk /*!< Busy end flag clear */
  13343. #define DCACHE_FCR_CERRF_Pos (2U)
  13344. #define DCACHE_FCR_CERRF_Msk (0x1UL << DCACHE_FCR_CERRF_Pos) /*!< 0x00000004 */
  13345. #define DCACHE_FCR_CERRF DCACHE_FCR_CERRF_Msk /*!< Cache error flag clear */
  13346. #define DCACHE_FCR_CCMDENDF_Pos (4U)
  13347. #define DCACHE_FCR_CCMDENDF_Msk (0x1UL << DCACHE_FCR_CCMDENDF_Pos) /*!< 0x00000010 */
  13348. #define DCACHE_FCR_CCMDENDF DCACHE_FCR_CCMDENDF_Msk /*!< Command end flag clear */
  13349. /****************** Bit definition for DCACHE_RHMONR register ****************/
  13350. #define DCACHE_RHMONR_RHITMON_Pos (0U)
  13351. #define DCACHE_RHMONR_RHITMON_Msk (0xFFFFFFFFUL << DCACHE_RHMONR_RHITMON_Pos) /*!< 0xFFFFFFFF */
  13352. #define DCACHE_RHMONR_RHITMON DCACHE_RHMONR_RHITMON_Msk /*!< Cache Read hit monitor register */
  13353. /****************** Bit definition for DCACHE_RMMONR register ****************/
  13354. #define DCACHE_RMMONR_RMISSMON_Pos (0U)
  13355. #define DCACHE_RMMONR_RMISSMON_Msk (0xFFFFUL << DCACHE_RMMONR_RMISSMON_Pos) /*!< 0x0000FFFF */
  13356. #define DCACHE_RMMONR_RMISSMON DCACHE_RMMONR_RMISSMON_Msk /*!< Cache Read miss monitor register */
  13357. /****************** Bit definition for DCACHE_WHMONR register ****************/
  13358. #define DCACHE_WHMONR_WHITMON_Pos (0U)
  13359. #define DCACHE_WHMONR_WHITMON_Msk (0xFFFFFFFFUL << DCACHE_WHMONR_WHITMON_Pos) /*!< 0xFFFFFFFF */
  13360. #define DCACHE_WHMONR_WHITMON DCACHE_WHMONR_WHITMON_Msk /*!< Cache Read hit monitor register */
  13361. /****************** Bit definition for DCACHE_WMMONR register ****************/
  13362. #define DCACHE_WMMONR_WMISSMON_Pos (0U)
  13363. #define DCACHE_WMMONR_WMISSMON_Msk (0xFFFFUL << DCACHE_WMMONR_WMISSMON_Pos) /*!< 0x0000FFFF */
  13364. #define DCACHE_WMMONR_WMISSMON DCACHE_WMMONR_WMISSMON_Msk /*!< Cache Read miss monitor register */
  13365. /****************** Bit definition for DCACHE_CMDRSADDRR register ****************/
  13366. #define DCACHE_CMDRSADDRR_CMDSTARTADDR_Pos (0U)
  13367. #define DCACHE_CMDRSADDRR_CMDSTARTADDR_Msk (0xFFFFFFE0UL << DCACHE_CMDRSADDRR_CMDSTARTADDR_Pos) /*!< 0xFFFFFFE0 */
  13368. #define DCACHE_CMDRSADDRR_CMDSTARTADDR DCACHE_CMDRSADDRR_CMDSTARTADDR_Msk /*!< Command start address */
  13369. /****************** Bit definition for DCACHE_CMDREADDRR register ****************/
  13370. #define DCACHE_CMDREADDRR_CMDENDADDR_Pos (0U)
  13371. #define DCACHE_CMDREADDRR_CMDENDADDR_Msk (0xFFFFFFE0UL << DCACHE_CMDREADDRR_CMDENDADDR_Pos) /*!< 0xFFFFFFE0 */
  13372. #define DCACHE_CMDREADDRR_CMDENDADDR DCACHE_CMDREADDRR_CMDENDADDR_Msk /*!< Command end address */
  13373. /******************************************************************************/
  13374. /* */
  13375. /* Analog Comparators (COMP) */
  13376. /* */
  13377. /******************************************************************************/
  13378. #define COMP_WINDOW_MODE_SUPPORT /*!< COMP feature available only on specific devices */
  13379. /********************** Bit definition for COMP_CSR register ****************/
  13380. #define COMP_CSR_EN_Pos (0U)
  13381. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  13382. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  13383. #define COMP_CSR_INMSEL_Pos (4U)
  13384. #define COMP_CSR_INMSEL_Msk (0xFUL << COMP_CSR_INMSEL_Pos) /*!< 0x000000F0 */
  13385. #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
  13386. #define COMP_CSR_INMSEL_0 (0x1UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
  13387. #define COMP_CSR_INMSEL_1 (0x2UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
  13388. #define COMP_CSR_INMSEL_2 (0x4UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
  13389. #define COMP_CSR_INMSEL_3 (0x8UL << COMP_CSR_INMSEL_Pos) /*!< 0x00000080 */
  13390. #define COMP_CSR_INPSEL_Pos (8U)
  13391. #define COMP_CSR_INPSEL_Msk (0x3UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000300 */
  13392. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
  13393. #define COMP_CSR_INPSEL_0 (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
  13394. #define COMP_CSR_INPSEL_1 (0x2UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000200 */
  13395. #define COMP_CSR_WINMODE_Pos (11U)
  13396. #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000800 */
  13397. #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  13398. #define COMP_CSR_WINOUT_Pos (14U)
  13399. #define COMP_CSR_WINOUT_Msk (0x1UL << COMP_CSR_WINOUT_Pos) /*!< 0x00004000 */
  13400. #define COMP_CSR_WINOUT COMP_CSR_WINOUT_Msk /*!< Pair of comparators window output level. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  13401. #define COMP_CSR_POLARITY_Pos (15U)
  13402. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  13403. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  13404. #define COMP_CSR_HYST_Pos (16U)
  13405. #define COMP_CSR_HYST_Msk (0x3UL << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
  13406. #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator input hysteresis */
  13407. #define COMP_CSR_HYST_0 (0x1UL << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
  13408. #define COMP_CSR_HYST_1 (0x2UL << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
  13409. #define COMP_CSR_PWRMODE_Pos (18U)
  13410. #define COMP_CSR_PWRMODE_Msk (0x3UL << COMP_CSR_PWRMODE_Pos) /*!< 0x000C0000 */
  13411. #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
  13412. #define COMP_CSR_PWRMODE_0 (0x1UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00040000 */
  13413. #define COMP_CSR_PWRMODE_1 (0x2UL << COMP_CSR_PWRMODE_Pos) /*!< 0x00080000 */
  13414. #define COMP_CSR_BLANKSEL_Pos (20U)
  13415. #define COMP_CSR_BLANKSEL_Msk (0x1FUL << COMP_CSR_BLANKSEL_Pos) /*!< 0x01F00000 */
  13416. #define COMP_CSR_BLANKSEL COMP_CSR_BLANKSEL_Msk /*!< Comparator blanking source */
  13417. #define COMP_CSR_BLANKSEL_0 (0x01UL << COMP_CSR_BLANKSEL_Pos) /*!< 0x00100000 */
  13418. #define COMP_CSR_BLANKSEL_1 (0x02UL << COMP_CSR_BLANKSEL_Pos) /*!< 0x00200000 */
  13419. #define COMP_CSR_BLANKSEL_2 (0x04UL << COMP_CSR_BLANKSEL_Pos) /*!< 0x00400000 */
  13420. #define COMP_CSR_BLANKSEL_3 (0x08UL << COMP_CSR_BLANKSEL_Pos) /*!< 0x00800000 */
  13421. #define COMP_CSR_BLANKSEL_4 (0x10UL << COMP_CSR_BLANKSEL_Pos) /*!< 0x01000000 */
  13422. #define COMP_CSR_VALUE_Pos (30U)
  13423. #define COMP_CSR_VALUE_Msk (0x1UL << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
  13424. #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
  13425. #define COMP_CSR_LOCK_Pos (31U)
  13426. #define COMP_CSR_LOCK_Msk (0x1UL << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
  13427. #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
  13428. /******************************************************************************/
  13429. /* */
  13430. /* Operational Amplifier (OPAMP) */
  13431. /* */
  13432. /******************************************************************************/
  13433. /********************* Bit definition for OPAMPx_CSR register ***************/
  13434. #define OPAMP_CSR_OPAEN_Pos (0U)
  13435. #define OPAMP_CSR_OPAEN_Msk (0x1UL << OPAMP_CSR_OPAEN_Pos) /*!< 0x00000001 */
  13436. #define OPAMP_CSR_OPAEN OPAMP_CSR_OPAEN_Msk /*!< OPAMP enable */
  13437. #define OPAMP_CSR_OPALPM_Pos (1U)
  13438. #define OPAMP_CSR_OPALPM_Msk (0x1UL << OPAMP_CSR_OPALPM_Pos) /*!< 0x00000002 */
  13439. #define OPAMP_CSR_OPALPM OPAMP_CSR_OPALPM_Msk /*!< Operational amplifier Low Power Mode */
  13440. #define OPAMP_CSR_OPAMODE_Pos (2U)
  13441. #define OPAMP_CSR_OPAMODE_Msk (0x3UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x0000000C */
  13442. #define OPAMP_CSR_OPAMODE OPAMP_CSR_OPAMODE_Msk /*!< Operational amplifier PGA mode */
  13443. #define OPAMP_CSR_OPAMODE_0 (0x1UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000004 */
  13444. #define OPAMP_CSR_OPAMODE_1 (0x2UL << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000008 */
  13445. #define OPAMP_CSR_PGA_GAIN_Pos (4U)
  13446. #define OPAMP_CSR_PGA_GAIN_Msk (0x3UL << OPAMP_CSR_PGA_GAIN_Pos) /*!< 0x00000030 */
  13447. #define OPAMP_CSR_PGA_GAIN OPAMP_CSR_PGA_GAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */
  13448. #define OPAMP_CSR_PGA_GAIN_0 (0x1UL << OPAMP_CSR_PGA_GAIN_Pos) /*!< 0x00000010 */
  13449. #define OPAMP_CSR_PGA_GAIN_1 (0x2UL << OPAMP_CSR_PGA_GAIN_Pos) /*!< 0x00000020 */
  13450. #define OPAMP_CSR_VM_SEL_Pos (8U)
  13451. #define OPAMP_CSR_VM_SEL_Msk (0x3UL << OPAMP_CSR_VM_SEL_Pos) /*!< 0x00000300 */
  13452. #define OPAMP_CSR_VM_SEL OPAMP_CSR_VM_SEL_Msk /*!< Inverting input selection */
  13453. #define OPAMP_CSR_VM_SEL_0 (0x1UL << OPAMP_CSR_VM_SEL_Pos) /*!< 0x00000100 */
  13454. #define OPAMP_CSR_VM_SEL_1 (0x2UL << OPAMP_CSR_VM_SEL_Pos) /*!< 0x00000200 */
  13455. #define OPAMP_CSR_VP_SEL_Pos (10U)
  13456. #define OPAMP_CSR_VP_SEL_Msk (0x1UL << OPAMP_CSR_VP_SEL_Pos) /*!< 0x00000400 */
  13457. #define OPAMP_CSR_VP_SEL OPAMP_CSR_VP_SEL_Msk /*!< Non inverted input selection */
  13458. #define OPAMP_CSR_CALON_Pos (12U)
  13459. #define OPAMP_CSR_CALON_Msk (0x1UL << OPAMP_CSR_CALON_Pos) /*!< 0x00001000 */
  13460. #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
  13461. #define OPAMP_CSR_CALSEL_Pos (13U)
  13462. #define OPAMP_CSR_CALSEL_Msk (0x1UL << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
  13463. #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
  13464. #define OPAMP_CSR_USERTRIM_Pos (14U)
  13465. #define OPAMP_CSR_USERTRIM_Msk (0x1UL << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00004000 */
  13466. #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
  13467. #define OPAMP_CSR_CALOUT_Pos (15U)
  13468. #define OPAMP_CSR_CALOUT_Msk (0x1UL << OPAMP_CSR_CALOUT_Pos) /*!< 0x00008000 */
  13469. #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier calibration output */
  13470. #define OPAMP_CSR_HSM_Pos (30U)
  13471. #define OPAMP_CSR_HSM_Msk (0x1UL << OPAMP_CSR_HSM_Pos) /*!< 0x40000000 */
  13472. #define OPAMP_CSR_HSM OPAMP_CSR_HSM_Msk /*!< Operational amplifier high speed mode */
  13473. #define OPAMP_CSR_OPARANGE_Pos (31U)
  13474. #define OPAMP_CSR_OPARANGE_Msk (0x1UL << OPAMP_CSR_OPARANGE_Pos) /*!< 0x80000000 */
  13475. #define OPAMP_CSR_OPARANGE OPAMP_CSR_OPARANGE_Msk /*!< Operational amplifier range setting */
  13476. /******************* Bit definition for OPAMPx_OTR register ******************/
  13477. #define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
  13478. #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
  13479. #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  13480. #define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
  13481. #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FUL << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
  13482. #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  13483. /******************* Bit definition for OPAMPx_LPOTR register ****************/
  13484. #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos (0U)
  13485. #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
  13486. #define OPAMP_LPOTR_TRIMLPOFFSETN OPAMP_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
  13487. #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos (8U)
  13488. #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk (0x1FUL << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
  13489. #define OPAMP_LPOTR_TRIMLPOFFSETP OPAMP_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
  13490. /******************************************************************************/
  13491. /* */
  13492. /* MDF/ADF */
  13493. /* */
  13494. /******************************************************************************/
  13495. /******************* Bit definition for MDF/ADF_GCR register ********************/
  13496. #define MDF_GCR_TRGO_Pos (0U)
  13497. #define MDF_GCR_TRGO_Msk (0x1UL << MDF_GCR_TRGO_Pos) /*!< 0x00000001 */
  13498. #define MDF_GCR_TRGO MDF_GCR_TRGO_Msk /*!<Trigger output control */
  13499. #define MDF_GCR_ILVNB_Pos (4U)
  13500. #define MDF_GCR_ILVNB_Msk (0xFUL << MDF_GCR_ILVNB_Pos) /*!< 0x000000F0 */
  13501. #define MDF_GCR_ILVNB MDF_GCR_ILVNB_Msk /*!< Interleaved Number */
  13502. /******************* Bit definition for MDF/ADF_CKGCR register ********************/
  13503. #define MDF_CKGCR_CKDEN_Pos (0U)
  13504. #define MDF_CKGCR_CKDEN_Msk (0x1UL << MDF_CKGCR_CKDEN_Pos) /*!< 0x00000001 */
  13505. #define MDF_CKGCR_CKDEN MDF_CKGCR_CKDEN_Msk /*!<CKGEN diveders enable */
  13506. #define MDF_CKGCR_CCK0EN_Pos (1U)
  13507. #define MDF_CKGCR_CCK0EN_Msk (0x1UL << MDF_CKGCR_CCK0EN_Pos) /*!< 0x00000002 */
  13508. #define MDF_CKGCR_CCK0EN MDF_CKGCR_CCK0EN_Msk /*!<CCK0 clock enable */
  13509. #define MDF_CKGCR_CCK1EN_Pos (2U)
  13510. #define MDF_CKGCR_CCK1EN_Msk (0x1UL << MDF_CKGCR_CCK1EN_Pos) /*!< 0x00000004 */
  13511. #define MDF_CKGCR_CCK1EN MDF_CKGCR_CCK1EN_Msk /*!<CCK1 clock enable */
  13512. #define MDF_CKGCR_CKGMOD_Pos (4U)
  13513. #define MDF_CKGCR_CKGMOD_Msk (0x1UL << MDF_CKGCR_CKGMOD_Pos) /*!< 0x00000010 */
  13514. #define MDF_CKGCR_CKGMOD MDF_CKGCR_CKGMOD_Msk /*!<Clock genartor mode */
  13515. #define MDF_CKGCR_CCK0DIR_Pos (5U)
  13516. #define MDF_CKGCR_CCK0DIR_Msk (0x1UL << MDF_CKGCR_CCK0DIR_Pos) /*!< 0x00000020 */
  13517. #define MDF_CKGCR_CCK0DIR MDF_CKGCR_CCK0DIR_Msk /*!<CCK0 clock direction */
  13518. #define MDF_CKGCR_CCK1DIR_Pos (6U)
  13519. #define MDF_CKGCR_CCK1DIR_Msk (0x1UL << MDF_CKGCR_CCK1DIR_Pos) /*!< 0x00000040 */
  13520. #define MDF_CKGCR_CCK1DIR MDF_CKGCR_CCK1DIR_Msk /*!<CCK1 clock direction */
  13521. #define MDF_CKGCR_TRGSENS_Pos (8U)
  13522. #define MDF_CKGCR_TRGSENS_Msk (0x1UL << MDF_CKGCR_TRGSENS_Pos) /*!< 0x00000100 */
  13523. #define MDF_CKGCR_TRGSENS MDF_CKGCR_TRGSENS_Msk /*!<CKGEN trigger sensitivity selection */
  13524. #define MDF_CKGCR_TRGSRC_Pos (12U)
  13525. #define MDF_CKGCR_TRGSRC_Msk (0xFUL << MDF_CKGCR_TRGSRC_Pos) /*!< 0x0000F000 */
  13526. #define MDF_CKGCR_TRGSRC MDF_CKGCR_TRGSRC_Msk /*!<Digital Filter trigger signal selection */
  13527. #define MDF_CKGCR_TRGSRC_0 (0x1UL << MDF_CKGCR_TRGSRC_Pos) /*!< 0x00001000 */
  13528. #define MDF_CKGCR_TRGSRC_1 (0x2UL << MDF_CKGCR_TRGSRC_Pos) /*!< 0x00002000 */
  13529. #define MDF_CKGCR_TRGSRC_2 (0x4UL << MDF_CKGCR_TRGSRC_Pos) /*!< 0x00004000 */
  13530. #define MDF_CKGCR_TRGSRC_3 (0x8UL << MDF_CKGCR_TRGSRC_Pos) /*!< 0x00008000 */
  13531. #define MDF_CKGCR_CCKDIV_Pos (16U)
  13532. #define MDF_CKGCR_CCKDIV_Msk (0xFUL << MDF_CKGCR_CCKDIV_Pos) /*!< 0x000F0000 */
  13533. #define MDF_CKGCR_CCKDIV MDF_CKGCR_CCKDIV_Msk /*!<Divider to control the MDF_CCK clock */
  13534. #define MDF_CKGCR_PROCDIV_Pos (24U)
  13535. #define MDF_CKGCR_PROCDIV_Msk (0x7FUL << MDF_CKGCR_PROCDIV_Pos) /*!< 0x7F000000 */
  13536. #define MDF_CKGCR_PROCDIV MDF_CKGCR_PROCDIV_Msk /*!<Divider to control the serial interface clock */
  13537. #define MDF_CKGCR_CCKACTIVE_Pos (31U)
  13538. #define MDF_CKGCR_CCKACTIVE_Msk (0x1UL << MDF_CKGCR_CCKACTIVE_Pos) /*!< 0x80000000 */
  13539. #define MDF_CKGCR_CCKACTIVE MDF_CKGCR_CCKACTIVE_Msk /*!<Clock generator active flag */
  13540. /******************* Bit definition for MDF/ADF_OR register ********************/
  13541. #define MDF_OR_OPTION_Pos (0U)
  13542. #define MDF_OR_OPTION_Msk (0xFFFFFFFFUL << MDF_OR_OPTION_Pos) /*!< 0xFFFFFFFF */
  13543. #define MDF_OR_OPTION MDF_OR_OPTION_Msk /*!<Option Control Bits */
  13544. /******************* Bit definition for MDF/ADF_SITFxCR register ********************/
  13545. #define MDF_SITFCR_SITFEN_Pos (0U)
  13546. #define MDF_SITFCR_SITFEN_Msk (0x1UL << MDF_SITFCR_SITFEN_Pos) /*!< 0x00000001 */
  13547. #define MDF_SITFCR_SITFEN MDF_SITFCR_SITFEN_Msk /*!<Serial interface enable */
  13548. #define MDF_SITFCR_SCKSRC_Pos (1U)
  13549. #define MDF_SITFCR_SCKSRC_Msk (0x3UL << MDF_SITFCR_SCKSRC_Pos) /*!< 0x00000006 */
  13550. #define MDF_SITFCR_SCKSRC MDF_SITFCR_SCKSRC_Msk /*!<Serial clock source */
  13551. #define MDF_SITFCR_SCKSRC_0 (0x1UL << MDF_SITFCR_SCKSRC_Pos)
  13552. #define MDF_SITFCR_SCKSRC_1 (0x2UL << MDF_SITFCR_SCKSRC_Pos)
  13553. #define MDF_SITFCR_SITFMOD_Pos (4U)
  13554. #define MDF_SITFCR_SITFMOD_Msk (0x3UL << MDF_SITFCR_SITFMOD_Pos) /*!< 0x00000030 */
  13555. #define MDF_SITFCR_SITFMOD MDF_SITFCR_SITFMOD_Msk /*!<Serial interface type */
  13556. #define MDF_SITFCR_SITFMOD_0 (0x1UL << MDF_SITFCR_SITFMOD_Pos) /*!< 0x00000010 */
  13557. #define MDF_SITFCR_SITFMOD_1 (0x2UL << MDF_SITFCR_SITFMOD_Pos) /*!< 0x00000020 */
  13558. #define MDF_SITFCR_STH_Pos (8U)
  13559. #define MDF_SITFCR_STH_Msk (0x1FUL << MDF_SITFCR_STH_Pos) /*!< 0x00001F00 */
  13560. #define MDF_SITFCR_STH MDF_SITFCR_STH_Msk /*!<Manchester Symbol threshold / SPI threshold */
  13561. #define MDF_SITFCR_SITFACTIVE_Pos (31U)
  13562. #define MDF_SITFCR_SITFACTIVE_Msk (0x1UL << MDF_SITFCR_SITFACTIVE_Pos) /*!< 0x80000000 */
  13563. #define MDF_SITFCR_SITFACTIVE MDF_SITFCR_SITFACTIVE_Msk /*!<Serial interface active flag */
  13564. /******************* Bit definition for MDF/ADF_BSMXxCR register ********************/
  13565. #define MDF_BSMXCR_BSSEL_Pos (0U)
  13566. #define MDF_BSMXCR_BSSEL_Msk (0x1FUL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x0000001F */
  13567. #define MDF_BSMXCR_BSSEL MDF_BSMXCR_BSSEL_Msk /*!<Bit Streal selection */
  13568. #define MDF_BSMXCR_BSSEL_0 (0x1UL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x00000001 */
  13569. #define MDF_BSMXCR_BSSEL_1 (0x2UL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x00000002 */
  13570. #define MDF_BSMXCR_BSSEL_2 (0x4UL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x00000004 */
  13571. #define MDF_BSMXCR_BSSEL_3 (0x8UL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x00000008 */
  13572. #define MDF_BSMXCR_BSSEL_4 (0x10UL << MDF_BSMXCR_BSSEL_Pos) /*!< 0x00000010 */
  13573. #define MDF_BSMXCR_BSMXACTIVATE_Pos (31U)
  13574. #define MDF_BSMXCR_BSMXACTIVATE_Msk (0x1UL << MDF_BSMXCR_BSMXACTIVATE_Pos) /*!< 0x80000000 */
  13575. #define MDF_BSMXCR_BSMXACTIVATE MDF_BSMXCR_BSMXACTIVATE_Msk /*!<Bit Streal activation flag */
  13576. /******************* Bit definition for MDF/ADF_DFLTxCR register ********************/
  13577. #define MDF_DFLTCR_DFLTEN_Pos (0U)
  13578. #define MDF_DFLTCR_DFLTEN_Msk (0x1UL << MDF_DFLTCR_DFLTEN_Pos) /*!< 0x00000001 */
  13579. #define MDF_DFLTCR_DFLTEN MDF_DFLTCR_DFLTEN_Msk /*!<Digital filter enable */
  13580. #define MDF_DFLTCR_DMAEN_Pos (1U)
  13581. #define MDF_DFLTCR_DMAEN_Msk (0x1UL << MDF_DFLTCR_DMAEN_Pos) /*!< 0x00000002 */
  13582. #define MDF_DFLTCR_DMAEN MDF_DFLTCR_DMAEN_Msk /*!<DMA request enable */
  13583. #define MDF_DFLTCR_FTH_Pos (2U)
  13584. #define MDF_DFLTCR_FTH_Msk (0x1UL << MDF_DFLTCR_FTH_Pos) /*!< 0x00000004 */
  13585. #define MDF_DFLTCR_FTH MDF_DFLTCR_FTH_Msk /*!<RXFIFO Threshold selection */
  13586. #define MDF_DFLTCR_ACQMOD_Pos (4U)
  13587. #define MDF_DFLTCR_ACQMOD_Msk (0x7UL << MDF_DFLTCR_ACQMOD_Pos) /*!< 0x00000004 */
  13588. #define MDF_DFLTCR_ACQMOD MDF_DFLTCR_ACQMOD_Msk /*!<Digital filter trigger mode */
  13589. #define MDF_DFLTCR_ACQMOD_0 (0x1UL << MDF_DFLTCR_ACQMOD_Pos) /*!< 0x00000010 */
  13590. #define MDF_DFLTCR_ACQMOD_1 (0x2UL << MDF_DFLTCR_ACQMOD_Pos) /*!< 0x00000020 */
  13591. #define MDF_DFLTCR_ACQMOD_2 (0x4UL << MDF_DFLTCR_ACQMOD_Pos) /*!< 0x00000040 */
  13592. #define MDF_DFLTCR_TRGSENS_Pos (8U)
  13593. #define MDF_DFLTCR_TRGSENS_Msk (0x1UL << MDF_DFLTCR_TRGSENS_Pos) /*!< 0x00000004 */
  13594. #define MDF_DFLTCR_TRGSENS MDF_DFLTCR_TRGSENS_Msk /*!<Digital filter trigger sensitivity selection */
  13595. #define MDF_DFLTCR_TRGSRC_Pos (12U)
  13596. #define MDF_DFLTCR_TRGSRC_Msk (0xFUL << MDF_DFLTCR_TRGSRC_Pos) /*!< 0x00000004 */
  13597. #define MDF_DFLTCR_TRGSRC MDF_DFLTCR_TRGSRC_Msk /*!<Digital filter trigger signal selection */
  13598. #define MDF_DFLTCR_TRGSRC_0 (0x1UL << MDF_DFLTCR_TRGSRC_Pos) /*!< 0x00001000 */
  13599. #define MDF_DFLTCR_TRGSRC_1 (0x2UL << MDF_DFLTCR_TRGSRC_Pos) /*!< 0x00002000 */
  13600. #define MDF_DFLTCR_TRGSRC_2 (0x4UL << MDF_DFLTCR_TRGSRC_Pos) /*!< 0x00004000 */
  13601. #define MDF_DFLTCR_TRGSRC_3 (0x8UL << MDF_DFLTCR_TRGSRC_Pos) /*!< 0x00008000 */
  13602. #define MDF_DFLTCR_SNPSFMT_Pos (16U)
  13603. #define MDF_DFLTCR_SNPSFMT_Msk (0x1UL << MDF_DFLTCR_SNPSFMT_Pos) /*!< 0x00000004 */
  13604. #define MDF_DFLTCR_SNPSFMT MDF_DFLTCR_SNPSFMT_Msk /*!<SnapShot Data format */
  13605. #define MDF_DFLTCR_NBDIS_Pos (20U)
  13606. #define MDF_DFLTCR_NBDIS_Msk (0xFFUL << MDF_DFLTCR_NBDIS_Pos) /*!< 0x00000004 */
  13607. #define MDF_DFLTCR_NBDIS MDF_DFLTCR_NBDIS_Msk /*!<Number of samples to be discard */
  13608. #define MDF_DFLTCR_DFLTRUN_Pos (30U)
  13609. #define MDF_DFLTCR_DFLTRUN_Msk (0x1UL << MDF_DFLTCR_DFLTRUN_Pos) /*!< 0x00000004 */
  13610. #define MDF_DFLTCR_DFLTRUN MDF_DFLTCR_DFLTRUN_Msk /*!<Digital filter run status flag */
  13611. #define MDF_DFLTCR_DFLTACTIVE_Pos (31U)
  13612. #define MDF_DFLTCR_DFLTACTIVE_Msk (0x1UL << MDF_DFLTCR_DFLTACTIVE_Pos) /*!< 0x00000004 */
  13613. #define MDF_DFLTCR_DFLTACTIVE MDF_DFLTCR_DFLTACTIVE_Msk /*!<Digital filter active flag */
  13614. /******************* Bit definition for MDF/ADF_DFLTxCICR register ********************/
  13615. #define MDF_DFLTCICR_DATSRC_Pos (0U)
  13616. #define MDF_DFLTCICR_DATSRC_Msk (0x3UL << MDF_DFLTCICR_DATSRC_Pos) /*!< 0x00000003 */
  13617. #define MDF_DFLTCICR_DATSRC MDF_DFLTCICR_DATSRC_Msk /*!<Source Data for the digital filter */
  13618. #define MDF_DFLTCICR_DATSRC_0 (0x1UL << MDF_DFLTCICR_DATSRC_Pos) /*!< 0x00000001 */
  13619. #define MDF_DFLTCICR_DATSRC_1 (0x2UL << MDF_DFLTCICR_DATSRC_Pos) /*!< 0x00000002 */
  13620. #define MDF_DFLTCICR_CICMOD_Pos (4U)
  13621. #define MDF_DFLTCICR_CICMOD_Msk (0x7UL << MDF_DFLTCICR_CICMOD_Pos) /*!< 0x00000070 */
  13622. #define MDF_DFLTCICR_CICMOD MDF_DFLTCICR_CICMOD_Msk /*!<Select the CIC Mode*/
  13623. #define MDF_DFLTCICR_CICMOD_0 (0x1UL << MDF_DFLTCICR_CICMOD_Pos) /*!< 0x00000010 */
  13624. #define MDF_DFLTCICR_CICMOD_1 (0x2UL << MDF_DFLTCICR_CICMOD_Pos) /*!< 0x00000020 */
  13625. #define MDF_DFLTCICR_CICMOD_2 (0x4UL << MDF_DFLTCICR_CICMOD_Pos) /*!< 0x00000030 */
  13626. #define MDF_DFLTCICR_MCICD_Pos (8U)
  13627. #define MDF_DFLTCICR_MCICD_Msk (0x1FFUL << MDF_DFLTCICR_MCICD_Pos) /*!< 0x0001FF00 */
  13628. #define MDF_DFLTCICR_MCICD MDF_DFLTCICR_MCICD_Msk /*!<CIC decimation ratio selection*/
  13629. #define MDF_DFLTCICR_SCALE_Pos (20U)
  13630. #define MDF_DFLTCICR_SCALE_Msk (0x3FUL << MDF_DFLTCICR_SCALE_Pos) /*!< 0x03F00000 */
  13631. #define MDF_DFLTCICR_SCALE MDF_DFLTCICR_SCALE_Msk /*!<Scaling factor selection*/
  13632. /******************* Bit definition for MDF/ADF_DFLTxRSFR register ********************/
  13633. #define MDF_DFLTRSFR_RSFLTBYP_Pos (0U)
  13634. #define MDF_DFLTRSFR_RSFLTBYP_Msk (0x1UL << MDF_DFLTRSFR_RSFLTBYP_Pos) /*!< 0x00000001 */
  13635. #define MDF_DFLTRSFR_RSFLTBYP MDF_DFLTRSFR_RSFLTBYP_Msk /*!<Reshape filter bypass*/
  13636. #define MDF_DFLTRSFR_RSFLTD_Pos (4U)
  13637. #define MDF_DFLTRSFR_RSFLTD_Msk (0x1UL << MDF_DFLTRSFR_RSFLTD_Pos) /*!< 0x00000010 */
  13638. #define MDF_DFLTRSFR_RSFLTD MDF_DFLTRSFR_RSFLTD_Msk /*!<Reshape filter decimation ratio*/
  13639. #define MDF_DFLTRSFR_HPFBYP_Pos (7U)
  13640. #define MDF_DFLTRSFR_HPFBYP_Msk (0x1UL << MDF_DFLTRSFR_HPFBYP_Pos) /*!< 0x00000080 */
  13641. #define MDF_DFLTRSFR_HPFBYP MDF_DFLTRSFR_HPFBYP_Msk /*!<High-pass filter bypass*/
  13642. #define MDF_DFLTRSFR_HPFC_Pos (8U)
  13643. #define MDF_DFLTRSFR_HPFC_Msk (0x3UL << MDF_DFLTRSFR_HPFC_Pos) /*!< 0x00000080 */
  13644. #define MDF_DFLTRSFR_HPFC MDF_DFLTRSFR_HPFC_Msk /*!<High-pass filter cut-off frequency*/
  13645. #define MDF_DFLTRSFR_HPFC_0 (0x1UL << MDF_DFLTRSFR_HPFC_Pos)
  13646. #define MDF_DFLTRSFR_HPFC_1 (0x2UL << MDF_DFLTRSFR_HPFC_Pos)
  13647. /******************* Bit definition for MDF/ADF_DFLTxINTR register ********************/
  13648. #define MDF_DFLTINTR_INTDIV_Pos (0U)
  13649. #define MDF_DFLTINTR_INTDIV_Msk (0x3UL << MDF_DFLTINTR_INTDIV_Pos) /*!< 0x00000003 */
  13650. #define MDF_DFLTINTR_INTDIV MDF_DFLTINTR_INTDIV_Msk /*!<Integrator output dividion*/
  13651. #define MDF_DFLTINTR_INTDIV_0 (0x1UL << MDF_DFLTINTR_INTDIV_Pos) /*!< 0x00000001 */
  13652. #define MDF_DFLTINTR_INTDIV_1 (0x2UL << MDF_DFLTINTR_INTDIV_Pos) /*!< 0x00000002 */
  13653. #define MDF_DFLTINTR_INTVAL_Pos (4U)
  13654. #define MDF_DFLTINTR_INTVAL_Msk (0x7FUL << MDF_DFLTINTR_INTVAL_Pos) /*!< 0x000007F0 */
  13655. #define MDF_DFLTINTR_INTVAL MDF_DFLTINTR_INTVAL_Msk /*!<Integrator value selection*/
  13656. /******************* Bit definition for MDF/ADF_OLDxCR register ********************/
  13657. #define MDF_OLDCR_OLDEN_Pos (0U)
  13658. #define MDF_OLDCR_OLDEN_Msk (0x1UL << MDF_OLDCR_OLDEN_Pos) /*!< 0x00000001 */
  13659. #define MDF_OLDCR_OLDEN MDF_OLDCR_OLDEN_Msk /*!<OLD enable*/
  13660. #define MDF_OLDCR_THINB_Pos (1U)
  13661. #define MDF_OLDCR_THINB_Msk (0x1UL << MDF_OLDCR_THINB_Pos) /*!< 0x00000002 */
  13662. #define MDF_OLDCR_THINB MDF_OLDCR_THINB_Msk /*!<OLD threshold in band*/
  13663. #define MDF_OLDCR_BKOLD_Pos (4U)
  13664. #define MDF_OLDCR_BKOLD_Msk (0xFUL << MDF_OLDCR_BKOLD_Pos) /*!< 0x000000F0 */
  13665. #define MDF_OLDCR_BKOLD MDF_OLDCR_BKOLD_Msk /*!<Bteak signal assignment for OLD*/
  13666. #define MDF_OLDCR_BKOLD_0 (0x1UL << MDF_OLDCR_BKOLD_Pos) /*!< 0x00000010 */
  13667. #define MDF_OLDCR_BKOLD_1 (0x2UL << MDF_OLDCR_BKOLD_Pos) /*!< 0x00000020 */
  13668. #define MDF_OLDCR_BKOLD_2 (0x4UL << MDF_OLDCR_BKOLD_Pos) /*!< 0x00000040 */
  13669. #define MDF_OLDCR_BKOLD_3 (0x8UL << MDF_OLDCR_BKOLD_Pos) /*!< 0x00000080 */
  13670. #define MDF_OLDCR_ACICN_Pos (12U)
  13671. #define MDF_OLDCR_ACICN_Msk (0x3UL << MDF_OLDCR_ACICN_Pos) /*!< 0x00003000 */
  13672. #define MDF_OLDCR_ACICN MDF_OLDCR_ACICN_Msk /*!<OLD CIC order selection*/
  13673. #define MDF_OLDCR_ACICN_0 (0x1UL << MDF_OLDCR_ACICN_Pos) /*!< 0x00001000 */
  13674. #define MDF_OLDCR_ACICN_1 (0x2UL << MDF_OLDCR_ACICN_Pos) /*!< 0x00002000 */
  13675. #define MDF_OLDCR_ACICD_Pos (17U)
  13676. #define MDF_OLDCR_ACICD_Msk (0x1FUL << MDF_OLDCR_ACICD_Pos) /*!< 0x003E0000 */
  13677. #define MDF_OLDCR_ACICD MDF_OLDCR_ACICD_Msk /*!<OLD CIC decimation ratio selection*/
  13678. #define MDF_OLDCR_OLDACTIVE_Pos (31U)
  13679. #define MDF_OLDCR_OLDACTIVE_Msk (0x1UL << MDF_OLDCR_OLDACTIVE_Pos) /*!< 0x80000000 */
  13680. #define MDF_OLDCR_OLDACTIVE MDF_OLDCR_OLDACTIVE_Msk /*!<OLD active flag*/
  13681. /******************* Bit definition for MDF/ADF_OLDxTHLR register ********************/
  13682. #define MDF_OLDTHLR_OLDTHL_Pos (0U)
  13683. #define MDF_OLDTHLR_OLDTHL_Msk (0x3FFFFFFUL << MDF_OLDTHLR_OLDTHL_Pos) /*!< 0x03FFFFFF */
  13684. #define MDF_OLDTHLR_OLDTHL MDF_OLDTHLR_OLDTHL_Msk /*!<OLD Low threshold value*/
  13685. /******************* Bit definition for MDF/ADF_OLDxTHHR register ********************/
  13686. #define MDF_OLDTHHR_OLDTHH_Pos (0U)
  13687. #define MDF_OLDTHHR_OLDTHH_Msk (0x3FFFFFFUL << MDF_OLDTHHR_OLDTHH_Pos) /*!< 0x03FFFFFF */
  13688. #define MDF_OLDTHHR_OLDTHH MDF_OLDTHHR_OLDTHH_Msk /*!<OLD High threshold value*/
  13689. /******************* Bit definition for MDF/ADF_DLYxCR register ********************/
  13690. #define MDF_DLYCR_SKPDLY_Pos (0U)
  13691. #define MDF_DLYCR_SKPDLY_Msk (0x7FUL << MDF_DLYCR_SKPDLY_Pos) /*!< 0x0000007F */
  13692. #define MDF_DLYCR_SKPDLY MDF_DLYCR_SKPDLY_Msk /*!<Delay to apply to a bitstream*/
  13693. #define MDF_DLYCR_SKPBF_Pos (31U)
  13694. #define MDF_DLYCR_SKPBF_Msk (0x1UL << MDF_DLYCR_SKPBF_Pos) /*!< 0x80000000 */
  13695. #define MDF_DLYCR_SKPBF MDF_DLYCR_SKPBF_Msk /*!<DSkip Busy Flag*/
  13696. /******************* Bit definition for MDF/ADF_SCDxCR register ********************/
  13697. #define MDF_SCDCR_SCDEN_Pos (0U)
  13698. #define MDF_SCDCR_SCDEN_Msk (0x1UL << MDF_SCDCR_SCDEN_Pos) /*!< 0x00000001 */
  13699. #define MDF_SCDCR_SCDEN MDF_SCDCR_SCDEN_Msk /*!<Short circuit detector enable*/
  13700. #define MDF_SCDCR_BKSCD_Pos (4U)
  13701. #define MDF_SCDCR_BKSCD_Msk (0xFUL << MDF_SCDCR_BKSCD_Pos) /*!< 0x000000F0 */
  13702. #define MDF_SCDCR_BKSCD MDF_SCDCR_BKSCD_Msk /*!<Break signal assignment to short circuit detector */
  13703. #define MDF_SCDCR_BKSCD_0 (0x1UL << MDF_SCDCR_BKSCD_Pos) /*!< 0x00000010 */
  13704. #define MDF_SCDCR_BKSCD_1 (0x2UL << MDF_SCDCR_BKSCD_Pos) /*!< 0x00000020 */
  13705. #define MDF_SCDCR_BKSCD_2 (0x4UL << MDF_SCDCR_BKSCD_Pos) /*!< 0x00000040 */
  13706. #define MDF_SCDCR_BKSCD_3 (0x8UL << MDF_SCDCR_BKSCD_Pos) /*!< 0x00000080 */
  13707. #define MDF_SCDCR_SCDT_Pos (12U)
  13708. #define MDF_SCDCR_SCDT_Msk (0xFFUL << MDF_SCDCR_SCDT_Pos) /*!< 0x00000FF00 */
  13709. #define MDF_SCDCR_SCDT MDF_SCDCR_SCDT_Msk /*!<Short circuit detector threshold*/
  13710. #define MDF_SCDCR_SCDACTIVE_Pos (31U)
  13711. #define MDF_SCDCR_SCDACTIVE_Msk (0x1UL << MDF_SCDCR_SCDACTIVE_Pos) /*!< 0x80000000 */
  13712. #define MDF_SCDCR_SCDACTIVE MDF_SCDCR_SCDACTIVE_Msk /*!<Short circuit detector active flag*/
  13713. /******************* Bit definition for MDF/ADF_DFLTIER register ********************/
  13714. #define MDF_DFLTIER_FTHIE_Pos (0U)
  13715. #define MDF_DFLTIER_FTHIE_Msk (0x1UL << MDF_DFLTIER_FTHIE_Pos) /*!< 0x00000001 */
  13716. #define MDF_DFLTIER_FTHIE MDF_DFLTIER_FTHIE_Msk /*!<RXFIFO threshold interrupt enable*/
  13717. #define MDF_DFLTIER_DOVRIE_Pos (1U)
  13718. #define MDF_DFLTIER_DOVRIE_Msk (0x1UL << MDF_DFLTIER_DOVRIE_Pos) /*!< 0x00000002 */
  13719. #define MDF_DFLTIER_DOVRIE MDF_DFLTIER_DOVRIE_Msk /*!<Data overflow interrupt enable*/
  13720. #define MDF_DFLTIER_SSDRIE_Pos (2U)
  13721. #define MDF_DFLTIER_SSDRIE_Msk (0x1UL << MDF_DFLTIER_SSDRIE_Pos) /*!< 0x00000004 */
  13722. #define MDF_DFLTIER_SSDRIE MDF_DFLTIER_SSDRIE_Msk /*!<Snapshot data ready interrupt enable*/
  13723. #define MDF_DFLTIER_OLDIE_Pos (4U)
  13724. #define MDF_DFLTIER_OLDIE_Msk (0x1UL << MDF_DFLTIER_OLDIE_Pos) /*!< 0x00000010 */
  13725. #define MDF_DFLTIER_OLDIE MDF_DFLTIER_OLDIE_Msk /*!<OLD interrupt enable*/
  13726. #define MDF_DFLTIER_SSOVRIE_Pos (7U)
  13727. #define MDF_DFLTIER_SSOVRIE_Msk (0x1UL << MDF_DFLTIER_SSOVRIE_Pos) /*!< 0x00000080 */
  13728. #define MDF_DFLTIER_SSOVRIE MDF_DFLTIER_SSOVRIE_Msk /*!<Snapshot overrun interrupt enable*/
  13729. #define MDF_DFLTIER_SCDIE_Pos (8U)
  13730. #define MDF_DFLTIER_SCDIE_Msk (0x1UL << MDF_DFLTIER_SCDIE_Pos) /*!< 0x00000100 */
  13731. #define MDF_DFLTIER_SCDIE MDF_DFLTIER_SCDIE_Msk /*!<Short circuit dtector interrupt enable*/
  13732. #define MDF_DFLTIER_SATIE_Pos (9U)
  13733. #define MDF_DFLTIER_SATIE_Msk (0x1UL << MDF_DFLTIER_SATIE_Pos) /*!< 0x00000200 */
  13734. #define MDF_DFLTIER_SATIE MDF_DFLTIER_SATIE_Msk /*!<Saturation detection interrupt enable*/
  13735. #define MDF_DFLTIER_CKABIE_Pos (10U)
  13736. #define MDF_DFLTIER_CKABIE_Msk (0x1UL << MDF_DFLTIER_CKABIE_Pos) /*!< 0x00000400 */
  13737. #define MDF_DFLTIER_CKABIE MDF_DFLTIER_CKABIE_Msk /*!<Clock absence detection interrupt enable*/
  13738. #define MDF_DFLTIER_RFOVRIE_Pos (11U)
  13739. #define MDF_DFLTIER_RFOVRIE_Msk (0x1UL << MDF_DFLTIER_RFOVRIE_Pos) /*!< 0x00000800 */
  13740. #define MDF_DFLTIER_RFOVRIE MDF_DFLTIER_RFOVRIE_Msk /*!<reshape filter overrun interrupt enable*/
  13741. #define MDF_DFLTIER_SDDETIE_Pos (12U)
  13742. #define MDF_DFLTIER_SDDETIE_Msk (0x1UL << MDF_DFLTIER_SDDETIE_Pos) /*!< 0x00001000 */
  13743. #define MDF_DFLTIER_SDDETIE MDF_DFLTIER_SDDETIE_Msk /*!<SAD interrupt enable*/
  13744. #define MDF_DFLTIER_SDLVLIE_Pos (13U)
  13745. #define MDF_DFLTIER_SDLVLIE_Msk (0x1UL << MDF_DFLTIER_SDLVLIE_Pos) /*!< 0x00002000 */
  13746. #define MDF_DFLTIER_SDLVLIE MDF_DFLTIER_SDLVLIE_Msk /*!<Sound level value ready interrupt enable*/
  13747. /******************* Bit definition for MDF/ADF_DFLTISR register ********************/
  13748. #define MDF_DFLTISR_FTHF_Pos (0U)
  13749. #define MDF_DFLTISR_FTHF_Msk (0x1UL << MDF_DFLTISR_FTHF_Pos) /*!< 0x00000001 */
  13750. #define MDF_DFLTISR_FTHF MDF_DFLTISR_FTHF_Msk /*!<RXFIFO threshold interrupt flag*/
  13751. #define MDF_DFLTISR_DOVRF_Pos (1U)
  13752. #define MDF_DFLTISR_DOVRF_Msk (0x1UL << MDF_DFLTISR_DOVRF_Pos) /*!< 0x00000002 */
  13753. #define MDF_DFLTISR_DOVRF MDF_DFLTISR_DOVRF_Msk /*!<Data overflow interrupt flag*/
  13754. #define MDF_DFLTISR_SSDRF_Pos (2U)
  13755. #define MDF_DFLTISR_SSDRF_Msk (0x1UL << MDF_DFLTISR_SSDRF_Pos) /*!< 0x00000004 */
  13756. #define MDF_DFLTISR_SSDRF MDF_DFLTISR_SSDRF_Msk /*!<Snapshot data ready interrupt flag*/
  13757. #define MDF_DFLTISR_RXNEF_Pos (3U)
  13758. #define MDF_DFLTISR_RXNEF_Msk (0x1UL << MDF_DFLTISR_RXNEF_Pos) /*!< 0x00000008 */
  13759. #define MDF_DFLTISR_RXNEF MDF_DFLTISR_RXNEF_Msk /*!<Snapshot data ready interrupt flag*/
  13760. #define MDF_DFLTISR_OLDF_Pos (4U)
  13761. #define MDF_DFLTISR_OLDF_Msk (0x1UL << MDF_DFLTISR_OLDF_Pos) /*!< 0x00000010 */
  13762. #define MDF_DFLTISR_OLDF MDF_DFLTISR_OLDF_Msk /*!<OLD interrupt flag*/
  13763. #define MDF_DFLTISR_THLF_Pos (5U)
  13764. #define MDF_DFLTISR_THLF_Msk (0x1UL << MDF_DFLTISR_THLF_Pos) /*!< 0x00000010 */
  13765. #define MDF_DFLTISR_THLF MDF_DFLTISR_THLF_Msk /*!<OLD interrupt flag*/
  13766. #define MDF_DFLTISR_THHF_Pos (6U)
  13767. #define MDF_DFLTISR_THHF_Msk (0x1UL << MDF_DFLTISR_THHF_Pos) /*!< 0x00000010 */
  13768. #define MDF_DFLTISR_THHF MDF_DFLTISR_THHF_Msk /*!<OLD interrupt flag*/
  13769. #define MDF_DFLTISR_SSOVRF_Pos (7U)
  13770. #define MDF_DFLTISR_SSOVRF_Msk (0x1UL << MDF_DFLTISR_SSOVRF_Pos) /*!< 0x00000080 */
  13771. #define MDF_DFLTISR_SSOVRF MDF_DFLTISR_SSOVRF_Msk /*!<Snapshot overrun interrupt flag*/
  13772. #define MDF_DFLTISR_SCDF_Pos (8U)
  13773. #define MDF_DFLTISR_SCDF_Msk (0x1UL << MDF_DFLTISR_SCDF_Pos) /*!< 0x00000100 */
  13774. #define MDF_DFLTISR_SCDF MDF_DFLTISR_SCDF_Msk /*!<Short circuit dtector interrupt flag*/
  13775. #define MDF_DFLTISR_SATF_Pos (9U)
  13776. #define MDF_DFLTISR_SATF_Msk (0x1UL << MDF_DFLTISR_SATF_Pos) /*!< 0x00000200 */
  13777. #define MDF_DFLTISR_SATF MDF_DFLTISR_SATF_Msk /*!<Saturation detection interrupt flag*/
  13778. #define MDF_DFLTISR_CKABF_Pos (10U)
  13779. #define MDF_DFLTISR_CKABF_Msk (0x1UL << MDF_DFLTISR_CKABF_Pos) /*!< 0x00000400 */
  13780. #define MDF_DFLTISR_CKABF MDF_DFLTISR_CKABF_Msk /*!<Clock absence detection interrupt flag*/
  13781. #define MDF_DFLTISR_RFOVRF_Pos (11U)
  13782. #define MDF_DFLTISR_RFOVRF_Msk (0x1UL << MDF_DFLTISR_RFOVRF_Pos) /*!< 0x00000800 */
  13783. #define MDF_DFLTISR_RFOVRF MDF_DFLTISR_RFOVRF_Msk /*!<reshape filter overrun interrupt flag*/
  13784. #define MDF_DFLTISR_SDDETF_Pos (12U)
  13785. #define MDF_DFLTISR_SDDETF_Msk (0x1UL << MDF_DFLTISR_SDDETF_Pos) /*!< 0x00001000 */
  13786. #define MDF_DFLTISR_SDDETF MDF_DFLTISR_SDDETF_Msk /*!<SAD interrupt flag*/
  13787. #define MDF_DFLTISR_SDLVLF_Pos (13U)
  13788. #define MDF_DFLTISR_SDLVLF_Msk (0x1UL << MDF_DFLTISR_SDLVLF_Pos) /*!< 0x00002000 */
  13789. #define MDF_DFLTISR_SDLVLF MDF_DFLTISR_SDLVLF_Msk /*!<Sound level value ready interrupt flag*/
  13790. /******************* Bit definition for MDF/ADF_OECCR register ********************/
  13791. #define MDF_OECCR_OFFSET_Pos (0U)
  13792. #define MDF_OECCR_OFFSET_Msk (0x3FFFFFFUL << MDF_OECCR_OFFSET_Pos) /*!< 0x03FFFFFF */
  13793. #define MDF_OECCR_OFFSET MDF_OECCR_OFFSET_Msk /*!<Short circuit detector enable*/
  13794. /******************* Bit definition for MDF/ADF_SADCR register ********************/
  13795. #define MDF_SADCR_SADEN_Pos (0U)
  13796. #define MDF_SADCR_SADEN_Msk (0x1UL << MDF_SADCR_SADEN_Pos) /*!< 0x00000001 */
  13797. #define MDF_SADCR_SADEN MDF_SADCR_SADEN_Msk /*!<SAD enable*/
  13798. #define MDF_SADCR_DATCAP_Pos (1U)
  13799. #define MDF_SADCR_DATCAP_Msk (0x3UL << MDF_SADCR_DATCAP_Pos) /*!< 0x00000003 */
  13800. #define MDF_SADCR_DATCAP MDF_SADCR_DATCAP_Msk /*!<SAD data capture mode*/
  13801. #define MDF_SADCR_DATCAP_0 (0x1UL << MDF_SADCR_DATCAP_Pos) /*!< 0x00000002 */
  13802. #define MDF_SADCR_DATCAP_1 (0x2UL << MDF_SADCR_DATCAP_Pos) /*!< 0x00000004 */
  13803. #define MDF_SADCR_DETCFG_Pos (3U)
  13804. #define MDF_SADCR_DETCFG_Msk (0x1UL << MDF_SADCR_DETCFG_Pos) /*!< 0x00000008 */
  13805. #define MDF_SADCR_DETCFG MDF_SADCR_DETCFG_Msk /*!<SAD trigger event configuration*/
  13806. #define MDF_SADCR_SADST_Pos (4U)
  13807. #define MDF_SADCR_SADST_Msk (0x3UL << MDF_SADCR_SADST_Pos) /*!< 0x00000030 */
  13808. #define MDF_SADCR_SADST MDF_SADCR_SADST_Msk /*!<SAD state*/
  13809. #define MDF_SADCR_HYSTEN_Pos (7U)
  13810. #define MDF_SADCR_HYSTEN_Msk (0x1UL << MDF_SADCR_HYSTEN_Pos) /*!< 0x00000080 */
  13811. #define MDF_SADCR_HYSTEN MDF_SADCR_HYSTEN_Msk /*!<Hysteresis enable*/
  13812. #define MDF_SADCR_FRSIZE_Pos (8U)
  13813. #define MDF_SADCR_FRSIZE_Msk (0x7UL << MDF_SADCR_FRSIZE_Pos) /*!< 0x00000700 */
  13814. #define MDF_SADCR_FRSIZE MDF_SADCR_FRSIZE_Msk /*!<Frame size*/
  13815. #define MDF_SADCR_FRSIZE_0 (0x1UL << MDF_SADCR_FRSIZE_Pos) /*!< 0x00000100 */
  13816. #define MDF_SADCR_FRSIZE_1 (0x2UL << MDF_SADCR_FRSIZE_Pos) /*!< 0x00000200 */
  13817. #define MDF_SADCR_FRSIZE_2 (0x4UL << MDF_SADCR_FRSIZE_Pos) /*!< 0x00000300 */
  13818. #define MDF_SADCR_SADMOD_Pos (12U)
  13819. #define MDF_SADCR_SADMOD_Msk (0x3UL << MDF_SADCR_SADMOD_Pos) /*!< 0x00003000 */
  13820. #define MDF_SADCR_SADMOD MDF_SADCR_SADMOD_Msk /*!<SAD working mode*/
  13821. #define MDF_SADCR_SADMOD_0 (0x1UL << MDF_SADCR_SADMOD_Pos) /*!< 0x00001000 */
  13822. #define MDF_SADCR_SADMOD_1 (0x2UL << MDF_SADCR_SADMOD_Pos) /*!< 0x00002000 */
  13823. #define MDF_SADCR_SADACTIVE_Pos (31U)
  13824. #define MDF_SADCR_SADACTIVE_Msk (0x1UL << MDF_SADCR_SADACTIVE_Pos) /*!< 0x80000000 */
  13825. #define MDF_SADCR_SADACTIVE MDF_SADCR_SADACTIVE_Msk /*!<SAD active flag*/
  13826. /******************* Bit definition for MDF/ADF_SADCFGR register ********************/
  13827. #define MDF_SADCFGR_SNTHR_Pos (0U)
  13828. #define MDF_SADCFGR_SNTHR_Msk (0xFUL << MDF_SADCFGR_SNTHR_Pos) /*!< 0x0000000F */
  13829. #define MDF_SADCFGR_SNTHR MDF_SADCFGR_SNTHR_Msk /*!<Signal to noise threshold*/
  13830. #define MDF_SADCFGR_SNTHR_0 (0x1UL << MDF_SADCFGR_SNTHR_Pos) /*!< 0x00000001 */
  13831. #define MDF_SADCFGR_SNTHR_1 (0x2UL << MDF_SADCFGR_SNTHR_Pos) /*!< 0x00000002 */
  13832. #define MDF_SADCFGR_SNTHR_2 (0x4UL << MDF_SADCFGR_SNTHR_Pos) /*!< 0x00000004 */
  13833. #define MDF_SADCFGR_SNTHR_3 (0x8UL << MDF_SADCFGR_SNTHR_Pos) /*!< 0x00000008 */
  13834. #define MDF_SADCFGR_ANSLP_Pos (4U)
  13835. #define MDF_SADCFGR_ANSLP_Msk (0x7UL << MDF_SADCFGR_ANSLP_Pos) /*!< 0x00000070 */
  13836. #define MDF_SADCFGR_ANSLP MDF_SADCFGR_ANSLP_Msk /*!<Ambiant noise slope control*/
  13837. #define MDF_SADCFGR_LFRNB_Pos (8U)
  13838. #define MDF_SADCFGR_LFRNB_Msk (0x7UL << MDF_SADCFGR_LFRNB_Pos) /*!< 0x00000700 */
  13839. #define MDF_SADCFGR_LFRNB MDF_SADCFGR_LFRNB_Msk /*!<Number of learning frames*/
  13840. #define MDF_SADCFGR_LFRNB_0 (0x1UL << MDF_SADCFGR_LFRNB_Pos) /*!< 0x00000100 */
  13841. #define MDF_SADCFGR_LFRNB_1 (0x2UL << MDF_SADCFGR_LFRNB_Pos) /*!< 0x00000200 */
  13842. #define MDF_SADCFGR_LFRNB_2 (0x4UL << MDF_SADCFGR_LFRNB_Pos) /*!< 0x00000400 */
  13843. #define MDF_SADCFGR_HGOVR_Pos (12U)
  13844. #define MDF_SADCFGR_HGOVR_Msk (0x7UL << MDF_SADCFGR_HGOVR_Pos) /*!< 0x00007000 */
  13845. #define MDF_SADCFGR_HGOVR MDF_SADCFGR_HGOVR_Msk /*!<Hangover time window*/
  13846. #define MDF_SADCFGR_HGOVR_0 (0x1UL << MDF_SADCFGR_HGOVR_Pos) /*!< 0x00001000 */
  13847. #define MDF_SADCFGR_HGOVR_1 (0x2UL << MDF_SADCFGR_HGOVR_Pos) /*!< 0x00002000 */
  13848. #define MDF_SADCFGR_HGOVR_2 (0x4UL << MDF_SADCFGR_HGOVR_Pos) /*!< 0x00004000 */
  13849. #define MDF_SADCFGR_ANMIN_Pos (16U)
  13850. #define MDF_SADCFGR_ANMIN_Msk (0x1FFFUL << MDF_SADCFGR_ANMIN_Pos) /*!< 0x1FFF0000 */
  13851. #define MDF_SADCFGR_ANMIN MDF_SADCFGR_ANMIN_Msk /*!<Hangover time window*/
  13852. /******************* Bit definition for MDF/ADF_SADSDLVR register ********************/
  13853. #define MDF_SADSDLVR_SDLVL_Pos (0U)
  13854. #define MDF_SADSDLVR_SDLVL_Msk (0x7FFFUL << MDF_SADSDLVR_SDLVL_Pos) /*!< 0x00007FFF */
  13855. #define MDF_SADSDLVR_SDLVL MDF_SADSDLVR_SDLVL_Msk /*!<Short term sound level*/
  13856. /******************* Bit definition for MDF/ADF_SADANLVR register ********************/
  13857. #define MDF_SADANLVR_ANLVL_Pos (0U)
  13858. #define MDF_SADANLVR_ANLVL_Msk (0x7FFFUL << MDF_SADANLVR_ANLVL_Pos) /*!< 0x00007FFF */
  13859. #define MDF_SADANLVR_ANLVL MDF_SADANLVR_ANLVL_Msk /*!<Ambiant noise level estimation*/
  13860. /******************* Bit definition for MDF/ADF_SNPSDR register ********************/
  13861. #define MDF_SNPSDR_MCICDC_Pos (0U)
  13862. #define MDF_SNPSDR_MCICDC_Msk (0x1FFUL << MDF_SNPSDR_MCICDC_Pos) /*!< 0x000001FF */
  13863. #define MDF_SNPSDR_MCICDC MDF_SNPSDR_MCICDC_Msk /*!<MCIC decimation counter*/
  13864. #define MDF_SNPSDR_EXTSDR_Pos (9U)
  13865. #define MDF_SNPSDR_EXTSDR_Msk (0x7FUL << MDF_SNPSDR_EXTSDR_Pos) /*!< 0x0000FE00 */
  13866. #define MDF_SNPSDR_EXTSDR MDF_SNPSDR_EXTSDR_Msk /*!<Extended data size*/
  13867. #define MDF_SNPSDR_SDR_Pos (16U)
  13868. #define MDF_SNPSDR_SDR_Msk (0xFFFFUL << MDF_SNPSDR_SDR_Pos) /*!< 0xFFFF0000 */
  13869. #define MDF_SNPSDR_SDR MDF_SNPSDR_SDR_Msk /*!<Extended data size*/
  13870. /******************* Bit definition for MDF/ADF_DFLTDR register ********************/
  13871. #define MDF_DFLTDR_DR_Pos (8U)
  13872. #define MDF_DFLTDR_DR_Msk (0xFFFFFFUL << MDF_DFLTDR_DR_Pos) /*!< 0xFFFFFF00 */
  13873. #define MDF_DFLTDR_DR MDF_DFLTDR_DR_Msk /*!<MCIC decimation counter*/
  13874. /******************************************************************************/
  13875. /* */
  13876. /* TIM */
  13877. /* */
  13878. /******************************************************************************/
  13879. /******************* Bit definition for TIM_CR1 register ********************/
  13880. #define TIM_CR1_CEN_Pos (0U)
  13881. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  13882. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  13883. #define TIM_CR1_UDIS_Pos (1U)
  13884. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  13885. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  13886. #define TIM_CR1_URS_Pos (2U)
  13887. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  13888. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  13889. #define TIM_CR1_OPM_Pos (3U)
  13890. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  13891. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  13892. #define TIM_CR1_DIR_Pos (4U)
  13893. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  13894. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  13895. #define TIM_CR1_CMS_Pos (5U)
  13896. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  13897. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  13898. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  13899. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  13900. #define TIM_CR1_ARPE_Pos (7U)
  13901. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  13902. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  13903. #define TIM_CR1_CKD_Pos (8U)
  13904. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  13905. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  13906. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  13907. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  13908. #define TIM_CR1_UIFREMAP_Pos (11U)
  13909. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  13910. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  13911. #define TIM_CR1_DITHEN_Pos (12U)
  13912. #define TIM_CR1_DITHEN_Msk (0x1UL << TIM_CR1_DITHEN_Pos) /*!< 0x00001000 */
  13913. #define TIM_CR1_DITHEN TIM_CR1_DITHEN_Msk /*!<Dithering enable */
  13914. /******************* Bit definition for TIM_CR2 register ********************/
  13915. #define TIM_CR2_CCPC_Pos (0U)
  13916. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  13917. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  13918. #define TIM_CR2_CCUS_Pos (2U)
  13919. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  13920. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  13921. #define TIM_CR2_CCDS_Pos (3U)
  13922. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  13923. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  13924. #define TIM_CR2_MMS_Pos (4U)
  13925. #define TIM_CR2_MMS_Msk (0x200007UL << TIM_CR2_MMS_Pos) /*!< 0x02000070 */
  13926. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[3:0] bits (Master Mode Selection) */
  13927. #define TIM_CR2_MMS_0 (0x000001UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  13928. #define TIM_CR2_MMS_1 (0x000002UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  13929. #define TIM_CR2_MMS_2 (0x000004UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  13930. #define TIM_CR2_MMS_3 (0x200000UL << TIM_CR2_MMS_Pos) /*!< 0x02000000 */
  13931. #define TIM_CR2_TI1S_Pos (7U)
  13932. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  13933. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  13934. #define TIM_CR2_OIS1_Pos (8U)
  13935. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  13936. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  13937. #define TIM_CR2_OIS1N_Pos (9U)
  13938. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  13939. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  13940. #define TIM_CR2_OIS2_Pos (10U)
  13941. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  13942. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  13943. #define TIM_CR2_OIS2N_Pos (11U)
  13944. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  13945. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  13946. #define TIM_CR2_OIS3_Pos (12U)
  13947. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  13948. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  13949. #define TIM_CR2_OIS3N_Pos (13U)
  13950. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  13951. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  13952. #define TIM_CR2_OIS4_Pos (14U)
  13953. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  13954. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  13955. #define TIM_CR2_OIS4N_Pos (15U)
  13956. #define TIM_CR2_OIS4N_Msk (0x1UL << TIM_CR2_OIS4N_Pos) /*!< 0x00008000 */
  13957. #define TIM_CR2_OIS4N TIM_CR2_OIS4N_Msk /*!<Output Idle state 4 (OC4N output) */
  13958. #define TIM_CR2_OIS5_Pos (16U)
  13959. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  13960. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  13961. #define TIM_CR2_OIS6_Pos (18U)
  13962. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  13963. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  13964. #define TIM_CR2_MMS2_Pos (20U)
  13965. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  13966. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  13967. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  13968. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  13969. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  13970. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  13971. /******************* Bit definition for TIM_SMCR register *******************/
  13972. #define TIM_SMCR_SMS_Pos (0U)
  13973. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  13974. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  13975. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  13976. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  13977. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  13978. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  13979. #define TIM_SMCR_OCCS_Pos (3U)
  13980. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  13981. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  13982. #define TIM_SMCR_TS_Pos (4U)
  13983. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  13984. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  13985. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  13986. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  13987. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  13988. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  13989. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  13990. #define TIM_SMCR_MSM_Pos (7U)
  13991. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  13992. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  13993. #define TIM_SMCR_ETF_Pos (8U)
  13994. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  13995. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  13996. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  13997. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  13998. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  13999. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  14000. #define TIM_SMCR_ETPS_Pos (12U)
  14001. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  14002. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  14003. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  14004. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  14005. #define TIM_SMCR_ECE_Pos (14U)
  14006. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  14007. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  14008. #define TIM_SMCR_ETP_Pos (15U)
  14009. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  14010. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  14011. #define TIM_SMCR_SMSPE_Pos (24U)
  14012. #define TIM_SMCR_SMSPE_Msk (0x1UL << TIM_SMCR_SMSPE_Pos) /*!< 0x02000000 */
  14013. #define TIM_SMCR_SMSPE TIM_SMCR_SMSPE_Msk /*!<SMS preload enable */
  14014. #define TIM_SMCR_SMSPS_Pos (25U)
  14015. #define TIM_SMCR_SMSPS_Msk (0x1UL << TIM_SMCR_SMSPS_Pos) /*!< 0x04000000 */
  14016. #define TIM_SMCR_SMSPS TIM_SMCR_SMSPS_Msk /*!<SMS preload source */
  14017. /******************* Bit definition for TIM_DIER register *******************/
  14018. #define TIM_DIER_UIE_Pos (0U)
  14019. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  14020. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  14021. #define TIM_DIER_CC1IE_Pos (1U)
  14022. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  14023. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  14024. #define TIM_DIER_CC2IE_Pos (2U)
  14025. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  14026. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  14027. #define TIM_DIER_CC3IE_Pos (3U)
  14028. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  14029. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  14030. #define TIM_DIER_CC4IE_Pos (4U)
  14031. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  14032. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  14033. #define TIM_DIER_COMIE_Pos (5U)
  14034. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  14035. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  14036. #define TIM_DIER_TIE_Pos (6U)
  14037. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  14038. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  14039. #define TIM_DIER_BIE_Pos (7U)
  14040. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  14041. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  14042. #define TIM_DIER_UDE_Pos (8U)
  14043. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  14044. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  14045. #define TIM_DIER_CC1DE_Pos (9U)
  14046. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  14047. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  14048. #define TIM_DIER_CC2DE_Pos (10U)
  14049. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  14050. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  14051. #define TIM_DIER_CC3DE_Pos (11U)
  14052. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  14053. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  14054. #define TIM_DIER_CC4DE_Pos (12U)
  14055. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  14056. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  14057. #define TIM_DIER_COMDE_Pos (13U)
  14058. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  14059. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  14060. #define TIM_DIER_TDE_Pos (14U)
  14061. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  14062. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  14063. #define TIM_DIER_IDXIE_Pos (20U)
  14064. #define TIM_DIER_IDXIE_Msk (0x1UL << TIM_DIER_IDXIE_Pos) /*!< 0x00100000 */
  14065. #define TIM_DIER_IDXIE TIM_DIER_IDXIE_Msk /*!<Encoder index interrupt enable */
  14066. #define TIM_DIER_DIRIE_Pos (21U)
  14067. #define TIM_DIER_DIRIE_Msk (0x1UL << TIM_DIER_DIRIE_Pos) /*!< 0x00200000 */
  14068. #define TIM_DIER_DIRIE TIM_DIER_DIRIE_Msk /*!<Encoder direction change interrupt enable */
  14069. #define TIM_DIER_IERRIE_Pos (22U)
  14070. #define TIM_DIER_IERRIE_Msk (0x1UL << TIM_DIER_IERRIE_Pos) /*!< 0x00400000 */
  14071. #define TIM_DIER_IERRIE TIM_DIER_IERRIE_Msk /*!<Encoder index error enable */
  14072. #define TIM_DIER_TERRIE_Pos (23U)
  14073. #define TIM_DIER_TERRIE_Msk (0x1UL << TIM_DIER_TERRIE_Pos) /*!< 0x00800000 */
  14074. #define TIM_DIER_TERRIE TIM_DIER_TERRIE_Msk /*!<Encoder transition error enable */
  14075. /******************** Bit definition for TIM_SR register ********************/
  14076. #define TIM_SR_UIF_Pos (0U)
  14077. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  14078. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  14079. #define TIM_SR_CC1IF_Pos (1U)
  14080. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  14081. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  14082. #define TIM_SR_CC2IF_Pos (2U)
  14083. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  14084. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  14085. #define TIM_SR_CC3IF_Pos (3U)
  14086. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  14087. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  14088. #define TIM_SR_CC4IF_Pos (4U)
  14089. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  14090. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  14091. #define TIM_SR_COMIF_Pos (5U)
  14092. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  14093. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  14094. #define TIM_SR_TIF_Pos (6U)
  14095. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  14096. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  14097. #define TIM_SR_BIF_Pos (7U)
  14098. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  14099. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  14100. #define TIM_SR_B2IF_Pos (8U)
  14101. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  14102. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  14103. #define TIM_SR_CC1OF_Pos (9U)
  14104. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  14105. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  14106. #define TIM_SR_CC2OF_Pos (10U)
  14107. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  14108. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  14109. #define TIM_SR_CC3OF_Pos (11U)
  14110. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  14111. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  14112. #define TIM_SR_CC4OF_Pos (12U)
  14113. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  14114. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  14115. #define TIM_SR_SBIF_Pos (13U)
  14116. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  14117. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  14118. #define TIM_SR_CC5IF_Pos (16U)
  14119. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  14120. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  14121. #define TIM_SR_CC6IF_Pos (17U)
  14122. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  14123. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  14124. #define TIM_SR_IDXF_Pos (20U)
  14125. #define TIM_SR_IDXF_Msk (0x1UL << TIM_SR_IDXF_Pos) /*!< 0x00100000 */
  14126. #define TIM_SR_IDXF TIM_SR_IDXF_Msk /*!<Encoder index interrupt flag */
  14127. #define TIM_SR_DIRF_Pos (21U)
  14128. #define TIM_SR_DIRF_Msk (0x1UL << TIM_SR_DIRF_Pos) /*!< 0x00200000 */
  14129. #define TIM_SR_DIRF TIM_SR_DIRF_Msk /*!<Encoder direction change interrupt flag */
  14130. #define TIM_SR_IERRF_Pos (22U)
  14131. #define TIM_SR_IERRF_Msk (0x1UL << TIM_SR_IERRF_Pos) /*!< 0x00400000 */
  14132. #define TIM_SR_IERRF TIM_SR_IERRF_Msk /*!<Encoder index error flag */
  14133. #define TIM_SR_TERRF_Pos (23U)
  14134. #define TIM_SR_TERRF_Msk (0x1UL << TIM_SR_TERRF_Pos) /*!< 0x00800000 */
  14135. #define TIM_SR_TERRF TIM_SR_TERRF_Msk /*!<Encoder transition error flag */
  14136. /******************* Bit definition for TIM_EGR register ********************/
  14137. #define TIM_EGR_UG_Pos (0U)
  14138. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  14139. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  14140. #define TIM_EGR_CC1G_Pos (1U)
  14141. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  14142. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  14143. #define TIM_EGR_CC2G_Pos (2U)
  14144. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  14145. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  14146. #define TIM_EGR_CC3G_Pos (3U)
  14147. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  14148. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  14149. #define TIM_EGR_CC4G_Pos (4U)
  14150. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  14151. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  14152. #define TIM_EGR_COMG_Pos (5U)
  14153. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  14154. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  14155. #define TIM_EGR_TG_Pos (6U)
  14156. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  14157. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  14158. #define TIM_EGR_BG_Pos (7U)
  14159. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  14160. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  14161. #define TIM_EGR_B2G_Pos (8U)
  14162. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  14163. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  14164. /****************** Bit definition for TIM_CCMR1 register *******************/
  14165. #define TIM_CCMR1_CC1S_Pos (0U)
  14166. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  14167. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  14168. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  14169. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  14170. #define TIM_CCMR1_OC1FE_Pos (2U)
  14171. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  14172. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  14173. #define TIM_CCMR1_OC1PE_Pos (3U)
  14174. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  14175. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  14176. #define TIM_CCMR1_OC1M_Pos (4U)
  14177. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  14178. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  14179. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  14180. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  14181. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  14182. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  14183. #define TIM_CCMR1_OC1CE_Pos (7U)
  14184. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  14185. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  14186. #define TIM_CCMR1_CC2S_Pos (8U)
  14187. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  14188. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  14189. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  14190. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  14191. #define TIM_CCMR1_OC2FE_Pos (10U)
  14192. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  14193. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  14194. #define TIM_CCMR1_OC2PE_Pos (11U)
  14195. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  14196. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  14197. #define TIM_CCMR1_OC2M_Pos (12U)
  14198. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  14199. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  14200. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  14201. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  14202. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  14203. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  14204. #define TIM_CCMR1_OC2CE_Pos (15U)
  14205. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  14206. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  14207. /*----------------------------------------------------------------------------*/
  14208. #define TIM_CCMR1_IC1PSC_Pos (2U)
  14209. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  14210. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  14211. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  14212. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  14213. #define TIM_CCMR1_IC1F_Pos (4U)
  14214. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  14215. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  14216. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  14217. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  14218. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  14219. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  14220. #define TIM_CCMR1_IC2PSC_Pos (10U)
  14221. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  14222. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  14223. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  14224. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  14225. #define TIM_CCMR1_IC2F_Pos (12U)
  14226. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  14227. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  14228. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  14229. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  14230. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  14231. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  14232. /****************** Bit definition for TIM_CCMR2 register *******************/
  14233. #define TIM_CCMR2_CC3S_Pos (0U)
  14234. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  14235. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  14236. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  14237. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  14238. #define TIM_CCMR2_OC3FE_Pos (2U)
  14239. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  14240. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  14241. #define TIM_CCMR2_OC3PE_Pos (3U)
  14242. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  14243. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  14244. #define TIM_CCMR2_OC3M_Pos (4U)
  14245. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  14246. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  14247. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  14248. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  14249. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  14250. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  14251. #define TIM_CCMR2_OC3CE_Pos (7U)
  14252. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  14253. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  14254. #define TIM_CCMR2_CC4S_Pos (8U)
  14255. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  14256. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  14257. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  14258. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  14259. #define TIM_CCMR2_OC4FE_Pos (10U)
  14260. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  14261. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  14262. #define TIM_CCMR2_OC4PE_Pos (11U)
  14263. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  14264. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  14265. #define TIM_CCMR2_OC4M_Pos (12U)
  14266. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  14267. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  14268. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  14269. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  14270. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  14271. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  14272. #define TIM_CCMR2_OC4CE_Pos (15U)
  14273. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  14274. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  14275. /*----------------------------------------------------------------------------*/
  14276. #define TIM_CCMR2_IC3PSC_Pos (2U)
  14277. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  14278. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  14279. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  14280. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  14281. #define TIM_CCMR2_IC3F_Pos (4U)
  14282. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  14283. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  14284. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  14285. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  14286. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  14287. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  14288. #define TIM_CCMR2_IC4PSC_Pos (10U)
  14289. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  14290. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  14291. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  14292. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  14293. #define TIM_CCMR2_IC4F_Pos (12U)
  14294. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  14295. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  14296. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  14297. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  14298. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  14299. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  14300. /****************** Bit definition for TIM_CCMR3 register *******************/
  14301. #define TIM_CCMR3_OC5FE_Pos (2U)
  14302. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  14303. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  14304. #define TIM_CCMR3_OC5PE_Pos (3U)
  14305. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  14306. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  14307. #define TIM_CCMR3_OC5M_Pos (4U)
  14308. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  14309. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  14310. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  14311. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  14312. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  14313. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  14314. #define TIM_CCMR3_OC5CE_Pos (7U)
  14315. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  14316. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  14317. #define TIM_CCMR3_OC6FE_Pos (10U)
  14318. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  14319. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  14320. #define TIM_CCMR3_OC6PE_Pos (11U)
  14321. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  14322. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  14323. #define TIM_CCMR3_OC6M_Pos (12U)
  14324. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  14325. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  14326. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  14327. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  14328. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  14329. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  14330. #define TIM_CCMR3_OC6CE_Pos (15U)
  14331. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  14332. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  14333. /******************* Bit definition for TIM_CCER register *******************/
  14334. #define TIM_CCER_CC1E_Pos (0U)
  14335. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  14336. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  14337. #define TIM_CCER_CC1P_Pos (1U)
  14338. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  14339. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  14340. #define TIM_CCER_CC1NE_Pos (2U)
  14341. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  14342. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  14343. #define TIM_CCER_CC1NP_Pos (3U)
  14344. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  14345. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  14346. #define TIM_CCER_CC2E_Pos (4U)
  14347. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  14348. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  14349. #define TIM_CCER_CC2P_Pos (5U)
  14350. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  14351. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  14352. #define TIM_CCER_CC2NE_Pos (6U)
  14353. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  14354. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  14355. #define TIM_CCER_CC2NP_Pos (7U)
  14356. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  14357. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  14358. #define TIM_CCER_CC3E_Pos (8U)
  14359. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  14360. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  14361. #define TIM_CCER_CC3P_Pos (9U)
  14362. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  14363. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  14364. #define TIM_CCER_CC3NE_Pos (10U)
  14365. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  14366. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  14367. #define TIM_CCER_CC3NP_Pos (11U)
  14368. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  14369. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  14370. #define TIM_CCER_CC4E_Pos (12U)
  14371. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  14372. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  14373. #define TIM_CCER_CC4P_Pos (13U)
  14374. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  14375. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  14376. #define TIM_CCER_CC4NE_Pos (14U)
  14377. #define TIM_CCER_CC4NE_Msk (0x1UL << TIM_CCER_CC4NE_Pos) /*!< 0x00004000 */
  14378. #define TIM_CCER_CC4NE TIM_CCER_CC4NE_Msk /*!<Capture/Compare 4 Complementary output enable */
  14379. #define TIM_CCER_CC4NP_Pos (15U)
  14380. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  14381. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  14382. #define TIM_CCER_CC5E_Pos (16U)
  14383. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  14384. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  14385. #define TIM_CCER_CC5P_Pos (17U)
  14386. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  14387. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  14388. #define TIM_CCER_CC6E_Pos (20U)
  14389. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  14390. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  14391. #define TIM_CCER_CC6P_Pos (21U)
  14392. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  14393. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  14394. /******************* Bit definition for TIM_CNT register ********************/
  14395. #define TIM_CNT_CNT_Pos (0U)
  14396. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  14397. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  14398. #define TIM_CNT_UIFCPY_Pos (31U)
  14399. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  14400. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  14401. /******************* Bit definition for TIM_PSC register ********************/
  14402. #define TIM_PSC_PSC_Pos (0U)
  14403. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  14404. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  14405. /******************* Bit definition for TIM_ARR register ********************/
  14406. #define TIM_ARR_ARR_Pos (0U)
  14407. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  14408. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  14409. /******************* Bit definition for TIM_RCR register ********************/
  14410. #define TIM_RCR_REP_Pos (0U)
  14411. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  14412. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  14413. /******************* Bit definition for TIM_CCR1 register *******************/
  14414. #define TIM_CCR1_CCR1_Pos (0U)
  14415. #define TIM_CCR1_CCR1_Msk (0xFFFFFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0xFFFFFFFF */
  14416. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  14417. /******************* Bit definition for TIM_CCR2 register *******************/
  14418. #define TIM_CCR2_CCR2_Pos (0U)
  14419. #define TIM_CCR2_CCR2_Msk (0xFFFFFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0xFFFFFFFF */
  14420. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  14421. /******************* Bit definition for TIM_CCR3 register *******************/
  14422. #define TIM_CCR3_CCR3_Pos (0U)
  14423. #define TIM_CCR3_CCR3_Msk (0xFFFFFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0xFFFFFFFF */
  14424. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  14425. /******************* Bit definition for TIM_CCR4 register *******************/
  14426. #define TIM_CCR4_CCR4_Pos (0U)
  14427. #define TIM_CCR4_CCR4_Msk (0xFFFFFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0xFFFFFFFF */
  14428. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  14429. /******************* Bit definition for TIM_CCR5 register *******************/
  14430. #define TIM_CCR5_CCR5_Pos (0U)
  14431. #define TIM_CCR5_CCR5_Msk (0xFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0x000FFFFF */
  14432. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  14433. #define TIM_CCR5_GC5C1_Pos (29U)
  14434. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  14435. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  14436. #define TIM_CCR5_GC5C2_Pos (30U)
  14437. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  14438. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  14439. #define TIM_CCR5_GC5C3_Pos (31U)
  14440. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  14441. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  14442. /******************* Bit definition for TIM_CCR6 register *******************/
  14443. #define TIM_CCR6_CCR6_Pos (0U)
  14444. #define TIM_CCR6_CCR6_Msk (0xFFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x000FFFFF */
  14445. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  14446. /******************* Bit definition for TIM_BDTR register *******************/
  14447. #define TIM_BDTR_DTG_Pos (0U)
  14448. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  14449. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  14450. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  14451. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  14452. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  14453. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  14454. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  14455. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  14456. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  14457. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  14458. #define TIM_BDTR_LOCK_Pos (8U)
  14459. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  14460. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  14461. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  14462. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  14463. #define TIM_BDTR_OSSI_Pos (10U)
  14464. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  14465. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  14466. #define TIM_BDTR_OSSR_Pos (11U)
  14467. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  14468. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  14469. #define TIM_BDTR_BKE_Pos (12U)
  14470. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  14471. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  14472. #define TIM_BDTR_BKP_Pos (13U)
  14473. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  14474. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  14475. #define TIM_BDTR_AOE_Pos (14U)
  14476. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  14477. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  14478. #define TIM_BDTR_MOE_Pos (15U)
  14479. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  14480. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  14481. #define TIM_BDTR_BKF_Pos (16U)
  14482. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  14483. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  14484. #define TIM_BDTR_BK2F_Pos (20U)
  14485. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  14486. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  14487. #define TIM_BDTR_BK2E_Pos (24U)
  14488. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  14489. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  14490. #define TIM_BDTR_BK2P_Pos (25U)
  14491. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  14492. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  14493. #define TIM_BDTR_BKDSRM_Pos (26U)
  14494. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  14495. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  14496. #define TIM_BDTR_BK2DSRM_Pos (27U)
  14497. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  14498. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  14499. #define TIM_BDTR_BKBID_Pos (28U)
  14500. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  14501. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  14502. #define TIM_BDTR_BK2BID_Pos (29U)
  14503. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  14504. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  14505. /******************* Bit definition for TIM_DCR register ********************/
  14506. #define TIM_DCR_DBA_Pos (0U)
  14507. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  14508. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  14509. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  14510. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  14511. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  14512. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  14513. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  14514. #define TIM_DCR_DBL_Pos (8U)
  14515. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  14516. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  14517. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  14518. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  14519. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  14520. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  14521. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  14522. #define TIM_DCR_DBSS_Pos (16U)
  14523. #define TIM_DCR_DBSS_Msk (0xFUL << TIM_DCR_DBSS_Pos) /*!< 0x00000F00 */
  14524. #define TIM_DCR_DBSS TIM_DCR_DBSS_Msk /*!<DBSS[19:16] bits (DMA Burst Source Selection) */
  14525. #define TIM_DCR_DBSS_0 (0x01UL << TIM_DCR_DBSS_Pos) /*!< 0x00010000 */
  14526. #define TIM_DCR_DBSS_1 (0x02UL << TIM_DCR_DBSS_Pos) /*!< 0x00020000 */
  14527. #define TIM_DCR_DBSS_2 (0x04UL << TIM_DCR_DBSS_Pos) /*!< 0x00040000 */
  14528. #define TIM_DCR_DBSS_3 (0x08UL << TIM_DCR_DBSS_Pos) /*!< 0x00080000 */
  14529. /******************* Bit definition for TIM1_AF1 register *******************/
  14530. #define TIM1_AF1_BKINE_Pos (0U)
  14531. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  14532. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  14533. #define TIM1_AF1_BKCMP1E_Pos (1U)
  14534. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  14535. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  14536. #define TIM1_AF1_BKCMP2E_Pos (2U)
  14537. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  14538. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  14539. #define TIM1_AF1_BKDF1BK0E_Pos (8U)
  14540. #define TIM1_AF1_BKDF1BK0E_Msk (0x1UL << TIM1_AF1_BKDF1BK0E_Pos) /*!< 0x00000100 */
  14541. #define TIM1_AF1_BKDF1BK0E TIM1_AF1_BKDF1BK0E_Msk /*!<BRK mdf1_break[0](TIM1) or mdf1_break[2](TIM2) enable */
  14542. #define TIM1_AF1_BKINP_Pos (9U)
  14543. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  14544. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  14545. #define TIM1_AF1_BKCMP1P_Pos (10U)
  14546. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  14547. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  14548. #define TIM1_AF1_BKCMP2P_Pos (11U)
  14549. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  14550. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  14551. #define TIM1_AF1_ETRSEL_Pos (14U)
  14552. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  14553. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
  14554. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  14555. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  14556. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  14557. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  14558. /******************* Bit definition for TIM1_AF2 register *********************/
  14559. #define TIM1_AF2_BK2INE_Pos (0U)
  14560. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  14561. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN input enable */
  14562. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  14563. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  14564. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  14565. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  14566. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  14567. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  14568. #define TIM1_AF2_BK2DF1BK1E_Pos (8U)
  14569. #define TIM1_AF2_BK2DF1BK1E_Msk (0x1UL << TIM1_AF2_BK2DF1BK1E_Pos) /*!< 0x00000100 */
  14570. #define TIM1_AF2_BK2DF1BK1E TIM1_AF2_BK2DF1BK1E_Msk /*!<BRK2 mdf1_break[1](TIM1) or mdf1_break[3](TIM8) enable */
  14571. #define TIM1_AF2_BK2INP_Pos (9U)
  14572. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  14573. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN input polarity */
  14574. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  14575. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  14576. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  14577. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  14578. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  14579. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  14580. #define TIM1_AF2_OCRSEL_Pos (16U)
  14581. #define TIM1_AF2_OCRSEL_Msk (0x1UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00010000 */
  14582. #define TIM1_AF2_OCRSEL TIM1_AF2_OCRSEL_Msk /*!<OCREF_CLR source selection */
  14583. #define TIM1_AF2_OCRSEL_0 (0x1UL << TIM1_AF2_OCRSEL_Pos) /*!< 0x00010000 */
  14584. /******************* Bit definition for TIM_OR register *********************/
  14585. #define TIM_OR1_HSE32EN_Pos (1U)
  14586. #define TIM_OR1_HSE32EN_Msk (0x1UL << TIM_OR1_HSE32EN_Pos) /*!< 0x00000002 */
  14587. #define TIM_OR1_HSE32EN TIM_OR1_HSE32EN_Msk /*!< HSE/32 clock enable */
  14588. /******************* Bit definition for TIM_TISEL register *********************/
  14589. #define TIM_TISEL_TI1SEL_Pos (0U)
  14590. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  14591. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM1 TI1 SEL)*/
  14592. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  14593. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  14594. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  14595. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  14596. #define TIM_TISEL_TI2SEL_Pos (8U)
  14597. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  14598. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM1 TI2 SEL)*/
  14599. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  14600. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  14601. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  14602. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  14603. #define TIM_TISEL_TI3SEL_Pos (16U)
  14604. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  14605. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM1 TI3 SEL)*/
  14606. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  14607. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  14608. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  14609. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  14610. #define TIM_TISEL_TI4SEL_Pos (24U)
  14611. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  14612. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM1 TI4 SEL)*/
  14613. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  14614. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  14615. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  14616. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  14617. /******************* Bit definition for TIM_DTR2 register *********************/
  14618. #define TIM_DTR2_DTGF_Pos (0U)
  14619. #define TIM_DTR2_DTGF_Msk (0xFFUL << TIM_DTR2_DTGF_Pos) /*!< 0x0000000F */
  14620. #define TIM_DTR2_DTGF TIM_DTR2_DTGF_Msk /*!<DTGF[7:0] bits (Deadtime falling edge generator setup)*/
  14621. #define TIM_DTR2_DTGF_0 (0x01UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000001 */
  14622. #define TIM_DTR2_DTGF_1 (0x02UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000002 */
  14623. #define TIM_DTR2_DTGF_2 (0x04UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000004 */
  14624. #define TIM_DTR2_DTGF_3 (0x08UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000008 */
  14625. #define TIM_DTR2_DTGF_4 (0x10UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000010 */
  14626. #define TIM_DTR2_DTGF_5 (0x20UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000020 */
  14627. #define TIM_DTR2_DTGF_6 (0x40UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000040 */
  14628. #define TIM_DTR2_DTGF_7 (0x80UL << TIM_DTR2_DTGF_Pos) /*!< 0x00000080 */
  14629. #define TIM_DTR2_DTAE_Pos (16U)
  14630. #define TIM_DTR2_DTAE_Msk (0x1UL << TIM_DTR2_DTAE_Pos) /*!< 0x00004000 */
  14631. #define TIM_DTR2_DTAE TIM_DTR2_DTAE_Msk /*!<Deadtime asymmetric enable */
  14632. #define TIM_DTR2_DTPE_Pos (17U)
  14633. #define TIM_DTR2_DTPE_Msk (0x1UL << TIM_DTR2_DTPE_Pos) /*!< 0x00008000 */
  14634. #define TIM_DTR2_DTPE TIM_DTR2_DTPE_Msk /*!<Deadtime prelaod enable */
  14635. /******************* Bit definition for TIM_ECR register *********************/
  14636. #define TIM_ECR_IE_Pos (0U)
  14637. #define TIM_ECR_IE_Msk (0x1UL << TIM_ECR_IE_Pos) /*!< 0x00000001 */
  14638. #define TIM_ECR_IE TIM_ECR_IE_Msk /*!<Index enable */
  14639. #define TIM_ECR_IDIR_Pos (1U)
  14640. #define TIM_ECR_IDIR_Msk (0x3UL << TIM_ECR_IDIR_Pos) /*!< 0x00000006 */
  14641. #define TIM_ECR_IDIR TIM_ECR_IDIR_Msk /*!<IDIR[1:0] bits (Index direction)*/
  14642. #define TIM_ECR_IDIR_0 (0x01UL << TIM_ECR_IDIR_Pos) /*!< 0x00000001 */
  14643. #define TIM_ECR_IDIR_1 (0x02UL << TIM_ECR_IDIR_Pos) /*!< 0x00000002 */
  14644. #define TIM_ECR_IBLK_Pos (3U)
  14645. #define TIM_ECR_IBLK_Msk (0x3UL << TIM_ECR_IBLK_Pos) /*!< 0x00000018 */
  14646. #define TIM_ECR_IBLK TIM_ECR_IBLK_Msk /*!<IBLK[1:0] bits (Index blanking)*/
  14647. #define TIM_ECR_IBLK_0 (0x01UL << TIM_ECR_IBLK_Pos) /*!< 0x00000008 */
  14648. #define TIM_ECR_IBLK_1 (0x02UL << TIM_ECR_IBLK_Pos) /*!< 0x00000010 */
  14649. #define TIM_ECR_FIDX_Pos (5U)
  14650. #define TIM_ECR_FIDX_Msk (0x1UL << TIM_ECR_FIDX_Pos) /*!< 0x00000020 */
  14651. #define TIM_ECR_FIDX TIM_ECR_FIDX_Msk /*!<First index enable */
  14652. #define TIM_ECR_IPOS_Pos (6U)
  14653. #define TIM_ECR_IPOS_Msk (0x3UL << TIM_ECR_IPOS_Pos) /*!< 0x000000C0 */
  14654. #define TIM_ECR_IPOS TIM_ECR_IPOS_Msk /*!<IPOS[1:0] bits (Index positioning)*/
  14655. #define TIM_ECR_IPOS_0 (0x01UL << TIM_ECR_IPOS_Pos) /*!< 0x00000040 */
  14656. #define TIM_ECR_IPOS_1 (0x02UL << TIM_ECR_IPOS_Pos) /*!< 0x00000080 */
  14657. #define TIM_ECR_PW_Pos (16U)
  14658. #define TIM_ECR_PW_Msk (0xFFUL << TIM_ECR_PW_Pos) /*!< 0x00FF0000 */
  14659. #define TIM_ECR_PW TIM_ECR_PW_Msk /*!<PW[7:0] bits (Pulse width)*/
  14660. #define TIM_ECR_PW_0 (0x01UL << TIM_ECR_PW_Pos) /*!< 0x00010000 */
  14661. #define TIM_ECR_PW_1 (0x02UL << TIM_ECR_PW_Pos) /*!< 0x00020000 */
  14662. #define TIM_ECR_PW_2 (0x04UL << TIM_ECR_PW_Pos) /*!< 0x00040000 */
  14663. #define TIM_ECR_PW_3 (0x08UL << TIM_ECR_PW_Pos) /*!< 0x00080000 */
  14664. #define TIM_ECR_PW_4 (0x10UL << TIM_ECR_PW_Pos) /*!< 0x00100000 */
  14665. #define TIM_ECR_PW_5 (0x20UL << TIM_ECR_PW_Pos) /*!< 0x00200000 */
  14666. #define TIM_ECR_PW_6 (0x40UL << TIM_ECR_PW_Pos) /*!< 0x00400000 */
  14667. #define TIM_ECR_PW_7 (0x80UL << TIM_ECR_PW_Pos) /*!< 0x00800000 */
  14668. #define TIM_ECR_PWPRSC_Pos (24U)
  14669. #define TIM_ECR_PWPRSC_Msk (0x7UL << TIM_ECR_PWPRSC_Pos) /*!< 0x07000000 */
  14670. #define TIM_ECR_PWPRSC TIM_ECR_PWPRSC_Msk /*!<PWPRSC[2:0] bits (Pulse width prescaler)*/
  14671. #define TIM_ECR_PWPRSC_0 (0x01UL << TIM_ECR_PWPRSC_Pos) /*!< 0x01000000 */
  14672. #define TIM_ECR_PWPRSC_1 (0x02UL << TIM_ECR_PWPRSC_Pos) /*!< 0x02000000 */
  14673. #define TIM_ECR_PWPRSC_2 (0x04UL << TIM_ECR_PWPRSC_Pos) /*!< 0x04000000 */
  14674. /******************* Bit definition for TIM_DMAR register *******************/
  14675. #define TIM_DMAR_DMAB_Pos (0U)
  14676. #define TIM_DMAR_DMAB_Msk (0xFFFFFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0xFFFFFFFF */
  14677. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  14678. /******************************************************************************/
  14679. /* */
  14680. /* Low Power Timer (LPTIM) */
  14681. /* */
  14682. /******************************************************************************/
  14683. /****************** Bit definition for LPTIM_ISR register *******************/
  14684. #define LPTIM_ISR_CC1IF_Pos (0U)
  14685. #define LPTIM_ISR_CC1IF_Msk (0x1UL << LPTIM_ISR_CC1IF_Pos) /*!< 0x00000001 */
  14686. #define LPTIM_ISR_CC1IF LPTIM_ISR_CC1IF_Msk /*!< Capture/Compare 1 interrupt flag */
  14687. #define LPTIM_ISR_ARRM_Pos (1U)
  14688. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  14689. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  14690. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  14691. #define LPTIM_ISR_EXTTRIG_Msk (0x1UL << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  14692. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  14693. #define LPTIM_ISR_CMP1OK_Pos (3U)
  14694. #define LPTIM_ISR_CMP1OK_Msk (0x1UL << LPTIM_ISR_CMP1OK_Pos) /*!< 0x00000008 */
  14695. #define LPTIM_ISR_CMP1OK LPTIM_ISR_CMP1OK_Msk /*!< Compare register 1 update OK */
  14696. #define LPTIM_ISR_ARROK_Pos (4U)
  14697. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  14698. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  14699. #define LPTIM_ISR_UP_Pos (5U)
  14700. #define LPTIM_ISR_UP_Msk (0x1UL << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  14701. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  14702. #define LPTIM_ISR_DOWN_Pos (6U)
  14703. #define LPTIM_ISR_DOWN_Msk (0x1UL << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  14704. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  14705. #define LPTIM_ISR_UE_Pos (7U)
  14706. #define LPTIM_ISR_UE_Msk (0x1UL << LPTIM_ISR_UE_Pos) /*!< 0x00000080 */
  14707. #define LPTIM_ISR_UE LPTIM_ISR_UE_Msk /*!< Update event */
  14708. #define LPTIM_ISR_REPOK_Pos (8U)
  14709. #define LPTIM_ISR_REPOK_Msk (0x1UL << LPTIM_ISR_REPOK_Pos) /*!< 0x00000100 */
  14710. #define LPTIM_ISR_REPOK LPTIM_ISR_REPOK_Msk /*!< Repetition register update OK */
  14711. #define LPTIM_ISR_CC2IF_Pos (9U)
  14712. #define LPTIM_ISR_CC2IF_Msk (0x1UL << LPTIM_ISR_CC2IF_Pos) /*!< 0x00000200 */
  14713. #define LPTIM_ISR_CC2IF LPTIM_ISR_CC2IF_Msk /*!< Capture/Compare 2 interrupt flag */
  14714. #define LPTIM_ISR_CC1OF_Pos (12U)
  14715. #define LPTIM_ISR_CC1OF_Msk (0x1UL << LPTIM_ISR_CC1OF_Pos) /*!< 0x00001000 */
  14716. #define LPTIM_ISR_CC1OF LPTIM_ISR_CC1OF_Msk /*!< Capture/Compare 1 over-capture flag */
  14717. #define LPTIM_ISR_CC2OF_Pos (13U)
  14718. #define LPTIM_ISR_CC2OF_Msk (0x1UL << LPTIM_ISR_CC2OF_Pos) /*!< 0x00002000 */
  14719. #define LPTIM_ISR_CC2OF LPTIM_ISR_CC2OF_Msk /*!< Capture/Compare 2 over-capture flag */
  14720. #define LPTIM_ISR_CMP2OK_Pos (19U)
  14721. #define LPTIM_ISR_CMP2OK_Msk (0x1UL << LPTIM_ISR_CMP2OK_Pos) /*!< 0x00080000 */
  14722. #define LPTIM_ISR_CMP2OK LPTIM_ISR_CMP2OK_Msk /*!< Compare register 2 update OK */
  14723. #define LPTIM_ISR_DIEROK_Pos (24U)
  14724. #define LPTIM_ISR_DIEROK_Msk (0x1UL << LPTIM_ISR_DIEROK_Pos) /*!< 0x01000000 */
  14725. #define LPTIM_ISR_DIEROK LPTIM_ISR_DIEROK_Msk /*!< DMA & interrupt enable update OK */
  14726. /****************** Bit definition for LPTIM_ICR register *******************/
  14727. #define LPTIM_ICR_CC1CF_Pos (0U)
  14728. #define LPTIM_ICR_CC1CF_Msk (0x1UL << LPTIM_ICR_CC1CF_Pos) /*!< 0x00000001 */
  14729. #define LPTIM_ICR_CC1CF LPTIM_ICR_CC1CF_Msk /*!< Capture/Compare 1 clear flag */
  14730. #define LPTIM_ICR_ARRMCF_Pos (1U)
  14731. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  14732. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match clear flag */
  14733. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  14734. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1UL << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  14735. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event clear flag */
  14736. #define LPTIM_ICR_CMP1OKCF_Pos (3U)
  14737. #define LPTIM_ICR_CMP1OKCF_Msk (0x1UL << LPTIM_ICR_CMP1OKCF_Pos) /*!< 0x00000008 */
  14738. #define LPTIM_ICR_CMP1OKCF LPTIM_ICR_CMP1OKCF_Msk /*!< Compare register 1 update OK clear flag */
  14739. #define LPTIM_ICR_ARROKCF_Pos (4U)
  14740. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  14741. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK clear flag */
  14742. #define LPTIM_ICR_UPCF_Pos (5U)
  14743. #define LPTIM_ICR_UPCF_Msk (0x1UL << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  14744. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up clear flag */
  14745. #define LPTIM_ICR_DOWNCF_Pos (6U)
  14746. #define LPTIM_ICR_DOWNCF_Msk (0x1UL << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  14747. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down clear flag */
  14748. #define LPTIM_ICR_UECF_Pos (7U)
  14749. #define LPTIM_ICR_UECF_Msk (0x1UL << LPTIM_ICR_UECF_Pos) /*!< 0x00000080 */
  14750. #define LPTIM_ICR_UECF LPTIM_ICR_UECF_Msk /*!< Update event clear flag */
  14751. #define LPTIM_ICR_REPOKCF_Pos (8U)
  14752. #define LPTIM_ICR_REPOKCF_Msk (0x1UL << LPTIM_ICR_REPOKCF_Pos) /*!< 0x00000100 */
  14753. #define LPTIM_ICR_REPOKCF LPTIM_ICR_REPOKCF_Msk /*!< Repetition register update OK clear flag */
  14754. #define LPTIM_ICR_CC2CF_Pos (9U)
  14755. #define LPTIM_ICR_CC2CF_Msk (0x1UL << LPTIM_ICR_CC2CF_Pos) /*!< 0x00000200 */
  14756. #define LPTIM_ICR_CC2CF LPTIM_ICR_CC2CF_Msk /*!< Capture/Compare 2 clear flag */
  14757. #define LPTIM_ICR_CC1OCF_Pos (12U)
  14758. #define LPTIM_ICR_CC1OCF_Msk (0x1UL << LPTIM_ICR_CC1OCF_Pos) /*!< 0x00001000 */
  14759. #define LPTIM_ICR_CC1OCF LPTIM_ICR_CC1OCF_Msk /*!< Capture/Compare 1 over-capture clear flag */
  14760. #define LPTIM_ICR_CC2OCF_Pos (13U)
  14761. #define LPTIM_ICR_CC2OCF_Msk (0x1UL << LPTIM_ICR_CC2OCF_Pos) /*!< 0x00002000 */
  14762. #define LPTIM_ICR_CC2OCF LPTIM_ICR_CC2OCF_Msk /*!< Capture/Compare 2 over-capture clear flag */
  14763. #define LPTIM_ICR_CMP2OKCF_Pos (19U)
  14764. #define LPTIM_ICR_CMP2OKCF_Msk (0x1UL << LPTIM_ICR_CMP2OKCF_Pos) /*!< 0x00080000 */
  14765. #define LPTIM_ICR_CMP2OKCF LPTIM_ICR_CMP2OKCF_Msk /*!< Compare register 2 update OK clear flag */
  14766. #define LPTIM_ICR_DIEROKCF_Pos (24U)
  14767. #define LPTIM_ICR_DIEROKCF_Msk (0x1UL << LPTIM_ICR_DIEROKCF_Pos) /*!< 0x01000000 */
  14768. #define LPTIM_ICR_DIEROKCF LPTIM_ICR_DIEROKCF_Msk /*!< Interrupt enable register update OK clear flag */
  14769. /****************** Bit definition for LPTIM_DIER register *******************/
  14770. #define LPTIM_DIER_CC1IE_Pos (0U)
  14771. #define LPTIM_DIER_CC1IE_Msk (0x1UL << LPTIM_DIER_CC1IE_Pos) /*!< 0x00000001 */
  14772. #define LPTIM_DIER_CC1IE LPTIM_DIER_CC1IE_Msk /*!< Compare/Compare interrupt enable */
  14773. #define LPTIM_DIER_ARRMIE_Pos (1U)
  14774. #define LPTIM_DIER_ARRMIE_Msk (0x1UL << LPTIM_DIER_ARRMIE_Pos) /*!< 0x00000002 */
  14775. #define LPTIM_DIER_ARRMIE LPTIM_DIER_ARRMIE_Msk /*!< Autoreload match interrupt enable */
  14776. #define LPTIM_DIER_EXTTRIGIE_Pos (2U)
  14777. #define LPTIM_DIER_EXTTRIGIE_Msk (0x1UL << LPTIM_DIER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  14778. #define LPTIM_DIER_EXTTRIGIE LPTIM_DIER_EXTTRIGIE_Msk /*!< External trigger edge event interrupt enable */
  14779. #define LPTIM_DIER_CMP1OKIE_Pos (3U)
  14780. #define LPTIM_DIER_CMP1OKIE_Msk (0x1UL << LPTIM_DIER_CMP1OKIE_Pos) /*!< 0x00000008 */
  14781. #define LPTIM_DIER_CMP1OKIE LPTIM_DIER_CMP1OKIE_Msk /*!< Compare register 1 update OK interrupt enable */
  14782. #define LPTIM_DIER_ARROKIE_Pos (4U)
  14783. #define LPTIM_DIER_ARROKIE_Msk (0x1UL << LPTIM_DIER_ARROKIE_Pos) /*!< 0x00000010 */
  14784. #define LPTIM_DIER_ARROKIE LPTIM_DIER_ARROKIE_Msk /*!< Autoreload register update OK interrupt enable */
  14785. #define LPTIM_DIER_UPIE_Pos (5U)
  14786. #define LPTIM_DIER_UPIE_Msk (0x1UL << LPTIM_DIER_UPIE_Pos) /*!< 0x00000020 */
  14787. #define LPTIM_DIER_UPIE LPTIM_DIER_UPIE_Msk /*!< Counter direction change down to up interrupt enable */
  14788. #define LPTIM_DIER_DOWNIE_Pos (6U)
  14789. #define LPTIM_DIER_DOWNIE_Msk (0x1UL << LPTIM_DIER_DOWNIE_Pos) /*!< 0x00000040 */
  14790. #define LPTIM_DIER_DOWNIE LPTIM_DIER_DOWNIE_Msk /*!< Counter direction change up to down interrupt enable */
  14791. #define LPTIM_DIER_UEIE_Pos (7U)
  14792. #define LPTIM_DIER_UEIE_Msk (0x1UL << LPTIM_DIER_UEIE_Pos) /*!< 0x00000080 */
  14793. #define LPTIM_DIER_UEIE LPTIM_DIER_UEIE_Msk /*!< Update event interrupt enable */
  14794. #define LPTIM_DIER_REPOKIE_Pos (8U)
  14795. #define LPTIM_DIER_REPOKIE_Msk (0x1UL << LPTIM_DIER_REPOKIE_Pos) /*!< 0x00000100 */
  14796. #define LPTIM_DIER_REPOKIE LPTIM_DIER_REPOKIE_Msk /*!< Repetition register update OK interrupt enable */
  14797. #define LPTIM_DIER_CC2IE_Pos (9U)
  14798. #define LPTIM_DIER_CC2IE_Msk (0x1UL << LPTIM_DIER_CC2IE_Pos) /*!< 0x00000200 */
  14799. #define LPTIM_DIER_CC2IE LPTIM_DIER_CC2IE_Msk /*!< Capture/Compare 2 interrupt interrupt enable */
  14800. #define LPTIM_DIER_CC1OIE_Pos (12U)
  14801. #define LPTIM_DIER_CC1OIE_Msk (0x1UL << LPTIM_DIER_CC1OIE_Pos) /*!< 0x00001000 */
  14802. #define LPTIM_DIER_CC1OIE LPTIM_DIER_CC1OIE_Msk /*!< Capture/Compare 1 over-capture interrupt enable */
  14803. #define LPTIM_DIER_CC2OIE_Pos (13U)
  14804. #define LPTIM_DIER_CC2OIE_Msk (0x1UL << LPTIM_DIER_CC2OIE_Pos) /*!< 0x00002000 */
  14805. #define LPTIM_DIER_CC2OIE LPTIM_DIER_CC2OIE_Msk /*!< Capture/Compare 2 over-capture interrupt enable */
  14806. #define LPTIM_DIER_CC1DE_Pos (16U)
  14807. #define LPTIM_DIER_CC1DE_Msk (0x1UL << LPTIM_DIER_CC1DE_Pos) /*!< 0x00010000 */
  14808. #define LPTIM_DIER_CC1DE LPTIM_DIER_CC1DE_Msk /*!< Capture/Compare 1 DMA request enable */
  14809. #define LPTIM_DIER_CMP2OKIE_Pos (19U)
  14810. #define LPTIM_DIER_CMP2OKIE_Msk (0x1UL << LPTIM_DIER_CMP2OKIE_Pos) /*!< 0x00080000 */
  14811. #define LPTIM_DIER_CMP2OKIE LPTIM_DIER_CMP2OKIE_Msk /*!< Compare register 2 update OK interrupt enable */
  14812. #define LPTIM_DIER_UEDE_Pos (23U)
  14813. #define LPTIM_DIER_UEDE_Msk (0x1UL << LPTIM_DIER_UEDE_Pos) /*!< 0x00800000 */
  14814. #define LPTIM_DIER_UEDE LPTIM_DIER_UEDE_Msk /*!< Update event DMA request enable */
  14815. #define LPTIM_DIER_CC2DE_Pos (25U)
  14816. #define LPTIM_DIER_CC2DE_Msk (0x1UL << LPTIM_DIER_CC2DE_Pos) /*!< 0x02000000 */
  14817. #define LPTIM_DIER_CC2DE LPTIM_DIER_CC2DE_Msk /*!< Capture/Compare 2 DMA request enable */
  14818. /****************** Bit definition for LPTIM_CFGR register *******************/
  14819. #define LPTIM_CFGR_CKSEL_Pos (0U)
  14820. #define LPTIM_CFGR_CKSEL_Msk (0x1UL << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  14821. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  14822. #define LPTIM_CFGR_CKPOL_Pos (1U)
  14823. #define LPTIM_CFGR_CKPOL_Msk (0x3UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  14824. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  14825. #define LPTIM_CFGR_CKPOL_0 (0x1UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  14826. #define LPTIM_CFGR_CKPOL_1 (0x2UL << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  14827. #define LPTIM_CFGR_CKFLT_Pos (3U)
  14828. #define LPTIM_CFGR_CKFLT_Msk (0x3UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  14829. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  14830. #define LPTIM_CFGR_CKFLT_0 (0x1UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  14831. #define LPTIM_CFGR_CKFLT_1 (0x2UL << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  14832. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  14833. #define LPTIM_CFGR_TRGFLT_Msk (0x3UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  14834. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  14835. #define LPTIM_CFGR_TRGFLT_0 (0x1UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  14836. #define LPTIM_CFGR_TRGFLT_1 (0x2UL << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  14837. #define LPTIM_CFGR_PRESC_Pos (9U)
  14838. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  14839. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  14840. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  14841. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  14842. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  14843. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  14844. #define LPTIM_CFGR_TRIGSEL_Msk (0x7UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  14845. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  14846. #define LPTIM_CFGR_TRIGSEL_0 (0x1UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  14847. #define LPTIM_CFGR_TRIGSEL_1 (0x2UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  14848. #define LPTIM_CFGR_TRIGSEL_2 (0x4UL << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  14849. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  14850. #define LPTIM_CFGR_TRIGEN_Msk (0x3UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  14851. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  14852. #define LPTIM_CFGR_TRIGEN_0 (0x1UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  14853. #define LPTIM_CFGR_TRIGEN_1 (0x2UL << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  14854. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  14855. #define LPTIM_CFGR_TIMOUT_Msk (0x1UL << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  14856. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  14857. #define LPTIM_CFGR_WAVE_Pos (20U)
  14858. #define LPTIM_CFGR_WAVE_Msk (0x1UL << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  14859. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  14860. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  14861. #define LPTIM_CFGR_WAVPOL_Msk (0x1UL << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  14862. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape */
  14863. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  14864. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  14865. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  14866. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  14867. #define LPTIM_CFGR_COUNTMODE_Msk (0x1UL << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  14868. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  14869. #define LPTIM_CFGR_ENC_Pos (24U)
  14870. #define LPTIM_CFGR_ENC_Msk (0x1UL << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  14871. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  14872. /****************** Bit definition for LPTIM_CR register ********************/
  14873. #define LPTIM_CR_ENABLE_Pos (0U)
  14874. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  14875. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  14876. #define LPTIM_CR_SNGSTRT_Pos (1U)
  14877. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  14878. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  14879. #define LPTIM_CR_CNTSTRT_Pos (2U)
  14880. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  14881. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  14882. #define LPTIM_CR_COUNTRST_Pos (3U)
  14883. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x00000008 */
  14884. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< Timer Counter reset in synchronous mode*/
  14885. #define LPTIM_CR_RSTARE_Pos (4U)
  14886. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  14887. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Timer Counter reset after read enable (asynchronously)*/
  14888. /****************** Bit definition for LPTIM_CCR1 register ******************/
  14889. #define LPTIM_CCR1_CCR1_Pos (0U)
  14890. #define LPTIM_CCR1_CCR1_Msk (0xFFFFUL << LPTIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  14891. #define LPTIM_CCR1_CCR1 LPTIM_CCR1_CCR1_Msk /*!< Compare register 1 */
  14892. /****************** Bit definition for LPTIM_ARR register *******************/
  14893. #define LPTIM_ARR_ARR_Pos (0U)
  14894. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  14895. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  14896. /****************** Bit definition for LPTIM_CNT register *******************/
  14897. #define LPTIM_CNT_CNT_Pos (0U)
  14898. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  14899. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  14900. /****************** Bit definition for LPTIM_CFGR2 register *****************/
  14901. #define LPTIM_CFGR2_IN1SEL_Pos (0U)
  14902. #define LPTIM_CFGR2_IN1SEL_Msk (0x3UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000003 */
  14903. #define LPTIM_CFGR2_IN1SEL LPTIM_CFGR2_IN1SEL_Msk /*!< IN1SEL[1:0] bits (Remap selection) */
  14904. #define LPTIM_CFGR2_IN1SEL_0 (0x1UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000001 */
  14905. #define LPTIM_CFGR2_IN1SEL_1 (0x2UL << LPTIM_CFGR2_IN1SEL_Pos) /*!< 0x00000002 */
  14906. #define LPTIM_CFGR2_IN2SEL_Pos (4U)
  14907. #define LPTIM_CFGR2_IN2SEL_Msk (0x3UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000030 */
  14908. #define LPTIM_CFGR2_IN2SEL LPTIM_CFGR2_IN2SEL_Msk /*!< IN2SEL[5:4] bits (Remap selection) */
  14909. #define LPTIM_CFGR2_IN2SEL_0 (0x1UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000010 */
  14910. #define LPTIM_CFGR2_IN2SEL_1 (0x2UL << LPTIM_CFGR2_IN2SEL_Pos) /*!< 0x00000020 */
  14911. #define LPTIM_CFGR2_IC1SEL_Pos (16U)
  14912. #define LPTIM_CFGR2_IC1SEL_Msk (0x3UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00000003 */
  14913. #define LPTIM_CFGR2_IC1SEL LPTIM_CFGR2_IC1SEL_Msk /*!< IC1SEL[17:16] bits */
  14914. #define LPTIM_CFGR2_IC1SEL_0 (0x1UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00010000 */
  14915. #define LPTIM_CFGR2_IC1SEL_1 (0x2UL << LPTIM_CFGR2_IC1SEL_Pos) /*!< 0x00020000 */
  14916. #define LPTIM_CFGR2_IC2SEL_Pos (20U)
  14917. #define LPTIM_CFGR2_IC2SEL_Msk (0x3UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00000030 */
  14918. #define LPTIM_CFGR2_IC2SEL LPTIM_CFGR2_IC2SEL_Msk /*!< IC2SEL[21:20] bits */
  14919. #define LPTIM_CFGR2_IC2SEL_0 (0x1UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00100000 */
  14920. #define LPTIM_CFGR2_IC2SEL_1 (0x2UL << LPTIM_CFGR2_IC2SEL_Pos) /*!< 0x00200000 */
  14921. /****************** Bit definition for LPTIM_RCR register *******************/
  14922. #define LPTIM_RCR_REP_Pos (0U)
  14923. #define LPTIM_RCR_REP_Msk (0xFFUL << LPTIM_RCR_REP_Pos) /*!< 0x000000FF */
  14924. #define LPTIM_RCR_REP LPTIM_RCR_REP_Msk /*!< Repetition register value */
  14925. /***************** Bit definition for LPTIM_CCMR1 register ******************/
  14926. #define LPTIM_CCMR1_CC1SEL_Pos (0U)
  14927. #define LPTIM_CCMR1_CC1SEL_Msk (0x1UL << LPTIM_CCMR1_CC1SEL_Pos) /*!< 0x00000001 */
  14928. #define LPTIM_CCMR1_CC1SEL LPTIM_CCMR1_CC1SEL_Msk /*!< Capture/Compare 1 selection */
  14929. #define LPTIM_CCMR1_CC1E_Pos (1U)
  14930. #define LPTIM_CCMR1_CC1E_Msk (0x1UL << LPTIM_CCMR1_CC1E_Pos) /*!< 0x00000002 */
  14931. #define LPTIM_CCMR1_CC1E LPTIM_CCMR1_CC1E_Msk /*!< Capture/Compare 1 output enable */
  14932. #define LPTIM_CCMR1_CC1P_Pos (2U)
  14933. #define LPTIM_CCMR1_CC1P_Msk (0x3UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x0000000C */
  14934. #define LPTIM_CCMR1_CC1P LPTIM_CCMR1_CC1P_Msk /*!< Capture/Compare 1 output polarity */
  14935. #define LPTIM_CCMR1_CC1P_0 (0x1UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x00000004 */
  14936. #define LPTIM_CCMR1_CC1P_1 (0x2UL << LPTIM_CCMR1_CC1P_Pos) /*!< 0x00000008 */
  14937. #define LPTIM_CCMR1_IC1PSC_Pos (8U)
  14938. #define LPTIM_CCMR1_IC1PSC_Msk (0x3UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000300 */
  14939. #define LPTIM_CCMR1_IC1PSC LPTIM_CCMR1_IC1PSC_Msk /*!< Input capture 1 prescaler */
  14940. #define LPTIM_CCMR1_IC1PSC_0 (0x1UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000100 */
  14941. #define LPTIM_CCMR1_IC1PSC_1 (0x2UL << LPTIM_CCMR1_IC1PSC_Pos) /*!< 0x00000200 */
  14942. #define LPTIM_CCMR1_IC1F_Pos (12U)
  14943. #define LPTIM_CCMR1_IC1F_Msk (0x3UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00003000 */
  14944. #define LPTIM_CCMR1_IC1F LPTIM_CCMR1_IC1F_Msk /*!< Input capture 1 filter */
  14945. #define LPTIM_CCMR1_IC1F_0 (0x1UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00001000 */
  14946. #define LPTIM_CCMR1_IC1F_1 (0x2UL << LPTIM_CCMR1_IC1F_Pos) /*!< 0x00002000 */
  14947. #define LPTIM_CCMR1_CC2SEL_Pos (16U)
  14948. #define LPTIM_CCMR1_CC2SEL_Msk (0x1UL << LPTIM_CCMR1_CC2SEL_Pos) /*!< 0x00010000 */
  14949. #define LPTIM_CCMR1_CC2SEL LPTIM_CCMR1_CC2SEL_Msk /*!< Capture/Compare 2 selection */
  14950. #define LPTIM_CCMR1_CC2E_Pos (17U)
  14951. #define LPTIM_CCMR1_CC2E_Msk (0x1UL << LPTIM_CCMR1_CC2E_Pos) /*!< 0x00020000 */
  14952. #define LPTIM_CCMR1_CC2E LPTIM_CCMR1_CC2E_Msk /*!< Capture/Compare 2 output enable */
  14953. #define LPTIM_CCMR1_CC2P_Pos (18U)
  14954. #define LPTIM_CCMR1_CC2P_Msk (0x3UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x000C0000 */
  14955. #define LPTIM_CCMR1_CC2P LPTIM_CCMR1_CC2P_Msk /*!< Capture/Compare 2 output polarity */
  14956. #define LPTIM_CCMR1_CC2P_0 (0x1UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x00040000 */
  14957. #define LPTIM_CCMR1_CC2P_1 (0x2UL << LPTIM_CCMR1_CC2P_Pos) /*!< 0x00080000 */
  14958. #define LPTIM_CCMR1_IC2PSC_Pos (24U)
  14959. #define LPTIM_CCMR1_IC2PSC_Msk (0x3UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x03000000 */
  14960. #define LPTIM_CCMR1_IC2PSC LPTIM_CCMR1_IC2PSC_Msk /*!< Input capture 2 prescaler */
  14961. #define LPTIM_CCMR1_IC2PSC_0 (0x1UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x01000000 */
  14962. #define LPTIM_CCMR1_IC2PSC_1 (0x2UL << LPTIM_CCMR1_IC2PSC_Pos) /*!< 0x02000000 */
  14963. #define LPTIM_CCMR1_IC2F_Pos (28U)
  14964. #define LPTIM_CCMR1_IC2F_Msk (0x3UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x30000000 */
  14965. #define LPTIM_CCMR1_IC2F LPTIM_CCMR1_IC2F_Msk /*!< Input capture 2 filter */
  14966. #define LPTIM_CCMR1_IC2F_0 (0x1UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x10000000 */
  14967. #define LPTIM_CCMR1_IC2F_1 (0x2UL << LPTIM_CCMR1_IC2F_Pos) /*!< 0x20000000 */
  14968. /****************** Bit definition for LPTIM_CCR2 register ******************/
  14969. #define LPTIM_CCR2_CCR2_Pos (0U)
  14970. #define LPTIM_CCR2_CCR2_Msk (0xFFFFUL << LPTIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  14971. #define LPTIM_CCR2_CCR2 LPTIM_CCR2_CCR2_Msk /*!< Compare register 2 */
  14972. /******************************************************************************/
  14973. /* */
  14974. /* Parallel Synchronous Slave Interface (PSSI ) */
  14975. /* */
  14976. /******************************************************************************/
  14977. /******************** Bit definition for PSSI_CR register *******************/
  14978. #define PSSI_CR_CKPOL_Pos (5U)
  14979. #define PSSI_CR_CKPOL_Msk (0x1UL << PSSI_CR_CKPOL_Pos) /*!< 0x00000020 */
  14980. #define PSSI_CR_CKPOL PSSI_CR_CKPOL_Msk /*!< Parallel data clock polarity */
  14981. #define PSSI_CR_DEPOL_Pos (6U)
  14982. #define PSSI_CR_DEPOL_Msk (0x1UL << PSSI_CR_DEPOL_Pos) /*!< 0x00000040 */
  14983. #define PSSI_CR_DEPOL PSSI_CR_DEPOL_Msk /*!< Data enable polarity */
  14984. #define PSSI_CR_RDYPOL_Pos (8U)
  14985. #define PSSI_CR_RDYPOL_Msk (0x1UL << PSSI_CR_RDYPOL_Pos) /*!< 0x00000100 */
  14986. #define PSSI_CR_RDYPOL PSSI_CR_RDYPOL_Msk /*!< Ready polarity */
  14987. #define PSSI_CR_EDM_Pos (10U)
  14988. #define PSSI_CR_EDM_Msk (0x3UL << PSSI_CR_EDM_Pos) /*!< 0x00000C00 */
  14989. #define PSSI_CR_EDM PSSI_CR_EDM_Msk /*!< Extended data mode */
  14990. #define PSSI_CR_ENABLE_Pos (14U)
  14991. #define PSSI_CR_ENABLE_Msk (0x1UL << PSSI_CR_ENABLE_Pos) /*!< 0x00004000 */
  14992. #define PSSI_CR_ENABLE PSSI_CR_ENABLE_Msk /*!< PSSI enable */
  14993. #define PSSI_CR_DERDYCFG_Pos (18U)
  14994. #define PSSI_CR_DERDYCFG_Msk (0x7UL << PSSI_CR_DERDYCFG_Pos) /*!< 0x001C0000 */
  14995. #define PSSI_CR_DERDYCFG PSSI_CR_DERDYCFG_Msk /*!< Data enable and ready configuration */
  14996. #define PSSI_CR_DMAEN_Pos (30U)
  14997. #define PSSI_CR_DMAEN_Msk (0x1UL << PSSI_CR_DMAEN_Pos) /*!< 0x40000000 */
  14998. #define PSSI_CR_DMAEN PSSI_CR_DMAEN_Msk /*!< DMA enable */
  14999. #define PSSI_CR_OUTEN_Pos (31U)
  15000. #define PSSI_CR_OUTEN_Msk (0x1UL << PSSI_CR_OUTEN_Pos) /*!< 0x80000000 */
  15001. #define PSSI_CR_OUTEN PSSI_CR_OUTEN_Msk /*!< Data direction selection */
  15002. /******************** Bit definition for PSSI_SR register *******************/
  15003. #define PSSI_SR_RTT4B_Pos (2U)
  15004. #define PSSI_SR_RTT4B_Msk (0x1UL << PSSI_SR_RTT4B_Pos) /*!< 0x00000004 */
  15005. #define PSSI_SR_RTT4B PSSI_SR_RTT4B_Msk /*!< Ready to transfer four bytes */
  15006. #define PSSI_SR_RTT1B_Pos (3U)
  15007. #define PSSI_SR_RTT1B_Msk (0x1UL << PSSI_SR_RTT1B_Pos) /*!< 0x00000008 */
  15008. #define PSSI_SR_RTT1B PSSI_SR_RTT1B_Msk /*!< Ready to transfer one byte */
  15009. /******************** Bit definition for PSSI_RIS register *******************/
  15010. #define PSSI_RIS_OVR_RIS_Pos (1U)
  15011. #define PSSI_RIS_OVR_RIS_Msk (0x1UL << PSSI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
  15012. #define PSSI_RIS_OVR_RIS PSSI_RIS_OVR_RIS_Msk /*!< Data buffer overrun/underrun raw interrupt status */
  15013. /******************** Bit definition for PSSI_IER register *******************/
  15014. #define PSSI_IER_OVR_IE_Pos (1U)
  15015. #define PSSI_IER_OVR_IE_Msk (0x1UL << PSSI_IER_OVR_IE_Pos) /*!< 0x00000002 */
  15016. #define PSSI_IER_OVR_IE PSSI_IER_OVR_IE_Msk /*!< Data buffer overrun/underrun interrupt enable */
  15017. /******************** Bit definition for PSSI_MIS register *******************/
  15018. #define PSSI_MIS_OVR_MIS_Pos (1U)
  15019. #define PSSI_MIS_OVR_MIS_Msk (0x1UL << PSSI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
  15020. #define PSSI_MIS_OVR_MIS PSSI_MIS_OVR_MIS_Msk /*!< Data buffer overrun/underrun masked interrupt status */
  15021. /******************** Bit definition for PSSI_ICR register *******************/
  15022. #define PSSI_ICR_OVR_ISC_Pos (1U)
  15023. #define PSSI_ICR_OVR_ISC_Msk (0x1UL << PSSI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
  15024. #define PSSI_ICR_OVR_ISC PSSI_ICR_OVR_ISC_Msk /*!< Data buffer overrun/underrun interrupt status clear */
  15025. /******************** Bit definition for PSSI_DR register *******************/
  15026. #define PSSI_DR_DR_Pos (0U)
  15027. #define PSSI_DR_DR_Msk (0xFFFFFFFFUL << PSSI_DR_DR_Pos) /*!< 0xFFFFFFF */
  15028. #define PSSI_DR_DR PSSI_DR_DR_Msk /*!< Data register */
  15029. /******************************************************************************/
  15030. /* */
  15031. /* SDMMC Interface */
  15032. /* */
  15033. /******************************************************************************/
  15034. /****************** Bit definition for SDMMC_POWER register ******************/
  15035. #define SDMMC_POWER_PWRCTRL_Pos (0U)
  15036. #define SDMMC_POWER_PWRCTRL_Msk (0x3UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  15037. #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  15038. #define SDMMC_POWER_PWRCTRL_0 (0x1UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000001 */
  15039. #define SDMMC_POWER_PWRCTRL_1 (0x2UL << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000002 */
  15040. #define SDMMC_POWER_VSWITCH_Pos (2U)
  15041. #define SDMMC_POWER_VSWITCH_Msk (0x1UL << SDMMC_POWER_VSWITCH_Pos) /*!< 0x00000004 */
  15042. #define SDMMC_POWER_VSWITCH SDMMC_POWER_VSWITCH_Msk /*!<Voltage switch sequence start */
  15043. #define SDMMC_POWER_VSWITCHEN_Pos (3U)
  15044. #define SDMMC_POWER_VSWITCHEN_Msk (0x1UL << SDMMC_POWER_VSWITCHEN_Pos) /*!< 0x00000008 */
  15045. #define SDMMC_POWER_VSWITCHEN SDMMC_POWER_VSWITCHEN_Msk /*!<Voltage switch procedure enable */
  15046. #define SDMMC_POWER_DIRPOL_Pos (4U)
  15047. #define SDMMC_POWER_DIRPOL_Msk (0x1UL << SDMMC_POWER_DIRPOL_Pos) /*!< 0x00000010 */
  15048. #define SDMMC_POWER_DIRPOL SDMMC_POWER_DIRPOL_Msk /*!<Data and Command direction signals polarity selection */
  15049. /****************** Bit definition for SDMMC_CLKCR register ******************/
  15050. #define SDMMC_CLKCR_CLKDIV_Pos (0U)
  15051. #define SDMMC_CLKCR_CLKDIV_Msk (0x3FFUL << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000003FF */
  15052. #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
  15053. #define SDMMC_CLKCR_PWRSAV_Pos (12U)
  15054. #define SDMMC_CLKCR_PWRSAV_Msk (0x1UL << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00001000 */
  15055. #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
  15056. #define SDMMC_CLKCR_WIDBUS_Pos (14U)
  15057. #define SDMMC_CLKCR_WIDBUS_Msk (0x3UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x0000C000 */
  15058. #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  15059. #define SDMMC_CLKCR_WIDBUS_0 (0x1UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00004000 */
  15060. #define SDMMC_CLKCR_WIDBUS_1 (0x2UL << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00008000 */
  15061. #define SDMMC_CLKCR_NEGEDGE_Pos (16U)
  15062. #define SDMMC_CLKCR_NEGEDGE_Msk (0x1UL << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00010000 */
  15063. #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */
  15064. #define SDMMC_CLKCR_HWFC_EN_Pos (17U)
  15065. #define SDMMC_CLKCR_HWFC_EN_Msk (0x1UL << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00020000 */
  15066. #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
  15067. #define SDMMC_CLKCR_DDR_Pos (18U)
  15068. #define SDMMC_CLKCR_DDR_Msk (0x1UL << SDMMC_CLKCR_DDR_Pos) /*!< 0x00040000 */
  15069. #define SDMMC_CLKCR_DDR SDMMC_CLKCR_DDR_Msk /*!<Data rate signaling selection */
  15070. #define SDMMC_CLKCR_BUSSPEED_Pos (19U)
  15071. #define SDMMC_CLKCR_BUSSPEED_Msk (0x1UL << SDMMC_CLKCR_BUSSPEED_Pos) /*!< 0x00080000 */
  15072. #define SDMMC_CLKCR_BUSSPEED SDMMC_CLKCR_BUSSPEED_Msk /*!<Bus speed mode selection */
  15073. #define SDMMC_CLKCR_SELCLKRX_Pos (20U)
  15074. #define SDMMC_CLKCR_SELCLKRX_Msk (0x3UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00300000 */
  15075. #define SDMMC_CLKCR_SELCLKRX SDMMC_CLKCR_SELCLKRX_Msk /*!<SELCLKRX[1:0] bits (Receive clock selection) */
  15076. #define SDMMC_CLKCR_SELCLKRX_0 (0x1UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00100000 */
  15077. #define SDMMC_CLKCR_SELCLKRX_1 (0x2UL << SDMMC_CLKCR_SELCLKRX_Pos) /*!< 0x00200000 */
  15078. /******************* Bit definition for SDMMC_ARG register *******************/
  15079. #define SDMMC_ARG_CMDARG_Pos (0U)
  15080. #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  15081. #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */
  15082. /******************* Bit definition for SDMMC_CMD register *******************/
  15083. #define SDMMC_CMD_CMDINDEX_Pos (0U)
  15084. #define SDMMC_CMD_CMDINDEX_Msk (0x3FUL << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  15085. #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */
  15086. #define SDMMC_CMD_CMDTRANS_Pos (6U)
  15087. #define SDMMC_CMD_CMDTRANS_Msk (0x1UL << SDMMC_CMD_CMDTRANS_Pos) /*!< 0x00000040 */
  15088. #define SDMMC_CMD_CMDTRANS SDMMC_CMD_CMDTRANS_Msk /*!<CPSM Treats command as a Data Transfer */
  15089. #define SDMMC_CMD_CMDSTOP_Pos (7U)
  15090. #define SDMMC_CMD_CMDSTOP_Msk (0x1UL << SDMMC_CMD_CMDSTOP_Pos) /*!< 0x00000080 */
  15091. #define SDMMC_CMD_CMDSTOP SDMMC_CMD_CMDSTOP_Msk /*!<CPSM Treats command as a Stop */
  15092. #define SDMMC_CMD_WAITRESP_Pos (8U)
  15093. #define SDMMC_CMD_WAITRESP_Msk (0x3UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000300 */
  15094. #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
  15095. #define SDMMC_CMD_WAITRESP_0 (0x1UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000100 */
  15096. #define SDMMC_CMD_WAITRESP_1 (0x2UL << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000200 */
  15097. #define SDMMC_CMD_WAITINT_Pos (10U)
  15098. #define SDMMC_CMD_WAITINT_Msk (0x1UL << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000400 */
  15099. #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
  15100. #define SDMMC_CMD_WAITPEND_Pos (11U)
  15101. #define SDMMC_CMD_WAITPEND_Msk (0x1UL << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000800 */
  15102. #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  15103. #define SDMMC_CMD_CPSMEN_Pos (12U)
  15104. #define SDMMC_CMD_CPSMEN_Msk (0x1UL << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00001000 */
  15105. #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
  15106. #define SDMMC_CMD_DTHOLD_Pos (13U)
  15107. #define SDMMC_CMD_DTHOLD_Msk (0x1UL << SDMMC_CMD_DTHOLD_Pos) /*!< 0x00002000 */
  15108. #define SDMMC_CMD_DTHOLD SDMMC_CMD_DTHOLD_Msk /*!<Hold new data block transmission and reception in the DPSM */
  15109. #define SDMMC_CMD_BOOTMODE_Pos (14U)
  15110. #define SDMMC_CMD_BOOTMODE_Msk (0x1UL << SDMMC_CMD_BOOTMODE_Pos) /*!< 0x00004000 */
  15111. #define SDMMC_CMD_BOOTMODE SDMMC_CMD_BOOTMODE_Msk /*!<Boot mode */
  15112. #define SDMMC_CMD_BOOTEN_Pos (15U)
  15113. #define SDMMC_CMD_BOOTEN_Msk (0x1UL << SDMMC_CMD_BOOTEN_Pos) /*!< 0x00008000 */
  15114. #define SDMMC_CMD_BOOTEN SDMMC_CMD_BOOTEN_Msk /*!<Enable Boot mode procedure */
  15115. #define SDMMC_CMD_CMDSUSPEND_Pos (16U)
  15116. #define SDMMC_CMD_CMDSUSPEND_Msk (0x1UL << SDMMC_CMD_CMDSUSPEND_Pos) /*!< 0x00010000 */
  15117. #define SDMMC_CMD_CMDSUSPEND SDMMC_CMD_CMDSUSPEND_Msk /*!<CPSM Treats command as a Suspend or Resume command */
  15118. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  15119. #define SDMMC_RESPCMD_RESPCMD_Pos (0U)
  15120. #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FUL << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  15121. #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */
  15122. /****************** Bit definition for SDMMC_RESP1 register ******************/
  15123. #define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
  15124. #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  15125. #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */
  15126. /****************** Bit definition for SDMMC_RESP2 register ******************/
  15127. #define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
  15128. #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  15129. #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */
  15130. /****************** Bit definition for SDMMC_RESP3 register ******************/
  15131. #define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
  15132. #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  15133. #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */
  15134. /****************** Bit definition for SDMMC_RESP4 register ******************/
  15135. #define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
  15136. #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  15137. #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */
  15138. /****************** Bit definition for SDMMC_DTIMER register *****************/
  15139. #define SDMMC_DTIMER_DATATIME_Pos (0U)
  15140. #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  15141. #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */
  15142. /****************** Bit definition for SDMMC_DLEN register *******************/
  15143. #define SDMMC_DLEN_DATALENGTH_Pos (0U)
  15144. #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  15145. #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */
  15146. /****************** Bit definition for SDMMC_DCTRL register ******************/
  15147. #define SDMMC_DCTRL_DTEN_Pos (0U)
  15148. #define SDMMC_DCTRL_DTEN_Msk (0x1UL << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  15149. #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
  15150. #define SDMMC_DCTRL_DTDIR_Pos (1U)
  15151. #define SDMMC_DCTRL_DTDIR_Msk (0x1UL << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  15152. #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
  15153. #define SDMMC_DCTRL_DTMODE_Pos (2U)
  15154. #define SDMMC_DCTRL_DTMODE_Msk (0x3UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x0000000C */
  15155. #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<DTMODE[1:0] Data transfer mode selection */
  15156. #define SDMMC_DCTRL_DTMODE_0 (0x1UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  15157. #define SDMMC_DCTRL_DTMODE_1 (0x2UL << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000008 */
  15158. #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
  15159. #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  15160. #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  15161. #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000010 */
  15162. #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000020 */
  15163. #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000040 */
  15164. #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8UL << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000080 */
  15165. #define SDMMC_DCTRL_RWSTART_Pos (8U)
  15166. #define SDMMC_DCTRL_RWSTART_Msk (0x1UL << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  15167. #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */
  15168. #define SDMMC_DCTRL_RWSTOP_Pos (9U)
  15169. #define SDMMC_DCTRL_RWSTOP_Msk (0x1UL << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  15170. #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */
  15171. #define SDMMC_DCTRL_RWMOD_Pos (10U)
  15172. #define SDMMC_DCTRL_RWMOD_Msk (0x1UL << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  15173. #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */
  15174. #define SDMMC_DCTRL_SDIOEN_Pos (11U)
  15175. #define SDMMC_DCTRL_SDIOEN_Msk (0x1UL << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  15176. #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
  15177. #define SDMMC_DCTRL_BOOTACKEN_Pos (12U)
  15178. #define SDMMC_DCTRL_BOOTACKEN_Msk (0x1UL << SDMMC_DCTRL_BOOTACKEN_Pos) /*!< 0x00001000 */
  15179. #define SDMMC_DCTRL_BOOTACKEN SDMMC_DCTRL_BOOTACKEN_Msk /*!<Enable the reception of the Boot Acknowledgment */
  15180. #define SDMMC_DCTRL_FIFORST_Pos (13U)
  15181. #define SDMMC_DCTRL_FIFORST_Msk (0x1UL << SDMMC_DCTRL_FIFORST_Pos) /*!< 0x00002000 */
  15182. #define SDMMC_DCTRL_FIFORST SDMMC_DCTRL_FIFORST_Msk /*!<FIFO reset */
  15183. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  15184. #define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
  15185. #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  15186. #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */
  15187. /****************** Bit definition for SDMMC_STA register ********************/
  15188. #define SDMMC_STA_CCRCFAIL_Pos (0U)
  15189. #define SDMMC_STA_CCRCFAIL_Msk (0x1UL << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  15190. #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
  15191. #define SDMMC_STA_DCRCFAIL_Pos (1U)
  15192. #define SDMMC_STA_DCRCFAIL_Msk (0x1UL << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  15193. #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
  15194. #define SDMMC_STA_CTIMEOUT_Pos (2U)
  15195. #define SDMMC_STA_CTIMEOUT_Msk (0x1UL << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  15196. #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */
  15197. #define SDMMC_STA_DTIMEOUT_Pos (3U)
  15198. #define SDMMC_STA_DTIMEOUT_Msk (0x1UL << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  15199. #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */
  15200. #define SDMMC_STA_TXUNDERR_Pos (4U)
  15201. #define SDMMC_STA_TXUNDERR_Msk (0x1UL << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  15202. #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
  15203. #define SDMMC_STA_RXOVERR_Pos (5U)
  15204. #define SDMMC_STA_RXOVERR_Msk (0x1UL << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */
  15205. #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
  15206. #define SDMMC_STA_CMDREND_Pos (6U)
  15207. #define SDMMC_STA_CMDREND_Msk (0x1UL << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */
  15208. #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
  15209. #define SDMMC_STA_CMDSENT_Pos (7U)
  15210. #define SDMMC_STA_CMDSENT_Msk (0x1UL << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */
  15211. #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */
  15212. #define SDMMC_STA_DATAEND_Pos (8U)
  15213. #define SDMMC_STA_DATAEND_Msk (0x1UL << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */
  15214. #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
  15215. #define SDMMC_STA_DHOLD_Pos (9U)
  15216. #define SDMMC_STA_DHOLD_Msk (0x1UL << SDMMC_STA_DHOLD_Pos) /*!< 0x00000200 */
  15217. #define SDMMC_STA_DHOLD SDMMC_STA_DHOLD_Msk /*!<Data transfer Hold */
  15218. #define SDMMC_STA_DBCKEND_Pos (10U)
  15219. #define SDMMC_STA_DBCKEND_Msk (0x1UL << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */
  15220. #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
  15221. #define SDMMC_STA_DABORT_Pos (11U)
  15222. #define SDMMC_STA_DABORT_Msk (0x1UL << SDMMC_STA_DABORT_Pos) /*!< 0x00000800 */
  15223. #define SDMMC_STA_DABORT SDMMC_STA_DABORT_Msk /*!<Data transfer aborted by CMD12 */
  15224. #define SDMMC_STA_DPSMACT_Pos (12U)
  15225. #define SDMMC_STA_DPSMACT_Msk (0x1UL << SDMMC_STA_DPSMACT_Pos) /*!< 0x00001000 */
  15226. #define SDMMC_STA_DPSMACT SDMMC_STA_DPSMACT_Msk /*!<Data path state machine active */
  15227. #define SDMMC_STA_CPSMACT_Pos (13U)
  15228. #define SDMMC_STA_CPSMACT_Msk (0x1UL << SDMMC_STA_CPSMACT_Pos) /*!< 0x00002000 */
  15229. #define SDMMC_STA_CPSMACT SDMMC_STA_CPSMACT_Msk /*!<Command path state machine active */
  15230. #define SDMMC_STA_TXFIFOHE_Pos (14U)
  15231. #define SDMMC_STA_TXFIFOHE_Msk (0x1UL << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  15232. #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  15233. #define SDMMC_STA_RXFIFOHF_Pos (15U)
  15234. #define SDMMC_STA_RXFIFOHF_Msk (0x1UL << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  15235. #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  15236. #define SDMMC_STA_TXFIFOF_Pos (16U)
  15237. #define SDMMC_STA_TXFIFOF_Msk (0x1UL << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  15238. #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
  15239. #define SDMMC_STA_RXFIFOF_Pos (17U)
  15240. #define SDMMC_STA_RXFIFOF_Msk (0x1UL << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  15241. #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */
  15242. #define SDMMC_STA_TXFIFOE_Pos (18U)
  15243. #define SDMMC_STA_TXFIFOE_Msk (0x1UL << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  15244. #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
  15245. #define SDMMC_STA_RXFIFOE_Pos (19U)
  15246. #define SDMMC_STA_RXFIFOE_Msk (0x1UL << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  15247. #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
  15248. #define SDMMC_STA_BUSYD0_Pos (20U)
  15249. #define SDMMC_STA_BUSYD0_Msk (0x1UL << SDMMC_STA_BUSYD0_Pos) /*!< 0x00100000 */
  15250. #define SDMMC_STA_BUSYD0 SDMMC_STA_BUSYD0_Msk /*!<Inverted value of SDMMC_D0 line (Busy) */
  15251. #define SDMMC_STA_BUSYD0END_Pos (21U)
  15252. #define SDMMC_STA_BUSYD0END_Msk (0x1UL << SDMMC_STA_BUSYD0END_Pos) /*!< 0x00200000 */
  15253. #define SDMMC_STA_BUSYD0END SDMMC_STA_BUSYD0END_Msk /*!<End of SDMMC_D0 Busy following a CMD response detected */
  15254. #define SDMMC_STA_SDIOIT_Pos (22U)
  15255. #define SDMMC_STA_SDIOIT_Msk (0x1UL << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */
  15256. #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDIO interrupt received */
  15257. #define SDMMC_STA_ACKFAIL_Pos (23U)
  15258. #define SDMMC_STA_ACKFAIL_Msk (0x1UL << SDMMC_STA_ACKFAIL_Pos) /*!< 0x00800000 */
  15259. #define SDMMC_STA_ACKFAIL SDMMC_STA_ACKFAIL_Msk /*!<Boot Acknowledgment received (BootAck check fail) */
  15260. #define SDMMC_STA_ACKTIMEOUT_Pos (24U)
  15261. #define SDMMC_STA_ACKTIMEOUT_Msk (0x1UL << SDMMC_STA_ACKTIMEOUT_Pos) /*!< 0x01000000 */
  15262. #define SDMMC_STA_ACKTIMEOUT SDMMC_STA_ACKTIMEOUT_Msk /*!<Boot Acknowledgment timeout */
  15263. #define SDMMC_STA_VSWEND_Pos (25U)
  15264. #define SDMMC_STA_VSWEND_Msk (0x1UL << SDMMC_STA_VSWEND_Pos) /*!< 0x02000000 */
  15265. #define SDMMC_STA_VSWEND SDMMC_STA_VSWEND_Msk /*!<Voltage switch critical timing section completion */
  15266. #define SDMMC_STA_CKSTOP_Pos (26U)
  15267. #define SDMMC_STA_CKSTOP_Msk (0x1UL << SDMMC_STA_CKSTOP_Pos) /*!< 0x04000000 */
  15268. #define SDMMC_STA_CKSTOP SDMMC_STA_CKSTOP_Msk /*!<SDMMC_CK stopped in Voltage switch procedure */
  15269. #define SDMMC_STA_IDMATE_Pos (27U)
  15270. #define SDMMC_STA_IDMATE_Msk (0x1UL << SDMMC_STA_IDMATE_Pos) /*!< 0x08000000 */
  15271. #define SDMMC_STA_IDMATE SDMMC_STA_IDMATE_Msk /*!<IDMA transfer error */
  15272. #define SDMMC_STA_IDMABTC_Pos (28U)
  15273. #define SDMMC_STA_IDMABTC_Msk (0x1UL << SDMMC_STA_IDMABTC_Pos) /*!< 0x10000000 */
  15274. #define SDMMC_STA_IDMABTC SDMMC_STA_IDMABTC_Msk /*!<IDMA buffer transfer complete */
  15275. /******************* Bit definition for SDMMC_ICR register *******************/
  15276. #define SDMMC_ICR_CCRCFAILC_Pos (0U)
  15277. #define SDMMC_ICR_CCRCFAILC_Msk (0x1UL << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  15278. #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
  15279. #define SDMMC_ICR_DCRCFAILC_Pos (1U)
  15280. #define SDMMC_ICR_DCRCFAILC_Msk (0x1UL << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  15281. #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
  15282. #define SDMMC_ICR_CTIMEOUTC_Pos (2U)
  15283. #define SDMMC_ICR_CTIMEOUTC_Msk (0x1UL << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  15284. #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
  15285. #define SDMMC_ICR_DTIMEOUTC_Pos (3U)
  15286. #define SDMMC_ICR_DTIMEOUTC_Msk (0x1UL << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  15287. #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
  15288. #define SDMMC_ICR_TXUNDERRC_Pos (4U)
  15289. #define SDMMC_ICR_TXUNDERRC_Msk (0x1UL << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  15290. #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
  15291. #define SDMMC_ICR_RXOVERRC_Pos (5U)
  15292. #define SDMMC_ICR_RXOVERRC_Msk (0x1UL << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  15293. #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
  15294. #define SDMMC_ICR_CMDRENDC_Pos (6U)
  15295. #define SDMMC_ICR_CMDRENDC_Msk (0x1UL << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  15296. #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
  15297. #define SDMMC_ICR_CMDSENTC_Pos (7U)
  15298. #define SDMMC_ICR_CMDSENTC_Msk (0x1UL << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  15299. #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
  15300. #define SDMMC_ICR_DATAENDC_Pos (8U)
  15301. #define SDMMC_ICR_DATAENDC_Msk (0x1UL << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  15302. #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
  15303. #define SDMMC_ICR_DHOLDC_Pos (9U)
  15304. #define SDMMC_ICR_DHOLDC_Msk (0x1UL << SDMMC_ICR_DHOLDC_Pos) /*!< 0x00000200 */
  15305. #define SDMMC_ICR_DHOLDC SDMMC_ICR_DHOLDC_Msk /*!<DHOLD flag clear bit */
  15306. #define SDMMC_ICR_DBCKENDC_Pos (10U)
  15307. #define SDMMC_ICR_DBCKENDC_Msk (0x1UL << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  15308. #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
  15309. #define SDMMC_ICR_DABORTC_Pos (11U)
  15310. #define SDMMC_ICR_DABORTC_Msk (0x1UL << SDMMC_ICR_DABORTC_Pos) /*!< 0x00000800 */
  15311. #define SDMMC_ICR_DABORTC SDMMC_ICR_DABORTC_Msk /*!<DABORTC flag clear bit */
  15312. #define SDMMC_ICR_BUSYD0ENDC_Pos (21U)
  15313. #define SDMMC_ICR_BUSYD0ENDC_Msk (0x1UL << SDMMC_ICR_BUSYD0ENDC_Pos) /*!< 0x00200000 */
  15314. #define SDMMC_ICR_BUSYD0ENDC SDMMC_ICR_BUSYD0ENDC_Msk /*!<BUSYD0ENDC flag clear bit */
  15315. #define SDMMC_ICR_SDIOITC_Pos (22U)
  15316. #define SDMMC_ICR_SDIOITC_Msk (0x1UL << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  15317. #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */
  15318. #define SDMMC_ICR_ACKFAILC_Pos (23U)
  15319. #define SDMMC_ICR_ACKFAILC_Msk (0x1UL << SDMMC_ICR_ACKFAILC_Pos) /*!< 0x00800000 */
  15320. #define SDMMC_ICR_ACKFAILC SDMMC_ICR_ACKFAILC_Msk /*!<ACKFAILC flag clear bit */
  15321. #define SDMMC_ICR_ACKTIMEOUTC_Pos (24U)
  15322. #define SDMMC_ICR_ACKTIMEOUTC_Msk (0x1UL << SDMMC_ICR_ACKTIMEOUTC_Pos) /*!< 0x01000000 */
  15323. #define SDMMC_ICR_ACKTIMEOUTC SDMMC_ICR_ACKTIMEOUTC_Msk /*!<ACKTIMEOUTC flag clear bit */
  15324. #define SDMMC_ICR_VSWENDC_Pos (25U)
  15325. #define SDMMC_ICR_VSWENDC_Msk (0x1UL << SDMMC_ICR_VSWENDC_Pos) /*!< 0x02000000 */
  15326. #define SDMMC_ICR_VSWENDC SDMMC_ICR_VSWENDC_Msk /*!<VSWENDC flag clear bit */
  15327. #define SDMMC_ICR_CKSTOPC_Pos (26U)
  15328. #define SDMMC_ICR_CKSTOPC_Msk (0x1UL << SDMMC_ICR_CKSTOPC_Pos) /*!< 0x04000000 */
  15329. #define SDMMC_ICR_CKSTOPC SDMMC_ICR_CKSTOPC_Msk /*!<CKSTOPC flag clear bit */
  15330. #define SDMMC_ICR_IDMATEC_Pos (27U)
  15331. #define SDMMC_ICR_IDMATEC_Msk (0x1UL << SDMMC_ICR_IDMATEC_Pos) /*!< 0x08000000 */
  15332. #define SDMMC_ICR_IDMATEC SDMMC_ICR_IDMATEC_Msk /*!<IDMATEC flag clear bit */
  15333. #define SDMMC_ICR_IDMABTCC_Pos (28U)
  15334. #define SDMMC_ICR_IDMABTCC_Msk (0x1UL << SDMMC_ICR_IDMABTCC_Pos) /*!< 0x10000000 */
  15335. #define SDMMC_ICR_IDMABTCC SDMMC_ICR_IDMABTCC_Msk /*!<IDMABTCC flag clear bit */
  15336. /****************** Bit definition for SDMMC_MASK register *******************/
  15337. #define SDMMC_MASK_CCRCFAILIE_Pos (0U)
  15338. #define SDMMC_MASK_CCRCFAILIE_Msk (0x1UL << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  15339. #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
  15340. #define SDMMC_MASK_DCRCFAILIE_Pos (1U)
  15341. #define SDMMC_MASK_DCRCFAILIE_Msk (0x1UL << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  15342. #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
  15343. #define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
  15344. #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  15345. #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
  15346. #define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
  15347. #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  15348. #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
  15349. #define SDMMC_MASK_TXUNDERRIE_Pos (4U)
  15350. #define SDMMC_MASK_TXUNDERRIE_Msk (0x1UL << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  15351. #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
  15352. #define SDMMC_MASK_RXOVERRIE_Pos (5U)
  15353. #define SDMMC_MASK_RXOVERRIE_Msk (0x1UL << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  15354. #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
  15355. #define SDMMC_MASK_CMDRENDIE_Pos (6U)
  15356. #define SDMMC_MASK_CMDRENDIE_Msk (0x1UL << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  15357. #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
  15358. #define SDMMC_MASK_CMDSENTIE_Pos (7U)
  15359. #define SDMMC_MASK_CMDSENTIE_Msk (0x1UL << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  15360. #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
  15361. #define SDMMC_MASK_DATAENDIE_Pos (8U)
  15362. #define SDMMC_MASK_DATAENDIE_Msk (0x1UL << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  15363. #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
  15364. #define SDMMC_MASK_DHOLDIE_Pos (9U)
  15365. #define SDMMC_MASK_DHOLDIE_Msk (0x1UL << SDMMC_MASK_DHOLDIE_Pos) /*!< 0x00000200 */
  15366. #define SDMMC_MASK_DHOLDIE SDMMC_MASK_DHOLDIE_Msk /*!<Data Hold Interrupt Enable */
  15367. #define SDMMC_MASK_DBCKENDIE_Pos (10U)
  15368. #define SDMMC_MASK_DBCKENDIE_Msk (0x1UL << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  15369. #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
  15370. #define SDMMC_MASK_DABORTIE_Pos (11U)
  15371. #define SDMMC_MASK_DABORTIE_Msk (0x1UL << SDMMC_MASK_DABORTIE_Pos) /*!< 0x00000800 */
  15372. #define SDMMC_MASK_DABORTIE SDMMC_MASK_DABORTIE_Msk /*!<Data transfer aborted interrupt enable */
  15373. #define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
  15374. #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  15375. #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
  15376. #define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
  15377. #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  15378. #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
  15379. #define SDMMC_MASK_RXFIFOFIE_Pos (17U)
  15380. #define SDMMC_MASK_RXFIFOFIE_Msk (0x1UL << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  15381. #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
  15382. #define SDMMC_MASK_TXFIFOEIE_Pos (18U)
  15383. #define SDMMC_MASK_TXFIFOEIE_Msk (0x1UL << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  15384. #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
  15385. #define SDMMC_MASK_BUSYD0ENDIE_Pos (21U)
  15386. #define SDMMC_MASK_BUSYD0ENDIE_Msk (0x1UL << SDMMC_MASK_BUSYD0ENDIE_Pos) /*!< 0x00200000 */
  15387. #define SDMMC_MASK_BUSYD0ENDIE SDMMC_MASK_BUSYD0ENDIE_Msk /*!<BUSYD0ENDIE interrupt Enable */
  15388. #define SDMMC_MASK_SDIOITIE_Pos (22U)
  15389. #define SDMMC_MASK_SDIOITIE_Msk (0x1UL << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  15390. #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDMMC Mode Interrupt Received interrupt Enable */
  15391. #define SDMMC_MASK_ACKFAILIE_Pos (23U)
  15392. #define SDMMC_MASK_ACKFAILIE_Msk (0x1UL << SDMMC_MASK_ACKFAILIE_Pos) /*!< 0x00800000 */
  15393. #define SDMMC_MASK_ACKFAILIE SDMMC_MASK_ACKFAILIE_Msk /*!<Acknowledgment Fail Interrupt Enable */
  15394. #define SDMMC_MASK_ACKTIMEOUTIE_Pos (24U)
  15395. #define SDMMC_MASK_ACKTIMEOUTIE_Msk (0x1UL << SDMMC_MASK_ACKTIMEOUTIE_Pos) /*!< 0x01000000 */
  15396. #define SDMMC_MASK_ACKTIMEOUTIE SDMMC_MASK_ACKTIMEOUTIE_Msk /*!<Acknowledgment timeout Interrupt Enable */
  15397. #define SDMMC_MASK_VSWENDIE_Pos (25U)
  15398. #define SDMMC_MASK_VSWENDIE_Msk (0x1UL << SDMMC_MASK_VSWENDIE_Pos) /*!< 0x02000000 */
  15399. #define SDMMC_MASK_VSWENDIE SDMMC_MASK_VSWENDIE_Msk /*!<Voltage switch critical timing section completion Interrupt Enable */
  15400. #define SDMMC_MASK_CKSTOPIE_Pos (26U)
  15401. #define SDMMC_MASK_CKSTOPIE_Msk (0x1UL << SDMMC_MASK_CKSTOPIE_Pos) /*!< 0x04000000 */
  15402. #define SDMMC_MASK_CKSTOPIE SDMMC_MASK_CKSTOPIE_Msk /*!<Voltage Switch clock stopped Interrupt Enable */
  15403. #define SDMMC_MASK_IDMABTCIE_Pos (28U)
  15404. #define SDMMC_MASK_IDMABTCIE_Msk (0x1UL << SDMMC_MASK_IDMABTCIE_Pos) /*!< 0x10000000 */
  15405. #define SDMMC_MASK_IDMABTCIE SDMMC_MASK_IDMABTCIE_Msk /*!<IDMA buffer transfer complete Interrupt Enable */
  15406. /***************** Bit definition for SDMMC_ACKTIME register *****************/
  15407. #define SDMMC_ACKTIME_ACKTIME_Pos (0U)
  15408. #define SDMMC_ACKTIME_ACKTIME_Msk (0x1FFFFFFUL << SDMMC_ACKTIME_ACKTIME_Pos) /*!< 0x01FFFFFF */
  15409. #define SDMMC_ACKTIME_ACKTIME SDMMC_ACKTIME_ACKTIME_Msk /*!<Boot acknowledgment timeout period */
  15410. /****************** Bit definition for SDMMC_FIFO register *******************/
  15411. #define SDMMC_FIFO_FIFODATA_Pos (0U)
  15412. #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  15413. #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
  15414. /****************** Bit definition for SDMMC_IDMACTRL register ****************/
  15415. #define SDMMC_IDMA_IDMAEN_Pos (0U)
  15416. #define SDMMC_IDMA_IDMAEN_Msk (0x1UL << SDMMC_IDMA_IDMAEN_Pos) /*!< 0x00000001 */
  15417. #define SDMMC_IDMA_IDMAEN SDMMC_IDMA_IDMAEN_Msk /*!< Enable the internal DMA of the SDMMC peripheral */
  15418. #define SDMMC_IDMA_IDMABMODE_Pos (1U)
  15419. #define SDMMC_IDMA_IDMABMODE_Msk (0x1UL << SDMMC_IDMA_IDMABMODE_Pos) /*!< 0x00000002 */
  15420. #define SDMMC_IDMA_IDMABMODE SDMMC_IDMA_IDMABMODE_Msk /*!< Enable Linked List mode for IDMA */
  15421. /***************** Bit definition for SDMMC_IDMABSIZE register ***************/
  15422. #define SDMMC_IDMABSIZE_IDMABNDT_Pos (5U)
  15423. #define SDMMC_IDMABSIZE_IDMABNDT_Msk (0xFFFUL << SDMMC_IDMABSIZE_IDMABNDT_Pos) /*!< 0x0000FFE0 */
  15424. #define SDMMC_IDMABSIZE_IDMABNDT SDMMC_IDMABSIZE_IDMABNDT_Msk /*!< Number of transfers per buffer */
  15425. /***************** Bit definition for SDMMC_IDMABASER register ***************/
  15426. #define SDMMC_IDMABASER_IDMABASER ((uint32_t)0xFFFFFFFF) /*!< Memory base address register */
  15427. /***************** Bit definition for SDMMC_IDMALAR) register ***************/
  15428. #define SDMMC_IDMALAR_IDMALA_Pos (0U)
  15429. #define SDMMC_IDMALAR_IDMALA_Msk (0x3FFFUL << SDMMC_IDMALAR_IDMALA_Pos) /*!< 0x00003FFF */
  15430. #define SDMMC_IDMALAR_IDMALA SDMMC_IDMALAR_IDMALA_Msk /*!< Linked list item address offset */
  15431. #define SDMMC_IDMALAR_ABR_Pos (29U)
  15432. #define SDMMC_IDMALAR_ABR_Msk (0x1UL << SDMMC_IDMALAR_ABR_Pos) /*!< 0x20000000 */
  15433. #define SDMMC_IDMALAR_ABR SDMMC_IDMALAR_ABR_Msk /*!< Acknowledge linked list buffer ready */
  15434. #define SDMMC_IDMALAR_ULS_Pos (30U)
  15435. #define SDMMC_IDMALAR_ULS_Msk (0x1UL << SDMMC_IDMALAR_ULS_Pos) /*!< 0x40000000 */
  15436. #define SDMMC_IDMALAR_ULS SDMMC_IDMALAR_ULS_Msk /*!< Update Size from linked list */
  15437. #define SDMMC_IDMALAR_ULA_Pos (31U)
  15438. #define SDMMC_IDMALAR_ULA_Msk (0x1UL << SDMMC_IDMALAR_ULA_Pos) /*!< 0x80000000 */
  15439. #define SDMMC_IDMALAR_ULA SDMMC_IDMALAR_ULA_Msk /*!< Update Address from linked list */
  15440. /***************** Bit definition for SDMMC_IDMABAR) register ***************/
  15441. #define SDMMC_IDMABAR_IDMABAR ((uint32_t)0xFFFFFFFF) /*!< linked list memory base register */
  15442. /******************************************************************************/
  15443. /* */
  15444. /* XSPI (HSPI/OCTOSPI) */
  15445. /* */
  15446. /******************************************************************************/
  15447. /************ Bit definition for XSPI_CR register **************************/
  15448. #define XSPI_CR_EN_Pos (0U)
  15449. #define XSPI_CR_EN_Msk (0x1UL << XSPI_CR_EN_Pos) /*!< 0x00000001 */
  15450. #define XSPI_CR_EN XSPI_CR_EN_Msk /*!< Enable */
  15451. #define XSPI_CR_ABORT_Pos (1U)
  15452. #define XSPI_CR_ABORT_Msk (0x1UL << XSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  15453. #define XSPI_CR_ABORT XSPI_CR_ABORT_Msk /*!< Abort request */
  15454. #define XSPI_CR_DMAEN_Pos (2U)
  15455. #define XSPI_CR_DMAEN_Msk (0x1UL << XSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  15456. #define XSPI_CR_DMAEN XSPI_CR_DMAEN_Msk /*!< DMA Enable */
  15457. #define XSPI_CR_TCEN_Pos (3U)
  15458. #define XSPI_CR_TCEN_Msk (0x1UL << XSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  15459. #define XSPI_CR_TCEN XSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  15460. #define XSPI_CR_DMM_Pos (6U)
  15461. #define XSPI_CR_DMM_Msk (0x1UL << XSPI_CR_DMM_Pos) /*!< 0x00000040 */
  15462. #define XSPI_CR_DMM XSPI_CR_DMM_Msk /*!< Dual Memory Mode */
  15463. #define XSPI_OCTOSPI_CR_MSEL_Pos (7U)
  15464. #define XSPI_OCTOSPI_CR_MSEL_Msk (0x1UL << XSPI_OCTOSPI_CR_MSEL_Pos) /*!< 0x00000080 */
  15465. #define XSPI_OCTOSPI_CR_MSEL XSPI_OCTOSPI_CR_MSEL_Msk /*!< Memory Select */
  15466. #define XSPI_CR_FTHRES_Pos (8U)
  15467. #define XSPI_CR_FTHRES_Msk (0x3FUL << XSPI_CR_FTHRES_Pos) /*!< 0x00003F00 */
  15468. #define XSPI_CR_FTHRES XSPI_CR_FTHRES_Msk /*!< FIFO Threshold Level */
  15469. #define XSPI_CR_TEIE_Pos (16U)
  15470. #define XSPI_CR_TEIE_Msk (0x1UL << XSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  15471. #define XSPI_CR_TEIE XSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  15472. #define XSPI_CR_TCIE_Pos (17U)
  15473. #define XSPI_CR_TCIE_Msk (0x1UL << XSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  15474. #define XSPI_CR_TCIE XSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  15475. #define XSPI_CR_FTIE_Pos (18U)
  15476. #define XSPI_CR_FTIE_Msk (0x1UL << XSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  15477. #define XSPI_CR_FTIE XSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  15478. #define XSPI_CR_SMIE_Pos (19U)
  15479. #define XSPI_CR_SMIE_Msk (0x1UL << XSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  15480. #define XSPI_CR_SMIE XSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  15481. #define XSPI_CR_TOIE_Pos (20U)
  15482. #define XSPI_CR_TOIE_Msk (0x1UL << XSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  15483. #define XSPI_CR_TOIE XSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  15484. #define XSPI_CR_APMS_Pos (22U)
  15485. #define XSPI_CR_APMS_Msk (0x1UL << XSPI_CR_APMS_Pos) /*!< 0x00400000 */
  15486. #define XSPI_CR_APMS XSPI_CR_APMS_Msk /*!< Automatic Poll Mode Stop */
  15487. #define XSPI_CR_PMM_Pos (23U)
  15488. #define XSPI_CR_PMM_Msk (0x1UL << XSPI_CR_PMM_Pos) /*!< 0x00800000 */
  15489. #define XSPI_CR_PMM XSPI_CR_PMM_Msk /*!< Polling Match Mode */
  15490. #define XSPI_CR_FMODE_Pos (28U)
  15491. #define XSPI_CR_FMODE_Msk (0x3UL << XSPI_CR_FMODE_Pos) /*!< 0x30000000 */
  15492. #define XSPI_CR_FMODE XSPI_CR_FMODE_Msk /*!< Functional Mode */
  15493. #define XSPI_CR_FMODE_0 (0x1UL << XSPI_CR_FMODE_Pos) /*!< 0x10000000 */
  15494. #define XSPI_CR_FMODE_1 (0x2UL << XSPI_CR_FMODE_Pos) /*!< 0x20000000 */
  15495. #define XSPI_HSPI_CR_MSEL_Pos (30U)
  15496. #define XSPI_HSPI_CR_MSEL_Msk (0x3UL << XSPI_HSPI_CR_MSEL_Pos) /*!< 0xC0000000 */
  15497. #define XSPI_HSPI_CR_MSEL XSPI_HSPI_CR_MSEL_Msk /*!< Memory Select only for HSPI, Invalid for OCTOSPI */
  15498. #define XSPI_HSPI_CR_MSEL_0 (0x1UL << XSPI_HSPI_CR_MSEL_Pos) /*!< 0x40000000 */
  15499. #define XSPI_HSPI_CR_MSEL_1 (0x2UL << XSPI_HSPI_CR_MSEL_Pos) /*!< 0x80000000 */
  15500. /************* Bit definition for XSPI_DCR1 register ***********************/
  15501. #define XSPI_DCR1_CKMODE_Pos (0U)
  15502. #define XSPI_DCR1_CKMODE_Msk (0x1UL << XSPI_DCR1_CKMODE_Pos) /*!< 0x00000001 */
  15503. #define XSPI_DCR1_CKMODE XSPI_DCR1_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  15504. #define XSPI_DCR1_FRCK_Pos (1U)
  15505. #define XSPI_DCR1_FRCK_Msk (0x1UL << XSPI_DCR1_FRCK_Pos) /*!< 0x00000002 */
  15506. #define XSPI_DCR1_FRCK XSPI_DCR1_FRCK_Msk /*!< Free Running Clock */
  15507. #define XSPI_OCTOSPI_DCR1_DLYBYP_Pos (3U)
  15508. #define XSPI_OCTOSPI_DCR1_DLYBYP_Msk (0x1UL << XSPI_OCTOSPI_DCR1_DLYBYP_Pos) /*!< 0x00000008 */
  15509. #define XSPI_OCTOSPI_DCR1_DLYBYP XSPI_OCTOSPI_DCR1_DLYBYP_Msk /*!< Delay Block Bypass only for OCTOSPI */
  15510. #define XSPI_DCR1_CSHT_Pos (8U)
  15511. #define XSPI_DCR1_CSHT_Msk (0x3FUL << XSPI_DCR1_CSHT_Pos) /*!< 0x00003F00 */
  15512. #define XSPI_DCR1_CSHT XSPI_DCR1_CSHT_Msk /*!< Chip Select High Time */
  15513. #define XSPI_DCR1_DEVSIZE_Pos (16U)
  15514. #define XSPI_DCR1_DEVSIZE_Msk (0x1FUL << XSPI_DCR1_DEVSIZE_Pos) /*!< 0x001F0000 */
  15515. #define XSPI_DCR1_DEVSIZE XSPI_DCR1_DEVSIZE_Msk /*!< Device Size */
  15516. #define XSPI_DCR1_MTYP_Pos (24U)
  15517. #define XSPI_DCR1_MTYP_Msk (0x7UL << XSPI_DCR1_MTYP_Pos) /*!< 0x07000000 */
  15518. #define XSPI_DCR1_MTYP XSPI_DCR1_MTYP_Msk /*!< Memory Type */
  15519. #define XSPI_DCR1_MTYP_0 (0x1UL << XSPI_DCR1_MTYP_Pos) /*!< 0x01000000 */
  15520. #define XSPI_DCR1_MTYP_1 (0x2UL << XSPI_DCR1_MTYP_Pos) /*!< 0x02000000 */
  15521. #define XSPI_DCR1_MTYP_2 (0x4UL << XSPI_DCR1_MTYP_Pos) /*!< 0x04000000 */
  15522. /**************** Bit definition for XSPI_DCR2 register *********************/
  15523. #define XSPI_DCR2_PRESCALER_Pos (0U)
  15524. #define XSPI_DCR2_PRESCALER_Msk (0xFFUL << XSPI_DCR2_PRESCALER_Pos) /*!< 0x000000FF */
  15525. #define XSPI_DCR2_PRESCALER XSPI_DCR2_PRESCALER_Msk /*!< Clock prescaler */
  15526. #define XSPI_DCR2_WRAPSIZE_Pos (16U)
  15527. #define XSPI_DCR2_WRAPSIZE_Msk (0x7UL << XSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00070000 */
  15528. #define XSPI_DCR2_WRAPSIZE XSPI_DCR2_WRAPSIZE_Msk /*!< Wrap Size */
  15529. #define XSPI_DCR2_WRAPSIZE_0 (0x1UL << XSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00010000 */
  15530. #define XSPI_DCR2_WRAPSIZE_1 (0x2UL << XSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00020000 */
  15531. #define XSPI_DCR2_WRAPSIZE_2 (0x4UL << XSPI_DCR2_WRAPSIZE_Pos) /*!< 0x00040000 */
  15532. /**************** Bit definition for XSPI_DCR3 register ********************/
  15533. #define XSPI_OCTOSPI_DCR3_MAXTRAN_Pos (0U)
  15534. #define XSPI_OCTOSPI_DCR3_MAXTRAN_Msk (0xFFUL << XSPI_OCTOSPI_DCR3_MAXTRAN_Pos) /*!< 0x000000FF */
  15535. #define XSPI_OCTOSPI_DCR3_MAXTRAN XSPI_OCTOSPI_DCR3_MAXTRAN_Msk /*!< Maximum transfer only for OCTOSPI */
  15536. #define XSPI_DCR3_CSBOUND_Pos (16U)
  15537. #define XSPI_DCR3_CSBOUND_Msk (0x1FUL << XSPI_DCR3_CSBOUND_Pos) /*!< 0x001F0000 */
  15538. #define XSPI_DCR3_CSBOUND XSPI_DCR3_CSBOUND_Msk /*!< Maximum transfer */
  15539. /**************** Bit definition for XSPI_DCR4 register ********************/
  15540. #define XSPI_DCR4_REFRESH_Pos (0U)
  15541. #define XSPI_DCR4_REFRESH_Msk (0xFFFFFFFFUL << XSPI_DCR4_REFRESH_Pos) /*!< 0xFFFFFFFF */
  15542. #define XSPI_DCR4_REFRESH XSPI_DCR4_REFRESH_Msk /*!< Refresh rate */
  15543. /***************** Bit definition for XSPI_SR register ********************/
  15544. #define XSPI_SR_TEF_Pos (0U)
  15545. #define XSPI_SR_TEF_Msk (0x1UL << XSPI_SR_TEF_Pos) /*!< 0x00000001 */
  15546. #define XSPI_SR_TEF XSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  15547. #define XSPI_SR_TCF_Pos (1U)
  15548. #define XSPI_SR_TCF_Msk (0x1UL << XSPI_SR_TCF_Pos) /*!< 0x00000002 */
  15549. #define XSPI_SR_TCF XSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  15550. #define XSPI_SR_FTF_Pos (2U)
  15551. #define XSPI_SR_FTF_Msk (0x1UL << XSPI_SR_FTF_Pos) /*!< 0x00000004 */
  15552. #define XSPI_SR_FTF XSPI_SR_FTF_Msk /*!< FIFO Threshold Flag */
  15553. #define XSPI_SR_SMF_Pos (3U)
  15554. #define XSPI_SR_SMF_Msk (0x1UL << XSPI_SR_SMF_Pos) /*!< 0x00000008 */
  15555. #define XSPI_SR_SMF XSPI_SR_SMF_Msk /*!< Status Match Flag */
  15556. #define XSPI_SR_TOF_Pos (4U)
  15557. #define XSPI_SR_TOF_Msk (0x1UL << XSPI_SR_TOF_Pos) /*!< 0x00000010 */
  15558. #define XSPI_SR_TOF XSPI_SR_TOF_Msk /*!< Timeout Flag */
  15559. #define XSPI_SR_BUSY_Pos (5U)
  15560. #define XSPI_SR_BUSY_Msk (0x1UL << XSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  15561. #define XSPI_SR_BUSY XSPI_SR_BUSY_Msk /*!< Busy */
  15562. #define XSPI_SR_FLEVEL_Pos (8U)
  15563. #define XSPI_SR_FLEVEL_Msk (0x7FUL << XSPI_SR_FLEVEL_Pos) /*!< 0x00007F00 */
  15564. #define XSPI_SR_FLEVEL XSPI_SR_FLEVEL_Msk /*!< FIFO Level */
  15565. /**************** Bit definition for XSPI_FCR register *********************/
  15566. #define XSPI_FCR_CTEF_Pos (0U)
  15567. #define XSPI_FCR_CTEF_Msk (0x1UL << XSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  15568. #define XSPI_FCR_CTEF XSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  15569. #define XSPI_FCR_CTCF_Pos (1U)
  15570. #define XSPI_FCR_CTCF_Msk (0x1UL << XSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  15571. #define XSPI_FCR_CTCF XSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  15572. #define XSPI_FCR_CSMF_Pos (3U)
  15573. #define XSPI_FCR_CSMF_Msk (0x1UL << XSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  15574. #define XSPI_FCR_CSMF XSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  15575. #define XSPI_FCR_CTOF_Pos (4U)
  15576. #define XSPI_FCR_CTOF_Msk (0x1UL << XSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  15577. #define XSPI_FCR_CTOF XSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  15578. /**************** Bit definition for XSPI_DLR register *********************/
  15579. #define XSPI_DLR_DL_Pos (0U)
  15580. #define XSPI_DLR_DL_Msk (0xFFFFFFFFUL << XSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  15581. #define XSPI_DLR_DL XSPI_DLR_DL_Msk /*!< Data Length */
  15582. /***************** Bit definition for XSPI_AR register *********************/
  15583. #define XSPI_AR_ADDRESS_Pos (0U)
  15584. #define XSPI_AR_ADDRESS_Msk (0xFFFFFFFFUL << XSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  15585. #define XSPI_AR_ADDRESS XSPI_AR_ADDRESS_Msk /*!< Address */
  15586. /***************** Bit definition for XSPI_DR register *********************/
  15587. #define XSPI_DR_DATA_Pos (0U)
  15588. #define XSPI_DR_DATA_Msk (0xFFFFFFFFUL << XSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  15589. #define XSPI_DR_DATA XSPI_DR_DATA_Msk /*!< Data */
  15590. /*************** Bit definition for XSPI_PSMKR register ********************/
  15591. #define XSPI_PSMKR_MASK_Pos (0U)
  15592. #define XSPI_PSMKR_MASK_Msk (0xFFFFFFFFUL << XSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
  15593. #define XSPI_PSMKR_MASK XSPI_PSMKR_MASK_Msk /*!< Status mask */
  15594. /*************** Bit definition for XSPI_PSMAR register ********************/
  15595. #define XSPI_PSMAR_MATCH_Pos (0U)
  15596. #define XSPI_PSMAR_MATCH_Msk (0xFFFFFFFFUL << XSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
  15597. #define XSPI_PSMAR_MATCH XSPI_PSMAR_MATCH_Msk /*!< Status match */
  15598. /**************** Bit definition for XSPI_PIR register *********************/
  15599. #define XSPI_PIR_INTERVAL_Pos (0U)
  15600. #define XSPI_PIR_INTERVAL_Msk (0xFFFFUL << XSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  15601. #define XSPI_PIR_INTERVAL XSPI_PIR_INTERVAL_Msk /*!< Polling Interval */
  15602. /**************** Bit definition for XSPI_CCR register *********************/
  15603. #define XSPI_CCR_IMODE_Pos (0U)
  15604. #define XSPI_CCR_IMODE_Msk (0x7UL << XSPI_CCR_IMODE_Pos) /*!< 0x00000007 */
  15605. #define XSPI_CCR_IMODE XSPI_CCR_IMODE_Msk /*!< Instruction Mode */
  15606. #define XSPI_CCR_IMODE_0 (0x1UL << XSPI_CCR_IMODE_Pos) /*!< 0x00000001 */
  15607. #define XSPI_CCR_IMODE_1 (0x2UL << XSPI_CCR_IMODE_Pos) /*!< 0x00000002 */
  15608. #define XSPI_CCR_IMODE_2 (0x4UL << XSPI_CCR_IMODE_Pos) /*!< 0x00000004 */
  15609. #define XSPI_CCR_IDTR_Pos (3U)
  15610. #define XSPI_CCR_IDTR_Msk (0x1UL << XSPI_CCR_IDTR_Pos) /*!< 0x00000008 */
  15611. #define XSPI_CCR_IDTR XSPI_CCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  15612. #define XSPI_CCR_ISIZE_Pos (4U)
  15613. #define XSPI_CCR_ISIZE_Msk (0x3UL << XSPI_CCR_ISIZE_Pos) /*!< 0x00000030 */
  15614. #define XSPI_CCR_ISIZE XSPI_CCR_ISIZE_Msk /*!< Instruction Size */
  15615. #define XSPI_CCR_ISIZE_0 (0x1UL << XSPI_CCR_ISIZE_Pos) /*!< 0x00000010 */
  15616. #define XSPI_CCR_ISIZE_1 (0x2UL << XSPI_CCR_ISIZE_Pos) /*!< 0x00000020 */
  15617. #define XSPI_CCR_ADMODE_Pos (8U)
  15618. #define XSPI_CCR_ADMODE_Msk (0x7UL << XSPI_CCR_ADMODE_Pos) /*!< 0x00000700 */
  15619. #define XSPI_CCR_ADMODE XSPI_CCR_ADMODE_Msk /*!< Address Mode */
  15620. #define XSPI_CCR_ADMODE_0 (0x1UL << XSPI_CCR_ADMODE_Pos) /*!< 0x00000100 */
  15621. #define XSPI_CCR_ADMODE_1 (0x2UL << XSPI_CCR_ADMODE_Pos) /*!< 0x00000200 */
  15622. #define XSPI_CCR_ADMODE_2 (0x4UL << XSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  15623. #define XSPI_CCR_ADDTR_Pos (11U)
  15624. #define XSPI_CCR_ADDTR_Msk (0x1UL << XSPI_CCR_ADDTR_Pos) /*!< 0x00000800 */
  15625. #define XSPI_CCR_ADDTR XSPI_CCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  15626. #define XSPI_CCR_ADSIZE_Pos (12U)
  15627. #define XSPI_CCR_ADSIZE_Msk (0x3UL << XSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  15628. #define XSPI_CCR_ADSIZE XSPI_CCR_ADSIZE_Msk /*!< Address Size */
  15629. #define XSPI_CCR_ADSIZE_0 (0x1UL << XSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  15630. #define XSPI_CCR_ADSIZE_1 (0x2UL << XSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  15631. #define XSPI_CCR_ABMODE_Pos (16U)
  15632. #define XSPI_CCR_ABMODE_Msk (0x7UL << XSPI_CCR_ABMODE_Pos) /*!< 0x00070000 */
  15633. #define XSPI_CCR_ABMODE XSPI_CCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  15634. #define XSPI_CCR_ABMODE_0 (0x1UL << XSPI_CCR_ABMODE_Pos) /*!< 0x00010000 */
  15635. #define XSPI_CCR_ABMODE_1 (0x2UL << XSPI_CCR_ABMODE_Pos) /*!< 0x00020000 */
  15636. #define XSPI_CCR_ABMODE_2 (0x4UL << XSPI_CCR_ABMODE_Pos) /*!< 0x00040000 */
  15637. #define XSPI_CCR_ABDTR_Pos (19U)
  15638. #define XSPI_CCR_ABDTR_Msk (0x1UL << XSPI_CCR_ABDTR_Pos) /*!< 0x00080000 */
  15639. #define XSPI_CCR_ABDTR XSPI_CCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  15640. #define XSPI_CCR_ABSIZE_Pos (20U)
  15641. #define XSPI_CCR_ABSIZE_Msk (0x3UL << XSPI_CCR_ABSIZE_Pos) /*!< 0x00300000 */
  15642. #define XSPI_CCR_ABSIZE XSPI_CCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  15643. #define XSPI_CCR_ABSIZE_0 (0x1UL << XSPI_CCR_ABSIZE_Pos) /*!< 0x00100000 */
  15644. #define XSPI_CCR_ABSIZE_1 (0x2UL << XSPI_CCR_ABSIZE_Pos) /*!< 0x00200000 */
  15645. #define XSPI_CCR_DMODE_Pos (24U)
  15646. #define XSPI_CCR_DMODE_Msk (0x7UL << XSPI_CCR_DMODE_Pos) /*!< 0x07000000 */
  15647. #define XSPI_CCR_DMODE XSPI_CCR_DMODE_Msk /*!< Data Mode */
  15648. #define XSPI_CCR_DMODE_0 (0x1UL << XSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  15649. #define XSPI_CCR_DMODE_1 (0x2UL << XSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  15650. #define XSPI_CCR_DMODE_2 (0x4UL << XSPI_CCR_DMODE_Pos) /*!< 0x04000000 */
  15651. #define XSPI_CCR_DDTR_Pos (27U)
  15652. #define XSPI_CCR_DDTR_Msk (0x1UL << XSPI_CCR_DDTR_Pos) /*!< 0x08000000 */
  15653. #define XSPI_CCR_DDTR XSPI_CCR_DDTR_Msk /*!< Data Double Transfer Rate */
  15654. #define XSPI_CCR_DQSE_Pos (29U)
  15655. #define XSPI_CCR_DQSE_Msk (0x1UL << XSPI_CCR_DQSE_Pos) /*!< 0x20000000 */
  15656. #define XSPI_CCR_DQSE XSPI_CCR_DQSE_Msk /*!< DQS Enable */
  15657. #define XSPI_CCR_SIOO_Pos (31U)
  15658. #define XSPI_CCR_SIOO_Msk (0x1UL << XSPI_CCR_SIOO_Pos) /*!< 0x80000000 */
  15659. #define XSPI_CCR_SIOO XSPI_CCR_SIOO_Msk /*!< Send Instruction Only Once Mode */
  15660. /**************** Bit definition for XSPI_TCR register *********************/
  15661. #define XSPI_TCR_DCYC_Pos (0U)
  15662. #define XSPI_TCR_DCYC_Msk (0x1FUL << XSPI_TCR_DCYC_Pos) /*!< 0x0000001F */
  15663. #define XSPI_TCR_DCYC XSPI_TCR_DCYC_Msk /*!< Number of Dummy Cycles */
  15664. #define XSPI_TCR_DHQC_Pos (28U)
  15665. #define XSPI_TCR_DHQC_Msk (0x1UL << XSPI_TCR_DHQC_Pos) /*!< 0x10000000 */
  15666. #define XSPI_TCR_DHQC XSPI_TCR_DHQC_Msk /*!< Delay Hold Quarter Cycle */
  15667. #define XSPI_TCR_SSHIFT_Pos (30U)
  15668. #define XSPI_TCR_SSHIFT_Msk (0x1UL << XSPI_TCR_SSHIFT_Pos) /*!< 0x40000000 */
  15669. #define XSPI_TCR_SSHIFT XSPI_TCR_SSHIFT_Msk /*!< Sample Shift */
  15670. /***************** Bit definition for XSPI_IR register *********************/
  15671. #define XSPI_IR_INSTRUCTION_Pos (0U)
  15672. #define XSPI_IR_INSTRUCTION_Msk (0xFFFFFFFFUL << XSPI_IR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  15673. #define XSPI_IR_INSTRUCTION XSPI_IR_INSTRUCTION_Msk /*!< Instruction */
  15674. /**************** Bit definition for XSPI_ABR register *********************/
  15675. #define XSPI_ABR_ALTERNATE_Pos (0U)
  15676. #define XSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFUL << XSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  15677. #define XSPI_ABR_ALTERNATE XSPI_ABR_ALTERNATE_Msk /*!< Alternate Bytes */
  15678. /**************** Bit definition for XSPI_LPTR register ********************/
  15679. #define XSPI_LPTR_TIMEOUT_Pos (0U)
  15680. #define XSPI_LPTR_TIMEOUT_Msk (0xFFFFUL << XSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  15681. #define XSPI_LPTR_TIMEOUT XSPI_LPTR_TIMEOUT_Msk /*!< Timeout period */
  15682. /**************** Bit definition for XSPI_WPCCR register *******************/
  15683. #define XSPI_WPCCR_IMODE_Pos (0U)
  15684. #define XSPI_WPCCR_IMODE_Msk (0x7UL << XSPI_WPCCR_IMODE_Pos) /*!< 0x00000007 */
  15685. #define XSPI_WPCCR_IMODE XSPI_WPCCR_IMODE_Msk /*!< Instruction Mode */
  15686. #define XSPI_WPCCR_IMODE_0 (0x1UL << XSPI_WPCCR_IMODE_Pos) /*!< 0x00000001 */
  15687. #define XSPI_WPCCR_IMODE_1 (0x2UL << XSPI_WPCCR_IMODE_Pos) /*!< 0x00000002 */
  15688. #define XSPI_WPCCR_IMODE_2 (0x4UL << XSPI_WPCCR_IMODE_Pos) /*!< 0x00000004 */
  15689. #define XSPI_WPCCR_IDTR_Pos (3U)
  15690. #define XSPI_WPCCR_IDTR_Msk (0x1UL << XSPI_WPCCR_IDTR_Pos) /*!< 0x00000008 */
  15691. #define XSPI_WPCCR_IDTR XSPI_WPCCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  15692. #define XSPI_WPCCR_ISIZE_Pos (4U)
  15693. #define XSPI_WPCCR_ISIZE_Msk (0x3UL << XSPI_WPCCR_ISIZE_Pos) /*!< 0x00000030 */
  15694. #define XSPI_WPCCR_ISIZE XSPI_WPCCR_ISIZE_Msk /*!< Instruction Size */
  15695. #define XSPI_WPCCR_ISIZE_0 (0x1UL << XSPI_WPCCR_ISIZE_Pos) /*!< 0x00000010 */
  15696. #define XSPI_WPCCR_ISIZE_1 (0x2UL << XSPI_WPCCR_ISIZE_Pos) /*!< 0x00000020 */
  15697. #define XSPI_WPCCR_ADMODE_Pos (8U)
  15698. #define XSPI_WPCCR_ADMODE_Msk (0x7UL << XSPI_WPCCR_ADMODE_Pos) /*!< 0x00000700 */
  15699. #define XSPI_WPCCR_ADMODE XSPI_WPCCR_ADMODE_Msk /*!< Address Mode */
  15700. #define XSPI_WPCCR_ADMODE_0 (0x1UL << XSPI_WPCCR_ADMODE_Pos) /*!< 0x00000100 */
  15701. #define XSPI_WPCCR_ADMODE_1 (0x2UL << XSPI_WPCCR_ADMODE_Pos) /*!< 0x00000200 */
  15702. #define XSPI_WPCCR_ADMODE_2 (0x4UL << XSPI_WPCCR_ADMODE_Pos) /*!< 0x00000400 */
  15703. #define XSPI_WPCCR_ADDTR_Pos (11U)
  15704. #define XSPI_WPCCR_ADDTR_Msk (0x1UL << XSPI_WPCCR_ADDTR_Pos) /*!< 0x00000800 */
  15705. #define XSPI_WPCCR_ADDTR XSPI_WPCCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  15706. #define XSPI_WPCCR_ADSIZE_Pos (12U)
  15707. #define XSPI_WPCCR_ADSIZE_Msk (0x3UL << XSPI_WPCCR_ADSIZE_Pos) /*!< 0x00003000 */
  15708. #define XSPI_WPCCR_ADSIZE XSPI_WPCCR_ADSIZE_Msk /*!< Address Size */
  15709. #define XSPI_WPCCR_ADSIZE_0 (0x1UL << XSPI_WPCCR_ADSIZE_Pos) /*!< 0x00001000 */
  15710. #define XSPI_WPCCR_ADSIZE_1 (0x2UL << XSPI_WPCCR_ADSIZE_Pos) /*!< 0x00002000 */
  15711. #define XSPI_WPCCR_ABMODE_Pos (16U)
  15712. #define XSPI_WPCCR_ABMODE_Msk (0x7UL << XSPI_WPCCR_ABMODE_Pos) /*!< 0x00070000 */
  15713. #define XSPI_WPCCR_ABMODE XSPI_WPCCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  15714. #define XSPI_WPCCR_ABMODE_0 (0x1UL << XSPI_WPCCR_ABMODE_Pos) /*!< 0x00010000 */
  15715. #define XSPI_WPCCR_ABMODE_1 (0x2UL << XSPI_WPCCR_ABMODE_Pos) /*!< 0x00020000 */
  15716. #define XSPI_WPCCR_ABMODE_2 (0x4UL << XSPI_WPCCR_ABMODE_Pos) /*!< 0x00040000 */
  15717. #define XSPI_WPCCR_ABDTR_Pos (19U)
  15718. #define XSPI_WPCCR_ABDTR_Msk (0x1UL << XSPI_WPCCR_ABDTR_Pos) /*!< 0x00080000 */
  15719. #define XSPI_WPCCR_ABDTR XSPI_WPCCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  15720. #define XSPI_WPCCR_ABSIZE_Pos (20U)
  15721. #define XSPI_WPCCR_ABSIZE_Msk (0x3UL << XSPI_WPCCR_ABSIZE_Pos) /*!< 0x00300000 */
  15722. #define XSPI_WPCCR_ABSIZE XSPI_WPCCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  15723. #define XSPI_WPCCR_ABSIZE_0 (0x1UL << XSPI_WPCCR_ABSIZE_Pos) /*!< 0x00100000 */
  15724. #define XSPI_WPCCR_ABSIZE_1 (0x2UL << XSPI_WPCCR_ABSIZE_Pos) /*!< 0x00200000 */
  15725. #define XSPI_WPCCR_DMODE_Pos (24U)
  15726. #define XSPI_WPCCR_DMODE_Msk (0x7UL << XSPI_WPCCR_DMODE_Pos) /*!< 0x07000000 */
  15727. #define XSPI_WPCCR_DMODE XSPI_WPCCR_DMODE_Msk /*!< Data Mode */
  15728. #define XSPI_WPCCR_DMODE_0 (0x1UL << XSPI_WPCCR_DMODE_Pos) /*!< 0x01000000 */
  15729. #define XSPI_WPCCR_DMODE_1 (0x2UL << XSPI_WPCCR_DMODE_Pos) /*!< 0x02000000 */
  15730. #define XSPI_WPCCR_DMODE_2 (0x4UL << XSPI_WPCCR_DMODE_Pos) /*!< 0x04000000 */
  15731. #define XSPI_WPCCR_DDTR_Pos (27U)
  15732. #define XSPI_WPCCR_DDTR_Msk (0x1UL << XSPI_WPCCR_DDTR_Pos) /*!< 0x08000000 */
  15733. #define XSPI_WPCCR_DDTR XSPI_WPCCR_DDTR_Msk /*!< Data Double Transfer Rate */
  15734. #define XSPI_WPCCR_DQSE_Pos (29U)
  15735. #define XSPI_WPCCR_DQSE_Msk (0x1UL << XSPI_WPCCR_DQSE_Pos) /*!< 0x20000000 */
  15736. #define XSPI_WPCCR_DQSE XSPI_WPCCR_DQSE_Msk /*!< DQS Enable */
  15737. /**************** Bit definition for XSPI_WPTCR register *******************/
  15738. #define XSPI_WPTCR_DCYC_Pos (0U)
  15739. #define XSPI_WPTCR_DCYC_Msk (0x1FUL << XSPI_WPTCR_DCYC_Pos) /*!< 0x0000001F */
  15740. #define XSPI_WPTCR_DCYC XSPI_WPTCR_DCYC_Msk /*!< Number of Dummy Cycles */
  15741. #define XSPI_WPTCR_DHQC_Pos (28U)
  15742. #define XSPI_WPTCR_DHQC_Msk (0x1UL << XSPI_WPTCR_DHQC_Pos) /*!< 0x10000000 */
  15743. #define XSPI_WPTCR_DHQC XSPI_WPTCR_DHQC_Msk /*!< Delay Hold Quarter Cycle */
  15744. #define XSPI_WPTCR_SSHIFT_Pos (30U)
  15745. #define XSPI_WPTCR_SSHIFT_Msk (0x1UL << XSPI_WPTCR_SSHIFT_Pos) /*!< 0x40000000 */
  15746. #define XSPI_WPTCR_SSHIFT XSPI_WPTCR_SSHIFT_Msk /*!< Sample Shift */
  15747. /***************** Bit definition for XSPI_WPIR register *******************/
  15748. #define XSPI_WPIR_INSTRUCTION_Pos (0U)
  15749. #define XSPI_WPIR_INSTRUCTION_Msk (0xFFFFFFFFUL << XSPI_WPIR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  15750. #define XSPI_WPIR_INSTRUCTION XSPI_WPIR_INSTRUCTION_Msk /*!< Instruction */
  15751. /**************** Bit definition for XSPI_WPABR register *******************/
  15752. #define XSPI_WPABR_ALTERNATE_Pos (0U)
  15753. #define XSPI_WPABR_ALTERNATE_Msk (0xFFFFFFFFUL << XSPI_WPABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  15754. #define XSPI_WPABR_ALTERNATE XSPI_WPABR_ALTERNATE_Msk /*!< Alternate Bytes */
  15755. /**************** Bit definition for XSPI_WCCRregister *********************/
  15756. #define XSPI_WCCR_IMODE_Pos (0U)
  15757. #define XSPI_WCCR_IMODE_Msk (0x7UL << XSPI_WCCR_IMODE_Pos) /*!< 0x00000007 */
  15758. #define XSPI_WCCR_IMODE XSPI_WCCR_IMODE_Msk /*!< Instruction Mode */
  15759. #define XSPI_WCCR_IMODE_0 (0x1UL << XSPI_WCCR_IMODE_Pos) /*!< 0x00000001 */
  15760. #define XSPI_WCCR_IMODE_1 (0x2UL << XSPI_WCCR_IMODE_Pos) /*!< 0x00000002 */
  15761. #define XSPI_WCCR_IMODE_2 (0x4UL << XSPI_WCCR_IMODE_Pos) /*!< 0x00000004 */
  15762. #define XSPI_WCCR_IDTR_Pos (3U)
  15763. #define XSPI_WCCR_IDTR_Msk (0x1UL << XSPI_WCCR_IDTR_Pos) /*!< 0x00000008 */
  15764. #define XSPI_WCCR_IDTR XSPI_WCCR_IDTR_Msk /*!< Instruction Double Transfer Rate */
  15765. #define XSPI_WCCR_ISIZE_Pos (4U)
  15766. #define XSPI_WCCR_ISIZE_Msk (0x3UL << XSPI_WCCR_ISIZE_Pos) /*!< 0x00000030 */
  15767. #define XSPI_WCCR_ISIZE XSPI_WCCR_ISIZE_Msk /*!< Instruction Size */
  15768. #define XSPI_WCCR_ISIZE_0 (0x1UL << XSPI_WCCR_ISIZE_Pos) /*!< 0x00000010 */
  15769. #define XSPI_WCCR_ISIZE_1 (0x2UL << XSPI_WCCR_ISIZE_Pos) /*!< 0x00000020 */
  15770. #define XSPI_WCCR_ADMODE_Pos (8U)
  15771. #define XSPI_WCCR_ADMODE_Msk (0x7UL << XSPI_WCCR_ADMODE_Pos) /*!< 0x00000700 */
  15772. #define XSPI_WCCR_ADMODE XSPI_WCCR_ADMODE_Msk /*!< Address Mode */
  15773. #define XSPI_WCCR_ADMODE_0 (0x1UL << XSPI_WCCR_ADMODE_Pos) /*!< 0x00000100 */
  15774. #define XSPI_WCCR_ADMODE_1 (0x2UL << XSPI_WCCR_ADMODE_Pos) /*!< 0x00000200 */
  15775. #define XSPI_WCCR_ADMODE_2 (0x4UL << XSPI_WCCR_ADMODE_Pos) /*!< 0x00000400 */
  15776. #define XSPI_WCCR_ADDTR_Pos (11U)
  15777. #define XSPI_WCCR_ADDTR_Msk (0x1UL << XSPI_WCCR_ADDTR_Pos) /*!< 0x00000800 */
  15778. #define XSPI_WCCR_ADDTR XSPI_WCCR_ADDTR_Msk /*!< Address Double Transfer Rate */
  15779. #define XSPI_WCCR_ADSIZE_Pos (12U)
  15780. #define XSPI_WCCR_ADSIZE_Msk (0x3UL << XSPI_WCCR_ADSIZE_Pos) /*!< 0x00003000 */
  15781. #define XSPI_WCCR_ADSIZE XSPI_WCCR_ADSIZE_Msk /*!< Address Size */
  15782. #define XSPI_WCCR_ADSIZE_0 (0x1UL << XSPI_WCCR_ADSIZE_Pos) /*!< 0x00001000 */
  15783. #define XSPI_WCCR_ADSIZE_1 (0x2UL << XSPI_WCCR_ADSIZE_Pos) /*!< 0x00002000 */
  15784. #define XSPI_WCCR_ABMODE_Pos (16U)
  15785. #define XSPI_WCCR_ABMODE_Msk (0x7UL << XSPI_WCCR_ABMODE_Pos) /*!< 0x00070000 */
  15786. #define XSPI_WCCR_ABMODE XSPI_WCCR_ABMODE_Msk /*!< Alternate Bytes Mode */
  15787. #define XSPI_WCCR_ABMODE_0 (0x1UL << XSPI_WCCR_ABMODE_Pos) /*!< 0x00010000 */
  15788. #define XSPI_WCCR_ABMODE_1 (0x2UL << XSPI_WCCR_ABMODE_Pos) /*!< 0x00020000 */
  15789. #define XSPI_WCCR_ABMODE_2 (0x4UL << XSPI_WCCR_ABMODE_Pos) /*!< 0x00040000 */
  15790. #define XSPI_WCCR_ABDTR_Pos (19U)
  15791. #define XSPI_WCCR_ABDTR_Msk (0x1UL << XSPI_WCCR_ABDTR_Pos) /*!< 0x00080000 */
  15792. #define XSPI_WCCR_ABDTR XSPI_WCCR_ABDTR_Msk /*!< Alternate Bytes Double Transfer Rate */
  15793. #define XSPI_WCCR_ABSIZE_Pos (20U)
  15794. #define XSPI_WCCR_ABSIZE_Msk (0x3UL << XSPI_WCCR_ABSIZE_Pos) /*!< 0x00300000 */
  15795. #define XSPI_WCCR_ABSIZE XSPI_WCCR_ABSIZE_Msk /*!< Alternate Bytes Size */
  15796. #define XSPI_WCCR_ABSIZE_0 (0x1UL << XSPI_WCCR_ABSIZE_Pos) /*!< 0x00100000 */
  15797. #define XSPI_WCCR_ABSIZE_1 (0x2UL << XSPI_WCCR_ABSIZE_Pos) /*!< 0x00200000 */
  15798. #define XSPI_WCCR_DMODE_Pos (24U)
  15799. #define XSPI_WCCR_DMODE_Msk (0x7UL << XSPI_WCCR_DMODE_Pos) /*!< 0x07000000 */
  15800. #define XSPI_WCCR_DMODE XSPI_WCCR_DMODE_Msk /*!< Data Mode */
  15801. #define XSPI_WCCR_DMODE_0 (0x1UL << XSPI_WCCR_DMODE_Pos) /*!< 0x01000000 */
  15802. #define XSPI_WCCR_DMODE_1 (0x2UL << XSPI_WCCR_DMODE_Pos) /*!< 0x02000000 */
  15803. #define XSPI_WCCR_DMODE_2 (0x4UL << XSPI_WCCR_DMODE_Pos) /*!< 0x04000000 */
  15804. #define XSPI_WCCR_DDTR_Pos (27U)
  15805. #define XSPI_WCCR_DDTR_Msk (0x1UL << XSPI_WCCR_DDTR_Pos) /*!< 0x08000000 */
  15806. #define XSPI_WCCR_DDTR XSPI_WCCR_DDTR_Msk /*!< Data Double Transfer Rate */
  15807. #define XSPI_WCCR_DQSE_Pos (29U)
  15808. #define XSPI_WCCR_DQSE_Msk (0x1UL << XSPI_WCCR_DQSE_Pos) /*!< 0x20000000 */
  15809. #define XSPI_WCCR_DQSE XSPI_WCCR_DQSE_Msk /*!< DQS Enable */
  15810. /**************** Bit definition for XSPI_WTCR register ********************/
  15811. #define XSPI_WTCR_DCYC_Pos (0U)
  15812. #define XSPI_WTCR_DCYC_Msk (0x1FUL << XSPI_WTCR_DCYC_Pos) /*!< 0x0000001F */
  15813. #define XSPI_WTCR_DCYC XSPI_WTCR_DCYC_Msk /*!< Number of Dummy Cycles */
  15814. /**************** Bit definition for XSPI_WIR register *********************/
  15815. #define XSPI_WIR_INSTRUCTION_Pos (0U)
  15816. #define XSPI_WIR_INSTRUCTION_Msk (0xFFFFFFFFUL << XSPI_WIR_INSTRUCTION_Pos) /*!< 0xFFFFFFFF */
  15817. #define XSPI_WIR_INSTRUCTION XSPI_WIR_INSTRUCTION_Msk /*!< Instruction */
  15818. /**************** Bit definition for XSPI_WABR register ********************/
  15819. #define XSPI_WABR_ALTERNATE_Pos (0U)
  15820. #define XSPI_WABR_ALTERNATE_Msk (0xFFFFFFFFUL << XSPI_WABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  15821. #define XSPI_WABR_ALTERNATE XSPI_WABR_ALTERNATE_Msk /*!< Alternate Bytes */
  15822. /**************** Bit definition for XSPI_HLCR register ********************/
  15823. #define XSPI_HLCR_LM_Pos (0U)
  15824. #define XSPI_HLCR_LM_Msk (0x1UL << XSPI_HLCR_LM_Pos) /*!< 0x00000001 */
  15825. #define XSPI_HLCR_LM XSPI_HLCR_LM_Msk /*!< Latency Mode */
  15826. #define XSPI_HLCR_WZL_Pos (1U)
  15827. #define XSPI_HLCR_WZL_Msk (0x1UL << XSPI_HLCR_WZL_Pos) /*!< 0x00000002 */
  15828. #define XSPI_HLCR_WZL XSPI_HLCR_WZL_Msk /*!< Write Zero Latency */
  15829. #define XSPI_HLCR_TACC_Pos (8U)
  15830. #define XSPI_HLCR_TACC_Msk (0xFFUL << XSPI_HLCR_TACC_Pos) /*!< 0x0000FF00 */
  15831. #define XSPI_HLCR_TACC XSPI_HLCR_TACC_Msk /*!< Access Time */
  15832. #define XSPI_HLCR_TRWR_Pos (16U)
  15833. #define XSPI_HLCR_TRWR_Msk (0xFFUL << XSPI_HLCR_TRWR_Pos) /*!< 0x00FF0000 */
  15834. #define XSPI_HLCR_TRWR XSPI_HLCR_TRWR_Msk /*!< Read Write Recovery Time */
  15835. /**************** Bit definition for XSPI_CALFCR register ******************/
  15836. #define XSPI_HSPI_CALFCR_FINE_Pos (0U)
  15837. #define XSPI_HSPI_CALFCR_FINE_Msk (0x7FUL << XSPI_HSPI_CALFCR_FINE_Pos) /*!< 0x0000007F */
  15838. #define XSPI_HSPI_CALFCR_FINE XSPI_HSPI_CALFCR_FINE_Msk /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
  15839. #define XSPI_HSPI_CALFCR_COARSE_Pos (16U)
  15840. #define XSPI_HSPI_CALFCR_COARSE_Msk (0x1FUL << XSPI_HSPI_CALFCR_COARSE_Pos) /*!< 0x001F0000 */
  15841. #define XSPI_HSPI_CALFCR_COARSE XSPI_HSPI_CALFCR_COARSE_Msk /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
  15842. #define XSPI_HSPI_CALFCR_CALMAX_Pos (31U)
  15843. #define XSPI_HSPI_CALFCR_CALMAX_Msk (0x1UL << XSPI_HSPI_CALFCR_CALMAX_Pos) /*!< 0x80000000 */
  15844. #define XSPI_HSPI_CALFCR_CALMAX XSPI_HSPI_CALFCR_CALMAX_Msk /*!< Max Value only for HSPI, Invalid for OCTOSPI */
  15845. /**************** Bit definition for XSPI_CALMR register *******************/
  15846. #define XSPI_HSPI_CALMR_FINE_Pos (0U)
  15847. #define XSPI_HSPI_CALMR_FINE_Msk (0x7FUL << XSPI_HSPI_CALMR_FINE_Pos) /*!< 0x0000007F */
  15848. #define XSPI_HSPI_CALMR_FINE XSPI_HSPI_CALMR_FINE_Msk /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
  15849. #define XSPI_HSPI_CALMR_COARSE_Pos (16U)
  15850. #define XSPI_HSPI_CALMR_COARSE_Msk (0x1FUL << XSPI_HSPI_CALMR_COARSE_Pos) /*!< 0x001F0000 */
  15851. #define XSPI_HSPI_CALMR_COARSE XSPI_HSPI_CALMR_COARSE_Msk /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
  15852. /**************** Bit definition for XSPI_CALSOR register ******************/
  15853. #define XSPI_HSPI_CALSOR_FINE_Pos (0U)
  15854. #define XSPI_HSPI_CALSOR_FINE_Msk (0x7FUL << XSPI_HSPI_CALSOR_FINE_Pos) /*!< 0x0000007F */
  15855. #define XSPI_HSPI_CALSOR_FINE XSPI_HSPI_CALSOR_FINE_Msk /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
  15856. #define XSPI_HSPI_CALSOR_COARSE_Pos (16U)
  15857. #define XSPI_HSPI_CALSOR_COARSE_Msk (0x1FUL << XSPI_HSPI_CALSOR_COARSE_Pos) /*!< 0x001F0000 */
  15858. #define XSPI_HSPI_CALSOR_COARSE XSPI_HSPI_CALSOR_COARSE_Msk /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
  15859. /**************** Bit definition for XSPI_CALSIR register ******************/
  15860. #define XSPI_HSPI_CALSIR_FINE_Pos (0U)
  15861. #define XSPI_HSPI_CALSIR_FINE_Msk (0x7FUL << XSPI_HSPI_CALSIR_FINE_Pos) /*!< 0x0000007F */
  15862. #define XSPI_HSPI_CALSIR_FINE XSPI_HSPI_CALSIR_FINE_Msk /*!< Fine Calibration only for HSPI, Invalid for OCTOSPI */
  15863. #define XSPI_HSPI_CALSIR_COARSE_Pos (16U)
  15864. #define XSPI_HSPI_CALSIR_COARSE_Msk (0x1FUL << XSPI_HSPI_CALSIR_COARSE_Pos) /*!< 0x001F0000 */
  15865. #define XSPI_HSPI_CALSIR_COARSE XSPI_HSPI_CALSIR_COARSE_Msk /*!< Coarse Calibration only for HSPI, Invalid for OCTOSPI */
  15866. /******************************************************************************/
  15867. /* */
  15868. /* OCTOSPI */
  15869. /* */
  15870. /******************************************************************************/
  15871. /***************** Bit definition for OCTOSPI_CR register *******************/
  15872. #define OCTOSPI_CR_EN_Pos XSPI_CR_EN_Pos
  15873. #define OCTOSPI_CR_EN_Msk XSPI_CR_EN_Msk /*!< 0x00000001 */
  15874. #define OCTOSPI_CR_EN XSPI_CR_EN /*!< Enable */
  15875. #define OCTOSPI_CR_ABORT_Pos XSPI_CR_ABORT_Pos
  15876. #define OCTOSPI_CR_ABORT_Msk XSPI_CR_ABORT_Msk /*!< 0x00000002 */
  15877. #define OCTOSPI_CR_ABORT XSPI_CR_ABORT /*!< Abort request */
  15878. #define OCTOSPI_CR_DMAEN_Pos XSPI_CR_DMAEN_Pos
  15879. #define OCTOSPI_CR_DMAEN_Msk XSPI_CR_DMAEN_Msk /*!< 0x00000004 */
  15880. #define OCTOSPI_CR_DMAEN XSPI_CR_DMAEN /*!< DMA Enable */
  15881. #define OCTOSPI_CR_TCEN_Pos XSPI_CR_TCEN_Pos
  15882. #define OCTOSPI_CR_TCEN_Msk XSPI_CR_TCEN_Msk /*!< 0x00000008 */
  15883. #define OCTOSPI_CR_TCEN XSPI_CR_TCEN /*!< Timeout Counter Enable */
  15884. #define OCTOSPI_CR_DMM_Pos XSPI_CR_DMM_Pos
  15885. #define OCTOSPI_CR_DMM_Msk XSPI_CR_DMM_Msk /*!< 0x00000040 */
  15886. #define OCTOSPI_CR_DMM XSPI_CR_DMM /*!< Dual Memory Mode */
  15887. #define OCTOSPI_CR_MSEL_Pos XSPI_OCTOSPI_CR_MSEL_Pos
  15888. #define OCTOSPI_CR_MSEL_Msk XSPI_OCTOSPI_CR_MSEL_Msk /*!< 0x00000080 */
  15889. #define OCTOSPI_CR_MSEL XSPI_OCTOSPI_CR_MSEL /*!< Memory Select */
  15890. #define OCTOSPI_CR_FTHRES_Pos XSPI_CR_FTHRES_Pos
  15891. #define OCTOSPI_CR_FTHRES_Msk (0x1FUL << OCTOSPI_CR_FTHRES_Pos) /*!< 0x00001F00 */
  15892. #define OCTOSPI_CR_FTHRES XSPI_CR_FTHRES /*!< FIFO Threshold Level */
  15893. #define OCTOSPI_CR_TEIE_Pos XSPI_CR_TEIE_Pos
  15894. #define OCTOSPI_CR_TEIE_Msk XSPI_CR_TEIE_Msk /*!< 0x00010000 */
  15895. #define OCTOSPI_CR_TEIE XSPI_CR_TEIE /*!< Transfer Error Interrupt Enable */
  15896. #define OCTOSPI_CR_TCIE_Pos XSPI_CR_TCIE_Pos
  15897. #define OCTOSPI_CR_TCIE_Msk XSPI_CR_TCIE_Msk /*!< 0x00020000 */
  15898. #define OCTOSPI_CR_TCIE XSPI_CR_TCIE /*!< Transfer Complete Interrupt Enable */
  15899. #define OCTOSPI_CR_FTIE_Pos XSPI_CR_FTIE_Pos
  15900. #define OCTOSPI_CR_FTIE_Msk XSPI_CR_FTIE_Msk) /*!< 0x00040000 */
  15901. #define OCTOSPI_CR_FTIE XSPI_CR_FTIE /*!< FIFO Threshold Interrupt Enable */
  15902. #define OCTOSPI_CR_SMIE_Pos XSPI_CR_SMIE_Pos
  15903. #define OCTOSPI_CR_SMIE_Msk XSPI_CR_SMIE_Msk /*!< 0x00080000 */
  15904. #define OCTOSPI_CR_SMIE XSPI_CR_SMIE /*!< Status Match Interrupt Enable */
  15905. #define OCTOSPI_CR_TOIE_Pos XSPI_CR_TOIE_Pos
  15906. #define OCTOSPI_CR_TOIE_Msk XSPI_CR_TOIE_Msk /*!< 0x00100000 */
  15907. #define OCTOSPI_CR_TOIE XSPI_CR_TOIE /*!< TimeOut Interrupt Enable */
  15908. #define OCTOSPI_CR_APMS_Pos XSPI_CR_APMS_Pos
  15909. #define OCTOSPI_CR_APMS_Msk XSPI_CR_APMS_Msk /*!< 0x00400000 */
  15910. #define OCTOSPI_CR_APMS XSPI_CR_APMS /*!< Automatic Poll Mode Stop */
  15911. #define OCTOSPI_CR_PMM_Pos XSPI_CR_PMM_Pos
  15912. #define OCTOSPI_CR_PMM_Msk XSPI_CR_PMM_Msk /*!< 0x00800000 */
  15913. #define OCTOSPI_CR_PMM XSPI_CR_PMM /*!< Polling Match Mode */
  15914. #define OCTOSPI_CR_FMODE_Pos XSPI_CR_FMODE_Pos
  15915. #define OCTOSPI_CR_FMODE_Msk XSPI_CR_FMODE_Msk /*!< 0x30000000 */
  15916. #define OCTOSPI_CR_FMODE XSPI_CR_FMODE /*!< Functional Mode */
  15917. #define OCTOSPI_CR_FMODE_0 XSPI_CR_FMODE_0 /*!< 0x10000000 */
  15918. #define OCTOSPI_CR_FMODE_1 XSPI_CR_FMODE_1 /*!< 0x20000000 */
  15919. /* Legacy Bit definition for OCTOSPI_CR register */
  15920. #define OCTOSPI_CR_DQM XSPI_CR_DMM /*!< Legacy Dual Memory Mode */
  15921. #define OCTOSPI_CR_FSEL XSPI_OCTOSPI_CR_MSEL /*!< Legacy Memory Select */
  15922. /**************** Bit definition for OCTOSPI_DCR1 register ******************/
  15923. #define OCTOSPI_DCR1_CKMODE_Pos XSPI_DCR1_CKMODE_Pos
  15924. #define OCTOSPI_DCR1_CKMODE_Msk XSPI_DCR1_CKMODE_Msk /*!< 0x00000001 */
  15925. #define OCTOSPI_DCR1_CKMODE XSPI_DCR1_CKMODE /*!< Mode 0 / Mode 3 */
  15926. #define OCTOSPI_DCR1_FRCK_Pos XSPI_DCR1_FRCK_Pos
  15927. #define OCTOSPI_DCR1_FRCK_Msk XSPI_DCR1_FRCK_Msk /*!< 0x00000002 */
  15928. #define OCTOSPI_DCR1_FRCK XSPI_DCR1_FRCK /*!< Free Running Clock */
  15929. #define OCTOSPI_DCR1_DLYBYP_Pos XSPI_OCTOSPI_DCR1_DLYBYP_Pos
  15930. #define OCTOSPI_DCR1_DLYBYP_Msk XSPI_OCTOSPI_DCR1_DLYBYP_Msk /*!< 0x00000008 */
  15931. #define OCTOSPI_DCR1_DLYBYP XSPI_OCTOSPI_DCR1_DLYBYP /*!< Delay Block Bypass */
  15932. #define OCTOSPI_DCR1_CSHT_Pos XSPI_DCR1_CSHT_Pos
  15933. #define OCTOSPI_DCR1_CSHT_Msk XSPI_DCR1_CSHT_Msk /*!< 0x00003F00 */
  15934. #define OCTOSPI_DCR1_CSHT XSPI_DCR1_CSHT /*!< Chip Select High Time */
  15935. #define OCTOSPI_DCR1_DEVSIZE_Pos XSPI_DCR1_DEVSIZE_Pos
  15936. #define OCTOSPI_DCR1_DEVSIZE_Msk XSPI_DCR1_DEVSIZE_Msk /*!< 0x001F0000 */
  15937. #define OCTOSPI_DCR1_DEVSIZE XSPI_DCR1_DEVSIZE /*!< Device Size */
  15938. #define OCTOSPI_DCR1_MTYP_Pos XSPI_DCR1_MTYP_Pos
  15939. #define OCTOSPI_DCR1_MTYP_Msk XSPI_DCR1_MTYP_Msk /*!< 0x07000000 */
  15940. #define OCTOSPI_DCR1_MTYP XSPI_DCR1_MTYP /*!< Memory Type */
  15941. #define OCTOSPI_DCR1_MTYP_0 XSPI_DCR1_MTYP_0 /*!< 0x01000000 */
  15942. #define OCTOSPI_DCR1_MTYP_1 XSPI_DCR1_MTYP_1 /*!< 0x02000000 */
  15943. #define OCTOSPI_DCR1_MTYP_2 XSPI_DCR1_MTYP_2 /*!< 0x04000000 */
  15944. /**************** Bit definition for OCTOSPI_DCR2 register ******************/
  15945. #define OCTOSPI_DCR2_PRESCALER_Pos XSPI_DCR2_PRESCALER_Pos
  15946. #define OCTOSPI_DCR2_PRESCALER_Msk XSPI_DCR2_PRESCALER_Msk /*!< 0x000000FF */
  15947. #define OCTOSPI_DCR2_PRESCALER XSPI_DCR2_PRESCALER /*!< Clock prescaler */
  15948. #define OCTOSPI_DCR2_WRAPSIZE_Pos XSPI_DCR2_WRAPSIZE_Pos
  15949. #define OCTOSPI_DCR2_WRAPSIZE_Msk XSPI_DCR2_WRAPSIZE_Msk /*!< 0x00070000 */
  15950. #define OCTOSPI_DCR2_WRAPSIZE XSPI_DCR2_WRAPSIZE /*!< Wrap Size */
  15951. #define OCTOSPI_DCR2_WRAPSIZE_0 XSPI_DCR2_WRAPSIZE_0 /*!< 0x00010000 */
  15952. #define OCTOSPI_DCR2_WRAPSIZE_1 XSPI_DCR2_WRAPSIZE_1 /*!< 0x00020000 */
  15953. #define OCTOSPI_DCR2_WRAPSIZE_2 XSPI_DCR2_WRAPSIZE_2 /*!< 0x00040000 */
  15954. /**************** Bit definition for OCTOSPI_DCR3 register ******************/
  15955. #define OCTOSPI_DCR3_MAXTRAN_Pos XSPI_OCTOSPI_DCR3_MAXTRAN_Pos
  15956. #define OCTOSPI_DCR3_MAXTRAN_Msk XSPI_OCTOSPI_DCR3_MAXTRAN_Msk /*!< 0x000000FF */
  15957. #define OCTOSPI_DCR3_MAXTRAN XSPI_OCTOSPI_DCR3_MAXTRAN /*!< Maximum transfer */
  15958. #define OCTOSPI_DCR3_CSBOUND_Pos XSPI_DCR3_CSBOUND_Pos
  15959. #define OCTOSPI_DCR3_CSBOUND_Msk XSPI_DCR3_CSBOUND_Msk /*!< 0x001F0000 */
  15960. #define OCTOSPI_DCR3_CSBOUND XSPI_DCR3_CSBOUND /*!< Maximum transfer */
  15961. /**************** Bit definition for OCTOSPI_DCR4 register ******************/
  15962. #define OCTOSPI_DCR4_REFRESH_Pos XSPI_DCR4_REFRESH_Pos
  15963. #define OCTOSPI_DCR4_REFRESH_Msk XSPI_DCR4_REFRESH_Msk /*!< 0xFFFFFFFF */
  15964. #define OCTOSPI_DCR4_REFRESH XSPI_DCR4_REFRESH /*!< Refresh rate */
  15965. /***************** Bit definition for OCTOSPI_SR register *******************/
  15966. #define OCTOSPI_SR_TEF_Pos XSPI_SR_TEF_Pos
  15967. #define OCTOSPI_SR_TEF_Msk XSPI_SR_TEF_Msk /*!< 0x00000001 */
  15968. #define OCTOSPI_SR_TEF XSPI_SR_TEF /*!< Transfer Error Flag */
  15969. #define OCTOSPI_SR_TCF_Pos XSPI_SR_TCF_Pos
  15970. #define OCTOSPI_SR_TCF_Msk XSPI_SR_TCF_Msk /*!< 0x00000002 */
  15971. #define OCTOSPI_SR_TCF XSPI_SR_TCF /*!< Transfer Complete Flag */
  15972. #define OCTOSPI_SR_FTF_Pos XSPI_SR_FTF_Pos
  15973. #define OCTOSPI_SR_FTF_Msk XSPI_SR_FTF_Msk /*!< 0x00000004 */
  15974. #define OCTOSPI_SR_FTF XSPI_SR_FTF /*!< FIFO Threshold Flag */
  15975. #define OCTOSPI_SR_SMF_Pos XSPI_SR_SMF_Pos
  15976. #define OCTOSPI_SR_SMF_Msk XSPI_SR_SMF_Msk /*!< 0x00000008 */
  15977. #define OCTOSPI_SR_SMF XSPI_SR_SMF /*!< Status Match Flag */
  15978. #define OCTOSPI_SR_TOF_Pos XSPI_SR_TOF_Pos
  15979. #define OCTOSPI_SR_TOF_Msk XSPI_SR_TOF_Msk /*!< 0x00000010 */
  15980. #define OCTOSPI_SR_TOF XSPI_SR_TOF /*!< Timeout Flag */
  15981. #define OCTOSPI_SR_BUSY_Pos XSPI_SR_BUSY_Pos
  15982. #define OCTOSPI_SR_BUSY_Msk XSPI_SR_BUSY_Msk /*!< 0x00000020 */
  15983. #define OCTOSPI_SR_BUSY XSPI_SR_BUSY /*!< Busy */
  15984. #define OCTOSPI_SR_FLEVEL_Pos XSPI_SR_FLEVEL_Pos
  15985. #define OCTOSPI_SR_FLEVEL_Msk (0x3FUL << OCTOSPI_SR_FLEVEL_Pos) /*!< 0x00003F00 */
  15986. #define OCTOSPI_SR_FLEVEL XSPI_SR_FLEVEL /*!< FIFO Level */
  15987. /**************** Bit definition for OCTOSPI_FCR register *******************/
  15988. #define OCTOSPI_FCR_CTEF_Pos XSPI_FCR_CTEF_Pos
  15989. #define OCTOSPI_FCR_CTEF_Msk XSPI_FCR_CTEF_Msk /*!< 0x00000001 */
  15990. #define OCTOSPI_FCR_CTEF XSPI_FCR_CTEF /*!< Clear Transfer Error Flag */
  15991. #define OCTOSPI_FCR_CTCF_Pos XSPI_FCR_CTCF_Pos
  15992. #define OCTOSPI_FCR_CTCF_Msk XSPI_FCR_CTCF_Msk /*!< 0x00000002 */
  15993. #define OCTOSPI_FCR_CTCF XSPI_FCR_CTCF /*!< Clear Transfer Complete Flag */
  15994. #define OCTOSPI_FCR_CSMF_Pos XSPI_FCR_CSMF_Pos
  15995. #define OCTOSPI_FCR_CSMF_Msk XSPI_FCR_CSMF_Msk /*!< 0x00000008 */
  15996. #define OCTOSPI_FCR_CSMF XSPI_FCR_CSMF /*!< Clear Status Match Flag */
  15997. #define OCTOSPI_FCR_CTOF_Pos XSPI_FCR_CTOF_Pos
  15998. #define OCTOSPI_FCR_CTOF_Msk XSPI_FCR_CTOF_Msk /*!< 0x00000010 */
  15999. #define OCTOSPI_FCR_CTOF XSPI_FCR_CTOF /*!< Clear Timeout Flag */
  16000. /**************** Bit definition for OCTOSPI_DLR register *******************/
  16001. #define OCTOSPI_DLR_DL_Pos XSPI_DLR_DL_Pos
  16002. #define OCTOSPI_DLR_DL_Msk XSPI_DLR_DL_Msk /*!< 0xFFFFFFFF */
  16003. #define OCTOSPI_DLR_DL XSPI_DLR_DL /*!< Data Length */
  16004. /***************** Bit definition for OCTOSPI_AR register *******************/
  16005. #define OCTOSPI_AR_ADDRESS_Pos XSPI_AR_ADDRESS_Pos
  16006. #define OCTOSPI_AR_ADDRESS_Msk XSPI_AR_ADDRESS_Msk /*!< 0xFFFFFFFF */
  16007. #define OCTOSPI_AR_ADDRESS XSPI_AR_ADDRESS /*!< Address */
  16008. /***************** Bit definition for OCTOSPI_DR register *******************/
  16009. #define OCTOSPI_DR_DATA_Pos XSPI_DR_DATA_Pos
  16010. #define OCTOSPI_DR_DATA_Msk XSPI_DR_DATA_Msk /*!< 0xFFFFFFFF */
  16011. #define OCTOSPI_DR_DATA XSPI_DR_DATA /*!< Data */
  16012. /*************** Bit definition for OCTOSPI_PSMKR register ******************/
  16013. #define OCTOSPI_PSMKR_MASK_Pos XSPI_PSMKR_MASK_Pos
  16014. #define OCTOSPI_PSMKR_MASK_Msk XSPI_PSMKR_MASK_Msk /*!< 0xFFFFFFFF */
  16015. #define OCTOSPI_PSMKR_MASK XSPI_PSMKR_MASK /*!< Status mask */
  16016. /*************** Bit definition for OCTOSPI_PSMAR register ******************/
  16017. #define OCTOSPI_PSMAR_MATCH_Pos XSPI_PSMAR_MATCH_Pos
  16018. #define OCTOSPI_PSMAR_MATCH_Msk XSPI_PSMAR_MATCH_Msk /*!< 0xFFFFFFFF */
  16019. #define OCTOSPI_PSMAR_MATCH XSPI_PSMAR_MATCH /*!< Status match */
  16020. /**************** Bit definition for OCTOSPI_PIR register *******************/
  16021. #define OCTOSPI_PIR_INTERVAL_Pos XSPI_PIR_INTERVAL_Pos
  16022. #define OCTOSPI_PIR_INTERVAL_Msk XSPI_PIR_INTERVAL_Msk /*!< 0x0000FFFF */
  16023. #define OCTOSPI_PIR_INTERVAL XSPI_PIR_INTERVAL /*!< Polling Interval */
  16024. /**************** Bit definition for OCTOSPI_CCR register *******************/
  16025. #define OCTOSPI_CCR_IMODE_Pos XSPI_CCR_IMODE_Pos
  16026. #define OCTOSPI_CCR_IMODE_Msk XSPI_CCR_IMODE_Msk /*!< 0x00000007 */
  16027. #define OCTOSPI_CCR_IMODE XSPI_CCR_IMODE /*!< Instruction Mode */
  16028. #define OCTOSPI_CCR_IMODE_0 XSPI_CCR_IMODE_0 /*!< 0x00000001 */
  16029. #define OCTOSPI_CCR_IMODE_1 XSPI_CCR_IMODE_1 /*!< 0x00000002 */
  16030. #define OCTOSPI_CCR_IMODE_2 XSPI_CCR_IMODE_2 /*!< 0x00000004 */
  16031. #define OCTOSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
  16032. #define OCTOSPI_CCR_IDTR_Msk XSPI_CCR_IDTR_Msk /*!< 0x00000008 */
  16033. #define OCTOSPI_CCR_IDTR XSPI_CCR_IDTR /*!< Instruction Double Transfer Rate */
  16034. #define OCTOSPI_CCR_ISIZE_Pos XSPI_CCR_ISIZE_Pos
  16035. #define OCTOSPI_CCR_ISIZE_Msk XSPI_CCR_ISIZE_Msk /*!< 0x00000030 */
  16036. #define OCTOSPI_CCR_ISIZE XSPI_CCR_ISIZE /*!< Instruction Size */
  16037. #define OCTOSPI_CCR_ISIZE_0 XSPI_CCR_ISIZE_0 /*!< 0x00000010 */
  16038. #define OCTOSPI_CCR_ISIZE_1 XSPI_CCR_ISIZE_1 /*!< 0x00000020 */
  16039. #define OCTOSPI_CCR_ADMODE_Pos XSPI_CCR_ADMODE_Pos
  16040. #define OCTOSPI_CCR_ADMODE_Msk XSPI_CCR_ADMODE_Msk /*!< 0x00000700 */
  16041. #define OCTOSPI_CCR_ADMODE XSPI_CCR_ADMODE /*!< Address Mode */
  16042. #define OCTOSPI_CCR_ADMODE_0 XSPI_CCR_ADMODE_0 /*!< 0x00000100 */
  16043. #define OCTOSPI_CCR_ADMODE_1 XSPI_CCR_ADMODE_1 /*!< 0x00000200 */
  16044. #define OCTOSPI_CCR_ADMODE_2 XSPI_CCR_ADMODE_2 /*!< 0x00000400 */
  16045. #define OCTOSPI_CCR_ADDTR_Pos XSPI_CCR_ADDTR_Pos
  16046. #define OCTOSPI_CCR_ADDTR_Msk XSPI_CCR_ADDTR_Msk /*!< 0x00000800 */
  16047. #define OCTOSPI_CCR_ADDTR XSPI_CCR_ADDTR /*!< Address Double Transfer Rate */
  16048. #define OCTOSPI_CCR_ADSIZE_Pos XSPI_CCR_ADSIZE_Pos
  16049. #define OCTOSPI_CCR_ADSIZE_Msk XSPI_CCR_ADSIZE_Msk /*!< 0x00003000 */
  16050. #define OCTOSPI_CCR_ADSIZE XSPI_CCR_ADSIZE /*!< Address Size */
  16051. #define OCTOSPI_CCR_ADSIZE_0 XSPI_CCR_ADSIZE_0 /*!< 0x00001000 */
  16052. #define OCTOSPI_CCR_ADSIZE_1 XSPI_CCR_ADSIZE_1 /*!< 0x00002000 */
  16053. #define OCTOSPI_CCR_ABMODE_Pos XSPI_CCR_ABMODE_Pos
  16054. #define OCTOSPI_CCR_ABMODE_Msk XSPI_CCR_ABMODE_Msk /*!< 0x00070000 */
  16055. #define OCTOSPI_CCR_ABMODE XSPI_CCR_ABMODE /*!< Alternate Bytes Mode */
  16056. #define OCTOSPI_CCR_ABMODE_0 XSPI_CCR_ABMODE_0 /*!< 0x00010000 */
  16057. #define OCTOSPI_CCR_ABMODE_1 XSPI_CCR_ABMODE_1 /*!< 0x00020000 */
  16058. #define OCTOSPI_CCR_ABMODE_2 XSPI_CCR_ABMODE_2 /*!< 0x00040000 */
  16059. #define OCTOSPI_CCR_ABDTR_Pos XSPI_CCR_ABDTR_Pos
  16060. #define OCTOSPI_CCR_ABDTR_Msk XSPI_CCR_ABDTR_Msk /*!< 0x00080000 */
  16061. #define OCTOSPI_CCR_ABDTR XSPI_CCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16062. #define OCTOSPI_CCR_ABSIZE_Pos XSPI_CCR_ABSIZE_Pos
  16063. #define OCTOSPI_CCR_ABSIZE_Msk XSPI_CCR_ABSIZE_Msk /*!< 0x00300000 */
  16064. #define OCTOSPI_CCR_ABSIZE XSPI_CCR_ABSIZE /*!< Alternate Bytes Size */
  16065. #define OCTOSPI_CCR_ABSIZE_0 XSPI_CCR_ABSIZE_0 /*!< 0x00100000 */
  16066. #define OCTOSPI_CCR_ABSIZE_1 XSPI_CCR_ABSIZE_1 /*!< 0x00200000 */
  16067. #define OCTOSPI_CCR_DMODE_Pos XSPI_CCR_DMODE_Pos
  16068. #define OCTOSPI_CCR_DMODE_Msk XSPI_CCR_DMODE_Msk /*!< 0x07000000 */
  16069. #define OCTOSPI_CCR_DMODE XSPI_CCR_DMODE /*!< Data Mode */
  16070. #define OCTOSPI_CCR_DMODE_0 XSPI_CCR_DMODE_0 /*!< 0x01000000 */
  16071. #define OCTOSPI_CCR_DMODE_1 XSPI_CCR_DMODE_1 /*!< 0x02000000 */
  16072. #define OCTOSPI_CCR_DMODE_2 XSPI_CCR_DMODE_2 /*!< 0x04000000 */
  16073. #define OCTOSPI_CCR_DDTR_Pos XSPI_CCR_DDTR_Pos
  16074. #define OCTOSPI_CCR_DDTR_Msk XSPI_CCR_DDTR_Msk /*!< 0x08000000 */
  16075. #define OCTOSPI_CCR_DDTR XSPI_CCR_DDTR /*!< Data Double Transfer Rate */
  16076. #define OCTOSPI_CCR_DQSE_Pos XSPI_CCR_DQSE_Pos
  16077. #define OCTOSPI_CCR_DQSE_Msk XSPI_CCR_DQSE_Msk /*!< 0x20000000 */
  16078. #define OCTOSPI_CCR_DQSE XSPI_CCR_DQSE /*!< DQS Enable */
  16079. #define OCTOSPI_CCR_SIOO_Pos XSPI_CCR_SIOO_Pos
  16080. #define OCTOSPI_CCR_SIOO_Msk XSPI_CCR_SIOO_Msk /*!< 0x80000000 */
  16081. #define OCTOSPI_CCR_SIOO XSPI_CCR_SIOO /*!< Send Instruction Only Once Mode */
  16082. /**************** Bit definition for OCTOSPI_TCR register *******************/
  16083. #define OCTOSPI_TCR_DCYC_Pos XSPI_TCR_DCYC_Pos
  16084. #define OCTOSPI_TCR_DCYC_Msk XSPI_TCR_DCYC_Msk /*!< 0x0000001F */
  16085. #define OCTOSPI_TCR_DCYC XSPI_TCR_DCYC /*!< Number of Dummy Cycles */
  16086. #define OCTOSPI_TCR_DHQC_Pos XSPI_TCR_DHQC_Pos
  16087. #define OCTOSPI_TCR_DHQC_Msk XSPI_TCR_DHQC_Msk /*!< 0x10000000 */
  16088. #define OCTOSPI_TCR_DHQC XSPI_TCR_DHQC /*!< Delay Hold Quarter Cycle */
  16089. #define OCTOSPI_TCR_SSHIFT_Pos XSPI_TCR_SSHIFT_Pos
  16090. #define OCTOSPI_TCR_SSHIFT_Msk XSPI_TCR_SSHIFT_Msk /*!< 0x40000000 */
  16091. #define OCTOSPI_TCR_SSHIFT XSPI_TCR_SSHIFT /*!< Sample Shift */
  16092. /***************** Bit definition for OCTOSPI_IR register *******************/
  16093. #define OCTOSPI_IR_INSTRUCTION_Pos XSPI_IR_INSTRUCTION_Pos
  16094. #define OCTOSPI_IR_INSTRUCTION_Msk XSPI_IR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16095. #define OCTOSPI_IR_INSTRUCTION XSPI_IR_INSTRUCTION /*!< Instruction */
  16096. /**************** Bit definition for OCTOSPI_ABR register *******************/
  16097. #define OCTOSPI_ABR_ALTERNATE_Pos XSPI_ABR_ALTERNATE_Pos
  16098. #define OCTOSPI_ABR_ALTERNATE_Msk XSPI_ABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16099. #define OCTOSPI_ABR_ALTERNATE XSPI_ABR_ALTERNATE /*!< Alternate Bytes */
  16100. /**************** Bit definition for OCTOSPI_LPTR register ******************/
  16101. #define OCTOSPI_LPTR_TIMEOUT_Pos XSPI_LPTR_TIMEOUT_Pos
  16102. #define OCTOSPI_LPTR_TIMEOUT_Msk XSPI_LPTR_TIMEOUT_Msk /*!< 0x0000FFFF */
  16103. #define OCTOSPI_LPTR_TIMEOUT XSPI_LPTR_TIMEOUT /*!< Timeout period */
  16104. /**************** Bit definition for OCTOSPI_WPCCR register *******************/
  16105. #define OCTOSPI_WPCCR_IMODE_Pos XSPI_WPCCR_IMODE_Pos
  16106. #define OCTOSPI_WPCCR_IMODE_Msk XSPI_WPCCR_IMODE_Msk /*!< 0x00000007 */
  16107. #define OCTOSPI_WPCCR_IMODE XSPI_WPCCR_IMODE /*!< Instruction Mode */
  16108. #define OCTOSPI_WPCCR_IMODE_0 XSPI_WPCCR_IMODE_0 /*!< 0x00000001 */
  16109. #define OCTOSPI_WPCCR_IMODE_1 XSPI_WPCCR_IMODE_1 /*!< 0x00000002 */
  16110. #define OCTOSPI_WPCCR_IMODE_2 XSPI_WPCCR_IMODE_2 /*!< 0x00000004 */
  16111. #define OCTOSPI_WPCCR_IDTR_Pos XSPI_WPCCR_IDTR_Pos
  16112. #define OCTOSPI_WPCCR_IDTR_Msk XSPI_WPCCR_IDTR_Msk /*!< 0x00000008 */
  16113. #define OCTOSPI_WPCCR_IDTR XSPI_WPCCR_IDTR /*!< Instruction Double Transfer Rate */
  16114. #define OCTOSPI_WPCCR_ISIZE_Pos XSPI_WPCCR_ISIZE_Pos
  16115. #define OCTOSPI_WPCCR_ISIZE_Msk XSPI_WPCCR_ISIZE_Msk /*!< 0x00000030 */
  16116. #define OCTOSPI_WPCCR_ISIZE XSPI_WPCCR_ISIZE /*!< Instruction Size */
  16117. #define OCTOSPI_WPCCR_ISIZE_0 XSPI_WPCCR_ISIZE_0 /*!< 0x00000010 */
  16118. #define OCTOSPI_WPCCR_ISIZE_1 XSPI_WPCCR_ISIZE_1 /*!< 0x00000020 */
  16119. #define OCTOSPI_WPCCR_ADMODE_Pos XSPI_WPCCR_ADMODE_Pos
  16120. #define OCTOSPI_WPCCR_ADMODE_Msk XSPI_WPCCR_ADMODE_Msk /*!< 0x00000700 */
  16121. #define OCTOSPI_WPCCR_ADMODE XSPI_WPCCR_ADMODE /*!< Address Mode */
  16122. #define OCTOSPI_WPCCR_ADMODE_0 XSPI_WPCCR_ADMODE_0 /*!< 0x00000100 */
  16123. #define OCTOSPI_WPCCR_ADMODE_1 XSPI_WPCCR_ADMODE_1 /*!< 0x00000200 */
  16124. #define OCTOSPI_WPCCR_ADMODE_2 XSPI_WPCCR_ADMODE_2 /*!< 0x00000400 */
  16125. #define OCTOSPI_WPCCR_ADDTR_Pos XSPI_WPCCR_ADDTR_Pos
  16126. #define OCTOSPI_WPCCR_ADDTR_Msk XSPI_WPCCR_ADDTR_Msk /*!< 0x00000800 */
  16127. #define OCTOSPI_WPCCR_ADDTR XSPI_WPCCR_ADDTR /*!< Address Double Transfer Rate */
  16128. #define OCTOSPI_WPCCR_ADSIZE_Pos XSPI_WPCCR_ADSIZE_Pos
  16129. #define OCTOSPI_WPCCR_ADSIZE_Msk XSPI_WPCCR_ADSIZE_Msk /*!< 0x00003000 */
  16130. #define OCTOSPI_WPCCR_ADSIZE XSPI_WPCCR_ADSIZE /*!< Address Size */
  16131. #define OCTOSPI_WPCCR_ADSIZE_0 XSPI_WPCCR_ADSIZE_0 /*!< 0x00001000 */
  16132. #define OCTOSPI_WPCCR_ADSIZE_1 XSPI_WPCCR_ADSIZE_1 /*!< 0x00002000 */
  16133. #define OCTOSPI_WPCCR_ABMODE_Pos XSPI_WPCCR_ABMODE_Pos
  16134. #define OCTOSPI_WPCCR_ABMODE_Msk XSPI_WPCCR_ABMODE_Msk /*!< 0x00070000 */
  16135. #define OCTOSPI_WPCCR_ABMODE XSPI_WPCCR_ABMODE /*!< Alternate Bytes Mode */
  16136. #define OCTOSPI_WPCCR_ABMODE_0 XSPI_WPCCR_ABMODE_0 /*!< 0x00010000 */
  16137. #define OCTOSPI_WPCCR_ABMODE_1 XSPI_WPCCR_ABMODE_1 /*!< 0x00020000 */
  16138. #define OCTOSPI_WPCCR_ABMODE_2 XSPI_WPCCR_ABMODE_2 /*!< 0x00040000 */
  16139. #define OCTOSPI_WPCCR_ABDTR_Pos XSPI_WPCCR_ABDTR_Pos
  16140. #define OCTOSPI_WPCCR_ABDTR_Msk XSPI_WPCCR_ABDTR_Msk /*!< 0x00080000 */
  16141. #define OCTOSPI_WPCCR_ABDTR XSPI_WPCCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16142. #define OCTOSPI_WPCCR_ABSIZE_Pos XSPI_WPCCR_ABSIZE_Pos
  16143. #define OCTOSPI_WPCCR_ABSIZE_Msk XSPI_WPCCR_ABSIZE_Msk /*!< 0x00300000 */
  16144. #define OCTOSPI_WPCCR_ABSIZE XSPI_WPCCR_ABSIZE /*!< Alternate Bytes Size */
  16145. #define OCTOSPI_WPCCR_ABSIZE_0 XSPI_WPCCR_ABSIZE_0 /*!< 0x00100000 */
  16146. #define OCTOSPI_WPCCR_ABSIZE_1 XSPI_WPCCR_ABSIZE_1 /*!< 0x00200000 */
  16147. #define OCTOSPI_WPCCR_DMODE_Pos XSPI_WPCCR_DMODE_Pos
  16148. #define OCTOSPI_WPCCR_DMODE_Msk XSPI_WPCCR_DMODE_Msk /*!< 0x07000000 */
  16149. #define OCTOSPI_WPCCR_DMODE XSPI_WPCCR_DMODE /*!< Data Mode */
  16150. #define OCTOSPI_WPCCR_DMODE_0 XSPI_WPCCR_DMODE_0 /*!< 0x01000000 */
  16151. #define OCTOSPI_WPCCR_DMODE_1 XSPI_WPCCR_DMODE_1 /*!< 0x02000000 */
  16152. #define OCTOSPI_WPCCR_DMODE_2 XSPI_WPCCR_DMODE_2 /*!< 0x04000000 */
  16153. #define OCTOSPI_WPCCR_DDTR_Pos XSPI_WPCCR_DDTR_Pos
  16154. #define OCTOSPI_WPCCR_DDTR_Msk XSPI_WPCCR_DDTR_Msk /*!< 0x08000000 */
  16155. #define OCTOSPI_WPCCR_DDTR XSPI_WPCCR_DDTR /*!< Data Double Transfer Rate */
  16156. #define OCTOSPI_WPCCR_DQSE_Pos XSPI_WPCCR_DQSE_Pos
  16157. #define OCTOSPI_WPCCR_DQSE_Msk XSPI_WPCCR_DQSE_Msk /*!< 0x20000000 */
  16158. #define OCTOSPI_WPCCR_DQSE XSPI_WPCCR_DQSE /*!< DQS Enable */
  16159. /**************** Bit definition for OCTOSPI_WPTCR register *******************/
  16160. #define OCTOSPI_WPTCR_DCYC_Pos XSPI_WPTCR_DCYC_Pos
  16161. #define OCTOSPI_WPTCR_DCYC_Msk XSPI_WPTCR_DCYC_Msk /*!< 0x0000001F */
  16162. #define OCTOSPI_WPTCR_DCYC XSPI_WPTCR_DCYC /*!< Number of Dummy Cycles */
  16163. #define OCTOSPI_WPTCR_DHQC_Pos XSPI_WPTCR_DHQC_Pos
  16164. #define OCTOSPI_WPTCR_DHQC_Msk XSPI_WPTCR_DHQC_Msk /*!< 0x10000000 */
  16165. #define OCTOSPI_WPTCR_DHQC XSPI_WPTCR_DHQC /*!< Delay Hold Quarter Cycle */
  16166. #define OCTOSPI_WPTCR_SSHIFT_Pos XSPI_WPTCR_SSHIFT_Pos
  16167. #define OCTOSPI_WPTCR_SSHIFT_Msk XSPI_WPTCR_SSHIFT_Msk /*!< 0x40000000 */
  16168. #define OCTOSPI_WPTCR_SSHIFT XSPI_WPTCR_SSHIFT /*!< Sample Shift */
  16169. /***************** Bit definition for OCTOSPI_WPIR register *******************/
  16170. #define OCTOSPI_WPIR_INSTRUCTION_Pos XSPI_WPIR_INSTRUCTION_Pos
  16171. #define OCTOSPI_WPIR_INSTRUCTION_Msk XSPI_WPIR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16172. #define OCTOSPI_WPIR_INSTRUCTION XSPI_WPIR_INSTRUCTION /*!< Instruction */
  16173. /**************** Bit definition for OCTOSPI_WPABR register *******************/
  16174. #define OCTOSPI_WPABR_ALTERNATE_Pos XSPI_WPABR_ALTERNATE_Pos
  16175. #define OCTOSPI_WPABR_ALTERNATE_Msk XSPI_WPABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16176. #define OCTOSPI_WPABR_ALTERNATE XSPI_WPABR_ALTERNATE /*!< Alternate Bytes */
  16177. /**************** Bit definition for OCTOSPI_WCCR register ******************/
  16178. #define OCTOSPI_WCCR_IMODE_Pos XSPI_WCCR_IMODE_Pos
  16179. #define OCTOSPI_WCCR_IMODE_Msk XSPI_WCCR_IMODE_Msk /*!< 0x00000007 */
  16180. #define OCTOSPI_WCCR_IMODE XSPI_WCCR_IMODE /*!< Instruction Mode */
  16181. #define OCTOSPI_WCCR_IMODE_0 XSPI_WCCR_IMODE_0 /*!< 0x00000001 */
  16182. #define OCTOSPI_WCCR_IMODE_1 XSPI_WCCR_IMODE_1 /*!< 0x00000002 */
  16183. #define OCTOSPI_WCCR_IMODE_2 XSPI_WCCR_IMODE_2 /*!< 0x00000004 */
  16184. #define OCTOSPI_WCCR_IDTR_Pos XSPI_WCCR_IDTR_Pos
  16185. #define OCTOSPI_WCCR_IDTR_Msk XSPI_WCCR_IDTR_Msk /*!< 0x00000008 */
  16186. #define OCTOSPI_WCCR_IDTR XSPI_WCCR_IDTR /*!< Instruction Double Transfer Rate */
  16187. #define OCTOSPI_WCCR_ISIZE_Pos XSPI_WCCR_ISIZE_Pos
  16188. #define OCTOSPI_WCCR_ISIZE_Msk XSPI_WCCR_ISIZE_Msk /*!< 0x00000030 */
  16189. #define OCTOSPI_WCCR_ISIZE XSPI_WCCR_ISIZE /*!< Instruction Size */
  16190. #define OCTOSPI_WCCR_ISIZE_0 XSPI_WCCR_ISIZE_0 /*!< 0x00000010 */
  16191. #define OCTOSPI_WCCR_ISIZE_1 XSPI_WCCR_ISIZE_1 /*!< 0x00000020 */
  16192. #define OCTOSPI_WCCR_ADMODE_Pos XSPI_WCCR_ADMODE_Pos
  16193. #define OCTOSPI_WCCR_ADMODE_Msk XSPI_WCCR_ADMODE_Msk /*!< 0x00000700 */
  16194. #define OCTOSPI_WCCR_ADMODE XSPI_WCCR_ADMODE /*!< Address Mode */
  16195. #define OCTOSPI_WCCR_ADMODE_0 XSPI_WCCR_ADMODE_0 /*!< 0x00000100 */
  16196. #define OCTOSPI_WCCR_ADMODE_1 XSPI_WCCR_ADMODE_1 /*!< 0x00000200 */
  16197. #define OCTOSPI_WCCR_ADMODE_2 XSPI_WCCR_ADMODE_2 /*!< 0x00000400 */
  16198. #define OCTOSPI_WCCR_ADDTR_Pos XSPI_WCCR_ADDTR_Pos
  16199. #define OCTOSPI_WCCR_ADDTR_Msk XSPI_WCCR_ADDTR_Msk /*!< 0x00000800 */
  16200. #define OCTOSPI_WCCR_ADDTR XSPI_WCCR_ADDTR /*!< Address Double Transfer Rate */
  16201. #define OCTOSPI_WCCR_ADSIZE_Pos XSPI_WCCR_ADSIZE_Pos
  16202. #define OCTOSPI_WCCR_ADSIZE_Msk XSPI_WCCR_ADSIZE_Msk /*!< 0x00003000 */
  16203. #define OCTOSPI_WCCR_ADSIZE XSPI_WCCR_ADSIZE /*!< Address Size */
  16204. #define OCTOSPI_WCCR_ADSIZE_0 XSPI_WCCR_ADSIZE_0 /*!< 0x00001000 */
  16205. #define OCTOSPI_WCCR_ADSIZE_1 XSPI_WCCR_ADSIZE_1 /*!< 0x00002000 */
  16206. #define OCTOSPI_WCCR_ABMODE_Pos XSPI_WCCR_ABMODE_Pos
  16207. #define OCTOSPI_WCCR_ABMODE_Msk XSPI_WCCR_ABMODE_Msk /*!< 0x00070000 */
  16208. #define OCTOSPI_WCCR_ABMODE XSPI_WCCR_ABMODE /*!< Alternate Bytes Mode */
  16209. #define OCTOSPI_WCCR_ABMODE_0 XSPI_WCCR_ABMODE_0 /*!< 0x00010000 */
  16210. #define OCTOSPI_WCCR_ABMODE_1 XSPI_WCCR_ABMODE_1 /*!< 0x00020000 */
  16211. #define OCTOSPI_WCCR_ABMODE_2 XSPI_WCCR_ABMODE_2 /*!< 0x00040000 */
  16212. #define OCTOSPI_WCCR_ABDTR_Pos XSPI_WCCR_ABDTR_Pos
  16213. #define OCTOSPI_WCCR_ABDTR_Msk XSPI_WCCR_ABDTR_Msk /*!< 0x00080000 */
  16214. #define OCTOSPI_WCCR_ABDTR XSPI_WCCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16215. #define OCTOSPI_WCCR_ABSIZE_Pos XSPI_WCCR_ABSIZE_Pos
  16216. #define OCTOSPI_WCCR_ABSIZE_Msk XSPI_WCCR_ABSIZE_Msk /*!< 0x00300000 */
  16217. #define OCTOSPI_WCCR_ABSIZE XSPI_WCCR_ABSIZE /*!< Alternate Bytes Size */
  16218. #define OCTOSPI_WCCR_ABSIZE_0 XSPI_WCCR_ABSIZE_0 /*!< 0x00100000 */
  16219. #define OCTOSPI_WCCR_ABSIZE_1 XSPI_WCCR_ABSIZE_1 /*!< 0x00200000 */
  16220. #define OCTOSPI_WCCR_DMODE_Pos XSPI_WCCR_DMODE_Pos
  16221. #define OCTOSPI_WCCR_DMODE_Msk XSPI_WCCR_DMODE_Msk /*!< 0x07000000 */
  16222. #define OCTOSPI_WCCR_DMODE XSPI_WCCR_DMODE /*!< Data Mode */
  16223. #define OCTOSPI_WCCR_DMODE_0 XSPI_WCCR_DMODE_0 /*!< 0x01000000 */
  16224. #define OCTOSPI_WCCR_DMODE_1 XSPI_WCCR_DMODE_1 /*!< 0x02000000 */
  16225. #define OCTOSPI_WCCR_DMODE_2 XSPI_WCCR_DMODE_2 /*!< 0x04000000 */
  16226. #define OCTOSPI_WCCR_DDTR_Pos XSPI_WCCR_DDTR_Pos
  16227. #define OCTOSPI_WCCR_DDTR_Msk XSPI_WCCR_DDTR_Msk /*!< 0x08000000 */
  16228. #define OCTOSPI_WCCR_DDTR XSPI_WCCR_DDTR /*!< Data Double Transfer Rate */
  16229. #define OCTOSPI_WCCR_DQSE_Pos XSPI_WCCR_DQSE_Pos
  16230. #define OCTOSPI_WCCR_DQSE_Msk XSPI_WCCR_DQSE_Msk /*!< 0x20000000 */
  16231. #define OCTOSPI_WCCR_DQSE XSPI_WCCR_DQSE /*!< DQS Enable */
  16232. /**************** Bit definition for OCTOSPI_WTCR register ******************/
  16233. #define OCTOSPI_WTCR_DCYC_Pos XSPI_WTCR_DCYC_Pos
  16234. #define OCTOSPI_WTCR_DCYC_Msk XSPI_WTCR_DCYC_Msk /*!< 0x0000001F */
  16235. #define OCTOSPI_WTCR_DCYC XSPI_WTCR_DCYC /*!< Number of Dummy Cycles */
  16236. /**************** Bit definition for OCTOSPI_WIR register *******************/
  16237. #define OCTOSPI_WIR_INSTRUCTION_Pos XSPI_WIR_INSTRUCTION_Pos
  16238. #define OCTOSPI_WIR_INSTRUCTION_Msk XSPI_WIR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16239. #define OCTOSPI_WIR_INSTRUCTION XSPI_WIR_INSTRUCTION /*!< Instruction */
  16240. /**************** Bit definition for OCTOSPI_WABR register ******************/
  16241. #define OCTOSPI_WABR_ALTERNATE_Pos XSPI_WABR_ALTERNATE_Pos
  16242. #define OCTOSPI_WABR_ALTERNATE_Msk XSPI_WABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16243. #define OCTOSPI_WABR_ALTERNATE XSPI_WABR_ALTERNATE /*!< Alternate Bytes */
  16244. /**************** Bit definition for OCTOSPI_HLCR register ******************/
  16245. #define OCTOSPI_HLCR_LM_Pos XSPI_HLCR_LM_Pos
  16246. #define OCTOSPI_HLCR_LM_Msk XSPI_HLCR_LM_Msk /*!< 0x00000001 */
  16247. #define OCTOSPI_HLCR_LM XSPI_HLCR_LM /*!< Latency Mode */
  16248. #define OCTOSPI_HLCR_WZL_Pos XSPI_HLCR_WZL_Pos
  16249. #define OCTOSPI_HLCR_WZL_Msk XSPI_HLCR_WZL_Msk /*!< 0x00000002 */
  16250. #define OCTOSPI_HLCR_WZL XSPI_HLCR_WZL /*!< Write Zero Latency */
  16251. #define OCTOSPI_HLCR_TACC_Pos XSPI_HLCR_TACC_Pos
  16252. #define OCTOSPI_HLCR_TACC_Msk XSPI_HLCR_TACC_Msk /*!< 0x0000FF00 */
  16253. #define OCTOSPI_HLCR_TACC XSPI_HLCR_TACC /*!< Access Time */
  16254. #define OCTOSPI_HLCR_TRWR_Pos XSPI_HLCR_TRWR_Pos
  16255. #define OCTOSPI_HLCR_TRWR_Msk XSPI_HLCR_TRWR_Msk /*!< 0x00FF0000 */
  16256. #define OCTOSPI_HLCR_TRWR XSPI_HLCR_TRWR /*!< Read Write Recovery Time */
  16257. /******************************************************************************/
  16258. /* */
  16259. /* Hexadeca-SPI (HSPI) */
  16260. /* */
  16261. /******************************************************************************/
  16262. /************* Bit definition for HSPI_CR register ***************************/
  16263. #define HSPI_CR_EN_Pos XSPI_CR_EN_Pos
  16264. #define HSPI_CR_EN_Msk XSPI_CR_EN_Msk /*!< 0x00000001 */
  16265. #define HSPI_CR_EN XSPI_CR_EN /*!< Enable */
  16266. #define HSPI_CR_ABORT_Pos XSPI_CR_ABORT_Pos
  16267. #define HSPI_CR_ABORT_Msk XSPI_CR_ABORT_Msk /*!< 0x00000002 */
  16268. #define HSPI_CR_ABORT XSPI_CR_ABORT /*!< Abort request */
  16269. #define HSPI_CR_DMAEN_Pos XSPI_CR_DMAEN_Pos
  16270. #define HSPI_CR_DMAEN_Msk XSPI_CR_DMAEN_Msk /*!< 0x00000004 */
  16271. #define HSPI_CR_DMAEN XSPI_CR_DMAEN /*!< DMA Enable */
  16272. #define HSPI_CR_TCEN_Pos XSPI_CR_TCEN_Pos
  16273. #define HSPI_CR_TCEN_Msk XSPI_CR_TCEN_Msk /*!< 0x00000008 */
  16274. #define HSPI_CR_TCEN XSPI_CR_TCEN /*!< Timeout Counter Enable */
  16275. #define HSPI_CR_DMM_Pos XSPI_CR_DMM_Pos
  16276. #define HSPI_CR_DMM_Msk XSPI_CR_DMM_Msk /*!< 0x00000040 */
  16277. #define HSPI_CR_DMM XSPI_CR_DMM /*!< Dual Memory Mode */
  16278. #define HSPI_CR_FTHRES_Pos XSPI_CR_FTHRES_Pos
  16279. #define HSPI_CR_FTHRES_Msk XSPI_CR_FTHRES_Msk /*!< 0x00003F00 */
  16280. #define HSPI_CR_FTHRES XSPI_CR_FTHRES /*!< FIFO Threshold Level*/
  16281. #define HSPI_CR_TEIE_Pos XSPI_CR_TEIE_Pos
  16282. #define HSPI_CR_TEIE_Msk XSPI_CR_TEIE_Msk /*!< 0x00010000 */
  16283. #define HSPI_CR_TEIE XSPI_CR_TEIE /*!< Transfer Error Interrupt Enable */
  16284. #define HSPI_CR_TCIE_Pos XSPI_CR_TCIE_Pos
  16285. #define HSPI_CR_TCIE_Msk XSPI_CR_TCIE_Msk /*!< 0x00020000 */
  16286. #define HSPI_CR_TCIE XSPI_CR_TCIE /*!< Transfer Complete Interrupt Enable */
  16287. #define HSPI_CR_FTIE_Pos XSPI_CR_FTIE_Pos
  16288. #define HSPI_CR_FTIE_Msk XSPI_CR_FTIE_Msk /*!< 0x00040000 */
  16289. #define HSPI_CR_FTIE XSPI_CR_FTIE /*!< FIFO Threshold Interrupt Enable */
  16290. #define HSPI_CR_SMIE_Pos XSPI_CR_SMIE_Pos
  16291. #define HSPI_CR_SMIE_Msk XSPI_CR_SMIE_Msk /*!< 0x00080000 */
  16292. #define HSPI_CR_SMIE XSPI_CR_SMIE /*!< Status Match Interrupt Enable */
  16293. #define HSPI_CR_TOIE_Pos XSPI_CR_TOIE_Pos
  16294. #define HSPI_CR_TOIE_Msk XSPI_CR_TOIE_Msk /*!< 0x00100000 */
  16295. #define HSPI_CR_TOIE XSPI_CR_TOIE /*!< TimeOut Interrupt Enable */
  16296. #define HSPI_CR_APMS_Pos XSPI_CR_APMS_Pos
  16297. #define HSPI_CR_APMS_Msk XSPI_CR_APMS_Msk /*!< 0x00400000 */
  16298. #define HSPI_CR_APMS XSPI_CR_APMS /*!< Automatic Poll Mode Stop */
  16299. #define HSPI_CR_PMM_Pos XSPI_CR_PMM_Pos
  16300. #define HSPI_CR_PMM_Msk XSPI_CR_PMM_Msk /*!< 0x00800000 */
  16301. #define HSPI_CR_PMM XSPI_CR_PMM /*!< Polling Match Mode */
  16302. #define HSPI_CR_FMODE_Pos XSPI_CR_FMODE_Pos
  16303. #define HSPI_CR_FMODE_Msk XSPI_CR_FMODE_Msk /*!< 0x30000000 */
  16304. #define HSPI_CR_FMODE XSPI_CR_FMODE /*!< Functional Mode */
  16305. #define HSPI_CR_FMODE_0 XSPI_CR_FMODE_0 /*!< 0x10000000 */
  16306. #define HSPI_CR_FMODE_1 XSPI_CR_FMODE_1 /*!< 0x20000000 */
  16307. #define HSPI_CR_MSEL_Pos XSPI_HSPI_CR_MSEL_Pos
  16308. #define HSPI_CR_MSEL_Msk XSPI_HSPI_CR_MSEL_Msk /*!< 0xC0000000 */
  16309. #define HSPI_CR_MSEL XSPI_HSPI_CR_MSEL /*!< Memory Select */
  16310. #define HSPI_CR_MSEL_0 XSPI_HSPI_CR_MSEL_0 /*!< 0x40000000 */
  16311. #define HSPI_CR_MSEL_1 XSPI_HSPI_CR_MSEL_1 /*!< 0x80000000 */
  16312. /************* Bit definition for HSPI_DCR1 register *************************/
  16313. #define HSPI_DCR1_CKMODE_Pos XSPI_DCR1_CKMODE_Pos
  16314. #define HSPI_DCR1_CKMODE_Msk XSPI_DCR1_CKMODE_Msk /*!< 0x00000001 */
  16315. #define HSPI_DCR1_CKMODE XSPI_DCR1_CKMODE /*!< Mode 0 / Mode 3 */
  16316. #define HSPI_DCR1_FRCK_Pos XSPI_DCR1_FRCK_Pos
  16317. #define HSPI_DCR1_FRCK_Msk XSPI_DCR1_FRCK_Msk /*!< 0x00000002 */
  16318. #define HSPI_DCR1_FRCK XSPI_DCR1_FRCK /*!< Free Running Clock */
  16319. #define HSPI_DCR1_CSHT_Pos XSPI_DCR1_CSHT_Pos
  16320. #define HSPI_DCR1_CSHT_Msk XSPI_DCR1_CSHT_Msk /*!< 0x00003F00 */
  16321. #define HSPI_DCR1_CSHT XSPI_DCR1_CSHT /*!< Chip Select High Time */
  16322. #define HSPI_DCR1_DEVSIZE_Pos XSPI_DCR1_DEVSIZE_Pos
  16323. #define HSPI_DCR1_DEVSIZE_Msk XSPI_DCR1_DEVSIZE_Msk /*!< 0x001F0000 */
  16324. #define HSPI_DCR1_DEVSIZE XSPI_DCR1_DEVSIZE /*!< Device Size */
  16325. #define HSPI_DCR1_MTYP_Pos XSPI_DCR1_MTYP_Pos
  16326. #define HSPI_DCR1_MTYP_Msk XSPI_DCR1_MTYP_Msk /*!< 0x07000000 */
  16327. #define HSPI_DCR1_MTYP XSPI_DCR1_MTYP /*!< Memory Type */
  16328. #define HSPI_DCR1_MTYP_0 XSPI_DCR1_MTYP_0 /*!< 0x01000000 */
  16329. #define HSPI_DCR1_MTYP_1 XSPI_DCR1_MTYP_1 /*!< 0x02000000 */
  16330. #define HSPI_DCR1_MTYP_2 XSPI_DCR1_MTYP_2 /*!< 0x04000000 */
  16331. /************* Bit definition for HSPI_DCR2 register *************************/
  16332. #define HSPI_DCR2_PRESCALER_Pos XSPI_DCR2_PRESCALER_Pos
  16333. #define HSPI_DCR2_PRESCALER_Msk XSPI_DCR2_PRESCALER_Msk /*!< 0x000000FF */
  16334. #define HSPI_DCR2_PRESCALER XSPI_DCR2_PRESCALER /*!< Clock prescaler */
  16335. #define HSPI_DCR2_WRAPSIZE_Pos XSPI_DCR2_WRAPSIZE_Pos
  16336. #define HSPI_DCR2_WRAPSIZE_Msk XSPI_DCR2_WRAPSIZE_Msk /*!< 0x00070000 */
  16337. #define HSPI_DCR2_WRAPSIZE XSPI_DCR2_WRAPSIZE /*!< Wrap Size */
  16338. #define HSPI_DCR2_WRAPSIZE_0 XSPI_DCR2_WRAPSIZE_0 /*!< 0x00010000 */
  16339. #define HSPI_DCR2_WRAPSIZE_1 XSPI_DCR2_WRAPSIZE_1 /*!< 0x00020000 */
  16340. #define HSPI_DCR2_WRAPSIZE_2 XSPI_DCR2_WRAPSIZE_2 /*!< 0x00040000 */
  16341. /************* Bit definition for HSPI_DCR3 register *************************/
  16342. #define HSPI_DCR3_CSBOUND_Pos XSPI_DCR3_CSBOUND_Pos
  16343. #define HSPI_DCR3_CSBOUND_Msk XSPI_DCR3_CSBOUND_Msk /*!< 0x001F0000 */
  16344. #define HSPI_DCR3_CSBOUND XSPI_DCR3_CSBOUND /*!< Maximum transfer */
  16345. /************* Bit definition for HSPI_DCR4 register *************************/
  16346. #define HSPI_DCR4_REFRESH_Pos XSPI_DCR4_REFRESH_Pos
  16347. #define HSPI_DCR4_REFRESH_Msk XSPI_DCR4_REFRESH_Msk /*!< 0xFFFFFFFF */
  16348. #define HSPI_DCR4_REFRESH XSPI_DCR4_REFRESH /*!< Refresh rate */
  16349. /************* Bit definition for HSPI_SR register ***************************/
  16350. #define HSPI_SR_TEF_Pos XSPI_SR_TEF_Pos
  16351. #define HSPI_SR_TEF_Msk XSPI_SR_TEF_Msk /*!< 0x00000001 */
  16352. #define HSPI_SR_TEF XSPI_SR_TEF /*!< Transfer Error Flag */
  16353. #define HSPI_SR_TCF_Pos XSPI_SR_TCF_Pos
  16354. #define HSPI_SR_TCF_Msk XSPI_SR_TCF_Msk /*!< 0x00000002 */
  16355. #define HSPI_SR_TCF XSPI_SR_TCF /*!< Transfer Complete Flag */
  16356. #define HSPI_SR_FTF_Pos XSPI_SR_FTF_Pos
  16357. #define HSPI_SR_FTF_Msk XSPI_SR_FTF_Msk /*!< 0x00000004 */
  16358. #define HSPI_SR_FTF XSPI_SR_FTF /*!< FIFO Threshold Flag */
  16359. #define HSPI_SR_SMF_Pos XSPI_SR_SMF_Pos
  16360. #define HSPI_SR_SMF_Msk XSPI_SR_SMF_Msk /*!< 0x00000008 */
  16361. #define HSPI_SR_SMF XSPI_SR_SMF /*!< Status Match Flag */
  16362. #define HSPI_SR_TOF_Pos XSPI_SR_TOF_Pos
  16363. #define HSPI_SR_TOF_Msk XSPI_SR_TOF_Msk /*!< 0x00000010 */
  16364. #define HSPI_SR_TOF XSPI_SR_TOF /*!< Timeout Flag */
  16365. #define HSPI_SR_BUSY_Pos XSPI_SR_BUSY_Pos
  16366. #define HSPI_SR_BUSY_Msk XSPI_SR_BUSY_Msk /*!< 0x00000020 */
  16367. #define HSPI_SR_BUSY XSPI_SR_BUSY /*!< Busy */
  16368. #define HSPI_SR_FLEVEL_Pos XSPI_SR_FLEVEL_Pos
  16369. #define HSPI_SR_FLEVEL_Msk XSPI_SR_FLEVEL_Msk /*!< 0x00007F00 */
  16370. #define HSPI_SR_FLEVEL XSPI_SR_FLEVEL /*!< FIFO Level */
  16371. /************* Bit definition for HSPI_FCR register *************************/
  16372. #define HSPI_FCR_CTEF_Pos XSPI_FCR_CTEF_Pos
  16373. #define HSPI_FCR_CTEF_Msk XSPI_FCR_CTEF_Msk /*!< 0x00000001 */
  16374. #define HSPI_FCR_CTEF XSPI_FCR_CTEF /*!< Clear Transfer Error Flag */
  16375. #define HSPI_FCR_CTCF_Pos XSPI_FCR_CTCF_Pos
  16376. #define HSPI_FCR_CTCF_Msk XSPI_FCR_CTCF_Msk /*!< 0x00000002 */
  16377. #define HSPI_FCR_CTCF XSPI_FCR_CTCF /*!< Clear Transfer Complete Flag */
  16378. #define HSPI_FCR_CSMF_Pos XSPI_FCR_CSMF_Pos
  16379. #define HSPI_FCR_CSMF_Msk XSPI_FCR_CSMF_Msk /*!< 0x00000008 */
  16380. #define HSPI_FCR_CSMF XSPI_FCR_CSMF /*!< Clear Status Match Flag */
  16381. #define HSPI_FCR_CTOF_Pos XSPI_FCR_CTOF_Pos
  16382. #define HSPI_FCR_CTOF_Msk XSPI_FCR_CTOF_Msk /*!< 0x00000010 */
  16383. #define HSPI_FCR_CTOF XSPI_FCR_CTOF /*!< Clear Timeout Flag */
  16384. /************* Bit definition for HSPI_DLR register *************************/
  16385. #define HSPI_DLR_DL_Pos XSPI_DLR_DL_Pos
  16386. #define HSPI_DLR_DL_Msk XSPI_DLR_DL_Msk /*!< 0xFFFFFFFF */
  16387. #define HSPI_DLR_DL XSPI_DLR_DL /*!< Data Length */
  16388. /************* Bit definition for HSPI_AR register *************************/
  16389. #define HSPI_AR_ADDRESS_Pos XSPI_AR_ADDRESS_Pos
  16390. #define HSPI_AR_ADDRESS_Msk XSPI_AR_ADDRESS_Msk /*!< 0xFFFFFFFF */
  16391. #define HSPI_AR_ADDRESS XSPI_AR_ADDRESS /*!< Address */
  16392. /************* Bit definition for HSPI_DR register *************************/
  16393. #define HSPI_DR_DATA_Pos XSPI_DR_DATA_Pos
  16394. #define HSPI_DR_DATA_Msk XSPI_DR_DATA_Msk /*!< 0xFFFFFFFF */
  16395. #define HSPI_DR_DATA XSPI_DR_DATA /*!< Data */
  16396. /************ Bit definition for HSPI_PSMKR register ***********************/
  16397. #define HSPI_PSMKR_MASK_Pos XSPI_PSMKR_MASK_Pos
  16398. #define HSPI_PSMKR_MASK_Msk XSPI_PSMKR_MASK_Msk /*!< 0xFFFFFFFF */
  16399. #define HSPI_PSMKR_MASK XSPI_PSMKR_MASK /*!< Status mask */
  16400. /************ Bit definition for HSPI_PSMAR register ***********************/
  16401. #define HSPI_PSMAR_MATCH_Pos XSPI_PSMAR_MATCH_Pos
  16402. #define HSPI_PSMAR_MATCH_Msk XSPI_PSMAR_MATCH_Msk /*!< 0xFFFFFFFF */
  16403. #define HSPI_PSMAR_MATCH XSPI_PSMAR_MATCH /*!< Status match */
  16404. /************* Bit definition for HSPI_PIR register ************************/
  16405. #define HSPI_PIR_INTERVAL_Pos XSPI_PIR_INTERVAL_Pos
  16406. #define HSPI_PIR_INTERVAL_Msk XSPI_PIR_INTERVAL_Msk /*!< 0x0000FFFF */
  16407. #define HSPI_PIR_INTERVAL XSPI_PIR_INTERVAL /*!< Polling Interval */
  16408. /************* Bit definition for HSPI_CCR register ************************/
  16409. #define HSPI_CCR_IMODE_Pos XSPI_CCR_IMODE_Pos
  16410. #define HSPI_CCR_IMODE_Msk XSPI_CCR_IMODE_Msk /*!< 0x00000007 */
  16411. #define HSPI_CCR_IMODE XSPI_CCR_IMODE /*!< Instruction Mode */
  16412. #define HSPI_CCR_IMODE_0 XSPI_CCR_IMODE_0 /*!< 0x00000001 */
  16413. #define HSPI_CCR_IMODE_1 XSPI_CCR_IMODE_1 /*!< 0x00000002 */
  16414. #define HSPI_CCR_IMODE_2 XSPI_CCR_IMODE_2 /*!< 0x00000004 */
  16415. #define HSPI_CCR_IDTR_Pos XSPI_CCR_IDTR_Pos
  16416. #define HSPI_CCR_IDTR_Msk XSPI_CCR_IDTR_Msk /*!< 0x00000008 */
  16417. #define HSPI_CCR_IDTR XSPI_CCR_IDTR /*!< Instruction Double Transfer Rate */
  16418. #define HSPI_CCR_ISIZE_Pos XSPI_CCR_ISIZE_Pos
  16419. #define HSPI_CCR_ISIZE_Msk XSPI_CCR_ISIZE_Msk /*!< 0x00000030 */
  16420. #define HSPI_CCR_ISIZE XSPI_CCR_ISIZE /*!< Instruction Size */
  16421. #define HSPI_CCR_ISIZE_0 XSPI_CCR_ISIZE_0 /*!< 0x00000010 */
  16422. #define HSPI_CCR_ISIZE_1 XSPI_CCR_ISIZE_1 /*!< 0x00000020 */
  16423. #define HSPI_CCR_ADMODE_Pos XSPI_CCR_ADMODE_Pos
  16424. #define HSPI_CCR_ADMODE_Msk XSPI_CCR_ADMODE_Msk /*!< 0x00000700 */
  16425. #define HSPI_CCR_ADMODE XSPI_CCR_ADMODE /*!< Address Mode */
  16426. #define HSPI_CCR_ADMODE_0 XSPI_CCR_ADMODE_0 /*!< 0x00000100 */
  16427. #define HSPI_CCR_ADMODE_1 XSPI_CCR_ADMODE_1 /*!< 0x00000200 */
  16428. #define HSPI_CCR_ADMODE_2 XSPI_CCR_ADMODE_2 /*!< 0x00000400 */
  16429. #define HSPI_CCR_ADDTR_Pos XSPI_CCR_ADDTR_Pos
  16430. #define HSPI_CCR_ADDTR_Msk XSPI_CCR_ADDTR_Msk /*!< 0x00000800 */
  16431. #define HSPI_CCR_ADDTR XSPI_CCR_ADDTR /*!< Address Double Transfer Rate */
  16432. #define HSPI_CCR_ADSIZE_Pos XSPI_CCR_ADSIZE_Pos
  16433. #define HSPI_CCR_ADSIZE_Msk XSPI_CCR_ADSIZE_Msk /*!< 0x00003000 */
  16434. #define HSPI_CCR_ADSIZE XSPI_CCR_ADSIZE /*!< Address Size */
  16435. #define HSPI_CCR_ADSIZE_0 XSPI_CCR_ADSIZE_0 /*!< 0x00001000 */
  16436. #define HSPI_CCR_ADSIZE_1 XSPI_CCR_ADSIZE_1 /*!< 0x00002000 */
  16437. #define HSPI_CCR_ABMODE_Pos XSPI_CCR_ABMODE_Pos
  16438. #define HSPI_CCR_ABMODE_Msk XSPI_CCR_ABMODE_Msk /*!< 0x00070000 */
  16439. #define HSPI_CCR_ABMODE XSPI_CCR_ABMODE /*!< Alternate Bytes Mode */
  16440. #define HSPI_CCR_ABMODE_0 XSPI_CCR_ABMODE_0 /*!< 0x00010000 */
  16441. #define HSPI_CCR_ABMODE_1 XSPI_CCR_ABMODE_1 /*!< 0x00020000 */
  16442. #define HSPI_CCR_ABMODE_2 XSPI_CCR_ABMODE_2 /*!< 0x00040000 */
  16443. #define HSPI_CCR_ABDTR_Pos XSPI_CCR_ABDTR_Pos
  16444. #define HSPI_CCR_ABDTR_Msk XSPI_CCR_ABDTR_Msk /*!< 0x00080000 */
  16445. #define HSPI_CCR_ABDTR XSPI_CCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16446. #define HSPI_CCR_ABSIZE_Pos XSPI_CCR_ABSIZE_Pos
  16447. #define HSPI_CCR_ABSIZE_Msk XSPI_CCR_ABSIZE_Msk /*!< 0x00300000 */
  16448. #define HSPI_CCR_ABSIZE XSPI_CCR_ABSIZE /*!< Alternate Bytes Size */
  16449. #define HSPI_CCR_ABSIZE_0 XSPI_CCR_ABSIZE_0 /*!< 0x00100000 */
  16450. #define HSPI_CCR_ABSIZE_1 XSPI_CCR_ABSIZE_1 /*!< 0x00200000 */
  16451. #define HSPI_CCR_DMODE_Pos XSPI_CCR_DMODE_Pos
  16452. #define HSPI_CCR_DMODE_Msk XSPI_CCR_DMODE_Msk /*!< 0x07000000 */
  16453. #define HSPI_CCR_DMODE XSPI_CCR_DMODE /*!< Data Mode */
  16454. #define HSPI_CCR_DMODE_0 XSPI_CCR_DMODE_0 /*!< 0x01000000 */
  16455. #define HSPI_CCR_DMODE_1 XSPI_CCR_DMODE_1 /*!< 0x02000000 */
  16456. #define HSPI_CCR_DMODE_2 XSPI_CCR_DMODE_2 /*!< 0x04000000 */
  16457. #define HSPI_CCR_DDTR_Pos XSPI_CCR_DDTR_Pos
  16458. #define HSPI_CCR_DDTR_Msk XSPI_CCR_DDTR_Msk /*!< 0x08000000 */
  16459. #define HSPI_CCR_DDTR XSPI_CCR_DDTR /*!< Data Double Transfer Rate */
  16460. #define HSPI_CCR_DQSE_Pos XSPI_CCR_DQSE_Pos
  16461. #define HSPI_CCR_DQSE_Msk XSPI_CCR_DQSE_Msk /*!< 0x20000000 */
  16462. #define HSPI_CCR_DQSE XSPI_CCR_DQSE /*!< DQS Enable */
  16463. #define HSPI_CCR_SIOO_Pos XSPI_CCR_SIOO_Pos
  16464. #define HSPI_CCR_SIOO_Msk XSPI_CCR_SIOO_Msk /*!< 0x80000000 */
  16465. #define HSPI_CCR_SIOO XSPI_CCR_SIOO /*!< Send Instruction Only Once Mode */
  16466. /************* Bit definition for HSPI_TCR register *************************/
  16467. #define HSPI_TCR_DCYC_Pos XSPI_TCR_DCYC_Pos
  16468. #define HSPI_TCR_DCYC_Msk XSPI_TCR_DCYC_Msk /*!< 0x0000001F */
  16469. #define HSPI_TCR_DCYC XSPI_TCR_DCYC /*!< Number of Dummy Cycles */
  16470. #define HSPI_TCR_DHQC_Pos XSPI_TCR_DHQC_Pos
  16471. #define HSPI_TCR_DHQC_Msk XSPI_TCR_DHQC_Msk /*!< 0x10000000 */
  16472. #define HSPI_TCR_DHQC XSPI_TCR_DHQC /*!< Delay Hold Quarter Cycle */
  16473. #define HSPI_TCR_SSHIFT_Pos XSPI_TCR_SSHIFT_Pos
  16474. #define HSPI_TCR_SSHIFT_Msk XSPI_TCR_SSHIFT_Msk /*!< 0x40000000 */
  16475. #define HSPI_TCR_SSHIFT XSPI_TCR_SSHIFT /*!< Sample Shift */
  16476. /************* Bit definition for HSPI_IR register **************************/
  16477. #define HSPI_IR_INSTRUCTION_Pos XSPI_IR_INSTRUCTION_Pos
  16478. #define HSPI_IR_INSTRUCTION_Msk XSPI_IR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16479. #define HSPI_IR_INSTRUCTION XSPI_IR_INSTRUCTION /*!< Instruction */
  16480. /************* Bit definition for HSPI_ABR register *************************/
  16481. #define HSPI_ABR_ALTERNATE_Pos XSPI_ABR_ALTERNATE_Pos
  16482. #define HSPI_ABR_ALTERNATE_Msk XSPI_ABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16483. #define HSPI_ABR_ALTERNATE XSPI_ABR_ALTERNATE /*!< Alternate Bytes */
  16484. /************* Bit definition for HSPI_LPTR register ************************/
  16485. #define HSPI_LPTR_TIMEOUT_Pos XSPI_LPTR_TIMEOUT_Pos
  16486. #define HSPI_LPTR_TIMEOUT_Msk XSPI_LPTR_TIMEOUT_Msk /*!< 0x0000FFFF */
  16487. #define HSPI_LPTR_TIMEOUT XSPI_LPTR_TIMEOUT /*!< Timeout period */
  16488. /************ Bit definition for HSPI_WPCCR register ************************/
  16489. #define HSPI_WPCCR_IMODE_Pos XSPI_WPCCR_IMODE_Pos
  16490. #define HSPI_WPCCR_IMODE_Msk XSPI_WPCCR_IMODE_Msk /*!< 0x00000007 */
  16491. #define HSPI_WPCCR_IMODE XSPI_WPCCR_IMODE /*!< Instruction Mode */
  16492. #define HSPI_WPCCR_IMODE_0 XSPI_WPCCR_IMODE_0 /*!< 0x00000001 */
  16493. #define HSPI_WPCCR_IMODE_1 XSPI_WPCCR_IMODE_1 /*!< 0x00000002 */
  16494. #define HSPI_WPCCR_IMODE_2 XSPI_WPCCR_IMODE_2 /*!< 0x00000004 */
  16495. #define HSPI_WPCCR_IDTR_Pos XSPI_WPCCR_IDTR_Pos
  16496. #define HSPI_WPCCR_IDTR_Msk XSPI_WPCCR_IDTR_Msk /*!< 0x00000008 */
  16497. #define HSPI_WPCCR_IDTR XSPI_WPCCR_IDTR /*!< Instruction Double Transfer Rate */
  16498. #define HSPI_WPCCR_ISIZE_Pos XSPI_WPCCR_ISIZE_Pos
  16499. #define HSPI_WPCCR_ISIZE_Msk XSPI_WPCCR_ISIZE_Msk /*!< 0x00000030 */
  16500. #define HSPI_WPCCR_ISIZE XSPI_WPCCR_ISIZE /*!< Instruction Size */
  16501. #define HSPI_WPCCR_ISIZE_0 XSPI_WPCCR_ISIZE_0 /*!< 0x00000010 */
  16502. #define HSPI_WPCCR_ISIZE_1 XSPI_WPCCR_ISIZE_1 /*!< 0x00000020 */
  16503. #define HSPI_WPCCR_ADMODE_Pos XSPI_WPCCR_ADMODE_Pos
  16504. #define HSPI_WPCCR_ADMODE_Msk XSPI_WPCCR_ADMODE_Msk /*!< 0x00000700 */
  16505. #define HSPI_WPCCR_ADMODE XSPI_WPCCR_ADMODE /*!< Address Mode */
  16506. #define HSPI_WPCCR_ADMODE_0 XSPI_WPCCR_ADMODE_0 /*!< 0x00000100 */
  16507. #define HSPI_WPCCR_ADMODE_1 XSPI_WPCCR_ADMODE_1 /*!< 0x00000200 */
  16508. #define HSPI_WPCCR_ADMODE_2 XSPI_WPCCR_ADMODE_2 /*!< 0x00000400 */
  16509. #define HSPI_WPCCR_ADDTR_Pos XSPI_WPCCR_ADDTR_Pos
  16510. #define HSPI_WPCCR_ADDTR_Msk XSPI_WPCCR_ADDTR_Msk /*!< 0x00000800 */
  16511. #define HSPI_WPCCR_ADDTR XSPI_WPCCR_ADDTR /*!< Address Double Transfer Rate */
  16512. #define HSPI_WPCCR_ADSIZE_Pos XSPI_WPCCR_ADSIZE_Pos
  16513. #define HSPI_WPCCR_ADSIZE_Msk XSPI_WPCCR_ADSIZE_Msk /*!< 0x00003000 */
  16514. #define HSPI_WPCCR_ADSIZE XSPI_WPCCR_ADSIZE /*!< Address Size */
  16515. #define HSPI_WPCCR_ADSIZE_0 XSPI_WPCCR_ADSIZE_0 /*!< 0x00001000 */
  16516. #define HSPI_WPCCR_ADSIZE_1 XSPI_WPCCR_ADSIZE_1 /*!< 0x00002000 */
  16517. #define HSPI_WPCCR_ABMODE_Pos XSPI_WPCCR_ABMODE_Pos
  16518. #define HSPI_WPCCR_ABMODE_Msk XSPI_WPCCR_ABMODE_Msk /*!< 0x00070000 */
  16519. #define HSPI_WPCCR_ABMODE XSPI_WPCCR_ABMODE /*!< Alternate Bytes Mode */
  16520. #define HSPI_WPCCR_ABMODE_0 XSPI_WPCCR_ABMODE_0 /*!< 0x00010000 */
  16521. #define HSPI_WPCCR_ABMODE_1 XSPI_WPCCR_ABMODE_1 /*!< 0x00020000 */
  16522. #define HSPI_WPCCR_ABMODE_2 XSPI_WPCCR_ABMODE_2 /*!< 0x00040000 */
  16523. #define HSPI_WPCCR_ABDTR_Pos XSPI_WPCCR_ABDTR_Pos
  16524. #define HSPI_WPCCR_ABDTR_Msk XSPI_WPCCR_ABDTR_Msk /*!< 0x00080000 */
  16525. #define HSPI_WPCCR_ABDTR XSPI_WPCCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16526. #define HSPI_WPCCR_ABSIZE_Pos XSPI_WPCCR_ABSIZE_Pos
  16527. #define HSPI_WPCCR_ABSIZE_Msk XSPI_WPCCR_ABSIZE_Msk /*!< 0x00300000 */
  16528. #define HSPI_WPCCR_ABSIZE XSPI_WPCCR_ABSIZE /*!< Alternate Bytes Size */
  16529. #define HSPI_WPCCR_ABSIZE_0 XSPI_WPCCR_ABSIZE_0 /*!< 0x00100000 */
  16530. #define HSPI_WPCCR_ABSIZE_1 XSPI_WPCCR_ABSIZE_1 /*!< 0x00200000 */
  16531. #define HSPI_WPCCR_DMODE_Pos XSPI_WPCCR_DMODE_Pos
  16532. #define HSPI_WPCCR_DMODE_Msk XSPI_WPCCR_DMODE_Msk /*!< 0x07000000 */
  16533. #define HSPI_WPCCR_DMODE XSPI_WPCCR_DMODE /*!< Data Mode */
  16534. #define HSPI_WPCCR_DMODE_0 XSPI_WPCCR_DMODE_0 /*!< 0x01000000 */
  16535. #define HSPI_WPCCR_DMODE_1 XSPI_WPCCR_DMODE_1 /*!< 0x02000000 */
  16536. #define HSPI_WPCCR_DMODE_2 XSPI_WPCCR_DMODE_2 /*!< 0x04000000 */
  16537. #define HSPI_WPCCR_DDTR_Pos XSPI_WPCCR_DDTR_Pos
  16538. #define HSPI_WPCCR_DDTR_Msk XSPI_WPCCR_DDTR_Msk /*!< 0x08000000 */
  16539. #define HSPI_WPCCR_DDTR XSPI_WPCCR_DDTR /*!< Data Double Transfer Rate */
  16540. #define HSPI_WPCCR_DQSE_Pos XSPI_WPCCR_DQSE_Pos
  16541. #define HSPI_WPCCR_DQSE_Msk XSPI_WPCCR_DQSE_Msk /*!< 0x20000000 */
  16542. #define HSPI_WPCCR_DQSE XSPI_WPCCR_DQSE /*!< DQS Enable */
  16543. /************ Bit definition for HSPI_WPTCR register ************************/
  16544. #define HSPI_WPTCR_DCYC_Pos XSPI_WPTCR_DCYC_Pos
  16545. #define HSPI_WPTCR_DCYC_Msk XSPI_WPTCR_DCYC_Msk /*!< 0x0000001F */
  16546. #define HSPI_WPTCR_DCYC XSPI_WPTCR_DCYC /*!< Number of Dummy Cycles */
  16547. #define HSPI_WPTCR_DHQC_Pos XSPI_WPTCR_DHQC_Pos
  16548. #define HSPI_WPTCR_DHQC_Msk XSPI_WPTCR_DHQC_Msk /*!< 0x10000000 */
  16549. #define HSPI_WPTCR_DHQC XSPI_WPTCR_DHQC /*!< Delay Hold Quarter Cycle */
  16550. #define HSPI_WPTCR_SSHIFT_Pos XSPI_WPTCR_SSHIFT_Pos
  16551. #define HSPI_WPTCR_SSHIFT_Msk XSPI_WPTCR_SSHIFT_Msk /*!< 0x40000000 */
  16552. #define HSPI_WPTCR_SSHIFT XSPI_WPTCR_SSHIFT /*!< Sample Shift */
  16553. /************* Bit definition for HSPI_WPIR register *************************/
  16554. #define HSPI_WPIR_INSTRUCTION_Pos XSPI_WPIR_INSTRUCTION_Pos
  16555. #define HSPI_WPIR_INSTRUCTION_Msk XSPI_WPIR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16556. #define HSPI_WPIR_INSTRUCTION XSPI_WPIR_INSTRUCTION /*!< Instruction */
  16557. /************* Bit definition for HSPI_WPABR register *************************/
  16558. #define HSPI_WPABR_ALTERNATE_Pos XSPI_WPABR_ALTERNATE_Pos
  16559. #define HSPI_WPABR_ALTERNATE_Msk XSPI_WPABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16560. #define HSPI_WPABR_ALTERNATE XSPI_WPABR_ALTERNATE /*!< Alternate Bytes */
  16561. /************* Bit definition for HSPI_WCCR register **************************/
  16562. #define HSPI_WCCR_IMODE_Pos XSPI_WCCR_IMODE_Pos
  16563. #define HSPI_WCCR_IMODE_Msk XSPI_WCCR_IMODE_Msk /*!< 0x00000007 */
  16564. #define HSPI_WCCR_IMODE XSPI_WCCR_IMODE /*!< Instruction Mode */
  16565. #define HSPI_WCCR_IMODE_0 XSPI_WCCR_IMODE_0 /*!< 0x00000001 */
  16566. #define HSPI_WCCR_IMODE_1 XSPI_WCCR_IMODE_1 /*!< 0x00000002 */
  16567. #define HSPI_WCCR_IMODE_2 XSPI_WCCR_IMODE_2 /*!< 0x00000004 */
  16568. #define HSPI_WCCR_IDTR_Pos XSPI_WCCR_IDTR_Pos
  16569. #define HSPI_WCCR_IDTR_Msk XSPI_WCCR_IDTR_Msk /*!< 0x00000008 */
  16570. #define HSPI_WCCR_IDTR XSPI_WCCR_IDTR /*!< Instruction Double Transfer Rate */
  16571. #define HSPI_WCCR_ISIZE_Pos XSPI_WCCR_ISIZE_Pos
  16572. #define HSPI_WCCR_ISIZE_Msk XSPI_WCCR_ISIZE_Msk /*!< 0x00000030 */
  16573. #define HSPI_WCCR_ISIZE XSPI_WCCR_ISIZE /*!< Instruction Size */
  16574. #define HSPI_WCCR_ISIZE_0 XSPI_WCCR_ISIZE_0 /*!< 0x00000010 */
  16575. #define HSPI_WCCR_ISIZE_1 XSPI_WCCR_ISIZE_1 /*!< 0x00000020 */
  16576. #define HSPI_WCCR_ADMODE_Pos XSPI_WCCR_ADMODE_Pos
  16577. #define HSPI_WCCR_ADMODE_Msk XSPI_WCCR_ADMODE_Msk /*!< 0x00000700 */
  16578. #define HSPI_WCCR_ADMODE XSPI_WCCR_ADMODE /*!< Address Mode */
  16579. #define HSPI_WCCR_ADMODE_0 XSPI_WCCR_ADMODE_0 /*!< 0x00000100 */
  16580. #define HSPI_WCCR_ADMODE_1 XSPI_WCCR_ADMODE_1 /*!< 0x00000200 */
  16581. #define HSPI_WCCR_ADMODE_2 XSPI_WCCR_ADMODE_2 /*!< 0x00000400 */
  16582. #define HSPI_WCCR_ADDTR_Pos XSPI_WCCR_ADDTR_Pos
  16583. #define HSPI_WCCR_ADDTR_Msk XSPI_WCCR_ADDTR_Msk /*!< 0x00000800 */
  16584. #define HSPI_WCCR_ADDTR XSPI_WCCR_ADDTR /*!< Address Double Transfer Rate */
  16585. #define HSPI_WCCR_ADSIZE_Pos XSPI_WCCR_ADSIZE_Pos
  16586. #define HSPI_WCCR_ADSIZE_Msk XSPI_WCCR_ADSIZE_Msk /*!< 0x00003000 */
  16587. #define HSPI_WCCR_ADSIZE XSPI_WCCR_ADSIZE /*!< Address Size */
  16588. #define HSPI_WCCR_ADSIZE_0 XSPI_WCCR_ADSIZE_0 /*!< 0x00001000 */
  16589. #define HSPI_WCCR_ADSIZE_1 XSPI_WCCR_ADSIZE_1 /*!< 0x00002000 */
  16590. #define HSPI_WCCR_ABMODE_Pos XSPI_WCCR_ABMODE_Pos
  16591. #define HSPI_WCCR_ABMODE_Msk XSPI_WCCR_ABMODE_Msk /*!< 0x00070000 */
  16592. #define HSPI_WCCR_ABMODE XSPI_WCCR_ABMODE /*!< Alternate Bytes Mode */
  16593. #define HSPI_WCCR_ABMODE_0 XSPI_WCCR_ABMODE_0 /*!< 0x00010000 */
  16594. #define HSPI_WCCR_ABMODE_1 XSPI_WCCR_ABMODE_1 /*!< 0x00020000 */
  16595. #define HSPI_WCCR_ABMODE_2 XSPI_WCCR_ABMODE_2 /*!< 0x00040000 */
  16596. #define HSPI_WCCR_ABDTR_Pos XSPI_WCCR_ABDTR_Pos
  16597. #define HSPI_WCCR_ABDTR_Msk XSPI_WCCR_ABDTR_Msk /*!< 0x00080000 */
  16598. #define HSPI_WCCR_ABDTR XSPI_WCCR_ABDTR /*!< Alternate Bytes Double Transfer Rate */
  16599. #define HSPI_WCCR_ABSIZE_Pos XSPI_WCCR_ABSIZE_Pos
  16600. #define HSPI_WCCR_ABSIZE_Msk XSPI_WCCR_ABSIZE_Msk /*!< 0x00300000 */
  16601. #define HSPI_WCCR_ABSIZE XSPI_WCCR_ABSIZE /*!< Alternate Bytes Size */
  16602. #define HSPI_WCCR_ABSIZE_0 XSPI_WCCR_ABSIZE_0 /*!< 0x00100000 */
  16603. #define HSPI_WCCR_ABSIZE_1 XSPI_WCCR_ABSIZE_1 /*!< 0x00200000 */
  16604. #define HSPI_WCCR_DMODE_Pos XSPI_WCCR_DMODE_Pos
  16605. #define HSPI_WCCR_DMODE_Msk XSPI_WCCR_DMODE_Msk /*!< 0x07000000 */
  16606. #define HSPI_WCCR_DMODE XSPI_WCCR_DMODE /*!< Data Mode */
  16607. #define HSPI_WCCR_DMODE_0 XSPI_WCCR_DMODE_0 /*!< 0x01000000 */
  16608. #define HSPI_WCCR_DMODE_1 XSPI_WCCR_DMODE_1 /*!< 0x02000000 */
  16609. #define HSPI_WCCR_DMODE_2 XSPI_WCCR_DMODE_2 /*!< 0x04000000 */
  16610. #define HSPI_WCCR_DDTR_Pos XSPI_WCCR_DDTR_Pos
  16611. #define HSPI_WCCR_DDTR_Msk XSPI_WCCR_DDTR_Msk /*!< 0x08000000 */
  16612. #define HSPI_WCCR_DDTR XSPI_WCCR_DDTR /*!< Data Double Transfer Rate */
  16613. #define HSPI_WCCR_DQSE_Pos XSPI_WCCR_DQSE_Pos
  16614. #define HSPI_WCCR_DQSE_Msk XSPI_WCCR_DQSE_Msk /*!< 0x20000000 */
  16615. #define HSPI_WCCR_DQSE XSPI_WCCR_DQSE /*!< DQS Enable */
  16616. /************* Bit definition for HSPI_WTCR register *************************/
  16617. #define HSPI_WTCR_DCYC_Pos XSPI_WTCR_DCYC_Pos
  16618. #define HSPI_WTCR_DCYC_Msk XSPI_WTCR_DCYC_Msk /*!< 0x0000001F */
  16619. #define HSPI_WTCR_DCYC XSPI_WTCR_DCYC /*!< Number of Dummy Cycles */
  16620. /************* Bit definition for HSPI_WIR register **************************/
  16621. #define HSPI_WIR_INSTRUCTION_Pos XSPI_WIR_INSTRUCTION_Pos
  16622. #define HSPI_WIR_INSTRUCTION_Msk XSPI_WIR_INSTRUCTION_Msk /*!< 0xFFFFFFFF */
  16623. #define HSPI_WIR_INSTRUCTION XSPI_WIR_INSTRUCTION /*!< Instruction */
  16624. /************* Bit definition for HSPI_WABR register *************************/
  16625. #define HSPI_WABR_ALTERNATE_Pos XSPI_WABR_ALTERNATE_Pos
  16626. #define HSPI_WABR_ALTERNATE_Msk XSPI_WABR_ALTERNATE_Msk /*!< 0xFFFFFFFF */
  16627. #define HSPI_WABR_ALTERNATE XSPI_WABR_ALTERNATE /*!< Alternate Bytes */
  16628. /************* Bit definition for HSPI_HLCR register *************************/
  16629. #define HSPI_HLCR_LM_Pos XSPI_HLCR_LM_Pos
  16630. #define HSPI_HLCR_LM_Msk XSPI_HLCR_LM_Msk /*!< 0x00000001 */
  16631. #define HSPI_HLCR_LM XSPI_HLCR_LM /*!< Latency Mode */
  16632. #define HSPI_HLCR_WZL_Pos XSPI_HLCR_WZL_Pos
  16633. #define HSPI_HLCR_WZL_Msk XSPI_HLCR_WZL_Msk /*!< 0x00000002 */
  16634. #define HSPI_HLCR_WZL XSPI_HLCR_WZL /*!< Write Zero Latency */
  16635. #define HSPI_HLCR_TACC_Pos XSPI_HLCR_TACC_Pos
  16636. #define HSPI_HLCR_TACC_Msk XSPI_HLCR_TACC_Msk /*!< 0x0000FF00 */
  16637. #define HSPI_HLCR_TACC XSPI_HLCR_TACC /*!< Access Time */
  16638. #define HSPI_HLCR_TRWR_Pos XSPI_HLCR_TRWR_Pos
  16639. #define HSPI_HLCR_TRWR_Msk XSPI_HLCR_TRWR_Msk /*!< 0x00FF0000 */
  16640. #define HSPI_HLCR_TRWR XSPI_HLCR_TRWR /*!< Read Write Recovery Time */
  16641. /************* Bit definition for HSPI_CALFCR register ***********************/
  16642. #define HSPI_CALFCR_FINE_Pos XSPI_HSPI_CALFCR_FINE_Pos
  16643. #define HSPI_CALFCR_FINE_Msk XSPI_HSPI_CALFCR_FINE_Msk /*!< 0x0000007F */
  16644. #define HSPI_CALFCR_FINE XSPI_HSPI_CALFCR_FINE /*!< Fine Calibration */
  16645. #define HSPI_CALFCR_COARSE_Pos XSPI_HSPI_CALFCR_COARSE_Pos
  16646. #define HSPI_CALFCR_COARSE_Msk XSPI_HSPI_CALFCR_COARSE_Msk /*!< 0x001F0000 */
  16647. #define HSPI_CALFCR_COARSE XSPI_HSPI_CALFCR_COARSE /*!< Coarse Calibration */
  16648. #define HSPI_CALFCR_CALMAX_Pos XSPI_HSPI_CALFCR_CALMAX_Pos
  16649. #define HSPI_CALFCR_CALMAX_Msk XSPI_HSPI_CALFCR_CALMAX_Msk /*!< 0x80000000 */
  16650. #define HSPI_CALFCR_CALMAX XSPI_HSPI_CALFCR_CALMAX /*!< Max Value */
  16651. /************* Bit definition for HSPI_CALMR register ***********************/
  16652. #define HSPI_CALMR_FINE_Pos XSPI_HSPI_CALMR_FINE_Pos
  16653. #define HSPI_CALMR_FINE_Msk XSPI_HSPI_CALMR_FINE_Msk /*!< 0x0000007F */
  16654. #define HSPI_CALMR_FINE XSPI_HSPI_CALMR_FINE /*!< Fine Calibration */
  16655. #define HSPI_CALMR_COARSE_Pos XSPI_HSPI_CALMR_COARSE_Pos
  16656. #define HSPI_CALMR_COARSE_Msk XSPI_HSPI_CALMR_COARSE_Msk /*!< 0x001F0000 */
  16657. #define HSPI_CALMR_COARSE XSPI_HSPI_CALMR_COARSE /*!< Coarse Calibration */
  16658. /************* Bit definition for HSPI_CALSOR register ***********************/
  16659. #define HSPI_CALSOR_FINE_Pos XSPI_HSPI_CALSOR_FINE_Pos
  16660. #define HSPI_CALSOR_FINE_Msk XSPI_HSPI_CALSOR_FINE_Msk /*!< 0x0000007F */
  16661. #define HSPI_CALSOR_FINE XSPI_HSPI_CALSOR_FINE /*!< Fine Calibration */
  16662. #define HSPI_CALSOR_COARSE_Pos XSPI_HSPI_CALSOR_COARSE_Pos
  16663. #define HSPI_CALSOR_COARSE_Msk XSPI_HSPI_CALSOR_COARSE_Msk /*!< 0x001F0000 */
  16664. #define HSPI_CALSOR_COARSE XSPI_HSPI_CALSOR_COARSE /*!< Coarse Calibration */
  16665. /************* Bit definition for HSPI_CALSIR register ***********************/
  16666. #define HSPI_CALSIR_FINE_Pos XSPI_HSPI_CALSIR_FINE_Pos
  16667. #define HSPI_CALSIR_FINE_Msk XSPI_HSPI_CALSIR_FINE_Msk /*!< 0x0000007F */
  16668. #define HSPI_CALSIR_FINE XSPI_HSPI_CALSIR_FINE /*!< Fine Calibration */
  16669. #define HSPI_CALSIR_COARSE_Pos XSPI_HSPI_CALSIR_COARSE_Pos
  16670. #define HSPI_CALSIR_COARSE_Msk XSPI_HSPI_CALSIR_COARSE_Msk /*!< 0x001F0000 */
  16671. #define HSPI_CALSIR_COARSE XSPI_HSPI_CALSIR_COARSE /*!< Coarse Calibration */
  16672. /******************************************************************************/
  16673. /* */
  16674. /* XSPIM (OCTOSPIM) */
  16675. /* */
  16676. /******************************************************************************/
  16677. /*************** Bit definition for XSPIM_CR register ********************/
  16678. #define XSPIM_CR_MUXEN_Pos (0U)
  16679. #define XSPIM_CR_MUXEN_Msk (0x1UL << XSPIM_CR_MUXEN_Pos) /*!< 0x00000001 */
  16680. #define XSPIM_CR_MUXEN XSPIM_CR_MUXEN_Msk /*!< Multiplexed Mode Enable */
  16681. #define XSPIM_CR_REQ2ACK_TIME_Pos (16U)
  16682. #define XSPIM_CR_REQ2ACK_TIME_Msk (0xFFUL << XSPIM_CR_REQ2ACK_TIME_Pos) /*!< 0x00FF0000 */
  16683. #define XSPIM_CR_REQ2ACK_TIME XSPIM_CR_REQ2ACK_TIME_Msk /*!< REQ to ACK Time */
  16684. /*************** Bit definition for XSPIM_PCR register *****************/
  16685. #define XSPIM_PCR_CLKEN_Pos (0U)
  16686. #define XSPIM_PCR_CLKEN_Msk (0x1UL << XSPIM_PCR_CLKEN_Pos) /*!< 0x00000001 */
  16687. #define XSPIM_PCR_CLKEN XSPIM_PCR_CLKEN_Msk /*!< CLK/CLKn Enable for Port n */
  16688. #define XSPIM_PCR_CLKSRC_Pos (1U)
  16689. #define XSPIM_PCR_CLKSRC_Msk (0x1UL << XSPIM_PCR_CLKSRC_Pos) /*!< 0x00000002 */
  16690. #define XSPIM_PCR_CLKSRC XSPIM_PCR_CLKSRC_Msk /*!< CLK/CLKn Source for Port n*/
  16691. #define XSPIM_PCR_DQSEN_Pos (4U)
  16692. #define XSPIM_PCR_DQSEN_Msk (0x1UL << XSPIM_PCR_DQSEN_Pos) /*!< 0x00000010 */
  16693. #define XSPIM_PCR_DQSEN XSPIM_PCR_DQSEN_Msk /*!< DQS Enable for Port n */
  16694. #define XSPIM_PCR_DQSSRC_Pos (5U)
  16695. #define XSPIM_PCR_DQSSRC_Msk (0x1UL << XSPIM_PCR_DQSSRC_Pos) /*!< 0x00000020 */
  16696. #define XSPIM_PCR_DQSSRC XSPIM_PCR_DQSSRC_Msk /*!< DQS Source for Port n */
  16697. #define XSPIM_PCR_NCSEN_Pos (8U)
  16698. #define XSPIM_PCR_NCSEN_Msk (0x1UL << XSPIM_PCR_NCSEN_Pos) /*!< 0x00000100U */
  16699. #define XSPIM_PCR_NCSEN XSPIM_PCR_NCSEN_Msk /*!< nCS Enable for Port n*/
  16700. #define XSPIM_PCR_NCSSRC_Pos (9U)
  16701. #define XSPIM_PCR_NCSSRC_Msk (0x1UL << XSPIM_PCR_NCSSRC_Pos) /*!< 0x00000200U */
  16702. #define XSPIM_PCR_NCSSRC XSPIM_PCR_NCSSRC_Msk /*!< nCS Source for Port n */
  16703. #define XSPIM_PCR_IOLEN_Pos (16U)
  16704. #define XSPIM_PCR_IOLEN_Msk (0x1UL << XSPIM_PCR_IOLEN_Pos) /*!< 0x00010000U */
  16705. #define XSPIM_PCR_IOLEN XSPIM_PCR_IOLEN_Msk /*!< IO[3:0] Enable for Port n */
  16706. #define XSPIM_PCR_IOLSRC_Pos (17U)
  16707. #define XSPIM_PCR_IOLSRC_Msk (0x3UL << XSPIM_PCR_IOLSRC_Pos) /*!< 0x00060000U */
  16708. #define XSPIM_PCR_IOLSRC XSPIM_PCR_IOLSRC_Msk /*!< IO[3:0] Source for Port n */
  16709. #define XSPIM_PCR_IOLSRC_0 (0x1UL << XSPIM_PCR_IOLSRC_Pos) /*!< 0x00020000 */
  16710. #define XSPIM_PCR_IOLSRC_1 (0x2UL << XSPIM_PCR_IOLSRC_Pos) /*!< 0x00040000 */
  16711. #define XSPIM_PCR_IOHEN_Pos (24U)
  16712. #define XSPIM_PCR_IOHEN_Msk (0x1UL << XSPIM_PCR_IOHEN_Pos) /*!< 0x01000000U */
  16713. #define XSPIM_PCR_IOHEN XSPIM_PCR_IOHEN_Msk /*!< IO[7:4] Enable for Port n */
  16714. #define XSPIM_PCR_IOHSRC_Pos (25U)
  16715. #define XSPIM_PCR_IOHSRC_Msk (0x3UL << XSPIM_PCR_IOHSRC_Pos) /*!< 0x06000000U */
  16716. #define XSPIM_PCR_IOHSRC XSPIM_PCR_IOHSRC_Msk /*!< IO[7:4] Source for Port n */
  16717. #define XSPIM_PCR_IOHSRC_0 (0x1UL << XSPIM_PCR_IOHSRC_Pos) /*!< 0x02000000U */
  16718. #define XSPIM_PCR_IOHSRC_1 (0x2UL << XSPIM_PCR_IOHSRC_Pos) /*!< 0x04000000U */
  16719. /******************************************************************************/
  16720. /* */
  16721. /* OCTOSPIM */
  16722. /* */
  16723. /******************************************************************************/
  16724. /*************** Bit definition for OCTOSPIM_CR register ********************/
  16725. #define OCTOSPIM_CR_MUXEN_Pos XSPIM_CR_MUXEN_Pos
  16726. #define OCTOSPIM_CR_MUXEN_Msk XSPIM_CR_MUXEN_Msk /*!< 0x00000001 */
  16727. #define OCTOSPIM_CR_MUXEN XSPIM_CR_MUXEN /*!< Multiplexed Mode Enable */
  16728. #define OCTOSPIM_CR_REQ2ACK_TIME_Pos XSPIM_CR_REQ2ACK_TIME_Pos
  16729. #define OCTOSPIM_CR_REQ2ACK_TIME_Msk XSPIM_CR_REQ2ACK_TIME_Msk /*!< 0x00FF0000 */
  16730. #define OCTOSPIM_CR_REQ2ACK_TIME XSPIM_CR_REQ2ACK_TIME /*!< REQ to ACK Time */
  16731. /*************** Bit definition for OCTOSPIM_PCR register *****************/
  16732. #define OCTOSPIM_PCR_CLKEN_Pos XSPIM_PCR_CLKEN_Pos
  16733. #define OCTOSPIM_PCR_CLKEN_Msk XSPIM_PCR_CLKEN_Msk /*!< 0x00000001 */
  16734. #define OCTOSPIM_PCR_CLKEN XSPIM_PCR_CLKEN /*!< CLK/CLKn Enable for Port n */
  16735. #define OCTOSPIM_PCR_CLKSRC_Pos XSPIM_PCR_CLKSRC_Pos
  16736. #define OCTOSPIM_PCR_CLKSRC_Msk XSPIM_PCR_CLKSRC_Msk /*!< 0x00000002 */
  16737. #define OCTOSPIM_PCR_CLKSRC XSPIM_PCR_CLKSRC /*!< CLK/CLKn Source for Port n*/
  16738. #define OCTOSPIM_PCR_DQSEN_Pos XSPIM_PCR_DQSEN_Pos
  16739. #define OCTOSPIM_PCR_DQSEN_Msk XSPIM_PCR_DQSEN_Msk /*!< 0x00000010 */
  16740. #define OCTOSPIM_PCR_DQSEN XSPIM_PCR_DQSEN /*!< DQS Enable for Port n */
  16741. #define OCTOSPIM_PCR_DQSSRC_Pos XSPIM_PCR_DQSSRC_Pos
  16742. #define OCTOSPIM_PCR_DQSSRC_Msk XSPIM_PCR_DQSSRC_Msk /*!< 0x00000020 */
  16743. #define OCTOSPIM_PCR_DQSSRC XSPIM_PCR_DQSSRC /*!< DQS Source for Port n */
  16744. #define OCTOSPIM_PCR_NCSEN_Pos XSPIM_PCR_NCSEN_Pos
  16745. #define OCTOSPIM_PCR_NCSEN_Msk XSPIM_PCR_NCSEN_Msk /*!< 0x00000100U */
  16746. #define OCTOSPIM_PCR_NCSEN XSPIM_PCR_NCSEN /*!< nCS Enable for Port n*/
  16747. #define OCTOSPIM_PCR_NCSSRC_Pos XSPIM_PCR_NCSSRC_Pos
  16748. #define OCTOSPIM_PCR_NCSSRC_Msk XSPIM_PCR_NCSSRC_Msk /*!< 0x00000200U */
  16749. #define OCTOSPIM_PCR_NCSSRC XSPIM_PCR_NCSSRC /*!< nCS Source for Port n */
  16750. #define OCTOSPIM_PCR_IOLEN_Pos XSPIM_PCR_IOLEN_Pos
  16751. #define OCTOSPIM_PCR_IOLEN_Msk XSPIM_PCR_IOLEN_Msk /*!< 0x00010000U */
  16752. #define OCTOSPIM_PCR_IOLEN XSPIM_PCR_IOLEN /*!< IO[3:0] Enable for Port n */
  16753. #define OCTOSPIM_PCR_IOLSRC_Pos XSPIM_PCR_IOLSRC_Pos
  16754. #define OCTOSPIM_PCR_IOLSRC_Msk XSPIM_PCR_IOLSRC_Msk /*!< 0x00060000U */
  16755. #define OCTOSPIM_PCR_IOLSRC XSPIM_PCR_IOLSRC /*!< IO[3:0] Source for Port n */
  16756. #define OCTOSPIM_PCR_IOLSRC_0 XSPIM_PCR_IOLSRC_0 /*!< 0x00020000 */
  16757. #define OCTOSPIM_PCR_IOLSRC_1 XSPIM_PCR_IOLSRC_1 /*!< 0x00040000 */
  16758. #define OCTOSPIM_PCR_IOHEN_Pos XSPIM_PCR_IOHEN_Pos
  16759. #define OCTOSPIM_PCR_IOHEN_Msk XSPIM_PCR_IOHEN_Msk /*!< 0x01000000U */
  16760. #define OCTOSPIM_PCR_IOHEN XSPIM_PCR_IOHEN /*!< IO[7:4] Enable for Port n */
  16761. #define OCTOSPIM_PCR_IOHSRC_Pos XSPIM_PCR_IOHSRC_Pos
  16762. #define OCTOSPIM_PCR_IOHSRC_Msk XSPIM_PCR_IOHSRC_Msk /*!< 0x06000000U */
  16763. #define OCTOSPIM_PCR_IOHSRC XSPIM_PCR_IOHSRC /*!< IO[7:4] Source for Port n */
  16764. #define OCTOSPIM_PCR_IOHSRC_0 XSPIM_PCR_IOHSRC_0 /*!< 0x02000000U */
  16765. #define OCTOSPIM_PCR_IOHSRC_1 XSPIM_PCR_IOHSRC_1 /*!< 0x04000000U */
  16766. /******************************************************************************/
  16767. /* */
  16768. /* Delay Block Interface (DLYB) */
  16769. /* */
  16770. /******************************************************************************/
  16771. /******************* Bit definition for DLYB_CR register ********************/
  16772. #define DLYB_CR_DEN_Pos (0U)
  16773. #define DLYB_CR_DEN_Msk (0x1UL << DLYB_CR_DEN_Pos) /*!< 0x00000001 */
  16774. #define DLYB_CR_DEN DLYB_CR_DEN_Msk /*!<Delay Block enable */
  16775. #define DLYB_CR_SEN_Pos (1U)
  16776. #define DLYB_CR_SEN_Msk (0x1UL << DLYB_CR_SEN_Pos) /*!< 0x00000002 */
  16777. #define DLYB_CR_SEN DLYB_CR_SEN_Msk /*!<Sampler length enable */
  16778. /******************* Bit definition for DLYB_CFGR register ********************/
  16779. #define DLYB_CFGR_SEL_Pos (0U)
  16780. #define DLYB_CFGR_SEL_Msk (0xFUL << DLYB_CFGR_SEL_Pos) /*!< 0x0000000F */
  16781. #define DLYB_CFGR_SEL DLYB_CFGR_SEL_Msk /*!<Select the phase for the Output clock[3:0] */
  16782. #define DLYB_CFGR_SEL_0 (0x1UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000001 */
  16783. #define DLYB_CFGR_SEL_1 (0x2UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000002 */
  16784. #define DLYB_CFGR_SEL_2 (0x3UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000003 */
  16785. #define DLYB_CFGR_SEL_3 (0x8UL << DLYB_CFGR_SEL_Pos) /*!< 0x00000008 */
  16786. #define DLYB_CFGR_UNIT_Pos (8U)
  16787. #define DLYB_CFGR_UNIT_Msk (0x7FUL << DLYB_CFGR_UNIT_Pos) /*!< 0x00007F00 */
  16788. #define DLYB_CFGR_UNIT DLYB_CFGR_UNIT_Msk /*!<Delay Defines the delay of a Unit delay cell[6:0] */
  16789. #define DLYB_CFGR_UNIT_0 (0x01UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000100 */
  16790. #define DLYB_CFGR_UNIT_1 (0x02UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000200 */
  16791. #define DLYB_CFGR_UNIT_2 (0x04UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000400 */
  16792. #define DLYB_CFGR_UNIT_3 (0x08UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00000800 */
  16793. #define DLYB_CFGR_UNIT_4 (0x10UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00001000 */
  16794. #define DLYB_CFGR_UNIT_5 (0x20UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00002000 */
  16795. #define DLYB_CFGR_UNIT_6 (0x40UL << DLYB_CFGR_UNIT_Pos) /*!< 0x00004000 */
  16796. #define DLYB_CFGR_LNG_Pos (16U)
  16797. #define DLYB_CFGR_LNG_Msk (0xFFFUL << DLYB_CFGR_LNG_Pos) /*!< 0x0FFF0000 */
  16798. #define DLYB_CFGR_LNG DLYB_CFGR_LNG_Msk /*!<Delay line length value[11:0] */
  16799. #define DLYB_CFGR_LNG_0 (0x001UL << DLYB_CFGR_LNG_Pos) /*!< 0x00010000 */
  16800. #define DLYB_CFGR_LNG_1 (0x002UL << DLYB_CFGR_LNG_Pos) /*!< 0x00020000 */
  16801. #define DLYB_CFGR_LNG_2 (0x004UL << DLYB_CFGR_LNG_Pos) /*!< 0x00040000 */
  16802. #define DLYB_CFGR_LNG_3 (0x008UL << DLYB_CFGR_LNG_Pos) /*!< 0x00080000 */
  16803. #define DLYB_CFGR_LNG_4 (0x010UL << DLYB_CFGR_LNG_Pos) /*!< 0x00100000 */
  16804. #define DLYB_CFGR_LNG_5 (0x020UL << DLYB_CFGR_LNG_Pos) /*!< 0x00200000 */
  16805. #define DLYB_CFGR_LNG_6 (0x040UL << DLYB_CFGR_LNG_Pos) /*!< 0x00400000 */
  16806. #define DLYB_CFGR_LNG_7 (0x080UL << DLYB_CFGR_LNG_Pos) /*!< 0x00800000 */
  16807. #define DLYB_CFGR_LNG_8 (0x100UL << DLYB_CFGR_LNG_Pos) /*!< 0x01000000 */
  16808. #define DLYB_CFGR_LNG_9 (0x200UL << DLYB_CFGR_LNG_Pos) /*!< 0x02000000 */
  16809. #define DLYB_CFGR_LNG_10 (0x400UL << DLYB_CFGR_LNG_Pos) /*!< 0x04000000 */
  16810. #define DLYB_CFGR_LNG_11 (0x800UL << DLYB_CFGR_LNG_Pos) /*!< 0x08000000 */
  16811. #define DLYB_CFGR_LNGF_Pos (31U)
  16812. #define DLYB_CFGR_LNGF_Msk (0x1UL << DLYB_CFGR_LNGF_Pos) /*!< 0x80000000 */
  16813. #define DLYB_CFGR_LNGF DLYB_CFGR_LNGF_Msk /*!<Length valid flag */
  16814. /******************************************************************************/
  16815. /* */
  16816. /* Power Control */
  16817. /* */
  16818. /******************************************************************************/
  16819. /******************** Bit definition for PWR_CR1 register *******************/
  16820. #define PWR_CR1_LPMS_Pos (0U)
  16821. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  16822. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< LPMS[2:0] Low-power mode selection field */
  16823. #define PWR_CR1_LPMS_0 (0x1UL << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */
  16824. #define PWR_CR1_LPMS_1 (0x2UL << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */
  16825. #define PWR_CR1_LPMS_2 (0x4UL << PWR_CR1_LPMS_Pos) /*!< 0x00000004 */
  16826. #define PWR_CR1_RRSB1_Pos (5U)
  16827. #define PWR_CR1_RRSB1_Msk (0x1UL << PWR_CR1_RRSB1_Pos) /*!< 0x00000020 */
  16828. #define PWR_CR1_RRSB1 PWR_CR1_RRSB1_Msk /*!< SRAM2 page 2 Retention in Standby */
  16829. #define PWR_CR1_RRSB2_Pos (6U)
  16830. #define PWR_CR1_RRSB2_Msk (0x1UL << PWR_CR1_RRSB2_Pos) /*!< 0x00000040 */
  16831. #define PWR_CR1_RRSB2 PWR_CR1_RRSB2_Msk /*!< SRAM2 page 1 Retention in Standby */
  16832. #define PWR_CR1_ULPMEN_Pos (7U)
  16833. #define PWR_CR1_ULPMEN_Msk (0x1UL << PWR_CR1_ULPMEN_Pos) /*!< 0x00000080 */
  16834. #define PWR_CR1_ULPMEN PWR_CR1_ULPMEN_Msk /*!< BOR ultra-low power mode in Standby/Shutdown */
  16835. #define PWR_CR1_SRAM1PD_Pos (8U)
  16836. #define PWR_CR1_SRAM1PD_Msk (0x1UL << PWR_CR1_SRAM1PD_Pos) /*!< 0x00000100 */
  16837. #define PWR_CR1_SRAM1PD PWR_CR1_SRAM1PD_Msk /*!< SRAM1 power-down in Run mode */
  16838. #define PWR_CR1_SRAM2PD_Pos (9U)
  16839. #define PWR_CR1_SRAM2PD_Msk (0x1UL << PWR_CR1_SRAM2PD_Pos) /*!< 0x00000200 */
  16840. #define PWR_CR1_SRAM2PD PWR_CR1_SRAM2PD_Msk /*!< SRAM2 power-down in Run mode */
  16841. #define PWR_CR1_SRAM3PD_Pos (10U)
  16842. #define PWR_CR1_SRAM3PD_Msk (0x1UL << PWR_CR1_SRAM3PD_Pos) /*!< 0x00000400 */
  16843. #define PWR_CR1_SRAM3PD PWR_CR1_SRAM3PD_Msk /*!< SRAM3 power-down in Run mode */
  16844. #define PWR_CR1_SRAM4PD_Pos (11U)
  16845. #define PWR_CR1_SRAM4PD_Msk (0x1UL << PWR_CR1_SRAM4PD_Pos) /*!< 0x00000800 */
  16846. #define PWR_CR1_SRAM4PD PWR_CR1_SRAM4PD_Msk /*!< SRAM4 power-down in Run mode */
  16847. #define PWR_CR1_SRAM5PD_Pos (12U)
  16848. #define PWR_CR1_SRAM5PD_Msk (0x1UL << PWR_CR1_SRAM5PD_Pos) /*!< 0x0001000 */
  16849. #define PWR_CR1_SRAM5PD PWR_CR1_SRAM5PD_Msk /*!< SRAM5 power down */
  16850. #define PWR_CR1_FORCE_USBPWR_Pos (15U)
  16851. #define PWR_CR1_FORCE_USBPWR_Msk (0x1UL << PWR_CR1_FORCE_USBPWR_Pos) /*!< 0x0008000 */
  16852. #define PWR_CR1_FORCE_USBPWR PWR_CR1_FORCE_USBPWR_Msk /*!< Force USB PWR */
  16853. /******************** Bit definition for PWR_CR2 register *******************/
  16854. #define PWR_CR2_SRAM1PDS1_Pos (0U)
  16855. #define PWR_CR2_SRAM1PDS1_Msk (0x1UL << PWR_CR2_SRAM1PDS1_Pos) /*!< 0x00000001 */
  16856. #define PWR_CR2_SRAM1PDS1 PWR_CR2_SRAM1PDS1_Msk /*!< SRAM1 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16857. #define PWR_CR2_SRAM1PDS2_Pos (1U)
  16858. #define PWR_CR2_SRAM1PDS2_Msk (0x1UL << PWR_CR2_SRAM1PDS2_Pos) /*!< 0x00000002 */
  16859. #define PWR_CR2_SRAM1PDS2 PWR_CR2_SRAM1PDS2_Msk /*!< SRAM1 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16860. #define PWR_CR2_SRAM1PDS3_Pos (2U)
  16861. #define PWR_CR2_SRAM1PDS3_Msk (0x1UL << PWR_CR2_SRAM1PDS3_Pos) /*!< 0x00000004 */
  16862. #define PWR_CR2_SRAM1PDS3 PWR_CR2_SRAM1PDS3_Msk /*!< SRAM1 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16863. #define PWR_CR2_SRAM2PDS1_Pos (4U)
  16864. #define PWR_CR2_SRAM2PDS1_Msk (0x1UL << PWR_CR2_SRAM2PDS1_Pos) /*!< 0x00000010 */
  16865. #define PWR_CR2_SRAM2PDS1 PWR_CR2_SRAM2PDS1_Msk /*!< SRAM2 page 1 (8 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16866. #define PWR_CR2_SRAM2PDS2_Pos (5U)
  16867. #define PWR_CR2_SRAM2PDS2_Msk (0x1UL << PWR_CR2_SRAM2PDS2_Pos) /*!< 0x00000020 */
  16868. #define PWR_CR2_SRAM2PDS2 PWR_CR2_SRAM2PDS2_Msk /*!< SRAM2 page 2 (56 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16869. #define PWR_CR2_SRAM4PDS_Pos (6U)
  16870. #define PWR_CR2_SRAM4PDS_Msk (0x1UL << PWR_CR2_SRAM4PDS_Pos) /*!< 0x00000040 */
  16871. #define PWR_CR2_SRAM4PDS PWR_CR2_SRAM4PDS_Msk /*!< SRAM4 power-down in Stop modes (Stop 0, 1, 2, 3) */
  16872. #define PWR_CR2_DC2RAMPDS_Pos (7U)
  16873. #define PWR_CR2_DC2RAMPDS_Msk (0x1UL << PWR_CR2_DC2RAMPDS_Pos) /*!< 0x00000080 */
  16874. #define PWR_CR2_DC2RAMPDS PWR_CR2_DC2RAMPDS_Msk /*!< DCACHE2 SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16875. #define PWR_CR2_ICRAMPDS_Pos (8U)
  16876. #define PWR_CR2_ICRAMPDS_Msk (0x1UL << PWR_CR2_ICRAMPDS_Pos) /*!< 0x00000100 */
  16877. #define PWR_CR2_ICRAMPDS PWR_CR2_ICRAMPDS_Msk /*!< ICACHE SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16878. #define PWR_CR2_DC1RAMPDS_Pos (9U)
  16879. #define PWR_CR2_DC1RAMPDS_Msk (0x1UL << PWR_CR2_DC1RAMPDS_Pos) /*!< 0x00000200 */
  16880. #define PWR_CR2_DC1RAMPDS PWR_CR2_DC1RAMPDS_Msk /*!< DCACHE1 SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16881. #define PWR_CR2_DMA2DRAMPDS_Pos (10U)
  16882. #define PWR_CR2_DMA2DRAMPDS_Msk (0x1UL << PWR_CR2_DMA2DRAMPDS_Pos) /*!< 0x00000400 */
  16883. #define PWR_CR2_DMA2DRAMPDS PWR_CR2_DMA2DRAMPDS_Msk /*!< DMA2D SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16884. #define PWR_CR2_PRAMPDS_Pos (11U)
  16885. #define PWR_CR2_PRAMPDS_Msk (0x1UL << PWR_CR2_PRAMPDS_Pos) /*!< 0x00000800 */
  16886. #define PWR_CR2_PRAMPDS PWR_CR2_PRAMPDS_Msk /*!< FDCAN and USB peripherals SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16887. #define PWR_CR2_SRAM4FWU_Pos (13U)
  16888. #define PWR_CR2_SRAM4FWU_Msk (0x1UL << PWR_CR2_SRAM4FWU_Pos) /*!< 0x00002000 */
  16889. #define PWR_CR2_SRAM4FWU PWR_CR2_SRAM4FWU_Msk /*!< SRAM4 fast wakeup from Stop modes (Stop 0, 1, 2) */
  16890. #define PWR_CR2_FLASHFWU_Pos (14U)
  16891. #define PWR_CR2_FLASHFWU_Msk (0x1UL << PWR_CR2_FLASHFWU_Pos) /*!< 0x00004000 */
  16892. #define PWR_CR2_FLASHFWU PWR_CR2_FLASHFWU_Msk /*!< Flash memory fast wakeup from Stop modes (Stop 0, 1) */
  16893. #define PWR_CR2_SRAM3PDS1_Pos (16U)
  16894. #define PWR_CR2_SRAM3PDS1_Msk (0x1UL << PWR_CR2_SRAM3PDS1_Pos) /*!< 0x00010000 */
  16895. #define PWR_CR2_SRAM3PDS1 PWR_CR2_SRAM3PDS1_Msk /*!< SRAM3 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16896. #define PWR_CR2_SRAM3PDS2_Pos (17U)
  16897. #define PWR_CR2_SRAM3PDS2_Msk (0x1UL << PWR_CR2_SRAM3PDS2_Pos) /*!< 0x00020000 */
  16898. #define PWR_CR2_SRAM3PDS2 PWR_CR2_SRAM3PDS2_Msk /*!< SRAM3 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16899. #define PWR_CR2_SRAM3PDS3_Pos (18U)
  16900. #define PWR_CR2_SRAM3PDS3_Msk (0x1UL << PWR_CR2_SRAM3PDS3_Pos) /*!< 0x00040000 */
  16901. #define PWR_CR2_SRAM3PDS3 PWR_CR2_SRAM3PDS3_Msk /*!< SRAM3 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16902. #define PWR_CR2_SRAM3PDS4_Pos (19U)
  16903. #define PWR_CR2_SRAM3PDS4_Msk (0x1UL << PWR_CR2_SRAM3PDS4_Pos) /*!< 0x00080000 */
  16904. #define PWR_CR2_SRAM3PDS4 PWR_CR2_SRAM3PDS4_Msk /*!< SRAM3 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16905. #define PWR_CR2_SRAM3PDS5_Pos (20U)
  16906. #define PWR_CR2_SRAM3PDS5_Msk (0x1UL << PWR_CR2_SRAM3PDS5_Pos) /*!< 0x00100000 */
  16907. #define PWR_CR2_SRAM3PDS5 PWR_CR2_SRAM3PDS5_Msk /*!< SRAM3 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16908. #define PWR_CR2_SRAM3PDS6_Pos (21U)
  16909. #define PWR_CR2_SRAM3PDS6_Msk (0x1UL << PWR_CR2_SRAM3PDS6_Pos) /*!< 0x00200000 */
  16910. #define PWR_CR2_SRAM3PDS6 PWR_CR2_SRAM3PDS6_Msk /*!< SRAM3 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16911. #define PWR_CR2_SRAM3PDS7_Pos (22U)
  16912. #define PWR_CR2_SRAM3PDS7_Msk (0x1UL << PWR_CR2_SRAM3PDS7_Pos) /*!< 0x00400000 */
  16913. #define PWR_CR2_SRAM3PDS7 PWR_CR2_SRAM3PDS7_Msk /*!< SRAM3 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16914. #define PWR_CR2_SRAM3PDS8_Pos (23U)
  16915. #define PWR_CR2_SRAM3PDS8_Msk (0x1UL << PWR_CR2_SRAM3PDS8_Pos) /*!< 0x00800000 */
  16916. #define PWR_CR2_SRAM3PDS8 PWR_CR2_SRAM3PDS8_Msk /*!< SRAM3 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  16917. #define PWR_CR2_GPRAMPDS_Pos (24U)
  16918. #define PWR_CR2_GPRAMPDS_Msk (0x1UL << PWR_CR2_GPRAMPDS_Pos) /*!< 0x01000000 */
  16919. #define PWR_CR2_GPRAMPDS PWR_CR2_GPRAMPDS_Msk /*!< Graphic peripherals (LTDC, GFXMMU) SRAM power-down in Stop modes (Stop 0, 1, 2, 3) */
  16920. #define PWR_CR2_DSIRAMPDS_Pos (25U)
  16921. #define PWR_CR2_DSIRAMPDS_Msk (0x1UL << PWR_CR2_DSIRAMPDS_Pos) /*!< 0x02000000 */
  16922. #define PWR_CR2_DSIRAMPDS PWR_CR2_DSIRAMPDS_Msk /*!< DSI SRAM power-down in Stop modes (Stop 0, 1) */
  16923. #define PWR_CR2_SRDRUN_Pos (31U)
  16924. #define PWR_CR2_SRDRUN_Msk (0x1UL << PWR_CR2_SRDRUN_Pos) /*!< 0x80000000 */
  16925. #define PWR_CR2_SRDRUN PWR_CR2_SRDRUN_Msk /*!< SmartRun domain in Run mode */
  16926. /******************** Bit definition for PWR_CR3 register *******************/
  16927. #define PWR_CR3_REGSEL_Pos (1U)
  16928. #define PWR_CR3_REGSEL_Msk (0x1UL << PWR_CR3_REGSEL_Pos) /*!< 0x00000002 */
  16929. #define PWR_CR3_REGSEL PWR_CR3_REGSEL_Msk /*!< Regulator selection */
  16930. #define PWR_CR3_FSTEN_Pos (2U)
  16931. #define PWR_CR3_FSTEN_Msk (0x1UL << PWR_CR3_FSTEN_Pos) /*!< 0x00000004 */
  16932. #define PWR_CR3_FSTEN PWR_CR3_FSTEN_Msk /*!< Fast soft start */
  16933. /******************* Bit definition for PWR_VOSR register *******************/
  16934. #define PWR_VOSR_USBBOOSTRDY_Pos (13U)
  16935. #define PWR_VOSR_USBBOOSTRDY_Msk (0x1UL << PWR_VOSR_USBBOOSTRDY_Pos) /*!< 0x00002000 */
  16936. #define PWR_VOSR_USBBOOSTRDY PWR_VOSR_USBBOOSTRDY_Msk /*!< USB EPOD booster ready */
  16937. #define PWR_VOSR_BOOSTRDY_Pos (14U)
  16938. #define PWR_VOSR_BOOSTRDY_Msk (0x1UL << PWR_VOSR_BOOSTRDY_Pos) /*!< 0x00004000 */
  16939. #define PWR_VOSR_BOOSTRDY PWR_VOSR_BOOSTRDY_Msk /*!< EPOD booster ready */
  16940. #define PWR_VOSR_VOSRDY_Pos (15U)
  16941. #define PWR_VOSR_VOSRDY_Msk (0x1UL << PWR_VOSR_VOSRDY_Pos) /*!< 0x00008000 */
  16942. #define PWR_VOSR_VOSRDY PWR_VOSR_VOSRDY_Msk /*!< Ready bit for VCORE voltage scaling output selection */
  16943. #define PWR_VOSR_VOS_Pos (16U)
  16944. #define PWR_VOSR_VOS_Msk (0x3UL << PWR_VOSR_VOS_Pos) /*!< 0x00030000 */
  16945. #define PWR_VOSR_VOS PWR_VOSR_VOS_Msk /*!< VOS[1:0] Voltage scaling range selection field */
  16946. #define PWR_VOSR_VOS_0 (0x1UL << PWR_VOSR_VOS_Pos) /*!< 0x00010000 */
  16947. #define PWR_VOSR_VOS_1 (0x2UL << PWR_VOSR_VOS_Pos) /*!< 0x00020000 */
  16948. #define PWR_VOSR_BOOSTEN_Pos (18U)
  16949. #define PWR_VOSR_BOOSTEN_Msk (0x1UL << PWR_VOSR_BOOSTEN_Pos) /*!< 0x00040000 */
  16950. #define PWR_VOSR_BOOSTEN PWR_VOSR_BOOSTEN_Msk /*!< EPOD booster enable */
  16951. #define PWR_VOSR_USBPWREN_Pos (19U)
  16952. #define PWR_VOSR_USBPWREN_Msk (0x1UL << PWR_VOSR_USBPWREN_Pos) /*!< 0x00080000 */
  16953. #define PWR_VOSR_USBPWREN PWR_VOSR_USBPWREN_Msk /*!< USB Power enable */
  16954. #define PWR_VOSR_USBBOOSTEN_Pos (20U)
  16955. #define PWR_VOSR_USBBOOSTEN_Msk (0x1UL << PWR_VOSR_USBBOOSTEN_Pos) /*!< 0x00100000 */
  16956. #define PWR_VOSR_USBBOOSTEN PWR_VOSR_USBBOOSTEN_Msk /*!< USB EPOD booster enable */
  16957. #define PWR_VOSR_VDD11USBDIS_Pos (21U)
  16958. #define PWR_VOSR_VDD11USBDIS_Msk (0x1UL << PWR_VOSR_VDD11USBDIS_Pos) /*!< 0x00200000 */
  16959. #define PWR_VOSR_VDD11USBDIS PWR_VOSR_VDD11USBDIS_Msk /*!< OTG_HS VDD11USB disable */
  16960. /******************* Bit definition for PWR_SVMCR register ******************/
  16961. #define PWR_SVMCR_PVDE_Pos (4U)
  16962. #define PWR_SVMCR_PVDE_Msk (0x1UL << PWR_SVMCR_PVDE_Pos) /*!< 0x00000010 */
  16963. #define PWR_SVMCR_PVDE PWR_SVMCR_PVDE_Msk /*!< Programmable voltage detector enable */
  16964. #define PWR_SVMCR_PVDLS_Pos (5U)
  16965. #define PWR_SVMCR_PVDLS_Msk (0x7UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x000000E0 */
  16966. #define PWR_SVMCR_PVDLS PWR_SVMCR_PVDLS_Msk /*!< PVDLS[2:0] Programmable voltage detector level selection field */
  16967. #define PWR_SVMCR_PVDLS_0 (0x1UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000020 */
  16968. #define PWR_SVMCR_PVDLS_1 (0x2UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000040 */
  16969. #define PWR_SVMCR_PVDLS_2 (0x4UL << PWR_SVMCR_PVDLS_Pos) /*!< 0x00000080 */
  16970. #define PWR_SVMCR_UVMEN_Pos (24U)
  16971. #define PWR_SVMCR_UVMEN_Msk (0x1UL << PWR_SVMCR_UVMEN_Pos) /*!< 0x01000000 */
  16972. #define PWR_SVMCR_UVMEN PWR_SVMCR_UVMEN_Msk /*!< VDDUSB Independent USB supply voltage monitor enable */
  16973. #define PWR_SVMCR_IO2VMEN_Pos (25U)
  16974. #define PWR_SVMCR_IO2VMEN_Msk (0x1UL << PWR_SVMCR_IO2VMEN_Pos) /*!< 0x02000000 */
  16975. #define PWR_SVMCR_IO2VMEN PWR_SVMCR_IO2VMEN_Msk /*!< VDDIO2 Independent I/Os voltage monitor enable */
  16976. #define PWR_SVMCR_AVM1EN_Pos (26U)
  16977. #define PWR_SVMCR_AVM1EN_Msk (0x1UL << PWR_SVMCR_AVM1EN_Pos) /*!< 0x04000000 */
  16978. #define PWR_SVMCR_AVM1EN PWR_SVMCR_AVM1EN_Msk /*!< VDDA Independent analog supply voltage monitor 1 enable */
  16979. #define PWR_SVMCR_AVM2EN_Pos (27U)
  16980. #define PWR_SVMCR_AVM2EN_Msk (0x1UL << PWR_SVMCR_AVM2EN_Pos) /*!< 0x08000000 */
  16981. #define PWR_SVMCR_AVM2EN PWR_SVMCR_AVM2EN_Msk /*!< VDDA Independent analog supply voltage monitor 2 enable */
  16982. #define PWR_SVMCR_USV_Pos (28U)
  16983. #define PWR_SVMCR_USV_Msk (0x1UL << PWR_SVMCR_USV_Pos) /*!< 0x10000000 */
  16984. #define PWR_SVMCR_USV PWR_SVMCR_USV_Msk /*!< VDDUSB Independent USB supply valid */
  16985. #define PWR_SVMCR_IO2SV_Pos (29U)
  16986. #define PWR_SVMCR_IO2SV_Msk (0x1UL << PWR_SVMCR_IO2SV_Pos) /*!< 0x20000000 */
  16987. #define PWR_SVMCR_IO2SV PWR_SVMCR_IO2SV_Msk /*!< VDDIO2 Independent I/Os supply valid */
  16988. #define PWR_SVMCR_ASV_Pos (30U)
  16989. #define PWR_SVMCR_ASV_Msk (0x1UL << PWR_SVMCR_ASV_Pos) /*!< 0x40000000 */
  16990. #define PWR_SVMCR_ASV PWR_SVMCR_ASV_Msk /*!< VDDA Independent analog supply valid */
  16991. /******************* Bit definition for PWR_WUCR1 register ******************/
  16992. #define PWR_WUCR1_WUPEN1_Pos (0U)
  16993. #define PWR_WUCR1_WUPEN1_Msk (0x1UL << PWR_WUCR1_WUPEN1_Pos) /*!< 0x00000001 */
  16994. #define PWR_WUCR1_WUPEN1 PWR_WUCR1_WUPEN1_Msk /*!< Wakeup pin WKUP1 enable */
  16995. #define PWR_WUCR1_WUPEN2_Pos (1U)
  16996. #define PWR_WUCR1_WUPEN2_Msk (0x1UL << PWR_WUCR1_WUPEN2_Pos) /*!< 0x00000002 */
  16997. #define PWR_WUCR1_WUPEN2 PWR_WUCR1_WUPEN2_Msk /*!< Wakeup pin WKUP2 enable */
  16998. #define PWR_WUCR1_WUPEN3_Pos (2U)
  16999. #define PWR_WUCR1_WUPEN3_Msk (0x1UL << PWR_WUCR1_WUPEN3_Pos) /*!< 0x00000004 */
  17000. #define PWR_WUCR1_WUPEN3 PWR_WUCR1_WUPEN3_Msk /*!< Wakeup pin WKUP3 enable */
  17001. #define PWR_WUCR1_WUPEN4_Pos (3U)
  17002. #define PWR_WUCR1_WUPEN4_Msk (0x1UL << PWR_WUCR1_WUPEN4_Pos) /*!< 0x00000008 */
  17003. #define PWR_WUCR1_WUPEN4 PWR_WUCR1_WUPEN4_Msk /*!< Wakeup pin WKUP4 enable */
  17004. #define PWR_WUCR1_WUPEN5_Pos (4U)
  17005. #define PWR_WUCR1_WUPEN5_Msk (0x1UL << PWR_WUCR1_WUPEN5_Pos) /*!< 0x00000010 */
  17006. #define PWR_WUCR1_WUPEN5 PWR_WUCR1_WUPEN5_Msk /*!< Wakeup pin WKUP5 enable */
  17007. #define PWR_WUCR1_WUPEN6_Pos (5U)
  17008. #define PWR_WUCR1_WUPEN6_Msk (0x1UL << PWR_WUCR1_WUPEN6_Pos) /*!< 0x00000020 */
  17009. #define PWR_WUCR1_WUPEN6 PWR_WUCR1_WUPEN6_Msk /*!< Wakeup pin WKUP6 enable */
  17010. #define PWR_WUCR1_WUPEN7_Pos (6U)
  17011. #define PWR_WUCR1_WUPEN7_Msk (0x1UL << PWR_WUCR1_WUPEN7_Pos) /*!< 0x00000040 */
  17012. #define PWR_WUCR1_WUPEN7 PWR_WUCR1_WUPEN7_Msk /*!< Wakeup pin WKUP7 enable */
  17013. #define PWR_WUCR1_WUPEN8_Pos (7U)
  17014. #define PWR_WUCR1_WUPEN8_Msk (0x1UL << PWR_WUCR1_WUPEN8_Pos) /*!< 0x00000080 */
  17015. #define PWR_WUCR1_WUPEN8 PWR_WUCR1_WUPEN8_Msk /*!< Wakeup pin WKUP8 enable */
  17016. /******************* Bit definition for PWR_WUCR2 register ******************/
  17017. #define PWR_WUCR2_WUPP1_Pos (0U)
  17018. #define PWR_WUCR2_WUPP1_Msk (0x1UL << PWR_WUCR2_WUPP1_Pos) /*!< 0x00000001 */
  17019. #define PWR_WUCR2_WUPP1 PWR_WUCR2_WUPP1_Msk /*!< Wakeup pin WKUP1 polarity */
  17020. #define PWR_WUCR2_WUPP2_Pos (1U)
  17021. #define PWR_WUCR2_WUPP2_Msk (0x1UL << PWR_WUCR2_WUPP2_Pos) /*!< 0x00000002 */
  17022. #define PWR_WUCR2_WUPP2 PWR_WUCR2_WUPP2_Msk /*!< Wakeup pin WKUP2 polarity */
  17023. #define PWR_WUCR2_WUPP3_Pos (2U)
  17024. #define PWR_WUCR2_WUPP3_Msk (0x1UL << PWR_WUCR2_WUPP3_Pos) /*!< 0x00000004 */
  17025. #define PWR_WUCR2_WUPP3 PWR_WUCR2_WUPP3_Msk /*!< Wakeup pin WKUP3 polarity */
  17026. #define PWR_WUCR2_WUPP4_Pos (3U)
  17027. #define PWR_WUCR2_WUPP4_Msk (0x1UL << PWR_WUCR2_WUPP4_Pos) /*!< 0x00000008 */
  17028. #define PWR_WUCR2_WUPP4 PWR_WUCR2_WUPP4_Msk /*!< Wakeup pin WKUP4 polarity */
  17029. #define PWR_WUCR2_WUPP5_Pos (4U)
  17030. #define PWR_WUCR2_WUPP5_Msk (0x1UL << PWR_WUCR2_WUPP5_Pos) /*!< 0x00000010 */
  17031. #define PWR_WUCR2_WUPP5 PWR_WUCR2_WUPP5_Msk /*!< Wakeup pin WKUP5 polarity */
  17032. #define PWR_WUCR2_WUPP6_Pos (5U)
  17033. #define PWR_WUCR2_WUPP6_Msk (0x1UL << PWR_WUCR2_WUPP6_Pos) /*!< 0x00000020 */
  17034. #define PWR_WUCR2_WUPP6 PWR_WUCR2_WUPP6_Msk /*!< Wakeup pin WKUP6 polarity */
  17035. #define PWR_WUCR2_WUPP7_Pos (6U)
  17036. #define PWR_WUCR2_WUPP7_Msk (0x1UL << PWR_WUCR2_WUPP7_Pos) /*!< 0x00000040 */
  17037. #define PWR_WUCR2_WUPP7 PWR_WUCR2_WUPP7_Msk /*!< Wakeup pin WKUP7 polarity */
  17038. #define PWR_WUCR2_WUPP8_Pos (7U)
  17039. #define PWR_WUCR2_WUPP8_Msk (0x1UL << PWR_WUCR2_WUPP8_Pos) /*!< 0x00000080 */
  17040. #define PWR_WUCR2_WUPP8 PWR_WUCR2_WUPP8_Msk /*!< Wakeup pin WKUP8 polarity */
  17041. /******************* Bit definition for PWR_WUCR3 register ******************/
  17042. #define PWR_WUCR3_WUSEL1_Pos (0U)
  17043. #define PWR_WUCR3_WUSEL1_Msk (0x3UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000003 */
  17044. #define PWR_WUCR3_WUSEL1 PWR_WUCR3_WUSEL1_Msk /*!< Wakeup pin WKUP1 selection field */
  17045. #define PWR_WUCR3_WUSEL1_0 (0x1UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000001 */
  17046. #define PWR_WUCR3_WUSEL1_1 (0x2UL << PWR_WUCR3_WUSEL1_Pos) /*!< 0x00000002 */
  17047. #define PWR_WUCR3_WUSEL2_Pos (2U)
  17048. #define PWR_WUCR3_WUSEL2_Msk (0x3UL << PWR_WUCR3_WUSEL2_Pos) /*!< 0x0000000C */
  17049. #define PWR_WUCR3_WUSEL2 PWR_WUCR3_WUSEL2_Msk /*!< Wakeup pin WKUP2 selection field */
  17050. #define PWR_WUCR3_WUSEL2_0 (0x1UL << PWR_WUCR3_WUSEL2_Pos) /*!< 0x00000004 */
  17051. #define PWR_WUCR3_WUSEL2_1 (0x2UL << PWR_WUCR3_WUSEL2_Pos) /*!< 0x00000008 */
  17052. #define PWR_WUCR3_WUSEL3_Pos (4U)
  17053. #define PWR_WUCR3_WUSEL3_Msk (0x3UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000030 */
  17054. #define PWR_WUCR3_WUSEL3 PWR_WUCR3_WUSEL3_Msk /*!< Wakeup pin WKUP3 selection field */
  17055. #define PWR_WUCR3_WUSEL3_0 (0x1UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000010 */
  17056. #define PWR_WUCR3_WUSEL3_1 (0x2UL << PWR_WUCR3_WUSEL3_Pos) /*!< 0x00000020 */
  17057. #define PWR_WUCR3_WUSEL4_Pos (6U)
  17058. #define PWR_WUCR3_WUSEL4_Msk (0x3UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x000000C0 */
  17059. #define PWR_WUCR3_WUSEL4 PWR_WUCR3_WUSEL4_Msk /*!< Wakeup pin WKUP4 selection field */
  17060. #define PWR_WUCR3_WUSEL4_0 (0x1UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x00000040 */
  17061. #define PWR_WUCR3_WUSEL4_1 (0x2UL << PWR_WUCR3_WUSEL4_Pos) /*!< 0x00000080 */
  17062. #define PWR_WUCR3_WUSEL5_Pos (8U)
  17063. #define PWR_WUCR3_WUSEL5_Msk (0x3UL << PWR_WUCR3_WUSEL5_Pos) /*!< 0x00000300 */
  17064. #define PWR_WUCR3_WUSEL5 PWR_WUCR3_WUSEL5_Msk /*!< Wakeup pin WKUP5 selection field */
  17065. #define PWR_WUCR3_WUSEL5_0 (0x1UL << PWR_WUCR3_WUSEL5_Pos) /*!< 0x00000100 */
  17066. #define PWR_WUCR3_WUSEL5_1 (0x2UL << PWR_WUCR3_WUSEL5_Pos) /*!< 0x00000200 */
  17067. #define PWR_WUCR3_WUSEL6_Pos (10U)
  17068. #define PWR_WUCR3_WUSEL6_Msk (0x3UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000C00 */
  17069. #define PWR_WUCR3_WUSEL6 PWR_WUCR3_WUSEL6_Msk /*!< Wakeup pin WKUP6 selection field */
  17070. #define PWR_WUCR3_WUSEL6_0 (0x1UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000400 */
  17071. #define PWR_WUCR3_WUSEL6_1 (0x2UL << PWR_WUCR3_WUSEL6_Pos) /*!< 0x00000800 */
  17072. #define PWR_WUCR3_WUSEL7_Pos (12U)
  17073. #define PWR_WUCR3_WUSEL7_Msk (0x3UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00003000 */
  17074. #define PWR_WUCR3_WUSEL7 PWR_WUCR3_WUSEL7_Msk /*!< Wakeup pin WKUP7 selection field */
  17075. #define PWR_WUCR3_WUSEL7_0 (0x1UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00001000 */
  17076. #define PWR_WUCR3_WUSEL7_1 (0x2UL << PWR_WUCR3_WUSEL7_Pos) /*!< 0x00002000 */
  17077. #define PWR_WUCR3_WUSEL8_Pos (14U)
  17078. #define PWR_WUCR3_WUSEL8_Msk (0x3UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x0000C000 */
  17079. #define PWR_WUCR3_WUSEL8 PWR_WUCR3_WUSEL8_Msk /*!< Wakeup pin WKUP8 selection field */
  17080. #define PWR_WUCR3_WUSEL8_0 (0x1UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x00004000 */
  17081. #define PWR_WUCR3_WUSEL8_1 (0x2UL << PWR_WUCR3_WUSEL8_Pos) /*!< 0x00008000 */
  17082. /******************* Bit definition for PWR_BDCR1 register ******************/
  17083. #define PWR_BDCR1_BREN_Pos (0U)
  17084. #define PWR_BDCR1_BREN_Msk (0x1UL << PWR_BDCR1_BREN_Pos) /*!< 0x00000001 */
  17085. #define PWR_BDCR1_BREN PWR_BDCR1_BREN_Msk /*!< Backup regulator enable */
  17086. #define PWR_BDCR1_MONEN_Pos (4U)
  17087. #define PWR_BDCR1_MONEN_Msk (0x1UL << PWR_BDCR1_MONEN_Pos) /*!< 0x00000010 */
  17088. #define PWR_BDCR1_MONEN PWR_BDCR1_MONEN_Msk /*!< Backup Domain voltage and temperature monitoring enable */
  17089. /******************* Bit definition for PWR_BDCR2 register ******************/
  17090. #define PWR_BDCR2_VBE_Pos (0U)
  17091. #define PWR_BDCR2_VBE_Msk (0x1UL << PWR_BDCR2_VBE_Pos) /*!< 0x00000001 */
  17092. #define PWR_BDCR2_VBE PWR_BDCR2_VBE_Msk /*!< VBAT charging enable */
  17093. #define PWR_BDCR2_VBRS_Pos (1U)
  17094. #define PWR_BDCR2_VBRS_Msk (0x1UL << PWR_BDCR2_VBRS_Pos) /*!< 0x00000002 */
  17095. #define PWR_BDCR2_VBRS PWR_BDCR2_VBRS_Msk /*!< VBAT charging resistor selection */
  17096. /******************** Bit definition for PWR_DBPR register ******************/
  17097. #define PWR_DBPR_DBP_Pos (0U)
  17098. #define PWR_DBPR_DBP_Msk (0x1UL << PWR_DBPR_DBP_Pos) /*!< 0x00000001 */
  17099. #define PWR_DBPR_DBP PWR_DBPR_DBP_Msk /*!< Disable backup domain write protection */
  17100. /******************** Bit definition for PWR_UCPDR register *****************/
  17101. #define PWR_UCPDR_UCPD_DBDIS_Pos (0U)
  17102. #define PWR_UCPDR_UCPD_DBDIS_Msk (0x1UL << PWR_UCPDR_UCPD_DBDIS_Pos) /*!< 0x00000001 */
  17103. #define PWR_UCPDR_UCPD_DBDIS PWR_UCPDR_UCPD_DBDIS_Msk /*!< USB Type-C and Power Delivery Dead Battery disable */
  17104. #define PWR_UCPDR_UCPD_STDBY_Pos (1U)
  17105. #define PWR_UCPDR_UCPD_STDBY_Msk (0x1UL << PWR_UCPDR_UCPD_STDBY_Pos) /*!< 0x00000002 */
  17106. #define PWR_UCPDR_UCPD_STDBY PWR_UCPDR_UCPD_STDBY_Msk /*!< USB Type-C and Power Delivery Standby mode */
  17107. /******************* Bit definition for PWR_SECCFGR register ****************/
  17108. #define PWR_SECCFGR_WUP1SEC_Pos (0U)
  17109. #define PWR_SECCFGR_WUP1SEC_Msk (0x1UL << PWR_SECCFGR_WUP1SEC_Pos) /*!< 0x00000001 */
  17110. #define PWR_SECCFGR_WUP1SEC PWR_SECCFGR_WUP1SEC_Msk /*!< WUP1 secure protection */
  17111. #define PWR_SECCFGR_WUP2SEC_Pos (1U)
  17112. #define PWR_SECCFGR_WUP2SEC_Msk (0x1UL << PWR_SECCFGR_WUP2SEC_Pos) /*!< 0x00000002 */
  17113. #define PWR_SECCFGR_WUP2SEC PWR_SECCFGR_WUP2SEC_Msk /*!< WUP2 secure protection */
  17114. #define PWR_SECCFGR_WUP3SEC_Pos (2U)
  17115. #define PWR_SECCFGR_WUP3SEC_Msk (0x1UL << PWR_SECCFGR_WUP3SEC_Pos) /*!< 0x00000004 */
  17116. #define PWR_SECCFGR_WUP3SEC PWR_SECCFGR_WUP3SEC_Msk /*!< WUP3 secure protection */
  17117. #define PWR_SECCFGR_WUP4SEC_Pos (3U)
  17118. #define PWR_SECCFGR_WUP4SEC_Msk (0x1UL << PWR_SECCFGR_WUP4SEC_Pos) /*!< 0x00000008 */
  17119. #define PWR_SECCFGR_WUP4SEC PWR_SECCFGR_WUP4SEC_Msk /*!< WUP4 secure protection */
  17120. #define PWR_SECCFGR_WUP5SEC_Pos (4U)
  17121. #define PWR_SECCFGR_WUP5SEC_Msk (0x1UL << PWR_SECCFGR_WUP5SEC_Pos) /*!< 0x00000010 */
  17122. #define PWR_SECCFGR_WUP5SEC PWR_SECCFGR_WUP5SEC_Msk /*!< WUP5 secure protection */
  17123. #define PWR_SECCFGR_WUP6SEC_Pos (5U)
  17124. #define PWR_SECCFGR_WUP6SEC_Msk (0x1UL << PWR_SECCFGR_WUP6SEC_Pos) /*!< 0x00000020 */
  17125. #define PWR_SECCFGR_WUP6SEC PWR_SECCFGR_WUP6SEC_Msk /*!< WUP6 secure protection */
  17126. #define PWR_SECCFGR_WUP7SEC_Pos (6U)
  17127. #define PWR_SECCFGR_WUP7SEC_Msk (0x1UL << PWR_SECCFGR_WUP7SEC_Pos) /*!< 0x00000040 */
  17128. #define PWR_SECCFGR_WUP7SEC PWR_SECCFGR_WUP7SEC_Msk /*!< WUP7 secure protection */
  17129. #define PWR_SECCFGR_WUP8SEC_Pos (7U)
  17130. #define PWR_SECCFGR_WUP8SEC_Msk (0x1UL << PWR_SECCFGR_WUP8SEC_Pos) /*!< 0x00000080 */
  17131. #define PWR_SECCFGR_WUP8SEC PWR_SECCFGR_WUP8SEC_Msk /*!< WUP8 secure protection */
  17132. #define PWR_SECCFGR_LPMSEC_Pos (12U)
  17133. #define PWR_SECCFGR_LPMSEC_Msk (0x1UL << PWR_SECCFGR_LPMSEC_Pos) /*!< 0x00001000 */
  17134. #define PWR_SECCFGR_LPMSEC PWR_SECCFGR_LPMSEC_Msk /*!< Low-power modes secure protection */
  17135. #define PWR_SECCFGR_VDMSEC_Pos (13U)
  17136. #define PWR_SECCFGR_VDMSEC_Msk (0x1UL << PWR_SECCFGR_VDMSEC_Pos) /*!< 0x00002000 */
  17137. #define PWR_SECCFGR_VDMSEC PWR_SECCFGR_VDMSEC_Msk /*!< Voltage detection and monitoring secure protection */
  17138. #define PWR_SECCFGR_VBSEC_Pos (14U)
  17139. #define PWR_SECCFGR_VBSEC_Msk (0x1UL << PWR_SECCFGR_VBSEC_Pos) /*!< 0x00004000 */
  17140. #define PWR_SECCFGR_VBSEC PWR_SECCFGR_VBSEC_Msk /*!< Backup domain secure protection */
  17141. #define PWR_SECCFGR_APCSEC_Pos (15U)
  17142. #define PWR_SECCFGR_APCSEC_Msk (0x1UL << PWR_SECCFGR_APCSEC_Pos) /*!< 0x00008000 */
  17143. #define PWR_SECCFGR_APCSEC PWR_SECCFGR_APCSEC_Msk /*!< Pull-up/pull-down secure protection */
  17144. /******************* Bit definition for PWR_PRIVCFGR register ***************/
  17145. #define PWR_PRIVCFGR_SPRIV_Pos (0U)
  17146. #define PWR_PRIVCFGR_SPRIV_Msk (0x1UL << PWR_PRIVCFGR_SPRIV_Pos) /*!< 0x00000001 */
  17147. #define PWR_PRIVCFGR_SPRIV PWR_PRIVCFGR_SPRIV_Msk /*!< RCC secure functions privilege configuration */
  17148. #define PWR_PRIVCFGR_NSPRIV_Pos (1U)
  17149. #define PWR_PRIVCFGR_NSPRIV_Msk (0x1UL << PWR_PRIVCFGR_NSPRIV_Pos) /*!< 0x00000002 */
  17150. #define PWR_PRIVCFGR_NSPRIV PWR_PRIVCFGR_NSPRIV_Msk /*!< RCC non-secure functions privilege configuration */
  17151. /********************** Bit definition for PWR_SR register ******************/
  17152. #define PWR_SR_CSSF_Pos (0U)
  17153. #define PWR_SR_CSSF_Msk (0x1UL << PWR_SR_CSSF_Pos) /*!< 0x00000001 */
  17154. #define PWR_SR_CSSF PWR_SR_CSSF_Msk /*!< Clear Stop and Standby/Shutdown flags */
  17155. #define PWR_SR_STOPF_Pos (1U)
  17156. #define PWR_SR_STOPF_Msk (0x1UL << PWR_SR_STOPF_Pos) /*!< 0x00000002 */
  17157. #define PWR_SR_STOPF PWR_SR_STOPF_Msk /*!< Stop flag */
  17158. #define PWR_SR_SBF_Pos (2U)
  17159. #define PWR_SR_SBF_Msk (0x1UL << PWR_SR_SBF_Pos) /*!< 0x00000004 */
  17160. #define PWR_SR_SBF PWR_SR_SBF_Msk /*!< Standby/Shutdown flag */
  17161. /******************** Bit definition for PWR_SVMSR register *****************/
  17162. #define PWR_SVMSR_REGS_Pos (1U)
  17163. #define PWR_SVMSR_REGS_Msk (0x1UL << PWR_SVMSR_REGS_Pos) /*!< 0x00000002 */
  17164. #define PWR_SVMSR_REGS PWR_SVMSR_REGS_Msk /*!< Regulator status */
  17165. #define PWR_SVMSR_PVDO_Pos (4U)
  17166. #define PWR_SVMSR_PVDO_Msk (0x1UL << PWR_SVMSR_PVDO_Pos) /*!< 0x00000010 */
  17167. #define PWR_SVMSR_PVDO PWR_SVMSR_PVDO_Msk /*!< VDD voltage detector output */
  17168. #define PWR_SVMSR_ACTVOSRDY_Pos (15U)
  17169. #define PWR_SVMSR_ACTVOSRDY_Msk (0x1UL << PWR_SVMSR_ACTVOSRDY_Pos) /*!< 0x00008000 */
  17170. #define PWR_SVMSR_ACTVOSRDY PWR_SVMSR_ACTVOSRDY_Msk /*!< Voltage level ready for currently used VOS */
  17171. #define PWR_SVMSR_ACTVOS_Pos (16U)
  17172. #define PWR_SVMSR_ACTVOS_Msk (0x3UL << PWR_SVMSR_ACTVOS_Pos) /*!< 0x00030000 */
  17173. #define PWR_SVMSR_ACTVOS PWR_SVMSR_ACTVOS_Msk /*!< Voltage Output Scaling currently applied to VCORE */
  17174. #define PWR_SVMSR_ACTVOS_0 (0x1UL << PWR_SVMSR_ACTVOS_Pos) /*!< 0x00010000 */
  17175. #define PWR_SVMSR_ACTVOS_1 (0x2UL << PWR_SVMSR_ACTVOS_Pos) /*!< 0x00020000 */
  17176. #define PWR_SVMSR_VDDUSBRDY_Pos (24U)
  17177. #define PWR_SVMSR_VDDUSBRDY_Msk (0x1UL << PWR_SVMSR_VDDUSBRDY_Pos) /*!< 0x01000000 */
  17178. #define PWR_SVMSR_VDDUSBRDY PWR_SVMSR_VDDUSBRDY_Msk /*!< VDDUSB ready */
  17179. #define PWR_SVMSR_VDDIO2RDY_Pos (25U)
  17180. #define PWR_SVMSR_VDDIO2RDY_Msk (0x1UL << PWR_SVMSR_VDDIO2RDY_Pos) /*!< 0x02000000 */
  17181. #define PWR_SVMSR_VDDIO2RDY PWR_SVMSR_VDDIO2RDY_Msk /*!< VDDIO2 ready */
  17182. #define PWR_SVMSR_VDDA1RDY_Pos (26U)
  17183. #define PWR_SVMSR_VDDA1RDY_Msk (0x1UL << PWR_SVMSR_VDDA1RDY_Pos) /*!< 0x04000000 */
  17184. #define PWR_SVMSR_VDDA1RDY PWR_SVMSR_VDDA1RDY_Msk /*!< VDDA ready versus 1.6V voltage monitor */
  17185. #define PWR_SVMSR_VDDA2RDY_Pos (27U)
  17186. #define PWR_SVMSR_VDDA2RDY_Msk (0x1UL << PWR_SVMSR_VDDA2RDY_Pos) /*!< 0x08000000 */
  17187. #define PWR_SVMSR_VDDA2RDY PWR_SVMSR_VDDA2RDY_Msk /*!< VDDA ready versus 1.8V voltage monitor */
  17188. /********************* Bit definition for PWR_BDSR register *****************/
  17189. #define PWR_BDSR_VBATH_Pos (1U)
  17190. #define PWR_BDSR_VBATH_Msk (0x1UL << PWR_BDSR_VBATH_Pos) /*!< 0x00000002 */
  17191. #define PWR_BDSR_VBATH PWR_BDSR_VBATH_Msk /*!< VBAT level monitoring versus high threshold */
  17192. #define PWR_BDSR_TEMPL_Pos (2U)
  17193. #define PWR_BDSR_TEMPL_Msk (0x1UL << PWR_BDSR_TEMPL_Pos) /*!< 0x00000004 */
  17194. #define PWR_BDSR_TEMPL PWR_BDSR_TEMPL_Msk /*!< Temperature level monitoring versus low threshold */
  17195. #define PWR_BDSR_TEMPH_Pos (3U)
  17196. #define PWR_BDSR_TEMPH_Msk (0x1UL << PWR_BDSR_TEMPH_Pos) /*!< 0x00000008 */
  17197. #define PWR_BDSR_TEMPH PWR_BDSR_TEMPH_Msk /*!< Temperature level monitoring versus high threshold */
  17198. /********************* Bit definition for PWR_WUSR register *****************/
  17199. #define PWR_WUSR_WUF1_Pos (0U)
  17200. #define PWR_WUSR_WUF1_Msk (0x1UL << PWR_WUSR_WUF1_Pos) /*!< 0x00000001 */
  17201. #define PWR_WUSR_WUF1 PWR_WUSR_WUF1_Msk /*!< Wakeup flag 1 */
  17202. #define PWR_WUSR_WUF2_Pos (1U)
  17203. #define PWR_WUSR_WUF2_Msk (0x1UL << PWR_WUSR_WUF2_Pos) /*!< 0x00000002 */
  17204. #define PWR_WUSR_WUF2 PWR_WUSR_WUF2_Msk /*!< Wakeup flag 2 */
  17205. #define PWR_WUSR_WUF3_Pos (2U)
  17206. #define PWR_WUSR_WUF3_Msk (0x1UL << PWR_WUSR_WUF3_Pos) /*!< 0x00000004 */
  17207. #define PWR_WUSR_WUF3 PWR_WUSR_WUF3_Msk /*!< Wakeup flag 3 */
  17208. #define PWR_WUSR_WUF4_Pos (3U)
  17209. #define PWR_WUSR_WUF4_Msk (0x1UL << PWR_WUSR_WUF4_Pos) /*!< 0x00000008 */
  17210. #define PWR_WUSR_WUF4 PWR_WUSR_WUF4_Msk /*!< Wakeup flag 4 */
  17211. #define PWR_WUSR_WUF5_Pos (4U)
  17212. #define PWR_WUSR_WUF5_Msk (0x1UL << PWR_WUSR_WUF5_Pos) /*!< 0x00000010 */
  17213. #define PWR_WUSR_WUF5 PWR_WUSR_WUF5_Msk /*!< Wakeup flag 5 */
  17214. #define PWR_WUSR_WUF6_Pos (5U)
  17215. #define PWR_WUSR_WUF6_Msk (0x1UL << PWR_WUSR_WUF6_Pos) /*!< 0x00000020 */
  17216. #define PWR_WUSR_WUF6 PWR_WUSR_WUF6_Msk /*!< Wakeup flag 6 */
  17217. #define PWR_WUSR_WUF7_Pos (6U)
  17218. #define PWR_WUSR_WUF7_Msk (0x1UL << PWR_WUSR_WUF7_Pos) /*!< 0x00000040 */
  17219. #define PWR_WUSR_WUF7 PWR_WUSR_WUF7_Msk /*!< Wakeup flag 7 */
  17220. #define PWR_WUSR_WUF8_Pos (7U)
  17221. #define PWR_WUSR_WUF8_Msk (0x1UL << PWR_WUSR_WUF8_Pos) /*!< 0x00000080 */
  17222. #define PWR_WUSR_WUF8 PWR_WUSR_WUF8_Msk /*!< Wakeup flag 8 */
  17223. #define PWR_WUSR_WUF_Pos (0U)
  17224. #define PWR_WUSR_WUF_Msk (0xFFUL << PWR_WUSR_WUF_Pos) /*!< 0x000000FF */
  17225. #define PWR_WUSR_WUF PWR_WUSR_WUF_Msk /*!< all Wakeup flag */
  17226. /********************* Bit definition for PWR_WUSCR register ****************/
  17227. #define PWR_WUSCR_CWUF1_Pos (0U)
  17228. #define PWR_WUSCR_CWUF1_Msk (0x1UL << PWR_WUSCR_CWUF1_Pos) /*!< 0x00000001*/
  17229. #define PWR_WUSCR_CWUF1 PWR_WUSCR_CWUF1_Msk /*!< Wakeup clear flag 1 */
  17230. #define PWR_WUSCR_CWUF2_Pos (1U)
  17231. #define PWR_WUSCR_CWUF2_Msk (0x1UL << PWR_WUSCR_CWUF2_Pos) /*!< 0x00000002 */
  17232. #define PWR_WUSCR_CWUF2 PWR_WUSCR_CWUF2_Msk /*!< Wakeup clear flag 2 */
  17233. #define PWR_WUSCR_CWUF3_Pos (2U)
  17234. #define PWR_WUSCR_CWUF3_Msk (0x1UL << PWR_WUSCR_CWUF3_Pos) /*!< 0x00000004 */
  17235. #define PWR_WUSCR_CWUF3 PWR_WUSCR_CWUF3_Msk /*!< Wakeup clear flag 3 */
  17236. #define PWR_WUSCR_CWUF4_Pos (3U)
  17237. #define PWR_WUSCR_CWUF4_Msk (0x1UL << PWR_WUSCR_CWUF4_Pos) /*!< 0x00000008 */
  17238. #define PWR_WUSCR_CWUF4 PWR_WUSCR_CWUF4_Msk /*!< Wakeup clear flag 4 */
  17239. #define PWR_WUSCR_CWUF5_Pos (4U)
  17240. #define PWR_WUSCR_CWUF5_Msk (0x1UL << PWR_WUSCR_CWUF5_Pos) /*!< 0x00000010 */
  17241. #define PWR_WUSCR_CWUF5 PWR_WUSCR_CWUF5_Msk /*!< Wakeup clear flag 5 */
  17242. #define PWR_WUSCR_CWUF6_Pos (5U)
  17243. #define PWR_WUSCR_CWUF6_Msk (0x1UL << PWR_WUSCR_CWUF6_Pos) /*!< 0x00000020 */
  17244. #define PWR_WUSCR_CWUF6 PWR_WUSCR_CWUF6_Msk /*!< Wakeup clear flag 6 */
  17245. #define PWR_WUSCR_CWUF7_Pos (6U)
  17246. #define PWR_WUSCR_CWUF7_Msk (0x1UL << PWR_WUSCR_CWUF7_Pos) /*!< 0x00000040 */
  17247. #define PWR_WUSCR_CWUF7 PWR_WUSCR_CWUF7_Msk /*!< Wakeup clear flag 7 */
  17248. #define PWR_WUSCR_CWUF8_Pos (7U)
  17249. #define PWR_WUSCR_CWUF8_Msk (0x1UL << PWR_WUSCR_CWUF8_Pos) /*!< 0x00000080 */
  17250. #define PWR_WUSCR_CWUF8 PWR_WUSCR_CWUF8_Msk /*!< Wakeup clear flag 8 */
  17251. #define PWR_WUSCR_CWUF_Pos (0U)
  17252. #define PWR_WUSCR_CWUF_Msk (0xFFUL << PWR_WUSCR_CWUF_Pos) /*!< 0x000000FF */
  17253. #define PWR_WUSCR_CWUF PWR_WUSCR_CWUF_Msk /*!< all Wakeup clear flag */
  17254. /********************* Bit definition for PWR_APCR register *****************/
  17255. #define PWR_APCR_APC_Pos (0U)
  17256. #define PWR_APCR_APC_Msk (0x1UL << PWR_APCR_APC_Pos) /*!< 0x00000001 */
  17257. #define PWR_APCR_APC PWR_APCR_APC_Msk /*!< Apply pull-up and pull-down configuration */
  17258. /******************** Bit definition for PWR_PUCRA register *****************/
  17259. #define PWR_PUCRA_PU0_Pos (0U)
  17260. #define PWR_PUCRA_PU0_Msk (0x1UL << PWR_PUCRA_PU0_Pos) /*!< 0x00000001 */
  17261. #define PWR_PUCRA_PU0 PWR_PUCRA_PU0_Msk /*!< Apply pull-up for PA0 */
  17262. #define PWR_PUCRA_PU1_Pos (1U)
  17263. #define PWR_PUCRA_PU1_Msk (0x1UL << PWR_PUCRA_PU1_Pos) /*!< 0x00000002 */
  17264. #define PWR_PUCRA_PU1 PWR_PUCRA_PU1_Msk /*!< Apply pull-up for PA1 */
  17265. #define PWR_PUCRA_PU2_Pos (2U)
  17266. #define PWR_PUCRA_PU2_Msk (0x1UL << PWR_PUCRA_PU2_Pos) /*!< 0x00000004 */
  17267. #define PWR_PUCRA_PU2 PWR_PUCRA_PU2_Msk /*!< Apply pull-up for PA2 */
  17268. #define PWR_PUCRA_PU3_Pos (3U)
  17269. #define PWR_PUCRA_PU3_Msk (0x1UL << PWR_PUCRA_PU3_Pos) /*!< 0x00000008 */
  17270. #define PWR_PUCRA_PU3 PWR_PUCRA_PU3_Msk /*!< Apply pull-up for PA3 */
  17271. #define PWR_PUCRA_PU4_Pos (4U)
  17272. #define PWR_PUCRA_PU4_Msk (0x1UL << PWR_PUCRA_PU4_Pos) /*!< 0x00000010 */
  17273. #define PWR_PUCRA_PU4 PWR_PUCRA_PU4_Msk /*!< Apply pull-up for PA4 */
  17274. #define PWR_PUCRA_PU5_Pos (5U)
  17275. #define PWR_PUCRA_PU5_Msk (0x1UL << PWR_PUCRA_PU5_Pos) /*!< 0x00000020 */
  17276. #define PWR_PUCRA_PU5 PWR_PUCRA_PU5_Msk /*!< Apply pull-up for PA5 */
  17277. #define PWR_PUCRA_PU6_Pos (6U)
  17278. #define PWR_PUCRA_PU6_Msk (0x1UL << PWR_PUCRA_PU6_Pos) /*!< 0x00000040 */
  17279. #define PWR_PUCRA_PU6 PWR_PUCRA_PU6_Msk /*!< Apply pull-up for PA6 */
  17280. #define PWR_PUCRA_PU7_Pos (7U)
  17281. #define PWR_PUCRA_PU7_Msk (0x1UL << PWR_PUCRA_PU7_Pos) /*!< 0x00000080 */
  17282. #define PWR_PUCRA_PU7 PWR_PUCRA_PU7_Msk /*!< Apply pull-up for PA7 */
  17283. #define PWR_PUCRA_PU8_Pos (8U)
  17284. #define PWR_PUCRA_PU8_Msk (0x1UL << PWR_PUCRA_PU8_Pos) /*!< 0x00000100 */
  17285. #define PWR_PUCRA_PU8 PWR_PUCRA_PU8_Msk /*!< Apply pull-up for PA8 */
  17286. #define PWR_PUCRA_PU9_Pos (9U)
  17287. #define PWR_PUCRA_PU9_Msk (0x1UL << PWR_PUCRA_PU9_Pos) /*!< 0x00000200 */
  17288. #define PWR_PUCRA_PU9 PWR_PUCRA_PU9_Msk /*!< Apply pull-up for PA9 */
  17289. #define PWR_PUCRA_PU10_Pos (10U)
  17290. #define PWR_PUCRA_PU10_Msk (0x1UL << PWR_PUCRA_PU10_Pos) /*!< 0x00000400 */
  17291. #define PWR_PUCRA_PU10 PWR_PUCRA_PU10_Msk /*!< Apply pull-up for PA10 */
  17292. #define PWR_PUCRA_PU11_Pos (11U)
  17293. #define PWR_PUCRA_PU11_Msk (0x1UL << PWR_PUCRA_PU11_Pos) /*!< 0x00000800 */
  17294. #define PWR_PUCRA_PU11 PWR_PUCRA_PU11_Msk /*!< Apply pull-up for PA11 */
  17295. #define PWR_PUCRA_PU12_Pos (12U)
  17296. #define PWR_PUCRA_PU12_Msk (0x1UL << PWR_PUCRA_PU12_Pos) /*!< 0x00001000 */
  17297. #define PWR_PUCRA_PU12 PWR_PUCRA_PU12_Msk /*!< Apply pull-up for PA12 */
  17298. #define PWR_PUCRA_PU13_Pos (13U)
  17299. #define PWR_PUCRA_PU13_Msk (0x1UL << PWR_PUCRA_PU13_Pos) /*!< 0x00002000 */
  17300. #define PWR_PUCRA_PU13 PWR_PUCRA_PU13_Msk /*!< Apply pull-up for PA13 */
  17301. #define PWR_PUCRA_PU15_Pos (15U)
  17302. #define PWR_PUCRA_PU15_Msk (0x1UL << PWR_PUCRA_PU15_Pos) /*!< 0x00008000 */
  17303. #define PWR_PUCRA_PU15 PWR_PUCRA_PU15_Msk /*!< Apply pull-up for PA15 */
  17304. /******************** Bit definition for PWR_PDCRA register *****************/
  17305. #define PWR_PDCRA_PD0_Pos (0U)
  17306. #define PWR_PDCRA_PD0_Msk (0x1UL << PWR_PDCRA_PD0_Pos) /*!< 0x00000001 */
  17307. #define PWR_PDCRA_PD0 PWR_PDCRA_PD0_Msk /*!< Apply pull-down for PA0 */
  17308. #define PWR_PDCRA_PD1_Pos (1U)
  17309. #define PWR_PDCRA_PD1_Msk (0x1UL << PWR_PDCRA_PD1_Pos) /*!< 0x00000002 */
  17310. #define PWR_PDCRA_PD1 PWR_PDCRA_PD1_Msk /*!< Apply pull-down for PA1 */
  17311. #define PWR_PDCRA_PD2_Pos (2U)
  17312. #define PWR_PDCRA_PD2_Msk (0x1UL << PWR_PDCRA_PD2_Pos) /*!< 0x00000004 */
  17313. #define PWR_PDCRA_PD2 PWR_PDCRA_PD2_Msk /*!< Apply pull-down for PA2 */
  17314. #define PWR_PDCRA_PD3_Pos (3U)
  17315. #define PWR_PDCRA_PD3_Msk (0x1UL << PWR_PDCRA_PD3_Pos) /*!< 0x00000008 */
  17316. #define PWR_PDCRA_PD3 PWR_PDCRA_PD3_Msk /*!< Apply pull-down for PA3 */
  17317. #define PWR_PDCRA_PD4_Pos (4U)
  17318. #define PWR_PDCRA_PD4_Msk (0x1UL << PWR_PDCRA_PD4_Pos) /*!< 0x00000010 */
  17319. #define PWR_PDCRA_PD4 PWR_PDCRA_PD4_Msk /*!< Apply pull-down for PA4 */
  17320. #define PWR_PDCRA_PD5_Pos (5U)
  17321. #define PWR_PDCRA_PD5_Msk (0x1UL << PWR_PDCRA_PD5_Pos) /*!< 0x00000020 */
  17322. #define PWR_PDCRA_PD5 PWR_PDCRA_PD5_Msk /*!< Apply pull-down for PA5 */
  17323. #define PWR_PDCRA_PD6_Pos (6U)
  17324. #define PWR_PDCRA_PD6_Msk (0x1UL << PWR_PDCRA_PD6_Pos) /*!< 0x00000040 */
  17325. #define PWR_PDCRA_PD6 PWR_PDCRA_PD6_Msk /*!< Apply pull-down for PA6 */
  17326. #define PWR_PDCRA_PD7_Pos (7U)
  17327. #define PWR_PDCRA_PD7_Msk (0x1UL << PWR_PDCRA_PD7_Pos) /*!< 0x00000080 */
  17328. #define PWR_PDCRA_PD7 PWR_PDCRA_PD7_Msk /*!< Apply pull-down for PA7 */
  17329. #define PWR_PDCRA_PD8_Pos (8U)
  17330. #define PWR_PDCRA_PD8_Msk (0x1UL << PWR_PDCRA_PD8_Pos) /*!< 0x00000100 */
  17331. #define PWR_PDCRA_PD8 PWR_PDCRA_PD8_Msk /*!< Apply pull-down for PA8 */
  17332. #define PWR_PDCRA_PD9_Pos (9U)
  17333. #define PWR_PDCRA_PD9_Msk (0x1UL << PWR_PDCRA_PD9_Pos) /*!< 0x00000200 */
  17334. #define PWR_PDCRA_PD9 PWR_PDCRA_PD9_Msk /*!< Apply pull-down for PA9 */
  17335. #define PWR_PDCRA_PD10_Pos (10U)
  17336. #define PWR_PDCRA_PD10_Msk (0x1UL << PWR_PDCRA_PD10_Pos) /*!< 0x00000400 */
  17337. #define PWR_PDCRA_PD10 PWR_PDCRA_PD10_Msk /*!< Apply pull-down for PA10 */
  17338. #define PWR_PDCRA_PD11_Pos (11U)
  17339. #define PWR_PDCRA_PD11_Msk (0x1UL << PWR_PDCRA_PD11_Pos) /*!< 0x00000800 */
  17340. #define PWR_PDCRA_PD11 PWR_PDCRA_PD11_Msk /*!< Apply pull-down for PA11 */
  17341. #define PWR_PDCRA_PD12_Pos (12U)
  17342. #define PWR_PDCRA_PD12_Msk (0x1UL << PWR_PDCRA_PD12_Pos) /*!< 0x00001000 */
  17343. #define PWR_PDCRA_PD12 PWR_PDCRA_PD12_Msk /*!< Apply pull-down for PA12 */
  17344. #define PWR_PDCRA_PD14_Pos (14U)
  17345. #define PWR_PDCRA_PD14_Msk (0x1UL << PWR_PDCRA_PD14_Pos) /*!< 0x00004000 */
  17346. #define PWR_PDCRA_PD14 PWR_PDCRA_PD14_Msk /*!< Apply pull-down for PA14 */
  17347. /******************** Bit definition for PWR_PUCRB register *****************/
  17348. #define PWR_PUCRB_PU0_Pos (0U)
  17349. #define PWR_PUCRB_PU0_Msk (0x1UL << PWR_PUCRB_PU0_Pos) /*!< 0x00000001 */
  17350. #define PWR_PUCRB_PU0 PWR_PUCRB_PU0_Msk /*!< Apply pull-up for PB0 */
  17351. #define PWR_PUCRB_PU1_Pos (1U)
  17352. #define PWR_PUCRB_PU1_Msk (0x1UL << PWR_PUCRB_PU1_Pos) /*!< 0x00000002 */
  17353. #define PWR_PUCRB_PU1 PWR_PUCRB_PU1_Msk /*!< Apply pull-up for PB1 */
  17354. #define PWR_PUCRB_PU2_Pos (2U)
  17355. #define PWR_PUCRB_PU2_Msk (0x1UL << PWR_PUCRB_PU2_Pos) /*!< 0x00000004 */
  17356. #define PWR_PUCRB_PU2 PWR_PUCRB_PU2_Msk /*!< Apply pull-up for PB2 */
  17357. #define PWR_PUCRB_PU3_Pos (3U)
  17358. #define PWR_PUCRB_PU3_Msk (0x1UL << PWR_PUCRB_PU3_Pos) /*!< 0x00000008 */
  17359. #define PWR_PUCRB_PU3 PWR_PUCRB_PU3_Msk /*!< Apply pull-up for PB3 */
  17360. #define PWR_PUCRB_PU4_Pos (4U)
  17361. #define PWR_PUCRB_PU4_Msk (0x1UL << PWR_PUCRB_PU4_Pos) /*!< 0x00000010 */
  17362. #define PWR_PUCRB_PU4 PWR_PUCRB_PU4_Msk /*!< Apply pull-up for PB4 */
  17363. #define PWR_PUCRB_PU5_Pos (5U)
  17364. #define PWR_PUCRB_PU5_Msk (0x1UL << PWR_PUCRB_PU5_Pos) /*!< 0x00000020 */
  17365. #define PWR_PUCRB_PU5 PWR_PUCRB_PU5_Msk /*!< Apply pull-up for PB5 */
  17366. #define PWR_PUCRB_PU6_Pos (6U)
  17367. #define PWR_PUCRB_PU6_Msk (0x1UL << PWR_PUCRB_PU6_Pos) /*!< 0x00000040 */
  17368. #define PWR_PUCRB_PU6 PWR_PUCRB_PU6_Msk /*!< Apply pull-up for PB6 */
  17369. #define PWR_PUCRB_PU7_Pos (7U)
  17370. #define PWR_PUCRB_PU7_Msk (0x1UL << PWR_PUCRB_PU7_Pos) /*!< 0x00000080 */
  17371. #define PWR_PUCRB_PU7 PWR_PUCRB_PU7_Msk /*!< Apply pull-up for PB7 */
  17372. #define PWR_PUCRB_PU8_Pos (8U)
  17373. #define PWR_PUCRB_PU8_Msk (0x1UL << PWR_PUCRB_PU8_Pos) /*!< 0x00000100 */
  17374. #define PWR_PUCRB_PU8 PWR_PUCRB_PU8_Msk /*!< Apply pull-up for PB8 */
  17375. #define PWR_PUCRB_PU9_Pos (9U)
  17376. #define PWR_PUCRB_PU9_Msk (0x1UL << PWR_PUCRB_PU9_Pos) /*!< 0x00000200 */
  17377. #define PWR_PUCRB_PU9 PWR_PUCRB_PU9_Msk /*!< Apply pull-up for PB9 */
  17378. #define PWR_PUCRB_PU10_Pos (10U)
  17379. #define PWR_PUCRB_PU10_Msk (0x1UL << PWR_PUCRB_PU10_Pos) /*!< 0x00000400 */
  17380. #define PWR_PUCRB_PU10 PWR_PUCRB_PU10_Msk /*!< Apply pull-up for PB10 */
  17381. #define PWR_PUCRB_PU11_Pos (11U)
  17382. #define PWR_PUCRB_PU11_Msk (0x1UL << PWR_PUCRB_PU11_Pos) /*!< 0x00000800 */
  17383. #define PWR_PUCRB_PU11 PWR_PUCRB_PU11_Msk /*!< Apply pull-up for PB11 */
  17384. #define PWR_PUCRB_PU12_Pos (12U)
  17385. #define PWR_PUCRB_PU12_Msk (0x1UL << PWR_PUCRB_PU12_Pos) /*!< 0x00001000 */
  17386. #define PWR_PUCRB_PU12 PWR_PUCRB_PU12_Msk /*!< Apply pull-up for PB12 */
  17387. #define PWR_PUCRB_PU13_Pos (13U)
  17388. #define PWR_PUCRB_PU13_Msk (0x1UL << PWR_PUCRB_PU13_Pos) /*!< 0x00002000 */
  17389. #define PWR_PUCRB_PU13 PWR_PUCRB_PU13_Msk /*!< Apply pull-up for PB13 */
  17390. #define PWR_PUCRB_PU14_Pos (14U)
  17391. #define PWR_PUCRB_PU14_Msk (0x1UL << PWR_PUCRB_PU14_Pos) /*!< 0x00004000 */
  17392. #define PWR_PUCRB_PU14 PWR_PUCRB_PU14_Msk /*!< Apply pull-up for PB14 */
  17393. #define PWR_PUCRB_PU15_Pos (15U)
  17394. #define PWR_PUCRB_PU15_Msk (0x1UL << PWR_PUCRB_PU15_Pos) /*!< 0x00008000 */
  17395. #define PWR_PUCRB_PU15 PWR_PUCRB_PU15_Msk /*!< Apply pull-up for PB15 */
  17396. /******************** Bit definition for PWR_PDCRB register *****************/
  17397. #define PWR_PDCRB_PD0_Pos (0U)
  17398. #define PWR_PDCRB_PD0_Msk (0x1UL << PWR_PDCRB_PD0_Pos) /*!< 0x00000001 */
  17399. #define PWR_PDCRB_PD0 PWR_PDCRB_PD0_Msk /*!< Apply pull-down for PB0 */
  17400. #define PWR_PDCRB_PD1_Pos (1U)
  17401. #define PWR_PDCRB_PD1_Msk (0x1UL << PWR_PDCRB_PD1_Pos) /*!< 0x00000002 */
  17402. #define PWR_PDCRB_PD1 PWR_PDCRB_PD1_Msk /*!< Apply pull-down for PB1 */
  17403. #define PWR_PDCRB_PD2_Pos (2U)
  17404. #define PWR_PDCRB_PD2_Msk (0x1UL << PWR_PDCRB_PD2_Pos) /*!< 0x00000004 */
  17405. #define PWR_PDCRB_PD2 PWR_PDCRB_PD2_Msk /*!< Apply pull-down for PB2 */
  17406. #define PWR_PDCRB_PD3_Pos (3U)
  17407. #define PWR_PDCRB_PD3_Msk (0x1UL << PWR_PDCRB_PD3_Pos) /*!< 0x00000008 */
  17408. #define PWR_PDCRB_PD3 PWR_PDCRB_PD3_Msk /*!< Apply pull-down for PB3 */
  17409. #define PWR_PDCRB_PD5_Pos (5U)
  17410. #define PWR_PDCRB_PD5_Msk (0x1UL << PWR_PDCRB_PD5_Pos) /*!< 0x00000020 */
  17411. #define PWR_PDCRB_PD5 PWR_PDCRB_PD5_Msk /*!< Apply pull-down for PB5 */
  17412. #define PWR_PDCRB_PD6_Pos (6U)
  17413. #define PWR_PDCRB_PD6_Msk (0x1UL << PWR_PDCRB_PD6_Pos) /*!< 0x00000040 */
  17414. #define PWR_PDCRB_PD6 PWR_PDCRB_PD6_Msk /*!< Apply pull-down for PB6 */
  17415. #define PWR_PDCRB_PD7_Pos (7U)
  17416. #define PWR_PDCRB_PD7_Msk (0x1UL << PWR_PDCRB_PD7_Pos) /*!< 0x00000080 */
  17417. #define PWR_PDCRB_PD7 PWR_PDCRB_PD7_Msk /*!< Apply pull-down for PB7 */
  17418. #define PWR_PDCRB_PD8_Pos (8U)
  17419. #define PWR_PDCRB_PD8_Msk (0x1UL << PWR_PDCRB_PD8_Pos) /*!< 0x00000100 */
  17420. #define PWR_PDCRB_PD8 PWR_PDCRB_PD8_Msk /*!< Apply pull-down for PB8 */
  17421. #define PWR_PDCRB_PD9_Pos (9U)
  17422. #define PWR_PDCRB_PD9_Msk (0x1UL << PWR_PDCRB_PD9_Pos) /*!< 0x00000200 */
  17423. #define PWR_PDCRB_PD9 PWR_PDCRB_PD9_Msk /*!< Apply pull-down for PB9 */
  17424. #define PWR_PDCRB_PD10_Pos (10U)
  17425. #define PWR_PDCRB_PD10_Msk (0x1UL << PWR_PDCRB_PD10_Pos) /*!< 0x00000400 */
  17426. #define PWR_PDCRB_PD10 PWR_PDCRB_PD10_Msk /*!< Apply pull-down for PB10 */
  17427. #define PWR_PDCRB_PD11_Pos (11U)
  17428. #define PWR_PDCRB_PD11_Msk (0x1UL << PWR_PDCRB_PD11_Pos) /*!< 0x00000800 */
  17429. #define PWR_PDCRB_PD11 PWR_PDCRB_PD11_Msk /*!< Apply pull-down for PB11 */
  17430. #define PWR_PDCRB_PD12_Pos (12U)
  17431. #define PWR_PDCRB_PD12_Msk (0x1UL << PWR_PDCRB_PD12_Pos) /*!< 0x00001000 */
  17432. #define PWR_PDCRB_PD12 PWR_PDCRB_PD12_Msk /*!< Apply pull-down for PB12 */
  17433. #define PWR_PDCRB_PD13_Pos (13U)
  17434. #define PWR_PDCRB_PD13_Msk (0x1UL << PWR_PDCRB_PD13_Pos) /*!< 0x00002000 */
  17435. #define PWR_PDCRB_PD13 PWR_PDCRB_PD13_Msk /*!< Apply pull-down for PB13 */
  17436. #define PWR_PDCRB_PD14_Pos (14U)
  17437. #define PWR_PDCRB_PD14_Msk (0x1UL << PWR_PDCRB_PD14_Pos) /*!< 0x00004000 */
  17438. #define PWR_PDCRB_PD14 PWR_PDCRB_PD14_Msk /*!< Apply pull-down for PB14 */
  17439. #define PWR_PDCRB_PD15_Pos (15U)
  17440. #define PWR_PDCRB_PD15_Msk (0x1UL << PWR_PDCRB_PD15_Pos) /*!< 0x00008000 */
  17441. #define PWR_PDCRB_PD15 PWR_PDCRB_PD15_Msk /*!< Apply pull-down for PB15 */
  17442. /******************** Bit definition for PWR_PUCRC register *****************/
  17443. #define PWR_PUCRC_PU0_Pos (0U)
  17444. #define PWR_PUCRC_PU0_Msk (0x1UL << PWR_PUCRC_PU0_Pos) /*!< 0x00000001 */
  17445. #define PWR_PUCRC_PU0 PWR_PUCRC_PU0_Msk /*!< Apply pull-up for PC0 */
  17446. #define PWR_PUCRC_PU1_Pos (1U)
  17447. #define PWR_PUCRC_PU1_Msk (0x1UL << PWR_PUCRC_PU1_Pos) /*!< 0x00000002 */
  17448. #define PWR_PUCRC_PU1 PWR_PUCRC_PU1_Msk /*!< Apply pull-up for PC1 */
  17449. #define PWR_PUCRC_PU2_Pos (2U)
  17450. #define PWR_PUCRC_PU2_Msk (0x1UL << PWR_PUCRC_PU2_Pos) /*!< 0x00000004 */
  17451. #define PWR_PUCRC_PU2 PWR_PUCRC_PU2_Msk /*!< Apply pull-up for PC2 */
  17452. #define PWR_PUCRC_PU3_Pos (3U)
  17453. #define PWR_PUCRC_PU3_Msk (0x1UL << PWR_PUCRC_PU3_Pos) /*!< 0x00000008 */
  17454. #define PWR_PUCRC_PU3 PWR_PUCRC_PU3_Msk /*!< Apply pull-up for PC3 */
  17455. #define PWR_PUCRC_PU4_Pos (4U)
  17456. #define PWR_PUCRC_PU4_Msk (0x1UL << PWR_PUCRC_PU4_Pos) /*!< 0x00000010 */
  17457. #define PWR_PUCRC_PU4 PWR_PUCRC_PU4_Msk /*!< Apply pull-up for PC4 */
  17458. #define PWR_PUCRC_PU5_Pos (5U)
  17459. #define PWR_PUCRC_PU5_Msk (0x1UL << PWR_PUCRC_PU5_Pos) /*!< 0x00000020 */
  17460. #define PWR_PUCRC_PU5 PWR_PUCRC_PU5_Msk /*!< Apply pull-up for PC5 */
  17461. #define PWR_PUCRC_PU6_Pos (6U)
  17462. #define PWR_PUCRC_PU6_Msk (0x1UL << PWR_PUCRC_PU6_Pos) /*!< 0x00000040 */
  17463. #define PWR_PUCRC_PU6 PWR_PUCRC_PU6_Msk /*!< Apply pull-up for PC6 */
  17464. #define PWR_PUCRC_PU7_Pos (7U)
  17465. #define PWR_PUCRC_PU7_Msk (0x1UL << PWR_PUCRC_PU7_Pos) /*!< 0x00000080 */
  17466. #define PWR_PUCRC_PU7 PWR_PUCRC_PU7_Msk /*!< Apply pull-up for PC7 */
  17467. #define PWR_PUCRC_PU8_Pos (8U)
  17468. #define PWR_PUCRC_PU8_Msk (0x1UL << PWR_PUCRC_PU8_Pos) /*!< 0x00000100 */
  17469. #define PWR_PUCRC_PU8 PWR_PUCRC_PU8_Msk /*!< Apply pull-up for PC8 */
  17470. #define PWR_PUCRC_PU9_Pos (9U)
  17471. #define PWR_PUCRC_PU9_Msk (0x1UL << PWR_PUCRC_PU9_Pos) /*!< 0x00000200 */
  17472. #define PWR_PUCRC_PU9 PWR_PUCRC_PU9_Msk /*!< Apply pull-up for PC9 */
  17473. #define PWR_PUCRC_PU10_Pos (10U)
  17474. #define PWR_PUCRC_PU10_Msk (0x1UL << PWR_PUCRC_PU10_Pos) /*!< 0x00000400 */
  17475. #define PWR_PUCRC_PU10 PWR_PUCRC_PU10_Msk /*!< Apply pull-up for PC10 */
  17476. #define PWR_PUCRC_PU11_Pos (11U)
  17477. #define PWR_PUCRC_PU11_Msk (0x1UL << PWR_PUCRC_PU11_Pos) /*!< 0x00000800 */
  17478. #define PWR_PUCRC_PU11 PWR_PUCRC_PU11_Msk /*!< Apply pull-up for PC11 */
  17479. #define PWR_PUCRC_PU12_Pos (12U)
  17480. #define PWR_PUCRC_PU12_Msk (0x1UL << PWR_PUCRC_PU12_Pos) /*!< 0x00001000 */
  17481. #define PWR_PUCRC_PU12 PWR_PUCRC_PU12_Msk /*!< Apply pull-up for PC12 */
  17482. #define PWR_PUCRC_PU13_Pos (13U)
  17483. #define PWR_PUCRC_PU13_Msk (0x1UL << PWR_PUCRC_PU13_Pos) /*!< 0x00002000 */
  17484. #define PWR_PUCRC_PU13 PWR_PUCRC_PU13_Msk /*!< Apply pull-up for PC13 */
  17485. #define PWR_PUCRC_PU14_Pos (14U)
  17486. #define PWR_PUCRC_PU14_Msk (0x1UL << PWR_PUCRC_PU14_Pos) /*!< 0x00004000 */
  17487. #define PWR_PUCRC_PU14 PWR_PUCRC_PU14_Msk /*!< Apply pull-up for PC14 */
  17488. #define PWR_PUCRC_PU15_Pos (15U)
  17489. #define PWR_PUCRC_PU15_Msk (0x1UL << PWR_PUCRC_PU15_Pos) /*!< 0x00008000 */
  17490. #define PWR_PUCRC_PU15 PWR_PUCRC_PU15_Msk /*!< Apply pull-up for PC15 */
  17491. /******************** Bit definition for PWR_PDCRC register *****************/
  17492. #define PWR_PDCRC_PD0_Pos (0U)
  17493. #define PWR_PDCRC_PD0_Msk (0x1UL << PWR_PDCRC_PD0_Pos) /*!< 0x00000001 */
  17494. #define PWR_PDCRC_PD0 PWR_PDCRC_PD0_Msk /*!< Apply pull-down for PC0 */
  17495. #define PWR_PDCRC_PD1_Pos (1U)
  17496. #define PWR_PDCRC_PD1_Msk (0x1UL << PWR_PDCRC_PD1_Pos) /*!< 0x00000002 */
  17497. #define PWR_PDCRC_PD1 PWR_PDCRC_PD1_Msk /*!< Apply pull-down for PC1 */
  17498. #define PWR_PDCRC_PD2_Pos (2U)
  17499. #define PWR_PDCRC_PD2_Msk (0x1UL << PWR_PDCRC_PD2_Pos) /*!< 0x00000004 */
  17500. #define PWR_PDCRC_PD2 PWR_PDCRC_PD2_Msk /*!< Apply pull-down for PC2 */
  17501. #define PWR_PDCRC_PD3_Pos (3U)
  17502. #define PWR_PDCRC_PD3_Msk (0x1UL << PWR_PDCRC_PD3_Pos) /*!< 0x00000008 */
  17503. #define PWR_PDCRC_PD3 PWR_PDCRC_PD3_Msk /*!< Apply pull-down for PC3 */
  17504. #define PWR_PDCRC_PD4_Pos (4U)
  17505. #define PWR_PDCRC_PD4_Msk (0x1UL << PWR_PDCRC_PD4_Pos) /*!< 0x00000010 */
  17506. #define PWR_PDCRC_PD4 PWR_PDCRC_PD4_Msk /*!< Apply pull-down for PC4 */
  17507. #define PWR_PDCRC_PD5_Pos (5U)
  17508. #define PWR_PDCRC_PD5_Msk (0x1UL << PWR_PDCRC_PD5_Pos) /*!< 0x00000020 */
  17509. #define PWR_PDCRC_PD5 PWR_PDCRC_PD5_Msk /*!< Apply pull-down for PC5 */
  17510. #define PWR_PDCRC_PD6_Pos (6U)
  17511. #define PWR_PDCRC_PD6_Msk (0x1UL << PWR_PDCRC_PD6_Pos) /*!< 0x00000040 */
  17512. #define PWR_PDCRC_PD6 PWR_PDCRC_PD6_Msk /*!< Apply pull-down for PC6 */
  17513. #define PWR_PDCRC_PD7_Pos (7U)
  17514. #define PWR_PDCRC_PD7_Msk (0x1UL << PWR_PDCRC_PD7_Pos) /*!< 0x00000080 */
  17515. #define PWR_PDCRC_PD7 PWR_PDCRC_PD7_Msk /*!< Apply pull-down for PC7 */
  17516. #define PWR_PDCRC_PD8_Pos (8U)
  17517. #define PWR_PDCRC_PD8_Msk (0x1UL << PWR_PDCRC_PD8_Pos) /*!< 0x00000100 */
  17518. #define PWR_PDCRC_PD8 PWR_PDCRC_PD8_Msk /*!< Apply pull-down for PC8 */
  17519. #define PWR_PDCRC_PD9_Pos (9U)
  17520. #define PWR_PDCRC_PD9_Msk (0x1UL << PWR_PDCRC_PD9_Pos) /*!< 0x00000200 */
  17521. #define PWR_PDCRC_PD9 PWR_PDCRC_PD9_Msk /*!< Apply pull-down for PC9 */
  17522. #define PWR_PDCRC_PD10_Pos (10U)
  17523. #define PWR_PDCRC_PD10_Msk (0x1UL << PWR_PDCRC_PD10_Pos) /*!< 0x00000400 */
  17524. #define PWR_PDCRC_PD10 PWR_PDCRC_PD10_Msk /*!< Apply pull-down for PC10 */
  17525. #define PWR_PDCRC_PD11_Pos (11U)
  17526. #define PWR_PDCRC_PD11_Msk (0x1UL << PWR_PDCRC_PD11_Pos) /*!< 0x00000800 */
  17527. #define PWR_PDCRC_PD11 PWR_PDCRC_PD11_Msk /*!< Apply pull-down for PC11 */
  17528. #define PWR_PDCRC_PD12_Pos (12U)
  17529. #define PWR_PDCRC_PD12_Msk (0x1UL << PWR_PDCRC_PD12_Pos) /*!< 0x00001000 */
  17530. #define PWR_PDCRC_PD12 PWR_PDCRC_PD12_Msk /*!< Apply pull-down for PC12 */
  17531. #define PWR_PDCRC_PD13_Pos (13U)
  17532. #define PWR_PDCRC_PD13_Msk (0x1UL << PWR_PDCRC_PD13_Pos) /*!< 0x00002000 */
  17533. #define PWR_PDCRC_PD13 PWR_PDCRC_PD13_Msk /*!< Apply pull-down for PC13 */
  17534. #define PWR_PDCRC_PD14_Pos (14U)
  17535. #define PWR_PDCRC_PD14_Msk (0x1UL << PWR_PDCRC_PD14_Pos) /*!< 0x00004000 */
  17536. #define PWR_PDCRC_PD14 PWR_PDCRC_PD14_Msk /*!< Apply pull-down for PC14 */
  17537. #define PWR_PDCRC_PD15_Pos (15U)
  17538. #define PWR_PDCRC_PD15_Msk (0x1UL << PWR_PDCRC_PD15_Pos) /*!< 0x00008000 */
  17539. #define PWR_PDCRC_PD15 PWR_PDCRC_PD15_Msk /*!< Apply pull-down for PC15 */
  17540. /******************** Bit definition for PWR_PUCRD register *****************/
  17541. #define PWR_PUCRD_PU0_Pos (0U)
  17542. #define PWR_PUCRD_PU0_Msk (0x1UL << PWR_PUCRD_PU0_Pos) /*!< 0x00000001 */
  17543. #define PWR_PUCRD_PU0 PWR_PUCRD_PU0_Msk /*!< Apply pull-up for PD0 */
  17544. #define PWR_PUCRD_PU1_Pos (1U)
  17545. #define PWR_PUCRD_PU1_Msk (0x1UL << PWR_PUCRD_PU1_Pos) /*!< 0x00000002 */
  17546. #define PWR_PUCRD_PU1 PWR_PUCRD_PU1_Msk /*!< Apply pull-up for PD1 */
  17547. #define PWR_PUCRD_PU2_Pos (2U)
  17548. #define PWR_PUCRD_PU2_Msk (0x1UL << PWR_PUCRD_PU2_Pos) /*!< 0x00000004 */
  17549. #define PWR_PUCRD_PU2 PWR_PUCRD_PU2_Msk /*!< Apply pull-up for PD2 */
  17550. #define PWR_PUCRD_PU3_Pos (3U)
  17551. #define PWR_PUCRD_PU3_Msk (0x1UL << PWR_PUCRD_PU3_Pos) /*!< 0x00000008 */
  17552. #define PWR_PUCRD_PU3 PWR_PUCRD_PU3_Msk /*!< Apply pull-up for PD3 */
  17553. #define PWR_PUCRD_PU4_Pos (4U)
  17554. #define PWR_PUCRD_PU4_Msk (0x1UL << PWR_PUCRD_PU4_Pos) /*!< 0x00000010 */
  17555. #define PWR_PUCRD_PU4 PWR_PUCRD_PU4_Msk /*!< Apply pull-up for PD4 */
  17556. #define PWR_PUCRD_PU5_Pos (5U)
  17557. #define PWR_PUCRD_PU5_Msk (0x1UL << PWR_PUCRD_PU5_Pos) /*!< 0x00000020 */
  17558. #define PWR_PUCRD_PU5 PWR_PUCRD_PU5_Msk /*!< Apply pull-up for PD5 */
  17559. #define PWR_PUCRD_PU6_Pos (6U)
  17560. #define PWR_PUCRD_PU6_Msk (0x1UL << PWR_PUCRD_PU6_Pos) /*!< 0x00000040 */
  17561. #define PWR_PUCRD_PU6 PWR_PUCRD_PU6_Msk /*!< Apply pull-up for PD6 */
  17562. #define PWR_PUCRD_PU7_Pos (7U)
  17563. #define PWR_PUCRD_PU7_Msk (0x1UL << PWR_PUCRD_PU7_Pos) /*!< 0x00000080 */
  17564. #define PWR_PUCRD_PU7 PWR_PUCRD_PU7_Msk /*!< Apply pull-up for PD7 */
  17565. #define PWR_PUCRD_PU8_Pos (8U)
  17566. #define PWR_PUCRD_PU8_Msk (0x1UL << PWR_PUCRD_PU8_Pos) /*!< 0x00000100 */
  17567. #define PWR_PUCRD_PU8 PWR_PUCRD_PU8_Msk /*!< Apply pull-up for PD8 */
  17568. #define PWR_PUCRD_PU9_Pos (9U)
  17569. #define PWR_PUCRD_PU9_Msk (0x1UL << PWR_PUCRD_PU9_Pos) /*!< 0x00000200 */
  17570. #define PWR_PUCRD_PU9 PWR_PUCRD_PU9_Msk /*!< Apply pull-up for PD9 */
  17571. #define PWR_PUCRD_PU10_Pos (10U)
  17572. #define PWR_PUCRD_PU10_Msk (0x1UL << PWR_PUCRD_PU10_Pos) /*!< 0x00000400 */
  17573. #define PWR_PUCRD_PU10 PWR_PUCRD_PU10_Msk /*!< Apply pull-up for PD10 */
  17574. #define PWR_PUCRD_PU11_Pos (11U)
  17575. #define PWR_PUCRD_PU11_Msk (0x1UL << PWR_PUCRD_PU11_Pos) /*!< 0x00000800 */
  17576. #define PWR_PUCRD_PU11 PWR_PUCRD_PU11_Msk /*!< Apply pull-up for PD11 */
  17577. #define PWR_PUCRD_PU12_Pos (12U)
  17578. #define PWR_PUCRD_PU12_Msk (0x1UL << PWR_PUCRD_PU12_Pos) /*!< 0x00001000 */
  17579. #define PWR_PUCRD_PU12 PWR_PUCRD_PU12_Msk /*!< Apply pull-up for PD12 */
  17580. #define PWR_PUCRD_PU13_Pos (13U)
  17581. #define PWR_PUCRD_PU13_Msk (0x1UL << PWR_PUCRD_PU13_Pos) /*!< 0x00002000 */
  17582. #define PWR_PUCRD_PU13 PWR_PUCRD_PU13_Msk /*!< Apply pull-up for PD13 */
  17583. #define PWR_PUCRD_PU14_Pos (14U)
  17584. #define PWR_PUCRD_PU14_Msk (0x1UL << PWR_PUCRD_PU14_Pos) /*!< 0x00004000 */
  17585. #define PWR_PUCRD_PU14 PWR_PUCRD_PU14_Msk /*!< Apply pull-up for PD14 */
  17586. #define PWR_PUCRD_PU15_Pos (15U)
  17587. #define PWR_PUCRD_PU15_Msk (0x1UL << PWR_PUCRD_PU15_Pos) /*!< 0x00008000 */
  17588. #define PWR_PUCRD_PU15 PWR_PUCRD_PU15_Msk /*!< Apply pull-up for PD15 */
  17589. /******************** Bit definition for PWR_PDCRD register *****************/
  17590. #define PWR_PDCRD_PD0_Pos (0U)
  17591. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  17592. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Apply pull-down for PD0 */
  17593. #define PWR_PDCRD_PD1_Pos (1U)
  17594. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  17595. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Apply pull-down for PD1 */
  17596. #define PWR_PDCRD_PD2_Pos (2U)
  17597. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  17598. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Apply pull-down for PD2 */
  17599. #define PWR_PDCRD_PD3_Pos (3U)
  17600. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  17601. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Apply pull-down for PD3 */
  17602. #define PWR_PDCRD_PD4_Pos (4U)
  17603. #define PWR_PDCRD_PD4_Msk (0x1UL << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
  17604. #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Apply pull-down for PD4 */
  17605. #define PWR_PDCRD_PD5_Pos (5U)
  17606. #define PWR_PDCRD_PD5_Msk (0x1UL << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
  17607. #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Apply pull-down for PD5 */
  17608. #define PWR_PDCRD_PD6_Pos (6U)
  17609. #define PWR_PDCRD_PD6_Msk (0x1UL << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
  17610. #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Apply pull-down for PD6 */
  17611. #define PWR_PDCRD_PD7_Pos (7U)
  17612. #define PWR_PDCRD_PD7_Msk (0x1UL << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
  17613. #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Apply pull-down for PD7 */
  17614. #define PWR_PDCRD_PD8_Pos (8U)
  17615. #define PWR_PDCRD_PD8_Msk (0x1UL << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
  17616. #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Apply pull-down for PD8 */
  17617. #define PWR_PDCRD_PD9_Pos (9U)
  17618. #define PWR_PDCRD_PD9_Msk (0x1UL << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
  17619. #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Apply pull-down for PD9 */
  17620. #define PWR_PDCRD_PD10_Pos (10U)
  17621. #define PWR_PDCRD_PD10_Msk (0x1UL << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
  17622. #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Apply pull-down for PD10 */
  17623. #define PWR_PDCRD_PD11_Pos (11U)
  17624. #define PWR_PDCRD_PD11_Msk (0x1UL << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
  17625. #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Apply pull-down for PD11 */
  17626. #define PWR_PDCRD_PD12_Pos (12U)
  17627. #define PWR_PDCRD_PD12_Msk (0x1UL << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
  17628. #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Apply pull-down for PD12 */
  17629. #define PWR_PDCRD_PD13_Pos (13U)
  17630. #define PWR_PDCRD_PD13_Msk (0x1UL << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
  17631. #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Apply pull-down for PD13 */
  17632. #define PWR_PDCRD_PD14_Pos (14U)
  17633. #define PWR_PDCRD_PD14_Msk (0x1UL << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
  17634. #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Apply pull-down for PD14 */
  17635. #define PWR_PDCRD_PD15_Pos (15U)
  17636. #define PWR_PDCRD_PD15_Msk (0x1UL << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
  17637. #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Apply pull-down for PD15 */
  17638. /******************** Bit definition for PWR_PUCRE register *****************/
  17639. #define PWR_PUCRE_PU0_Pos (0U)
  17640. #define PWR_PUCRE_PU0_Msk (0x1UL << PWR_PUCRE_PU0_Pos) /*!< 0x00000001 */
  17641. #define PWR_PUCRE_PU0 PWR_PUCRE_PU0_Msk /*!< Apply pull-up for PE0 */
  17642. #define PWR_PUCRE_PU1_Pos (1U)
  17643. #define PWR_PUCRE_PU1_Msk (0x1UL << PWR_PUCRE_PU1_Pos) /*!< 0x00000002 */
  17644. #define PWR_PUCRE_PU1 PWR_PUCRE_PU1_Msk /*!< Apply pull-up for PE1 */
  17645. #define PWR_PUCRE_PU2_Pos (2U)
  17646. #define PWR_PUCRE_PU2_Msk (0x1UL << PWR_PUCRE_PU2_Pos) /*!< 0x00000004 */
  17647. #define PWR_PUCRE_PU2 PWR_PUCRE_PU2_Msk /*!< Apply pull-up for PE2 */
  17648. #define PWR_PUCRE_PU3_Pos (3U)
  17649. #define PWR_PUCRE_PU3_Msk (0x1UL << PWR_PUCRE_PU3_Pos) /*!< 0x00000008 */
  17650. #define PWR_PUCRE_PU3 PWR_PUCRE_PU3_Msk /*!< Apply pull-up for PE3 */
  17651. #define PWR_PUCRE_PU4_Pos (4U)
  17652. #define PWR_PUCRE_PU4_Msk (0x1UL << PWR_PUCRE_PU4_Pos) /*!< 0x00000010 */
  17653. #define PWR_PUCRE_PU4 PWR_PUCRE_PU4_Msk /*!< Apply pull-up for PE4 */
  17654. #define PWR_PUCRE_PU5_Pos (5U)
  17655. #define PWR_PUCRE_PU5_Msk (0x1UL << PWR_PUCRE_PU5_Pos) /*!< 0x00000020 */
  17656. #define PWR_PUCRE_PU5 PWR_PUCRE_PU5_Msk /*!< Apply pull-up for PE5 */
  17657. #define PWR_PUCRE_PU6_Pos (6U)
  17658. #define PWR_PUCRE_PU6_Msk (0x1UL << PWR_PUCRE_PU6_Pos) /*!< 0x00000040 */
  17659. #define PWR_PUCRE_PU6 PWR_PUCRE_PU6_Msk /*!< Apply pull-up for PE6 */
  17660. #define PWR_PUCRE_PU7_Pos (7U)
  17661. #define PWR_PUCRE_PU7_Msk (0x1UL << PWR_PUCRE_PU7_Pos) /*!< 0x00000080 */
  17662. #define PWR_PUCRE_PU7 PWR_PUCRE_PU7_Msk /*!< Apply pull-up for PE7 */
  17663. #define PWR_PUCRE_PU8_Pos (8U)
  17664. #define PWR_PUCRE_PU8_Msk (0x1UL << PWR_PUCRE_PU8_Pos) /*!< 0x00000100 */
  17665. #define PWR_PUCRE_PU8 PWR_PUCRE_PU8_Msk /*!< Apply pull-up for PE8 */
  17666. #define PWR_PUCRE_PU9_Pos (9U)
  17667. #define PWR_PUCRE_PU9_Msk (0x1UL << PWR_PUCRE_PU9_Pos) /*!< 0x00000200 */
  17668. #define PWR_PUCRE_PU9 PWR_PUCRE_PU9_Msk /*!< Apply pull-up for PE9 */
  17669. #define PWR_PUCRE_PU10_Pos (10U)
  17670. #define PWR_PUCRE_PU10_Msk (0x1UL << PWR_PUCRE_PU10_Pos) /*!< 0x00000400 */
  17671. #define PWR_PUCRE_PU10 PWR_PUCRE_PU10_Msk /*!< Apply pull-up for PE10 */
  17672. #define PWR_PUCRE_PU11_Pos (11U)
  17673. #define PWR_PUCRE_PU11_Msk (0x1UL << PWR_PUCRE_PU11_Pos) /*!< 0x00000800 */
  17674. #define PWR_PUCRE_PU11 PWR_PUCRE_PU11_Msk /*!< Apply pull-up for PE11 */
  17675. #define PWR_PUCRE_PU12_Pos (12U)
  17676. #define PWR_PUCRE_PU12_Msk (0x1UL << PWR_PUCRE_PU12_Pos) /*!< 0x00001000 */
  17677. #define PWR_PUCRE_PU12 PWR_PUCRE_PU12_Msk /*!< Apply pull-up for PE12 */
  17678. #define PWR_PUCRE_PU13_Pos (13U)
  17679. #define PWR_PUCRE_PU13_Msk (0x1UL << PWR_PUCRE_PU13_Pos) /*!< 0x00002000 */
  17680. #define PWR_PUCRE_PU13 PWR_PUCRE_PU13_Msk /*!< Apply pull-up for PE13 */
  17681. #define PWR_PUCRE_PU14_Pos (14U)
  17682. #define PWR_PUCRE_PU14_Msk (0x1UL << PWR_PUCRE_PU14_Pos) /*!< 0x00004000 */
  17683. #define PWR_PUCRE_PU14 PWR_PUCRE_PU14_Msk /*!< Apply pull-up for PE14 */
  17684. #define PWR_PUCRE_PU15_Pos (15U)
  17685. #define PWR_PUCRE_PU15_Msk (0x1UL << PWR_PUCRE_PU15_Pos) /*!< 0x00008000 */
  17686. #define PWR_PUCRE_PU15 PWR_PUCRE_PU15_Msk /*!< Apply pull-up for PE15 */
  17687. /******************** Bit definition for PWR_PDCRE register *****************/
  17688. #define PWR_PDCRE_PD0_Pos (0U)
  17689. #define PWR_PDCRE_PD0_Msk (0x1UL << PWR_PDCRE_PD0_Pos) /*!< 0x00000001 */
  17690. #define PWR_PDCRE_PD0 PWR_PDCRE_PD0_Msk /*!< Apply pull-down for PE0 */
  17691. #define PWR_PDCRE_PD1_Pos (1U)
  17692. #define PWR_PDCRE_PD1_Msk (0x1UL << PWR_PDCRE_PD1_Pos) /*!< 0x00000002 */
  17693. #define PWR_PDCRE_PD1 PWR_PDCRE_PD1_Msk /*!< Apply pull-down for PE1 */
  17694. #define PWR_PDCRE_PD2_Pos (2U)
  17695. #define PWR_PDCRE_PD2_Msk (0x1UL << PWR_PDCRE_PD2_Pos) /*!< 0x00000004 */
  17696. #define PWR_PDCRE_PD2 PWR_PDCRE_PD2_Msk /*!< Apply pull-down for PE2 */
  17697. #define PWR_PDCRE_PD3_Pos (3U)
  17698. #define PWR_PDCRE_PD3_Msk (0x1UL << PWR_PDCRE_PD3_Pos) /*!< 0x00000008 */
  17699. #define PWR_PDCRE_PD3 PWR_PDCRE_PD3_Msk /*!< Apply pull-down for PE3 */
  17700. #define PWR_PDCRE_PD4_Pos (4U)
  17701. #define PWR_PDCRE_PD4_Msk (0x1UL << PWR_PDCRE_PD4_Pos) /*!< 0x00000010 */
  17702. #define PWR_PDCRE_PD4 PWR_PDCRE_PD4_Msk /*!< Apply pull-down for PE4 */
  17703. #define PWR_PDCRE_PD5_Pos (5U)
  17704. #define PWR_PDCRE_PD5_Msk (0x1UL << PWR_PDCRE_PD5_Pos) /*!< 0x00000020 */
  17705. #define PWR_PDCRE_PD5 PWR_PDCRE_PD5_Msk /*!< Apply pull-down for PE5 */
  17706. #define PWR_PDCRE_PD6_Pos (6U)
  17707. #define PWR_PDCRE_PD6_Msk (0x1UL << PWR_PDCRE_PD6_Pos) /*!< 0x00000040 */
  17708. #define PWR_PDCRE_PD6 PWR_PDCRE_PD6_Msk /*!< Apply pull-down for PE6 */
  17709. #define PWR_PDCRE_PD7_Pos (7U)
  17710. #define PWR_PDCRE_PD7_Msk (0x1UL << PWR_PDCRE_PD7_Pos) /*!< 0x00000080 */
  17711. #define PWR_PDCRE_PD7 PWR_PDCRE_PD7_Msk /*!< Apply pull-down for PE7 */
  17712. #define PWR_PDCRE_PD8_Pos (8U)
  17713. #define PWR_PDCRE_PD8_Msk (0x1UL << PWR_PDCRE_PD8_Pos) /*!< 0x00000100 */
  17714. #define PWR_PDCRE_PD8 PWR_PDCRE_PD8_Msk /*!< Apply pull-down for PE8 */
  17715. #define PWR_PDCRE_PD9_Pos (9U)
  17716. #define PWR_PDCRE_PD9_Msk (0x1UL << PWR_PDCRE_PD9_Pos) /*!< 0x00000200 */
  17717. #define PWR_PDCRE_PD9 PWR_PDCRE_PD9_Msk /*!< Apply pull-down for PE9 */
  17718. #define PWR_PDCRE_PD10_Pos (10U)
  17719. #define PWR_PDCRE_PD10_Msk (0x1UL << PWR_PDCRE_PD10_Pos) /*!< 0x00000400 */
  17720. #define PWR_PDCRE_PD10 PWR_PDCRE_PD10_Msk /*!< Apply pull-down for PE10 */
  17721. #define PWR_PDCRE_PD11_Pos (11U)
  17722. #define PWR_PDCRE_PD11_Msk (0x1UL << PWR_PDCRE_PD11_Pos) /*!< 0x00000800 */
  17723. #define PWR_PDCRE_PD11 PWR_PDCRE_PD11_Msk /*!< Apply pull-down for PE11 */
  17724. #define PWR_PDCRE_PD12_Pos (12U)
  17725. #define PWR_PDCRE_PD12_Msk (0x1UL << PWR_PDCRE_PD12_Pos) /*!< 0x00001000 */
  17726. #define PWR_PDCRE_PD12 PWR_PDCRE_PD12_Msk /*!< Apply pull-down for PE12 */
  17727. #define PWR_PDCRE_PD13_Pos (13U)
  17728. #define PWR_PDCRE_PD13_Msk (0x1UL << PWR_PDCRE_PD13_Pos) /*!< 0x00002000 */
  17729. #define PWR_PDCRE_PD13 PWR_PDCRE_PD13_Msk /*!< Apply pull-down for PE13 */
  17730. #define PWR_PDCRE_PD14_Pos (14U)
  17731. #define PWR_PDCRE_PD14_Msk (0x1UL << PWR_PDCRE_PD14_Pos) /*!< 0x00004000 */
  17732. #define PWR_PDCRE_PD14 PWR_PDCRE_PD14_Msk /*!< Apply pull-down for PE14 */
  17733. #define PWR_PDCRE_PD15_Pos (15U)
  17734. #define PWR_PDCRE_PD15_Msk (0x1UL << PWR_PDCRE_PD15_Pos) /*!< 0x00008000 */
  17735. #define PWR_PDCRE_PD15 PWR_PDCRE_PD15_Msk /*!< Apply pull-down for PE15 */
  17736. /******************** Bit definition for PWR_PUCRF register *****************/
  17737. #define PWR_PUCRF_PU0_Pos (0U)
  17738. #define PWR_PUCRF_PU0_Msk (0x1UL << PWR_PUCRF_PU0_Pos) /*!< 0x00000001 */
  17739. #define PWR_PUCRF_PU0 PWR_PUCRF_PU0_Msk /*!< Apply pull-up for PF0 */
  17740. #define PWR_PUCRF_PU1_Pos (1U)
  17741. #define PWR_PUCRF_PU1_Msk (0x1UL << PWR_PUCRF_PU1_Pos) /*!< 0x00000002 */
  17742. #define PWR_PUCRF_PU1 PWR_PUCRF_PU1_Msk /*!< Apply pull-up for PF1 */
  17743. #define PWR_PUCRF_PU2_Pos (2U)
  17744. #define PWR_PUCRF_PU2_Msk (0x1UL << PWR_PUCRF_PU2_Pos) /*!< 0x00000004 */
  17745. #define PWR_PUCRF_PU2 PWR_PUCRF_PU2_Msk /*!< Apply pull-up for PF2 */
  17746. #define PWR_PUCRF_PU3_Pos (3U)
  17747. #define PWR_PUCRF_PU3_Msk (0x1UL << PWR_PUCRF_PU3_Pos) /*!< 0x00000008 */
  17748. #define PWR_PUCRF_PU3 PWR_PUCRF_PU3_Msk /*!< Apply pull-up for PF3 */
  17749. #define PWR_PUCRF_PU4_Pos (4U)
  17750. #define PWR_PUCRF_PU4_Msk (0x1UL << PWR_PUCRF_PU4_Pos) /*!< 0x00000010 */
  17751. #define PWR_PUCRF_PU4 PWR_PUCRF_PU4_Msk /*!< Apply pull-up for PF4 */
  17752. #define PWR_PUCRF_PU5_Pos (5U)
  17753. #define PWR_PUCRF_PU5_Msk (0x1UL << PWR_PUCRF_PU5_Pos) /*!< 0x00000020 */
  17754. #define PWR_PUCRF_PU5 PWR_PUCRF_PU5_Msk /*!< Apply pull-up for PF5 */
  17755. #define PWR_PUCRF_PU6_Pos (6U)
  17756. #define PWR_PUCRF_PU6_Msk (0x1UL << PWR_PUCRF_PU6_Pos) /*!< 0x00000040 */
  17757. #define PWR_PUCRF_PU6 PWR_PUCRF_PU6_Msk /*!< Apply pull-up for PF6 */
  17758. #define PWR_PUCRF_PU7_Pos (7U)
  17759. #define PWR_PUCRF_PU7_Msk (0x1UL << PWR_PUCRF_PU7_Pos) /*!< 0x00000080 */
  17760. #define PWR_PUCRF_PU7 PWR_PUCRF_PU7_Msk /*!< Apply pull-up for PF7 */
  17761. #define PWR_PUCRF_PU8_Pos (8U)
  17762. #define PWR_PUCRF_PU8_Msk (0x1UL << PWR_PUCRF_PU8_Pos) /*!< 0x00000100 */
  17763. #define PWR_PUCRF_PU8 PWR_PUCRF_PU8_Msk /*!< Apply pull-up for PF8 */
  17764. #define PWR_PUCRF_PU9_Pos (9U)
  17765. #define PWR_PUCRF_PU9_Msk (0x1UL << PWR_PUCRF_PU9_Pos) /*!< 0x00000200 */
  17766. #define PWR_PUCRF_PU9 PWR_PUCRF_PU9_Msk /*!< Apply pull-up for PF9 */
  17767. #define PWR_PUCRF_PU10_Pos (10U)
  17768. #define PWR_PUCRF_PU10_Msk (0x1UL << PWR_PUCRF_PU10_Pos) /*!< 0x00000400 */
  17769. #define PWR_PUCRF_PU10 PWR_PUCRF_PU10_Msk /*!< Apply pull-up for PF10 */
  17770. #define PWR_PUCRF_PU11_Pos (11U)
  17771. #define PWR_PUCRF_PU11_Msk (0x1UL << PWR_PUCRF_PU11_Pos) /*!< 0x00000800 */
  17772. #define PWR_PUCRF_PU11 PWR_PUCRF_PU11_Msk /*!< Apply pull-up for PF11 */
  17773. #define PWR_PUCRF_PU12_Pos (12U)
  17774. #define PWR_PUCRF_PU12_Msk (0x1UL << PWR_PUCRF_PU12_Pos) /*!< 0x00001000 */
  17775. #define PWR_PUCRF_PU12 PWR_PUCRF_PU12_Msk /*!< Apply pull-up for PF12 */
  17776. #define PWR_PUCRF_PU13_Pos (13U)
  17777. #define PWR_PUCRF_PU13_Msk (0x1UL << PWR_PUCRF_PU13_Pos) /*!< 0x00002000 */
  17778. #define PWR_PUCRF_PU13 PWR_PUCRF_PU13_Msk /*!< Apply pull-up for PF13 */
  17779. #define PWR_PUCRF_PU14_Pos (14U)
  17780. #define PWR_PUCRF_PU14_Msk (0x1UL << PWR_PUCRF_PU14_Pos) /*!< 0x00004000 */
  17781. #define PWR_PUCRF_PU14 PWR_PUCRF_PU14_Msk /*!< Apply pull-up for PF14 */
  17782. #define PWR_PUCRF_PU15_Pos (15U)
  17783. #define PWR_PUCRF_PU15_Msk (0x1UL << PWR_PUCRF_PU15_Pos) /*!< 0x00008000 */
  17784. #define PWR_PUCRF_PU15 PWR_PUCRF_PU15_Msk /*!< Apply pull-up for PF15 */
  17785. /******************** Bit definition for PWR_PDCRF register *****************/
  17786. #define PWR_PDCRF_PD0_Pos (0U)
  17787. #define PWR_PDCRF_PD0_Msk (0x1UL << PWR_PDCRF_PD0_Pos) /*!< 0x00000001 */
  17788. #define PWR_PDCRF_PD0 PWR_PDCRF_PD0_Msk /*!< Apply pull-down for PF0 */
  17789. #define PWR_PDCRF_PD1_Pos (1U)
  17790. #define PWR_PDCRF_PD1_Msk (0x1UL << PWR_PDCRF_PD1_Pos) /*!< 0x00000002 */
  17791. #define PWR_PDCRF_PD1 PWR_PDCRF_PD1_Msk /*!< Apply pull-down for PF1 */
  17792. #define PWR_PDCRF_PD2_Pos (2U)
  17793. #define PWR_PDCRF_PD2_Msk (0x1UL << PWR_PDCRF_PD2_Pos) /*!< 0x00000004 */
  17794. #define PWR_PDCRF_PD2 PWR_PDCRF_PD2_Msk /*!< Apply pull-down for PF2 */
  17795. #define PWR_PDCRF_PD3_Pos (3U)
  17796. #define PWR_PDCRF_PD3_Msk (0x1UL << PWR_PDCRF_PD3_Pos) /*!< 0x00000008 */
  17797. #define PWR_PDCRF_PD3 PWR_PDCRF_PD3_Msk /*!< Apply pull-down for PF3 */
  17798. #define PWR_PDCRF_PD4_Pos (4U)
  17799. #define PWR_PDCRF_PD4_Msk (0x1UL << PWR_PDCRF_PD4_Pos) /*!< 0x00000010 */
  17800. #define PWR_PDCRF_PD4 PWR_PDCRF_PD4_Msk /*!< Apply pull-down for PF4 */
  17801. #define PWR_PDCRF_PD5_Pos (5U)
  17802. #define PWR_PDCRF_PD5_Msk (0x1UL << PWR_PDCRF_PD5_Pos) /*!< 0x00000020 */
  17803. #define PWR_PDCRF_PD5 PWR_PDCRF_PD5_Msk /*!< Apply pull-down for PF5 */
  17804. #define PWR_PDCRF_PD6_Pos (6U)
  17805. #define PWR_PDCRF_PD6_Msk (0x1UL << PWR_PDCRF_PD6_Pos) /*!< 0x00000040 */
  17806. #define PWR_PDCRF_PD6 PWR_PDCRF_PD6_Msk /*!< Apply pull-down for PF6 */
  17807. #define PWR_PDCRF_PD7_Pos (7U)
  17808. #define PWR_PDCRF_PD7_Msk (0x1UL << PWR_PDCRF_PD7_Pos) /*!< 0x00000080 */
  17809. #define PWR_PDCRF_PD7 PWR_PDCRF_PD7_Msk /*!< Apply pull-down for PF7 */
  17810. #define PWR_PDCRF_PD8_Pos (8U)
  17811. #define PWR_PDCRF_PD8_Msk (0x1UL << PWR_PDCRF_PD8_Pos) /*!< 0x00000100 */
  17812. #define PWR_PDCRF_PD8 PWR_PDCRF_PD8_Msk /*!< Apply pull-down for PF8 */
  17813. #define PWR_PDCRF_PD9_Pos (9U)
  17814. #define PWR_PDCRF_PD9_Msk (0x1UL << PWR_PDCRF_PD9_Pos) /*!< 0x00000200 */
  17815. #define PWR_PDCRF_PD9 PWR_PDCRF_PD9_Msk /*!< Apply pull-down for PF9 */
  17816. #define PWR_PDCRF_PD10_Pos (10U)
  17817. #define PWR_PDCRF_PD10_Msk (0x1UL << PWR_PDCRF_PD10_Pos) /*!< 0x00000400 */
  17818. #define PWR_PDCRF_PD10 PWR_PDCRF_PD10_Msk /*!< Apply pull-down for PF10 */
  17819. #define PWR_PDCRF_PD11_Pos (11U)
  17820. #define PWR_PDCRF_PD11_Msk (0x1UL << PWR_PDCRF_PD11_Pos) /*!< 0x00000800 */
  17821. #define PWR_PDCRF_PD11 PWR_PDCRF_PD11_Msk /*!< Apply pull-down for PF11 */
  17822. #define PWR_PDCRF_PD12_Pos (12U)
  17823. #define PWR_PDCRF_PD12_Msk (0x1UL << PWR_PDCRF_PD12_Pos) /*!< 0x00001000 */
  17824. #define PWR_PDCRF_PD12 PWR_PDCRF_PD12_Msk /*!< Apply pull-down for PF12 */
  17825. #define PWR_PDCRF_PD13_Pos (13U)
  17826. #define PWR_PDCRF_PD13_Msk (0x1UL << PWR_PDCRF_PD13_Pos) /*!< 0x00002000 */
  17827. #define PWR_PDCRF_PD13 PWR_PDCRF_PD13_Msk /*!< Apply pull-down for PF13 */
  17828. #define PWR_PDCRF_PD14_Pos (14U)
  17829. #define PWR_PDCRF_PD14_Msk (0x1UL << PWR_PDCRF_PD14_Pos) /*!< 0x00004000 */
  17830. #define PWR_PDCRF_PD14 PWR_PDCRF_PD14_Msk /*!< Apply pull-down for PF14 */
  17831. #define PWR_PDCRF_PD15_Pos (15U)
  17832. #define PWR_PDCRF_PD15_Msk (0x1UL << PWR_PDCRF_PD15_Pos) /*!< 0x00008000 */
  17833. #define PWR_PDCRF_PD15 PWR_PDCRF_PD15_Msk /*!< Apply pull-down for PF15 */
  17834. /******************** Bit definition for PWR_PUCRG register *****************/
  17835. #define PWR_PUCRG_PU0_Pos (0U)
  17836. #define PWR_PUCRG_PU0_Msk (0x1UL << PWR_PUCRG_PU0_Pos) /*!< 0x00000001 */
  17837. #define PWR_PUCRG_PU0 PWR_PUCRG_PU0_Msk /*!< Apply pull-up for PG0 */
  17838. #define PWR_PUCRG_PU1_Pos (1U)
  17839. #define PWR_PUCRG_PU1_Msk (0x1UL << PWR_PUCRG_PU1_Pos) /*!< 0x00000002 */
  17840. #define PWR_PUCRG_PU1 PWR_PUCRG_PU1_Msk /*!< Apply pull-up for PG1 */
  17841. #define PWR_PUCRG_PU2_Pos (2U)
  17842. #define PWR_PUCRG_PU2_Msk (0x1UL << PWR_PUCRG_PU2_Pos) /*!< 0x00000004 */
  17843. #define PWR_PUCRG_PU2 PWR_PUCRG_PU2_Msk /*!< Apply pull-up for PG2 */
  17844. #define PWR_PUCRG_PU3_Pos (3U)
  17845. #define PWR_PUCRG_PU3_Msk (0x1UL << PWR_PUCRG_PU3_Pos) /*!< 0x00000008 */
  17846. #define PWR_PUCRG_PU3 PWR_PUCRG_PU3_Msk /*!< Apply pull-up for PG3 */
  17847. #define PWR_PUCRG_PU4_Pos (4U)
  17848. #define PWR_PUCRG_PU4_Msk (0x1UL << PWR_PUCRG_PU4_Pos) /*!< 0x00000010 */
  17849. #define PWR_PUCRG_PU4 PWR_PUCRG_PU4_Msk /*!< Apply pull-up for PG4 */
  17850. #define PWR_PUCRG_PU5_Pos (5U)
  17851. #define PWR_PUCRG_PU5_Msk (0x1UL << PWR_PUCRG_PU5_Pos) /*!< 0x00000020 */
  17852. #define PWR_PUCRG_PU5 PWR_PUCRG_PU5_Msk /*!< Apply pull-up for PG5 */
  17853. #define PWR_PUCRG_PU6_Pos (6U)
  17854. #define PWR_PUCRG_PU6_Msk (0x1UL << PWR_PUCRG_PU6_Pos) /*!< 0x00000040 */
  17855. #define PWR_PUCRG_PU6 PWR_PUCRG_PU6_Msk /*!< Apply pull-up for PG6 */
  17856. #define PWR_PUCRG_PU7_Pos (7U)
  17857. #define PWR_PUCRG_PU7_Msk (0x1UL << PWR_PUCRG_PU7_Pos) /*!< 0x00000080 */
  17858. #define PWR_PUCRG_PU7 PWR_PUCRG_PU7_Msk /*!< Apply pull-up for PG7 */
  17859. #define PWR_PUCRG_PU8_Pos (8U)
  17860. #define PWR_PUCRG_PU8_Msk (0x1UL << PWR_PUCRG_PU8_Pos) /*!< 0x00000100 */
  17861. #define PWR_PUCRG_PU8 PWR_PUCRG_PU8_Msk /*!< Apply pull-up for PG8 */
  17862. #define PWR_PUCRG_PU9_Pos (9U)
  17863. #define PWR_PUCRG_PU9_Msk (0x1UL << PWR_PUCRG_PU9_Pos) /*!< 0x00000200 */
  17864. #define PWR_PUCRG_PU9 PWR_PUCRG_PU9_Msk /*!< Apply pull-up for PG9 */
  17865. #define PWR_PUCRG_PU10_Pos (10U)
  17866. #define PWR_PUCRG_PU10_Msk (0x1UL << PWR_PUCRG_PU10_Pos) /*!< 0x00000400 */
  17867. #define PWR_PUCRG_PU10 PWR_PUCRG_PU10_Msk /*!< Apply pull-up for PG10 */
  17868. #define PWR_PUCRG_PU11_Pos (11U)
  17869. #define PWR_PUCRG_PU11_Msk (0x1UL << PWR_PUCRG_PU11_Pos) /*!< 0x00000800 */
  17870. #define PWR_PUCRG_PU11 PWR_PUCRG_PU11_Msk /*!< Apply pull-up for PG11 */
  17871. #define PWR_PUCRG_PU12_Pos (12U)
  17872. #define PWR_PUCRG_PU12_Msk (0x1UL << PWR_PUCRG_PU12_Pos) /*!< 0x00001000 */
  17873. #define PWR_PUCRG_PU12 PWR_PUCRG_PU12_Msk /*!< Apply pull-up for PG12 */
  17874. #define PWR_PUCRG_PU13_Pos (13U)
  17875. #define PWR_PUCRG_PU13_Msk (0x1UL << PWR_PUCRG_PU13_Pos) /*!< 0x00002000 */
  17876. #define PWR_PUCRG_PU13 PWR_PUCRG_PU13_Msk /*!< Apply pull-up for PG13 */
  17877. #define PWR_PUCRG_PU14_Pos (14U)
  17878. #define PWR_PUCRG_PU14_Msk (0x1UL << PWR_PUCRG_PU14_Pos) /*!< 0x00004000 */
  17879. #define PWR_PUCRG_PU14 PWR_PUCRG_PU14_Msk /*!< Apply pull-up for PG14 */
  17880. #define PWR_PUCRG_PU15_Pos (15U)
  17881. #define PWR_PUCRG_PU15_Msk (0x1UL << PWR_PUCRG_PU15_Pos) /*!< 0x00008000 */
  17882. #define PWR_PUCRG_PU15 PWR_PUCRG_PU15_Msk /*!< Apply pull-up for PG15 */
  17883. /******************** Bit definition for PWR_PDCRG register *****************/
  17884. #define PWR_PDCRG_PD0_Pos (0U)
  17885. #define PWR_PDCRG_PD0_Msk (0x1UL << PWR_PDCRG_PD0_Pos) /*!< 0x00000001 */
  17886. #define PWR_PDCRG_PD0 PWR_PDCRG_PD0_Msk /*!< Apply pull-down for PG0 */
  17887. #define PWR_PDCRG_PD1_Pos (1U)
  17888. #define PWR_PDCRG_PD1_Msk (0x1UL << PWR_PDCRG_PD1_Pos) /*!< 0x00000002 */
  17889. #define PWR_PDCRG_PD1 PWR_PDCRG_PD1_Msk /*!< Apply pull-down for PG1 */
  17890. #define PWR_PDCRG_PD2_Pos (2U)
  17891. #define PWR_PDCRG_PD2_Msk (0x1UL << PWR_PDCRG_PD2_Pos) /*!< 0x00000004 */
  17892. #define PWR_PDCRG_PD2 PWR_PDCRG_PD2_Msk /*!< Apply pull-down for PG2 */
  17893. #define PWR_PDCRG_PD3_Pos (3U)
  17894. #define PWR_PDCRG_PD3_Msk (0x1UL << PWR_PDCRG_PD3_Pos) /*!< 0x00000008 */
  17895. #define PWR_PDCRG_PD3 PWR_PDCRG_PD3_Msk /*!< Apply pull-down for PG3 */
  17896. #define PWR_PDCRG_PD4_Pos (4U)
  17897. #define PWR_PDCRG_PD4_Msk (0x1UL << PWR_PDCRG_PD4_Pos) /*!< 0x00000010 */
  17898. #define PWR_PDCRG_PD4 PWR_PDCRG_PD4_Msk /*!< Apply pull-down for PG4 */
  17899. #define PWR_PDCRG_PD5_Pos (5U)
  17900. #define PWR_PDCRG_PD5_Msk (0x1UL << PWR_PDCRG_PD5_Pos) /*!< 0x00000020 */
  17901. #define PWR_PDCRG_PD5 PWR_PDCRG_PD5_Msk /*!< Apply pull-down for PG5 */
  17902. #define PWR_PDCRG_PD6_Pos (6U)
  17903. #define PWR_PDCRG_PD6_Msk (0x1UL << PWR_PDCRG_PD6_Pos) /*!< 0x00000040 */
  17904. #define PWR_PDCRG_PD6 PWR_PDCRG_PD6_Msk /*!< Apply pull-down for PG6 */
  17905. #define PWR_PDCRG_PD7_Pos (7U)
  17906. #define PWR_PDCRG_PD7_Msk (0x1UL << PWR_PDCRG_PD7_Pos) /*!< 0x00000080 */
  17907. #define PWR_PDCRG_PD7 PWR_PDCRG_PD7_Msk /*!< Apply pull-down for PG7 */
  17908. #define PWR_PDCRG_PD8_Pos (8U)
  17909. #define PWR_PDCRG_PD8_Msk (0x1UL << PWR_PDCRG_PD8_Pos) /*!< 0x00000100 */
  17910. #define PWR_PDCRG_PD8 PWR_PDCRG_PD8_Msk /*!< Apply pull-down for PG8 */
  17911. #define PWR_PDCRG_PD9_Pos (9U)
  17912. #define PWR_PDCRG_PD9_Msk (0x1UL << PWR_PDCRG_PD9_Pos) /*!< 0x00000200 */
  17913. #define PWR_PDCRG_PD9 PWR_PDCRG_PD9_Msk /*!< Apply pull-down for PG9 */
  17914. #define PWR_PDCRG_PD10_Pos (10U)
  17915. #define PWR_PDCRG_PD10_Msk (0x1UL << PWR_PDCRG_PD10_Pos) /*!< 0x00000400 */
  17916. #define PWR_PDCRG_PD10 PWR_PDCRG_PD10_Msk /*!< Apply pull-down for PG10 */
  17917. #define PWR_PDCRG_PD11_Pos (11U)
  17918. #define PWR_PDCRG_PD11_Msk (0x1UL << PWR_PDCRG_PD11_Pos) /*!< 0x00000800 */
  17919. #define PWR_PDCRG_PD11 PWR_PDCRG_PD11_Msk /*!< Apply pull-down for PG11 */
  17920. #define PWR_PDCRG_PD12_Pos (12U)
  17921. #define PWR_PDCRG_PD12_Msk (0x1UL << PWR_PDCRG_PD12_Pos) /*!< 0x00001000 */
  17922. #define PWR_PDCRG_PD12 PWR_PDCRG_PD12_Msk /*!< Apply pull-down for PG12 */
  17923. #define PWR_PDCRG_PD13_Pos (13U)
  17924. #define PWR_PDCRG_PD13_Msk (0x1UL << PWR_PDCRG_PD13_Pos) /*!< 0x00002000 */
  17925. #define PWR_PDCRG_PD13 PWR_PDCRG_PD13_Msk /*!< Apply pull-down for PG13 */
  17926. #define PWR_PDCRG_PD14_Pos (14U)
  17927. #define PWR_PDCRG_PD14_Msk (0x1UL << PWR_PDCRG_PD14_Pos) /*!< 0x00004000 */
  17928. #define PWR_PDCRG_PD14 PWR_PDCRG_PD14_Msk /*!< Apply pull-down for PG14 */
  17929. #define PWR_PDCRG_PD15_Pos (15U)
  17930. #define PWR_PDCRG_PD15_Msk (0x1UL << PWR_PDCRG_PD15_Pos) /*!< 0x00008000 */
  17931. #define PWR_PDCRG_PD15 PWR_PDCRG_PD15_Msk /*!< Apply pull-down for PG15 */
  17932. /******************** Bit definition for PWR_PUCRH register *****************/
  17933. #define PWR_PUCRH_PU0_Pos (0U)
  17934. #define PWR_PUCRH_PU0_Msk (0x1UL << PWR_PUCRH_PU0_Pos) /*!< 0x00000001 */
  17935. #define PWR_PUCRH_PU0 PWR_PUCRH_PU0_Msk /*!< Apply pull-up for PH0 */
  17936. #define PWR_PUCRH_PU1_Pos (1U)
  17937. #define PWR_PUCRH_PU1_Msk (0x1UL << PWR_PUCRH_PU1_Pos) /*!< 0x00000002 */
  17938. #define PWR_PUCRH_PU1 PWR_PUCRH_PU1_Msk /*!< Apply pull-up for PH1 */
  17939. #define PWR_PUCRH_PU2_Pos (2U)
  17940. #define PWR_PUCRH_PU2_Msk (0x1UL << PWR_PUCRH_PU2_Pos) /*!< 0x00000004 */
  17941. #define PWR_PUCRH_PU2 PWR_PUCRH_PU2_Msk /*!< Apply pull-up for PH2 */
  17942. #define PWR_PUCRH_PU3_Pos (3U)
  17943. #define PWR_PUCRH_PU3_Msk (0x1UL << PWR_PUCRH_PU3_Pos) /*!< 0x00000008 */
  17944. #define PWR_PUCRH_PU3 PWR_PUCRH_PU3_Msk /*!< Apply pull-up for PH3 */
  17945. #define PWR_PUCRH_PU4_Pos (4U)
  17946. #define PWR_PUCRH_PU4_Msk (0x1UL << PWR_PUCRH_PU4_Pos) /*!< 0x00000010 */
  17947. #define PWR_PUCRH_PU4 PWR_PUCRH_PU4_Msk /*!< Apply pull-up for PH4 */
  17948. #define PWR_PUCRH_PU5_Pos (5U)
  17949. #define PWR_PUCRH_PU5_Msk (0x1UL << PWR_PUCRH_PU5_Pos) /*!< 0x00000020 */
  17950. #define PWR_PUCRH_PU5 PWR_PUCRH_PU5_Msk /*!< Apply pull-up for PH5 */
  17951. #define PWR_PUCRH_PU6_Pos (6U)
  17952. #define PWR_PUCRH_PU6_Msk (0x1UL << PWR_PUCRH_PU6_Pos) /*!< 0x00000040 */
  17953. #define PWR_PUCRH_PU6 PWR_PUCRH_PU6_Msk /*!< Apply pull-up for PH6 */
  17954. #define PWR_PUCRH_PU7_Pos (7U)
  17955. #define PWR_PUCRH_PU7_Msk (0x1UL << PWR_PUCRH_PU7_Pos) /*!< 0x00000080 */
  17956. #define PWR_PUCRH_PU7 PWR_PUCRH_PU7_Msk /*!< Apply pull-up for PH7 */
  17957. #define PWR_PUCRH_PU8_Pos (8U)
  17958. #define PWR_PUCRH_PU8_Msk (0x1UL << PWR_PUCRH_PU8_Pos) /*!< 0x00000100 */
  17959. #define PWR_PUCRH_PU8 PWR_PUCRH_PU8_Msk /*!< Apply pull-up for PH8 */
  17960. #define PWR_PUCRH_PU9_Pos (9U)
  17961. #define PWR_PUCRH_PU9_Msk (0x1UL << PWR_PUCRH_PU9_Pos) /*!< 0x00000200 */
  17962. #define PWR_PUCRH_PU9 PWR_PUCRH_PU9_Msk /*!< Apply pull-up for PH9 */
  17963. #define PWR_PUCRH_PU10_Pos (10U)
  17964. #define PWR_PUCRH_PU10_Msk (0x1UL << PWR_PUCRH_PU10_Pos) /*!< 0x00000400 */
  17965. #define PWR_PUCRH_PU10 PWR_PUCRH_PU10_Msk /*!< Apply pull-up for PH10 */
  17966. #define PWR_PUCRH_PU11_Pos (11U)
  17967. #define PWR_PUCRH_PU11_Msk (0x1UL << PWR_PUCRH_PU11_Pos) /*!< 0x00000800 */
  17968. #define PWR_PUCRH_PU11 PWR_PUCRH_PU11_Msk /*!< Apply pull-up for PH11 */
  17969. #define PWR_PUCRH_PU12_Pos (12U)
  17970. #define PWR_PUCRH_PU12_Msk (0x1UL << PWR_PUCRH_PU12_Pos) /*!< 0x00001000 */
  17971. #define PWR_PUCRH_PU12 PWR_PUCRH_PU12_Msk /*!< Apply pull-up for PH12 */
  17972. #define PWR_PUCRH_PU13_Pos (13U)
  17973. #define PWR_PUCRH_PU13_Msk (0x1UL << PWR_PUCRH_PU13_Pos) /*!< 0x00002000 */
  17974. #define PWR_PUCRH_PU13 PWR_PUCRH_PU13_Msk /*!< Apply pull-up for PH13 */
  17975. #define PWR_PUCRH_PU14_Pos (14U)
  17976. #define PWR_PUCRH_PU14_Msk (0x1UL << PWR_PUCRH_PU14_Pos) /*!< 0x00004000 */
  17977. #define PWR_PUCRH_PU14 PWR_PUCRH_PU14_Msk /*!< Apply pull-up for PH14 */
  17978. #define PWR_PUCRH_PU15_Pos (15U)
  17979. #define PWR_PUCRH_PU15_Msk (0x1UL << PWR_PUCRH_PU15_Pos) /*!< 0x00008000 */
  17980. #define PWR_PUCRH_PU15 PWR_PUCRH_PU15_Msk /*!< Apply pull-up for PH15 */
  17981. /******************** Bit definition for PWR_PDCRH register *****************/
  17982. #define PWR_PDCRH_PD0_Pos (0U)
  17983. #define PWR_PDCRH_PD0_Msk (0x1UL << PWR_PDCRH_PD0_Pos) /*!< 0x00000001 */
  17984. #define PWR_PDCRH_PD0 PWR_PDCRH_PD0_Msk /*!< Apply pull-down for PH0 */
  17985. #define PWR_PDCRH_PD1_Pos (1U)
  17986. #define PWR_PDCRH_PD1_Msk (0x1UL << PWR_PDCRH_PD1_Pos) /*!< 0x00000002 */
  17987. #define PWR_PDCRH_PD1 PWR_PDCRH_PD1_Msk /*!< Apply pull-down for PH1 */
  17988. #define PWR_PDCRH_PD2_Pos (2U)
  17989. #define PWR_PDCRH_PD2_Msk (0x1UL << PWR_PDCRH_PD2_Pos) /*!< 0x00000004 */
  17990. #define PWR_PDCRH_PD2 PWR_PDCRH_PD2_Msk /*!< Apply pull-down for PH2 */
  17991. #define PWR_PDCRH_PD3_Pos (3U)
  17992. #define PWR_PDCRH_PD3_Msk (0x1UL << PWR_PDCRH_PD3_Pos) /*!< 0x00000008 */
  17993. #define PWR_PDCRH_PD3 PWR_PDCRH_PD3_Msk /*!< Apply pull-down for PH3 */
  17994. #define PWR_PDCRH_PD4_Pos (4U)
  17995. #define PWR_PDCRH_PD4_Msk (0x1UL << PWR_PDCRH_PD4_Pos) /*!< 0x00000010 */
  17996. #define PWR_PDCRH_PD4 PWR_PDCRH_PD4_Msk /*!< Apply pull-down for PH4 */
  17997. #define PWR_PDCRH_PD5_Pos (5U)
  17998. #define PWR_PDCRH_PD5_Msk (0x1UL << PWR_PDCRH_PD5_Pos) /*!< 0x00000020 */
  17999. #define PWR_PDCRH_PD5 PWR_PDCRH_PD5_Msk /*!< Apply pull-down for PH5 */
  18000. #define PWR_PDCRH_PD6_Pos (6U)
  18001. #define PWR_PDCRH_PD6_Msk (0x1UL << PWR_PDCRH_PD6_Pos) /*!< 0x00000040 */
  18002. #define PWR_PDCRH_PD6 PWR_PDCRH_PD6_Msk /*!< Apply pull-down for PH6 */
  18003. #define PWR_PDCRH_PD7_Pos (7U)
  18004. #define PWR_PDCRH_PD7_Msk (0x1UL << PWR_PDCRH_PD7_Pos) /*!< 0x00000080 */
  18005. #define PWR_PDCRH_PD7 PWR_PDCRH_PD7_Msk /*!< Apply pull-down for PH7 */
  18006. #define PWR_PDCRH_PD8_Pos (8U)
  18007. #define PWR_PDCRH_PD8_Msk (0x1UL << PWR_PDCRH_PD8_Pos) /*!< 0x00000100 */
  18008. #define PWR_PDCRH_PD8 PWR_PDCRH_PD8_Msk /*!< Apply pull-down for PH8 */
  18009. #define PWR_PDCRH_PD9_Pos (9U)
  18010. #define PWR_PDCRH_PD9_Msk (0x1UL << PWR_PDCRH_PD9_Pos) /*!< 0x00000200 */
  18011. #define PWR_PDCRH_PD9 PWR_PDCRH_PD9_Msk /*!< Apply pull-down for PH9 */
  18012. #define PWR_PDCRH_PD10_Pos (10U)
  18013. #define PWR_PDCRH_PD10_Msk (0x1UL << PWR_PDCRH_PD10_Pos) /*!< 0x00000400 */
  18014. #define PWR_PDCRH_PD10 PWR_PDCRH_PD10_Msk /*!< Apply pull-down for PH10 */
  18015. #define PWR_PDCRH_PD11_Pos (11U)
  18016. #define PWR_PDCRH_PD11_Msk (0x1UL << PWR_PDCRH_PD11_Pos) /*!< 0x00000800 */
  18017. #define PWR_PDCRH_PD11 PWR_PDCRH_PD11_Msk /*!< Apply pull-down for PH11 */
  18018. #define PWR_PDCRH_PD12_Pos (12U)
  18019. #define PWR_PDCRH_PD12_Msk (0x1UL << PWR_PDCRH_PD12_Pos) /*!< 0x00001000 */
  18020. #define PWR_PDCRH_PD12 PWR_PDCRH_PD12_Msk /*!< Apply pull-down for PH12 */
  18021. #define PWR_PDCRH_PD13_Pos (13U)
  18022. #define PWR_PDCRH_PD13_Msk (0x1UL << PWR_PDCRH_PD13_Pos) /*!< 0x00002000 */
  18023. #define PWR_PDCRH_PD13 PWR_PDCRH_PD13_Msk /*!< Apply pull-down for PH13 */
  18024. #define PWR_PDCRH_PD14_Pos (14U)
  18025. #define PWR_PDCRH_PD14_Msk (0x1UL << PWR_PDCRH_PD14_Pos) /*!< 0x00004000 */
  18026. #define PWR_PDCRH_PD14 PWR_PDCRH_PD14_Msk /*!< Apply pull-down for PH14 */
  18027. #define PWR_PDCRH_PD15_Pos (15U)
  18028. #define PWR_PDCRH_PD15_Msk (0x1UL << PWR_PDCRH_PD15_Pos) /*!< 0x00008000 */
  18029. #define PWR_PDCRH_PD15 PWR_PDCRH_PD15_Msk /*!< Apply pull-down for PH15 */
  18030. /******************** Bit definition for PWR_PUCRI register *****************/
  18031. #define PWR_PUCRI_PU0_Pos (0U)
  18032. #define PWR_PUCRI_PU0_Msk (0x1UL << PWR_PUCRI_PU0_Pos) /*!< 0x00000001 */
  18033. #define PWR_PUCRI_PU0 PWR_PUCRI_PU0_Msk /*!< Apply pull-up for PI0 */
  18034. #define PWR_PUCRI_PU1_Pos (1U)
  18035. #define PWR_PUCRI_PU1_Msk (0x1UL << PWR_PUCRI_PU1_Pos) /*!< 0x00000002 */
  18036. #define PWR_PUCRI_PU1 PWR_PUCRI_PU1_Msk /*!< Apply pull-up for PI1 */
  18037. #define PWR_PUCRI_PU2_Pos (2U)
  18038. #define PWR_PUCRI_PU2_Msk (0x1UL << PWR_PUCRI_PU2_Pos) /*!< 0x00000004 */
  18039. #define PWR_PUCRI_PU2 PWR_PUCRI_PU2_Msk /*!< Apply pull-up for PI2 */
  18040. #define PWR_PUCRI_PU3_Pos (3U)
  18041. #define PWR_PUCRI_PU3_Msk (0x1UL << PWR_PUCRI_PU3_Pos) /*!< 0x00000008 */
  18042. #define PWR_PUCRI_PU3 PWR_PUCRI_PU3_Msk /*!< Apply pull-up for PI3 */
  18043. #define PWR_PUCRI_PU4_Pos (4U)
  18044. #define PWR_PUCRI_PU4_Msk (0x1UL << PWR_PUCRI_PU4_Pos) /*!< 0x00000010 */
  18045. #define PWR_PUCRI_PU4 PWR_PUCRI_PU4_Msk /*!< Apply pull-up for PI4 */
  18046. #define PWR_PUCRI_PU5_Pos (5U)
  18047. #define PWR_PUCRI_PU5_Msk (0x1UL << PWR_PUCRI_PU5_Pos) /*!< 0x00000020 */
  18048. #define PWR_PUCRI_PU5 PWR_PUCRI_PU5_Msk /*!< Apply pull-up for PI5 */
  18049. #define PWR_PUCRI_PU6_Pos (6U)
  18050. #define PWR_PUCRI_PU6_Msk (0x1UL << PWR_PUCRI_PU6_Pos) /*!< 0x00000040 */
  18051. #define PWR_PUCRI_PU6 PWR_PUCRI_PU6_Msk /*!< Apply pull-up for PI6 */
  18052. #define PWR_PUCRI_PU7_Pos (7U)
  18053. #define PWR_PUCRI_PU7_Msk (0x1UL << PWR_PUCRI_PU7_Pos) /*!< 0x00000080 */
  18054. #define PWR_PUCRI_PU7 PWR_PUCRI_PU7_Msk /*!< Apply pull-up for PI7 */
  18055. #define PWR_PUCRI_PU8_Pos (8U)
  18056. #define PWR_PUCRI_PU8_Msk (0x1UL << PWR_PUCRI_PU8_Pos) /*!< 0x00000100 */
  18057. #define PWR_PUCRI_PU8 PWR_PUCRI_PU8_Msk /*!< Apply pull-up for PI8 */
  18058. #define PWR_PUCRI_PU9_Pos (9U)
  18059. #define PWR_PUCRI_PU9_Msk (0x1UL << PWR_PUCRI_PU9_Pos) /*!< 0x00000200 */
  18060. #define PWR_PUCRI_PU9 PWR_PUCRI_PU9_Msk /*!< Apply pull-up for PI9 */
  18061. #define PWR_PUCRI_PU10_Pos (10U)
  18062. #define PWR_PUCRI_PU10_Msk (0x1UL << PWR_PUCRI_PU10_Pos) /*!< 0x00000400 */
  18063. #define PWR_PUCRI_PU10 PWR_PUCRI_PU10_Msk /*!< Apply pull-up for PI10 */
  18064. #define PWR_PUCRI_PU11_Pos (11U)
  18065. #define PWR_PUCRI_PU11_Msk (0x1UL << PWR_PUCRI_PU11_Pos) /*!< 0x00000800 */
  18066. #define PWR_PUCRI_PU11 PWR_PUCRI_PU11_Msk /*!< Apply pull-up for PI11 */
  18067. #define PWR_PUCRI_PU12_Pos (12U)
  18068. #define PWR_PUCRI_PU12_Msk (0x1UL << PWR_PUCRI_PU12_Pos) /*!< 0x00001000 */
  18069. #define PWR_PUCRI_PU12 PWR_PUCRI_PU12_Msk /*!< Apply pull-up for PI12 */
  18070. #define PWR_PUCRI_PU13_Pos (13U)
  18071. #define PWR_PUCRI_PU13_Msk (0x1UL << PWR_PUCRI_PU13_Pos) /*!< 0x00002000 */
  18072. #define PWR_PUCRI_PU13 PWR_PUCRI_PU13_Msk /*!< Apply pull-up for PI13 */
  18073. #define PWR_PUCRI_PU14_Pos (14U)
  18074. #define PWR_PUCRI_PU14_Msk (0x1UL << PWR_PUCRI_PU14_Pos) /*!< 0x00004000 */
  18075. #define PWR_PUCRI_PU14 PWR_PUCRI_PU14_Msk /*!< Apply pull-up for PI14 */
  18076. #define PWR_PUCRI_PU15_Pos (15U)
  18077. #define PWR_PUCRI_PU15_Msk (0x1UL << PWR_PUCRI_PU15_Pos) /*!< 0x00008000 */
  18078. #define PWR_PUCRI_PU15 PWR_PUCRI_PU15_Msk /*!< Apply pull-up for PI15 */
  18079. /******************** Bit definition for PWR_PDCRI register *****************/
  18080. #define PWR_PDCRI_PD0_Pos (0U)
  18081. #define PWR_PDCRI_PD0_Msk (0x1UL << PWR_PDCRI_PD0_Pos) /*!< 0x00000001 */
  18082. #define PWR_PDCRI_PD0 PWR_PDCRI_PD0_Msk /*!< Apply pull-down for PI0 */
  18083. #define PWR_PDCRI_PD1_Pos (1U)
  18084. #define PWR_PDCRI_PD1_Msk (0x1UL << PWR_PDCRI_PD1_Pos) /*!< 0x00000002 */
  18085. #define PWR_PDCRI_PD1 PWR_PDCRI_PD1_Msk /*!< Apply pull-down for PI1 */
  18086. #define PWR_PDCRI_PD2_Pos (2U)
  18087. #define PWR_PDCRI_PD2_Msk (0x1UL << PWR_PDCRI_PD2_Pos) /*!< 0x00000004 */
  18088. #define PWR_PDCRI_PD2 PWR_PDCRI_PD2_Msk /*!< Apply pull-down for PI2 */
  18089. #define PWR_PDCRI_PD3_Pos (3U)
  18090. #define PWR_PDCRI_PD3_Msk (0x1UL << PWR_PDCRI_PD3_Pos) /*!< 0x00000008 */
  18091. #define PWR_PDCRI_PD3 PWR_PDCRI_PD3_Msk /*!< Apply pull-down for PI3 */
  18092. #define PWR_PDCRI_PD4_Pos (4U)
  18093. #define PWR_PDCRI_PD4_Msk (0x1UL << PWR_PDCRI_PD4_Pos) /*!< 0x00000010 */
  18094. #define PWR_PDCRI_PD4 PWR_PDCRI_PD4_Msk /*!< Apply pull-down for PI4 */
  18095. #define PWR_PDCRI_PD5_Pos (5U)
  18096. #define PWR_PDCRI_PD5_Msk (0x1UL << PWR_PDCRI_PD5_Pos) /*!< 0x00000020 */
  18097. #define PWR_PDCRI_PD5 PWR_PDCRI_PD5_Msk /*!< Apply pull-down for PI5 */
  18098. #define PWR_PDCRI_PD6_Pos (6U)
  18099. #define PWR_PDCRI_PD6_Msk (0x1UL << PWR_PDCRI_PD6_Pos) /*!< 0x00000040 */
  18100. #define PWR_PDCRI_PD6 PWR_PDCRI_PD6_Msk /*!< Apply pull-down for PI6 */
  18101. #define PWR_PDCRI_PD7_Pos (7U)
  18102. #define PWR_PDCRI_PD7_Msk (0x1UL << PWR_PDCRI_PD7_Pos) /*!< 0x00000080 */
  18103. #define PWR_PDCRI_PD7 PWR_PDCRI_PD7_Msk /*!< Apply pull-down for PI7 */
  18104. #define PWR_PDCRI_PD8_Pos (8U)
  18105. #define PWR_PDCRI_PD8_Msk (0x1UL << PWR_PDCRI_PD8_Pos) /*!< 0x00000100 */
  18106. #define PWR_PDCRI_PD8 PWR_PDCRI_PD8_Msk /*!< Apply pull-down for PI8 */
  18107. #define PWR_PDCRI_PD9_Pos (9U)
  18108. #define PWR_PDCRI_PD9_Msk (0x1UL << PWR_PDCRI_PD9_Pos) /*!< 0x00000200 */
  18109. #define PWR_PDCRI_PD9 PWR_PDCRI_PD9_Msk /*!< Apply pull-down for PI9 */
  18110. #define PWR_PDCRI_PD10_Pos (10U)
  18111. #define PWR_PDCRI_PD10_Msk (0x1UL << PWR_PDCRI_PD10_Pos) /*!< 0x00000400 */
  18112. #define PWR_PDCRI_PD10 PWR_PDCRI_PD10_Msk /*!< Apply pull-down for PI10 */
  18113. #define PWR_PDCRI_PD11_Pos (11U)
  18114. #define PWR_PDCRI_PD11_Msk (0x1UL << PWR_PDCRI_PD11_Pos) /*!< 0x00000800 */
  18115. #define PWR_PDCRI_PD11 PWR_PDCRI_PD11_Msk /*!< Apply pull-down for PI11 */
  18116. #define PWR_PDCRI_PD12_Pos (12U)
  18117. #define PWR_PDCRI_PD12_Msk (0x1UL << PWR_PDCRI_PD12_Pos) /*!< 0x00001000 */
  18118. #define PWR_PDCRI_PD12 PWR_PDCRI_PD12_Msk /*!< Apply pull-down for PI12 */
  18119. #define PWR_PDCRI_PD13_Pos (13U)
  18120. #define PWR_PDCRI_PD13_Msk (0x1UL << PWR_PDCRI_PD13_Pos) /*!< 0x00002000 */
  18121. #define PWR_PDCRI_PD13 PWR_PDCRI_PD13_Msk /*!< Apply pull-down for PI13 */
  18122. #define PWR_PDCRI_PD14_Pos (14U)
  18123. #define PWR_PDCRI_PD14_Msk (0x1UL << PWR_PDCRI_PD14_Pos) /*!< 0x00004000 */
  18124. #define PWR_PDCRI_PD14 PWR_PDCRI_PD14_Msk /*!< Apply pull-down for PI14 */
  18125. #define PWR_PDCRI_PD15_Pos (15U)
  18126. #define PWR_PDCRI_PD15_Msk (0x1UL << PWR_PDCRI_PD15_Pos) /*!< 0x00008000 */
  18127. #define PWR_PDCRI_PD15 PWR_PDCRI_PD15_Msk /*!< Apply pull-down for PI15 */
  18128. /******************** Bit definition for PWR_PUCRJ register *****************/
  18129. #define PWR_PUCRJ_PU0_Pos (0U)
  18130. #define PWR_PUCRJ_PU0_Msk (0x1UL << PWR_PUCRJ_PU0_Pos) /*!< 0x00000001 */
  18131. #define PWR_PUCRJ_PU0 PWR_PUCRJ_PU0_Msk /*!< Apply pull-up for PJ0 */
  18132. #define PWR_PUCRJ_PU1_Pos (1U)
  18133. #define PWR_PUCRJ_PU1_Msk (0x1UL << PWR_PUCRJ_PU1_Pos) /*!< 0x00000002 */
  18134. #define PWR_PUCRJ_PU1 PWR_PUCRJ_PU1_Msk /*!< Apply pull-up for PJ1 */
  18135. #define PWR_PUCRJ_PU2_Pos (2U)
  18136. #define PWR_PUCRJ_PU2_Msk (0x1UL << PWR_PUCRJ_PU2_Pos) /*!< 0x00000004 */
  18137. #define PWR_PUCRJ_PU2 PWR_PUCRJ_PU2_Msk /*!< Apply pull-up for PJ2 */
  18138. #define PWR_PUCRJ_PU3_Pos (3U)
  18139. #define PWR_PUCRJ_PU3_Msk (0x1UL << PWR_PUCRJ_PU3_Pos) /*!< 0x00000008 */
  18140. #define PWR_PUCRJ_PU3 PWR_PUCRJ_PU3_Msk /*!< Apply pull-up for PJ3 */
  18141. #define PWR_PUCRJ_PU4_Pos (4U)
  18142. #define PWR_PUCRJ_PU4_Msk (0x1UL << PWR_PUCRJ_PU4_Pos) /*!< 0x00000010 */
  18143. #define PWR_PUCRJ_PU4 PWR_PUCRJ_PU4_Msk /*!< Apply pull-up for PJ4 */
  18144. #define PWR_PUCRJ_PU5_Pos (5U)
  18145. #define PWR_PUCRJ_PU5_Msk (0x1UL << PWR_PUCRJ_PU5_Pos) /*!< 0x00000020 */
  18146. #define PWR_PUCRJ_PU5 PWR_PUCRJ_PU5_Msk /*!< Apply pull-up for PJ5 */
  18147. #define PWR_PUCRJ_PU6_Pos (6U)
  18148. #define PWR_PUCRJ_PU6_Msk (0x1UL << PWR_PUCRJ_PU6_Pos) /*!< 0x00000040 */
  18149. #define PWR_PUCRJ_PU6 PWR_PUCRJ_PU6_Msk /*!< Apply pull-up for PJ6 */
  18150. #define PWR_PUCRJ_PU7_Pos (7U)
  18151. #define PWR_PUCRJ_PU7_Msk (0x1UL << PWR_PUCRJ_PU7_Pos) /*!< 0x00000080 */
  18152. #define PWR_PUCRJ_PU7 PWR_PUCRJ_PU7_Msk /*!< Apply pull-up for PJ7 */
  18153. #define PWR_PUCRJ_PU8_Pos (8U)
  18154. #define PWR_PUCRJ_PU8_Msk (0x1UL << PWR_PUCRJ_PU8_Pos) /*!< 0x00000100 */
  18155. #define PWR_PUCRJ_PU8 PWR_PUCRJ_PU8_Msk /*!< Apply pull-up for PJ8 */
  18156. #define PWR_PUCRJ_PU9_Pos (9U)
  18157. #define PWR_PUCRJ_PU9_Msk (0x1UL << PWR_PUCRJ_PU9_Pos) /*!< 0x00000200 */
  18158. #define PWR_PUCRJ_PU9 PWR_PUCRJ_PU9_Msk /*!< Apply pull-up for PJ9 */
  18159. #define PWR_PUCRJ_PU10_Pos (10U)
  18160. #define PWR_PUCRJ_PU10_Msk (0x1UL << PWR_PUCRJ_PU10_Pos) /*!< 0x00000400 */
  18161. #define PWR_PUCRJ_PU10 PWR_PUCRJ_PU10_Msk /*!< Apply pull-up for PJ10 */
  18162. #define PWR_PUCRJ_PU11_Pos (11U)
  18163. #define PWR_PUCRJ_PU11_Msk (0x1UL << PWR_PUCRJ_PU11_Pos) /*!< 0x00000800 */
  18164. #define PWR_PUCRJ_PU11 PWR_PUCRJ_PU11_Msk /*!< Apply pull-up for PJ11 */
  18165. /******************** Bit definition for PWR_PDCRJ register *****************/
  18166. #define PWR_PDCRJ_PD0_Pos (0U)
  18167. #define PWR_PDCRJ_PD0_Msk (0x1UL << PWR_PDCRJ_PD0_Pos) /*!< 0x00000001 */
  18168. #define PWR_PDCRJ_PD0 PWR_PDCRJ_PD0_Msk /*!< Apply pull-down for PJ0 */
  18169. #define PWR_PDCRJ_PD1_Pos (1U)
  18170. #define PWR_PDCRJ_PD1_Msk (0x1UL << PWR_PDCRJ_PD1_Pos) /*!< 0x00000002 */
  18171. #define PWR_PDCRJ_PD1 PWR_PDCRJ_PD1_Msk /*!< Apply pull-down for PJ1 */
  18172. #define PWR_PDCRJ_PD2_Pos (2U)
  18173. #define PWR_PDCRJ_PD2_Msk (0x1UL << PWR_PDCRJ_PD2_Pos) /*!< 0x00000004 */
  18174. #define PWR_PDCRJ_PD2 PWR_PDCRJ_PD2_Msk /*!< Apply pull-down for PJ2 */
  18175. #define PWR_PDCRJ_PD3_Pos (3U)
  18176. #define PWR_PDCRJ_PD3_Msk (0x1UL << PWR_PDCRJ_PD3_Pos) /*!< 0x00000008 */
  18177. #define PWR_PDCRJ_PD3 PWR_PDCRJ_PD3_Msk /*!< Apply pull-down for PJ3 */
  18178. #define PWR_PDCRJ_PD4_Pos (4U)
  18179. #define PWR_PDCRJ_PD4_Msk (0x1UL << PWR_PDCRJ_PD4_Pos) /*!< 0x00000010 */
  18180. #define PWR_PDCRJ_PD4 PWR_PDCRJ_PD4_Msk /*!< Apply pull-down for PJ4 */
  18181. #define PWR_PDCRJ_PD5_Pos (5U)
  18182. #define PWR_PDCRJ_PD5_Msk (0x1UL << PWR_PDCRJ_PD5_Pos) /*!< 0x00000020 */
  18183. #define PWR_PDCRJ_PD5 PWR_PDCRJ_PD5_Msk /*!< Apply pull-down for PJ5 */
  18184. #define PWR_PDCRJ_PD6_Pos (6U)
  18185. #define PWR_PDCRJ_PD6_Msk (0x1UL << PWR_PDCRJ_PD6_Pos) /*!< 0x00000040 */
  18186. #define PWR_PDCRJ_PD6 PWR_PDCRJ_PD6_Msk /*!< Apply pull-down for PJ6 */
  18187. #define PWR_PDCRJ_PD7_Pos (7U)
  18188. #define PWR_PDCRJ_PD7_Msk (0x1UL << PWR_PDCRJ_PD7_Pos) /*!< 0x00000080 */
  18189. #define PWR_PDCRJ_PD7 PWR_PDCRJ_PD7_Msk /*!< Apply pull-down for PJ7 */
  18190. #define PWR_PDCRJ_PD8_Pos (8U)
  18191. #define PWR_PDCRJ_PD8_Msk (0x1UL << PWR_PDCRJ_PD8_Pos) /*!< 0x00000100 */
  18192. #define PWR_PDCRJ_PD8 PWR_PDCRJ_PD8_Msk /*!< Apply pull-down for PJ8 */
  18193. #define PWR_PDCRJ_PD9_Pos (9U)
  18194. #define PWR_PDCRJ_PD9_Msk (0x1UL << PWR_PDCRJ_PD9_Pos) /*!< 0x00000200 */
  18195. #define PWR_PDCRJ_PD9 PWR_PDCRJ_PD9_Msk /*!< Apply pull-down for PJ9 */
  18196. #define PWR_PDCRJ_PD10_Pos (10U)
  18197. #define PWR_PDCRJ_PD10_Msk (0x1UL << PWR_PDCRJ_PD10_Pos) /*!< 0x00000400 */
  18198. #define PWR_PDCRJ_PD10 PWR_PDCRJ_PD10_Msk /*!< Apply pull-down for PJ10 */
  18199. #define PWR_PDCRJ_PD11_Pos (11U)
  18200. #define PWR_PDCRJ_PD11_Msk (0x1UL << PWR_PDCRJ_PD11_Pos) /*!< 0x00000800 */
  18201. #define PWR_PDCRJ_PD11 PWR_PDCRJ_PD11_Msk /*!< Apply pull-down for PJ11 */
  18202. /******************** Bit definition for PWR_CR4 register *******************/
  18203. #define PWR_CR4_SRAM1PDS4_Pos (0U)
  18204. #define PWR_CR4_SRAM1PDS4_Msk (0x1UL << PWR_CR4_SRAM1PDS4_Pos) /*!< 0x00000001 */
  18205. #define PWR_CR4_SRAM1PDS4 PWR_CR4_SRAM1PDS4_Msk /*!< SRAM1 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18206. #define PWR_CR4_SRAM1PDS5_Pos (1U)
  18207. #define PWR_CR4_SRAM1PDS5_Msk (0x1UL << PWR_CR4_SRAM1PDS5_Pos) /*!< 0x00000002 */
  18208. #define PWR_CR4_SRAM1PDS5 PWR_CR4_SRAM1PDS5_Msk /*!< SRAM1 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18209. #define PWR_CR4_SRAM1PDS6_Pos (2U)
  18210. #define PWR_CR4_SRAM1PDS6_Msk (0x1UL << PWR_CR4_SRAM1PDS6_Pos) /*!< 0x00000004 */
  18211. #define PWR_CR4_SRAM1PDS6 PWR_CR4_SRAM1PDS6_Msk /*!< SRAM1 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18212. #define PWR_CR4_SRAM1PDS7_Pos (3U)
  18213. #define PWR_CR4_SRAM1PDS7_Msk (0x1UL << PWR_CR4_SRAM1PDS7_Pos) /*!< 0x00000008 */
  18214. #define PWR_CR4_SRAM1PDS7 PWR_CR4_SRAM1PDS7_Msk /*!< SRAM1 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18215. #define PWR_CR4_SRAM1PDS8_Pos (4U)
  18216. #define PWR_CR4_SRAM1PDS8_Msk (0x1UL << PWR_CR4_SRAM1PDS8_Pos) /*!< 0x00000010 */
  18217. #define PWR_CR4_SRAM1PDS8 PWR_CR4_SRAM1PDS8_Msk /*!< SRAM1 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18218. #define PWR_CR4_SRAM1PDS9_Pos (5U)
  18219. #define PWR_CR4_SRAM1PDS9_Msk (0x1UL << PWR_CR4_SRAM1PDS9_Pos) /*!< 0x00000020 */
  18220. #define PWR_CR4_SRAM1PDS9 PWR_CR4_SRAM1PDS9_Msk /*!< SRAM1 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18221. #define PWR_CR4_SRAM1PDS10_Pos (6U)
  18222. #define PWR_CR4_SRAM1PDS10_Msk (0x1UL << PWR_CR4_SRAM1PDS10_Pos) /*!< 0x00000040 */
  18223. #define PWR_CR4_SRAM1PDS10 PWR_CR4_SRAM1PDS10_Msk /*!< SRAM1 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18224. #define PWR_CR4_SRAM1PDS11_Pos (7U)
  18225. #define PWR_CR4_SRAM1PDS11_Msk (0x1UL << PWR_CR4_SRAM1PDS11_Pos) /*!< 0x00000080 */
  18226. #define PWR_CR4_SRAM1PDS11 PWR_CR4_SRAM1PDS11_Msk /*!< SRAM1 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18227. #define PWR_CR4_SRAM1PDS12_Pos (8U)
  18228. #define PWR_CR4_SRAM1PDS12_Msk (0x1UL << PWR_CR4_SRAM1PDS12_Pos) /*!< 0x00000100 */
  18229. #define PWR_CR4_SRAM1PDS12 PWR_CR4_SRAM1PDS12_Msk /*!< SRAM1 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18230. #define PWR_CR4_SRAM3PDS9_Pos (10U)
  18231. #define PWR_CR4_SRAM3PDS9_Msk (0x1UL << PWR_CR4_SRAM3PDS9_Pos) /*!< 0x00000400 */
  18232. #define PWR_CR4_SRAM3PDS9 PWR_CR4_SRAM3PDS9_Msk /*!< SRAM3 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18233. #define PWR_CR4_SRAM3PDS10_Pos (11U)
  18234. #define PWR_CR4_SRAM3PDS10_Msk (0x1UL << PWR_CR4_SRAM3PDS10_Pos) /*!< 0x00000800 */
  18235. #define PWR_CR4_SRAM3PDS10 PWR_CR4_SRAM3PDS10_Msk /*!< SRAM3 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18236. #define PWR_CR4_SRAM3PDS11_Pos (12U)
  18237. #define PWR_CR4_SRAM3PDS11_Msk (0x1UL << PWR_CR4_SRAM3PDS11_Pos) /*!< 0x00001000 */
  18238. #define PWR_CR4_SRAM3PDS11 PWR_CR4_SRAM3PDS11_Msk /*!< SRAM3 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18239. #define PWR_CR4_SRAM3PDS12_Pos (13U)
  18240. #define PWR_CR4_SRAM3PDS12_Msk (0x1UL << PWR_CR4_SRAM3PDS12_Pos) /*!< 0x00002000 */
  18241. #define PWR_CR4_SRAM3PDS12 PWR_CR4_SRAM3PDS12_Msk /*!< SRAM3 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18242. #define PWR_CR4_SRAM3PDS13_Pos (14U)
  18243. #define PWR_CR4_SRAM3PDS13_Msk (0x1UL << PWR_CR4_SRAM3PDS13_Pos) /*!< 0x00004000 */
  18244. #define PWR_CR4_SRAM3PDS13 PWR_CR4_SRAM3PDS13_Msk /*!< SRAM3 page 13 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18245. #define PWR_CR4_SRAM5PDS1_Pos (16U)
  18246. #define PWR_CR4_SRAM5PDS1_Msk (0x1UL << PWR_CR4_SRAM5PDS1_Pos) /*!< 0x00010000 */
  18247. #define PWR_CR4_SRAM5PDS1 PWR_CR4_SRAM5PDS1_Msk /*!< SRAM5 page 1 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18248. #define PWR_CR4_SRAM5PDS2_Pos (17U)
  18249. #define PWR_CR4_SRAM5PDS2_Msk (0x1UL << PWR_CR4_SRAM5PDS2_Pos) /*!< 0x00020000 */
  18250. #define PWR_CR4_SRAM5PDS2 PWR_CR4_SRAM5PDS2_Msk /*!< SRAM5 page 2 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18251. #define PWR_CR4_SRAM5PDS3_Pos (18U)
  18252. #define PWR_CR4_SRAM5PDS3_Msk (0x1UL << PWR_CR4_SRAM5PDS3_Pos) /*!< 0x00040000 */
  18253. #define PWR_CR4_SRAM5PDS3 PWR_CR4_SRAM5PDS3_Msk /*!< SRAM5 page 3 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18254. #define PWR_CR4_SRAM5PDS4_Pos (19U)
  18255. #define PWR_CR4_SRAM5PDS4_Msk (0x1UL << PWR_CR4_SRAM5PDS4_Pos) /*!< 0x00080000 */
  18256. #define PWR_CR4_SRAM5PDS4 PWR_CR4_SRAM5PDS4_Msk /*!< SRAM5 page 4 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18257. #define PWR_CR4_SRAM5PDS5_Pos (20U)
  18258. #define PWR_CR4_SRAM5PDS5_Msk (0x1UL << PWR_CR4_SRAM5PDS5_Pos) /*!< 0x00100000 */
  18259. #define PWR_CR4_SRAM5PDS5 PWR_CR4_SRAM5PDS5_Msk /*!< SRAM5 page 5 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18260. #define PWR_CR4_SRAM5PDS6_Pos (21U)
  18261. #define PWR_CR4_SRAM5PDS6_Msk (0x1UL << PWR_CR4_SRAM5PDS6_Pos) /*!< 0x00200000 */
  18262. #define PWR_CR4_SRAM5PDS6 PWR_CR4_SRAM5PDS6_Msk /*!< SRAM5 page 6 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18263. #define PWR_CR4_SRAM5PDS7_Pos (22U)
  18264. #define PWR_CR4_SRAM5PDS7_Msk (0x1UL << PWR_CR4_SRAM5PDS7_Pos) /*!< 0x00400000 */
  18265. #define PWR_CR4_SRAM5PDS7 PWR_CR4_SRAM5PDS7_Msk /*!< SRAM5 page 7 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18266. #define PWR_CR4_SRAM5PDS8_Pos (23U)
  18267. #define PWR_CR4_SRAM5PDS8_Msk (0x1UL << PWR_CR4_SRAM5PDS8_Pos) /*!< 0x00800000 */
  18268. #define PWR_CR4_SRAM5PDS8 PWR_CR4_SRAM5PDS8_Msk /*!< SRAM5 page 8 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18269. #define PWR_CR4_SRAM5PDS9_Pos (24U)
  18270. #define PWR_CR4_SRAM5PDS9_Msk (0x1UL << PWR_CR4_SRAM5PDS9_Pos) /*!< 0x01000000 */
  18271. #define PWR_CR4_SRAM5PDS9 PWR_CR4_SRAM5PDS9_Msk /*!< SRAM5 page 9 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18272. #define PWR_CR4_SRAM5PDS10_Pos (25U)
  18273. #define PWR_CR4_SRAM5PDS10_Msk (0x1UL << PWR_CR4_SRAM5PDS10_Pos) /*!< 0x02000000 */
  18274. #define PWR_CR4_SRAM5PDS10 PWR_CR4_SRAM5PDS10_Msk /*!< SRAM5 page 10 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18275. #define PWR_CR4_SRAM5PDS11_Pos (26U)
  18276. #define PWR_CR4_SRAM5PDS11_Msk (0x1UL << PWR_CR4_SRAM5PDS11_Pos) /*!< 0x04000000 */
  18277. #define PWR_CR4_SRAM5PDS11 PWR_CR4_SRAM5PDS11_Msk /*!< SRAM5 page 11 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18278. #define PWR_CR4_SRAM5PDS12_Pos (27U)
  18279. #define PWR_CR4_SRAM5PDS12_Msk (0x1UL << PWR_CR4_SRAM5PDS12_Pos) /*!< 0x08000000 */
  18280. #define PWR_CR4_SRAM5PDS12 PWR_CR4_SRAM5PDS12_Msk /*!< SRAM5 page 12 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18281. #define PWR_CR4_SRAM5PDS13_Pos (28U)
  18282. #define PWR_CR4_SRAM5PDS13_Msk (0x1UL << PWR_CR4_SRAM5PDS13_Pos) /*!< 0x10000000 */
  18283. #define PWR_CR4_SRAM5PDS13 PWR_CR4_SRAM5PDS13_Msk /*!< SRAM5 page 13 (64 KB) power-down in Stop modes (Stop 0, 1, 2, 3) */
  18284. /******************************************************************************/
  18285. /* */
  18286. /* SRAMs configuration controller */
  18287. /* */
  18288. /******************************************************************************/
  18289. /******************* Bit definition for RAMCFG_CR register ******************/
  18290. #define RAMCFG_CR_ECCE_Pos (0U)
  18291. #define RAMCFG_CR_ECCE_Msk (0x1UL << RAMCFG_CR_ECCE_Pos) /*!< 0x00000001 */
  18292. #define RAMCFG_CR_ECCE RAMCFG_CR_ECCE_Msk /*!< ECC Enable */
  18293. #define RAMCFG_CR_ALE_Pos (4U)
  18294. #define RAMCFG_CR_ALE_Msk (0x1UL << RAMCFG_CR_ALE_Pos) /*!< 0x00000010 */
  18295. #define RAMCFG_CR_ALE RAMCFG_CR_ALE_Msk /*!< Address Latching Enable */
  18296. #define RAMCFG_CR_SRAMER_Pos (8U)
  18297. #define RAMCFG_CR_SRAMER_Msk (0x1UL << RAMCFG_CR_SRAMER_Pos) /*!< 0x00000100 */
  18298. #define RAMCFG_CR_SRAMER RAMCFG_CR_SRAMER_Msk /*!< Start Erase */
  18299. #define RAMCFG_CR_WSC_Pos (16U)
  18300. #define RAMCFG_CR_WSC_Msk (0x7UL << RAMCFG_CR_WSC_Pos) /*!< 0x00070000 */
  18301. #define RAMCFG_CR_WSC RAMCFG_CR_WSC_Msk /*!< WSC[18:16] Wait State Configuration field */
  18302. #define RAMCFG_CR_WSC_0 (0x1UL << RAMCFG_CR_WSC_Pos) /*!< 0x00010000 */
  18303. #define RAMCFG_CR_WSC_1 (0x2UL << RAMCFG_CR_WSC_Pos) /*!< 0x00020000 */
  18304. #define RAMCFG_CR_WSC_2 (0x4UL << RAMCFG_CR_WSC_Pos) /*!< 0x00040000 */
  18305. /******************* Bit definition for RAMCFG_IER register *****************/
  18306. #define RAMCFG_IER_SEIE_Pos (0U)
  18307. #define RAMCFG_IER_SEIE_Msk (0x1UL << RAMCFG_IER_SEIE_Pos) /*!< 0x00000001 */
  18308. #define RAMCFG_IER_SEIE RAMCFG_IER_SEIE_Msk /*!< Single Error Interrupt Enable */
  18309. #define RAMCFG_IER_DEIE_Pos (1U)
  18310. #define RAMCFG_IER_DEIE_Msk (0x1UL << RAMCFG_IER_DEIE_Pos) /*!< 0x00000002 */
  18311. #define RAMCFG_IER_DEIE RAMCFG_IER_DEIE_Msk /*!< Double Error Interrupt Enable */
  18312. #define RAMCFG_IER_ECCNMI_Pos (3U)
  18313. #define RAMCFG_IER_ECCNMI_Msk (0x1UL << RAMCFG_IER_ECCNMI_Pos) /*!< 0x00000008 */
  18314. #define RAMCFG_IER_ECCNMI RAMCFG_IER_ECCNMI_Msk /*!< NMI redirection interrupt */
  18315. /******************* Bit definition for RAMCFG_ISR register *****************/
  18316. #define RAMCFG_ISR_SEDC_Pos (0U)
  18317. #define RAMCFG_ISR_SEDC_Msk (0x1UL << RAMCFG_ISR_SEDC_Pos) /*!< 0x00000001 */
  18318. #define RAMCFG_ISR_SEDC RAMCFG_ISR_SEDC_Msk /*!< Single Error Detected and Corrected flag */
  18319. #define RAMCFG_ISR_DED_Pos (1U)
  18320. #define RAMCFG_ISR_DED_Msk (0x1UL << RAMCFG_ISR_DED_Pos) /*!< 0x00000002 */
  18321. #define RAMCFG_ISR_DED RAMCFG_ISR_DED_Msk /*!< Double Error Detected flag */
  18322. #define RAMCFG_ISR_SRAMBUSY_Pos (8U)
  18323. #define RAMCFG_ISR_SRAMBUSY_Msk (0x1UL << RAMCFG_ISR_SRAMBUSY_Pos) /*!< 0x00000100 */
  18324. #define RAMCFG_ISR_SRAMBUSY RAMCFG_ISR_SRAMBUSY_Msk /*!< SRAM busy flag */
  18325. /******************* Bit definition for RAMCFG_SEAR register ****************/
  18326. #define RAMCFG_SEAR_ESEA_Pos (0U)
  18327. #define RAMCFG_SEAR_ESEA_Msk (0xFFFFFFFFUL << RAMCFG_SEAR_ESEA_Pos) /*!< 0xFFFFFFFF */
  18328. #define RAMCFG_SEAR_ESEA RAMCFG_SEAR_ESEA_Msk /*!< ECC Single Error Address */
  18329. /******************* Bit definition for RAMCFG_DEAR register ****************/
  18330. #define RAMCFG_DEAR_EDEA_Pos (0U)
  18331. #define RAMCFG_DEAR_EDEA_Msk (0xFFFFFFFFUL << RAMCFG_DEAR_EDEA_Pos) /*!< 0xFFFFFFFF */
  18332. #define RAMCFG_DEAR_EDEA RAMCFG_DEAR_EDEA_Msk /*!< ECC Double Error Address */
  18333. /******************* Bit definition for RAMCFG_ICR register *****************/
  18334. #define RAMCFG_ICR_CSEDC_Pos (0U)
  18335. #define RAMCFG_ICR_CSEDC_Msk (0x1UL << RAMCFG_ICR_CSEDC_Pos) /*!< 0x00000001 */
  18336. #define RAMCFG_ICR_CSEDC RAMCFG_ICR_CSEDC_Msk /*!< Clear ECC Single Error Detected and Corrected Flag */
  18337. #define RAMCFG_ICR_CDED_Pos (1U)
  18338. #define RAMCFG_ICR_CDED_Msk (0x1UL << RAMCFG_ICR_CDED_Pos) /*!< 0x00000002 */
  18339. #define RAMCFG_ICR_CDED RAMCFG_ICR_CDED_Msk /*!< Clear ECC Double Error Detected Flag*/
  18340. /****************** Bit definition for RAMCFG_WPR1 register *****************/
  18341. #define RAMCFG_WPR1_P0WP_Pos (0U)
  18342. #define RAMCFG_WPR1_P0WP_Msk (0x1UL << RAMCFG_WPR1_P0WP_Pos) /*!< 0x00000001 */
  18343. #define RAMCFG_WPR1_P0WP RAMCFG_WPR1_P0WP_Msk /*!< Write Protection Page 00 */
  18344. #define RAMCFG_WPR1_P1WP_Pos (1U)
  18345. #define RAMCFG_WPR1_P1WP_Msk (0x1UL << RAMCFG_WPR1_P1WP_Pos) /*!< 0x00000002 */
  18346. #define RAMCFG_WPR1_P1WP RAMCFG_WPR1_P1WP_Msk /*!< Write Protection Page 01 */
  18347. #define RAMCFG_WPR1_P2WP_Pos (2U)
  18348. #define RAMCFG_WPR1_P2WP_Msk (0x1UL << RAMCFG_WPR1_P2WP_Pos) /*!< 0x00000004 */
  18349. #define RAMCFG_WPR1_P2WP RAMCFG_WPR1_P2WP_Msk /*!< Write Protection Page 02 */
  18350. #define RAMCFG_WPR1_P3WP_Pos (3U)
  18351. #define RAMCFG_WPR1_P3WP_Msk (0x1UL << RAMCFG_WPR1_P3WP_Pos) /*!< 0x00000008 */
  18352. #define RAMCFG_WPR1_P3WP RAMCFG_WPR1_P3WP_Msk /*!< Write Protection Page 03 */
  18353. #define RAMCFG_WPR1_P4WP_Pos (4U)
  18354. #define RAMCFG_WPR1_P4WP_Msk (0x1UL << RAMCFG_WPR1_P4WP_Pos) /*!< 0x00000010 */
  18355. #define RAMCFG_WPR1_P4WP RAMCFG_WPR1_P4WP_Msk /*!< Write Protection Page 04 */
  18356. #define RAMCFG_WPR1_P5WP_Pos (5U)
  18357. #define RAMCFG_WPR1_P5WP_Msk (0x1UL << RAMCFG_WPR1_P5WP_Pos) /*!< 0x00000020 */
  18358. #define RAMCFG_WPR1_P5WP RAMCFG_WPR1_P5WP_Msk /*!< Write Protection Page 05 */
  18359. #define RAMCFG_WPR1_P6WP_Pos (6U)
  18360. #define RAMCFG_WPR1_P6WP_Msk (0x1UL << RAMCFG_WPR1_P6WP_Pos) /*!< 0x00000040 */
  18361. #define RAMCFG_WPR1_P6WP RAMCFG_WPR1_P6WP_Msk /*!< Write Protection Page 06 */
  18362. #define RAMCFG_WPR1_P7WP_Pos (7U)
  18363. #define RAMCFG_WPR1_P7WP_Msk (0x1UL << RAMCFG_WPR1_P7WP_Pos) /*!< 0x00000080 */
  18364. #define RAMCFG_WPR1_P7WP RAMCFG_WPR1_P7WP_Msk /*!< Write Protection Page 07 */
  18365. #define RAMCFG_WPR1_P8WP_Pos (8U)
  18366. #define RAMCFG_WPR1_P8WP_Msk (0x1UL << RAMCFG_WPR1_P8WP_Pos) /*!< 0x00000100 */
  18367. #define RAMCFG_WPR1_P8WP RAMCFG_WPR1_P8WP_Msk /*!< Write Protection Page 08 */
  18368. #define RAMCFG_WPR1_P9WP_Pos (9U)
  18369. #define RAMCFG_WPR1_P9WP_Msk (0x1UL << RAMCFG_WPR1_P9WP_Pos) /*!< 0x00000200 */
  18370. #define RAMCFG_WPR1_P9WP RAMCFG_WPR1_P9WP_Msk /*!< Write Protection Page 09 */
  18371. #define RAMCFG_WPR1_P10WP_Pos (10U)
  18372. #define RAMCFG_WPR1_P10WP_Msk (0x1UL << RAMCFG_WPR1_P10WP_Pos) /*!< 0x00000400 */
  18373. #define RAMCFG_WPR1_P10WP RAMCFG_WPR1_P10WP_Msk /*!< Write Protection Page 10 */
  18374. #define RAMCFG_WPR1_P11WP_Pos (11U)
  18375. #define RAMCFG_WPR1_P11WP_Msk (0x1UL << RAMCFG_WPR1_P11WP_Pos) /*!< 0x00000800 */
  18376. #define RAMCFG_WPR1_P11WP RAMCFG_WPR1_P11WP_Msk /*!< Write Protection Page 11 */
  18377. #define RAMCFG_WPR1_P12WP_Pos (12U)
  18378. #define RAMCFG_WPR1_P12WP_Msk (0x1UL << RAMCFG_WPR1_P12WP_Pos) /*!< 0x00001000 */
  18379. #define RAMCFG_WPR1_P12WP RAMCFG_WPR1_P12WP_Msk /*!< Write Protection Page 12 */
  18380. #define RAMCFG_WPR1_P13WP_Pos (13U)
  18381. #define RAMCFG_WPR1_P13WP_Msk (0x1UL << RAMCFG_WPR1_P13WP_Pos) /*!< 0x00002000 */
  18382. #define RAMCFG_WPR1_P13WP RAMCFG_WPR1_P13WP_Msk /*!< Write Protection Page 13 */
  18383. #define RAMCFG_WPR1_P14WP_Pos (14U)
  18384. #define RAMCFG_WPR1_P14WP_Msk (0x1UL << RAMCFG_WPR1_P14WP_Pos) /*!< 0x00004000 */
  18385. #define RAMCFG_WPR1_P14WP RAMCFG_WPR1_P14WP_Msk /*!< Write Protection Page 14 */
  18386. #define RAMCFG_WPR1_P15WP_Pos (15U)
  18387. #define RAMCFG_WPR1_P15WP_Msk (0x1UL << RAMCFG_WPR1_P15WP_Pos) /*!< 0x00008000 */
  18388. #define RAMCFG_WPR1_P15WP RAMCFG_WPR1_P15WP_Msk /*!< Write Protection Page 15 */
  18389. #define RAMCFG_WPR1_P16WP_Pos (16U)
  18390. #define RAMCFG_WPR1_P16WP_Msk (0x1UL << RAMCFG_WPR1_P16WP_Pos) /*!< 0x00010000 */
  18391. #define RAMCFG_WPR1_P16WP RAMCFG_WPR1_P16WP_Msk /*!< Write Protection Page 16 */
  18392. #define RAMCFG_WPR1_P17WP_Pos (17U)
  18393. #define RAMCFG_WPR1_P17WP_Msk (0x1UL << RAMCFG_WPR1_P17WP_Pos) /*!< 0x00020000 */
  18394. #define RAMCFG_WPR1_P17WP RAMCFG_WPR1_P17WP_Msk /*!< Write Protection Page 17 */
  18395. #define RAMCFG_WPR1_P18WP_Pos (18U)
  18396. #define RAMCFG_WPR1_P18WP_Msk (0x1UL << RAMCFG_WPR1_P18WP_Pos) /*!< 0x00040000 */
  18397. #define RAMCFG_WPR1_P18WP RAMCFG_WPR1_P18WP_Msk /*!< Write Protection Page 18 */
  18398. #define RAMCFG_WPR1_P19WP_Pos (19U)
  18399. #define RAMCFG_WPR1_P19WP_Msk (0x1UL << RAMCFG_WPR1_P19WP_Pos) /*!< 0x00080000 */
  18400. #define RAMCFG_WPR1_P19WP RAMCFG_WPR1_P19WP_Msk /*!< Write Protection Page 19 */
  18401. #define RAMCFG_WPR1_P20WP_Pos (20U)
  18402. #define RAMCFG_WPR1_P20WP_Msk (0x1UL << RAMCFG_WPR1_P20WP_Pos) /*!< 0x00100000 */
  18403. #define RAMCFG_WPR1_P20WP RAMCFG_WPR1_P20WP_Msk /*!< Write Protection Page 20 */
  18404. #define RAMCFG_WPR1_P21WP_Pos (21U)
  18405. #define RAMCFG_WPR1_P21WP_Msk (0x1UL << RAMCFG_WPR1_P21WP_Pos) /*!< 0x00200000 */
  18406. #define RAMCFG_WPR1_P21WP RAMCFG_WPR1_P21WP_Msk /*!< Write Protection Page 21 */
  18407. #define RAMCFG_WPR1_P22WP_Pos (22U)
  18408. #define RAMCFG_WPR1_P22WP_Msk (0x1UL << RAMCFG_WPR1_P22WP_Pos) /*!< 0x00400000 */
  18409. #define RAMCFG_WPR1_P22WP RAMCFG_WPR1_P22WP_Msk /*!< Write Protection Page 22 */
  18410. #define RAMCFG_WPR1_P23WP_Pos (23U)
  18411. #define RAMCFG_WPR1_P23WP_Msk (0x1UL << RAMCFG_WPR1_P23WP_Pos) /*!< 0x00800000 */
  18412. #define RAMCFG_WPR1_P23WP RAMCFG_WPR1_P23WP_Msk /*!< Write Protection Page 23 */
  18413. #define RAMCFG_WPR1_P24WP_Pos (24U)
  18414. #define RAMCFG_WPR1_P24WP_Msk (0x1UL << RAMCFG_WPR1_P24WP_Pos) /*!< 0x01000000 */
  18415. #define RAMCFG_WPR1_P24WP RAMCFG_WPR1_P24WP_Msk /*!< Write Protection Page 24 */
  18416. #define RAMCFG_WPR1_P25WP_Pos (25U)
  18417. #define RAMCFG_WPR1_P25WP_Msk (0x1UL << RAMCFG_WPR1_P25WP_Pos) /*!< 0x02000000 */
  18418. #define RAMCFG_WPR1_P25WP RAMCFG_WPR1_P25WP_Msk /*!< Write Protection Page 25 */
  18419. #define RAMCFG_WPR1_P26WP_Pos (26U)
  18420. #define RAMCFG_WPR1_P26WP_Msk (0x1UL << RAMCFG_WPR1_P26WP_Pos) /*!< 0x04000000 */
  18421. #define RAMCFG_WPR1_P26WP RAMCFG_WPR1_P26WP_Msk /*!< Write Protection Page 26 */
  18422. #define RAMCFG_WPR1_P27WP_Pos (27U)
  18423. #define RAMCFG_WPR1_P27WP_Msk (0x1UL << RAMCFG_WPR1_P27WP_Pos) /*!< 0x08000000 */
  18424. #define RAMCFG_WPR1_P27WP RAMCFG_WPR1_P27WP_Msk /*!< Write Protection Page 27 */
  18425. #define RAMCFG_WPR1_P28WP_Pos (28U)
  18426. #define RAMCFG_WPR1_P28WP_Msk (0x1UL << RAMCFG_WPR1_P28WP_Pos) /*!< 0x10000000 */
  18427. #define RAMCFG_WPR1_P28WP RAMCFG_WPR1_P28WP_Msk /*!< Write Protection Page 28 */
  18428. #define RAMCFG_WPR1_P29WP_Pos (29U)
  18429. #define RAMCFG_WPR1_P29WP_Msk (0x1UL << RAMCFG_WPR1_P29WP_Pos) /*!< 0x20000000 */
  18430. #define RAMCFG_WPR1_P29WP RAMCFG_WPR1_P29WP_Msk /*!< Write Protection Page 29 */
  18431. #define RAMCFG_WPR1_P30WP_Pos (30U)
  18432. #define RAMCFG_WPR1_P30WP_Msk (0x1UL << RAMCFG_WPR1_P30WP_Pos) /*!< 0x40000000 */
  18433. #define RAMCFG_WPR1_P30WP RAMCFG_WPR1_P30WP_Msk /*!< Write Protection Page 30 */
  18434. #define RAMCFG_WPR1_P31WP_Pos (31U)
  18435. #define RAMCFG_WPR1_P31WP_Msk (0x1UL << RAMCFG_WPR1_P31WP_Pos) /*!< 0x80000000 */
  18436. #define RAMCFG_WPR1_P31WP RAMCFG_WPR1_P31WP_Msk /*!< Write Protection Page 31 */
  18437. /****************** Bit definition for RAMCFG_WPR2 register ****************/
  18438. #define RAMCFG_WPR2_P32WP_Pos (0U)
  18439. #define RAMCFG_WPR2_P32WP_Msk (0x1UL << RAMCFG_WPR2_P32WP_Pos) /*!< 0x00000001 */
  18440. #define RAMCFG_WPR2_P32WP RAMCFG_WPR2_P32WP_Msk /*!< Write Protection Page 32 */
  18441. #define RAMCFG_WPR2_P33WP_Pos (1U)
  18442. #define RAMCFG_WPR2_P33WP_Msk (0x1UL << RAMCFG_WPR2_P33WP_Pos) /*!< 0x00000002 */
  18443. #define RAMCFG_WPR2_P33WP RAMCFG_WPR2_P33WP_Msk /*!< Write Protection Page 33 */
  18444. #define RAMCFG_WPR2_P34WP_Pos (2U)
  18445. #define RAMCFG_WPR2_P34WP_Msk (0x1UL << RAMCFG_WPR2_P34WP_Pos) /*!< 0x00000004 */
  18446. #define RAMCFG_WPR2_P34WP RAMCFG_WPR2_P34WP_Msk /*!< Write Protection Page 34 */
  18447. #define RAMCFG_WPR2_P35WP_Pos (3U)
  18448. #define RAMCFG_WPR2_P35WP_Msk (0x1UL << RAMCFG_WPR2_P35WP_Pos) /*!< 0x00000008 */
  18449. #define RAMCFG_WPR2_P35WP RAMCFG_WPR2_P35WP_Msk /*!< Write Protection Page 35 */
  18450. #define RAMCFG_WPR2_P36WP_Pos (4U)
  18451. #define RAMCFG_WPR2_P36WP_Msk (0x1UL << RAMCFG_WPR2_P36WP_Pos) /*!< 0x00000010 */
  18452. #define RAMCFG_WPR2_P36WP RAMCFG_WPR2_P36WP_Msk /*!< Write Protection Page 36 */
  18453. #define RAMCFG_WPR2_P37WP_Pos (5U)
  18454. #define RAMCFG_WPR2_P37WP_Msk (0x1UL << RAMCFG_WPR2_P37WP_Pos) /*!< 0x00000020 */
  18455. #define RAMCFG_WPR2_P37WP RAMCFG_WPR2_P37WP_Msk /*!< Write Protection Page 37 */
  18456. #define RAMCFG_WPR2_P38WP_Pos (6U)
  18457. #define RAMCFG_WPR2_P38WP_Msk (0x1UL << RAMCFG_WPR2_P38WP_Pos) /*!< 0x00000040 */
  18458. #define RAMCFG_WPR2_P38WP RAMCFG_WPR2_P38WP_Msk /*!< Write Protection Page 38 */
  18459. #define RAMCFG_WPR2_P39WP_Pos (7U)
  18460. #define RAMCFG_WPR2_P39WP_Msk (0x1UL << RAMCFG_WPR2_P39WP_Pos) /*!< 0x00000080 */
  18461. #define RAMCFG_WPR2_P39WP RAMCFG_WPR2_P39WP_Msk /*!< Write Protection Page 39 */
  18462. #define RAMCFG_WPR2_P40WP_Pos (8U)
  18463. #define RAMCFG_WPR2_P40WP_Msk (0x1UL << RAMCFG_WPR2_P40WP_Pos) /*!< 0x00000100 */
  18464. #define RAMCFG_WPR2_P40WP RAMCFG_WPR2_P40WP_Msk /*!< Write Protection Page 40 */
  18465. #define RAMCFG_WPR2_P41WP_Pos (9U)
  18466. #define RAMCFG_WPR2_P41WP_Msk (0x1UL << RAMCFG_WPR2_P41WP_Pos) /*!< 0x00000200 */
  18467. #define RAMCFG_WPR2_P41WP RAMCFG_WPR2_P41WP_Msk /*!< Write Protection Page 41 */
  18468. #define RAMCFG_WPR2_P42WP_Pos (10U)
  18469. #define RAMCFG_WPR2_P42WP_Msk (0x1UL << RAMCFG_WPR2_P42WP_Pos) /*!< 0x00000400 */
  18470. #define RAMCFG_WPR2_P42WP RAMCFG_WPR2_P42WP_Msk /*!< Write Protection Page 42 */
  18471. #define RAMCFG_WPR2_P43WP_Pos (11U)
  18472. #define RAMCFG_WPR2_P43WP_Msk (0x1UL << RAMCFG_WPR2_P43WP_Pos) /*!< 0x00000800 */
  18473. #define RAMCFG_WPR2_P43WP RAMCFG_WPR2_P43WP_Msk /*!< Write Protection Page 43 */
  18474. #define RAMCFG_WPR2_P44WP_Pos (12U)
  18475. #define RAMCFG_WPR2_P44WP_Msk (0x1UL << RAMCFG_WPR2_P44WP_Pos) /*!< 0x00001000 */
  18476. #define RAMCFG_WPR2_P44WP RAMCFG_WPR2_P44WP_Msk /*!< Write Protection Page 44 */
  18477. #define RAMCFG_WPR2_P45WP_Pos (13U)
  18478. #define RAMCFG_WPR2_P45WP_Msk (0x1UL << RAMCFG_WPR2_P45WP_Pos) /*!< 0x00002000 */
  18479. #define RAMCFG_WPR2_P45WP RAMCFG_WPR2_P45WP_Msk /*!< Write Protection Page 45 */
  18480. #define RAMCFG_WPR2_P46WP_Pos (14U)
  18481. #define RAMCFG_WPR2_P46WP_Msk (0x1UL << RAMCFG_WPR2_P46WP_Pos) /*!< 0x00004000 */
  18482. #define RAMCFG_WPR2_P46WP RAMCFG_WPR2_P46WP_Msk /*!< Write Protection Page 46 */
  18483. #define RAMCFG_WPR2_P47WP_Pos (15U)
  18484. #define RAMCFG_WPR2_P47WP_Msk (0x1UL << RAMCFG_WPR2_P47WP_Pos) /*!< 0x00008000 */
  18485. #define RAMCFG_WPR2_P47WP RAMCFG_WPR2_P47WP_Msk /*!< Write Protection Page 47 */
  18486. #define RAMCFG_WPR2_P48WP_Pos (16U)
  18487. #define RAMCFG_WPR2_P48WP_Msk (0x1UL << RAMCFG_WPR2_P48WP_Pos) /*!< 0x00010000 */
  18488. #define RAMCFG_WPR2_P48WP RAMCFG_WPR2_P48WP_Msk /*!< Write Protection Page 48 */
  18489. #define RAMCFG_WPR2_P49WP_Pos (17U)
  18490. #define RAMCFG_WPR2_P49WP_Msk (0x1UL << RAMCFG_WPR2_P49WP_Pos) /*!< 0x00020000 */
  18491. #define RAMCFG_WPR2_P49WP RAMCFG_WPR2_P49WP_Msk /*!< Write Protection Page 49 */
  18492. #define RAMCFG_WPR2_P50WP_Pos (18U)
  18493. #define RAMCFG_WPR2_P50WP_Msk (0x1UL << RAMCFG_WPR2_P50WP_Pos) /*!< 0x00040000 */
  18494. #define RAMCFG_WPR2_P50WP RAMCFG_WPR2_P50WP_Msk /*!< Write Protection Page 50 */
  18495. #define RAMCFG_WPR2_P51WP_Pos (19U)
  18496. #define RAMCFG_WPR2_P51WP_Msk (0x1UL << RAMCFG_WPR2_P51WP_Pos) /*!< 0x00080000 */
  18497. #define RAMCFG_WPR2_P51WP RAMCFG_WPR2_P51WP_Msk /*!< Write Protection Page 51 */
  18498. #define RAMCFG_WPR2_P52WP_Pos (20U)
  18499. #define RAMCFG_WPR2_P52WP_Msk (0x1UL << RAMCFG_WPR2_P52WP_Pos) /*!< 0x00100000 */
  18500. #define RAMCFG_WPR2_P52WP RAMCFG_WPR2_P52WP_Msk /*!< Write Protection Page 52 */
  18501. #define RAMCFG_WPR2_P53WP_Pos (21U)
  18502. #define RAMCFG_WPR2_P53WP_Msk (0x1UL << RAMCFG_WPR2_P53WP_Pos) /*!< 0x00200000 */
  18503. #define RAMCFG_WPR2_P53WP RAMCFG_WPR2_P53WP_Msk /*!< Write Protection Page 53 */
  18504. #define RAMCFG_WPR2_P54WP_Pos (22U)
  18505. #define RAMCFG_WPR2_P54WP_Msk (0x1UL << RAMCFG_WPR2_P54WP_Pos) /*!< 0x00400000 */
  18506. #define RAMCFG_WPR2_P54WP RAMCFG_WPR2_P54WP_Msk /*!< Write Protection Page 54 */
  18507. #define RAMCFG_WPR2_P55WP_Pos (23U)
  18508. #define RAMCFG_WPR2_P55WP_Msk (0x1UL << RAMCFG_WPR2_P55WP_Pos) /*!< 0x00800000 */
  18509. #define RAMCFG_WPR2_P55WP RAMCFG_WPR2_P55WP_Msk /*!< Write Protection Page 55 */
  18510. #define RAMCFG_WPR2_P56WP_Pos (24U)
  18511. #define RAMCFG_WPR2_P56WP_Msk (0x1UL << RAMCFG_WPR2_P56WP_Pos) /*!< 0x01000000 */
  18512. #define RAMCFG_WPR2_P56WP RAMCFG_WPR2_P56WP_Msk /*!< Write Protection Page 56 */
  18513. #define RAMCFG_WPR2_P57WP_Pos (25U)
  18514. #define RAMCFG_WPR2_P57WP_Msk (0x1UL << RAMCFG_WPR2_P57WP_Pos) /*!< 0x02000000 */
  18515. #define RAMCFG_WPR2_P57WP RAMCFG_WPR2_P57WP_Msk /*!< Write Protection Page 57 */
  18516. #define RAMCFG_WPR2_P58WP_Pos (26U)
  18517. #define RAMCFG_WPR2_P58WP_Msk (0x1UL << RAMCFG_WPR2_P58WP_Pos) /*!< 0x04000000 */
  18518. #define RAMCFG_WPR2_P58WP RAMCFG_WPR2_P58WP_Msk /*!< Write Protection Page 58 */
  18519. #define RAMCFG_WPR2_P59WP_Pos (27U)
  18520. #define RAMCFG_WPR2_P59WP_Msk (0x1UL << RAMCFG_WPR2_P59WP_Pos) /*!< 0x08000000 */
  18521. #define RAMCFG_WPR2_P59WP RAMCFG_WPR2_P59WP_Msk /*!< Write Protection Page 59 */
  18522. #define RAMCFG_WPR2_P60WP_Pos (28U)
  18523. #define RAMCFG_WPR2_P60WP_Msk (0x1UL << RAMCFG_WPR2_P60WP_Pos) /*!< 0x10000000 */
  18524. #define RAMCFG_WPR2_P60WP RAMCFG_WPR2_P60WP_Msk /*!< Write Protection Page 60 */
  18525. #define RAMCFG_WPR2_P61WP_Pos (29U)
  18526. #define RAMCFG_WPR2_P61WP_Msk (0x1UL << RAMCFG_WPR2_P61WP_Pos) /*!< 0x20000000 */
  18527. #define RAMCFG_WPR2_P61WP RAMCFG_WPR2_P61WP_Msk /*!< Write Protection Page 61 */
  18528. #define RAMCFG_WPR2_P62WP_Pos (30U)
  18529. #define RAMCFG_WPR2_P62WP_Msk (0x1UL << RAMCFG_WPR2_P62WP_Pos) /*!< 0x40000000 */
  18530. #define RAMCFG_WPR2_P62WP RAMCFG_WPR2_P62WP_Msk /*!< Write Protection Page 62 */
  18531. #define RAMCFG_WPR2_P63WP_Pos (31U)
  18532. #define RAMCFG_WPR2_P63WP_Msk (0x1UL << RAMCFG_WPR2_P63WP_Pos) /*!< 0x80000000 */
  18533. #define RAMCFG_WPR2_P63WP RAMCFG_WPR2_P63WP_Msk /*!< Write Protection Page 63 */
  18534. /***************** Bit definition for RAMCFG_ECCKEYR register ***************/
  18535. #define RAMCFG_ECCKEYR_ECCKEY_Pos (0U)
  18536. #define RAMCFG_ECCKEYR_ECCKEY_Msk (0xFFUL << RAMCFG_ECCKEYR_ECCKEY_Pos) /*!< 0x000000FF */
  18537. #define RAMCFG_ECCKEYR_ECCKEY RAMCFG_ECCKEYR_ECCKEY_Msk /*!< ECC Write Protection Key */
  18538. /***************** Bit definition for RAMCFG_ERKEYR register ****************/
  18539. #define RAMCFG_ERKEYR_ERASEKEY_Pos (0U)
  18540. #define RAMCFG_ERKEYR_ERASEKEY_Msk (0xFFUL << RAMCFG_ERKEYR_ERASEKEY_Pos) /*!< 0x000000FF */
  18541. #define RAMCFG_ERKEYR_ERASEKEY RAMCFG_ERKEYR_ERASEKEY_Msk /*!< Erase Write Protection Key */
  18542. /******************************************************************************/
  18543. /* */
  18544. /* Reset and Clock Control */
  18545. /* */
  18546. /******************************************************************************/
  18547. /******************** Bit definition for RCC_CR register ********************/
  18548. #define RCC_CR_MSISON_Pos (0U)
  18549. #define RCC_CR_MSISON_Msk (0x1UL << RCC_CR_MSISON_Pos) /*!< 0x00000001 */
  18550. #define RCC_CR_MSISON RCC_CR_MSISON_Msk /*!< Internal Multi Speed Oscillator (MSIS) Clock Enable */
  18551. #define RCC_CR_MSIKERON_Pos (1U)
  18552. #define RCC_CR_MSIKERON_Msk (0x1UL << RCC_CR_MSIKERON_Pos) /*!< 0x00000002 */
  18553. #define RCC_CR_MSIKERON RCC_CR_MSIKERON_Msk /*!< MSI Enable for Some IPs Kernels */
  18554. #define RCC_CR_MSISRDY_Pos (2U)
  18555. #define RCC_CR_MSISRDY_Msk (0x1UL << RCC_CR_MSISRDY_Pos) /*!< 0x00000004 */
  18556. #define RCC_CR_MSISRDY RCC_CR_MSISRDY_Msk /*!< Internal Multi Speed Oscillator (MSIS) Clock Ready Flag */
  18557. #define RCC_CR_MSIPLLEN_Pos (3U)
  18558. #define RCC_CR_MSIPLLEN_Msk (0x1UL << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000008 */
  18559. #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed Oscillator (MSI) PLL Mode Enable */
  18560. #define RCC_CR_MSIKON_Pos (4U)
  18561. #define RCC_CR_MSIKON_Msk (0x1UL << RCC_CR_MSIKON_Pos) /*!< 0x00000010 */
  18562. #define RCC_CR_MSIKON RCC_CR_MSIKON_Msk /*!< Internal Multi Speed Oscillator Kernel (MSIK) Enable */
  18563. #define RCC_CR_MSIKRDY_Pos (5U)
  18564. #define RCC_CR_MSIKRDY_Msk (0x1UL << RCC_CR_MSIKRDY_Pos) /*!< 0x00000020 */
  18565. #define RCC_CR_MSIKRDY RCC_CR_MSIKRDY_Msk /*!< Internal Multi Speed Oscillator Kernel (MSIK) Ready Flag */
  18566. #define RCC_CR_MSIPLLSEL_Pos (6U)
  18567. #define RCC_CR_MSIPLLSEL_Msk (0x1UL << RCC_CR_MSIPLLSEL_Pos) /*!< 0x00000040 */
  18568. #define RCC_CR_MSIPLLSEL RCC_CR_MSIPLLSEL_Msk /*!< Internal Multi Speed Oscillator (MSI) PLL Mode Selection */
  18569. #define RCC_CR_MSIPLLFAST_Pos (7U)
  18570. #define RCC_CR_MSIPLLFAST_Msk (0x1UL << RCC_CR_MSIPLLFAST_Pos) /*!< 0x00000080 */
  18571. #define RCC_CR_MSIPLLFAST RCC_CR_MSIPLLFAST_Msk /*!< Internal Multi Speed Oscillator (MSI) PLL Fast Mode Selection */
  18572. #define RCC_CR_HSION_Pos (8U)
  18573. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  18574. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed Oscillator (HSI16) Clock Enable */
  18575. #define RCC_CR_HSIKERON_Pos (9U)
  18576. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  18577. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed Oscillator (HSI16) Clock Enable for some IPs Kernel */
  18578. #define RCC_CR_HSIRDY_Pos (10U)
  18579. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  18580. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed Oscillator (HSI16) Clock Ready Flag */
  18581. #define RCC_CR_HSI48ON_Pos (12U)
  18582. #define RCC_CR_HSI48ON_Msk (0x1UL << RCC_CR_HSI48ON_Pos) /*!< 0x000001000 */
  18583. #define RCC_CR_HSI48ON RCC_CR_HSI48ON_Msk /*!< Internal High Speed Oscillator (HSI48) Clock Enable */
  18584. #define RCC_CR_HSI48RDY_Pos (13U)
  18585. #define RCC_CR_HSI48RDY_Msk (0x1UL << RCC_CR_HSI48RDY_Pos) /*!< 0x000002000 */
  18586. #define RCC_CR_HSI48RDY RCC_CR_HSI48RDY_Msk /*!< Internal High Speed Oscillator (HSI48) Clock Ready Flag */
  18587. #define RCC_CR_SHSION_Pos (14U)
  18588. #define RCC_CR_SHSION_Msk (0x1UL << RCC_CR_SHSION_Pos) /*!< 0x000004000 */
  18589. #define RCC_CR_SHSION RCC_CR_SHSION_Msk /*!< Internal High Speed Secure (SHSI) Clock Enable */
  18590. #define RCC_CR_SHSIRDY_Pos (15U)
  18591. #define RCC_CR_SHSIRDY_Msk (0x1UL << RCC_CR_SHSIRDY_Pos) /*!< 0x000008000 */
  18592. #define RCC_CR_SHSIRDY RCC_CR_SHSIRDY_Msk /*!< Internal High Speed Secure (SHSI) Clock Ready Flag */
  18593. #define RCC_CR_HSEON_Pos (16U)
  18594. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  18595. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed Oscillator (HSE) Clock Enable */
  18596. #define RCC_CR_HSERDY_Pos (17U)
  18597. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  18598. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed Oscillator (HSE) Clock Ready */
  18599. #define RCC_CR_HSEBYP_Pos (18U)
  18600. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  18601. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed Oscillator (HSE) Clock Bypass */
  18602. #define RCC_CR_CSSON_Pos (19U)
  18603. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  18604. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System Enable */
  18605. #define RCC_CR_HSEEXT_Pos (20U)
  18606. #define RCC_CR_HSEEXT_Msk (0x1UL << RCC_CR_HSEEXT_Pos) /*!< 0x00100000 */
  18607. #define RCC_CR_HSEEXT RCC_CR_HSEEXT_Msk /*!< External High Speed clock type in Bypass Mode */
  18608. #define RCC_CR_PLL1ON_Pos (24U)
  18609. #define RCC_CR_PLL1ON_Msk (0x1UL << RCC_CR_PLL1ON_Pos) /*!< 0x01000000 */
  18610. #define RCC_CR_PLL1ON RCC_CR_PLL1ON_Msk /*!< System PLL 1 Clock Enable */
  18611. #define RCC_CR_PLL1RDY_Pos (25U)
  18612. #define RCC_CR_PLL1RDY_Msk (0x1UL << RCC_CR_PLL1RDY_Pos) /*!< 0x02000000 */
  18613. #define RCC_CR_PLL1RDY RCC_CR_PLL1RDY_Msk /*!< System PLL 1 Clock Ready Flag */
  18614. #define RCC_CR_PLL2ON_Pos (26U)
  18615. #define RCC_CR_PLL2ON_Msk (0x1UL << RCC_CR_PLL2ON_Pos) /*!< 0x04000000 */
  18616. #define RCC_CR_PLL2ON RCC_CR_PLL2ON_Msk /*!< System PLL 2 Enable */
  18617. #define RCC_CR_PLL2RDY_Pos (27U)
  18618. #define RCC_CR_PLL2RDY_Msk (0x1UL << RCC_CR_PLL2RDY_Pos) /*!< 0x08000000 */
  18619. #define RCC_CR_PLL2RDY RCC_CR_PLL2RDY_Msk /*!< System PLL 2 Ready Flag */
  18620. #define RCC_CR_PLL3ON_Pos (28U)
  18621. #define RCC_CR_PLL3ON_Msk (0x1UL << RCC_CR_PLL3ON_Pos) /*!< 0x10000000 */
  18622. #define RCC_CR_PLL3ON RCC_CR_PLL3ON_Msk /*!< System PLL 3 Enable */
  18623. #define RCC_CR_PLL3RDY_Pos (29U)
  18624. #define RCC_CR_PLL3RDY_Msk (0x1UL << RCC_CR_PLL3RDY_Pos) /*!< 0x20000000 */
  18625. #define RCC_CR_PLL3RDY RCC_CR_PLL3RDY_Msk /*!< System PLL 3 Ready Flag */
  18626. /******************** Bit definition for RCC_ICSCR1 register ***************/
  18627. /*!< MSICAL configuration */
  18628. #define RCC_ICSCR1_MSICAL3_Pos (0U)
  18629. #define RCC_ICSCR1_MSICAL3_Msk (0x1FUL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x0000001F */
  18630. #define RCC_ICSCR1_MSICAL3 RCC_ICSCR1_MSICAL3_Msk /*!< MSICAL[4:0] bits: MSIRC3 Clock Calibration for MSI Ranges 12 to 15 */
  18631. #define RCC_ICSCR1_MSICAL3_0 (0x01UL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x00000001 */
  18632. #define RCC_ICSCR1_MSICAL3_1 (0x02UL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x00000002 */
  18633. #define RCC_ICSCR1_MSICAL3_2 (0x04UL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x00000004 */
  18634. #define RCC_ICSCR1_MSICAL3_3 (0x08UL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x00000008 */
  18635. #define RCC_ICSCR1_MSICAL3_4 (0x10UL << RCC_ICSCR1_MSICAL3_Pos) /*!< 0x00000010 */
  18636. #define RCC_ICSCR1_MSICAL2_Pos (5U)
  18637. #define RCC_ICSCR1_MSICAL2_Msk (0x1FUL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x000003E0 */
  18638. #define RCC_ICSCR1_MSICAL2 RCC_ICSCR1_MSICAL2_Msk /*!< MSICAL[4:0] bits: MSIRC2 Clock Calibration for MSI Ranges 8 to 11*/
  18639. #define RCC_ICSCR1_MSICAL2_0 (0x01UL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x00000020 */
  18640. #define RCC_ICSCR1_MSICAL2_1 (0x02UL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x00000040 */
  18641. #define RCC_ICSCR1_MSICAL2_2 (0x04UL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x00000080 */
  18642. #define RCC_ICSCR1_MSICAL2_3 (0x08UL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x000000C0 */
  18643. #define RCC_ICSCR1_MSICAL2_4 (0x10UL << RCC_ICSCR1_MSICAL2_Pos) /*!< 0x00000100 */
  18644. #define RCC_ICSCR1_MSICAL1_Pos (10U)
  18645. #define RCC_ICSCR1_MSICAL1_Msk (0x1FUL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00007C00 */
  18646. #define RCC_ICSCR1_MSICAL1 RCC_ICSCR1_MSICAL1_Msk /*!< MSICAL[4:0] bits: MSIRC1 Clock Calibration for MSI Ranges 4 to 7 */
  18647. #define RCC_ICSCR1_MSICAL1_0 (0x01UL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00000200 */
  18648. #define RCC_ICSCR1_MSICAL1_1 (0x02UL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00000400 */
  18649. #define RCC_ICSCR1_MSICAL1_2 (0x04UL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00000800 */
  18650. #define RCC_ICSCR1_MSICAL1_3 (0x08UL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00000C00 */
  18651. #define RCC_ICSCR1_MSICAL1_4 (0x10UL << RCC_ICSCR1_MSICAL1_Pos) /*!< 0x00001000 */
  18652. #define RCC_ICSCR1_MSICAL0_Pos (15U)
  18653. #define RCC_ICSCR1_MSICAL0_Msk (0x1FUL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x000F8000 */
  18654. #define RCC_ICSCR1_MSICAL0 RCC_ICSCR1_MSICAL0_Msk /*!< MSICAL[4:0] bits: MSIRC0 Clock Calibration for MSI Ranges 0 to 3 */
  18655. #define RCC_ICSCR1_MSICAL0_0 (0x01UL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x00002000 */
  18656. #define RCC_ICSCR1_MSICAL0_1 (0x02UL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x00004000 */
  18657. #define RCC_ICSCR1_MSICAL0_2 (0x04UL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x00008000 */
  18658. #define RCC_ICSCR1_MSICAL0_3 (0x08UL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x0000C000 */
  18659. #define RCC_ICSCR1_MSICAL0_4 (0x10UL << RCC_ICSCR1_MSICAL0_Pos) /*!< 0x00010000 */
  18660. #define RCC_ICSCR1_MSIBIAS_Pos (22U)
  18661. #define RCC_ICSCR1_MSIBIAS_Msk (0x1UL << RCC_ICSCR1_MSIBIAS_Pos) /*!< 0x00400000 */
  18662. #define RCC_ICSCR1_MSIBIAS RCC_ICSCR1_MSIBIAS_Msk /*!< Internal Multi Speed oscillator (MSI) BIAS mode selection */
  18663. #define RCC_ICSCR1_MSIRGSEL_Pos (23U)
  18664. #define RCC_ICSCR1_MSIRGSEL_Msk (0x1UL << RCC_ICSCR1_MSIRGSEL_Pos) /*!< 0x00000008 */
  18665. #define RCC_ICSCR1_MSIRGSEL RCC_ICSCR1_MSIRGSEL_Msk /*!< Internal Multi Speed oscillator (MSI) range selection */
  18666. /*!< MSIKRANGE configuration : 16 frequency ranges available */
  18667. #define RCC_ICSCR1_MSIKRANGE_Pos (24U)
  18668. #define RCC_ICSCR1_MSIKRANGE_Msk (0xFUL << RCC_ICSCR1_MSIKRANGE_Pos) /*!< 0x0F000000 */
  18669. #define RCC_ICSCR1_MSIKRANGE RCC_ICSCR1_MSIKRANGE_Msk /*!< Internal Multi Speed oscillator Kernel (MSIK) clock Ranges */
  18670. #define RCC_ICSCR1_MSIKRANGE_0 (0x1UL << RCC_ICSCR1_MSIKRANGE_Pos) /*!< 0x01000000 */
  18671. #define RCC_ICSCR1_MSIKRANGE_1 (0x2UL << RCC_ICSCR1_MSIKRANGE_Pos) /*!< 0x02000000 */
  18672. #define RCC_ICSCR1_MSIKRANGE_2 (0x4UL << RCC_ICSCR1_MSIKRANGE_Pos) /*!< 0x04000000 */
  18673. #define RCC_ICSCR1_MSIKRANGE_3 (0x8UL << RCC_ICSCR1_MSIKRANGE_Pos) /*!< 0x08000000 */
  18674. /*!< MSIRANGE configuration : 16 frequency ranges available */
  18675. #define RCC_ICSCR1_MSISRANGE_Pos (28U)
  18676. #define RCC_ICSCR1_MSISRANGE_Msk (0xFUL << RCC_ICSCR1_MSISRANGE_Pos) /*!< 0xF0000000 */
  18677. #define RCC_ICSCR1_MSISRANGE RCC_ICSCR1_MSISRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Ranges */
  18678. #define RCC_ICSCR1_MSISRANGE_0 (0x1UL << RCC_ICSCR1_MSISRANGE_Pos) /*!< 0x10000000 */
  18679. #define RCC_ICSCR1_MSISRANGE_1 (0x2UL << RCC_ICSCR1_MSISRANGE_Pos) /*!< 0x20000000 */
  18680. #define RCC_ICSCR1_MSISRANGE_2 (0x4UL << RCC_ICSCR1_MSISRANGE_Pos) /*!< 0x40000000 */
  18681. #define RCC_ICSCR1_MSISRANGE_3 (0x8UL << RCC_ICSCR1_MSISRANGE_Pos) /*!< 0x80000000 */
  18682. /******************** Bit definition for RCC_ICSCR2 register ***************/
  18683. /*!< MSITRIM configuration */
  18684. #define RCC_ICSCR2_MSITRIM3_Pos (0U)
  18685. #define RCC_ICSCR2_MSITRIM3_Msk (0x1FUL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x0000001F */
  18686. #define RCC_ICSCR2_MSITRIM3 RCC_ICSCR2_MSITRIM3_Msk /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 12 to 15 */
  18687. #define RCC_ICSCR2_MSITRIM3_0 (0x01UL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x00000001 */
  18688. #define RCC_ICSCR2_MSITRIM3_1 (0x02UL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x00000002 */
  18689. #define RCC_ICSCR2_MSITRIM3_2 (0x04UL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x00000004 */
  18690. #define RCC_ICSCR2_MSITRIM3_3 (0x08UL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x00000008 */
  18691. #define RCC_ICSCR2_MSITRIM3_4 (0x10UL << RCC_ICSCR2_MSITRIM3_Pos) /*!< 0x00000010 */
  18692. #define RCC_ICSCR2_MSITRIM2_Pos (5U)
  18693. #define RCC_ICSCR2_MSITRIM2_Msk (0x1FUL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x000003E0 */
  18694. #define RCC_ICSCR2_MSITRIM2 RCC_ICSCR2_MSITRIM2_Msk /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 8 to 11 */
  18695. #define RCC_ICSCR2_MSITRIM2_0 (0x01UL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x00000020 */
  18696. #define RCC_ICSCR2_MSITRIM2_1 (0x02UL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x00000040 */
  18697. #define RCC_ICSCR2_MSITRIM2_2 (0x04UL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x00000080 */
  18698. #define RCC_ICSCR2_MSITRIM2_3 (0x08UL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x000000C0 */
  18699. #define RCC_ICSCR2_MSITRIM2_4 (0x10UL << RCC_ICSCR2_MSITRIM2_Pos) /*!< 0x00000100 */
  18700. #define RCC_ICSCR2_MSITRIM1_Pos (10U)
  18701. #define RCC_ICSCR2_MSITRIM1_Msk (0x1FUL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00007C00 */
  18702. #define RCC_ICSCR2_MSITRIM1 RCC_ICSCR2_MSITRIM1_Msk /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 4 to 7 */
  18703. #define RCC_ICSCR2_MSITRIM1_0 (0x01UL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00000200 */
  18704. #define RCC_ICSCR2_MSITRIM1_1 (0x02UL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00000400 */
  18705. #define RCC_ICSCR2_MSITRIM1_2 (0x04UL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00000800 */
  18706. #define RCC_ICSCR2_MSITRIM1_3 (0x08UL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00000C00 */
  18707. #define RCC_ICSCR2_MSITRIM1_4 (0x10UL << RCC_ICSCR2_MSITRIM1_Pos) /*!< 0x00001000 */
  18708. #define RCC_ICSCR2_MSITRIM0_Pos (15U)
  18709. #define RCC_ICSCR2_MSITRIM0_Msk (0x1FUL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x000F8000 */
  18710. #define RCC_ICSCR2_MSITRIM0 RCC_ICSCR2_MSITRIM0_Msk /*!< MSITRIM[4:0] bits: MSI Clock Trimming for Ranges 0 to 3 */
  18711. #define RCC_ICSCR2_MSITRIM0_0 (0x01UL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x00002000 */
  18712. #define RCC_ICSCR2_MSITRIM0_1 (0x02UL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x00004000 */
  18713. #define RCC_ICSCR2_MSITRIM0_2 (0x04UL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x00008000 */
  18714. #define RCC_ICSCR2_MSITRIM0_3 (0x08UL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x0000C000 */
  18715. #define RCC_ICSCR2_MSITRIM0_4 (0x10UL << RCC_ICSCR2_MSITRIM0_Pos) /*!< 0x00010000 */
  18716. /******************** Bit definition for RCC_ICSCR3 register ***************/
  18717. /*!< HSICAL configuration */
  18718. #define RCC_ICSCR3_HSICAL_Pos (0U)
  18719. #define RCC_ICSCR3_HSICAL_Msk (0xFFFUL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000FFF */
  18720. #define RCC_ICSCR3_HSICAL RCC_ICSCR3_HSICAL_Msk /*!< HSICAL[11:0] bits: HSI Clock Calibration */
  18721. #define RCC_ICSCR3_HSICAL_0 (0x001UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000001 */
  18722. #define RCC_ICSCR3_HSICAL_1 (0x002UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000002 */
  18723. #define RCC_ICSCR3_HSICAL_2 (0x004UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000004 */
  18724. #define RCC_ICSCR3_HSICAL_3 (0x008UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000008 */
  18725. #define RCC_ICSCR3_HSICAL_4 (0x010UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000010 */
  18726. #define RCC_ICSCR3_HSICAL_5 (0x020UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000020 */
  18727. #define RCC_ICSCR3_HSICAL_6 (0x040UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000040 */
  18728. #define RCC_ICSCR3_HSICAL_7 (0x080UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000040 */
  18729. #define RCC_ICSCR3_HSICAL_8 (0x100UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000080 */
  18730. #define RCC_ICSCR3_HSICAL_9 (0x200UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000100 */
  18731. #define RCC_ICSCR3_HSICAL_10 (0x400UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000200 */
  18732. #define RCC_ICSCR3_HSICAL_11 (0x800UL << RCC_ICSCR3_HSICAL_Pos) /*!< 0x00000400 */
  18733. /*!< HSITRIM configuration */
  18734. #define RCC_ICSCR3_HSITRIM_Pos (16U)
  18735. #define RCC_ICSCR3_HSITRIM_Msk (0x1FUL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x7F000000 */
  18736. #define RCC_ICSCR3_HSITRIM RCC_ICSCR3_HSITRIM_Msk /*!< HSITRIM[4:0] bits: HSI Clock Trimming */
  18737. #define RCC_ICSCR3_HSITRIM_0 (0x01UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00010000 */
  18738. #define RCC_ICSCR3_HSITRIM_1 (0x02UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00020000 */
  18739. #define RCC_ICSCR3_HSITRIM_2 (0x04UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00040000 */
  18740. #define RCC_ICSCR3_HSITRIM_3 (0x08UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00080000 */
  18741. #define RCC_ICSCR3_HSITRIM_4 (0x10UL << RCC_ICSCR3_HSITRIM_Pos) /*!< 0x00100000 */
  18742. /******************** Bit definition for RCC_CRRCR register *****************/
  18743. /*!< HSI48CAL configuration */
  18744. #define RCC_CRRCR_HSI48CAL_Pos (0U)
  18745. #define RCC_CRRCR_HSI48CAL_Msk (0x1FFUL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x000001FF */
  18746. #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[4:0] bits: HSI48 Clock Calibration */
  18747. #define RCC_CRRCR_HSI48CAL_0 (0x001UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000001 */
  18748. #define RCC_CRRCR_HSI48CAL_1 (0x002UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000002 */
  18749. #define RCC_CRRCR_HSI48CAL_2 (0x004UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000004 */
  18750. #define RCC_CRRCR_HSI48CAL_3 (0x008UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000008 */
  18751. #define RCC_CRRCR_HSI48CAL_4 (0x010UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000010 */
  18752. #define RCC_CRRCR_HSI48CAL_5 (0x020UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000020 */
  18753. #define RCC_CRRCR_HSI48CAL_6 (0x040UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000040 */
  18754. #define RCC_CRRCR_HSI48CAL_7 (0x080UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
  18755. #define RCC_CRRCR_HSI48CAL_8 (0x100UL << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
  18756. /******************** Bit definition for RCC_CFGR register ******************/
  18757. /*!< SW configuration */
  18758. #define RCC_CFGR1_SW_Pos (0U)
  18759. #define RCC_CFGR1_SW_Msk (0x3UL << RCC_CFGR1_SW_Pos) /*!< 0x00000003 */
  18760. #define RCC_CFGR1_SW RCC_CFGR1_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  18761. #define RCC_CFGR1_SW_0 (0x1UL << RCC_CFGR1_SW_Pos) /*!< 0x00000001 */
  18762. #define RCC_CFGR1_SW_1 (0x2UL << RCC_CFGR1_SW_Pos) /*!< 0x00000002 */
  18763. /*!< SWS configuration */
  18764. #define RCC_CFGR1_SWS_Pos (2U)
  18765. #define RCC_CFGR1_SWS_Msk (0x3UL << RCC_CFGR1_SWS_Pos) /*!< 0x0000000C */
  18766. #define RCC_CFGR1_SWS RCC_CFGR1_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  18767. #define RCC_CFGR1_SWS_0 (0x1UL << RCC_CFGR1_SWS_Pos) /*!< 0x00000004 */
  18768. #define RCC_CFGR1_SWS_1 (0x2UL << RCC_CFGR1_SWS_Pos) /*!< 0x00000008 */
  18769. #define RCC_CFGR1_STOPWUCK_Pos (4U)
  18770. #define RCC_CFGR1_STOPWUCK_Msk (0x1UL << RCC_CFGR1_STOPWUCK_Pos) /*!< 0x00008000 */
  18771. #define RCC_CFGR1_STOPWUCK RCC_CFGR1_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
  18772. #define RCC_CFGR1_STOPKERWUCK_Pos (5U)
  18773. #define RCC_CFGR1_STOPKERWUCK_Msk (0x1UL << RCC_CFGR1_STOPKERWUCK_Pos) /*!< 0x00008000 */
  18774. #define RCC_CFGR1_STOPKERWUCK RCC_CFGR1_STOPKERWUCK_Msk /*!< Kernel Clock Selection after a Wake Up from STOP */
  18775. /*!< MCOSEL configuration */
  18776. #define RCC_CFGR1_MCOSEL_Pos (24U)
  18777. #define RCC_CFGR1_MCOSEL_Msk (0xFUL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x0F000000 */
  18778. #define RCC_CFGR1_MCOSEL RCC_CFGR1_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Microcontroller Clock Output (MCO) Selection) */
  18779. #define RCC_CFGR1_MCOSEL_0 (0x1UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x01000000 */
  18780. #define RCC_CFGR1_MCOSEL_1 (0x2UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x02000000 */
  18781. #define RCC_CFGR1_MCOSEL_2 (0x4UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x04000000 */
  18782. #define RCC_CFGR1_MCOSEL_3 (0x8UL << RCC_CFGR1_MCOSEL_Pos) /*!< 0x08000000 */
  18783. #define RCC_CFGR1_MCOPRE_Pos (28U)
  18784. #define RCC_CFGR1_MCOPRE_Msk (0x7UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x70000000 */
  18785. #define RCC_CFGR1_MCOPRE RCC_CFGR1_MCOPRE_Msk /*!< MCOPRE [2:0] bits (Microcontroller Clock Output (MCO) Prescaler) */
  18786. #define RCC_CFGR1_MCOPRE_0 (0x1UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x10000000 */
  18787. #define RCC_CFGR1_MCOPRE_1 (0x2UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x20000000 */
  18788. #define RCC_CFGR1_MCOPRE_2 (0x4UL << RCC_CFGR1_MCOPRE_Pos) /*!< 0x40000000 */
  18789. /******************** Bit definition for RCC_CFGR2 register ******************/
  18790. /*!< CDHPRE configuration */
  18791. #define RCC_CFGR2_HPRE_Pos (0U)
  18792. #define RCC_CFGR2_HPRE_Msk (0xFUL << RCC_CFGR2_HPRE_Pos) /*!< 0x0000000F */
  18793. #define RCC_CFGR2_HPRE RCC_CFGR2_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  18794. #define RCC_CFGR2_HPRE_0 (0x1UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000001 */
  18795. #define RCC_CFGR2_HPRE_1 (0x2UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000002 */
  18796. #define RCC_CFGR2_HPRE_2 (0x4UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000004 */
  18797. #define RCC_CFGR2_HPRE_3 (0x8UL << RCC_CFGR2_HPRE_Pos) /*!< 0x00000008 */
  18798. /*!< PPRE1 configuration */
  18799. #define RCC_CFGR2_PPRE1_Pos (4U)
  18800. #define RCC_CFGR2_PPRE1_Msk (0x7UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000070 */
  18801. #define RCC_CFGR2_PPRE1 RCC_CFGR2_PPRE1_Msk /*!< PPRE1[2:0] bits (APB1 prescaler) */
  18802. #define RCC_CFGR2_PPRE1_0 (0x1UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000010 */
  18803. #define RCC_CFGR2_PPRE1_1 (0x2UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000020 */
  18804. #define RCC_CFGR2_PPRE1_2 (0x4UL << RCC_CFGR2_PPRE1_Pos) /*!< 0x00000040 */
  18805. /*!< PPRE2 configuration */
  18806. #define RCC_CFGR2_PPRE2_Pos (8U)
  18807. #define RCC_CFGR2_PPRE2_Msk (0x7UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000F00 */
  18808. #define RCC_CFGR2_PPRE2 RCC_CFGR2_PPRE2_Msk /*!< PPRE2[2:0] bits (APB2 prescaler) */
  18809. #define RCC_CFGR2_PPRE2_0 (0x1UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000100 */
  18810. #define RCC_CFGR2_PPRE2_1 (0x2UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000200 */
  18811. #define RCC_CFGR2_PPRE2_2 (0x4UL << RCC_CFGR2_PPRE2_Pos) /*!< 0x00000400 */
  18812. /*!< PPRE_DPHY configuration */
  18813. #define RCC_CFGR2_PPRE_DPHY_Pos (12U)
  18814. #define RCC_CFGR2_PPRE_DPHY_Msk (0x7UL << RCC_CFGR2_PPRE_DPHY_Pos) /*!< 0x00007000 */
  18815. #define RCC_CFGR2_PPRE_DPHY RCC_CFGR2_PPRE_DPHY_Msk /*!< PPRE_DPHY[2:0] bits (DPHY prescaler) */
  18816. #define RCC_CFGR2_PPRE_DPHY_0 (0x1UL << RCC_CFGR2_PPRE_DPHY_Pos) /*!< 0x00001000 */
  18817. #define RCC_CFGR2_PPRE_DPHY_1 (0x2UL << RCC_CFGR2_PPRE_DPHY_Pos) /*!< 0x00002000 */
  18818. #define RCC_CFGR2_PPRE_DPHY_2 (0x4UL << RCC_CFGR2_PPRE_DPHY_Pos) /*!< 0x00004000 */
  18819. #define RCC_CFGR2_AHB1DIS_Pos (16U)
  18820. #define RCC_CFGR2_AHB1DIS_Msk (0x1UL << RCC_CFGR2_AHB1DIS_Pos) /*!< 0x00010000 */
  18821. #define RCC_CFGR2_AHB1DIS RCC_CFGR2_AHB1DIS_Msk /*!< AHB1 clock disable */
  18822. #define RCC_CFGR2_AHB2DIS1_Pos (17U)
  18823. #define RCC_CFGR2_AHB2DIS1_Msk (0x1UL << RCC_CFGR2_AHB2DIS1_Pos) /*!< 0x00020000 */
  18824. #define RCC_CFGR2_AHB2DIS1 RCC_CFGR2_AHB2DIS1_Msk /*!< AHB2 clock disable */
  18825. #define RCC_CFGR2_AHB2DIS2_Pos (18U)
  18826. #define RCC_CFGR2_AHB2DIS2_Msk (0x1UL << RCC_CFGR2_AHB2DIS2_Pos) /*!< 0x00040000 */
  18827. #define RCC_CFGR2_AHB2DIS2 RCC_CFGR2_AHB2DIS2_Msk /*!< AHB2 clock disable */
  18828. #define RCC_CFGR2_APB1DIS_Pos (19U)
  18829. #define RCC_CFGR2_APB1DIS_Msk (0x1UL << RCC_CFGR2_APB1DIS_Pos) /*!< 0x00080000 */
  18830. #define RCC_CFGR2_APB1DIS RCC_CFGR2_APB1DIS_Msk /*!< APB1 clock disable */
  18831. #define RCC_CFGR2_APB2DIS_Pos (20U)
  18832. #define RCC_CFGR2_APB2DIS_Msk (0x1UL << RCC_CFGR2_APB2DIS_Pos) /*!< 0x00100000 */
  18833. #define RCC_CFGR2_APB2DIS RCC_CFGR2_APB2DIS_Msk /*!< APB2 clock disable */
  18834. /******************** Bit definition for RCC_CFGR3 register ******************/
  18835. /*!< PPRE3 configuration */
  18836. #define RCC_CFGR3_PPRE3_Pos (4U)
  18837. #define RCC_CFGR3_PPRE3_Msk (0x7UL << RCC_CFGR3_PPRE3_Pos) /*!< 0x00000070 */
  18838. #define RCC_CFGR3_PPRE3 RCC_CFGR3_PPRE3_Msk /*!< PPRE31[2:0] bits (APB3 prescaler) */
  18839. #define RCC_CFGR3_PPRE3_0 (0x1UL << RCC_CFGR3_PPRE3_Pos) /*!< 0x00000010 */
  18840. #define RCC_CFGR3_PPRE3_1 (0x2UL << RCC_CFGR3_PPRE3_Pos) /*!< 0x00000020 */
  18841. #define RCC_CFGR3_PPRE3_2 (0x4UL << RCC_CFGR3_PPRE3_Pos) /*!< 0x00000040 */
  18842. #define RCC_CFGR3_AHB3DIS_Pos (16U)
  18843. #define RCC_CFGR3_AHB3DIS_Msk (0x1UL << RCC_CFGR3_AHB3DIS_Pos) /*!< 0x00010000 */
  18844. #define RCC_CFGR3_AHB3DIS RCC_CFGR3_AHB3DIS_Msk /*!< AHB3 clock disable */
  18845. #define RCC_CFGR3_APB3DIS_Pos (17U)
  18846. #define RCC_CFGR3_APB3DIS_Msk (0x1UL << RCC_CFGR3_APB3DIS_Pos) /*!< 0x00020000 */
  18847. #define RCC_CFGR3_APB3DIS RCC_CFGR3_APB3DIS_Msk /*!< APB3 clock disable */
  18848. /******************** Bit definition for RCC_PLL1CFGR register ***************/
  18849. #define RCC_PLL1CFGR_PLL1SRC_Pos (0U)
  18850. #define RCC_PLL1CFGR_PLL1SRC_Msk (0x3UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000003 */
  18851. #define RCC_PLL1CFGR_PLL1SRC RCC_PLL1CFGR_PLL1SRC_Msk /*!< PLL1SRC[1:0] bits (PLL1 Entry Clock Source) */
  18852. #define RCC_PLL1CFGR_PLL1SRC_0 (0x1UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000001 */
  18853. #define RCC_PLL1CFGR_PLL1SRC_1 (0x2UL << RCC_PLL1CFGR_PLL1SRC_Pos) /*!< 0x00000002 */
  18854. #define RCC_PLL1CFGR_PLL1RGE_Pos (2U)
  18855. #define RCC_PLL1CFGR_PLL1RGE_Msk (0x3UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x0000000C */
  18856. #define RCC_PLL1CFGR_PLL1RGE RCC_PLL1CFGR_PLL1RGE_Msk /*!< PLL1RGE[1:0] bits (PLL1 Input Frequency Range) */
  18857. #define RCC_PLL1CFGR_PLL1RGE_0 (0x1UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x00000004 */
  18858. #define RCC_PLL1CFGR_PLL1RGE_1 (0x2UL << RCC_PLL1CFGR_PLL1RGE_Pos) /*!< 0x00000008 */
  18859. #define RCC_PLL1CFGR_PLL1FRACEN_Pos (4U)
  18860. #define RCC_PLL1CFGR_PLL1FRACEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1FRACEN_Pos) /*!< 0x00000010 */
  18861. #define RCC_PLL1CFGR_PLL1FRACEN RCC_PLL1CFGR_PLL1FRACEN_Msk /*!< PLL1 Fractional Latch Enable */
  18862. #define RCC_PLL1CFGR_PLL1M_Pos (8U)
  18863. #define RCC_PLL1CFGR_PLL1M_Msk (0xFUL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x000003F0 */
  18864. #define RCC_PLL1CFGR_PLL1M RCC_PLL1CFGR_PLL1M_Msk /*!< PLL1M[3:0]: bits (Prescaler for PLL1) */
  18865. #define RCC_PLL1CFGR_PLL1M_0 (0x01UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000100 */
  18866. #define RCC_PLL1CFGR_PLL1M_1 (0x02UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000200 */
  18867. #define RCC_PLL1CFGR_PLL1M_2 (0x04UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000400 */
  18868. #define RCC_PLL1CFGR_PLL1M_3 (0x08UL << RCC_PLL1CFGR_PLL1M_Pos) /*!< 0x00000800 */
  18869. #define RCC_PLL1CFGR_PLL1MBOOST_Pos (12U)
  18870. #define RCC_PLL1CFGR_PLL1MBOOST_Msk (0xFUL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x000003F0 */
  18871. #define RCC_PLL1CFGR_PLL1MBOOST RCC_PLL1CFGR_PLL1MBOOST_Msk /*!< PLL1MBOOST[3:0]: bits (Prescaler for EPOD booster input clock) */
  18872. #define RCC_PLL1CFGR_PLL1MBOOST_0 (0x01UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00001000 */
  18873. #define RCC_PLL1CFGR_PLL1MBOOST_1 (0x02UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00002000 */
  18874. #define RCC_PLL1CFGR_PLL1MBOOST_2 (0x04UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00004000 */
  18875. #define RCC_PLL1CFGR_PLL1MBOOST_3 (0x08UL << RCC_PLL1CFGR_PLL1MBOOST_Pos) /*!< 0x00008000 */
  18876. #define RCC_PLL1CFGR_PLL1PEN_Pos (16U)
  18877. #define RCC_PLL1CFGR_PLL1PEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1PEN_Pos) /*!< 0x00010000 */
  18878. #define RCC_PLL1CFGR_PLL1PEN RCC_PLL1CFGR_PLL1PEN_Msk /*!< PLL1 DIVP Divider Output Enable */
  18879. #define RCC_PLL1CFGR_PLL1QEN_Pos (17U)
  18880. #define RCC_PLL1CFGR_PLL1QEN_Msk (0x1UL << RCC_PLL1CFGR_PLL1QEN_Pos) /*!< 0x00020000 */
  18881. #define RCC_PLL1CFGR_PLL1QEN RCC_PLL1CFGR_PLL1QEN_Msk /*!< PLL1 DIVQ Divider Output Enable */
  18882. #define RCC_PLL1CFGR_PLL1REN_Pos (18U)
  18883. #define RCC_PLL1CFGR_PLL1REN_Msk (0x1UL << RCC_PLL1CFGR_PLL1REN_Pos) /*!< 0x00040000 */
  18884. #define RCC_PLL1CFGR_PLL1REN RCC_PLL1CFGR_PLL1REN_Msk /*!< PLL1 DIVR Divider Output Enable */
  18885. /******************** Bit definition for RCC_PLL2CFGR register ***************/
  18886. #define RCC_PLL2CFGR_PLL2SRC_Pos (0U)
  18887. #define RCC_PLL2CFGR_PLL2SRC_Msk (0x3UL << RCC_PLL2CFGR_PLL2SRC_Pos) /*!< 0x00000003 */
  18888. #define RCC_PLL2CFGR_PLL2SRC RCC_PLL2CFGR_PLL2SRC_Msk /*!< PLL2SRC[1:0] bits (PLL2 Entry Clock Source) */
  18889. #define RCC_PLL2CFGR_PLL2SRC_0 (0x1UL << RCC_PLL2CFGR_PLL2SRC_Pos) /*!< 0x00000001 */
  18890. #define RCC_PLL2CFGR_PLL2SRC_1 (0x2UL << RCC_PLL2CFGR_PLL2SRC_Pos) /*!< 0x00000002 */
  18891. #define RCC_PLL2CFGR_PLL2RGE_Pos (2U)
  18892. #define RCC_PLL2CFGR_PLL2RGE_Msk (0x3UL << RCC_PLL2CFGR_PLL2RGE_Pos) /*!< 0x0000000C */
  18893. #define RCC_PLL2CFGR_PLL2RGE RCC_PLL2CFGR_PLL2RGE_Msk /*!< PLL2RGE[1:0] bits (PLL2 Input Frequency Range) */
  18894. #define RCC_PLL2CFGR_PLL2RGE_0 (0x1UL << RCC_PLL2CFGR_PLL2RGE_Pos) /*!< 0x00000004 */
  18895. #define RCC_PLL2CFGR_PLL2RGE_1 (0x2UL << RCC_PLL2CFGR_PLL2RGE_Pos) /*!< 0x00000008 */
  18896. #define RCC_PLL2CFGR_PLL2FRACEN_Pos (4U)
  18897. #define RCC_PLL2CFGR_PLL2FRACEN_Msk (0x1UL << RCC_PLL2CFGR_PLL2FRACEN_Pos) /*!< 0x00000010 */
  18898. #define RCC_PLL2CFGR_PLL2FRACEN RCC_PLL2CFGR_PLL2FRACEN_Msk /*!< PLL2 Fractional Latch Enable */
  18899. #define RCC_PLL2CFGR_PLL2M_Pos (8U)
  18900. #define RCC_PLL2CFGR_PLL2M_Msk (0xFUL << RCC_PLL2CFGR_PLL2M_Pos) /*!< 0x000003F0 */
  18901. #define RCC_PLL2CFGR_PLL2M RCC_PLL2CFGR_PLL2M_Msk /*!< PLL2M[3:0]: bits (Prescaler for PLL2) */
  18902. #define RCC_PLL2CFGR_PLL2M_0 (0x01UL << RCC_PLL2CFGR_PLL2M_Pos) /*!< 0x00000100 */
  18903. #define RCC_PLL2CFGR_PLL2M_1 (0x02UL << RCC_PLL2CFGR_PLL2M_Pos) /*!< 0x00000200 */
  18904. #define RCC_PLL2CFGR_PLL2M_2 (0x04UL << RCC_PLL2CFGR_PLL2M_Pos) /*!< 0x00000400 */
  18905. #define RCC_PLL2CFGR_PLL2M_3 (0x08UL << RCC_PLL2CFGR_PLL2M_Pos) /*!< 0x00000800 */
  18906. #define RCC_PLL2CFGR_PLL2PEN_Pos (16U)
  18907. #define RCC_PLL2CFGR_PLL2PEN_Msk (0x1UL << RCC_PLL2CFGR_PLL2PEN_Pos) /*!< 0x00010000 */
  18908. #define RCC_PLL2CFGR_PLL2PEN RCC_PLL2CFGR_PLL2PEN_Msk /*!< PLL2 DIVP Divider Output Enable */
  18909. #define RCC_PLL2CFGR_PLL2QEN_Pos (17U)
  18910. #define RCC_PLL2CFGR_PLL2QEN_Msk (0x1UL << RCC_PLL2CFGR_PLL2QEN_Pos) /*!< 0x00020000 */
  18911. #define RCC_PLL2CFGR_PLL2QEN RCC_PLL2CFGR_PLL2QEN_Msk /*!< PLL2 DIVQ Divider Output Enable */
  18912. #define RCC_PLL2CFGR_PLL2REN_Pos (18U)
  18913. #define RCC_PLL2CFGR_PLL2REN_Msk (0x1UL << RCC_PLL2CFGR_PLL2REN_Pos) /*!< 0x00040000 */
  18914. #define RCC_PLL2CFGR_PLL2REN RCC_PLL2CFGR_PLL2REN_Msk /*!< PLL2 DIVR Divider Output Enable */
  18915. /******************** Bit definition for RCC_PLL3CFGR register ***************/
  18916. #define RCC_PLL3CFGR_PLL3SRC_Pos (0U)
  18917. #define RCC_PLL3CFGR_PLL3SRC_Msk (0x3UL << RCC_PLL3CFGR_PLL3SRC_Pos) /*!< 0x00000003 */
  18918. #define RCC_PLL3CFGR_PLL3SRC RCC_PLL3CFGR_PLL3SRC_Msk /*!< PLL3SRC[1:0] bits (PLL3 Entry Clock Source) */
  18919. #define RCC_PLL3CFGR_PLL3SRC_0 (0x1UL << RCC_PLL3CFGR_PLL3SRC_Pos) /*!< 0x00000001 */
  18920. #define RCC_PLL3CFGR_PLL3SRC_1 (0x2UL << RCC_PLL3CFGR_PLL3SRC_Pos) /*!< 0x00000002 */
  18921. #define RCC_PLL3CFGR_PLL3RGE_Pos (2U)
  18922. #define RCC_PLL3CFGR_PLL3RGE_Msk (0x3UL << RCC_PLL3CFGR_PLL3RGE_Pos) /*!< 0x0000000C */
  18923. #define RCC_PLL3CFGR_PLL3RGE RCC_PLL3CFGR_PLL3RGE_Msk /*!< PLL3RGE[1:0] bits (PLL3 Input Frequency Range) */
  18924. #define RCC_PLL3CFGR_PLL3RGE_0 (0x1UL << RCC_PLL3CFGR_PLL3RGE_Pos) /*!< 0x00000004 */
  18925. #define RCC_PLL3CFGR_PLL3RGE_1 (0x2UL << RCC_PLL3CFGR_PLL3RGE_Pos) /*!< 0x00000008 */
  18926. #define RCC_PLL3CFGR_PLL3FRACEN_Pos (4U)
  18927. #define RCC_PLL3CFGR_PLL3FRACEN_Msk (0x1UL << RCC_PLL3CFGR_PLL3FRACEN_Pos) /*!< 0x00000010 */
  18928. #define RCC_PLL3CFGR_PLL3FRACEN RCC_PLL3CFGR_PLL3FRACEN_Msk /*!< PLL3 Fractional Latch Enable */
  18929. #define RCC_PLL3CFGR_PLL3M_Pos (8U)
  18930. #define RCC_PLL3CFGR_PLL3M_Msk (0xFUL << RCC_PLL3CFGR_PLL3M_Pos) /*!< 0x000003F0 */
  18931. #define RCC_PLL3CFGR_PLL3M RCC_PLL3CFGR_PLL3M_Msk /*!< PLL3M[3:0]: bits (Prescaler for PLL3) */
  18932. #define RCC_PLL3CFGR_PLL3M_0 (0x01UL << RCC_PLL3CFGR_PLL3M_Pos) /*!< 0x00000100 */
  18933. #define RCC_PLL3CFGR_PLL3M_1 (0x02UL << RCC_PLL3CFGR_PLL3M_Pos) /*!< 0x00000200 */
  18934. #define RCC_PLL3CFGR_PLL3M_2 (0x04UL << RCC_PLL3CFGR_PLL3M_Pos) /*!< 0x00000400 */
  18935. #define RCC_PLL3CFGR_PLL3M_3 (0x08UL << RCC_PLL3CFGR_PLL3M_Pos) /*!< 0x00000800 */
  18936. #define RCC_PLL3CFGR_PLL3PEN_Pos (16U)
  18937. #define RCC_PLL3CFGR_PLL3PEN_Msk (0x1UL << RCC_PLL3CFGR_PLL3PEN_Pos) /*!< 0x00010000 */
  18938. #define RCC_PLL3CFGR_PLL3PEN RCC_PLL3CFGR_PLL3PEN_Msk /*!< PLL3 DIVP Divider Output Enable */
  18939. #define RCC_PLL3CFGR_PLL3QEN_Pos (17U)
  18940. #define RCC_PLL3CFGR_PLL3QEN_Msk (0x1UL << RCC_PLL3CFGR_PLL3QEN_Pos) /*!< 0x00020000 */
  18941. #define RCC_PLL3CFGR_PLL3QEN RCC_PLL3CFGR_PLL3QEN_Msk /*!< PLL3 DIVQ Divider Output Enable */
  18942. #define RCC_PLL3CFGR_PLL3REN_Pos (18U)
  18943. #define RCC_PLL3CFGR_PLL3REN_Msk (0x1UL << RCC_PLL3CFGR_PLL3REN_Pos) /*!< 0x00040000 */
  18944. #define RCC_PLL3CFGR_PLL3REN RCC_PLL3CFGR_PLL3REN_Msk /*!< PLL3 DIVR Divider Output Enable */
  18945. /******************** Bit definition for RCC_PLL1DIVR register ***************/
  18946. #define RCC_PLL1DIVR_PLL1N_Pos (0U)
  18947. #define RCC_PLL1DIVR_PLL1N_Msk (0x1FFUL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x000001FF */
  18948. #define RCC_PLL1DIVR_PLL1N RCC_PLL1DIVR_PLL1N_Msk /*!< PLL1N[8:0]: bits (Multiplication Factor For PLL1 VCO) */
  18949. #define RCC_PLL1DIVR_PLL1N_0 (0x001UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000001 */
  18950. #define RCC_PLL1DIVR_PLL1N_1 (0x002UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000002 */
  18951. #define RCC_PLL1DIVR_PLL1N_2 (0x004UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000004 */
  18952. #define RCC_PLL1DIVR_PLL1N_3 (0x008UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000008 */
  18953. #define RCC_PLL1DIVR_PLL1N_4 (0x010UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000010 */
  18954. #define RCC_PLL1DIVR_PLL1N_5 (0x020UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000020 */
  18955. #define RCC_PLL1DIVR_PLL1N_6 (0x040UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000040 */
  18956. #define RCC_PLL1DIVR_PLL1N_7 (0x080UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000080 */
  18957. #define RCC_PLL1DIVR_PLL1N_8 (0x100UL << RCC_PLL1DIVR_PLL1N_Pos) /*!< 0x00000100 */
  18958. #define RCC_PLL1DIVR_PLL1P_Pos (9U)
  18959. #define RCC_PLL1DIVR_PLL1P_Msk (0x7FUL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x0000FE00 */
  18960. #define RCC_PLL1DIVR_PLL1P RCC_PLL1DIVR_PLL1P_Msk /*!< PLL1P[6:0]: bits (PLL1 DIVP Division Factor) */
  18961. #define RCC_PLL1DIVR_PLL1P_0 (0x001UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000200 */
  18962. #define RCC_PLL1DIVR_PLL1P_1 (0x002UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000400 */
  18963. #define RCC_PLL1DIVR_PLL1P_2 (0x004UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00000800 */
  18964. #define RCC_PLL1DIVR_PLL1P_3 (0x008UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00001000 */
  18965. #define RCC_PLL1DIVR_PLL1P_4 (0x010UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00002000 */
  18966. #define RCC_PLL1DIVR_PLL1P_5 (0x020UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00004000 */
  18967. #define RCC_PLL1DIVR_PLL1P_6 (0x040UL << RCC_PLL1DIVR_PLL1P_Pos) /*!< 0x00008000 */
  18968. #define RCC_PLL1DIVR_PLL1Q_Pos (16U)
  18969. #define RCC_PLL1DIVR_PLL1Q_Msk (0x7FUL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x007F0000 */
  18970. #define RCC_PLL1DIVR_PLL1Q RCC_PLL1DIVR_PLL1Q_Msk /*!< PLL1Q[6:0]: bits (PLL1 DIVQ Division Factor) */
  18971. #define RCC_PLL1DIVR_PLL1Q_0 (0x001UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00010000 */
  18972. #define RCC_PLL1DIVR_PLL1Q_1 (0x002UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00020000 */
  18973. #define RCC_PLL1DIVR_PLL1Q_2 (0x004UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00040000 */
  18974. #define RCC_PLL1DIVR_PLL1Q_3 (0x008UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00080000 */
  18975. #define RCC_PLL1DIVR_PLL1Q_4 (0x010UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00100000 */
  18976. #define RCC_PLL1DIVR_PLL1Q_5 (0x020UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00200020 */
  18977. #define RCC_PLL1DIVR_PLL1Q_6 (0x040UL << RCC_PLL1DIVR_PLL1Q_Pos) /*!< 0x00400000 */
  18978. #define RCC_PLL1DIVR_PLL1R_Pos (24U)
  18979. #define RCC_PLL1DIVR_PLL1R_Msk (0x7FUL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x7F000000 */
  18980. #define RCC_PLL1DIVR_PLL1R RCC_PLL1DIVR_PLL1R_Msk /*!< PLL1R[6:0]: bits (PLL1 DIVR Division Factor) */
  18981. #define RCC_PLL1DIVR_PLL1R_0 (0x001UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x01000000 */
  18982. #define RCC_PLL1DIVR_PLL1R_1 (0x002UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x02000000 */
  18983. #define RCC_PLL1DIVR_PLL1R_2 (0x004UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x04000000 */
  18984. #define RCC_PLL1DIVR_PLL1R_3 (0x008UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x08000000 */
  18985. #define RCC_PLL1DIVR_PLL1R_4 (0x010UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x10000000 */
  18986. #define RCC_PLL1DIVR_PLL1R_5 (0x020UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x20000000 */
  18987. #define RCC_PLL1DIVR_PLL1R_6 (0x040UL << RCC_PLL1DIVR_PLL1R_Pos) /*!< 0x40000000 */
  18988. /******************** Bit definition for RCC_PLL1FRACR register ***************/
  18989. #define RCC_PLL1FRACR_PLL1FRACN_Pos (3U)
  18990. #define RCC_PLL1FRACR_PLL1FRACN_Msk (0x1FFFUL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x0000FFF8 */
  18991. #define RCC_PLL1FRACR_PLL1FRACN RCC_PLL1FRACR_PLL1FRACN_Msk /*!< PLL1FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL1 VCO) */
  18992. #define RCC_PLL1FRACR_PLL1FRACN_0 (0x0001UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000008 */
  18993. #define RCC_PLL1FRACR_PLL1FRACN_1 (0x0002UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000010 */
  18994. #define RCC_PLL1FRACR_PLL1FRACN_2 (0x0004UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000020 */
  18995. #define RCC_PLL1FRACR_PLL1FRACN_3 (0x0008UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000040 */
  18996. #define RCC_PLL1FRACR_PLL1FRACN_4 (0x0010UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000080 */
  18997. #define RCC_PLL1FRACR_PLL1FRACN_5 (0x0020UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000100 */
  18998. #define RCC_PLL1FRACR_PLL1FRACN_6 (0x0040UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000200 */
  18999. #define RCC_PLL1FRACR_PLL1FRACN_7 (0x0080UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000400 */
  19000. #define RCC_PLL1FRACR_PLL1FRACN_8 (0x0100UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00000800 */
  19001. #define RCC_PLL1FRACR_PLL1FRACN_9 (0x0200UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00001000 */
  19002. #define RCC_PLL1FRACR_PLL1FRACN_10 (0x0400UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00002000 */
  19003. #define RCC_PLL1FRACR_PLL1FRACN_11 (0x0800UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00004000 */
  19004. #define RCC_PLL1FRACR_PLL1FRACN_12 (0x1000UL << RCC_PLL1FRACR_PLL1FRACN_Pos) /*!< 0x00008000 */
  19005. /******************** Bit definition for RCC_PLL2DIVR register ***************/
  19006. #define RCC_PLL2DIVR_PLL2N_Pos (0U)
  19007. #define RCC_PLL2DIVR_PLL2N_Msk (0x1FFUL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x000001FF */
  19008. #define RCC_PLL2DIVR_PLL2N RCC_PLL2DIVR_PLL2N_Msk /*!< PLL2N[8:0]: bits (Multiplication Factor for PLL2 VCO) */
  19009. #define RCC_PLL2DIVR_PLL2N_0 (0x001UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000001 */
  19010. #define RCC_PLL2DIVR_PLL2N_1 (0x002UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000002 */
  19011. #define RCC_PLL2DIVR_PLL2N_2 (0x004UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000004 */
  19012. #define RCC_PLL2DIVR_PLL2N_3 (0x008UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000008 */
  19013. #define RCC_PLL2DIVR_PLL2N_4 (0x010UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000010 */
  19014. #define RCC_PLL2DIVR_PLL2N_5 (0x020UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000020 */
  19015. #define RCC_PLL2DIVR_PLL2N_6 (0x040UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000040 */
  19016. #define RCC_PLL2DIVR_PLL2N_7 (0x080UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000080 */
  19017. #define RCC_PLL2DIVR_PLL2N_8 (0x100UL << RCC_PLL2DIVR_PLL2N_Pos) /*!< 0x00000100 */
  19018. #define RCC_PLL2DIVR_PLL2P_Pos (9U)
  19019. #define RCC_PLL2DIVR_PLL2P_Msk (0x7FUL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x0000FE00 */
  19020. #define RCC_PLL2DIVR_PLL2P RCC_PLL2DIVR_PLL2P_Msk /*!< PLL2P[6:0]: bits (PLL2 DIVP Division Factor) */
  19021. #define RCC_PLL2DIVR_PLL2P_0 (0x001UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00000200 */
  19022. #define RCC_PLL2DIVR_PLL2P_1 (0x002UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00000400 */
  19023. #define RCC_PLL2DIVR_PLL2P_2 (0x004UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00000800 */
  19024. #define RCC_PLL2DIVR_PLL2P_3 (0x008UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00001000 */
  19025. #define RCC_PLL2DIVR_PLL2P_4 (0x010UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00002000 */
  19026. #define RCC_PLL2DIVR_PLL2P_5 (0x020UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00004000 */
  19027. #define RCC_PLL2DIVR_PLL2P_6 (0x040UL << RCC_PLL2DIVR_PLL2P_Pos) /*!< 0x00008000 */
  19028. #define RCC_PLL2DIVR_PLL2Q_Pos (16U)
  19029. #define RCC_PLL2DIVR_PLL2Q_Msk (0x7FUL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x007F0000 */
  19030. #define RCC_PLL2DIVR_PLL2Q RCC_PLL2DIVR_PLL2Q_Msk /*!< PLL2Q[6:0]: bits (PLL2 DIVQ Division Factor) */
  19031. #define RCC_PLL2DIVR_PLL2Q_0 (0x001UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00010000 */
  19032. #define RCC_PLL2DIVR_PLL2Q_1 (0x002UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00020000 */
  19033. #define RCC_PLL2DIVR_PLL2Q_2 (0x004UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00040000 */
  19034. #define RCC_PLL2DIVR_PLL2Q_3 (0x008UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00080000 */
  19035. #define RCC_PLL2DIVR_PLL2Q_4 (0x010UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00100000 */
  19036. #define RCC_PLL2DIVR_PLL2Q_5 (0x020UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00200020 */
  19037. #define RCC_PLL2DIVR_PLL2Q_6 (0x040UL << RCC_PLL2DIVR_PLL2Q_Pos) /*!< 0x00400000 */
  19038. #define RCC_PLL2DIVR_PLL2R_Pos (24U)
  19039. #define RCC_PLL2DIVR_PLL2R_Msk (0x7FUL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x7F000000 */
  19040. #define RCC_PLL2DIVR_PLL2R RCC_PLL2DIVR_PLL2R_Msk /*!< PLL2R[6:0]: bits (PLL2 DIVR Division Factor) */
  19041. #define RCC_PLL2DIVR_PLL2R_0 (0x001UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x01000000 */
  19042. #define RCC_PLL2DIVR_PLL2R_1 (0x002UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x02000000 */
  19043. #define RCC_PLL2DIVR_PLL2R_2 (0x004UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x04000000 */
  19044. #define RCC_PLL2DIVR_PLL2R_3 (0x008UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x08000000 */
  19045. #define RCC_PLL2DIVR_PLL2R_4 (0x010UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x10000000 */
  19046. #define RCC_PLL2DIVR_PLL2R_5 (0x020UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x20000000 */
  19047. #define RCC_PLL2DIVR_PLL2R_6 (0x040UL << RCC_PLL2DIVR_PLL2R_Pos) /*!< 0x40000000 */
  19048. /******************** Bit definition for RCC_PLL2FRACR register ***************/
  19049. #define RCC_PLL2FRACR_PLL2FRACN_Pos (3U)
  19050. #define RCC_PLL2FRACR_PLL2FRACN_Msk (0x1FFFUL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x0000FFF8 */
  19051. #define RCC_PLL2FRACR_PLL2FRACN RCC_PLL2FRACR_PLL2FRACN_Msk /*!< PLL2FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL2 VCO) */
  19052. #define RCC_PLL2FRACR_PLL2FRACN_0 (0x0001UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000008 */
  19053. #define RCC_PLL2FRACR_PLL2FRACN_1 (0x0002UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000010 */
  19054. #define RCC_PLL2FRACR_PLL2FRACN_2 (0x0004UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000020 */
  19055. #define RCC_PLL2FRACR_PLL2FRACN_3 (0x0008UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000040 */
  19056. #define RCC_PLL2FRACR_PLL2FRACN_4 (0x0010UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000080 */
  19057. #define RCC_PLL2FRACR_PLL2FRACN_5 (0x0020UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000100 */
  19058. #define RCC_PLL2FRACR_PLL2FRACN_6 (0x0040UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000200 */
  19059. #define RCC_PLL2FRACR_PLL2FRACN_7 (0x0080UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000400 */
  19060. #define RCC_PLL2FRACR_PLL2FRACN_8 (0x0100UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00000800 */
  19061. #define RCC_PLL2FRACR_PLL2FRACN_9 (0x0200UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00001000 */
  19062. #define RCC_PLL2FRACR_PLL2FRACN_10 (0x0400UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00002000 */
  19063. #define RCC_PLL2FRACR_PLL2FRACN_11 (0x0800UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00004000 */
  19064. #define RCC_PLL2FRACR_PLL2FRACN_12 (0x1000UL << RCC_PLL2FRACR_PLL2FRACN_Pos) /*!< 0x00008000 */
  19065. /******************** Bit definition for RCC_PLL3DIVR register ***************/
  19066. #define RCC_PLL3DIVR_PLL3N_Pos (0U)
  19067. #define RCC_PLL3DIVR_PLL3N_Msk (0x1FFUL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x000001FF */
  19068. #define RCC_PLL3DIVR_PLL3N RCC_PLL3DIVR_PLL3N_Msk /*!< PLL3N[8:0]: bits (Multiplication Factor for PLL3 VCO) */
  19069. #define RCC_PLL3DIVR_PLL3N_0 (0x001UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000001 */
  19070. #define RCC_PLL3DIVR_PLL3N_1 (0x002UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000002 */
  19071. #define RCC_PLL3DIVR_PLL3N_2 (0x004UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000004 */
  19072. #define RCC_PLL3DIVR_PLL3N_3 (0x008UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000008 */
  19073. #define RCC_PLL3DIVR_PLL3N_4 (0x010UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000010 */
  19074. #define RCC_PLL3DIVR_PLL3N_5 (0x020UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000020 */
  19075. #define RCC_PLL3DIVR_PLL3N_6 (0x040UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000040 */
  19076. #define RCC_PLL3DIVR_PLL3N_7 (0x080UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000080 */
  19077. #define RCC_PLL3DIVR_PLL3N_8 (0x100UL << RCC_PLL3DIVR_PLL3N_Pos) /*!< 0x00000100 */
  19078. #define RCC_PLL3DIVR_PLL3P_Pos (9U)
  19079. #define RCC_PLL3DIVR_PLL3P_Msk (0x7FUL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x0000FE00 */
  19080. #define RCC_PLL3DIVR_PLL3P RCC_PLL3DIVR_PLL3P_Msk /*!< PLL3P[6:0]: bits (PLL2 DIVP Division Factor) */
  19081. #define RCC_PLL3DIVR_PLL3P_0 (0x001UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00000200 */
  19082. #define RCC_PLL3DIVR_PLL3P_1 (0x002UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00000400 */
  19083. #define RCC_PLL3DIVR_PLL3P_2 (0x004UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00000800 */
  19084. #define RCC_PLL3DIVR_PLL3P_3 (0x008UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00001000 */
  19085. #define RCC_PLL3DIVR_PLL3P_4 (0x010UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00002000 */
  19086. #define RCC_PLL3DIVR_PLL3P_5 (0x020UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00004000 */
  19087. #define RCC_PLL3DIVR_PLL3P_6 (0x040UL << RCC_PLL3DIVR_PLL3P_Pos) /*!< 0x00008000 */
  19088. #define RCC_PLL3DIVR_PLL3Q_Pos (16U)
  19089. #define RCC_PLL3DIVR_PLL3Q_Msk (0x7FUL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x007F0000 */
  19090. #define RCC_PLL3DIVR_PLL3Q RCC_PLL3DIVR_PLL3Q_Msk /*!< PLL3Q[6:0]: bits (PLL3 DIVQ Division Factor) */
  19091. #define RCC_PLL3DIVR_PLL3Q_0 (0x001UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00010000 */
  19092. #define RCC_PLL3DIVR_PLL3Q_1 (0x002UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00020000 */
  19093. #define RCC_PLL3DIVR_PLL3Q_2 (0x004UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00040000 */
  19094. #define RCC_PLL3DIVR_PLL3Q_3 (0x008UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00080000 */
  19095. #define RCC_PLL3DIVR_PLL3Q_4 (0x010UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00100000 */
  19096. #define RCC_PLL3DIVR_PLL3Q_5 (0x020UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00200020 */
  19097. #define RCC_PLL3DIVR_PLL3Q_6 (0x040UL << RCC_PLL3DIVR_PLL3Q_Pos) /*!< 0x00400000 */
  19098. #define RCC_PLL3DIVR_PLL3R_Pos (24U)
  19099. #define RCC_PLL3DIVR_PLL3R_Msk (0x7FUL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x7F000000 */
  19100. #define RCC_PLL3DIVR_PLL3R RCC_PLL3DIVR_PLL3R_Msk /*!< PLL3R[6:0]: bits (PLL3 DIVR Division Factor) */
  19101. #define RCC_PLL3DIVR_PLL3R_0 (0x001UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x01000000 */
  19102. #define RCC_PLL3DIVR_PLL3R_1 (0x002UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x02000000 */
  19103. #define RCC_PLL3DIVR_PLL3R_2 (0x004UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x04000000 */
  19104. #define RCC_PLL3DIVR_PLL3R_3 (0x008UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x08000000 */
  19105. #define RCC_PLL3DIVR_PLL3R_4 (0x010UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x10000000 */
  19106. #define RCC_PLL3DIVR_PLL3R_5 (0x020UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x20000000 */
  19107. #define RCC_PLL3DIVR_PLL3R_6 (0x040UL << RCC_PLL3DIVR_PLL3R_Pos) /*!< 0x40000000 */
  19108. /******************** Bit definition for RCC_PLL3FRACR register ***************/
  19109. #define RCC_PLL3FRACR_PLL3FRACN_Pos (3U)
  19110. #define RCC_PLL3FRACR_PLL3FRACN_Msk (0x1FFFUL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x0000FFF8 */
  19111. #define RCC_PLL3FRACR_PLL3FRACN RCC_PLL3FRACR_PLL3FRACN_Msk /*!< PLL3FRACN[12:0]: bits (Fractional Part of the Multiplication Factor for PLL3 VCO) */
  19112. #define RCC_PLL3FRACR_PLL3FRACN_0 (0x0001UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000008 */
  19113. #define RCC_PLL3FRACR_PLL3FRACN_1 (0x0002UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000010 */
  19114. #define RCC_PLL3FRACR_PLL3FRACN_2 (0x0004UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000020 */
  19115. #define RCC_PLL3FRACR_PLL3FRACN_3 (0x0008UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000040 */
  19116. #define RCC_PLL3FRACR_PLL3FRACN_4 (0x0010UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000080 */
  19117. #define RCC_PLL3FRACR_PLL3FRACN_5 (0x0020UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000100 */
  19118. #define RCC_PLL3FRACR_PLL3FRACN_6 (0x0040UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000200 */
  19119. #define RCC_PLL3FRACR_PLL3FRACN_7 (0x0080UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000400 */
  19120. #define RCC_PLL3FRACR_PLL3FRACN_8 (0x0100UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00000800 */
  19121. #define RCC_PLL3FRACR_PLL3FRACN_9 (0x0200UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00001000 */
  19122. #define RCC_PLL3FRACR_PLL3FRACN_10 (0x0400UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00002000 */
  19123. #define RCC_PLL3FRACR_PLL3FRACN_11 (0x0800UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00004000 */
  19124. #define RCC_PLL3FRACR_PLL3FRACN_12 (0x1000UL << RCC_PLL3FRACR_PLL3FRACN_Pos) /*!< 0x00008000 */
  19125. /******************** Bit definition for RCC_CIER register ******************/
  19126. #define RCC_CIER_LSIRDYIE_Pos (0U)
  19127. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  19128. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  19129. #define RCC_CIER_LSERDYIE_Pos (1U)
  19130. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  19131. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  19132. #define RCC_CIER_MSISRDYIE_Pos (2U)
  19133. #define RCC_CIER_MSISRDYIE_Msk (0x1UL << RCC_CIER_MSISRDYIE_Pos) /*!< 0x00000004 */
  19134. #define RCC_CIER_MSISRDYIE RCC_CIER_MSISRDYIE_Msk /*!< MSIS Ready Interrupt Enable */
  19135. #define RCC_CIER_HSIRDYIE_Pos (3U)
  19136. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  19137. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI16 Ready Interrupt Enable */
  19138. #define RCC_CIER_HSERDYIE_Pos (4U)
  19139. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  19140. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  19141. #define RCC_CIER_HSI48RDYIE_Pos (5U)
  19142. #define RCC_CIER_HSI48RDYIE_Msk (0x1UL << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000020 */
  19143. #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */
  19144. #define RCC_CIER_PLL1RDYIE_Pos (6U)
  19145. #define RCC_CIER_PLL1RDYIE_Msk (0x1UL << RCC_CIER_PLL1RDYIE_Pos) /*!< 0x00000040 */
  19146. #define RCC_CIER_PLL1RDYIE RCC_CIER_PLL1RDYIE_Msk /*!< PLL Ready Interrupt Enable */
  19147. #define RCC_CIER_PLL2RDYIE_Pos (7U)
  19148. #define RCC_CIER_PLL2RDYIE_Msk (0x1UL << RCC_CIER_PLL2RDYIE_Pos) /*!< 0x00000080 */
  19149. #define RCC_CIER_PLL2RDYIE RCC_CIER_PLL2RDYIE_Msk /*!< PLL2 Ready Interrupt Enable */
  19150. #define RCC_CIER_PLL3RDYIE_Pos (8U)
  19151. #define RCC_CIER_PLL3RDYIE_Msk (0x1UL << RCC_CIER_PLL3RDYIE_Pos) /*!< 0x00000100 */
  19152. #define RCC_CIER_PLL3RDYIE RCC_CIER_PLL3RDYIE_Msk /*!< PLL3 Ready Interrupt Enable */
  19153. #define RCC_CIER_MSIKRDYIE_Pos (11U)
  19154. #define RCC_CIER_MSIKRDYIE_Msk (0x1UL << RCC_CIER_MSIKRDYIE_Pos) /*!< 0x00000080 */
  19155. #define RCC_CIER_MSIKRDYIE RCC_CIER_MSIKRDYIE_Msk /*!< MSIK Ready Interrupt Enable */
  19156. #define RCC_CIER_SHSIRDYIE_Pos (12U)
  19157. #define RCC_CIER_SHSIRDYIE_Msk (0x1UL << RCC_CIER_SHSIRDYIE_Pos) /*!< 0x00000100 */
  19158. #define RCC_CIER_SHSIRDYIE RCC_CIER_SHSIRDYIE_Msk /*!< SHSI Ready Interrupt Enable */
  19159. /******************** Bit definition for RCC_CIFR register ****************/
  19160. #define RCC_CIFR_LSIRDYF_Pos (0U)
  19161. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  19162. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt Flag */
  19163. #define RCC_CIFR_LSERDYF_Pos (1U)
  19164. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  19165. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt Flag */
  19166. #define RCC_CIFR_MSISRDYF_Pos (2U)
  19167. #define RCC_CIFR_MSISRDYF_Msk (0x1UL << RCC_CIFR_MSISRDYF_Pos) /*!< 0x00000004 */
  19168. #define RCC_CIFR_MSISRDYF RCC_CIFR_MSISRDYF_Msk /*!< MSIS Ready Interrupt Flag */
  19169. #define RCC_CIFR_HSIRDYF_Pos (3U)
  19170. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  19171. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI16 Ready Interrupt Flag */
  19172. #define RCC_CIFR_HSERDYF_Pos (4U)
  19173. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  19174. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt Flag */
  19175. #define RCC_CIFR_HSI48RDYF_Pos (5U)
  19176. #define RCC_CIFR_HSI48RDYF_Msk (0x1UL << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000020 */
  19177. #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt Flag */
  19178. #define RCC_CIFR_PLL1RDYF_Pos (6U)
  19179. #define RCC_CIFR_PLL1RDYF_Msk (0x1UL << RCC_CIFR_PLL1RDYF_Pos) /*!< 0x00000040 */
  19180. #define RCC_CIFR_PLL1RDYF RCC_CIFR_PLL1RDYF_Msk /*!< PLL1 Ready Interrupt Flag */
  19181. #define RCC_CIFR_PLL2RDYF_Pos (7U)
  19182. #define RCC_CIFR_PLL2RDYF_Msk (0x1UL << RCC_CIFR_PLL2RDYF_Pos) /*!< 0x00000080 */
  19183. #define RCC_CIFR_PLL2RDYF RCC_CIFR_PLL2RDYF_Msk /*!< PLL2 Ready Interrupt Flag */
  19184. #define RCC_CIFR_PLL3RDYF_Pos (8U)
  19185. #define RCC_CIFR_PLL3RDYF_Msk (0x1UL << RCC_CIFR_PLL3RDYF_Pos) /*!< 0x00000100 */
  19186. #define RCC_CIFR_PLL3RDYF RCC_CIFR_PLL3RDYF_Msk /*!< PLL3 Ready Interrupt Flag */
  19187. #define RCC_CIFR_CSSF_Pos (10U)
  19188. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000400 */
  19189. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk /*!< Clock Security System Interrupt Flag */
  19190. #define RCC_CIFR_MSIKRDYF_Pos (11U)
  19191. #define RCC_CIFR_MSIKRDYF_Msk (0x1UL << RCC_CIFR_MSIKRDYF_Pos) /*!< 0x00000080 */
  19192. #define RCC_CIFR_MSIKRDYF RCC_CIFR_MSIKRDYF_Msk /*!< MSIK Ready Interrupt Flag */
  19193. #define RCC_CIFR_SHSIRDYF_Pos (12U)
  19194. #define RCC_CIFR_SHSIRDYF_Msk (0x1UL << RCC_CIFR_SHSIRDYF_Pos) /*!< 0x00000100 */
  19195. #define RCC_CIFR_SHSIRDYF RCC_CIFR_SHSIRDYF_Msk /*!< SHSI Ready Interrupt Flag */
  19196. /******************** Bit definition for RCC_CICR register ****************/
  19197. #define RCC_CICR_LSIRDYC_Pos (0U)
  19198. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  19199. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  19200. #define RCC_CICR_LSERDYC_Pos (1U)
  19201. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  19202. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  19203. #define RCC_CICR_MSISRDYC_Pos (2U)
  19204. #define RCC_CICR_MSISRDYC_Msk (0x1UL << RCC_CICR_MSISRDYC_Pos) /*!< 0x00000004 */
  19205. #define RCC_CICR_MSISRDYC RCC_CICR_MSISRDYC_Msk /*!< MSIS Ready Interrupt Clear */
  19206. #define RCC_CICR_HSIRDYC_Pos (3U)
  19207. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  19208. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI16 Ready Interrupt Clear */
  19209. #define RCC_CICR_HSERDYC_Pos (4U)
  19210. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  19211. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  19212. #define RCC_CICR_HSI48RDYC_Pos (5U)
  19213. #define RCC_CICR_HSI48RDYC_Msk (0x1UL << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000020 */
  19214. #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */
  19215. #define RCC_CICR_PLL1RDYC_Pos (6U)
  19216. #define RCC_CICR_PLL1RDYC_Msk (0x1UL << RCC_CICR_PLL1RDYC_Pos) /*!< 0x00000040 */
  19217. #define RCC_CICR_PLL1RDYC RCC_CICR_PLL1RDYC_Msk /*!< PLL1 Ready Interrupt Clear */
  19218. #define RCC_CICR_PLL2RDYC_Pos (7U)
  19219. #define RCC_CICR_PLL2RDYC_Msk (0x1UL << RCC_CICR_PLL2RDYC_Pos) /*!< 0x00000080 */
  19220. #define RCC_CICR_PLL2RDYC RCC_CICR_PLL2RDYC_Msk /*!< PLL2 Ready Interrupt Clear */
  19221. #define RCC_CICR_PLL3RDYC_Pos (8U)
  19222. #define RCC_CICR_PLL3RDYC_Msk (0x1UL << RCC_CICR_PLL3RDYC_Pos) /*!< 0x00000100 */
  19223. #define RCC_CICR_PLL3RDYC RCC_CICR_PLL3RDYC_Msk /*!< PLL3 Ready Interrupt Clear */
  19224. #define RCC_CICR_CSSC_Pos (10U)
  19225. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000400 */
  19226. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  19227. #define RCC_CICR_MSIKRDYC_Pos (11U)
  19228. #define RCC_CICR_MSIKRDYC_Msk (0x1UL << RCC_CICR_MSIKRDYC_Pos) /*!< 0x00000080 */
  19229. #define RCC_CICR_MSIKRDYC RCC_CICR_MSIKRDYC_Msk /*!< MSIK Ready Interrupt Clear */
  19230. #define RCC_CICR_SHSIRDYC_Pos (12U)
  19231. #define RCC_CICR_SHSIRDYC_Msk (0x1UL << RCC_CICR_SHSIRDYC_Pos) /*!< 0x00000100 */
  19232. #define RCC_CICR_SHSIRDYC RCC_CICR_SHSIRDYC_Msk /*!< SHSI Ready Interrupt Clear */
  19233. /******************** Bit definition for RCC_AHB1RSTR register **************/
  19234. #define RCC_AHB1RSTR_GPDMA1RST_Pos (0U)
  19235. #define RCC_AHB1RSTR_GPDMA1RST_Msk (0x1UL << RCC_AHB1RSTR_GPDMA1RST_Pos) /*!< 0x00000001 */
  19236. #define RCC_AHB1RSTR_GPDMA1RST RCC_AHB1RSTR_GPDMA1RST_Msk /*!< GPDMA1 Reset */
  19237. #define RCC_AHB1RSTR_CORDICRST_Pos (1U)
  19238. #define RCC_AHB1RSTR_CORDICRST_Msk (0x1UL << RCC_AHB1RSTR_CORDICRST_Pos) /*!< 0x00000002 */
  19239. #define RCC_AHB1RSTR_CORDICRST RCC_AHB1RSTR_CORDICRST_Msk /*!< CORDIC Reset */
  19240. #define RCC_AHB1RSTR_FMACRST_Pos (2U)
  19241. #define RCC_AHB1RSTR_FMACRST_Msk (0x1UL << RCC_AHB1RSTR_FMACRST_Pos) /*!< 0x00000004 */
  19242. #define RCC_AHB1RSTR_FMACRST RCC_AHB1RSTR_FMACRST_Msk /*!< FMAC Reset */
  19243. #define RCC_AHB1RSTR_MDF1RST_Pos (3U)
  19244. #define RCC_AHB1RSTR_MDF1RST_Msk (0x1UL << RCC_AHB1RSTR_MDF1RST_Pos) /*!< 0x00000008 */
  19245. #define RCC_AHB1RSTR_MDF1RST RCC_AHB1RSTR_MDF1RST_Msk /*!< MDF1 Reset */
  19246. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  19247. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  19248. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk /*!< CRC Reset */
  19249. #define RCC_AHB1RSTR_TSCRST_Pos (16U)
  19250. #define RCC_AHB1RSTR_TSCRST_Msk (0x1UL << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
  19251. #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk /*!< TSC Reset */
  19252. #define RCC_AHB1RSTR_RAMCFGRST_Pos (17U)
  19253. #define RCC_AHB1RSTR_RAMCFGRST_Msk (0x1UL << RCC_AHB1RSTR_RAMCFGRST_Pos) /*!< 0x00020000 */
  19254. #define RCC_AHB1RSTR_RAMCFGRST RCC_AHB1RSTR_RAMCFGRST_Msk /*!< RAMCFG Reset */
  19255. #define RCC_AHB1RSTR_DMA2DRST_Pos (18U)
  19256. #define RCC_AHB1RSTR_DMA2DRST_Msk (0x1UL << RCC_AHB1RSTR_DMA2DRST_Pos) /*!< 0x00040000 */
  19257. #define RCC_AHB1RSTR_DMA2DRST RCC_AHB1RSTR_DMA2DRST_Msk /*!< DMA2D Reset */
  19258. #define RCC_AHB1RSTR_GFXMMURST_Pos (19U)
  19259. #define RCC_AHB1RSTR_GFXMMURST_Msk (0x1UL << RCC_AHB1RSTR_GFXMMURST_Pos) /*!< 0x00080000 */
  19260. #define RCC_AHB1RSTR_GFXMMURST RCC_AHB1RSTR_GFXMMURST_Msk
  19261. #define RCC_AHB1RSTR_GPU2DRST_Pos (20U)
  19262. #define RCC_AHB1RSTR_GPU2DRST_Msk (0x1UL << RCC_AHB1RSTR_GPU2DRST_Pos) /*!< 0x00100000 */
  19263. #define RCC_AHB1RSTR_GPU2DRST RCC_AHB1RSTR_GPU2DRST_Msk
  19264. /******************** Bit definition for RCC_AHB2RSTR1 register **************/
  19265. #define RCC_AHB2RSTR1_GPIOARST_Pos (0U)
  19266. #define RCC_AHB2RSTR1_GPIOARST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOARST_Pos) /*!< 0x00000001 */
  19267. #define RCC_AHB2RSTR1_GPIOARST RCC_AHB2RSTR1_GPIOARST_Msk /*!< IO port A Reset */
  19268. #define RCC_AHB2RSTR1_GPIOBRST_Pos (1U)
  19269. #define RCC_AHB2RSTR1_GPIOBRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOBRST_Pos) /*!< 0x00000002 */
  19270. #define RCC_AHB2RSTR1_GPIOBRST RCC_AHB2RSTR1_GPIOBRST_Msk /*!< IO port B Reset */
  19271. #define RCC_AHB2RSTR1_GPIOCRST_Pos (2U)
  19272. #define RCC_AHB2RSTR1_GPIOCRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOCRST_Pos) /*!< 0x00000004 */
  19273. #define RCC_AHB2RSTR1_GPIOCRST RCC_AHB2RSTR1_GPIOCRST_Msk /*!< IO port C Reset */
  19274. #define RCC_AHB2RSTR1_GPIODRST_Pos (3U)
  19275. #define RCC_AHB2RSTR1_GPIODRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIODRST_Pos) /*!< 0x00000008 */
  19276. #define RCC_AHB2RSTR1_GPIODRST RCC_AHB2RSTR1_GPIODRST_Msk /*!< IO port D Reset */
  19277. #define RCC_AHB2RSTR1_GPIOERST_Pos (4U)
  19278. #define RCC_AHB2RSTR1_GPIOERST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOERST_Pos) /*!< 0x00000010 */
  19279. #define RCC_AHB2RSTR1_GPIOERST RCC_AHB2RSTR1_GPIOERST_Msk /*!< IO port E Reset */
  19280. #define RCC_AHB2RSTR1_GPIOFRST_Pos (5U)
  19281. #define RCC_AHB2RSTR1_GPIOFRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOFRST_Pos) /*!< 0x00000020 */
  19282. #define RCC_AHB2RSTR1_GPIOFRST RCC_AHB2RSTR1_GPIOFRST_Msk /*!< IO port F Reset */
  19283. #define RCC_AHB2RSTR1_GPIOGRST_Pos (6U)
  19284. #define RCC_AHB2RSTR1_GPIOGRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOGRST_Pos) /*!< 0x00000040 */
  19285. #define RCC_AHB2RSTR1_GPIOGRST RCC_AHB2RSTR1_GPIOGRST_Msk /*!< IO port G Reset */
  19286. #define RCC_AHB2RSTR1_GPIOHRST_Pos (7U)
  19287. #define RCC_AHB2RSTR1_GPIOHRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOHRST_Pos) /*!< 0x00000080 */
  19288. #define RCC_AHB2RSTR1_GPIOHRST RCC_AHB2RSTR1_GPIOHRST_Msk /*!< IO port H Reset */
  19289. #define RCC_AHB2RSTR1_GPIOIRST_Pos (8U)
  19290. #define RCC_AHB2RSTR1_GPIOIRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOIRST_Pos) /*!< 0x00000100 */
  19291. #define RCC_AHB2RSTR1_GPIOIRST RCC_AHB2RSTR1_GPIOIRST_Msk /*!< IO port I Reset */
  19292. #define RCC_AHB2RSTR1_GPIOJRST_Pos (9U)
  19293. #define RCC_AHB2RSTR1_GPIOJRST_Msk (0x1UL << RCC_AHB2RSTR1_GPIOJRST_Pos) /*!< 0x00000200 */
  19294. #define RCC_AHB2RSTR1_GPIOJRST RCC_AHB2RSTR1_GPIOJRST_Msk
  19295. #define RCC_AHB2RSTR1_ADC12RST_Pos (10U)
  19296. #define RCC_AHB2RSTR1_ADC12RST_Msk (0x1UL << RCC_AHB2RSTR1_ADC12RST_Pos) /*!< 0x00000400 */
  19297. #define RCC_AHB2RSTR1_ADC12RST RCC_AHB2RSTR1_ADC12RST_Msk /*!< ADC1 Reset */
  19298. #define RCC_AHB2RSTR1_DCMI_PSSIRST_Pos (12U)
  19299. #define RCC_AHB2RSTR1_DCMI_PSSIRST_Msk (0x1UL << RCC_AHB2RSTR1_DCMI_PSSIRST_Pos) /*!< 0x00001000 */
  19300. #define RCC_AHB2RSTR1_DCMI_PSSIRST RCC_AHB2RSTR1_DCMI_PSSIRST_Msk /*!< DCMI and PSSI Reset */
  19301. #define RCC_AHB2RSTR1_OTGRST_Pos (14U)
  19302. #define RCC_AHB2RSTR1_OTGRST_Msk (0x1UL << RCC_AHB2RSTR1_OTGRST_Pos) /*!< 0x00004000 */
  19303. #define RCC_AHB2RSTR1_OTGRST RCC_AHB2RSTR1_OTGRST_Msk /*!< OTG Reset */
  19304. #define RCC_AHB2RSTR1_HASHRST_Pos (17U)
  19305. #define RCC_AHB2RSTR1_HASHRST_Msk (0x1UL << RCC_AHB2RSTR1_HASHRST_Pos) /*!< 0x00020000 */
  19306. #define RCC_AHB2RSTR1_HASHRST RCC_AHB2RSTR1_HASHRST_Msk /*!< Hash Reset */
  19307. #define RCC_AHB2RSTR1_RNGRST_Pos (18U)
  19308. #define RCC_AHB2RSTR1_RNGRST_Msk (0x1UL << RCC_AHB2RSTR1_RNGRST_Pos) /*!< 0x00040000 */
  19309. #define RCC_AHB2RSTR1_RNGRST RCC_AHB2RSTR1_RNGRST_Msk /*!< Random Number Generator Reset */
  19310. #define RCC_AHB2RSTR1_OCTOSPIMRST_Pos (21U)
  19311. #define RCC_AHB2RSTR1_OCTOSPIMRST_Msk (0x1UL << RCC_AHB2RSTR1_OCTOSPIMRST_Pos) /*!< 0x00200000 */
  19312. #define RCC_AHB2RSTR1_OCTOSPIMRST RCC_AHB2RSTR1_OCTOSPIMRST_Msk /*!< OCTOSPIM Reset */
  19313. #define RCC_AHB2RSTR1_SDMMC1RST_Pos (27U)
  19314. #define RCC_AHB2RSTR1_SDMMC1RST_Msk (0x1UL << RCC_AHB2RSTR1_SDMMC1RST_Pos) /*!< 0x08000000 */
  19315. #define RCC_AHB2RSTR1_SDMMC1RST RCC_AHB2RSTR1_SDMMC1RST_Msk /*!< SDMMC1 Reset */
  19316. #define RCC_AHB2RSTR1_SDMMC2RST_Pos (28U)
  19317. #define RCC_AHB2RSTR1_SDMMC2RST_Msk (0x1UL << RCC_AHB2RSTR1_SDMMC2RST_Pos) /*!< 0x08000000 */
  19318. #define RCC_AHB2RSTR1_SDMMC2RST RCC_AHB2RSTR1_SDMMC2RST_Msk /*!< SDMMC2 Reset */
  19319. /******************** Bit definition for RCC_AHB2RSTR2 register **************/
  19320. #define RCC_AHB2RSTR2_FSMCRST_Pos (0U)
  19321. #define RCC_AHB2RSTR2_FSMCRST_Msk (0x1UL << RCC_AHB2RSTR2_FSMCRST_Pos) /*!< 0x00000001 */
  19322. #define RCC_AHB2RSTR2_FSMCRST RCC_AHB2RSTR2_FSMCRST_Msk /*!< Flexible Memory Controller Reset */
  19323. #define RCC_AHB2RSTR2_OCTOSPI1RST_Pos (4U)
  19324. #define RCC_AHB2RSTR2_OCTOSPI1RST_Msk (0x1UL << RCC_AHB2RSTR2_OCTOSPI1RST_Pos) /*!< 0x00000010 */
  19325. #define RCC_AHB2RSTR2_OCTOSPI1RST RCC_AHB2RSTR2_OCTOSPI1RST_Msk /*!< OCTOSPI1 Reset */
  19326. #define RCC_AHB2RSTR2_OCTOSPI2RST_Pos (8U)
  19327. #define RCC_AHB2RSTR2_OCTOSPI2RST_Msk (0x1UL << RCC_AHB2RSTR2_OCTOSPI2RST_Pos) /*!< 0x00000100 */
  19328. #define RCC_AHB2RSTR2_OCTOSPI2RST RCC_AHB2RSTR2_OCTOSPI2RST_Msk /*!< OCTOSPI2 Reset */
  19329. #define RCC_AHB2RSTR2_HSPI1RST_Pos (12U)
  19330. #define RCC_AHB2RSTR2_HSPI1RST_Msk (0x1UL << RCC_AHB2RSTR2_HSPI1RST_Pos) /*!< 0x00001000 */
  19331. #define RCC_AHB2RSTR2_HSPI1RST RCC_AHB2RSTR2_HSPI1RST_Msk
  19332. /******************** Bit definition for RCC_AHB3RSTR register **************/
  19333. #define RCC_AHB3RSTR_LPGPIO1RST_Pos (0U)
  19334. #define RCC_AHB3RSTR_LPGPIO1RST_Msk (0x1UL << RCC_AHB3RSTR_LPGPIO1RST_Pos) /*!< 0x00000001 */
  19335. #define RCC_AHB3RSTR_LPGPIO1RST RCC_AHB3RSTR_LPGPIO1RST_Msk /*!< LPGPIO1 Reset */
  19336. #define RCC_AHB3RSTR_ADC4RST_Pos (5U)
  19337. #define RCC_AHB3RSTR_ADC4RST_Msk (0x1UL << RCC_AHB3RSTR_ADC4RST_Pos) /*!< 0x00000040 */
  19338. #define RCC_AHB3RSTR_ADC4RST RCC_AHB3RSTR_ADC4RST_Msk /*!< ADC4 Reset */
  19339. #define RCC_AHB3RSTR_DAC1RST_Pos (6U)
  19340. #define RCC_AHB3RSTR_DAC1RST_Msk (0x1UL << RCC_AHB3RSTR_DAC1RST_Pos) /*!< 0x00000040 */
  19341. #define RCC_AHB3RSTR_DAC1RST RCC_AHB3RSTR_DAC1RST_Msk /*!< DAC1 Reset */
  19342. #define RCC_AHB3RSTR_LPDMA1RST_Pos (9U)
  19343. #define RCC_AHB3RSTR_LPDMA1RST_Msk (0x1UL << RCC_AHB3RSTR_LPDMA1RST_Pos) /*!< 0x000000080 */
  19344. #define RCC_AHB3RSTR_LPDMA1RST RCC_AHB3RSTR_LPDMA1RST_Msk /*!< LPDMA1 Reset */
  19345. #define RCC_AHB3RSTR_ADF1RST_Pos (10U)
  19346. #define RCC_AHB3RSTR_ADF1RST_Msk (0x1UL << RCC_AHB3RSTR_ADF1RST_Pos) /*!< 0x000000400 */
  19347. #define RCC_AHB3RSTR_ADF1RST RCC_AHB3RSTR_ADF1RST_Msk /*!< ADF1 Reset */
  19348. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  19349. #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
  19350. #define RCC_APB1RSTR1_TIM2RST_Msk (0x1UL << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
  19351. #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk /*!< TIM2 Reset */
  19352. #define RCC_APB1RSTR1_TIM3RST_Pos (1U)
  19353. #define RCC_APB1RSTR1_TIM3RST_Msk (0x1UL << RCC_APB1RSTR1_TIM3RST_Pos) /*!< 0x00000002 */
  19354. #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk /*!< TIM3 Reset */
  19355. #define RCC_APB1RSTR1_TIM4RST_Pos (2U)
  19356. #define RCC_APB1RSTR1_TIM4RST_Msk (0x1UL << RCC_APB1RSTR1_TIM4RST_Pos) /*!< 0x00000004 */
  19357. #define RCC_APB1RSTR1_TIM4RST RCC_APB1RSTR1_TIM4RST_Msk /*!< TIM4 Reset */
  19358. #define RCC_APB1RSTR1_TIM5RST_Pos (3U)
  19359. #define RCC_APB1RSTR1_TIM5RST_Msk (0x1UL << RCC_APB1RSTR1_TIM5RST_Pos) /*!< 0x00000008 */
  19360. #define RCC_APB1RSTR1_TIM5RST RCC_APB1RSTR1_TIM5RST_Msk /*!< TIM5 Reset */
  19361. #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
  19362. #define RCC_APB1RSTR1_TIM6RST_Msk (0x1UL << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */
  19363. #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk /*!< TIM6 Reset */
  19364. #define RCC_APB1RSTR1_TIM7RST_Pos (5U)
  19365. #define RCC_APB1RSTR1_TIM7RST_Msk (0x1UL << RCC_APB1RSTR1_TIM7RST_Pos) /*!< 0x00000020 */
  19366. #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk /*!< TIM7 Reset */
  19367. #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
  19368. #define RCC_APB1RSTR1_SPI2RST_Msk (0x1UL << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
  19369. #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk /*!< SPI2 Reset */
  19370. #define RCC_APB1RSTR1_USART2RST_Pos (17U)
  19371. #define RCC_APB1RSTR1_USART2RST_Msk (0x1UL << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */
  19372. #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk /*!< USART2 Reset */
  19373. #define RCC_APB1RSTR1_USART3RST_Pos (18U)
  19374. #define RCC_APB1RSTR1_USART3RST_Msk (0x1UL << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */
  19375. #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk /*!< USART3 Reset */
  19376. #define RCC_APB1RSTR1_UART4RST_Pos (19U)
  19377. #define RCC_APB1RSTR1_UART4RST_Msk (0x1UL << RCC_APB1RSTR1_UART4RST_Pos) /*!< 0x00080000 */
  19378. #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk /*!< UART4 Reset */
  19379. #define RCC_APB1RSTR1_UART5RST_Pos (20U)
  19380. #define RCC_APB1RSTR1_UART5RST_Msk (0x1UL << RCC_APB1RSTR1_UART5RST_Pos) /*!< 0x00100000 */
  19381. #define RCC_APB1RSTR1_UART5RST RCC_APB1RSTR1_UART5RST_Msk /*!< UART5 Reset */
  19382. #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
  19383. #define RCC_APB1RSTR1_I2C1RST_Msk (0x1UL << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
  19384. #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk /*!< I2C1 Reset */
  19385. #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
  19386. #define RCC_APB1RSTR1_I2C2RST_Msk (0x1UL << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */
  19387. #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk /*!< I2C2 Reset */
  19388. #define RCC_APB1RSTR1_CRSRST_Pos (24U)
  19389. #define RCC_APB1RSTR1_CRSRST_Msk (0x1UL << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */
  19390. #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk /*!< CRS Reset */
  19391. #define RCC_APB1RSTR1_USART6RST_Pos (25U)
  19392. #define RCC_APB1RSTR1_USART6RST_Msk (0x1UL << RCC_APB1RSTR1_USART6RST_Pos) /*!< 0x02000000 */
  19393. #define RCC_APB1RSTR1_USART6RST RCC_APB1RSTR1_USART6RST_Msk
  19394. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  19395. #define RCC_APB1RSTR2_I2C4RST_Pos (1U)
  19396. #define RCC_APB1RSTR2_I2C4RST_Msk (0x1UL << RCC_APB1RSTR2_I2C4RST_Pos) /*!< 0x00000002 */
  19397. #define RCC_APB1RSTR2_I2C4RST RCC_APB1RSTR2_I2C4RST_Msk /*!< I2C4 Reset */
  19398. #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U)
  19399. #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1UL << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
  19400. #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk /*!< LPTIM2 Reset */
  19401. #define RCC_APB1RSTR2_I2C5RST_Pos (6U)
  19402. #define RCC_APB1RSTR2_I2C5RST_Msk (0x1UL << RCC_APB1RSTR2_I2C5RST_Pos) /*!< 0x00000040 */
  19403. #define RCC_APB1RSTR2_I2C5RST RCC_APB1RSTR2_I2C5RST_Msk
  19404. #define RCC_APB1RSTR2_I2C6RST_Pos (7U)
  19405. #define RCC_APB1RSTR2_I2C6RST_Msk (0x1UL << RCC_APB1RSTR2_I2C6RST_Pos) /*!< 0x00000080 */
  19406. #define RCC_APB1RSTR2_I2C6RST RCC_APB1RSTR2_I2C6RST_Msk
  19407. #define RCC_APB1RSTR2_FDCAN1RST_Pos (9U)
  19408. #define RCC_APB1RSTR2_FDCAN1RST_Msk (0x1UL << RCC_APB1RSTR2_FDCAN1RST_Pos) /*!< 0x00000200 */
  19409. #define RCC_APB1RSTR2_FDCAN1RST RCC_APB1RSTR2_FDCAN1RST_Msk /*!< FDCAN1 Reset */
  19410. #define RCC_APB1RSTR2_UCPD1RST_Pos (23U)
  19411. #define RCC_APB1RSTR2_UCPD1RST_Msk (0x1UL << RCC_APB1RSTR2_UCPD1RST_Pos) /*!< 0x00800000 */
  19412. #define RCC_APB1RSTR2_UCPD1RST RCC_APB1RSTR2_UCPD1RST_Msk /*!< UCPD1 Reset */
  19413. /******************** Bit definition for RCC_APB2RSTR register **************/
  19414. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  19415. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  19416. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Reset */
  19417. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  19418. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  19419. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 Reset */
  19420. #define RCC_APB2RSTR_TIM8RST_Pos (13U)
  19421. #define RCC_APB2RSTR_TIM8RST_Msk (0x1UL << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00002000 */
  19422. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk /*!< TIM8 Reset */
  19423. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  19424. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  19425. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 Reset */
  19426. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  19427. #define RCC_APB2RSTR_TIM15RST_Msk (0x1UL << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  19428. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 Reset */
  19429. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  19430. #define RCC_APB2RSTR_TIM16RST_Msk (0x1UL << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  19431. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 Reset */
  19432. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  19433. #define RCC_APB2RSTR_TIM17RST_Msk (0x1UL << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  19434. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 Reset */
  19435. #define RCC_APB2RSTR_SAI1RST_Pos (21U)
  19436. #define RCC_APB2RSTR_SAI1RST_Msk (0x1UL << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */
  19437. #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk /*!< SAI1 Reset */
  19438. #define RCC_APB2RSTR_SAI2RST_Pos (22U)
  19439. #define RCC_APB2RSTR_SAI2RST_Msk (0x1UL << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00400000 */
  19440. #define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk /*!< SAI2 Reset */
  19441. #define RCC_APB2RSTR_LTDCRST_Pos (26U)
  19442. #define RCC_APB2RSTR_LTDCRST_Msk (0x1UL << RCC_APB2RSTR_LTDCRST_Pos) /*!< 0x04000000 */
  19443. #define RCC_APB2RSTR_LTDCRST RCC_APB2RSTR_LTDCRST_Msk
  19444. #define RCC_APB2RSTR_DSIHOSTRST_Pos (27U)
  19445. #define RCC_APB2RSTR_DSIHOSTRST_Msk (0x1UL << RCC_APB2RSTR_DSIHOSTRST_Pos) /*!< 0x08000000 */
  19446. #define RCC_APB2RSTR_DSIHOSTRST RCC_APB2RSTR_DSIHOSTRST_Msk
  19447. /******************** Bit definition for RCC_APB3RSTR register **************/
  19448. #define RCC_APB3RSTR_SYSCFGRST_Pos (1U)
  19449. #define RCC_APB3RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB3RSTR_SYSCFGRST_Pos) /*!< 0x00000002 */
  19450. #define RCC_APB3RSTR_SYSCFGRST RCC_APB3RSTR_SYSCFGRST_Msk /*!< SYSCFG Reset */
  19451. #define RCC_APB3RSTR_SPI3RST_Pos (5U)
  19452. #define RCC_APB3RSTR_SPI3RST_Msk (0x1UL << RCC_APB3RSTR_SPI3RST_Pos) /*!< 0x00000020 */
  19453. #define RCC_APB3RSTR_SPI3RST RCC_APB3RSTR_SPI3RST_Msk /*!< SPI3 Reset */
  19454. #define RCC_APB3RSTR_LPUART1RST_Pos (6U)
  19455. #define RCC_APB3RSTR_LPUART1RST_Msk (0x1UL << RCC_APB3RSTR_LPUART1RST_Pos) /*!< 0x00000040 */
  19456. #define RCC_APB3RSTR_LPUART1RST RCC_APB3RSTR_LPUART1RST_Msk /*!< LPUART1 Reset */
  19457. #define RCC_APB3RSTR_I2C3RST_Pos (7U)
  19458. #define RCC_APB3RSTR_I2C3RST_Msk (0x1UL << RCC_APB3RSTR_I2C3RST_Pos) /*!< 0x000000080 */
  19459. #define RCC_APB3RSTR_I2C3RST RCC_APB3RSTR_I2C3RST_Msk /*!< I2C3 Reset */
  19460. #define RCC_APB3RSTR_LPTIM1RST_Pos (11U)
  19461. #define RCC_APB3RSTR_LPTIM1RST_Msk (0x1UL << RCC_APB3RSTR_LPTIM1RST_Pos) /*!< 0x000000800 */
  19462. #define RCC_APB3RSTR_LPTIM1RST RCC_APB3RSTR_LPTIM1RST_Msk /*!< LPTIM1 Reset */
  19463. #define RCC_APB3RSTR_LPTIM3RST_Pos (12U)
  19464. #define RCC_APB3RSTR_LPTIM3RST_Msk (0x1UL << RCC_APB3RSTR_LPTIM3RST_Pos) /*!< 0x000001000 */
  19465. #define RCC_APB3RSTR_LPTIM3RST RCC_APB3RSTR_LPTIM3RST_Msk /*!< LPTIM3 Reset */
  19466. #define RCC_APB3RSTR_LPTIM4RST_Pos (13U)
  19467. #define RCC_APB3RSTR_LPTIM4RST_Msk (0x1UL << RCC_APB3RSTR_LPTIM4RST_Pos) /*!< 0x0000002000 */
  19468. #define RCC_APB3RSTR_LPTIM4RST RCC_APB3RSTR_LPTIM4RST_Msk /*!< LPTIM4 Reset */
  19469. #define RCC_APB3RSTR_OPAMPRST_Pos (14U)
  19470. #define RCC_APB3RSTR_OPAMPRST_Msk (0x1UL << RCC_APB3RSTR_OPAMPRST_Pos) /*!< 0x000004000 */
  19471. #define RCC_APB3RSTR_OPAMPRST RCC_APB3RSTR_OPAMPRST_Msk /*!< OPAMP Reset */
  19472. #define RCC_APB3RSTR_COMPRST_Pos (15U)
  19473. #define RCC_APB3RSTR_COMPRST_Msk (0x1UL << RCC_APB3RSTR_COMPRST_Pos) /*!< 0x000008000 */
  19474. #define RCC_APB3RSTR_COMPRST RCC_APB3RSTR_COMPRST_Msk /*!< COMP Reset */
  19475. #define RCC_APB3RSTR_VREFRST_Pos (20U)
  19476. #define RCC_APB3RSTR_VREFRST_Msk (0x1UL << RCC_APB3RSTR_VREFRST_Pos) /*!< 0x000100000 */
  19477. #define RCC_APB3RSTR_VREFRST RCC_APB3RSTR_VREFRST_Msk /*!< VREFBUF Reset */
  19478. /******************** Bit definition for RCC_AHB1ENR register **************/
  19479. #define RCC_AHB1ENR_GPDMA1EN_Pos (0U)
  19480. #define RCC_AHB1ENR_GPDMA1EN_Msk (0x1UL << RCC_AHB1ENR_GPDMA1EN_Pos) /*!< 0x00000001 */
  19481. #define RCC_AHB1ENR_GPDMA1EN RCC_AHB1ENR_GPDMA1EN_Msk /*!< GPDMA1 Clock Enable */
  19482. #define RCC_AHB1ENR_CORDICEN_Pos (1U)
  19483. #define RCC_AHB1ENR_CORDICEN_Msk (0x1UL << RCC_AHB1ENR_CORDICEN_Pos) /*!< 0x00000001 */
  19484. #define RCC_AHB1ENR_CORDICEN RCC_AHB1ENR_CORDICEN_Msk /*!< CORDIC Clock Enable */
  19485. #define RCC_AHB1ENR_FMACEN_Pos (2U)
  19486. #define RCC_AHB1ENR_FMACEN_Msk (0x1UL << RCC_AHB1ENR_FMACEN_Pos) /*!< 0x00000001 */
  19487. #define RCC_AHB1ENR_FMACEN RCC_AHB1ENR_FMACEN_Msk /*!< FMAC Clock Enable */
  19488. #define RCC_AHB1ENR_MDF1EN_Pos (3U)
  19489. #define RCC_AHB1ENR_MDF1EN_Msk (0x1UL << RCC_AHB1ENR_MDF1EN_Pos) /*!< 0x00000008 */
  19490. #define RCC_AHB1ENR_MDF1EN RCC_AHB1ENR_MDF1EN_Msk /*!< MDF1 Clock Enable */
  19491. #define RCC_AHB1ENR_FLASHEN_Pos (8U)
  19492. #define RCC_AHB1ENR_FLASHEN_Msk (0x1UL << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */
  19493. #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk /*!< FLASH Clock Enable */
  19494. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  19495. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  19496. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk /*!< CRC Clock Enable */
  19497. #define RCC_AHB1ENR_TSCEN_Pos (16U)
  19498. #define RCC_AHB1ENR_TSCEN_Msk (0x1UL << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
  19499. #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk /*!< Touch Sensing Controller Clock Enable */
  19500. #define RCC_AHB1ENR_RAMCFGEN_Pos (17U)
  19501. #define RCC_AHB1ENR_RAMCFGEN_Msk (0x1UL << RCC_AHB1ENR_RAMCFGEN_Pos) /*!< 0x00020000 */
  19502. #define RCC_AHB1ENR_RAMCFGEN RCC_AHB1ENR_RAMCFGEN_Msk /*!< RAMCFG Clock Enable */
  19503. #define RCC_AHB1ENR_DMA2DEN_Pos (18U)
  19504. #define RCC_AHB1ENR_DMA2DEN_Msk (0x1UL << RCC_AHB1ENR_DMA2DEN_Pos) /*!< 0x00040000 */
  19505. #define RCC_AHB1ENR_DMA2DEN RCC_AHB1ENR_DMA2DEN_Msk /*!< DMA2D Clock Enable */
  19506. #define RCC_AHB1ENR_GFXMMUEN_Pos (19U)
  19507. #define RCC_AHB1ENR_GFXMMUEN_Msk (0x1UL << RCC_AHB1ENR_GFXMMUEN_Pos) /*!< 0x00080000 */
  19508. #define RCC_AHB1ENR_GFXMMUEN RCC_AHB1ENR_GFXMMUEN_Msk /*!< GFXMMU Clock Enable */
  19509. #define RCC_AHB1ENR_GPU2DEN_Pos (20U)
  19510. #define RCC_AHB1ENR_GPU2DEN_Msk (0x1UL << RCC_AHB1ENR_GPU2DEN_Pos) /*!< 0x00100000 */
  19511. #define RCC_AHB1ENR_GPU2DEN RCC_AHB1ENR_GPU2DEN_Msk /*!< GPU2D Clock Enable */
  19512. #define RCC_AHB1ENR_DCACHE2EN_Pos (21U)
  19513. #define RCC_AHB1ENR_DCACHE2EN_Msk (0x1UL << RCC_AHB1ENR_DCACHE2EN_Pos) /*!< 0x00200000 */
  19514. #define RCC_AHB1ENR_DCACHE2EN RCC_AHB1ENR_DCACHE2EN_Msk /*!< DCACHE2 Clock Enable */
  19515. #define RCC_AHB1ENR_GTZC1EN_Pos (24U)
  19516. #define RCC_AHB1ENR_GTZC1EN_Msk (0x1UL << RCC_AHB1ENR_GTZC1EN_Pos) /*!< 0x01000000 */
  19517. #define RCC_AHB1ENR_GTZC1EN RCC_AHB1ENR_GTZC1EN_Msk /*!< GTZC1 Clock Enable */
  19518. #define RCC_AHB1ENR_BKPSRAMEN_Pos (28U)
  19519. #define RCC_AHB1ENR_BKPSRAMEN_Msk (0x1UL << RCC_AHB1ENR_BKPSRAMEN_Pos) /*!< 0x10000000 */
  19520. #define RCC_AHB1ENR_BKPSRAMEN RCC_AHB1ENR_BKPSRAMEN_Msk /*!< BKPSRAM Clock Enable */
  19521. #define RCC_AHB1ENR_DCACHE1EN_Pos (30U)
  19522. #define RCC_AHB1ENR_DCACHE1EN_Msk (0x1UL << RCC_AHB1ENR_DCACHE1EN_Pos) /*!< 0x40000000 */
  19523. #define RCC_AHB1ENR_DCACHE1EN RCC_AHB1ENR_DCACHE1EN_Msk /*!< DCACHE1 Clock Enable */
  19524. #define RCC_AHB1ENR_SRAM1EN_Pos (31U)
  19525. #define RCC_AHB1ENR_SRAM1EN_Msk (0x1UL << RCC_AHB1ENR_SRAM1EN_Pos) /*!< 0x80000000 */
  19526. #define RCC_AHB1ENR_SRAM1EN RCC_AHB1ENR_SRAM1EN_Msk /*!< SRAM1 Clock Enable */
  19527. /******************** Bit definition for RCC_AHB2ENR1 register **************/
  19528. #define RCC_AHB2ENR1_GPIOAEN_Pos (0U)
  19529. #define RCC_AHB2ENR1_GPIOAEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOAEN_Pos) /*!< 0x00000001 */
  19530. #define RCC_AHB2ENR1_GPIOAEN RCC_AHB2ENR1_GPIOAEN_Msk /*!< IO port A Clock Enable */
  19531. #define RCC_AHB2ENR1_GPIOBEN_Pos (1U)
  19532. #define RCC_AHB2ENR1_GPIOBEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOBEN_Pos) /*!< 0x00000002 */
  19533. #define RCC_AHB2ENR1_GPIOBEN RCC_AHB2ENR1_GPIOBEN_Msk /*!< IO port B Clock Enable */
  19534. #define RCC_AHB2ENR1_GPIOCEN_Pos (2U)
  19535. #define RCC_AHB2ENR1_GPIOCEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOCEN_Pos) /*!< 0x00000004 */
  19536. #define RCC_AHB2ENR1_GPIOCEN RCC_AHB2ENR1_GPIOCEN_Msk /*!< IO port C Clock Enable */
  19537. #define RCC_AHB2ENR1_GPIODEN_Pos (3U)
  19538. #define RCC_AHB2ENR1_GPIODEN_Msk (0x1UL << RCC_AHB2ENR1_GPIODEN_Pos) /*!< 0x00000008 */
  19539. #define RCC_AHB2ENR1_GPIODEN RCC_AHB2ENR1_GPIODEN_Msk /*!< IO port D Clock Enable */
  19540. #define RCC_AHB2ENR1_GPIOEEN_Pos (4U)
  19541. #define RCC_AHB2ENR1_GPIOEEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOEEN_Pos) /*!< 0x00000010 */
  19542. #define RCC_AHB2ENR1_GPIOEEN RCC_AHB2ENR1_GPIOEEN_Msk /*!< IO port E Clock Enable */
  19543. #define RCC_AHB2ENR1_GPIOFEN_Pos (5U)
  19544. #define RCC_AHB2ENR1_GPIOFEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOFEN_Pos) /*!< 0x00000020 */
  19545. #define RCC_AHB2ENR1_GPIOFEN RCC_AHB2ENR1_GPIOFEN_Msk /*!< IO port F Clock Enable */
  19546. #define RCC_AHB2ENR1_GPIOGEN_Pos (6U)
  19547. #define RCC_AHB2ENR1_GPIOGEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOGEN_Pos) /*!< 0x00000040 */
  19548. #define RCC_AHB2ENR1_GPIOGEN RCC_AHB2ENR1_GPIOGEN_Msk /*!< IO port G Clock Enable */
  19549. #define RCC_AHB2ENR1_GPIOHEN_Pos (7U)
  19550. #define RCC_AHB2ENR1_GPIOHEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOHEN_Pos) /*!< 0x00000080 */
  19551. #define RCC_AHB2ENR1_GPIOHEN RCC_AHB2ENR1_GPIOHEN_Msk /*!< IO port H Clock Enable */
  19552. #define RCC_AHB2ENR1_GPIOIEN_Pos (8U)
  19553. #define RCC_AHB2ENR1_GPIOIEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOIEN_Pos) /*!< 0x00000100 */
  19554. #define RCC_AHB2ENR1_GPIOIEN RCC_AHB2ENR1_GPIOIEN_Msk /*!< IO port I Clock Enable */
  19555. #define RCC_AHB2ENR1_GPIOJEN_Pos (9U)
  19556. #define RCC_AHB2ENR1_GPIOJEN_Msk (0x1UL << RCC_AHB2ENR1_GPIOJEN_Pos) /*!< 0x00000200 */
  19557. #define RCC_AHB2ENR1_GPIOJEN RCC_AHB2ENR1_GPIOJEN_Msk /*!< GPIOJ Clock Enable */
  19558. #define RCC_AHB2ENR1_ADC12EN_Pos (10U)
  19559. #define RCC_AHB2ENR1_ADC12EN_Msk (0x1UL << RCC_AHB2ENR1_ADC12EN_Pos) /*!< 0x00000400 */
  19560. #define RCC_AHB2ENR1_ADC12EN RCC_AHB2ENR1_ADC12EN_Msk /*!< ADC1 Clock Enable */
  19561. #define RCC_AHB2ENR1_DCMI_PSSIEN_Pos (12U)
  19562. #define RCC_AHB2ENR1_DCMI_PSSIEN_Msk (0x1UL << RCC_AHB2ENR1_DCMI_PSSIEN_Pos) /*!< 0x00001000 */
  19563. #define RCC_AHB2ENR1_DCMI_PSSIEN RCC_AHB2ENR1_DCMI_PSSIEN_Msk /*!< DCMI and PSSI Clock Enable */
  19564. #define RCC_AHB2ENR1_OTGEN_Pos (14U)
  19565. #define RCC_AHB2ENR1_OTGEN_Msk (0x1UL << RCC_AHB2ENR1_OTGEN_Pos) /*!< 0x00004000 */
  19566. #define RCC_AHB2ENR1_OTGEN RCC_AHB2ENR1_OTGEN_Msk /*!< OTG Clock Enable */
  19567. #define RCC_AHB2ENR1_USBPHYCEN_Pos (15U)
  19568. #define RCC_AHB2ENR1_USBPHYCEN_Msk (0x1UL << RCC_AHB2ENR1_USBPHYCEN_Pos) /*!< 0x00008000 */
  19569. #define RCC_AHB2ENR1_USBPHYCEN RCC_AHB2ENR1_USBPHYCEN_Msk
  19570. #define RCC_AHB2ENR1_HASHEN_Pos (17U)
  19571. #define RCC_AHB2ENR1_HASHEN_Msk (0x1UL << RCC_AHB2ENR1_HASHEN_Pos) /*!< 0x00020000 */
  19572. #define RCC_AHB2ENR1_HASHEN RCC_AHB2ENR1_HASHEN_Msk /*!< HASH Clock Enable */
  19573. #define RCC_AHB2ENR1_RNGEN_Pos (18U)
  19574. #define RCC_AHB2ENR1_RNGEN_Msk (0x1UL << RCC_AHB2ENR1_RNGEN_Pos) /*!< 0x00040000 */
  19575. #define RCC_AHB2ENR1_RNGEN RCC_AHB2ENR1_RNGEN_Msk /*!< RNG Clock Enable */
  19576. #define RCC_AHB2ENR1_OCTOSPIMEN_Pos (21U)
  19577. #define RCC_AHB2ENR1_OCTOSPIMEN_Msk (0x1UL << RCC_AHB2ENR1_OCTOSPIMEN_Pos) /*!< 0x00200000 */
  19578. #define RCC_AHB2ENR1_OCTOSPIMEN RCC_AHB2ENR1_OCTOSPIMEN_Msk /*!< OCTOSPIM Clock Enable */
  19579. #define RCC_AHB2ENR1_SDMMC1EN_Pos (27U)
  19580. #define RCC_AHB2ENR1_SDMMC1EN_Msk (0x1UL << RCC_AHB2ENR1_SDMMC1EN_Pos) /*!< 0x08000000 */
  19581. #define RCC_AHB2ENR1_SDMMC1EN RCC_AHB2ENR1_SDMMC1EN_Msk /*!< SDMMC1 Clock Enable */
  19582. #define RCC_AHB2ENR1_SDMMC2EN_Pos (28U)
  19583. #define RCC_AHB2ENR1_SDMMC2EN_Msk (0x1UL << RCC_AHB2ENR1_SDMMC2EN_Pos) /*!< 0x10000000 */
  19584. #define RCC_AHB2ENR1_SDMMC2EN RCC_AHB2ENR1_SDMMC2EN_Msk /*!< SDMMC2 Clock Enable */
  19585. #define RCC_AHB2ENR1_SRAM2EN_Pos (30U)
  19586. #define RCC_AHB2ENR1_SRAM2EN_Msk (0x1UL << RCC_AHB2ENR1_SRAM2EN_Pos) /*!< 0x40000000 */
  19587. #define RCC_AHB2ENR1_SRAM2EN RCC_AHB2ENR1_SRAM2EN_Msk /*!< SRAM2 Clock Enable */
  19588. #define RCC_AHB2ENR1_SRAM3EN_Pos (31U)
  19589. #define RCC_AHB2ENR1_SRAM3EN_Msk (0x1UL << RCC_AHB2ENR1_SRAM3EN_Pos) /*!< 0x80000000 */
  19590. #define RCC_AHB2ENR1_SRAM3EN RCC_AHB2ENR1_SRAM3EN_Msk /*!< SRAM3 Clock Enable */
  19591. /******************** Bit definition for RCC_AHB2ENR2 register **************/
  19592. #define RCC_AHB2ENR2_FSMCEN_Pos (0U)
  19593. #define RCC_AHB2ENR2_FSMCEN_Msk (0x1UL << RCC_AHB2ENR2_FSMCEN_Pos) /*!< 0x00000001 */
  19594. #define RCC_AHB2ENR2_FSMCEN RCC_AHB2ENR2_FSMCEN_Msk /*!< FSMC Clock Enable */
  19595. #define RCC_AHB2ENR2_OCTOSPI1EN_Pos (4U)
  19596. #define RCC_AHB2ENR2_OCTOSPI1EN_Msk (0x1UL << RCC_AHB2ENR2_OCTOSPI1EN_Pos) /*!< 0x00000010 */
  19597. #define RCC_AHB2ENR2_OCTOSPI1EN RCC_AHB2ENR2_OCTOSPI1EN_Msk /*!< OCTOSPI1 Clock Enable */
  19598. #define RCC_AHB2ENR2_OCTOSPI2EN_Pos (8U)
  19599. #define RCC_AHB2ENR2_OCTOSPI2EN_Msk (0x1UL << RCC_AHB2ENR2_OCTOSPI2EN_Pos) /*!< 0x00000100 */
  19600. #define RCC_AHB2ENR2_OCTOSPI2EN RCC_AHB2ENR2_OCTOSPI2EN_Msk /*!< OCTOSPI2 Clock Enable */
  19601. #define RCC_AHB2ENR2_HSPI1EN_Pos (12U)
  19602. #define RCC_AHB2ENR2_HSPI1EN_Msk (0x1UL << RCC_AHB2ENR2_HSPI1EN_Pos) /*!< 0x00001000 */
  19603. #define RCC_AHB2ENR2_HSPI1EN RCC_AHB2ENR2_HSPI1EN_Msk /*!< HSPI1 Clock Enable */
  19604. #define RCC_AHB2ENR2_SRAM5EN_Pos (31U)
  19605. #define RCC_AHB2ENR2_SRAM5EN_Msk (0x1UL << RCC_AHB2ENR2_SRAM5EN_Pos) /*!< 0x80000000 */
  19606. #define RCC_AHB2ENR2_SRAM5EN RCC_AHB2ENR2_SRAM5EN_Msk /*!< SRAM5 Clock Enable */
  19607. /******************** Bit definition for RCC_AHB3ENR register **************/
  19608. #define RCC_AHB3ENR_LPGPIO1EN_Pos (0U)
  19609. #define RCC_AHB3ENR_LPGPIO1EN_Msk (0x1UL << RCC_AHB3ENR_LPGPIO1EN_Pos) /*!< 0x00000001 */
  19610. #define RCC_AHB3ENR_LPGPIO1EN RCC_AHB3ENR_LPGPIO1EN_Msk /*!< LPGPIO1 Enable */
  19611. #define RCC_AHB3ENR_PWREN_Pos (2U)
  19612. #define RCC_AHB3ENR_PWREN_Msk (0x1UL << RCC_AHB3ENR_PWREN_Pos) /*!< 0x00000004 */
  19613. #define RCC_AHB3ENR_PWREN RCC_AHB3ENR_PWREN_Msk /*!< PWR Clock Enable */
  19614. #define RCC_AHB3ENR_ADC4EN_Pos (5U)
  19615. #define RCC_AHB3ENR_ADC4EN_Msk (0x1UL << RCC_AHB3ENR_ADC4EN_Pos) /*!< 0x00000040 */
  19616. #define RCC_AHB3ENR_ADC4EN RCC_AHB3ENR_ADC4EN_Msk /*!< ADC4 Clock Enable */
  19617. #define RCC_AHB3ENR_DAC1EN_Pos (6U)
  19618. #define RCC_AHB3ENR_DAC1EN_Msk (0x1UL << RCC_AHB3ENR_DAC1EN_Pos) /*!< 0x00000040 */
  19619. #define RCC_AHB3ENR_DAC1EN RCC_AHB3ENR_DAC1EN_Msk /*!< DAC1 Clock Enable */
  19620. #define RCC_AHB3ENR_LPDMA1EN_Pos (9U)
  19621. #define RCC_AHB3ENR_LPDMA1EN_Msk (0x1UL << RCC_AHB3ENR_LPDMA1EN_Pos) /*!< 0x000000080 */
  19622. #define RCC_AHB3ENR_LPDMA1EN RCC_AHB3ENR_LPDMA1EN_Msk /*!< LPDMA1 Clock Enable */
  19623. #define RCC_AHB3ENR_ADF1EN_Pos (10U)
  19624. #define RCC_AHB3ENR_ADF1EN_Msk (0x1UL << RCC_AHB3ENR_ADF1EN_Pos) /*!< 0x000000400 */
  19625. #define RCC_AHB3ENR_ADF1EN RCC_AHB3ENR_ADF1EN_Msk /*!< ADF1 Clock Enable */
  19626. #define RCC_AHB3ENR_GTZC2EN_Pos (12U)
  19627. #define RCC_AHB3ENR_GTZC2EN_Msk (0x1UL << RCC_AHB3ENR_GTZC2EN_Pos) /*!< 0x000001000 */
  19628. #define RCC_AHB3ENR_GTZC2EN RCC_AHB3ENR_GTZC2EN_Msk /*!< GTZC2 Clock Enable */
  19629. #define RCC_AHB3ENR_SRAM4EN_Pos (31U)
  19630. #define RCC_AHB3ENR_SRAM4EN_Msk (0x1UL << RCC_AHB3ENR_SRAM4EN_Pos) /*!< 0x800000000 */
  19631. #define RCC_AHB3ENR_SRAM4EN RCC_AHB3ENR_SRAM4EN_Msk /*!< SRAM4 Clock Enable */
  19632. /******************** Bit definition for RCC_APB1ENR1 register **************/
  19633. #define RCC_APB1ENR1_TIM2EN_Pos (0U)
  19634. #define RCC_APB1ENR1_TIM2EN_Msk (0x1UL << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
  19635. #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk /*!< TIM2 Clock Enable */
  19636. #define RCC_APB1ENR1_TIM3EN_Pos (1U)
  19637. #define RCC_APB1ENR1_TIM3EN_Msk (0x1UL << RCC_APB1ENR1_TIM3EN_Pos) /*!< 0x00000002 */
  19638. #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk /*!< TIM3 Clock Enable */
  19639. #define RCC_APB1ENR1_TIM4EN_Pos (2U)
  19640. #define RCC_APB1ENR1_TIM4EN_Msk (0x1UL << RCC_APB1ENR1_TIM4EN_Pos) /*!< 0x00000004 */
  19641. #define RCC_APB1ENR1_TIM4EN RCC_APB1ENR1_TIM4EN_Msk /*!< TIM4 Clock Enable */
  19642. #define RCC_APB1ENR1_TIM5EN_Pos (3U)
  19643. #define RCC_APB1ENR1_TIM5EN_Msk (0x1UL << RCC_APB1ENR1_TIM5EN_Pos) /*!< 0x00000008 */
  19644. #define RCC_APB1ENR1_TIM5EN RCC_APB1ENR1_TIM5EN_Msk /*!< TIM5 Clock Enable */
  19645. #define RCC_APB1ENR1_TIM6EN_Pos (4U)
  19646. #define RCC_APB1ENR1_TIM6EN_Msk (0x1UL << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */
  19647. #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk /*!< TIM6 Clock Enable */
  19648. #define RCC_APB1ENR1_TIM7EN_Pos (5U)
  19649. #define RCC_APB1ENR1_TIM7EN_Msk (0x1UL << RCC_APB1ENR1_TIM7EN_Pos) /*!< 0x00000020 */
  19650. #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk /*!< TIM7 Clock Enable */
  19651. #define RCC_APB1ENR1_WWDGEN_Pos (11U)
  19652. #define RCC_APB1ENR1_WWDGEN_Msk (0x1UL << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
  19653. #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk /*!< WWDG Clock Enable */
  19654. #define RCC_APB1ENR1_SPI2EN_Pos (14U)
  19655. #define RCC_APB1ENR1_SPI2EN_Msk (0x1UL << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
  19656. #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk /*!< SPI2 Clock Enable */
  19657. #define RCC_APB1ENR1_USART2EN_Pos (17U)
  19658. #define RCC_APB1ENR1_USART2EN_Msk (0x1UL << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */
  19659. #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk /*!< USART2 Clock Enable */
  19660. #define RCC_APB1ENR1_USART3EN_Pos (18U)
  19661. #define RCC_APB1ENR1_USART3EN_Msk (0x1UL << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */
  19662. #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk /*!< USART3 Clock Enable */
  19663. #define RCC_APB1ENR1_UART4EN_Pos (19U)
  19664. #define RCC_APB1ENR1_UART4EN_Msk (0x1UL << RCC_APB1ENR1_UART4EN_Pos) /*!< 0x00080000 */
  19665. #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk /*!< UART4 Clock Enable */
  19666. #define RCC_APB1ENR1_UART5EN_Pos (20U)
  19667. #define RCC_APB1ENR1_UART5EN_Msk (0x1UL << RCC_APB1ENR1_UART5EN_Pos) /*!< 0x00100000 */
  19668. #define RCC_APB1ENR1_UART5EN RCC_APB1ENR1_UART5EN_Msk /*!< UART5 Clock Enable */
  19669. #define RCC_APB1ENR1_I2C1EN_Pos (21U)
  19670. #define RCC_APB1ENR1_I2C1EN_Msk (0x1UL << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
  19671. #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk /*!< I2C1 Clock Enable */
  19672. #define RCC_APB1ENR1_I2C2EN_Pos (22U)
  19673. #define RCC_APB1ENR1_I2C2EN_Msk (0x1UL << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */
  19674. #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk /*!< I2C2 Clock Enable */
  19675. #define RCC_APB1ENR1_CRSEN_Pos (24U)
  19676. #define RCC_APB1ENR1_CRSEN_Msk (0x1UL << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
  19677. #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk /*!< CRS Clock Enable */
  19678. #define RCC_APB1ENR1_USART6EN_Pos (25U)
  19679. #define RCC_APB1ENR1_USART6EN_Msk (0x1UL << RCC_APB1ENR1_USART6EN_Pos) /*!< 0x02000000 */
  19680. #define RCC_APB1ENR1_USART6EN RCC_APB1ENR1_USART6EN_Msk /*!< USART6 Clock Enable */
  19681. /******************** Bit definition for RCC_APB1ENR2 register **************/
  19682. #define RCC_APB1ENR2_I2C4EN_Pos (1U)
  19683. #define RCC_APB1ENR2_I2C4EN_Msk (0x1UL << RCC_APB1ENR2_I2C4EN_Pos) /*!< 0x00000002 */
  19684. #define RCC_APB1ENR2_I2C4EN RCC_APB1ENR2_I2C4EN_Msk /*!< I2C4 Clock Enable */
  19685. #define RCC_APB1ENR2_LPTIM2EN_Pos (5U)
  19686. #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1UL << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
  19687. #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk /*!< LPTIM2 Clock Enable */
  19688. #define RCC_APB1ENR2_I2C5EN_Pos (6U)
  19689. #define RCC_APB1ENR2_I2C5EN_Msk (0x1UL << RCC_APB1ENR2_I2C5EN_Pos) /*!< 0x00000040 */
  19690. #define RCC_APB1ENR2_I2C5EN RCC_APB1ENR2_I2C5EN_Msk /*!< I2C5 Clock Enable */
  19691. #define RCC_APB1ENR2_I2C6EN_Pos (7U)
  19692. #define RCC_APB1ENR2_I2C6EN_Msk (0x1UL << RCC_APB1ENR2_I2C6EN_Pos) /*!< 0x00000080 */
  19693. #define RCC_APB1ENR2_I2C6EN RCC_APB1ENR2_I2C6EN_Msk /*!< I2C6 Clock Enable */
  19694. #define RCC_APB1ENR2_FDCAN1EN_Pos (9U)
  19695. #define RCC_APB1ENR2_FDCAN1EN_Msk (0x1UL << RCC_APB1ENR2_FDCAN1EN_Pos) /*!< 0x00000200 */
  19696. #define RCC_APB1ENR2_FDCAN1EN RCC_APB1ENR2_FDCAN1EN_Msk /*!< FDCAN1 Clock Enable */
  19697. #define RCC_APB1ENR2_UCPD1EN_Pos (23U)
  19698. #define RCC_APB1ENR2_UCPD1EN_Msk (0x1UL << RCC_APB1ENR2_UCPD1EN_Pos) /*!< 0x00800000 */
  19699. #define RCC_APB1ENR2_UCPD1EN RCC_APB1ENR2_UCPD1EN_Msk /*!< UCPD1 Clock Enable */
  19700. /******************** Bit definition for RCC_APB2ENR register **************/
  19701. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  19702. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  19703. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Clock Enable */
  19704. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  19705. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  19706. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 Clock Enable */
  19707. #define RCC_APB2ENR_TIM8EN_Pos (13U)
  19708. #define RCC_APB2ENR_TIM8EN_Msk (0x1UL << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
  19709. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk /*!< TIM8 Clock Enable */
  19710. #define RCC_APB2ENR_USART1EN_Pos (14U)
  19711. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  19712. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 Clock Enable */
  19713. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  19714. #define RCC_APB2ENR_TIM15EN_Msk (0x1UL << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  19715. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 Clock Enable */
  19716. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  19717. #define RCC_APB2ENR_TIM16EN_Msk (0x1UL << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  19718. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 Clock Enable */
  19719. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  19720. #define RCC_APB2ENR_TIM17EN_Msk (0x1UL << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  19721. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 Clock Enable */
  19722. #define RCC_APB2ENR_SAI1EN_Pos (21U)
  19723. #define RCC_APB2ENR_SAI1EN_Msk (0x1UL << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
  19724. #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk /*!< SAI1 Clock Enable */
  19725. #define RCC_APB2ENR_SAI2EN_Pos (22U)
  19726. #define RCC_APB2ENR_SAI2EN_Msk (0x1UL << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00400000 */
  19727. #define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk /*!< SAI2 Clock Enable */
  19728. #define RCC_APB2ENR_LTDCEN_Pos (26U)
  19729. #define RCC_APB2ENR_LTDCEN_Msk (0x1UL << RCC_APB2ENR_LTDCEN_Pos) /*!< 0x04000000 */
  19730. #define RCC_APB2ENR_LTDCEN RCC_APB2ENR_LTDCEN_Msk /*!< LTDC Clock Enable */
  19731. #define RCC_APB2ENR_DSIHOSTEN_Pos (27U)
  19732. #define RCC_APB2ENR_DSIHOSTEN_Msk (0x1UL << RCC_APB2ENR_DSIHOSTEN_Pos) /*!< 0x08000000 */
  19733. #define RCC_APB2ENR_DSIHOSTEN RCC_APB2ENR_DSIHOSTEN_Msk /*!< DSI Clock Enable */
  19734. /******************** Bit definition for RCC_APB3ENR register **************/
  19735. #define RCC_APB3ENR_SYSCFGEN_Pos (1U)
  19736. #define RCC_APB3ENR_SYSCFGEN_Msk (0x1UL << RCC_APB3ENR_SYSCFGEN_Pos) /*!< 0x00000002 */
  19737. #define RCC_APB3ENR_SYSCFGEN RCC_APB3ENR_SYSCFGEN_Msk /*!< SYSCFG Clock Enable */
  19738. #define RCC_APB3ENR_SPI3EN_Pos (5U)
  19739. #define RCC_APB3ENR_SPI3EN_Msk (0x1UL << RCC_APB3ENR_SPI3EN_Pos) /*!< 0x00000010 */
  19740. #define RCC_APB3ENR_SPI3EN RCC_APB3ENR_SPI3EN_Msk /*!< SPI3 Clock Enable */
  19741. #define RCC_APB3ENR_LPUART1EN_Pos (6U)
  19742. #define RCC_APB3ENR_LPUART1EN_Msk (0x1UL << RCC_APB3ENR_LPUART1EN_Pos) /*!< 0x00000040 */
  19743. #define RCC_APB3ENR_LPUART1EN RCC_APB3ENR_LPUART1EN_Msk /*!< LPUART1 Clock Enable */
  19744. #define RCC_APB3ENR_I2C3EN_Pos (7U)
  19745. #define RCC_APB3ENR_I2C3EN_Msk (0x1UL << RCC_APB3ENR_I2C3EN_Pos) /*!< 0x000000080 */
  19746. #define RCC_APB3ENR_I2C3EN RCC_APB3ENR_I2C3EN_Msk /*!< I2C3 Clock Enable */
  19747. #define RCC_APB3ENR_LPTIM1EN_Pos (11U)
  19748. #define RCC_APB3ENR_LPTIM1EN_Msk (0x1UL << RCC_APB3ENR_LPTIM1EN_Pos) /*!< 0x000000800 */
  19749. #define RCC_APB3ENR_LPTIM1EN RCC_APB3ENR_LPTIM1EN_Msk /*!< LPTIM1 Clock Enable */
  19750. #define RCC_APB3ENR_LPTIM3EN_Pos (12U)
  19751. #define RCC_APB3ENR_LPTIM3EN_Msk (0x1UL << RCC_APB3ENR_LPTIM3EN_Pos) /*!< 0x000001000 */
  19752. #define RCC_APB3ENR_LPTIM3EN RCC_APB3ENR_LPTIM3EN_Msk /*!< LPTIM3 Clock Enable */
  19753. #define RCC_APB3ENR_LPTIM4EN_Pos (13U)
  19754. #define RCC_APB3ENR_LPTIM4EN_Msk (0x1UL << RCC_APB3ENR_LPTIM4EN_Pos) /*!< 0x0000002000 */
  19755. #define RCC_APB3ENR_LPTIM4EN RCC_APB3ENR_LPTIM4EN_Msk /*!< LPTIM4 Clock Enable */
  19756. #define RCC_APB3ENR_OPAMPEN_Pos (14U)
  19757. #define RCC_APB3ENR_OPAMPEN_Msk (0x1UL << RCC_APB3ENR_OPAMPEN_Pos) /*!< 0x000004000 */
  19758. #define RCC_APB3ENR_OPAMPEN RCC_APB3ENR_OPAMPEN_Msk /*!< OPAMP Clock Enable */
  19759. #define RCC_APB3ENR_COMPEN_Pos (15U)
  19760. #define RCC_APB3ENR_COMPEN_Msk (0x1UL << RCC_APB3ENR_COMPEN_Pos) /*!< 0x000004000 */
  19761. #define RCC_APB3ENR_COMPEN RCC_APB3ENR_COMPEN_Msk /*!< COMP Clock Enable */
  19762. #define RCC_APB3ENR_VREFEN_Pos (20U)
  19763. #define RCC_APB3ENR_VREFEN_Msk (0x1UL << RCC_APB3ENR_VREFEN_Pos) /*!< 0x000100000 */
  19764. #define RCC_APB3ENR_VREFEN RCC_APB3ENR_VREFEN_Msk /*!< VREFBUF Clock Enable */
  19765. #define RCC_APB3ENR_RTCAPBEN_Pos (21U)
  19766. #define RCC_APB3ENR_RTCAPBEN_Msk (0x1UL << RCC_APB3ENR_RTCAPBEN_Pos) /*!< 0x000200000 */
  19767. #define RCC_APB3ENR_RTCAPBEN RCC_APB3ENR_RTCAPBEN_Msk /*!< RTC APB Clock Enable */
  19768. /******************** Bit definition for RCC_AHB1SMENR register **************/
  19769. #define RCC_AHB1SMENR_GPDMA1SMEN_Pos (0U)
  19770. #define RCC_AHB1SMENR_GPDMA1SMEN_Msk (0x1UL << RCC_AHB1SMENR_GPDMA1SMEN_Pos) /*!< 0x00000000*/
  19771. #define RCC_AHB1SMENR_GPDMA1SMEN RCC_AHB1SMENR_GPDMA1SMEN_Msk /*!< GPDMA1 Clocks Enable During Sleep and Stop Modes */
  19772. #define RCC_AHB1SMENR_CORDICSMEN_Pos (1U)
  19773. #define RCC_AHB1SMENR_CORDICSMEN_Msk (0x1UL << RCC_AHB1SMENR_CORDICSMEN_Pos) /*!< 0x00000001*/
  19774. #define RCC_AHB1SMENR_CORDICSMEN RCC_AHB1SMENR_CORDICSMEN_Msk /*!< CORDIC Clocks Enable During Sleep and Stop Modes */
  19775. #define RCC_AHB1SMENR_FMACSMEN_Pos (2U)
  19776. #define RCC_AHB1SMENR_FMACSMEN_Msk (0x1UL << RCC_AHB1SMENR_FMACSMEN_Pos) /*!< 0x00000002*/
  19777. #define RCC_AHB1SMENR_FMACSMEN RCC_AHB1SMENR_FMACSMEN_Msk /*!< FMAC Clocks Enable During Sleep and Stop Modes */
  19778. #define RCC_AHB1SMENR_MDF1SMEN_Pos (3U)
  19779. #define RCC_AHB1SMENR_MDF1SMEN_Msk (0x1UL << RCC_AHB1SMENR_MDF1SMEN_Pos) /*!< 0x00000004 */
  19780. #define RCC_AHB1SMENR_MDF1SMEN RCC_AHB1SMENR_MDF1SMEN_Msk /*!< MDF1 Clocks Enable During Sleep and Stop Modes */
  19781. #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
  19782. #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1UL << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
  19783. #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk /*!< FLASH Clocks Enable During Sleep and Stop Modes */
  19784. #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
  19785. #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1UL << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  19786. #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk /*!< CRC Clocks Enable During Sleep and Stop Modes */
  19787. #define RCC_AHB1SMENR_TSCSMEN_Pos (16U)
  19788. #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1UL << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
  19789. #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk /*!< TSC Clocks Enable During Sleep and Stop Modes */
  19790. #define RCC_AHB1SMENR_RAMCFGSMEN_Pos (17U)
  19791. #define RCC_AHB1SMENR_RAMCFGSMEN_Msk (0x1UL << RCC_AHB1SMENR_RAMCFGSMEN_Pos) /*!< 0x00020000 */
  19792. #define RCC_AHB1SMENR_RAMCFGSMEN RCC_AHB1SMENR_RAMCFGSMEN_Msk /*!< RAMCFG Clocks Enable During Sleep and Stop Modes */
  19793. #define RCC_AHB1SMENR_DMA2DSMEN_Pos (18U)
  19794. #define RCC_AHB1SMENR_DMA2DSMEN_Msk (0x1UL << RCC_AHB1SMENR_DMA2DSMEN_Pos) /*!< 0x00040000 */
  19795. #define RCC_AHB1SMENR_DMA2DSMEN RCC_AHB1SMENR_DMA2DSMEN_Msk /*!< DMA2D Clocks Enable During Sleep and Stop Modes */
  19796. #define RCC_AHB1SMENR_GFXMMUSMEN_Pos (19U)
  19797. #define RCC_AHB1SMENR_GFXMMUSMEN_Msk (0x1UL << RCC_AHB1SMENR_GFXMMUSMEN_Pos) /*!< 0x00080000 */
  19798. #define RCC_AHB1SMENR_GFXMMUSMEN RCC_AHB1SMENR_GFXMMUSMEN_Msk /*!< GFXMMU Clocks Enable During Sleep and Stop Modes */
  19799. #define RCC_AHB1SMENR_GPU2DSMEN_Pos (20U)
  19800. #define RCC_AHB1SMENR_GPU2DSMEN_Msk (0x1UL << RCC_AHB1SMENR_GPU2DSMEN_Pos) /*!< 0x00100000 */
  19801. #define RCC_AHB1SMENR_GPU2DSMEN RCC_AHB1SMENR_GPU2DSMEN_Msk /*!< GPU2D Clocks Enable During Sleep and Stop Modes */
  19802. #define RCC_AHB1SMENR_DCACHE2SMEN_Pos (21U)
  19803. #define RCC_AHB1SMENR_DCACHE2SMEN_Msk (0x1UL << RCC_AHB1SMENR_DCACHE2SMEN_Pos) /*!< 0x00200000 */
  19804. #define RCC_AHB1SMENR_DCACHE2SMEN RCC_AHB1SMENR_DCACHE2SMEN_Msk /*!< DCACHE2 Clocks Enable During Sleep and Stop Modes */
  19805. #define RCC_AHB1SMENR_GTZC1SMEN_Pos (24U)
  19806. #define RCC_AHB1SMENR_GTZC1SMEN_Msk (0x1UL << RCC_AHB1SMENR_GTZC1SMEN_Pos) /*!< 0x01000000 */
  19807. #define RCC_AHB1SMENR_GTZC1SMEN RCC_AHB1SMENR_GTZC1SMEN_Msk /*!< GTZC1 Clocks Enable During Sleep and Stop Modes */
  19808. #define RCC_AHB1SMENR_BKPSRAMSMEN_Pos (28U)
  19809. #define RCC_AHB1SMENR_BKPSRAMSMEN_Msk (0x1UL << RCC_AHB1SMENR_BKPSRAMSMEN_Pos) /*!< 0x10000000 */
  19810. #define RCC_AHB1SMENR_BKPSRAMSMEN RCC_AHB1SMENR_BKPSRAMSMEN_Msk /*!< BKPSRAM Clocks Enable During Sleep and Stop Modes */
  19811. #define RCC_AHB1SMENR_ICACHESMEN_Pos (29U)
  19812. #define RCC_AHB1SMENR_ICACHESMEN_Msk (0x1UL << RCC_AHB1SMENR_ICACHESMEN_Pos) /*!< 0x20000000 */
  19813. #define RCC_AHB1SMENR_ICACHESMEN RCC_AHB1SMENR_ICACHESMEN_Msk /*!< ICACHE Clocks Enable During Sleep and Stop Modes */
  19814. #define RCC_AHB1SMENR_DCACHE1SMEN_Pos (30U)
  19815. #define RCC_AHB1SMENR_DCACHE1SMEN_Msk (0x1UL << RCC_AHB1SMENR_DCACHE1SMEN_Pos) /*!< 0x40000000 */
  19816. #define RCC_AHB1SMENR_DCACHE1SMEN RCC_AHB1SMENR_DCACHE1SMEN_Msk /*!< DCACHE1 Clocks Enable During Sleep and Stop Modes */
  19817. #define RCC_AHB1SMENR_SRAM1SMEN_Pos (31U)
  19818. #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1UL << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x80000000 */
  19819. #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk /*!< SRAM1 Clocks Enable During Sleep and Stop Modes */
  19820. /******************** Bit definition for RCC_AHB2SMENR1 register **************/
  19821. #define RCC_AHB2SMENR1_GPIOASMEN_Pos (0U)
  19822. #define RCC_AHB2SMENR1_GPIOASMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOASMEN_Pos) /*!< 0x00000001 */
  19823. #define RCC_AHB2SMENR1_GPIOASMEN RCC_AHB2SMENR1_GPIOASMEN_Msk /*!< IO port A Clocks Enable During Sleep and Stop Modes */
  19824. #define RCC_AHB2SMENR1_GPIOBSMEN_Pos (1U)
  19825. #define RCC_AHB2SMENR1_GPIOBSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOBSMEN_Pos) /*!< 0x00000002 */
  19826. #define RCC_AHB2SMENR1_GPIOBSMEN RCC_AHB2SMENR1_GPIOBSMEN_Msk /*!< IO port B Clocks Enable During Sleep and Stop Modes */
  19827. #define RCC_AHB2SMENR1_GPIOCSMEN_Pos (2U)
  19828. #define RCC_AHB2SMENR1_GPIOCSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOCSMEN_Pos) /*!< 0x00000004 */
  19829. #define RCC_AHB2SMENR1_GPIOCSMEN RCC_AHB2SMENR1_GPIOCSMEN_Msk /*!< IO port C Clocks Enable During Sleep and Stop Modes */
  19830. #define RCC_AHB2SMENR1_GPIODSMEN_Pos (3U)
  19831. #define RCC_AHB2SMENR1_GPIODSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIODSMEN_Pos) /*!< 0x00000008 */
  19832. #define RCC_AHB2SMENR1_GPIODSMEN RCC_AHB2SMENR1_GPIODSMEN_Msk /*!< IO port D Clocks Enable During Sleep and Stop Modes */
  19833. #define RCC_AHB2SMENR1_GPIOESMEN_Pos (4U)
  19834. #define RCC_AHB2SMENR1_GPIOESMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOESMEN_Pos) /*!< 0x00000010 */
  19835. #define RCC_AHB2SMENR1_GPIOESMEN RCC_AHB2SMENR1_GPIOESMEN_Msk /*!< IO port E Clocks Enable During Sleep and Stop Modes */
  19836. #define RCC_AHB2SMENR1_GPIOFSMEN_Pos (5U)
  19837. #define RCC_AHB2SMENR1_GPIOFSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOFSMEN_Pos) /*!< 0x00000020 */
  19838. #define RCC_AHB2SMENR1_GPIOFSMEN RCC_AHB2SMENR1_GPIOFSMEN_Msk /*!< IO port F Clocks Enable During Sleep and Stop Modes */
  19839. #define RCC_AHB2SMENR1_GPIOGSMEN_Pos (6U)
  19840. #define RCC_AHB2SMENR1_GPIOGSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOGSMEN_Pos) /*!< 0x00000040 */
  19841. #define RCC_AHB2SMENR1_GPIOGSMEN RCC_AHB2SMENR1_GPIOGSMEN_Msk /*!< IO port G Clocks Enable During Sleep and Stop Modes */
  19842. #define RCC_AHB2SMENR1_GPIOHSMEN_Pos (7U)
  19843. #define RCC_AHB2SMENR1_GPIOHSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOHSMEN_Pos) /*!< 0x00000080 */
  19844. #define RCC_AHB2SMENR1_GPIOHSMEN RCC_AHB2SMENR1_GPIOHSMEN_Msk /*!< IO port H Clocks Enable During Sleep and Stop Modes */
  19845. #define RCC_AHB2SMENR1_GPIOISMEN_Pos (8U)
  19846. #define RCC_AHB2SMENR1_GPIOISMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOISMEN_Pos) /*!< 0x00000100 */
  19847. #define RCC_AHB2SMENR1_GPIOISMEN RCC_AHB2SMENR1_GPIOISMEN_Msk /*!< IO port I Clocks Enable During Sleep and Stop Modes */
  19848. #define RCC_AHB2SMENR1_GPIOJSMEN_Pos (9U)
  19849. #define RCC_AHB2SMENR1_GPIOJSMEN_Msk (0x1UL << RCC_AHB2SMENR1_GPIOJSMEN_Pos) /*!< 0x00000200 */
  19850. #define RCC_AHB2SMENR1_GPIOJSMEN RCC_AHB2SMENR1_GPIOJSMEN_Msk /*!< IO port J Clocks Enable During Sleep and Stop Modes */
  19851. #define RCC_AHB2SMENR1_ADC12SMEN_Pos (10U)
  19852. #define RCC_AHB2SMENR1_ADC12SMEN_Msk (0x1UL << RCC_AHB2SMENR1_ADC12SMEN_Pos) /*!< 0x00000400 */
  19853. #define RCC_AHB2SMENR1_ADC12SMEN RCC_AHB2SMENR1_ADC12SMEN_Msk /*!< ADC1 Clocks Enable During Sleep and Stop Modes */
  19854. #define RCC_AHB2SMENR1_DCMI_PSSISMEN_Pos (12U)
  19855. #define RCC_AHB2SMENR1_DCMI_PSSISMEN_Msk (0x1UL << RCC_AHB2SMENR1_DCMI_PSSISMEN_Pos) /*!< 0x00001000 */
  19856. #define RCC_AHB2SMENR1_DCMI_PSSISMEN RCC_AHB2SMENR1_DCMI_PSSISMEN_Msk /*!< DCMI and PSSI Clocks Enable During Sleep and Stop Modes */
  19857. #define RCC_AHB2SMENR1_OTGSMEN_Pos (14U)
  19858. #define RCC_AHB2SMENR1_OTGSMEN_Msk (0x1UL << RCC_AHB2SMENR1_OTGSMEN_Pos) /*!< 0x00004000 */
  19859. #define RCC_AHB2SMENR1_OTGSMEN RCC_AHB2SMENR1_OTGSMEN_Msk /*!< OTG Clocks Enable During Sleep and Stop Modes */
  19860. #define RCC_AHB2SMENR1_USBPHYCSMEN_Pos (15U)
  19861. #define RCC_AHB2SMENR1_USBPHYCSMEN_Msk (0x1UL << RCC_AHB2SMENR1_USBPHYCSMEN_Pos) /*!< 0x00008000 */
  19862. #define RCC_AHB2SMENR1_USBPHYCSMEN RCC_AHB2SMENR1_USBPHYCSMEN_Msk
  19863. #define RCC_AHB2SMENR1_HASHSMEN_Pos (17U)
  19864. #define RCC_AHB2SMENR1_HASHSMEN_Msk (0x1UL << RCC_AHB2SMENR1_HASHSMEN_Pos) /*!< 0x00020000 */
  19865. #define RCC_AHB2SMENR1_HASHSMEN RCC_AHB2SMENR1_HASHSMEN_Msk /*!< HASH Clocks Enable During Sleep and Stop Modes */
  19866. #define RCC_AHB2SMENR1_RNGSMEN_Pos (18U)
  19867. #define RCC_AHB2SMENR1_RNGSMEN_Msk (0x1UL << RCC_AHB2SMENR1_RNGSMEN_Pos) /*!< 0x00040000 */
  19868. #define RCC_AHB2SMENR1_RNGSMEN RCC_AHB2SMENR1_RNGSMEN_Msk /*!< Random Number Generator (RNG) Clocks Enable During Sleep and Stop Modes */
  19869. #define RCC_AHB2SMENR1_OCTOSPIMSMEN_Pos (21U)
  19870. #define RCC_AHB2SMENR1_OCTOSPIMSMEN_Msk (0x1UL << RCC_AHB2SMENR1_OCTOSPIMSMEN_Pos) /*!< 0x00200000 */
  19871. #define RCC_AHB2SMENR1_OCTOSPIMSMEN RCC_AHB2SMENR1_OCTOSPIMSMEN_Msk /*!< OCTOSPIM Clocks Enable During Sleep and Stop Modes */
  19872. #define RCC_AHB2SMENR1_SDMMC1SMEN_Pos (27U)
  19873. #define RCC_AHB2SMENR1_SDMMC1SMEN_Msk (0x1UL << RCC_AHB2SMENR1_SDMMC1SMEN_Pos) /*!< 0x08000000 */
  19874. #define RCC_AHB2SMENR1_SDMMC1SMEN RCC_AHB2SMENR1_SDMMC1SMEN_Msk /*!< SDMMC1 Clocks Enable During Sleep and Stop Modes */
  19875. #define RCC_AHB2SMENR1_SDMMC2SMEN_Pos (28U)
  19876. #define RCC_AHB2SMENR1_SDMMC2SMEN_Msk (0x1UL << RCC_AHB2SMENR1_SDMMC2SMEN_Pos) /*!< 0x10000000 */
  19877. #define RCC_AHB2SMENR1_SDMMC2SMEN RCC_AHB2SMENR1_SDMMC2SMEN_Msk /*!< SDMMC2 Clocks Enable During Sleep and Stop Modes */
  19878. #define RCC_AHB2SMENR1_SRAM2SMEN_Pos (30U)
  19879. #define RCC_AHB2SMENR1_SRAM2SMEN_Msk (0x1UL << RCC_AHB2SMENR1_SRAM2SMEN_Pos) /*!< 0x40000000 */
  19880. #define RCC_AHB2SMENR1_SRAM2SMEN RCC_AHB2SMENR1_SRAM2SMEN_Msk /*!< SRAM2 Clocks Enable During Sleep and Stop Modes */
  19881. #define RCC_AHB2SMENR1_SRAM3SMEN_Pos (31U)
  19882. #define RCC_AHB2SMENR1_SRAM3SMEN_Msk (0x1UL << RCC_AHB2SMENR1_SRAM3SMEN_Pos) /*!< 0x80000000 */
  19883. #define RCC_AHB2SMENR1_SRAM3SMEN RCC_AHB2SMENR1_SRAM3SMEN_Msk /*!< SRAM3 Clocks Enable During Sleep and Stop Modes */
  19884. /******************** Bit definition for RCC_AHB2SMENR2 register **************/
  19885. #define RCC_AHB2SMENR2_FSMCSMEN_Pos (0U)
  19886. #define RCC_AHB2SMENR2_FSMCSMEN_Msk (0x1UL << RCC_AHB2SMENR2_FSMCSMEN_Pos) /*!< 0x00000001 */
  19887. #define RCC_AHB2SMENR2_FSMCSMEN RCC_AHB2SMENR2_FSMCSMEN_Msk /*!< FSMC Clocks Enable During Sleep and Stop Modes */
  19888. #define RCC_AHB2SMENR2_OCTOSPI1SMEN_Pos (4U)
  19889. #define RCC_AHB2SMENR2_OCTOSPI1SMEN_Msk (0x1UL << RCC_AHB2SMENR2_OCTOSPI1SMEN_Pos) /*!< 0x00000010 */
  19890. #define RCC_AHB2SMENR2_OCTOSPI1SMEN RCC_AHB2SMENR2_OCTOSPI1SMEN_Msk /*!< OCTOSPI1 Clocks Enable During Sleep and Stop Modes */
  19891. #define RCC_AHB2SMENR2_OCTOSPI2SMEN_Pos (8U)
  19892. #define RCC_AHB2SMENR2_OCTOSPI2SMEN_Msk (0x1UL << RCC_AHB2SMENR2_OCTOSPI2SMEN_Pos) /*!< 0x00000100 */
  19893. #define RCC_AHB2SMENR2_OCTOSPI2SMEN RCC_AHB2SMENR2_OCTOSPI2SMEN_Msk /*!< OCTOSPI2 Clocks Enable During Sleep and Stop Modes */
  19894. #define RCC_AHB2SMENR2_HSPI1SMEN_Pos (12U)
  19895. #define RCC_AHB2SMENR2_HSPI1SMEN_Msk (0x1UL << RCC_AHB2SMENR2_HSPI1SMEN_Pos) /*!< 0x00001000 */
  19896. #define RCC_AHB2SMENR2_HSPI1SMEN RCC_AHB2SMENR2_HSPI1SMEN_Msk /*!< HSPI1 Clocks Enable During Sleep and Stop Modes */
  19897. #define RCC_AHB2SMENR2_SRAM5SMEN_Pos (31U)
  19898. #define RCC_AHB2SMENR2_SRAM5SMEN_Msk (0x1UL << RCC_AHB2SMENR2_SRAM5SMEN_Pos) /*!< 0x80000000 */
  19899. #define RCC_AHB2SMENR2_SRAM5SMEN RCC_AHB2SMENR2_SRAM5SMEN_Msk /*!< SRAM5 Clocks Enable During Sleep and Stop Modes */
  19900. /******************** Bit definition for RCC_AHB3SMENR register **************/
  19901. #define RCC_AHB3SMENR_LPGPIO1SMEN_Pos (0U)
  19902. #define RCC_AHB3SMENR_LPGPIO1SMEN_Msk (0x1UL << RCC_AHB3SMENR_LPGPIO1SMEN_Pos) /*!< 0x00000001 */
  19903. #define RCC_AHB3SMENR_LPGPIO1SMEN RCC_AHB3SMENR_LPGPIO1SMEN_Msk /*!< LPGPIO1 Clocks Enable During Sleep and Stop Modes */
  19904. #define RCC_AHB3SMENR_PWRSMEN_Pos (2U)
  19905. #define RCC_AHB3SMENR_PWRSMEN_Msk (0x1UL << RCC_AHB3SMENR_PWRSMEN_Pos) /*!< 0x00000004 */
  19906. #define RCC_AHB3SMENR_PWRSMEN RCC_AHB3SMENR_PWRSMEN_Msk /*!< PWR Clocks Enable During Sleep and Stop Modes */
  19907. #define RCC_AHB3SMENR_ADC4SMEN_Pos (5U)
  19908. #define RCC_AHB3SMENR_ADC4SMEN_Msk (0x1UL << RCC_AHB3SMENR_ADC4SMEN_Pos) /*!< 0x00000040 */
  19909. #define RCC_AHB3SMENR_ADC4SMEN RCC_AHB3SMENR_ADC4SMEN_Msk /*!< ADC4 Clocks Enable During Sleep and Stop Modes */
  19910. #define RCC_AHB3SMENR_DAC1SMEN_Pos (6U)
  19911. #define RCC_AHB3SMENR_DAC1SMEN_Msk (0x1UL << RCC_AHB3SMENR_DAC1SMEN_Pos) /*!< 0x00000040 */
  19912. #define RCC_AHB3SMENR_DAC1SMEN RCC_AHB3SMENR_DAC1SMEN_Msk /*!< DAC1 Clocks Enable During Sleep and Stop Modes */
  19913. #define RCC_AHB3SMENR_LPDMA1SMEN_Pos (9U)
  19914. #define RCC_AHB3SMENR_LPDMA1SMEN_Msk (0x1UL << RCC_AHB3SMENR_LPDMA1SMEN_Pos) /*!< 0x000000080 */
  19915. #define RCC_AHB3SMENR_LPDMA1SMEN RCC_AHB3SMENR_LPDMA1SMEN_Msk /*!< LPDMA1 Clocks Enable During Sleep and Stop Modes */
  19916. #define RCC_AHB3SMENR_ADF1SMEN_Pos (10U)
  19917. #define RCC_AHB3SMENR_ADF1SMEN_Msk (0x1UL << RCC_AHB3SMENR_ADF1SMEN_Pos) /*!< 0x000000400 */
  19918. #define RCC_AHB3SMENR_ADF1SMEN RCC_AHB3SMENR_ADF1SMEN_Msk /*!< ADF1 Clocks Enable During Sleep and Stop Modes */
  19919. #define RCC_AHB3SMENR_GTZC2SMEN_Pos (12U)
  19920. #define RCC_AHB3SMENR_GTZC2SMEN_Msk (0x1UL << RCC_AHB3SMENR_GTZC2SMEN_Pos) /*!< 0x000001000 */
  19921. #define RCC_AHB3SMENR_GTZC2SMEN RCC_AHB3SMENR_GTZC2SMEN_Msk /*!< GTZC2 Clocks Enable During Sleep and Stop Modes */
  19922. #define RCC_AHB3SMENR_SRAM4SMEN_Pos (31U)
  19923. #define RCC_AHB3SMENR_SRAM4SMEN_Msk (0x1UL << RCC_AHB3SMENR_SRAM4SMEN_Pos) /*!< 0x800000000 */
  19924. #define RCC_AHB3SMENR_SRAM4SMEN RCC_AHB3SMENR_SRAM4SMEN_Msk /*!< SRAM4 Clocks Enable During Sleep and Stop Modes */
  19925. /******************** Bit definition for RCC_APB1SMENR1 register **************/
  19926. #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
  19927. #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
  19928. #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk /*!< TIM2 Clocks Enable During Sleep and Stop Modes */
  19929. #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U)
  19930. #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */
  19931. #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk /*!< TIM3 Clocks Enable During Sleep and Stop Modes */
  19932. #define RCC_APB1SMENR1_TIM4SMEN_Pos (2U)
  19933. #define RCC_APB1SMENR1_TIM4SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM4SMEN_Pos) /*!< 0x00000004 */
  19934. #define RCC_APB1SMENR1_TIM4SMEN RCC_APB1SMENR1_TIM4SMEN_Msk /*!< TIM4 Clocks Enable During Sleep and Stop Modes */
  19935. #define RCC_APB1SMENR1_TIM5SMEN_Pos (3U)
  19936. #define RCC_APB1SMENR1_TIM5SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM5SMEN_Pos) /*!< 0x00000008 */
  19937. #define RCC_APB1SMENR1_TIM5SMEN RCC_APB1SMENR1_TIM5SMEN_Msk /*!< TIM5 Clocks Enable During Sleep and Stop Modes */
  19938. #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
  19939. #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
  19940. #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk /*!< TIM6 Clocks Enable During Sleep and Stop Modes */
  19941. #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U)
  19942. #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1UL << RCC_APB1SMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */
  19943. #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk /*!< TIM7 Clocks Enable During Sleep and Stop Modes */
  19944. #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
  19945. #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1UL << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
  19946. #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk /*!< Window Watchdog Clocks Enable During Sleep and Stop Modes */
  19947. #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
  19948. #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1UL << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  19949. #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk /*!< SPI2 Clocks Enable During Sleep and Stop Modes */
  19950. #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
  19951. #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
  19952. #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk /*!< USART2 Clocks Enable During Sleep and Stop Modes */
  19953. #define RCC_APB1SMENR1_USART3SMEN_Pos (18U)
  19954. #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
  19955. #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk /*!< USART3 Clocks Enable During Sleep and Stop Modes */
  19956. #define RCC_APB1SMENR1_UART4SMEN_Pos (19U)
  19957. #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART4SMEN_Pos) /*!< 0x00080000 */
  19958. #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk /*!< UART4 Clocks Enable During Sleep and Stop Modes */
  19959. #define RCC_APB1SMENR1_UART5SMEN_Pos (20U)
  19960. #define RCC_APB1SMENR1_UART5SMEN_Msk (0x1UL << RCC_APB1SMENR1_UART5SMEN_Pos) /*!< 0x00100000 */
  19961. #define RCC_APB1SMENR1_UART5SMEN RCC_APB1SMENR1_UART5SMEN_Msk /*!< UART5 Clocks Enable During Sleep and Stop Modes */
  19962. #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
  19963. #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  19964. #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk /*!< I2C1 Clocks Enable During Sleep and Stop Modes */
  19965. #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
  19966. #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1UL << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
  19967. #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk /*!< I2C2 Clocks Enable During Sleep and Stop Modes */
  19968. #define RCC_APB1SMENR1_CRSSMEN_Pos (24U)
  19969. #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1UL << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
  19970. #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk /*!< CRS Clocks Enable During Sleep and Stop Modes */
  19971. #define RCC_APB1SMENR1_USART6SMEN_Pos (25U)
  19972. #define RCC_APB1SMENR1_USART6SMEN_Msk (0x1UL << RCC_APB1SMENR1_USART6SMEN_Pos) /*!< 0x02000000 */
  19973. #define RCC_APB1SMENR1_USART6SMEN RCC_APB1SMENR1_USART6SMEN_Msk
  19974. /******************** Bit definition for RCC_APB1SMENR2 register **************/
  19975. #define RCC_APB1SMENR2_I2C4SMEN_Pos (1U)
  19976. #define RCC_APB1SMENR2_I2C4SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C4SMEN_Pos) /*!< 0x00000002 */
  19977. #define RCC_APB1SMENR2_I2C4SMEN RCC_APB1SMENR2_I2C4SMEN_Msk /*!< I2C4 Clocks Enable During Sleep and Stop Modes */
  19978. #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U)
  19979. #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1UL << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
  19980. #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk /*!< LPTIM2 Clocks Enable During Sleep and Stop Modes */
  19981. #define RCC_APB1SMENR2_I2C5SMEN_Pos (6U)
  19982. #define RCC_APB1SMENR2_I2C5SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C5SMEN_Pos) /*!< 0x00000040 */
  19983. #define RCC_APB1SMENR2_I2C5SMEN RCC_APB1SMENR2_I2C5SMEN_Msk /*!< I2C5 Clocks Enable During Sleep and Stop Modes */
  19984. #define RCC_APB1SMENR2_I2C6SMEN_Pos (7U)
  19985. #define RCC_APB1SMENR2_I2C6SMEN_Msk (0x1UL << RCC_APB1SMENR2_I2C6SMEN_Pos) /*!< 0x00000080 */
  19986. #define RCC_APB1SMENR2_I2C6SMEN RCC_APB1SMENR2_I2C6SMEN_Msk /*!< I2C6 Clocks Enable During Sleep and Stop Modes */
  19987. #define RCC_APB1SMENR2_FDCAN1SMEN_Pos (9U)
  19988. #define RCC_APB1SMENR2_FDCAN1SMEN_Msk (0x1UL << RCC_APB1SMENR2_FDCAN1SMEN_Pos) /*!< 0x00000200 */
  19989. #define RCC_APB1SMENR2_FDCAN1SMEN RCC_APB1SMENR2_FDCAN1SMEN_Msk /*!< FDCAN1 Clocks Enable During Sleep and Stop Modes */
  19990. #define RCC_APB1SMENR2_UCPD1SMEN_Pos (23U)
  19991. #define RCC_APB1SMENR2_UCPD1SMEN_Msk (0x1UL << RCC_APB1SMENR2_UCPD1SMEN_Pos) /*!< 0x00800000 */
  19992. #define RCC_APB1SMENR2_UCPD1SMEN RCC_APB1SMENR2_UCPD1SMEN_Msk /*!< UCPD1 Clocks Enable During Sleep and Stop Modes */
  19993. /******************** Bit definition for RCC_APB2SMENR register **************/
  19994. #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
  19995. #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
  19996. #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk /*!< TIM1 Clocks Enable During Sleep and Stop Modes */
  19997. #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
  19998. #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
  19999. #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 Clocks Enable During Sleep and Stop Modes */
  20000. #define RCC_APB2SMENR_TIM8SMEN_Pos (13U)
  20001. #define RCC_APB2SMENR_TIM8SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM8SMEN_Pos) /*!< 0x00002000 */
  20002. #define RCC_APB2SMENR_TIM8SMEN RCC_APB2SMENR_TIM8SMEN_Msk /*!< TIM8 Clocks Enable During Sleep and Stop Modes */
  20003. #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
  20004. #define RCC_APB2SMENR_USART1SMEN_Msk (0x1UL << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
  20005. #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 Clocks Enable During Sleep and Stop Modes */
  20006. #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
  20007. #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */
  20008. #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk /*!< TIM15 Clocks Enable During Sleep and Stop Modes */
  20009. #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
  20010. #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
  20011. #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk /*!< TIM16 Clocks Enable During Sleep and Stop Modes */
  20012. #define RCC_APB2SMENR_TIM17SMEN_Pos (18U)
  20013. #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1UL << RCC_APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */
  20014. #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk /*!< TIM17 Clocks Enable During Sleep and Stop Modes */
  20015. #define RCC_APB2SMENR_SAI1SMEN_Pos (21U)
  20016. #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
  20017. #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk /*!< SAI1 Clocks Enable During Sleep and Stop Modes */
  20018. #define RCC_APB2SMENR_SAI2SMEN_Pos (22U)
  20019. #define RCC_APB2SMENR_SAI2SMEN_Msk (0x1UL << RCC_APB2SMENR_SAI2SMEN_Pos) /*!< 0x00400000 */
  20020. #define RCC_APB2SMENR_SAI2SMEN RCC_APB2SMENR_SAI2SMEN_Msk /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
  20021. #define RCC_APB2SMENR_LTDCSMEN_Pos (26U)
  20022. #define RCC_APB2SMENR_LTDCSMEN_Msk (0x1UL << RCC_APB2SMENR_LTDCSMEN_Pos) /*!< 0x04000000 */
  20023. #define RCC_APB2SMENR_LTDCSMEN RCC_APB2SMENR_LTDCSMEN_Msk /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
  20024. #define RCC_APB2SMENR_DSIHOSTSMEN_Pos (27U)
  20025. #define RCC_APB2SMENR_DSIHOSTSMEN_Msk (0x1UL << RCC_APB2SMENR_DSIHOSTSMEN_Pos) /*!< 0x08000000 */
  20026. #define RCC_APB2SMENR_DSIHOSTSMEN RCC_APB2SMENR_DSIHOSTSMEN_Msk /*!< SAI2 Clocks Enable During Sleep and Stop Modes */
  20027. /******************** Bit definition for RCC_APB3SMENR register **************/
  20028. #define RCC_APB3SMENR_SYSCFGSMEN_Pos (1U)
  20029. #define RCC_APB3SMENR_SYSCFGSMEN_Msk (0x1UL << RCC_APB3SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  20030. #define RCC_APB3SMENR_SYSCFGSMEN RCC_APB3SMENR_SYSCFGSMEN_Msk /*!< SYSCFG Clocks Enable During Sleep and Stop Modes */
  20031. #define RCC_APB3SMENR_SPI3SMEN_Pos (5U)
  20032. #define RCC_APB3SMENR_SPI3SMEN_Msk (0x1UL << RCC_APB3SMENR_SPI3SMEN_Pos) /*!< 0x00000010 */
  20033. #define RCC_APB3SMENR_SPI3SMEN RCC_APB3SMENR_SPI3SMEN_Msk /*!< SPI3 Clocks Enable During Sleep and Stop Modes */
  20034. #define RCC_APB3SMENR_LPUART1SMEN_Pos (6U)
  20035. #define RCC_APB3SMENR_LPUART1SMEN_Msk (0x1UL << RCC_APB3SMENR_LPUART1SMEN_Pos) /*!< 0x00000040 */
  20036. #define RCC_APB3SMENR_LPUART1SMEN RCC_APB3SMENR_LPUART1SMEN_Msk /*!< LPUART1 Clocks Enable During Sleep and Stop Modes */
  20037. #define RCC_APB3SMENR_I2C3SMEN_Pos (7U)
  20038. #define RCC_APB3SMENR_I2C3SMEN_Msk (0x1UL << RCC_APB3SMENR_I2C3SMEN_Pos) /*!< 0x000000080 */
  20039. #define RCC_APB3SMENR_I2C3SMEN RCC_APB3SMENR_I2C3SMEN_Msk /*!< I2C3 Clocks Enable During Sleep and Stop Modes */
  20040. #define RCC_APB3SMENR_LPTIM1SMEN_Pos (11U)
  20041. #define RCC_APB3SMENR_LPTIM1SMEN_Msk (0x1UL << RCC_APB3SMENR_LPTIM1SMEN_Pos) /*!< 0x000000800 */
  20042. #define RCC_APB3SMENR_LPTIM1SMEN RCC_APB3SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 Clocks Enable During Sleep and Stop Modes */
  20043. #define RCC_APB3SMENR_LPTIM3SMEN_Pos (12U)
  20044. #define RCC_APB3SMENR_LPTIM3SMEN_Msk (0x1UL << RCC_APB3SMENR_LPTIM3SMEN_Pos) /*!< 0x000001000 */
  20045. #define RCC_APB3SMENR_LPTIM3SMEN RCC_APB3SMENR_LPTIM3SMEN_Msk /*!< LPTIM3 Clocks Enable During Sleep and Stop Modes */
  20046. #define RCC_APB3SMENR_LPTIM4SMEN_Pos (13U)
  20047. #define RCC_APB3SMENR_LPTIM4SMEN_Msk (0x1UL << RCC_APB3SMENR_LPTIM4SMEN_Pos) /*!< 0x0000002000*/
  20048. #define RCC_APB3SMENR_LPTIM4SMEN RCC_APB3SMENR_LPTIM4SMEN_Msk /*!< LPTIM4 Clocks Enable During Sleep and Stop Modes */
  20049. #define RCC_APB3SMENR_OPAMPSMEN_Pos (14U)
  20050. #define RCC_APB3SMENR_OPAMPSMEN_Msk (0x1UL << RCC_APB3SMENR_OPAMPSMEN_Pos) /*!< 0x000004000 */
  20051. #define RCC_APB3SMENR_OPAMPSMEN RCC_APB3SMENR_OPAMPSMEN_Msk /*!< OPAMP Clocks Enable During Sleep and Stop Modes */
  20052. #define RCC_APB3SMENR_COMPSMEN_Pos (15U)
  20053. #define RCC_APB3SMENR_COMPSMEN_Msk (0x1UL << RCC_APB3SMENR_COMPSMEN_Pos) /*!< 0x000004000 */
  20054. #define RCC_APB3SMENR_COMPSMEN RCC_APB3SMENR_COMPSMEN_Msk /*!< COMP Clocks Enable During Sleep and Stop Modes */
  20055. #define RCC_APB3SMENR_VREFSMEN_Pos (20U)
  20056. #define RCC_APB3SMENR_VREFSMEN_Msk (0x1UL << RCC_APB3SMENR_VREFSMEN_Pos) /*!< 0x000100000 */
  20057. #define RCC_APB3SMENR_VREFSMEN RCC_APB3SMENR_VREFSMEN_Msk /*!< VREFBUF Clocks Enable During Sleep and Stop Modes */
  20058. #define RCC_APB3SMENR_RTCAPBSMEN_Pos (21U)
  20059. #define RCC_APB3SMENR_RTCAPBSMEN_Msk (0x1UL << RCC_APB3SMENR_RTCAPBSMEN_Pos) /*!< 0x000100000 */
  20060. #define RCC_APB3SMENR_RTCAPBSMEN RCC_APB3SMENR_RTCAPBSMEN_Msk /*!< RTC APB Clocks Enable During Sleep and Stop Modes */
  20061. /******************** Bit definition for RCC_SRDAMR register ********************/
  20062. #define RCC_SRDAMR_SPI3AMEN_Pos (5U)
  20063. #define RCC_SRDAMR_SPI3AMEN_Msk (0x1UL << RCC_SRDAMR_SPI3AMEN_Pos) /*!< 0x00000020 */
  20064. #define RCC_SRDAMR_SPI3AMEN RCC_SRDAMR_SPI3AMEN_Msk /*!< SPI3 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20065. #define RCC_SRDAMR_LPUART1AMEN_Pos (6U)
  20066. #define RCC_SRDAMR_LPUART1AMEN_Msk (0x1UL << RCC_SRDAMR_LPUART1AMEN_Pos) /*!< 0x00000040 */
  20067. #define RCC_SRDAMR_LPUART1AMEN RCC_SRDAMR_LPUART1AMEN_Msk /*!< LPUART1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20068. #define RCC_SRDAMR_I2C3AMEN_Pos (7U)
  20069. #define RCC_SRDAMR_I2C3AMEN_Msk (0x1UL << RCC_SRDAMR_I2C3AMEN_Pos) /*!< 0x00000080 */
  20070. #define RCC_SRDAMR_I2C3AMEN RCC_SRDAMR_I2C3AMEN_Msk /*!< I2C3 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20071. #define RCC_SRDAMR_LPTIM1AMEN_Pos (11U)
  20072. #define RCC_SRDAMR_LPTIM1AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM1AMEN_Pos) /*!< 0x00000800 */
  20073. #define RCC_SRDAMR_LPTIM1AMEN RCC_SRDAMR_LPTIM1AMEN_Msk /*!< LPTIM1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20074. #define RCC_SRDAMR_LPTIM3AMEN_Pos (12U)
  20075. #define RCC_SRDAMR_LPTIM3AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM3AMEN_Pos) /*!< 0x00001000 */
  20076. #define RCC_SRDAMR_LPTIM3AMEN RCC_SRDAMR_LPTIM3AMEN_Msk /*!< LPTIM3 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20077. #define RCC_SRDAMR_LPTIM4AMEN_Pos (13U)
  20078. #define RCC_SRDAMR_LPTIM4AMEN_Msk (0x1UL << RCC_SRDAMR_LPTIM4AMEN_Pos) /*!< 0x00002000 */
  20079. #define RCC_SRDAMR_LPTIM4AMEN RCC_SRDAMR_LPTIM4AMEN_Msk /*!< LPTIM4 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20080. #define RCC_SRDAMR_OPAMPAMEN_Pos (14U)
  20081. #define RCC_SRDAMR_OPAMPAMEN_Msk (0x1UL << RCC_SRDAMR_OPAMPAMEN_Pos) /*!< 0x00004000 */
  20082. #define RCC_SRDAMR_OPAMPAMEN RCC_SRDAMR_OPAMPAMEN_Msk /*!< OPAMP Autonomous Mode Enable in Stop 0,1,2 Mode */
  20083. #define RCC_SRDAMR_COMPAMEN_Pos (15U)
  20084. #define RCC_SRDAMR_COMPAMEN_Msk (0x1UL << RCC_SRDAMR_COMPAMEN_Pos) /*!< 0x00008000 */
  20085. #define RCC_SRDAMR_COMPAMEN RCC_SRDAMR_COMPAMEN_Msk /*!< COMP Autonomous Mode Enable in Stop 0,1,2 Mode */
  20086. #define RCC_SRDAMR_VREFAMEN_Pos (20U)
  20087. #define RCC_SRDAMR_VREFAMEN_Msk (0x1UL << RCC_SRDAMR_VREFAMEN_Pos) /*!< 0x00100000 */
  20088. #define RCC_SRDAMR_VREFAMEN RCC_SRDAMR_VREFAMEN_Msk /*!< VREFBUF Autonomous Mode Enable in Stop 0,1,2 Mode */
  20089. #define RCC_SRDAMR_RTCAPBAMEN_Pos (21U)
  20090. #define RCC_SRDAMR_RTCAPBAMEN_Msk (0x1UL << RCC_SRDAMR_RTCAPBAMEN_Pos) /*!< 0x00200000 */
  20091. #define RCC_SRDAMR_RTCAPBAMEN RCC_SRDAMR_RTCAPBAMEN_Msk /*!< RTC Autonomous Mode Enable in Stop 0,1,2 Mode */
  20092. #define RCC_SRDAMR_ADC4AMEN_Pos (25U)
  20093. #define RCC_SRDAMR_ADC4AMEN_Msk (0x1UL << RCC_SRDAMR_ADC4AMEN_Pos) /*!< 0x02000000 */
  20094. #define RCC_SRDAMR_ADC4AMEN RCC_SRDAMR_ADC4AMEN_Msk /*!< ADC4 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20095. #define RCC_SRDAMR_LPGPIO1AMEN_Pos (26U)
  20096. #define RCC_SRDAMR_LPGPIO1AMEN_Msk (0x1UL << RCC_SRDAMR_LPGPIO1AMEN_Pos) /*!< 0x04000000 */
  20097. #define RCC_SRDAMR_LPGPIO1AMEN RCC_SRDAMR_LPGPIO1AMEN_Msk /*!< LPGPIO1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20098. #define RCC_SRDAMR_DAC1AMEN_Pos (27U)
  20099. #define RCC_SRDAMR_DAC1AMEN_Msk (0x1UL << RCC_SRDAMR_DAC1AMEN_Pos) /*!< 0x08000000 */
  20100. #define RCC_SRDAMR_DAC1AMEN RCC_SRDAMR_DAC1AMEN_Msk /*!< DAC1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20101. #define RCC_SRDAMR_LPDMA1AMEN_Pos (28U)
  20102. #define RCC_SRDAMR_LPDMA1AMEN_Msk (0x1UL << RCC_SRDAMR_LPDMA1AMEN_Pos) /*!< 0x10000000 */
  20103. #define RCC_SRDAMR_LPDMA1AMEN RCC_SRDAMR_LPDMA1AMEN_Msk /*!< LPDMA1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20104. #define RCC_SRDAMR_ADF1AMEN_Pos (29U)
  20105. #define RCC_SRDAMR_ADF1AMEN_Msk (0x1UL << RCC_SRDAMR_ADF1AMEN_Pos) /*!< 0x20000000 */
  20106. #define RCC_SRDAMR_ADF1AMEN RCC_SRDAMR_ADF1AMEN_Msk /*!< ADF1 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20107. #define RCC_SRDAMR_SRAM4AMEN_Pos (31U)
  20108. #define RCC_SRDAMR_SRAM4AMEN_Msk (0x1UL << RCC_SRDAMR_SRAM4AMEN_Pos) /*!< 0x80000000 */
  20109. #define RCC_SRDAMR_SRAM4AMEN RCC_SRDAMR_SRAM4AMEN_Msk /*!< SRAM4 Autonomous Mode Enable in Stop 0,1,2 Mode */
  20110. /******************** Bit definition for RCC_CCIPR1 register ******************/
  20111. #define RCC_CCIPR1_USART1SEL_Pos (0U)
  20112. #define RCC_CCIPR1_USART1SEL_Msk (0x3UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000003 */
  20113. #define RCC_CCIPR1_USART1SEL RCC_CCIPR1_USART1SEL_Msk /*!< USART1SEL[1:0]: bits (USART1 Kernel Clock Source Selection) */
  20114. #define RCC_CCIPR1_USART1SEL_0 (0x1UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000001 */
  20115. #define RCC_CCIPR1_USART1SEL_1 (0x2UL << RCC_CCIPR1_USART1SEL_Pos) /*!< 0x00000002 */
  20116. #define RCC_CCIPR1_USART2SEL_Pos (2U)
  20117. #define RCC_CCIPR1_USART2SEL_Msk (0x3UL << RCC_CCIPR1_USART2SEL_Pos) /*!< 0x0000000C */
  20118. #define RCC_CCIPR1_USART2SEL RCC_CCIPR1_USART2SEL_Msk /*!< USART2SEL[1:0]: bits (USART2 Kernel Clock Source Selection) */
  20119. #define RCC_CCIPR1_USART2SEL_0 (0x1UL << RCC_CCIPR1_USART2SEL_Pos) /*!< 0x00000004 */
  20120. #define RCC_CCIPR1_USART2SEL_1 (0x2UL << RCC_CCIPR1_USART2SEL_Pos) /*!< 0x00000008 */
  20121. #define RCC_CCIPR1_USART3SEL_Pos (4U)
  20122. #define RCC_CCIPR1_USART3SEL_Msk (0x3UL << RCC_CCIPR1_USART3SEL_Pos) /*!< 0x00000030 */
  20123. #define RCC_CCIPR1_USART3SEL RCC_CCIPR1_USART3SEL_Msk /*!< USART3SEL[1:0]: bits (USART3 Kernel Clock Source Selection) */
  20124. #define RCC_CCIPR1_USART3SEL_0 (0x1UL << RCC_CCIPR1_USART3SEL_Pos) /*!< 0x00000010 */
  20125. #define RCC_CCIPR1_USART3SEL_1 (0x2UL << RCC_CCIPR1_USART3SEL_Pos) /*!< 0x00000020 */
  20126. #define RCC_CCIPR1_UART4SEL_Pos (6U)
  20127. #define RCC_CCIPR1_UART4SEL_Msk (0x3UL << RCC_CCIPR1_UART4SEL_Pos) /*!< 0x000000C0 */
  20128. #define RCC_CCIPR1_UART4SEL RCC_CCIPR1_UART4SEL_Msk /*!< UART4SEL[1:0]: bits (UART4 Kernel Clock Source Selection) */
  20129. #define RCC_CCIPR1_UART4SEL_0 (0x1UL << RCC_CCIPR1_UART4SEL_Pos) /*!< 0x00000040 */
  20130. #define RCC_CCIPR1_UART4SEL_1 (0x2UL << RCC_CCIPR1_UART4SEL_Pos) /*!< 0x00000080 */
  20131. #define RCC_CCIPR1_UART5SEL_Pos (8U)
  20132. #define RCC_CCIPR1_UART5SEL_Msk (0x3UL << RCC_CCIPR1_UART5SEL_Pos) /*!< 0x00000300 */
  20133. #define RCC_CCIPR1_UART5SEL RCC_CCIPR1_UART5SEL_Msk /*!< UART5SEL[1:0]: bits (UART5 Kernel Clock Source Selection) */
  20134. #define RCC_CCIPR1_UART5SEL_0 (0x1UL << RCC_CCIPR1_UART5SEL_Pos) /*!< 0x00000100 */
  20135. #define RCC_CCIPR1_UART5SEL_1 (0x2UL << RCC_CCIPR1_UART5SEL_Pos) /*!< 0x00000200 */
  20136. #define RCC_CCIPR1_I2C1SEL_Pos (10U)
  20137. #define RCC_CCIPR1_I2C1SEL_Msk (0x3UL << RCC_CCIPR1_I2C1SEL_Pos) /*!< 0x00000C00 */
  20138. #define RCC_CCIPR1_I2C1SEL RCC_CCIPR1_I2C1SEL_Msk /*!< I2C1SEL[1:0]: bits (I2C1 Kernel Clock Source Selection) */
  20139. #define RCC_CCIPR1_I2C1SEL_0 (0x1UL << RCC_CCIPR1_I2C1SEL_Pos) /*!< 0x00000400 */
  20140. #define RCC_CCIPR1_I2C1SEL_1 (0x2UL << RCC_CCIPR1_I2C1SEL_Pos) /*!< 0x00000800 */
  20141. #define RCC_CCIPR1_I2C2SEL_Pos (12U)
  20142. #define RCC_CCIPR1_I2C2SEL_Msk (0x3UL << RCC_CCIPR1_I2C2SEL_Pos) /*!< 0x00003000 */
  20143. #define RCC_CCIPR1_I2C2SEL RCC_CCIPR1_I2C2SEL_Msk /*!< I2C2SEL[1:0]: bits (I2C2 Kernel Clock Source Selection) */
  20144. #define RCC_CCIPR1_I2C2SEL_0 (0x1UL << RCC_CCIPR1_I2C2SEL_Pos) /*!< 0x00001000 */
  20145. #define RCC_CCIPR1_I2C2SEL_1 (0x2UL << RCC_CCIPR1_I2C2SEL_Pos) /*!< 0x00002000 */
  20146. #define RCC_CCIPR1_I2C4SEL_Pos (14U)
  20147. #define RCC_CCIPR1_I2C4SEL_Msk (0x3UL << RCC_CCIPR1_I2C4SEL_Pos) /*!< 0x0000C000 */
  20148. #define RCC_CCIPR1_I2C4SEL RCC_CCIPR1_I2C4SEL_Msk /*!< I2C4SEL[1:0]: bits (I2C4 Kernel Clock Source Selection) */
  20149. #define RCC_CCIPR1_I2C4SEL_0 (0x1UL << RCC_CCIPR1_I2C4SEL_Pos) /*!< 0x00004000 */
  20150. #define RCC_CCIPR1_I2C4SEL_1 (0x2UL << RCC_CCIPR1_I2C4SEL_Pos) /*!< 0x00008000 */
  20151. #define RCC_CCIPR1_SPI2SEL_Pos (16U)
  20152. #define RCC_CCIPR1_SPI2SEL_Msk (0x3UL << RCC_CCIPR1_SPI2SEL_Pos) /*!< 0x00030000 */
  20153. #define RCC_CCIPR1_SPI2SEL RCC_CCIPR1_SPI2SEL_Msk /*!< SPI2SEL[1:0]: bits (SPI2 Kernel Clock Source Selection) */
  20154. #define RCC_CCIPR1_SPI2SEL_0 (0x1UL << RCC_CCIPR1_SPI2SEL_Pos) /*!< 0x00010000 */
  20155. #define RCC_CCIPR1_SPI2SEL_1 (0x2UL << RCC_CCIPR1_SPI2SEL_Pos) /*!< 0x00020000 */
  20156. #define RCC_CCIPR1_LPTIM2SEL_Pos (18U)
  20157. #define RCC_CCIPR1_LPTIM2SEL_Msk (0x3UL << RCC_CCIPR1_LPTIM2SEL_Pos) /*!< 0x000C0000 */
  20158. #define RCC_CCIPR1_LPTIM2SEL RCC_CCIPR1_LPTIM2SEL_Msk /*!< LPTIM2SEL[1:0]: bits (Low-power Timer 2 Kernel Clock Source Selection) */
  20159. #define RCC_CCIPR1_LPTIM2SEL_0 (0x1UL << RCC_CCIPR1_LPTIM2SEL_Pos) /*!< 0x00040000 */
  20160. #define RCC_CCIPR1_LPTIM2SEL_1 (0x2UL << RCC_CCIPR1_LPTIM2SEL_Pos) /*!< 0x00080000 */
  20161. #define RCC_CCIPR1_SPI1SEL_Pos (20U)
  20162. #define RCC_CCIPR1_SPI1SEL_Msk (0x3UL << RCC_CCIPR1_SPI1SEL_Pos) /*!< 0x00300000 */
  20163. #define RCC_CCIPR1_SPI1SEL RCC_CCIPR1_SPI1SEL_Msk /*!< SPI1SEL[1:0]: bits (SPI1 Kernel Clock Source Selection) */
  20164. #define RCC_CCIPR1_SPI1SEL_0 (0x1UL << RCC_CCIPR1_SPI1SEL_Pos) /*!< 0x00100000 */
  20165. #define RCC_CCIPR1_SPI1SEL_1 (0x2UL << RCC_CCIPR1_SPI1SEL_Pos) /*!< 0x00200000 */
  20166. #define RCC_CCIPR1_SYSTICKSEL_Pos (22U)
  20167. #define RCC_CCIPR1_SYSTICKSEL_Msk (0x3UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00C00000 */
  20168. #define RCC_CCIPR1_SYSTICKSEL RCC_CCIPR1_SYSTICKSEL_Msk /*!< SYSTICKSEL[1:0]: bits (SYSTICK Clock Source Selection) */
  20169. #define RCC_CCIPR1_SYSTICKSEL_0 (0x1UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00400000 */
  20170. #define RCC_CCIPR1_SYSTICKSEL_1 (0x2UL << RCC_CCIPR1_SYSTICKSEL_Pos) /*!< 0x00800000 */
  20171. #define RCC_CCIPR1_FDCANSEL_Pos (24U)
  20172. #define RCC_CCIPR1_FDCANSEL_Msk (0x3UL << RCC_CCIPR1_FDCANSEL_Pos) /*!< 0x03000000 */
  20173. #define RCC_CCIPR1_FDCANSEL RCC_CCIPR1_FDCANSEL_Msk /*!< FDCAN1SEL[1:0]: bits (FDCAN1 Kernel Clock Source Selection) */
  20174. #define RCC_CCIPR1_FDCANSEL_0 (0x1UL << RCC_CCIPR1_FDCANSEL_Pos) /*!< 0x01000000 */
  20175. #define RCC_CCIPR1_FDCANSEL_1 (0x2UL << RCC_CCIPR1_FDCANSEL_Pos) /*!< 0x02000000 */
  20176. #define RCC_CCIPR1_ICLKSEL_Pos (26U)
  20177. #define RCC_CCIPR1_ICLKSEL_Msk (0x3UL << RCC_CCIPR1_ICLKSEL_Pos) /*!< 0x0C000000 */
  20178. #define RCC_CCIPR1_ICLKSEL RCC_CCIPR1_ICLKSEL_Msk /*!< ICLKSEL[1:0]: bits (48 MHz Clock Source Selection) */
  20179. #define RCC_CCIPR1_ICLKSEL_0 (0x1UL << RCC_CCIPR1_ICLKSEL_Pos) /*!< 0x04000000 */
  20180. #define RCC_CCIPR1_ICLKSEL_1 (0x2UL << RCC_CCIPR1_ICLKSEL_Pos) /*!< 0x08000000 */
  20181. #define RCC_CCIPR1_TIMICSEL_Pos (29U)
  20182. #define RCC_CCIPR1_TIMICSEL_Msk (0x7UL << RCC_CCIPR1_TIMICSEL_Pos) /*!< 0xE0000000 */
  20183. #define RCC_CCIPR1_TIMICSEL RCC_CCIPR1_TIMICSEL_Msk /*!< TIMICSEL[2:0]: bits (Clocks Sources for TIM16,TIM17 and LPTIM2 Internal Input Capture) */
  20184. #define RCC_CCIPR1_TIMICSEL_0 (0x1UL << RCC_CCIPR1_TIMICSEL_Pos) /*!< 0x20000000 */
  20185. #define RCC_CCIPR1_TIMICSEL_1 (0x2UL << RCC_CCIPR1_TIMICSEL_Pos) /*!< 0x40000000 */
  20186. #define RCC_CCIPR1_TIMICSEL_2 (0x4UL << RCC_CCIPR1_TIMICSEL_Pos) /*!< 0x80000000 */
  20187. /******************** Bit definition for RCC_CCIPR2 register ******************/
  20188. #define RCC_CCIPR2_MDF1SEL_Pos (0U)
  20189. #define RCC_CCIPR2_MDF1SEL_Msk (0x7UL << RCC_CCIPR2_MDF1SEL_Pos) /*!< 0x00000007 */
  20190. #define RCC_CCIPR2_MDF1SEL RCC_CCIPR2_MDF1SEL_Msk /*!< MDF1SEL[2:0]: bits (MDF1 Kernel Clock Source Selection) */
  20191. #define RCC_CCIPR2_MDF1SEL_0 (0x1UL << RCC_CCIPR2_MDF1SEL_Pos) /*!< 0x00000001 */
  20192. #define RCC_CCIPR2_MDF1SEL_1 (0x2UL << RCC_CCIPR2_MDF1SEL_Pos) /*!< 0x00000002 */
  20193. #define RCC_CCIPR2_MDF1SEL_2 (0x4UL << RCC_CCIPR2_MDF1SEL_Pos) /*!< 0x00000004 */
  20194. #define RCC_CCIPR2_SAI1SEL_Pos (5U)
  20195. #define RCC_CCIPR2_SAI1SEL_Msk (0x7UL << RCC_CCIPR2_SAI1SEL_Pos) /*!< 0x000000E0 */
  20196. #define RCC_CCIPR2_SAI1SEL RCC_CCIPR2_SAI1SEL_Msk /*!< SAI1SEL[2:0]: bits (SAI1 Kernel Clock Source Selection) */
  20197. #define RCC_CCIPR2_SAI1SEL_0 (0x1UL << RCC_CCIPR2_SAI1SEL_Pos) /*!< 0x00000020 */
  20198. #define RCC_CCIPR2_SAI1SEL_1 (0x2UL << RCC_CCIPR2_SAI1SEL_Pos) /*!< 0x00000040 */
  20199. #define RCC_CCIPR2_SAI1SEL_2 (0x4UL << RCC_CCIPR2_SAI1SEL_Pos) /*!< 0x00000080 */
  20200. #define RCC_CCIPR2_SAI2SEL_Pos (8U)
  20201. #define RCC_CCIPR2_SAI2SEL_Msk (0x7UL << RCC_CCIPR2_SAI2SEL_Pos) /*!< 0x00000700 */
  20202. #define RCC_CCIPR2_SAI2SEL RCC_CCIPR2_SAI2SEL_Msk /*!< SAI2SEL[2:0]: bits (SAI2 Kernel Clock Source Selection) */
  20203. #define RCC_CCIPR2_SAI2SEL_0 (0x1UL << RCC_CCIPR2_SAI2SEL_Pos) /*!< 0x00000100 */
  20204. #define RCC_CCIPR2_SAI2SEL_1 (0x2UL << RCC_CCIPR2_SAI2SEL_Pos) /*!< 0x00000200 */
  20205. #define RCC_CCIPR2_SAI2SEL_2 (0x4UL << RCC_CCIPR2_SAI2SEL_Pos) /*!< 0x00000400 */
  20206. #define RCC_CCIPR2_RNGSEL_Pos (12U)
  20207. #define RCC_CCIPR2_RNGSEL_Msk (0x3UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00300000 */
  20208. #define RCC_CCIPR2_RNGSEL RCC_CCIPR2_RNGSEL_Msk /*!< RNGSEL[1:0]: bits (RNGSEL Kernel Clock Source Selection) */
  20209. #define RCC_CCIPR2_RNGSEL_0 (0x1UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00100000 */
  20210. #define RCC_CCIPR2_RNGSEL_1 (0x2UL << RCC_CCIPR2_RNGSEL_Pos) /*!< 0x00200000 */
  20211. #define RCC_CCIPR2_SDMMCSEL_Pos (14U)
  20212. #define RCC_CCIPR2_SDMMCSEL_Msk (0x1UL << RCC_CCIPR2_SDMMCSEL_Pos) /*!< 0x00004000 */
  20213. #define RCC_CCIPR2_SDMMCSEL RCC_CCIPR2_SDMMCSEL_Msk /*!< SDMMC1 Kernel Clock Source Selection */
  20214. #define RCC_CCIPR2_DSIHOSTSEL_Pos (15U)
  20215. #define RCC_CCIPR2_DSIHOSTSEL_Msk (0x1UL << RCC_CCIPR2_DSIHOSTSEL_Pos) /*!< 0x00008000 */
  20216. #define RCC_CCIPR2_DSIHOSTSEL RCC_CCIPR2_DSIHOSTSEL_Msk /*!< DSI Kernel Clock Source Selection */
  20217. #define RCC_CCIPR2_USART6SEL_Pos (16U)
  20218. #define RCC_CCIPR2_USART6SEL_Msk (0x3UL << RCC_CCIPR2_USART6SEL_Pos) /*!< 0x00030000 */
  20219. #define RCC_CCIPR2_USART6SEL RCC_CCIPR2_USART6SEL_Msk /*!< USART6 Kernel Clock Source Selection */
  20220. #define RCC_CCIPR2_USART6SEL_0 (0x1UL << RCC_CCIPR2_USART6SEL_Pos) /*!< 0x00010000 */
  20221. #define RCC_CCIPR2_USART6SEL_1 (0x2UL << RCC_CCIPR2_USART6SEL_Pos) /*!< 0x00020000 */
  20222. #define RCC_CCIPR2_LTDCSEL_Pos (18U)
  20223. #define RCC_CCIPR2_LTDCSEL_Msk (0x1UL << RCC_CCIPR2_LTDCSEL_Pos) /*!< 0x00040000 */
  20224. #define RCC_CCIPR2_LTDCSEL RCC_CCIPR2_LTDCSEL_Msk /*!< LTDC Kernel Clock Source Selection */
  20225. #define RCC_CCIPR2_OCTOSPISEL_Pos (20U)
  20226. #define RCC_CCIPR2_OCTOSPISEL_Msk (0x3UL << RCC_CCIPR2_OCTOSPISEL_Pos) /*!< 0x00300000 */
  20227. #define RCC_CCIPR2_OCTOSPISEL RCC_CCIPR2_OCTOSPISEL_Msk /*!< OCTOSPISEL[1:0]: bits (OCTOSPI1 and OCTOSPI2 Kernel Clock Source Selection) */
  20228. #define RCC_CCIPR2_OCTOSPISEL_0 (0x1UL << RCC_CCIPR2_OCTOSPISEL_Pos) /*!< 0x00100000 */
  20229. #define RCC_CCIPR2_OCTOSPISEL_1 (0x2UL << RCC_CCIPR2_OCTOSPISEL_Pos) /*!< 0x00200000 */
  20230. #define RCC_CCIPR2_HSPISEL_Pos (22U)
  20231. #define RCC_CCIPR2_HSPISEL_Msk (0x3UL << RCC_CCIPR2_HSPISEL_Pos) /*!< 0x00C00000 */
  20232. #define RCC_CCIPR2_HSPISEL RCC_CCIPR2_HSPISEL_Msk /*!< HSPI1 Kernel Clock Source Selection */
  20233. #define RCC_CCIPR2_HSPISEL_0 (0x1UL << RCC_CCIPR2_HSPISEL_Pos) /*!< 0x00400000 */
  20234. #define RCC_CCIPR2_HSPISEL_1 (0x2UL << RCC_CCIPR2_HSPISEL_Pos) /*!< 0x00800000 */
  20235. #define RCC_CCIPR2_I2C5SEL_Pos (24U)
  20236. #define RCC_CCIPR2_I2C5SEL_Msk (0x3UL << RCC_CCIPR2_I2C5SEL_Pos) /*!< 0x03000000 */
  20237. #define RCC_CCIPR2_I2C5SEL RCC_CCIPR2_I2C5SEL_Msk /*!< I2C5 Kernel Clock Source Selection */
  20238. #define RCC_CCIPR2_I2C5SEL_0 (0x1UL << RCC_CCIPR2_I2C5SEL_Pos) /*!< 0x01000000 */
  20239. #define RCC_CCIPR2_I2C5SEL_1 (0x2UL << RCC_CCIPR2_I2C5SEL_Pos) /*!< 0x02000000 */
  20240. #define RCC_CCIPR2_I2C6SEL_Pos (26U)
  20241. #define RCC_CCIPR2_I2C6SEL_Msk (0x3UL << RCC_CCIPR2_I2C6SEL_Pos) /*!< 0x0C000000 */
  20242. #define RCC_CCIPR2_I2C6SEL RCC_CCIPR2_I2C6SEL_Msk /*!< I2C6 Kernel Clock Source Selection */
  20243. #define RCC_CCIPR2_I2C6SEL_0 (0x1UL << RCC_CCIPR2_I2C6SEL_Pos) /*!< 0x04000000 */
  20244. #define RCC_CCIPR2_I2C6SEL_1 (0x2UL << RCC_CCIPR2_I2C6SEL_Pos) /*!< 0x08000000 */
  20245. #define RCC_CCIPR2_USBPHYCSEL_Pos (30U)
  20246. #define RCC_CCIPR2_USBPHYCSEL_Msk (0x3UL << RCC_CCIPR2_USBPHYCSEL_Pos) /*!< 0xC0000000 */
  20247. #define RCC_CCIPR2_USBPHYCSEL RCC_CCIPR2_USBPHYCSEL_Msk /*!< OTG Kernel Clock Source Selection */
  20248. #define RCC_CCIPR2_USBPHYCSEL_0 (0x1UL << RCC_CCIPR2_USBPHYCSEL_Pos) /*!< 0x40000000 */
  20249. #define RCC_CCIPR2_USBPHYCSEL_1 (0x2UL << RCC_CCIPR2_USBPHYCSEL_Pos) /*!< 0x80000000 */
  20250. /******************** Bit definition for RCC_CCIPR3 register ***************/
  20251. #define RCC_CCIPR3_LPUART1SEL_Pos (0U)
  20252. #define RCC_CCIPR3_LPUART1SEL_Msk (0x7UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000007 */
  20253. #define RCC_CCIPR3_LPUART1SEL RCC_CCIPR3_LPUART1SEL_Msk /*!< LPUART1SEL[2:0]: bits (LPUART1 Kernel Clock Source Selection) */
  20254. #define RCC_CCIPR3_LPUART1SEL_0 (0x1UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000001 */
  20255. #define RCC_CCIPR3_LPUART1SEL_1 (0x2UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000002 */
  20256. #define RCC_CCIPR3_LPUART1SEL_2 (0x4UL << RCC_CCIPR3_LPUART1SEL_Pos) /*!< 0x00000004 */
  20257. #define RCC_CCIPR3_SPI3SEL_Pos (3U)
  20258. #define RCC_CCIPR3_SPI3SEL_Msk (0x3UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000008 */
  20259. #define RCC_CCIPR3_SPI3SEL RCC_CCIPR3_SPI3SEL_Msk /*!< SPI3SEL[1:0]: bits (SPI3 Kernel Clock Source Selection) */
  20260. #define RCC_CCIPR3_SPI3SEL_0 (0x1UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000008 */
  20261. #define RCC_CCIPR3_SPI3SEL_1 (0x2UL << RCC_CCIPR3_SPI3SEL_Pos) /*!< 0x00000010 */
  20262. #define RCC_CCIPR3_I2C3SEL_Pos (6U)
  20263. #define RCC_CCIPR3_I2C3SEL_Msk (0x3UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x00000300 */
  20264. #define RCC_CCIPR3_I2C3SEL RCC_CCIPR3_I2C3SEL_Msk /*!< I2C3SEL[1:0]: bits (I2C3 Kernel Clock Source Selection) */
  20265. #define RCC_CCIPR3_I2C3SEL_0 (0x1UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x00000100 */
  20266. #define RCC_CCIPR3_I2C3SEL_1 (0x2UL << RCC_CCIPR3_I2C3SEL_Pos) /*!< 0x00000200 */
  20267. #define RCC_CCIPR3_LPTIM34SEL_Pos (8U)
  20268. #define RCC_CCIPR3_LPTIM34SEL_Msk (0x3UL << RCC_CCIPR3_LPTIM34SEL_Pos) /*!< 0x0000E000 */
  20269. #define RCC_CCIPR3_LPTIM34SEL RCC_CCIPR3_LPTIM34SEL_Msk /*!< LPTIM34SEL[1:0]: bits (LPTIM3 and LPTIM4 Kernel Clock Source Selection) */
  20270. #define RCC_CCIPR3_LPTIM34SEL_0 (0x1UL << RCC_CCIPR3_LPTIM34SEL_Pos) /*!< 0x00002000 */
  20271. #define RCC_CCIPR3_LPTIM34SEL_1 (0x2UL << RCC_CCIPR3_LPTIM34SEL_Pos) /*!< 0x00004000 */
  20272. #define RCC_CCIPR3_LPTIM1SEL_Pos (10U)
  20273. #define RCC_CCIPR3_LPTIM1SEL_Msk (0x3UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x0000E000 */
  20274. #define RCC_CCIPR3_LPTIM1SEL RCC_CCIPR3_LPTIM1SEL_Msk /*!< LPTIM1SEL[1:0]: bits (LPTIM1 Kernel Clock Source Selection) */
  20275. #define RCC_CCIPR3_LPTIM1SEL_0 (0x1UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x00002000 */
  20276. #define RCC_CCIPR3_LPTIM1SEL_1 (0x2UL << RCC_CCIPR3_LPTIM1SEL_Pos) /*!< 0x00004000 */
  20277. #define RCC_CCIPR3_ADCDACSEL_Pos (12U)
  20278. #define RCC_CCIPR3_ADCDACSEL_Msk (0x7UL << RCC_CCIPR3_ADCDACSEL_Pos) /*!< 0x00030000 */
  20279. #define RCC_CCIPR3_ADCDACSEL RCC_CCIPR3_ADCDACSEL_Msk /*!< ADCDACSEL[2:0]: bits (ADC1, ADC4 and DAC1 Kernel Clock Source Selection) */
  20280. #define RCC_CCIPR3_ADCDACSEL_0 (0x1UL << RCC_CCIPR3_ADCDACSEL_Pos) /*!< 0x00010000 */
  20281. #define RCC_CCIPR3_ADCDACSEL_1 (0x2UL << RCC_CCIPR3_ADCDACSEL_Pos) /*!< 0x00020000 */
  20282. #define RCC_CCIPR3_ADCDACSEL_2 (0x4UL << RCC_CCIPR3_ADCDACSEL_Pos) /*!< 0x00040000 */
  20283. #define RCC_CCIPR3_DAC1SEL_Pos (15U)
  20284. #define RCC_CCIPR3_DAC1SEL_Msk (0x1UL << RCC_CCIPR3_DAC1SEL_Pos) /*!< 0x00300000 */
  20285. #define RCC_CCIPR3_DAC1SEL RCC_CCIPR3_DAC1SEL_Msk /*!< DAC1 Sample & Hold Clock Source Selection */
  20286. #define RCC_CCIPR3_ADF1SEL_Pos (16U)
  20287. #define RCC_CCIPR3_ADF1SEL_Msk (0x7UL << RCC_CCIPR3_ADF1SEL_Pos) /*!< 0x00070000 */
  20288. #define RCC_CCIPR3_ADF1SEL RCC_CCIPR3_ADF1SEL_Msk /*!< ADF1SEL[2:0]: bits (ADF1 Kernel Clock Source Selection) */
  20289. #define RCC_CCIPR3_ADF1SEL_0 (0x1UL << RCC_CCIPR3_ADF1SEL_Pos) /*!< 0x00010000 */
  20290. #define RCC_CCIPR3_ADF1SEL_1 (0x2UL << RCC_CCIPR3_ADF1SEL_Pos) /*!< 0x00020000 */
  20291. #define RCC_CCIPR3_ADF1SEL_2 (0x4UL << RCC_CCIPR3_ADF1SEL_Pos) /*!< 0x00040000 */
  20292. /******************** Bit definition for RCC_BDCR register ******************/
  20293. #define RCC_BDCR_LSEON_Pos (0U)
  20294. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  20295. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< LSE Oscillator Enable */
  20296. #define RCC_BDCR_LSERDY_Pos (1U)
  20297. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  20298. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< LSE Oscillator Ready */
  20299. #define RCC_BDCR_LSEBYP_Pos (2U)
  20300. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  20301. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< LSE Oscillator Bypass */
  20302. #define RCC_BDCR_LSEDRV_Pos (3U)
  20303. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  20304. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0]: bits (LSE Oscillator Drive Capability) */
  20305. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  20306. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  20307. #define RCC_BDCR_LSECSSON_Pos (5U)
  20308. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  20309. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk /*!< CSS on LSE Enable */
  20310. #define RCC_BDCR_LSECSSD_Pos (6U)
  20311. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  20312. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk /*!< CSS on LSE failure Detection */
  20313. #define RCC_BDCR_LSESYSEN_Pos (7U)
  20314. #define RCC_BDCR_LSESYSEN_Msk (0x1UL << RCC_BDCR_LSESYSEN_Pos) /*!< 0x00000080 */
  20315. #define RCC_BDCR_LSESYSEN RCC_BDCR_LSESYSEN_Msk /*!< LSE System Clock (LSESYS) Enable */
  20316. #define RCC_BDCR_RTCSEL_Pos (8U)
  20317. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  20318. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0]: bits (RTC Clock Source Selection) */
  20319. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  20320. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  20321. #define RCC_BDCR_LSESYSRDY_Pos (11U)
  20322. #define RCC_BDCR_LSESYSRDY_Msk (0x1UL << RCC_BDCR_LSESYSRDY_Pos) /*!< 0x00000800 */
  20323. #define RCC_BDCR_LSESYSRDY RCC_BDCR_LSESYSRDY_Msk /*!< LSE System Clock (LSESYS) Ready */
  20324. #define RCC_BDCR_LSEGFON_Pos (12U)
  20325. #define RCC_BDCR_LSEGFON_Msk (0x1UL << RCC_BDCR_LSEGFON_Pos) /*!< 0x00001000 */
  20326. #define RCC_BDCR_LSEGFON RCC_BDCR_LSEGFON_Msk /*!< LSE Clock Glitch Filter Enable */
  20327. #define RCC_BDCR_RTCEN_Pos (15U)
  20328. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  20329. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC Clock Enable */
  20330. #define RCC_BDCR_BDRST_Pos (16U)
  20331. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  20332. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup Domain Software Reset */
  20333. #define RCC_BDCR_LSCOEN_Pos (24U)
  20334. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  20335. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk /*!< Low-speed Clock Output (LSCO) Enable */
  20336. #define RCC_BDCR_LSCOSEL_Pos (25U)
  20337. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  20338. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk /*!< Low-speed Clock Output Selection */
  20339. #define RCC_BDCR_LSION_Pos (26U)
  20340. #define RCC_BDCR_LSION_Msk (0x1UL << RCC_BDCR_LSION_Pos) /*!< 0x00010000 */
  20341. #define RCC_BDCR_LSION RCC_BDCR_LSION_Msk /*!< LSI Oscillator Enable */
  20342. #define RCC_BDCR_LSIRDY_Pos (27U)
  20343. #define RCC_BDCR_LSIRDY_Msk (0x1UL << RCC_BDCR_LSIRDY_Pos) /*!< 0x01000000 */
  20344. #define RCC_BDCR_LSIRDY RCC_BDCR_LSIRDY_Msk /*!< LSI Oscillator Ready */
  20345. #define RCC_BDCR_LSIPREDIV_Pos (28U)
  20346. #define RCC_BDCR_LSIPREDIV_Msk (0x1UL << RCC_BDCR_LSIPREDIV_Pos) /*!< 0x02000000 */
  20347. #define RCC_BDCR_LSIPREDIV RCC_BDCR_LSIPREDIV_Msk /*!< Low-speed Clock Divider Configuration */
  20348. /******************** Bit definition for RCC_CSR register *******************/
  20349. #define RCC_CSR_MSIKSRANGE_Pos (8U)
  20350. #define RCC_CSR_MSIKSRANGE_Msk (0xFUL << RCC_CSR_MSIKSRANGE_Pos) /*!< 0x00000F00 */
  20351. #define RCC_CSR_MSIKSRANGE RCC_CSR_MSIKSRANGE_Msk /*!< MSIKSRANGE[3:0]:bits (MSIK Range After Standby Mode) */
  20352. #define RCC_CSR_MSIKSRANGE_0 (0x1UL << RCC_CSR_MSIKSRANGE_Pos) /*!< 0x00000100 */
  20353. #define RCC_CSR_MSIKSRANGE_1 (0x2UL << RCC_CSR_MSIKSRANGE_Pos) /*!< 0x00000200 */
  20354. #define RCC_CSR_MSIKSRANGE_2 (0x4UL << RCC_CSR_MSIKSRANGE_Pos) /*!< 0x00000400 */
  20355. #define RCC_CSR_MSIKSRANGE_3 (0x8UL << RCC_CSR_MSIKSRANGE_Pos) /*!< 0x00000800 */
  20356. #define RCC_CSR_MSISSRANGE_Pos (12U)
  20357. #define RCC_CSR_MSISSRANGE_Msk (0xFUL << RCC_CSR_MSISSRANGE_Pos) /*!< 0x0000F000 */
  20358. #define RCC_CSR_MSISSRANGE RCC_CSR_MSISSRANGE_Msk /*!< MSISSRANGE[3:0]:bits (MSIS Range After Standby Mode) */
  20359. #define RCC_CSR_MSISSRANGE_0 (0x1UL << RCC_CSR_MSISSRANGE_Pos) /*!< 0x00001000 */
  20360. #define RCC_CSR_MSISSRANGE_1 (0x2UL << RCC_CSR_MSISSRANGE_Pos) /*!< 0x00002000 */
  20361. #define RCC_CSR_MSISSRANGE_2 (0x4UL << RCC_CSR_MSISSRANGE_Pos) /*!< 0x00004000 */
  20362. #define RCC_CSR_MSISSRANGE_3 (0x8UL << RCC_CSR_MSISSRANGE_Pos) /*!< 0x00008000 */
  20363. #define RCC_CSR_RMVF_Pos (23U)
  20364. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  20365. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove Reset Flag */
  20366. #define RCC_CSR_OBLRSTF_Pos (25U)
  20367. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  20368. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< Option Byte Loader Reset Flag */
  20369. #define RCC_CSR_PINRSTF_Pos (26U)
  20370. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  20371. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< NRST Pin Reset Flag */
  20372. #define RCC_CSR_BORRSTF_Pos (27U)
  20373. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
  20374. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk /*!< BOR Flag */
  20375. #define RCC_CSR_SFTRSTF_Pos (28U)
  20376. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  20377. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset Flag */
  20378. #define RCC_CSR_IWDGRSTF_Pos (29U)
  20379. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  20380. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog Reset Flag */
  20381. #define RCC_CSR_WWDGRSTF_Pos (30U)
  20382. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  20383. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window Watchdog Reset Flag */
  20384. #define RCC_CSR_LPWRRSTF_Pos (31U)
  20385. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  20386. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-power Reset Flag */
  20387. /******************** Bit definition for RCC_SECCFGR register **************/
  20388. #define RCC_SECCFGR_HSISEC_Pos (0U)
  20389. #define RCC_SECCFGR_HSISEC_Msk (0x1UL << RCC_SECCFGR_HSISEC_Pos) /*!< 0x00000001 */
  20390. #define RCC_SECCFGR_HSISEC RCC_SECCFGR_HSISEC_Msk /*!< HSI Clock Configuration and Status Bits Security */
  20391. #define RCC_SECCFGR_HSESEC_Pos (1U)
  20392. #define RCC_SECCFGR_HSESEC_Msk (0x1UL << RCC_SECCFGR_HSESEC_Pos) /*!< 0x00000002 */
  20393. #define RCC_SECCFGR_HSESEC RCC_SECCFGR_HSESEC_Msk /*!< HSE Clock Configuration Bits, Status Bits and HSE_CSS Security */
  20394. #define RCC_SECCFGR_MSISEC_Pos (2U)
  20395. #define RCC_SECCFGR_MSISEC_Msk (0x1UL << RCC_SECCFGR_MSISEC_Pos) /*!< 0x00000004 */
  20396. #define RCC_SECCFGR_MSISEC RCC_SECCFGR_MSISEC_Msk /*!< MSI Clock Configuration and Status Bits Security */
  20397. #define RCC_SECCFGR_LSISEC_Pos (3U)
  20398. #define RCC_SECCFGR_LSISEC_Msk (0x1UL << RCC_SECCFGR_LSISEC_Pos) /*!< 0x00000008 */
  20399. #define RCC_SECCFGR_LSISEC RCC_SECCFGR_LSISEC_Msk /*!< LSI Clock Configuration and Status Bits Security */
  20400. #define RCC_SECCFGR_LSESEC_Pos (4U)
  20401. #define RCC_SECCFGR_LSESEC_Msk (0x1UL << RCC_SECCFGR_LSESEC_Pos) /*!< 0x00000010 */
  20402. #define RCC_SECCFGR_LSESEC RCC_SECCFGR_LSESEC_Msk /*!< LSE Clock Configuration and Status Bits Security */
  20403. #define RCC_SECCFGR_SYSCLKSEC_Pos (5U)
  20404. #define RCC_SECCFGR_SYSCLKSEC_Msk (0x1UL << RCC_SECCFGR_SYSCLKSEC_Pos) /*!< 0x00000020 */
  20405. #define RCC_SECCFGR_SYSCLKSEC RCC_SECCFGR_SYSCLKSEC_Msk /*!< SYSCLK Clock Selection, STOPWUCK bit, Clock Output on MCO Configuration Security */
  20406. #define RCC_SECCFGR_PRESCSEC_Pos (6U)
  20407. #define RCC_SECCFGR_PRESCSEC_Msk (0x1UL << RCC_SECCFGR_PRESCSEC_Pos) /*!< 0x00000040 */
  20408. #define RCC_SECCFGR_PRESCSEC RCC_SECCFGR_PRESCSEC_Msk /*!< AHBx/APBx Prescaler Configuration Bits Security */
  20409. #define RCC_SECCFGR_PLL1SEC_Pos (7U)
  20410. #define RCC_SECCFGR_PLL1SEC_Msk (0x1UL << RCC_SECCFGR_PLL1SEC_Pos) /*!< 0x00000080 */
  20411. #define RCC_SECCFGR_PLL1SEC RCC_SECCFGR_PLL1SEC_Msk /*!< PLL1 Clock Configuration and Status Bits Security */
  20412. #define RCC_SECCFGR_PLL2SEC_Pos (8U)
  20413. #define RCC_SECCFGR_PLL2SEC_Msk (0x1UL << RCC_SECCFGR_PLL2SEC_Pos) /*!< 0x00000100 */
  20414. #define RCC_SECCFGR_PLL2SEC RCC_SECCFGR_PLL2SEC_Msk /*!< PLL2 Clock Configuration and Status Bits Security */
  20415. #define RCC_SECCFGR_PLL3SEC_Pos (9U)
  20416. #define RCC_SECCFGR_PLL3SEC_Msk (0x1UL << RCC_SECCFGR_PLL3SEC_Pos) /*!< 0x00000200 */
  20417. #define RCC_SECCFGR_PLL3SEC RCC_SECCFGR_PLL3SEC_Msk /*!< PLL3 Clock Configuration and Status Bits Security */
  20418. #define RCC_SECCFGR_ICLKSEC_Pos (10U)
  20419. #define RCC_SECCFGR_ICLKSEC_Msk (0x1UL << RCC_SECCFGR_ICLKSEC_Pos) /*!< 0x00000400 */
  20420. #define RCC_SECCFGR_ICLKSEC RCC_SECCFGR_ICLKSEC_Msk /*!< 48 MHz Clock Source Selection Security */
  20421. #define RCC_SECCFGR_HSI48SEC_Pos (11U)
  20422. #define RCC_SECCFGR_HSI48SEC_Msk (0x1UL << RCC_SECCFGR_HSI48SEC_Pos) /*!< 0x00000800 */
  20423. #define RCC_SECCFGR_HSI48SEC RCC_SECCFGR_HSI48SEC_Msk /*!< HSI48 Clock Configuration and Status Bits Security */
  20424. #define RCC_SECCFGR_RMVFSEC_Pos (12U)
  20425. #define RCC_SECCFGR_RMVFSEC_Msk (0x1UL << RCC_SECCFGR_RMVFSEC_Pos) /*!< 0x00001000 */
  20426. #define RCC_SECCFGR_RMVFSEC RCC_SECCFGR_RMVFSEC_Msk /*!< Remove Reset Flag Security */
  20427. /******************** Bit definition for RCC_PRIVCFGR register **************/
  20428. #define RCC_PRIVCFGR_SPRIV_Pos (0U)
  20429. #define RCC_PRIVCFGR_SPRIV_Msk (0x1UL << RCC_PRIVCFGR_SPRIV_Pos) /*!< 0x00000001 */
  20430. #define RCC_PRIVCFGR_SPRIV RCC_PRIVCFGR_SPRIV_Msk /*!< RCC Secure Functions Privilege Configuration */
  20431. #define RCC_PRIVCFGR_NSPRIV_Pos (1U)
  20432. #define RCC_PRIVCFGR_NSPRIV_Msk (0x1UL << RCC_PRIVCFGR_NSPRIV_Pos) /*!< 0x00000002 */
  20433. #define RCC_PRIVCFGR_NSPRIV RCC_PRIVCFGR_NSPRIV_Msk /*!< RCC Non-Secure Functions Privilege Configuration */
  20434. /******************************************************************************/
  20435. /* */
  20436. /* Real-Time Clock (RTC) */
  20437. /* */
  20438. /******************************************************************************/
  20439. /******************** Bits definition for RTC_TR register *******************/
  20440. #define RTC_TR_SU_Pos (0U)
  20441. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  20442. #define RTC_TR_SU RTC_TR_SU_Msk
  20443. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  20444. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  20445. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  20446. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  20447. #define RTC_TR_ST_Pos (4U)
  20448. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  20449. #define RTC_TR_ST RTC_TR_ST_Msk
  20450. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  20451. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  20452. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  20453. #define RTC_TR_MNU_Pos (8U)
  20454. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  20455. #define RTC_TR_MNU RTC_TR_MNU_Msk
  20456. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  20457. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  20458. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  20459. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  20460. #define RTC_TR_MNT_Pos (12U)
  20461. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  20462. #define RTC_TR_MNT RTC_TR_MNT_Msk
  20463. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  20464. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  20465. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  20466. #define RTC_TR_HU_Pos (16U)
  20467. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  20468. #define RTC_TR_HU RTC_TR_HU_Msk
  20469. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  20470. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  20471. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  20472. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  20473. #define RTC_TR_HT_Pos (20U)
  20474. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  20475. #define RTC_TR_HT RTC_TR_HT_Msk
  20476. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  20477. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  20478. #define RTC_TR_PM_Pos (22U)
  20479. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  20480. #define RTC_TR_PM RTC_TR_PM_Msk
  20481. /******************** Bits definition for RTC_DR register *******************/
  20482. #define RTC_DR_DU_Pos (0U)
  20483. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  20484. #define RTC_DR_DU RTC_DR_DU_Msk
  20485. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  20486. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  20487. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  20488. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  20489. #define RTC_DR_DT_Pos (4U)
  20490. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  20491. #define RTC_DR_DT RTC_DR_DT_Msk
  20492. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  20493. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  20494. #define RTC_DR_MU_Pos (8U)
  20495. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  20496. #define RTC_DR_MU RTC_DR_MU_Msk
  20497. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  20498. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  20499. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  20500. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  20501. #define RTC_DR_MT_Pos (12U)
  20502. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  20503. #define RTC_DR_MT RTC_DR_MT_Msk
  20504. #define RTC_DR_WDU_Pos (13U)
  20505. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  20506. #define RTC_DR_WDU RTC_DR_WDU_Msk
  20507. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  20508. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  20509. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  20510. #define RTC_DR_YU_Pos (16U)
  20511. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  20512. #define RTC_DR_YU RTC_DR_YU_Msk
  20513. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  20514. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  20515. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  20516. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  20517. #define RTC_DR_YT_Pos (20U)
  20518. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  20519. #define RTC_DR_YT RTC_DR_YT_Msk
  20520. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  20521. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  20522. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  20523. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  20524. /******************** Bits definition for RTC_SSR register ******************/
  20525. #define RTC_SSR_SS_Pos (0U)
  20526. #define RTC_SSR_SS_Msk (0xFFFFFFFFUL << RTC_SSR_SS_Pos) /*!< 0xFFFFFFFF */
  20527. #define RTC_SSR_SS RTC_SSR_SS_Msk
  20528. /******************** Bits definition for RTC_ICSR register ******************/
  20529. #define RTC_ICSR_WUTWF_Pos (2U)
  20530. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  20531. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk
  20532. #define RTC_ICSR_SHPF_Pos (3U)
  20533. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  20534. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  20535. #define RTC_ICSR_INITS_Pos (4U)
  20536. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  20537. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  20538. #define RTC_ICSR_RSF_Pos (5U)
  20539. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  20540. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  20541. #define RTC_ICSR_INITF_Pos (6U)
  20542. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  20543. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  20544. #define RTC_ICSR_INIT_Pos (7U)
  20545. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  20546. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  20547. #define RTC_ICSR_BIN_Pos (8U)
  20548. #define RTC_ICSR_BIN_Msk (0x3UL << RTC_ICSR_BIN_Pos) /*!< 0x00000300 */
  20549. #define RTC_ICSR_BIN RTC_ICSR_BIN_Msk
  20550. #define RTC_ICSR_BIN_0 (0x1UL << RTC_ICSR_BIN_Pos) /*!< 0x00000100 */
  20551. #define RTC_ICSR_BIN_1 (0x2UL << RTC_ICSR_BIN_Pos) /*!< 0x00000200 */
  20552. #define RTC_ICSR_BCDU_Pos (10U)
  20553. #define RTC_ICSR_BCDU_Msk (0x7UL << RTC_ICSR_BCDU_Pos) /*!< 0x00001C00 */
  20554. #define RTC_ICSR_BCDU RTC_ICSR_BCDU_Msk
  20555. #define RTC_ICSR_BCDU_0 (0x1UL << RTC_ICSR_BCDU_Pos) /*!< 0x00000400 */
  20556. #define RTC_ICSR_BCDU_1 (0x2UL << RTC_ICSR_BCDU_Pos) /*!< 0x00000800 */
  20557. #define RTC_ICSR_BCDU_2 (0x4UL << RTC_ICSR_BCDU_Pos) /*!< 0x00001000 */
  20558. #define RTC_ICSR_RECALPF_Pos (16U)
  20559. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  20560. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  20561. /******************** Bits definition for RTC_PRER register *****************/
  20562. #define RTC_PRER_PREDIV_S_Pos (0U)
  20563. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  20564. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  20565. #define RTC_PRER_PREDIV_A_Pos (16U)
  20566. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  20567. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  20568. /******************** Bits definition for RTC_WUTR register *****************/
  20569. #define RTC_WUTR_WUT_Pos (0U)
  20570. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  20571. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  20572. #define RTC_WUTR_WUTOCLR_Pos (16U)
  20573. #define RTC_WUTR_WUTOCLR_Msk (0xFFFFUL << RTC_WUTR_WUTOCLR_Pos) /*!< 0x0000FFFF */
  20574. #define RTC_WUTR_WUTOCLR RTC_WUTR_WUTOCLR_Msk
  20575. /******************** Bits definition for RTC_CR register *******************/
  20576. #define RTC_CR_WUCKSEL_Pos (0U)
  20577. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  20578. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  20579. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  20580. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  20581. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  20582. #define RTC_CR_TSEDGE_Pos (3U)
  20583. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  20584. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  20585. #define RTC_CR_REFCKON_Pos (4U)
  20586. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  20587. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  20588. #define RTC_CR_BYPSHAD_Pos (5U)
  20589. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  20590. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  20591. #define RTC_CR_FMT_Pos (6U)
  20592. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  20593. #define RTC_CR_FMT RTC_CR_FMT_Msk
  20594. #define RTC_CR_SSRUIE_Pos (7U)
  20595. #define RTC_CR_SSRUIE_Msk (0x1UL << RTC_CR_SSRUIE_Pos) /*!< 0x00000080 */
  20596. #define RTC_CR_SSRUIE RTC_CR_SSRUIE_Msk
  20597. #define RTC_CR_ALRAE_Pos (8U)
  20598. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  20599. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  20600. #define RTC_CR_ALRBE_Pos (9U)
  20601. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  20602. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  20603. #define RTC_CR_WUTE_Pos (10U)
  20604. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  20605. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  20606. #define RTC_CR_TSE_Pos (11U)
  20607. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  20608. #define RTC_CR_TSE RTC_CR_TSE_Msk
  20609. #define RTC_CR_ALRAIE_Pos (12U)
  20610. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  20611. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  20612. #define RTC_CR_ALRBIE_Pos (13U)
  20613. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  20614. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  20615. #define RTC_CR_WUTIE_Pos (14U)
  20616. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  20617. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  20618. #define RTC_CR_TSIE_Pos (15U)
  20619. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  20620. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  20621. #define RTC_CR_ADD1H_Pos (16U)
  20622. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  20623. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  20624. #define RTC_CR_SUB1H_Pos (17U)
  20625. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  20626. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  20627. #define RTC_CR_BKP_Pos (18U)
  20628. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  20629. #define RTC_CR_BKP RTC_CR_BKP_Msk
  20630. #define RTC_CR_COSEL_Pos (19U)
  20631. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  20632. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  20633. #define RTC_CR_POL_Pos (20U)
  20634. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  20635. #define RTC_CR_POL RTC_CR_POL_Msk
  20636. #define RTC_CR_OSEL_Pos (21U)
  20637. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  20638. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  20639. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  20640. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  20641. #define RTC_CR_COE_Pos (23U)
  20642. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  20643. #define RTC_CR_COE RTC_CR_COE_Msk
  20644. #define RTC_CR_ITSE_Pos (24U)
  20645. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  20646. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!<Timestamp on internal event enable */
  20647. #define RTC_CR_TAMPTS_Pos (25U)
  20648. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  20649. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!<Activate timestamp on tamper detection event */
  20650. #define RTC_CR_TAMPOE_Pos (26U)
  20651. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  20652. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!<Tamper detection output enable on TAMPALARM */
  20653. #define RTC_CR_ALRAFCLR_Pos (27U)
  20654. #define RTC_CR_ALRAFCLR_Msk (0x1UL << RTC_CR_ALRAFCLR_Pos) /*!< 0x8000000 */
  20655. #define RTC_CR_ALRAFCLR RTC_CR_ALRAFCLR_Msk /*!<Alarm A mask */
  20656. #define RTC_CR_ALRBFCLR_Pos (28U)
  20657. #define RTC_CR_ALRBFCLR_Msk (0x1UL << RTC_CR_ALRBFCLR_Pos) /*!< 0x10000000 */
  20658. #define RTC_CR_ALRBFCLR RTC_CR_ALRBFCLR_Msk /*!<Alarm B mask */
  20659. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  20660. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  20661. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!<TAMPALARM output pull-up config */
  20662. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  20663. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  20664. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!<TAMPALARM output type */
  20665. #define RTC_CR_OUT2EN_Pos (31U)
  20666. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  20667. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!<RTC_OUT2 output enable */
  20668. /******************** Bits definition for RTC_PRIVCFGR register *****************/
  20669. #define RTC_PRIVCFGR_ALRAPRIV_Pos (0U)
  20670. #define RTC_PRIVCFGR_ALRAPRIV_Msk (0x1UL << RTC_PRIVCFGR_ALRAPRIV_Pos) /*!< 0x00000001 */
  20671. #define RTC_PRIVCFGR_ALRAPRIV RTC_PRIVCFGR_ALRAPRIV_Msk
  20672. #define RTC_PRIVCFGR_ALRBPRIV_Pos (1U)
  20673. #define RTC_PRIVCFGR_ALRBPRIV_Msk (0x1UL << RTC_PRIVCFGR_ALRBPRIV_Pos) /*!< 0x00000002 */
  20674. #define RTC_PRIVCFGR_ALRBPRIV RTC_PRIVCFGR_ALRBPRIV_Msk
  20675. #define RTC_PRIVCFGR_WUTPRIV_Pos (2U)
  20676. #define RTC_PRIVCFGR_WUTPRIV_Msk (0x1UL << RTC_PRIVCFGR_WUTPRIV_Pos) /*!< 0x00000004 */
  20677. #define RTC_PRIVCFGR_WUTPRIV RTC_PRIVCFGR_WUTPRIV_Msk
  20678. #define RTC_PRIVCFGR_TSPRIV_Pos (3U)
  20679. #define RTC_PRIVCFGR_TSPRIV_Msk (0x1UL << RTC_PRIVCFGR_TSPRIV_Pos) /*!< 0x00000008 */
  20680. #define RTC_PRIVCFGR_TSPRIV RTC_PRIVCFGR_TSPRIV_Msk
  20681. #define RTC_PRIVCFGR_CALPRIV_Pos (13U)
  20682. #define RTC_PRIVCFGR_CALPRIV_Msk (0x1UL << RTC_PRIVCFGR_CALPRIV_Pos) /*!< 0x00002000 */
  20683. #define RTC_PRIVCFGR_CALPRIV RTC_PRIVCFGR_CALPRIV_Msk
  20684. #define RTC_PRIVCFGR_INITPRIV_Pos (14U)
  20685. #define RTC_PRIVCFGR_INITPRIV_Msk (0x1UL << RTC_PRIVCFGR_INITPRIV_Pos) /*!< 0x00004000 */
  20686. #define RTC_PRIVCFGR_INITPRIV RTC_PRIVCFGR_INITPRIV_Msk
  20687. #define RTC_PRIVCFGR_PRIV_Pos (15U)
  20688. #define RTC_PRIVCFGR_PRIV_Msk (0x1UL << RTC_PRIVCFGR_PRIV_Pos) /*!< 0x00008000 */
  20689. #define RTC_PRIVCFGR_PRIV RTC_PRIVCFGR_PRIV_Msk
  20690. /******************** Bits definition for RTC_SECCFGR register ******************/
  20691. #define RTC_SECCFGR_ALRASEC_Pos (0U)
  20692. #define RTC_SECCFGR_ALRASEC_Msk (0x1UL << RTC_SECCFGR_ALRASEC_Pos) /*!< 0x00000001 */
  20693. #define RTC_SECCFGR_ALRASEC RTC_SECCFGR_ALRASEC_Msk
  20694. #define RTC_SECCFGR_ALRBSEC_Pos (1U)
  20695. #define RTC_SECCFGR_ALRBSEC_Msk (0x1UL << RTC_SECCFGR_ALRBSEC_Pos) /*!< 0x00000002 */
  20696. #define RTC_SECCFGR_ALRBSEC RTC_SECCFGR_ALRBSEC_Msk
  20697. #define RTC_SECCFGR_WUTSEC_Pos (2U)
  20698. #define RTC_SECCFGR_WUTSEC_Msk (0x1UL << RTC_SECCFGR_WUTSEC_Pos) /*!< 0x00000004 */
  20699. #define RTC_SECCFGR_WUTSEC RTC_SECCFGR_WUTSEC_Msk
  20700. #define RTC_SECCFGR_TSSEC_Pos (3U)
  20701. #define RTC_SECCFGR_TSSEC_Msk (0x1UL << RTC_SECCFGR_TSSEC_Pos) /*!< 0x00000008 */
  20702. #define RTC_SECCFGR_TSSEC RTC_SECCFGR_TSSEC_Msk
  20703. #define RTC_SECCFGR_CALSEC_Pos (13U)
  20704. #define RTC_SECCFGR_CALSEC_Msk (0x1UL << RTC_SECCFGR_CALSEC_Pos) /*!< 0x00002000 */
  20705. #define RTC_SECCFGR_CALSEC RTC_SECCFGR_CALSEC_Msk
  20706. #define RTC_SECCFGR_INITSEC_Pos (14U)
  20707. #define RTC_SECCFGR_INITSEC_Msk (0x1UL << RTC_SECCFGR_INITSEC_Pos) /*!< 0x00004000 */
  20708. #define RTC_SECCFGR_INITSEC RTC_SECCFGR_INITSEC_Msk
  20709. #define RTC_SECCFGR_SEC_Pos (15U)
  20710. #define RTC_SECCFGR_SEC_Msk (0x1UL << RTC_SECCFGR_SEC_Pos) /*!< 0x00008000 */
  20711. #define RTC_SECCFGR_SEC RTC_SECCFGR_SEC_Msk
  20712. /******************** Bits definition for RTC_WPR register ******************/
  20713. #define RTC_WPR_KEY_Pos (0U)
  20714. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  20715. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  20716. /******************** Bits definition for RTC_CALR register *****************/
  20717. #define RTC_CALR_CALM_Pos (0U)
  20718. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  20719. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  20720. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  20721. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  20722. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  20723. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  20724. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  20725. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  20726. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  20727. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  20728. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  20729. #define RTC_CALR_LPCAL_Pos (12U)
  20730. #define RTC_CALR_LPCAL_Msk (0x1UL << RTC_CALR_LPCAL_Pos) /*!< 0x00001000 */
  20731. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  20732. #define RTC_CALR_CALW16_Pos (13U)
  20733. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  20734. #define RTC_CALR_LPCAL RTC_CALR_LPCAL_Msk
  20735. #define RTC_CALR_CALW8_Pos (14U)
  20736. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  20737. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  20738. #define RTC_CALR_CALP_Pos (15U)
  20739. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  20740. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  20741. /******************** Bits definition for RTC_SHIFTR register ***************/
  20742. #define RTC_SHIFTR_SUBFS_Pos (0U)
  20743. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  20744. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  20745. #define RTC_SHIFTR_ADD1S_Pos (31U)
  20746. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  20747. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  20748. /******************** Bits definition for RTC_TSTR register *****************/
  20749. #define RTC_TSTR_SU_Pos (0U)
  20750. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  20751. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  20752. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  20753. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  20754. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  20755. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  20756. #define RTC_TSTR_ST_Pos (4U)
  20757. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  20758. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  20759. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  20760. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  20761. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  20762. #define RTC_TSTR_MNU_Pos (8U)
  20763. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  20764. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  20765. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  20766. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  20767. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  20768. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  20769. #define RTC_TSTR_MNT_Pos (12U)
  20770. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  20771. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  20772. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  20773. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  20774. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  20775. #define RTC_TSTR_HU_Pos (16U)
  20776. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  20777. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  20778. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  20779. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  20780. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  20781. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  20782. #define RTC_TSTR_HT_Pos (20U)
  20783. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  20784. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  20785. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  20786. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  20787. #define RTC_TSTR_PM_Pos (22U)
  20788. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  20789. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  20790. /******************** Bits definition for RTC_TSDR register *****************/
  20791. #define RTC_TSDR_DU_Pos (0U)
  20792. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  20793. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  20794. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  20795. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  20796. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  20797. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  20798. #define RTC_TSDR_DT_Pos (4U)
  20799. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  20800. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  20801. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  20802. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  20803. #define RTC_TSDR_MU_Pos (8U)
  20804. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  20805. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  20806. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  20807. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  20808. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  20809. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  20810. #define RTC_TSDR_MT_Pos (12U)
  20811. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  20812. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  20813. #define RTC_TSDR_WDU_Pos (13U)
  20814. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  20815. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  20816. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  20817. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  20818. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  20819. /******************** Bits definition for RTC_TSSSR register ****************/
  20820. #define RTC_TSSSR_SS_Pos (0U)
  20821. #define RTC_TSSSR_SS_Msk (0xFFFFFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0xFFFFFFFF */
  20822. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< rtc timestamp sub second > */
  20823. /******************** Bits definition for RTC_ALRMAR register ***************/
  20824. #define RTC_ALRMAR_SU_Pos (0U)
  20825. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  20826. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  20827. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  20828. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  20829. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  20830. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  20831. #define RTC_ALRMAR_ST_Pos (4U)
  20832. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  20833. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  20834. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  20835. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  20836. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  20837. #define RTC_ALRMAR_MSK1_Pos (7U)
  20838. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  20839. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  20840. #define RTC_ALRMAR_MNU_Pos (8U)
  20841. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  20842. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  20843. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  20844. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  20845. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  20846. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  20847. #define RTC_ALRMAR_MNT_Pos (12U)
  20848. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  20849. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  20850. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  20851. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  20852. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  20853. #define RTC_ALRMAR_MSK2_Pos (15U)
  20854. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  20855. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  20856. #define RTC_ALRMAR_HU_Pos (16U)
  20857. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  20858. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  20859. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  20860. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  20861. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  20862. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  20863. #define RTC_ALRMAR_HT_Pos (20U)
  20864. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  20865. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  20866. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  20867. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  20868. #define RTC_ALRMAR_PM_Pos (22U)
  20869. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  20870. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  20871. #define RTC_ALRMAR_MSK3_Pos (23U)
  20872. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  20873. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  20874. #define RTC_ALRMAR_DU_Pos (24U)
  20875. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  20876. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  20877. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  20878. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  20879. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  20880. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  20881. #define RTC_ALRMAR_DT_Pos (28U)
  20882. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  20883. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  20884. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  20885. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  20886. #define RTC_ALRMAR_WDSEL_Pos (30U)
  20887. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  20888. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  20889. #define RTC_ALRMAR_MSK4_Pos (31U)
  20890. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  20891. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  20892. /******************** Bits definition for RTC_ALRMASSR register *************/
  20893. #define RTC_ALRMASSR_SS_Pos (0U)
  20894. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  20895. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  20896. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  20897. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  20898. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  20899. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  20900. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  20901. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  20902. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  20903. #define RTC_ALRMASSR_SSCLR_Pos (31U)
  20904. #define RTC_ALRMASSR_SSCLR_Msk (0x1UL << RTC_ALRMASSR_SSCLR_Pos) /*!< 0x80000000 */
  20905. #define RTC_ALRMASSR_SSCLR RTC_ALRMASSR_SSCLR_Msk
  20906. /******************** Bits definition for RTC_ALRMBR register ***************/
  20907. #define RTC_ALRMBR_SU_Pos (0U)
  20908. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  20909. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  20910. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  20911. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  20912. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  20913. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  20914. #define RTC_ALRMBR_ST_Pos (4U)
  20915. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  20916. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  20917. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  20918. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  20919. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  20920. #define RTC_ALRMBR_MSK1_Pos (7U)
  20921. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  20922. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  20923. #define RTC_ALRMBR_MNU_Pos (8U)
  20924. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  20925. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  20926. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  20927. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  20928. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  20929. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  20930. #define RTC_ALRMBR_MNT_Pos (12U)
  20931. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  20932. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  20933. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  20934. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  20935. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  20936. #define RTC_ALRMBR_MSK2_Pos (15U)
  20937. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  20938. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  20939. #define RTC_ALRMBR_HU_Pos (16U)
  20940. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  20941. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  20942. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  20943. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  20944. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  20945. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  20946. #define RTC_ALRMBR_HT_Pos (20U)
  20947. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  20948. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  20949. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  20950. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  20951. #define RTC_ALRMBR_PM_Pos (22U)
  20952. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  20953. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  20954. #define RTC_ALRMBR_MSK3_Pos (23U)
  20955. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  20956. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  20957. #define RTC_ALRMBR_DU_Pos (24U)
  20958. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  20959. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  20960. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  20961. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  20962. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  20963. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  20964. #define RTC_ALRMBR_DT_Pos (28U)
  20965. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  20966. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  20967. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  20968. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  20969. #define RTC_ALRMBR_WDSEL_Pos (30U)
  20970. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  20971. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  20972. #define RTC_ALRMBR_MSK4_Pos (31U)
  20973. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  20974. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  20975. /******************** Bits definition for RTC_ALRMBSSR register *************/
  20976. #define RTC_ALRMBSSR_SS_Pos (0U)
  20977. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  20978. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  20979. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  20980. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  20981. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  20982. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  20983. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  20984. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  20985. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  20986. #define RTC_ALRMBSSR_SSCLR_Pos (31U)
  20987. #define RTC_ALRMBSSR_SSCLR_Msk (0x1UL << RTC_ALRMBSSR_SSCLR_Pos) /*!< 0x80000000 */
  20988. #define RTC_ALRMBSSR_SSCLR RTC_ALRMBSSR_SSCLR_Msk
  20989. /******************** Bits definition for RTC_SR register *******************/
  20990. #define RTC_SR_ALRAF_Pos (0U)
  20991. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  20992. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  20993. #define RTC_SR_ALRBF_Pos (1U)
  20994. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  20995. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  20996. #define RTC_SR_WUTF_Pos (2U)
  20997. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  20998. #define RTC_SR_WUTF RTC_SR_WUTF_Msk
  20999. #define RTC_SR_TSF_Pos (3U)
  21000. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  21001. #define RTC_SR_TSF RTC_SR_TSF_Msk
  21002. #define RTC_SR_TSOVF_Pos (4U)
  21003. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  21004. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk
  21005. #define RTC_SR_ITSF_Pos (5U)
  21006. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  21007. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  21008. #define RTC_SR_SSRUF_Pos (6U)
  21009. #define RTC_SR_SSRUF_Msk (0x1UL << RTC_SR_SSRUF_Pos) /*!< 0x00000040 */
  21010. #define RTC_SR_SSRUF RTC_SR_SSRUF_Msk
  21011. /******************** Bits definition for RTC_MISR register *****************/
  21012. #define RTC_MISR_ALRAMF_Pos (0U)
  21013. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  21014. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  21015. #define RTC_MISR_ALRBMF_Pos (1U)
  21016. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  21017. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  21018. #define RTC_MISR_WUTMF_Pos (2U)
  21019. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  21020. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk
  21021. #define RTC_MISR_TSMF_Pos (3U)
  21022. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  21023. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk
  21024. #define RTC_MISR_TSOVMF_Pos (4U)
  21025. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  21026. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk
  21027. #define RTC_MISR_ITSMF_Pos (5U)
  21028. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  21029. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  21030. #define RTC_MISR_SSRUMF_Pos (6U)
  21031. #define RTC_MISR_SSRUMF_Msk (0x1UL << RTC_MISR_SSRUMF_Pos) /*!< 0x00000040 */
  21032. #define RTC_MISR_SSRUMF RTC_MISR_SSRUMF_Msk
  21033. /******************** Bits definition for RTC_SMISR register *****************/
  21034. #define RTC_SMISR_ALRAMF_Pos (0U)
  21035. #define RTC_SMISR_ALRAMF_Msk (0x1UL << RTC_SMISR_ALRAMF_Pos) /*!< 0x00000001 */
  21036. #define RTC_SMISR_ALRAMF RTC_SMISR_ALRAMF_Msk
  21037. #define RTC_SMISR_ALRBMF_Pos (1U)
  21038. #define RTC_SMISR_ALRBMF_Msk (0x1UL << RTC_SMISR_ALRBMF_Pos) /*!< 0x00000002 */
  21039. #define RTC_SMISR_ALRBMF RTC_SMISR_ALRBMF_Msk
  21040. #define RTC_SMISR_WUTMF_Pos (2U)
  21041. #define RTC_SMISR_WUTMF_Msk (0x1UL << RTC_SMISR_WUTMF_Pos) /*!< 0x00000004 */
  21042. #define RTC_SMISR_WUTMF RTC_SMISR_WUTMF_Msk
  21043. #define RTC_SMISR_TSMF_Pos (3U)
  21044. #define RTC_SMISR_TSMF_Msk (0x1UL << RTC_SMISR_TSMF_Pos) /*!< 0x00000008 */
  21045. #define RTC_SMISR_TSMF RTC_SMISR_TSMF_Msk
  21046. #define RTC_SMISR_TSOVMF_Pos (4U)
  21047. #define RTC_SMISR_TSOVMF_Msk (0x1UL << RTC_SMISR_TSOVMF_Pos) /*!< 0x00000010 */
  21048. #define RTC_SMISR_TSOVMF RTC_SMISR_TSOVMF_Msk
  21049. #define RTC_SMISR_ITSMF_Pos (5U)
  21050. #define RTC_SMISR_ITSMF_Msk (0x1UL << RTC_SMISR_ITSMF_Pos) /*!< 0x00000020 */
  21051. #define RTC_SMISR_ITSMF RTC_SMISR_ITSMF_Msk
  21052. #define RTC_SMISR_SSRUMF_Pos (6U)
  21053. #define RTC_SMISR_SSRUMF_Msk (0x1UL << RTC_SMISR_SSRUMF_Pos) /*!< 0x00000040 */
  21054. #define RTC_SMISR_SSRUMF RTC_SMISR_SSRUMF_Msk
  21055. /******************** Bits definition for RTC_SCR register ******************/
  21056. #define RTC_SCR_CALRAF_Pos (0U)
  21057. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  21058. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  21059. #define RTC_SCR_CALRBF_Pos (1U)
  21060. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  21061. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  21062. #define RTC_SCR_CWUTF_Pos (2U)
  21063. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  21064. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk
  21065. #define RTC_SCR_CTSF_Pos (3U)
  21066. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  21067. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk
  21068. #define RTC_SCR_CTSOVF_Pos (4U)
  21069. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  21070. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk
  21071. #define RTC_SCR_CITSF_Pos (5U)
  21072. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  21073. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  21074. #define RTC_SCR_CSSRUF_Pos (6U)
  21075. #define RTC_SCR_CSSRUF_Msk (0x1UL << RTC_SCR_CSSRUF_Pos) /*!< 0x00000040 */
  21076. #define RTC_SCR_CSSRUF RTC_SCR_CSSRUF_Msk
  21077. /******************** Bits definition for RTC_ALRABINR register ******************/
  21078. #define RTC_ALRABINR_SS_Pos (0U)
  21079. #define RTC_ALRABINR_SS_Msk (0xFFFFFFFFUL << RTC_ALRABINR_SS_Pos) /*!< 0xFFFFFFFF */
  21080. #define RTC_ALRABINR_SS RTC_ALRABINR_SS_Msk
  21081. /******************** Bits definition for RTC_ALRBBINR register ******************/
  21082. #define RTC_ALRBBINR_SS_Pos (0U)
  21083. #define RTC_ALRBBINR_SS_Msk (0xFFFFFFFFUL << RTC_ALRBBINR_SS_Pos) /*!< 0xFFFFFFFF */
  21084. #define RTC_ALRBBINR_SS RTC_ALRBBINR_SS_Msk
  21085. /******************************************************************************/
  21086. /* */
  21087. /* Tamper and backup register (TAMP) */
  21088. /* */
  21089. /******************************************************************************/
  21090. /******************** Bits definition for TAMP_CR1 register *****************/
  21091. #define TAMP_CR1_TAMP1E_Pos (0U)
  21092. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  21093. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  21094. #define TAMP_CR1_TAMP2E_Pos (1U)
  21095. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  21096. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  21097. #define TAMP_CR1_TAMP3E_Pos (2U)
  21098. #define TAMP_CR1_TAMP3E_Msk (0x1UL << TAMP_CR1_TAMP3E_Pos) /*!< 0x00000004 */
  21099. #define TAMP_CR1_TAMP3E TAMP_CR1_TAMP3E_Msk
  21100. #define TAMP_CR1_TAMP4E_Pos (3U)
  21101. #define TAMP_CR1_TAMP4E_Msk (0x1UL << TAMP_CR1_TAMP4E_Pos) /*!< 0x00000008 */
  21102. #define TAMP_CR1_TAMP4E TAMP_CR1_TAMP4E_Msk
  21103. #define TAMP_CR1_TAMP5E_Pos (4U)
  21104. #define TAMP_CR1_TAMP5E_Msk (0x1UL << TAMP_CR1_TAMP5E_Pos) /*!< 0x00000010 */
  21105. #define TAMP_CR1_TAMP5E TAMP_CR1_TAMP5E_Msk
  21106. #define TAMP_CR1_TAMP6E_Pos (5U)
  21107. #define TAMP_CR1_TAMP6E_Msk (0x1UL << TAMP_CR1_TAMP6E_Pos) /*!< 0x00000020 */
  21108. #define TAMP_CR1_TAMP6E TAMP_CR1_TAMP6E_Msk
  21109. #define TAMP_CR1_TAMP7E_Pos (6U)
  21110. #define TAMP_CR1_TAMP7E_Msk (0x1UL << TAMP_CR1_TAMP7E_Pos) /*!< 0x00000040 */
  21111. #define TAMP_CR1_TAMP7E TAMP_CR1_TAMP7E_Msk
  21112. #define TAMP_CR1_TAMP8E_Pos (7U)
  21113. #define TAMP_CR1_TAMP8E_Msk (0x1UL << TAMP_CR1_TAMP8E_Pos) /*!< 0x00000080 */
  21114. #define TAMP_CR1_TAMP8E TAMP_CR1_TAMP8E_Msk
  21115. #define TAMP_CR1_ITAMP1E_Pos (16U)
  21116. #define TAMP_CR1_ITAMP1E_Msk (0x1UL << TAMP_CR1_ITAMP1E_Pos) /*!< 0x00010000 */
  21117. #define TAMP_CR1_ITAMP1E TAMP_CR1_ITAMP1E_Msk
  21118. #define TAMP_CR1_ITAMP2E_Pos (17U)
  21119. #define TAMP_CR1_ITAMP2E_Msk (0x1UL << TAMP_CR1_ITAMP2E_Pos) /*!< 0x00040000 */
  21120. #define TAMP_CR1_ITAMP2E TAMP_CR1_ITAMP2E_Msk
  21121. #define TAMP_CR1_ITAMP3E_Pos (18U)
  21122. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  21123. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  21124. #define TAMP_CR1_ITAMP5E_Pos (20U)
  21125. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  21126. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  21127. #define TAMP_CR1_ITAMP6E_Pos (21U)
  21128. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  21129. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  21130. #define TAMP_CR1_ITAMP7E_Pos (22U)
  21131. #define TAMP_CR1_ITAMP7E_Msk (0x1UL << TAMP_CR1_ITAMP7E_Pos) /*!< 0x00400000 */
  21132. #define TAMP_CR1_ITAMP7E TAMP_CR1_ITAMP7E_Msk
  21133. #define TAMP_CR1_ITAMP8E_Pos (23U)
  21134. #define TAMP_CR1_ITAMP8E_Msk (0x1UL << TAMP_CR1_ITAMP8E_Pos) /*!< 0x00800000 */
  21135. #define TAMP_CR1_ITAMP8E TAMP_CR1_ITAMP8E_Msk
  21136. #define TAMP_CR1_ITAMP9E_Pos (24U)
  21137. #define TAMP_CR1_ITAMP9E_Msk (0x1UL << TAMP_CR1_ITAMP9E_Pos) /*!< 0x01000000 */
  21138. #define TAMP_CR1_ITAMP9E TAMP_CR1_ITAMP9E_Msk
  21139. #define TAMP_CR1_ITAMP11E_Pos (26U)
  21140. #define TAMP_CR1_ITAMP11E_Msk (0x1UL << TAMP_CR1_ITAMP11E_Pos) /*!< 0x04000000 */
  21141. #define TAMP_CR1_ITAMP11E TAMP_CR1_ITAMP11E_Msk
  21142. #define TAMP_CR1_ITAMP12E_Pos (27U)
  21143. #define TAMP_CR1_ITAMP12E_Msk (0x1UL << TAMP_CR1_ITAMP12E_Pos) /*!< 0x04000000 */
  21144. #define TAMP_CR1_ITAMP12E TAMP_CR1_ITAMP12E_Msk
  21145. #define TAMP_CR1_ITAMP13E_Pos (28U)
  21146. #define TAMP_CR1_ITAMP13E_Msk (0x1UL << TAMP_CR1_ITAMP13E_Pos) /*!< 0x04000000 */
  21147. #define TAMP_CR1_ITAMP13E TAMP_CR1_ITAMP13E_Msk
  21148. /******************** Bits definition for TAMP_CR2 register *****************/
  21149. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  21150. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  21151. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  21152. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  21153. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  21154. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  21155. #define TAMP_CR2_TAMP3NOERASE_Pos (2U)
  21156. #define TAMP_CR2_TAMP3NOERASE_Msk (0x1UL << TAMP_CR2_TAMP3NOERASE_Pos) /*!< 0x00000004 */
  21157. #define TAMP_CR2_TAMP3NOERASE TAMP_CR2_TAMP3NOERASE_Msk
  21158. #define TAMP_CR2_TAMP4NOERASE_Pos (3U)
  21159. #define TAMP_CR2_TAMP4NOERASE_Msk (0x1UL << TAMP_CR2_TAMP4NOERASE_Pos) /*!< 0x00000008 */
  21160. #define TAMP_CR2_TAMP4NOERASE TAMP_CR2_TAMP4NOERASE_Msk
  21161. #define TAMP_CR2_TAMP5NOERASE_Pos (4U)
  21162. #define TAMP_CR2_TAMP5NOERASE_Msk (0x1UL << TAMP_CR2_TAMP5NOERASE_Pos) /*!< 0x00000010 */
  21163. #define TAMP_CR2_TAMP5NOERASE TAMP_CR2_TAMP5NOERASE_Msk
  21164. #define TAMP_CR2_TAMP6NOERASE_Pos (5U)
  21165. #define TAMP_CR2_TAMP6NOERASE_Msk (0x1UL << TAMP_CR2_TAMP6NOERASE_Pos) /*!< 0x00000020 */
  21166. #define TAMP_CR2_TAMP6NOERASE TAMP_CR2_TAMP6NOERASE_Msk
  21167. #define TAMP_CR2_TAMP7NOERASE_Pos (6U)
  21168. #define TAMP_CR2_TAMP7NOERASE_Msk (0x1UL << TAMP_CR2_TAMP7NOERASE_Pos) /*!< 0x00000040 */
  21169. #define TAMP_CR2_TAMP7NOERASE TAMP_CR2_TAMP7NOERASE_Msk
  21170. #define TAMP_CR2_TAMP8NOERASE_Pos (7U)
  21171. #define TAMP_CR2_TAMP8NOERASE_Msk (0x1UL << TAMP_CR2_TAMP8NOERASE_Pos) /*!< 0x00000080 */
  21172. #define TAMP_CR2_TAMP8NOERASE TAMP_CR2_TAMP8NOERASE_Msk
  21173. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  21174. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  21175. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  21176. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  21177. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  21178. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  21179. #define TAMP_CR2_TAMP3MSK_Pos (18U)
  21180. #define TAMP_CR2_TAMP3MSK_Msk (0x1UL << TAMP_CR2_TAMP3MSK_Pos) /*!< 0x00040000 */
  21181. #define TAMP_CR2_TAMP3MSK TAMP_CR2_TAMP3MSK_Msk
  21182. #define TAMP_CR2_BKBLOCK_Pos (22U)
  21183. #define TAMP_CR2_BKBLOCK_Msk (0x1UL << TAMP_CR2_BKBLOCK_Pos) /*!< 0x00800000 */
  21184. #define TAMP_CR2_BKBLOCK TAMP_CR2_BKBLOCK_Msk
  21185. #define TAMP_CR2_BKERASE_Pos (23U)
  21186. #define TAMP_CR2_BKERASE_Msk (0x1UL << TAMP_CR2_BKERASE_Pos) /*!< 0x00800000 */
  21187. #define TAMP_CR2_BKERASE TAMP_CR2_BKERASE_Msk
  21188. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  21189. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  21190. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  21191. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  21192. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  21193. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  21194. #define TAMP_CR2_TAMP3TRG_Pos (26U)
  21195. #define TAMP_CR2_TAMP3TRG_Msk (0x1UL << TAMP_CR2_TAMP3TRG_Pos) /*!< 0x02000000 */
  21196. #define TAMP_CR2_TAMP3TRG TAMP_CR2_TAMP3TRG_Msk
  21197. #define TAMP_CR2_TAMP4TRG_Pos (27U)
  21198. #define TAMP_CR2_TAMP4TRG_Msk (0x1UL << TAMP_CR2_TAMP4TRG_Pos) /*!< 0x02000000 */
  21199. #define TAMP_CR2_TAMP4TRG TAMP_CR2_TAMP4TRG_Msk
  21200. #define TAMP_CR2_TAMP5TRG_Pos (28U)
  21201. #define TAMP_CR2_TAMP5TRG_Msk (0x1UL << TAMP_CR2_TAMP5TRG_Pos) /*!< 0x02000000 */
  21202. #define TAMP_CR2_TAMP5TRG TAMP_CR2_TAMP5TRG_Msk
  21203. #define TAMP_CR2_TAMP6TRG_Pos (29U)
  21204. #define TAMP_CR2_TAMP6TRG_Msk (0x1UL << TAMP_CR2_TAMP6TRG_Pos) /*!< 0x02000000 */
  21205. #define TAMP_CR2_TAMP6TRG TAMP_CR2_TAMP6TRG_Msk
  21206. #define TAMP_CR2_TAMP7TRG_Pos (30U)
  21207. #define TAMP_CR2_TAMP7TRG_Msk (0x1UL << TAMP_CR2_TAMP7TRG_Pos) /*!< 0x02000000 */
  21208. #define TAMP_CR2_TAMP7TRG TAMP_CR2_TAMP7TRG_Msk
  21209. #define TAMP_CR2_TAMP8TRG_Pos (31U)
  21210. #define TAMP_CR2_TAMP8TRG_Msk (0x1UL << TAMP_CR2_TAMP8TRG_Pos) /*!< 0x02000000 */
  21211. #define TAMP_CR2_TAMP8TRG TAMP_CR2_TAMP8TRG_Msk
  21212. /******************** Bits definition for TAMP_CR3 register *****************/
  21213. #define TAMP_CR3_ITAMP1NOER_Pos (0U)
  21214. #define TAMP_CR3_ITAMP1NOER_Msk (0x1UL << TAMP_CR3_ITAMP1NOER_Pos) /*!< 0x00000001 */
  21215. #define TAMP_CR3_ITAMP1NOER TAMP_CR3_ITAMP1NOER_Msk
  21216. #define TAMP_CR3_ITAMP2NOER_Pos (1U)
  21217. #define TAMP_CR3_ITAMP2NOER_Msk (0x1UL << TAMP_CR3_ITAMP2NOER_Pos) /*!< 0x00000002 */
  21218. #define TAMP_CR3_ITAMP2NOER TAMP_CR3_ITAMP2NOER_Msk
  21219. #define TAMP_CR3_ITAMP3NOER_Pos (2U)
  21220. #define TAMP_CR3_ITAMP3NOER_Msk (0x1UL << TAMP_CR3_ITAMP3NOER_Pos) /*!< 0x00000004 */
  21221. #define TAMP_CR3_ITAMP3NOER TAMP_CR3_ITAMP3NOER_Msk
  21222. #define TAMP_CR3_ITAMP5NOER_Pos (4U)
  21223. #define TAMP_CR3_ITAMP5NOER_Msk (0x1UL << TAMP_CR3_ITAMP5NOER_Pos) /*!< 0x00000010 */
  21224. #define TAMP_CR3_ITAMP5NOER TAMP_CR3_ITAMP5NOER_Msk
  21225. #define TAMP_CR3_ITAMP6NOER_Pos (5U)
  21226. #define TAMP_CR3_ITAMP6NOER_Msk (0x1UL << TAMP_CR3_ITAMP6NOER_Pos) /*!< 0x00000020 */
  21227. #define TAMP_CR3_ITAMP6NOER TAMP_CR3_ITAMP6NOER_Msk
  21228. #define TAMP_CR3_ITAMP7NOER_Pos (6U)
  21229. #define TAMP_CR3_ITAMP7NOER_Msk (0x1UL << TAMP_CR3_ITAMP7NOER_Pos)
  21230. #define TAMP_CR3_ITAMP7NOER TAMP_CR3_ITAMP7NOER_Msk
  21231. #define TAMP_CR3_ITAMP8NOER_Pos (7U)
  21232. #define TAMP_CR3_ITAMP8NOER_Msk (0x1UL << TAMP_CR3_ITAMP8NOER_Pos) /*!< 0x00000040 */
  21233. #define TAMP_CR3_ITAMP8NOER TAMP_CR3_ITAMP8NOER_Msk
  21234. #define TAMP_CR3_ITAMP9NOER_Pos (8U)
  21235. #define TAMP_CR3_ITAMP9NOER_Msk (0x1UL << TAMP_CR3_ITAMP9NOER_Pos) /*!< 0x00000100 */
  21236. #define TAMP_CR3_ITAMP9NOER TAMP_CR3_ITAMP9NOER_Msk
  21237. #define TAMP_CR3_ITAMP11NOER_Pos (10U)
  21238. #define TAMP_CR3_ITAMP11NOER_Msk (0x1UL << TAMP_CR3_ITAMP11NOER_Pos) /*!< 0x00000800 */
  21239. #define TAMP_CR3_ITAMP11NOER TAMP_CR3_ITAMP11NOER_Msk
  21240. #define TAMP_CR3_ITAMP12NOER_Pos (11U)
  21241. #define TAMP_CR3_ITAMP12NOER_Msk (0x1UL << TAMP_CR3_ITAMP12NOER_Pos) /*!< 0x00000800 */
  21242. #define TAMP_CR3_ITAMP12NOER TAMP_CR3_ITAMP12NOER_Msk
  21243. #define TAMP_CR3_ITAMP13NOER_Pos (12U)
  21244. #define TAMP_CR3_ITAMP13NOER_Msk (0x1UL << TAMP_CR3_ITAMP13NOER_Pos) /*!< 0x00000800 */
  21245. #define TAMP_CR3_ITAMP13NOER TAMP_CR3_ITAMP13NOER_Msk
  21246. /******************** Bits definition for TAMP_FLTCR register ***************/
  21247. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  21248. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  21249. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  21250. #define TAMP_FLTCR_TAMPFREQ_0 (0x1UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000001 */
  21251. #define TAMP_FLTCR_TAMPFREQ_1 (0x2UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000002 */
  21252. #define TAMP_FLTCR_TAMPFREQ_2 (0x4UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000004 */
  21253. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  21254. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  21255. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  21256. #define TAMP_FLTCR_TAMPFLT_0 (0x1UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000008 */
  21257. #define TAMP_FLTCR_TAMPFLT_1 (0x2UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000010 */
  21258. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  21259. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  21260. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  21261. #define TAMP_FLTCR_TAMPPRCH_0 (0x1UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000020 */
  21262. #define TAMP_FLTCR_TAMPPRCH_1 (0x2UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000040 */
  21263. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  21264. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  21265. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  21266. /******************** Bits definition for TAMP_ATCR1 register ***************/
  21267. #define TAMP_ATCR1_TAMP1AM_Pos (0U)
  21268. #define TAMP_ATCR1_TAMP1AM_Msk (0x1UL << TAMP_ATCR1_TAMP1AM_Pos) /*!< 0x00000001 */
  21269. #define TAMP_ATCR1_TAMP1AM TAMP_ATCR1_TAMP1AM_Msk
  21270. #define TAMP_ATCR1_TAMP2AM_Pos (1U)
  21271. #define TAMP_ATCR1_TAMP2AM_Msk (0x1UL << TAMP_ATCR1_TAMP2AM_Pos) /*!< 0x00000002 */
  21272. #define TAMP_ATCR1_TAMP2AM TAMP_ATCR1_TAMP2AM_Msk
  21273. #define TAMP_ATCR1_TAMP3AM_Pos (2U)
  21274. #define TAMP_ATCR1_TAMP3AM_Msk (0x1UL << TAMP_ATCR1_TAMP3AM_Pos) /*!< 0x00000004 */
  21275. #define TAMP_ATCR1_TAMP3AM TAMP_ATCR1_TAMP3AM_Msk
  21276. #define TAMP_ATCR1_TAMP4AM_Pos (3U)
  21277. #define TAMP_ATCR1_TAMP4AM_Msk (0x1UL << TAMP_ATCR1_TAMP4AM_Pos) /*!< 0x00000008 */
  21278. #define TAMP_ATCR1_TAMP4AM TAMP_ATCR1_TAMP4AM_Msk
  21279. #define TAMP_ATCR1_TAMP5AM_Pos (4U)
  21280. #define TAMP_ATCR1_TAMP5AM_Msk (0x1UL << TAMP_ATCR1_TAMP5AM_Pos) /*!< 0x00000010 */
  21281. #define TAMP_ATCR1_TAMP5AM TAMP_ATCR1_TAMP5AM_Msk
  21282. #define TAMP_ATCR1_TAMP6AM_Pos (5U)
  21283. #define TAMP_ATCR1_TAMP6AM_Msk (0x1UL << TAMP_ATCR1_TAMP6AM_Pos) /*!< 0x00000010 */
  21284. #define TAMP_ATCR1_TAMP6AM TAMP_ATCR1_TAMP6AM_Msk
  21285. #define TAMP_ATCR1_TAMP7AM_Pos (6U)
  21286. #define TAMP_ATCR1_TAMP7AM_Msk (0x1UL << TAMP_ATCR1_TAMP7AM_Pos) /*!< 0x00000040 */
  21287. #define TAMP_ATCR1_TAMP7AM TAMP_ATCR1_TAMP7AM_Msk
  21288. #define TAMP_ATCR1_TAMP8AM_Pos (7U)
  21289. #define TAMP_ATCR1_TAMP8AM_Msk (0x1UL << TAMP_ATCR1_TAMP8AM_Pos) /*!< 0x00000080 */
  21290. #define TAMP_ATCR1_TAMP8AM TAMP_ATCR1_TAMP8AM_Msk
  21291. #define TAMP_ATCR1_ATOSEL1_Pos (8U)
  21292. #define TAMP_ATCR1_ATOSEL1_Msk (0x3UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000300 */
  21293. #define TAMP_ATCR1_ATOSEL1 TAMP_ATCR1_ATOSEL1_Msk
  21294. #define TAMP_ATCR1_ATOSEL1_0 (0x1UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000100 */
  21295. #define TAMP_ATCR1_ATOSEL1_1 (0x2UL << TAMP_ATCR1_ATOSEL1_Pos) /*!< 0x00000200 */
  21296. #define TAMP_ATCR1_ATOSEL2_Pos (10U)
  21297. #define TAMP_ATCR1_ATOSEL2_Msk (0x3UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000C00 */
  21298. #define TAMP_ATCR1_ATOSEL2 TAMP_ATCR1_ATOSEL2_Msk
  21299. #define TAMP_ATCR1_ATOSEL2_0 (0x1UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000400 */
  21300. #define TAMP_ATCR1_ATOSEL2_1 (0x2UL << TAMP_ATCR1_ATOSEL2_Pos) /*!< 0x00000800 */
  21301. #define TAMP_ATCR1_ATOSEL3_Pos (12U)
  21302. #define TAMP_ATCR1_ATOSEL3_Msk (0x3UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00003000 */
  21303. #define TAMP_ATCR1_ATOSEL3 TAMP_ATCR1_ATOSEL3_Msk
  21304. #define TAMP_ATCR1_ATOSEL3_0 (0x1UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00001000 */
  21305. #define TAMP_ATCR1_ATOSEL3_1 (0x2UL << TAMP_ATCR1_ATOSEL3_Pos) /*!< 0x00002000 */
  21306. #define TAMP_ATCR1_ATOSEL4_Pos (14U)
  21307. #define TAMP_ATCR1_ATOSEL4_Msk (0x3UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x0000C000 */
  21308. #define TAMP_ATCR1_ATOSEL4 TAMP_ATCR1_ATOSEL4_Msk
  21309. #define TAMP_ATCR1_ATOSEL4_0 (0x1UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x00004000 */
  21310. #define TAMP_ATCR1_ATOSEL4_1 (0x2UL << TAMP_ATCR1_ATOSEL4_Pos) /*!< 0x00008000 */
  21311. #define TAMP_ATCR1_ATCKSEL_Pos (16U)
  21312. #define TAMP_ATCR1_ATCKSEL_Msk (0xFUL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x000F0000 */
  21313. #define TAMP_ATCR1_ATCKSEL TAMP_ATCR1_ATCKSEL_Msk
  21314. #define TAMP_ATCR1_ATCKSEL_0 (0x1UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00010000 */
  21315. #define TAMP_ATCR1_ATCKSEL_1 (0x2UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00020000 */
  21316. #define TAMP_ATCR1_ATCKSEL_2 (0x4UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00040000 */
  21317. #define TAMP_ATCR1_ATCKSEL_3 (0x8UL << TAMP_ATCR1_ATCKSEL_Pos) /*!< 0x00080000 */
  21318. #define TAMP_ATCR1_ATPER_Pos (24U)
  21319. #define TAMP_ATCR1_ATPER_Msk (0x7UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x07000000 */
  21320. #define TAMP_ATCR1_ATPER TAMP_ATCR1_ATPER_Msk
  21321. #define TAMP_ATCR1_ATPER_0 (0x1UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x01000000 */
  21322. #define TAMP_ATCR1_ATPER_1 (0x2UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x02000000 */
  21323. #define TAMP_ATCR1_ATPER_2 (0x4UL << TAMP_ATCR1_ATPER_Pos) /*!< 0x04000000 */
  21324. #define TAMP_ATCR1_ATOSHARE_Pos (30U)
  21325. #define TAMP_ATCR1_ATOSHARE_Msk (0x1UL << TAMP_ATCR1_ATOSHARE_Pos) /*!< 0x40000000 */
  21326. #define TAMP_ATCR1_ATOSHARE TAMP_ATCR1_ATOSHARE_Msk
  21327. #define TAMP_ATCR1_FLTEN_Pos (31U)
  21328. #define TAMP_ATCR1_FLTEN_Msk (0x1UL << TAMP_ATCR1_FLTEN_Pos) /*!< 0x80000000 */
  21329. #define TAMP_ATCR1_FLTEN TAMP_ATCR1_FLTEN_Msk
  21330. /******************** Bits definition for TAMP_ATSEEDR register ******************/
  21331. #define TAMP_ATSEEDR_SEED_Pos (0U)
  21332. #define TAMP_ATSEEDR_SEED_Msk (0xFFFFFFFFUL << TAMP_ATSEEDR_SEED_Pos) /*!< 0xFFFFFFFF */
  21333. #define TAMP_ATSEEDR_SEED TAMP_ATSEEDR_SEED_Msk
  21334. /******************** Bits definition for TAMP_ATOR register ******************/
  21335. #define TAMP_ATOR_PRNG_Pos (0U)
  21336. #define TAMP_ATOR_PRNG_Msk (0xFF << TAMP_ATOR_PRNG_Pos) /*!< 0x000000FF */
  21337. #define TAMP_ATOR_PRNG TAMP_ATOR_PRNG_Msk
  21338. #define TAMP_ATOR_PRNG_0 (0x1UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000001 */
  21339. #define TAMP_ATOR_PRNG_1 (0x2UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000002 */
  21340. #define TAMP_ATOR_PRNG_2 (0x4UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000004 */
  21341. #define TAMP_ATOR_PRNG_3 (0x8UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000008 */
  21342. #define TAMP_ATOR_PRNG_4 (0x10UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000010 */
  21343. #define TAMP_ATOR_PRNG_5 (0x20UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000020 */
  21344. #define TAMP_ATOR_PRNG_6 (0x40UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000040 */
  21345. #define TAMP_ATOR_PRNG_7 (0x80UL << TAMP_ATOR_PRNG_Pos) /*!< 0x00000080 */
  21346. #define TAMP_ATOR_SEEDF_Pos (14U)
  21347. #define TAMP_ATOR_SEEDF_Msk (1UL << TAMP_ATOR_SEEDF_Pos) /*!< 0x00004000 */
  21348. #define TAMP_ATOR_SEEDF TAMP_ATOR_SEEDF_Msk
  21349. #define TAMP_ATOR_INITS_Pos (15U)
  21350. #define TAMP_ATOR_INITS_Msk (1UL << TAMP_ATOR_INITS_Pos) /*!< 0x00008000 */
  21351. #define TAMP_ATOR_INITS TAMP_ATOR_INITS_Msk
  21352. /******************** Bits definition for TAMP_ATCR2 register ***************/
  21353. #define TAMP_ATCR2_ATOSEL1_Pos (8U)
  21354. #define TAMP_ATCR2_ATOSEL1_Msk (0x7UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000700 */
  21355. #define TAMP_ATCR2_ATOSEL1 TAMP_ATCR2_ATOSEL1_Msk
  21356. #define TAMP_ATCR2_ATOSEL1_0 (0x1UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000100 */
  21357. #define TAMP_ATCR2_ATOSEL1_1 (0x2UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000200 */
  21358. #define TAMP_ATCR2_ATOSEL1_2 (0x4UL << TAMP_ATCR2_ATOSEL1_Pos) /*!< 0x00000400 */
  21359. #define TAMP_ATCR2_ATOSEL2_Pos (11U)
  21360. #define TAMP_ATCR2_ATOSEL2_Msk (0x7UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00003800 */
  21361. #define TAMP_ATCR2_ATOSEL2 TAMP_ATCR2_ATOSEL2_Msk
  21362. #define TAMP_ATCR2_ATOSEL2_0 (0x1UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00000800 */
  21363. #define TAMP_ATCR2_ATOSEL2_1 (0x2UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00001000 */
  21364. #define TAMP_ATCR2_ATOSEL2_2 (0x4UL << TAMP_ATCR2_ATOSEL2_Pos) /*!< 0x00002000 */
  21365. #define TAMP_ATCR2_ATOSEL3_Pos (14U)
  21366. #define TAMP_ATCR2_ATOSEL3_Msk (0x7UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x0001C000 */
  21367. #define TAMP_ATCR2_ATOSEL3 TAMP_ATCR2_ATOSEL3_Msk
  21368. #define TAMP_ATCR2_ATOSEL3_0 (0x1UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00004000 */
  21369. #define TAMP_ATCR2_ATOSEL3_1 (0x2UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00008000 */
  21370. #define TAMP_ATCR2_ATOSEL3_2 (0x4UL << TAMP_ATCR2_ATOSEL3_Pos) /*!< 0x00010000 */
  21371. #define TAMP_ATCR2_ATOSEL4_Pos (17U)
  21372. #define TAMP_ATCR2_ATOSEL4_Msk (0x7UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x000E0000 */
  21373. #define TAMP_ATCR2_ATOSEL4 TAMP_ATCR2_ATOSEL4_Msk
  21374. #define TAMP_ATCR2_ATOSEL4_0 (0x1UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00020000 */
  21375. #define TAMP_ATCR2_ATOSEL4_1 (0x2UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00040000 */
  21376. #define TAMP_ATCR2_ATOSEL4_2 (0x4UL << TAMP_ATCR2_ATOSEL4_Pos) /*!< 0x00080000 */
  21377. #define TAMP_ATCR2_ATOSEL5_Pos (20U)
  21378. #define TAMP_ATCR2_ATOSEL5_Msk (0x7UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00700000 */
  21379. #define TAMP_ATCR2_ATOSEL5 TAMP_ATCR2_ATOSEL5_Msk
  21380. #define TAMP_ATCR2_ATOSEL5_0 (0x1UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00100000 */
  21381. #define TAMP_ATCR2_ATOSEL5_1 (0x2UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00200000 */
  21382. #define TAMP_ATCR2_ATOSEL5_2 (0x4UL << TAMP_ATCR2_ATOSEL5_Pos) /*!< 0x00400000 */
  21383. #define TAMP_ATCR2_ATOSEL6_Pos (23U)
  21384. #define TAMP_ATCR2_ATOSEL6_Msk (0x7UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x03800000 */
  21385. #define TAMP_ATCR2_ATOSEL6 TAMP_ATCR2_ATOSEL6_Msk
  21386. #define TAMP_ATCR2_ATOSEL6_0 (0x1UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x00800000 */
  21387. #define TAMP_ATCR2_ATOSEL6_1 (0x2UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x01000000 */
  21388. #define TAMP_ATCR2_ATOSEL6_2 (0x4UL << TAMP_ATCR2_ATOSEL6_Pos) /*!< 0x02000000 */
  21389. #define TAMP_ATCR2_ATOSEL7_Pos (26U)
  21390. #define TAMP_ATCR2_ATOSEL7_Msk (0x7UL << TAMP_ATCR2_ATOSEL7_Pos) /*!< 0x1C000000 */
  21391. #define TAMP_ATCR2_ATOSEL7 TAMP_ATCR2_ATOSEL7_Msk
  21392. #define TAMP_ATCR2_ATOSEL7_0 (0x1UL << TAMP_ATCR2_ATOSEL7_Pos) /*!< 0x04000000 */
  21393. #define TAMP_ATCR2_ATOSEL7_1 (0x2UL << TAMP_ATCR2_ATOSEL7_Pos) /*!< 0x08000000 */
  21394. #define TAMP_ATCR2_ATOSEL7_2 (0x4UL << TAMP_ATCR2_ATOSEL7_Pos) /*!< 0x10000000 */
  21395. #define TAMP_ATCR2_ATOSEL8_Pos (29U)
  21396. #define TAMP_ATCR2_ATOSEL8_Msk (0x7UL << TAMP_ATCR2_ATOSEL8_Pos) /*!< 0xE0000000 */
  21397. #define TAMP_ATCR2_ATOSEL8 TAMP_ATCR2_ATOSEL8_Msk
  21398. #define TAMP_ATCR2_ATOSEL8_0 (0x1UL << TAMP_ATCR2_ATOSEL8_Pos) /*!< 0x20000000 */
  21399. #define TAMP_ATCR2_ATOSEL8_1 (0x2UL << TAMP_ATCR2_ATOSEL8_Pos) /*!< 0x40000000 */
  21400. #define TAMP_ATCR2_ATOSEL8_2 (0x4UL << TAMP_ATCR2_ATOSEL8_Pos) /*!< 0x80000000 */
  21401. /******************** Bits definition for TAMP_SECCFGR register *************/
  21402. #define TAMP_SECCFGR_BKPRWSEC_Pos (0U)
  21403. #define TAMP_SECCFGR_BKPRWSEC_Msk (0xFFUL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x000000FF */
  21404. #define TAMP_SECCFGR_BKPRWSEC TAMP_SECCFGR_BKPRWSEC_Msk
  21405. #define TAMP_SECCFGR_BKPRWSEC_0 (0x1UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000001 */
  21406. #define TAMP_SECCFGR_BKPRWSEC_1 (0x2UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000002 */
  21407. #define TAMP_SECCFGR_BKPRWSEC_2 (0x4UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000004 */
  21408. #define TAMP_SECCFGR_BKPRWSEC_3 (0x8UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000008 */
  21409. #define TAMP_SECCFGR_BKPRWSEC_4 (0x10UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000010 */
  21410. #define TAMP_SECCFGR_BKPRWSEC_5 (0x20UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000020 */
  21411. #define TAMP_SECCFGR_BKPRWSEC_6 (0x40UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000040 */
  21412. #define TAMP_SECCFGR_BKPRWSEC_7 (0x80UL << TAMP_SECCFGR_BKPRWSEC_Pos) /*!< 0x00000080 */
  21413. #define TAMP_SECCFGR_CNT1SEC_Pos (15U)
  21414. #define TAMP_SECCFGR_CNT1SEC_Msk (0x1UL << TAMP_SECCFGR_CNT1SEC_Pos) /*!< 0x00008000 */
  21415. #define TAMP_SECCFGR_CNT1SEC TAMP_SECCFGR_CNT1SEC_Msk
  21416. #define TAMP_SECCFGR_BKPWSEC_Pos (16U)
  21417. #define TAMP_SECCFGR_BKPWSEC_Msk (0xFFUL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00FF0000 */
  21418. #define TAMP_SECCFGR_BKPWSEC TAMP_SECCFGR_BKPWSEC_Msk
  21419. #define TAMP_SECCFGR_BKPWSEC_0 (0x1UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00010000 */
  21420. #define TAMP_SECCFGR_BKPWSEC_1 (0x2UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00020000 */
  21421. #define TAMP_SECCFGR_BKPWSEC_2 (0x4UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00040000 */
  21422. #define TAMP_SECCFGR_BKPWSEC_3 (0x8UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00080000 */
  21423. #define TAMP_SECCFGR_BKPWSEC_4 (0x10UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00100000 */
  21424. #define TAMP_SECCFGR_BKPWSEC_5 (0x20UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00200000 */
  21425. #define TAMP_SECCFGR_BKPWSEC_6 (0x40UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00400000 */
  21426. #define TAMP_SECCFGR_BKPWSEC_7 (0x80UL << TAMP_SECCFGR_BKPWSEC_Pos) /*!< 0x00800000 */
  21427. #define TAMP_SECCFGR_BHKLOCK_Pos (30U)
  21428. #define TAMP_SECCFGR_BHKLOCK_Msk (0x1UL << TAMP_SECCFGR_BHKLOCK_Pos) /*!< 0x40000000 */
  21429. #define TAMP_SECCFGR_BHKLOCK TAMP_SECCFGR_BHKLOCK_Msk
  21430. #define TAMP_SECCFGR_TAMPSEC_Pos (31U)
  21431. #define TAMP_SECCFGR_TAMPSEC_Msk (0x1UL << TAMP_SECCFGR_TAMPSEC_Pos) /*!< 0x80000000 */
  21432. #define TAMP_SECCFGR_TAMPSEC TAMP_SECCFGR_TAMPSEC_Msk
  21433. /******************** Bits definition for TAMP_PRIVCFGR register ************/
  21434. #define TAMP_PRIVCFGR_CNT1PRIV_Pos (15U)
  21435. #define TAMP_PRIVCFGR_CNT1PRIV_Msk (0x1UL << TAMP_PRIVCFGR_CNT1PRIV_Pos) /*!< 0x20000000 */
  21436. #define TAMP_PRIVCFGR_CNT1PRIV TAMP_PRIVCFGR_CNT1PRIV_Msk
  21437. #define TAMP_PRIVCFGR_BKPRWPRIV_Pos (29U)
  21438. #define TAMP_PRIVCFGR_BKPRWPRIV_Msk (0x1UL << TAMP_PRIVCFGR_BKPRWPRIV_Pos) /*!< 0x20000000 */
  21439. #define TAMP_PRIVCFGR_BKPRWPRIV TAMP_PRIVCFGR_BKPRWPRIV_Msk
  21440. #define TAMP_PRIVCFGR_BKPWPRIV_Pos (30U)
  21441. #define TAMP_PRIVCFGR_BKPWPRIV_Msk (0x1UL << TAMP_PRIVCFGR_BKPWPRIV_Pos) /*!< 0x40000000 */
  21442. #define TAMP_PRIVCFGR_BKPWPRIV TAMP_PRIVCFGR_BKPWPRIV_Msk
  21443. #define TAMP_PRIVCFGR_TAMPPRIV_Pos (31U)
  21444. #define TAMP_PRIVCFGR_TAMPPRIV_Msk (0x1UL << TAMP_PRIVCFGR_TAMPPRIV_Pos) /*!< 0x80000000 */
  21445. #define TAMP_PRIVCFGR_TAMPPRIV TAMP_PRIVCFGR_TAMPPRIV_Msk
  21446. /******************** Bits definition for TAMP_IER register *****************/
  21447. #define TAMP_IER_TAMP1IE_Pos (0U)
  21448. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  21449. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  21450. #define TAMP_IER_TAMP2IE_Pos (1U)
  21451. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  21452. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  21453. #define TAMP_IER_TAMP3IE_Pos (2U)
  21454. #define TAMP_IER_TAMP3IE_Msk (0x1UL << TAMP_IER_TAMP3IE_Pos) /*!< 0x00000004 */
  21455. #define TAMP_IER_TAMP3IE TAMP_IER_TAMP3IE_Msk
  21456. #define TAMP_IER_TAMP4IE_Pos (3U)
  21457. #define TAMP_IER_TAMP4IE_Msk (0x1UL << TAMP_IER_TAMP4IE_Pos) /*!< 0x00000008 */
  21458. #define TAMP_IER_TAMP4IE TAMP_IER_TAMP4IE_Msk
  21459. #define TAMP_IER_TAMP5IE_Pos (4U)
  21460. #define TAMP_IER_TAMP5IE_Msk (0x1UL << TAMP_IER_TAMP5IE_Pos) /*!< 0x00000010 */
  21461. #define TAMP_IER_TAMP5IE TAMP_IER_TAMP5IE_Msk
  21462. #define TAMP_IER_TAMP6IE_Pos (5U)
  21463. #define TAMP_IER_TAMP6IE_Msk (0x1UL << TAMP_IER_TAMP6IE_Pos) /*!< 0x00000020 */
  21464. #define TAMP_IER_TAMP6IE TAMP_IER_TAMP6IE_Msk
  21465. #define TAMP_IER_TAMP7IE_Pos (6U)
  21466. #define TAMP_IER_TAMP7IE_Msk (0x1UL << TAMP_IER_TAMP7IE_Pos) /*!< 0x00000040 */
  21467. #define TAMP_IER_TAMP7IE TAMP_IER_TAMP7IE_Msk
  21468. #define TAMP_IER_TAMP8IE_Pos (7U)
  21469. #define TAMP_IER_TAMP8IE_Msk (0x1UL << TAMP_IER_TAMP8IE_Pos) /*!< 0x00000080 */
  21470. #define TAMP_IER_TAMP8IE TAMP_IER_TAMP8IE_Msk
  21471. #define TAMP_IER_ITAMP1IE_Pos (16U)
  21472. #define TAMP_IER_ITAMP1IE_Msk (0x1UL << TAMP_IER_ITAMP1IE_Pos) /*!< 0x00010000 */
  21473. #define TAMP_IER_ITAMP1IE TAMP_IER_ITAMP1IE_Msk
  21474. #define TAMP_IER_ITAMP2IE_Pos (17U)
  21475. #define TAMP_IER_ITAMP2IE_Msk (0x1UL << TAMP_IER_ITAMP2IE_Pos) /*!< 0x00020000 */
  21476. #define TAMP_IER_ITAMP2IE TAMP_IER_ITAMP2IE_Msk
  21477. #define TAMP_IER_ITAMP3IE_Pos (18U)
  21478. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  21479. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  21480. #define TAMP_IER_ITAMP5IE_Pos (20U)
  21481. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  21482. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  21483. #define TAMP_IER_ITAMP6IE_Pos (21U)
  21484. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  21485. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  21486. #define TAMP_IER_ITAMP7IE_Pos (22U)
  21487. #define TAMP_IER_ITAMP7IE_Msk (0x1UL << TAMP_IER_ITAMP7IE_Pos) /*!< 0x00400000 */
  21488. #define TAMP_IER_ITAMP7IE TAMP_IER_ITAMP7IE_Msk
  21489. #define TAMP_IER_ITAMP8IE_Pos (23U)
  21490. #define TAMP_IER_ITAMP8IE_Msk (0x1UL << TAMP_IER_ITAMP8IE_Pos) /*!< 0x00800000 */
  21491. #define TAMP_IER_ITAMP8IE TAMP_IER_ITAMP8IE_Msk
  21492. #define TAMP_IER_ITAMP9IE_Pos (24U)
  21493. #define TAMP_IER_ITAMP9IE_Msk (0x1UL << TAMP_IER_ITAMP9IE_Pos) /*!< 0x01000000 */
  21494. #define TAMP_IER_ITAMP9IE TAMP_IER_ITAMP9IE_Msk
  21495. #define TAMP_IER_ITAMP11IE_Pos (26U)
  21496. #define TAMP_IER_ITAMP11IE_Msk (0x1UL << TAMP_IER_ITAMP11IE_Pos) /*!< 0x04000000 */
  21497. #define TAMP_IER_ITAMP11IE TAMP_IER_ITAMP11IE_Msk
  21498. #define TAMP_IER_ITAMP12IE_Pos (27U)
  21499. #define TAMP_IER_ITAMP12IE_Msk (0x1UL << TAMP_IER_ITAMP12IE_Pos) /*!< 0x08000000 */
  21500. #define TAMP_IER_ITAMP12IE TAMP_IER_ITAMP12IE_Msk
  21501. #define TAMP_IER_ITAMP13IE_Pos (28U)
  21502. #define TAMP_IER_ITAMP13IE_Msk (0x1UL << TAMP_IER_ITAMP13IE_Pos) /*!< 0x10000000 */
  21503. #define TAMP_IER_ITAMP13IE TAMP_IER_ITAMP13IE_Msk
  21504. /******************** Bits definition for TAMP_SR register *****************/
  21505. #define TAMP_SR_TAMP1F_Pos (0U)
  21506. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  21507. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  21508. #define TAMP_SR_TAMP2F_Pos (1U)
  21509. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  21510. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  21511. #define TAMP_SR_TAMP3F_Pos (2U)
  21512. #define TAMP_SR_TAMP3F_Msk (0x1UL << TAMP_SR_TAMP3F_Pos) /*!< 0x00000004 */
  21513. #define TAMP_SR_TAMP3F TAMP_SR_TAMP3F_Msk
  21514. #define TAMP_SR_TAMP4F_Pos (3U)
  21515. #define TAMP_SR_TAMP4F_Msk (0x1UL << TAMP_SR_TAMP4F_Pos) /*!< 0x00000008 */
  21516. #define TAMP_SR_TAMP4F TAMP_SR_TAMP4F_Msk
  21517. #define TAMP_SR_TAMP5F_Pos (4U)
  21518. #define TAMP_SR_TAMP5F_Msk (0x1UL << TAMP_SR_TAMP5F_Pos) /*!< 0x00000010 */
  21519. #define TAMP_SR_TAMP5F TAMP_SR_TAMP5F_Msk
  21520. #define TAMP_SR_TAMP6F_Pos (5U)
  21521. #define TAMP_SR_TAMP6F_Msk (0x1UL << TAMP_SR_TAMP6F_Pos) /*!< 0x00000020 */
  21522. #define TAMP_SR_TAMP6F TAMP_SR_TAMP6F_Msk
  21523. #define TAMP_SR_TAMP7F_Pos (6U)
  21524. #define TAMP_SR_TAMP7F_Msk (0x1UL << TAMP_SR_TAMP7F_Pos) /*!< 0x00000040 */
  21525. #define TAMP_SR_TAMP7F TAMP_SR_TAMP7F_Msk
  21526. #define TAMP_SR_TAMP8F_Pos (7U)
  21527. #define TAMP_SR_TAMP8F_Msk (0x1UL << TAMP_SR_TAMP8F_Pos) /*!< 0x00000080 */
  21528. #define TAMP_SR_TAMP8F TAMP_SR_TAMP8F_Msk
  21529. #define TAMP_SR_ITAMP1F_Pos (16U)
  21530. #define TAMP_SR_ITAMP1F_Msk (0x1UL << TAMP_SR_ITAMP1F_Pos) /*!< 0x00010000 */
  21531. #define TAMP_SR_ITAMP1F TAMP_SR_ITAMP1F_Msk
  21532. #define TAMP_SR_ITAMP2F_Pos (17U)
  21533. #define TAMP_SR_ITAMP2F_Msk (0x1UL << TAMP_SR_ITAMP2F_Pos) /*!< 0x00010000 */
  21534. #define TAMP_SR_ITAMP2F TAMP_SR_ITAMP2F_Msk
  21535. #define TAMP_SR_ITAMP3F_Pos (18U)
  21536. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  21537. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  21538. #define TAMP_SR_ITAMP5F_Pos (20U)
  21539. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  21540. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  21541. #define TAMP_SR_ITAMP6F_Pos (21U)
  21542. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  21543. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  21544. #define TAMP_SR_ITAMP7F_Pos (22U)
  21545. #define TAMP_SR_ITAMP7F_Msk (0x1UL << TAMP_SR_ITAMP7F_Pos) /*!< 0x00400000 */
  21546. #define TAMP_SR_ITAMP7F TAMP_SR_ITAMP7F_Msk
  21547. #define TAMP_SR_ITAMP8F_Pos (23U)
  21548. #define TAMP_SR_ITAMP8F_Msk (0x1UL << TAMP_SR_ITAMP8F_Pos) /*!< 0x00800000 */
  21549. #define TAMP_SR_ITAMP8F TAMP_SR_ITAMP8F_Msk
  21550. #define TAMP_SR_ITAMP9F_Pos (24U)
  21551. #define TAMP_SR_ITAMP9F_Msk (0x1UL << TAMP_SR_ITAMP9F_Pos) /*!< 0x01000000 */
  21552. #define TAMP_SR_ITAMP9F TAMP_SR_ITAMP9F_Msk
  21553. #define TAMP_SR_ITAMP11F_Pos (26U)
  21554. #define TAMP_SR_ITAMP11F_Msk (0x1UL << TAMP_SR_ITAMP11F_Pos) /*!< 0x04000000 */
  21555. #define TAMP_SR_ITAMP11F TAMP_SR_ITAMP11F_Msk
  21556. #define TAMP_SR_ITAMP12F_Pos (27U)
  21557. #define TAMP_SR_ITAMP12F_Msk (0x1UL << TAMP_SR_ITAMP12F_Pos) /*!< 0x08000000 */
  21558. #define TAMP_SR_ITAMP12F TAMP_SR_ITAMP12F_Msk
  21559. #define TAMP_SR_ITAMP13F_Pos (28U)
  21560. #define TAMP_SR_ITAMP13F_Msk (0x1UL << TAMP_SR_ITAMP13F_Pos) /*!< 0x10000000 */
  21561. #define TAMP_SR_ITAMP13F TAMP_SR_ITAMP13F_Msk
  21562. /******************** Bits definition for TAMP_MISR register ****************/
  21563. #define TAMP_MISR_TAMP1MF_Pos (0U)
  21564. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  21565. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  21566. #define TAMP_MISR_TAMP2MF_Pos (1U)
  21567. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  21568. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  21569. #define TAMP_MISR_TAMP3MF_Pos (2U)
  21570. #define TAMP_MISR_TAMP3MF_Msk (0x1UL << TAMP_MISR_TAMP3MF_Pos) /*!< 0x00000004 */
  21571. #define TAMP_MISR_TAMP3MF TAMP_MISR_TAMP3MF_Msk
  21572. #define TAMP_MISR_TAMP4MF_Pos (3U)
  21573. #define TAMP_MISR_TAMP4MF_Msk (0x1UL << TAMP_MISR_TAMP4MF_Pos) /*!< 0x00000008 */
  21574. #define TAMP_MISR_TAMP4MF TAMP_MISR_TAMP4MF_Msk
  21575. #define TAMP_MISR_TAMP5MF_Pos (4U)
  21576. #define TAMP_MISR_TAMP5MF_Msk (0x1UL << TAMP_MISR_TAMP5MF_Pos) /*!< 0x00000010 */
  21577. #define TAMP_MISR_TAMP5MF TAMP_MISR_TAMP5MF_Msk
  21578. #define TAMP_MISR_TAMP6MF_Pos (5U)
  21579. #define TAMP_MISR_TAMP6MF_Msk (0x1UL << TAMP_MISR_TAMP6MF_Pos) /*!< 0x00000020 */
  21580. #define TAMP_MISR_TAMP6MF TAMP_MISR_TAMP6MF_Msk
  21581. #define TAMP_MISR_TAMP7MF_Pos (6U)
  21582. #define TAMP_MISR_TAMP7MF_Msk (0x1UL << TAMP_MISR_TAMP7MF_Pos) /*!< 0x00000040 */
  21583. #define TAMP_MISR_TAMP7MF TAMP_MISR_TAMP7MF_Msk
  21584. #define TAMP_MISR_TAMP8MF_Pos (7U)
  21585. #define TAMP_MISR_TAMP8MF_Msk (0x1UL << TAMP_MISR_TAMP8MF_Pos) /*!< 0x00000080 */
  21586. #define TAMP_MISR_TAMP8MF TAMP_MISR_TAMP8MF_Msk
  21587. #define TAMP_MISR_ITAMP1MF_Pos (16U)
  21588. #define TAMP_MISR_ITAMP1MF_Msk (0x1UL << TAMP_MISR_ITAMP1MF_Pos) /*!< 0x00010000 */
  21589. #define TAMP_MISR_ITAMP1MF TAMP_MISR_ITAMP1MF_Msk
  21590. #define TAMP_MISR_ITAMP2MF_Pos (17U)
  21591. #define TAMP_MISR_ITAMP2MF_Msk (0x1UL << TAMP_MISR_ITAMP2MF_Pos) /*!< 0x00010000 */
  21592. #define TAMP_MISR_ITAMP2MF TAMP_MISR_ITAMP2MF_Msk
  21593. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  21594. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  21595. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  21596. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  21597. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  21598. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  21599. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  21600. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  21601. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  21602. #define TAMP_MISR_ITAMP7MF_Pos (22U)
  21603. #define TAMP_MISR_ITAMP7MF_Msk (0x1UL << TAMP_MISR_ITAMP7MF_Pos) /*!< 0x00400000 */
  21604. #define TAMP_MISR_ITAMP7MF TAMP_MISR_ITAMP7MF_Msk
  21605. #define TAMP_MISR_ITAMP8MF_Pos (23U)
  21606. #define TAMP_MISR_ITAMP8MF_Msk (0x1UL << TAMP_MISR_ITAMP8MF_Pos) /*!< 0x00800000 */
  21607. #define TAMP_MISR_ITAMP8MF TAMP_MISR_ITAMP8MF_Msk
  21608. #define TAMP_MISR_ITAMP9MF_Pos (24U)
  21609. #define TAMP_MISR_ITAMP9MF_Msk (0x1UL << TAMP_MISR_ITAMP9MF_Pos) /*!< 0x01000000 */
  21610. #define TAMP_MISR_ITAMP9MF TAMP_MISR_ITAMP9MF_Msk
  21611. #define TAMP_MISR_ITAMP11MF_Pos (26U)
  21612. #define TAMP_MISR_ITAMP11MF_Msk (0x1UL << TAMP_MISR_ITAMP11MF_Pos) /*!< 0x04000000 */
  21613. #define TAMP_MISR_ITAMP11MF TAMP_MISR_ITAMP11MF_Msk
  21614. #define TAMP_MISR_ITAMP12MF_Pos (27U)
  21615. #define TAMP_MISR_ITAMP12MF_Msk (0x1UL << TAMP_MISR_ITAMP12MF_Pos) /*!< 0x08000000 */
  21616. #define TAMP_MISR_ITAMP12MF TAMP_MISR_ITAMP12MF_Msk
  21617. #define TAMP_MISR_ITAMP13MF_Pos (28U)
  21618. #define TAMP_MISR_ITAMP13MF_Msk (0x1UL << TAMP_MISR_ITAMP13MF_Pos) /*!< 0x10000000 */
  21619. #define TAMP_MISR_ITAMP13MF TAMP_MISR_ITAMP13MF_Msk
  21620. /******************** Bits definition for TAMP_SMISR register ************ *****/
  21621. #define TAMP_SMISR_TAMP1MF_Pos (0U)
  21622. #define TAMP_SMISR_TAMP1MF_Msk (0x1UL << TAMP_SMISR_TAMP1MF_Pos) /*!< 0x00000001 */
  21623. #define TAMP_SMISR_TAMP1MF TAMP_SMISR_TAMP1MF_Msk
  21624. #define TAMP_SMISR_TAMP2MF_Pos (1U)
  21625. #define TAMP_SMISR_TAMP2MF_Msk (0x1UL << TAMP_SMISR_TAMP2MF_Pos) /*!< 0x00000002 */
  21626. #define TAMP_SMISR_TAMP2MF TAMP_SMISR_TAMP2MF_Msk
  21627. #define TAMP_SMISR_TAMP3MF_Pos (2U)
  21628. #define TAMP_SMISR_TAMP3MF_Msk (0x1UL << TAMP_SMISR_TAMP3MF_Pos) /*!< 0x00000004 */
  21629. #define TAMP_SMISR_TAMP3MF TAMP_SMISR_TAMP3MF_Msk
  21630. #define TAMP_SMISR_TAMP4MF_Pos (3U)
  21631. #define TAMP_SMISR_TAMP4MF_Msk (0x1UL << TAMP_SMISR_TAMP4MF_Pos) /*!< 0x00000008 */
  21632. #define TAMP_SMISR_TAMP4MF TAMP_SMISR_TAMP4MF_Msk
  21633. #define TAMP_SMISR_TAMP5MF_Pos (4U)
  21634. #define TAMP_SMISR_TAMP5MF_Msk (0x1UL << TAMP_SMISR_TAMP5MF_Pos) /*!< 0x00000010 */
  21635. #define TAMP_SMISR_TAMP5MF TAMP_SMISR_TAMP5MF_Msk
  21636. #define TAMP_SMISR_TAMP6MF_Pos (5U)
  21637. #define TAMP_SMISR_TAMP6MF_Msk (0x1UL << TAMP_SMISR_TAMP6MF_Pos) /*!< 0x00000020 */
  21638. #define TAMP_SMISR_TAMP6MF TAMP_SMISR_TAMP6MF_Msk
  21639. #define TAMP_SMISR_TAMP7MF_Pos (6U)
  21640. #define TAMP_SMISR_TAMP7MF_Msk (0x1UL << TAMP_SMISR_TAMP7MF_Pos) /*!< 0x00000040 */
  21641. #define TAMP_SMISR_TAMP7MF TAMP_SMISR_TAMP7MF_Msk
  21642. #define TAMP_SMISR_TAMP8MF_Pos (7U)
  21643. #define TAMP_SMISR_TAMP8MF_Msk (0x1UL << TAMP_SMISR_TAMP8MF_Pos) /*!< 0x00000080 */
  21644. #define TAMP_SMISR_TAMP8MF TAMP_SMISR_TAMP8MF_Msk
  21645. #define TAMP_SMISR_ITAMP1MF_Pos (16U)
  21646. #define TAMP_SMISR_ITAMP1MF_Msk (0x1UL << TAMP_SMISR_ITAMP1MF_Pos) /*!< 0x00010000 */
  21647. #define TAMP_SMISR_ITAMP1MF TAMP_SMISR_ITAMP1MF_Msk
  21648. #define TAMP_SMISR_ITAMP2MF_Pos (17U)
  21649. #define TAMP_SMISR_ITAMP2MF_Msk (0x1UL << TAMP_SMISR_ITAMP2MF_Pos) /*!< 0x00010000 */
  21650. #define TAMP_SMISR_ITAMP2MF TAMP_SMISR_ITAMP2MF_Msk
  21651. #define TAMP_SMISR_ITAMP3MF_Pos (18U)
  21652. #define TAMP_SMISR_ITAMP3MF_Msk (0x1UL << TAMP_SMISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  21653. #define TAMP_SMISR_ITAMP3MF TAMP_SMISR_ITAMP3MF_Msk
  21654. #define TAMP_SMISR_ITAMP5MF_Pos (20U)
  21655. #define TAMP_SMISR_ITAMP5MF_Msk (0x1UL << TAMP_SMISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  21656. #define TAMP_SMISR_ITAMP5MF TAMP_SMISR_ITAMP5MF_Msk
  21657. #define TAMP_SMISR_ITAMP6MF_Pos (21U)
  21658. #define TAMP_SMISR_ITAMP6MF_Msk (0x1UL << TAMP_SMISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  21659. #define TAMP_SMISR_ITAMP6MF TAMP_SMISR_ITAMP6MF_Msk
  21660. #define TAMP_SMISR_ITAMP7MF_Pos (22U)
  21661. #define TAMP_SMISR_ITAMP7MF_Msk (0x1UL << TAMP_SMISR_ITAMP7MF_Pos) /*!< 0x00400000 */
  21662. #define TAMP_SMISR_ITAMP7MF TAMP_SMISR_ITAMP7MF_Msk
  21663. #define TAMP_SMISR_ITAMP8MF_Pos (23U)
  21664. #define TAMP_SMISR_ITAMP8MF_Msk (0x1UL << TAMP_SMISR_ITAMP8MF_Pos) /*!< 0x00800000 */
  21665. #define TAMP_SMISR_ITAMP8MF TAMP_SMISR_ITAMP8MF_Msk
  21666. #define TAMP_SMISR_ITAMP9MF_Pos (24U)
  21667. #define TAMP_SMISR_ITAMP9MF_Msk (0x1UL << TAMP_SMISR_ITAMP9MF_Pos) /*!< 0x01000000 */
  21668. #define TAMP_SMISR_ITAMP9MF TAMP_SMISR_ITAMP9MF_Msk
  21669. #define TAMP_SMISR_ITAMP11MF_Pos (26U)
  21670. #define TAMP_SMISR_ITAMP11MF_Msk (0x1UL << TAMP_SMISR_ITAMP11MF_Pos) /*!< 0x04000000 */
  21671. #define TAMP_SMISR_ITAMP11MF TAMP_SMISR_ITAMP11MF_Msk
  21672. #define TAMP_SMISR_ITAMP12MF_Pos (27U)
  21673. #define TAMP_SMISR_ITAMP12MF_Msk (0x1UL << TAMP_SMISR_ITAMP12MF_Pos) /*!< 0x08000000 */
  21674. #define TAMP_SMISR_ITAMP12MF TAMP_SMISR_ITAMP12MF_Msk
  21675. #define TAMP_SMISR_ITAMP13MF_Pos (28U)
  21676. #define TAMP_SMISR_ITAMP13MF_Msk (0x1UL << TAMP_SMISR_ITAMP13MF_Pos) /*!< 0x10000000 */
  21677. #define TAMP_SMISR_ITAMP13MF TAMP_SMISR_ITAMP13MF_Msk
  21678. /******************** Bits definition for TAMP_SCR register *****************/
  21679. #define TAMP_SCR_CTAMP1F_Pos (0U)
  21680. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  21681. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  21682. #define TAMP_SCR_CTAMP2F_Pos (1U)
  21683. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  21684. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  21685. #define TAMP_SCR_CTAMP3F_Pos (2U)
  21686. #define TAMP_SCR_CTAMP3F_Msk (0x1UL << TAMP_SCR_CTAMP3F_Pos) /*!< 0x00000004 */
  21687. #define TAMP_SCR_CTAMP3F TAMP_SCR_CTAMP3F_Msk
  21688. #define TAMP_SCR_CTAMP4F_Pos (3U)
  21689. #define TAMP_SCR_CTAMP4F_Msk (0x1UL << TAMP_SCR_CTAMP4F_Pos) /*!< 0x00000008 */
  21690. #define TAMP_SCR_CTAMP4F TAMP_SCR_CTAMP4F_Msk
  21691. #define TAMP_SCR_CTAMP5F_Pos (4U)
  21692. #define TAMP_SCR_CTAMP5F_Msk (0x1UL << TAMP_SCR_CTAMP5F_Pos) /*!< 0x00000010 */
  21693. #define TAMP_SCR_CTAMP5F TAMP_SCR_CTAMP5F_Msk
  21694. #define TAMP_SCR_CTAMP6F_Pos (5U)
  21695. #define TAMP_SCR_CTAMP6F_Msk (0x1UL << TAMP_SCR_CTAMP6F_Pos) /*!< 0x00000020 */
  21696. #define TAMP_SCR_CTAMP6F TAMP_SCR_CTAMP6F_Msk
  21697. #define TAMP_SCR_CTAMP7F_Pos (6U)
  21698. #define TAMP_SCR_CTAMP7F_Msk (0x1UL << TAMP_SCR_CTAMP7F_Pos) /*!< 0x00000040 */
  21699. #define TAMP_SCR_CTAMP7F TAMP_SCR_CTAMP7F_Msk
  21700. #define TAMP_SCR_CTAMP8F_Pos (7U)
  21701. #define TAMP_SCR_CTAMP8F_Msk (0x1UL << TAMP_SCR_CTAMP8F_Pos) /*!< 0x00000080 */
  21702. #define TAMP_SCR_CTAMP8F TAMP_SCR_CTAMP8F_Msk
  21703. #define TAMP_SCR_CITAMP1F_Pos (16U)
  21704. #define TAMP_SCR_CITAMP1F_Msk (0x1UL << TAMP_SCR_CITAMP1F_Pos) /*!< 0x00010000 */
  21705. #define TAMP_SCR_CITAMP1F TAMP_SCR_CITAMP1F_Msk
  21706. #define TAMP_SCR_CITAMP2F_Pos (17U)
  21707. #define TAMP_SCR_CITAMP2F_Msk (0x1UL << TAMP_SCR_CITAMP2F_Pos) /*!< 0x00010000 */
  21708. #define TAMP_SCR_CITAMP2F TAMP_SCR_CITAMP2F_Msk
  21709. #define TAMP_SCR_CITAMP3F_Pos (18U)
  21710. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  21711. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  21712. #define TAMP_SCR_CITAMP5F_Pos (20U)
  21713. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  21714. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  21715. #define TAMP_SCR_CITAMP6F_Pos (21U)
  21716. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  21717. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  21718. #define TAMP_SCR_CITAMP7F_Pos (22U)
  21719. #define TAMP_SCR_CITAMP7F_Msk (0x1UL << TAMP_SCR_CITAMP7F_Pos) /*!< 0x00400000 */
  21720. #define TAMP_SCR_CITAMP7F TAMP_SCR_CITAMP7F_Msk
  21721. #define TAMP_SCR_CITAMP8F_Pos (23U)
  21722. #define TAMP_SCR_CITAMP8F_Msk (0x1UL << TAMP_SCR_CITAMP8F_Pos) /*!< 0x00800000 */
  21723. #define TAMP_SCR_CITAMP8F TAMP_SCR_CITAMP8F_Msk
  21724. #define TAMP_SCR_CITAMP9F_Pos (24U)
  21725. #define TAMP_SCR_CITAMP9F_Msk (0x1UL << TAMP_SCR_CITAMP9F_Pos) /*!< 0x01000000 */
  21726. #define TAMP_SCR_CITAMP9F TAMP_SCR_CITAMP9F_Msk
  21727. #define TAMP_SCR_CITAMP11F_Pos (26U)
  21728. #define TAMP_SCR_CITAMP11F_Msk (0x1UL << TAMP_SCR_CITAMP11F_Pos) /*!< 0x04000000 */
  21729. #define TAMP_SCR_CITAMP11F TAMP_SCR_CITAMP11F_Msk
  21730. #define TAMP_SCR_CITAMP12F_Pos (27U)
  21731. #define TAMP_SCR_CITAMP12F_Msk (0x1UL << TAMP_SCR_CITAMP12F_Pos) /*!< 0x08000000 */
  21732. #define TAMP_SCR_CITAMP12F TAMP_SCR_CITAMP12F_Msk
  21733. #define TAMP_SCR_CITAMP13F_Pos (28U)
  21734. #define TAMP_SCR_CITAMP13F_Msk (0x1UL << TAMP_SCR_CITAMP13F_Pos) /*!< 0x10000000 */
  21735. #define TAMP_SCR_CITAMP13F TAMP_SCR_CITAMP13F_Msk
  21736. /******************** Bits definition for TAMP_COUNTR register ***************/
  21737. #define TAMP_COUNTR_Pos (16U)
  21738. #define TAMP_COUNTR_Msk (0xFFFFUL << TAMP_COUNTR_Pos) /*!< 0xFFFF0000 */
  21739. #define TAMP_COUNTR TAMP_COUNTR_Msk
  21740. /******************** Bits definition for TAMP_ERCFGR register ***************/
  21741. #define TAMP_ERCFGR0_Pos (0U)
  21742. #define TAMP_ERCFGR0_Msk (0x1UL << TAMP_ERCFGR0_Pos) /*!< 0x00000001 */
  21743. #define TAMP_ERCFGR0 TAMP_ERCFGR0_Msk
  21744. /******************** Bits definition for TAMP_BKP0R register ***************/
  21745. #define TAMP_BKP0R_Pos (0U)
  21746. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  21747. #define TAMP_BKP0R TAMP_BKP0R_Msk
  21748. /******************** Bits definition for TAMP_BKP1R register ****************/
  21749. #define TAMP_BKP1R_Pos (0U)
  21750. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  21751. #define TAMP_BKP1R TAMP_BKP1R_Msk
  21752. /******************** Bits definition for TAMP_BKP2R register ****************/
  21753. #define TAMP_BKP2R_Pos (0U)
  21754. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  21755. #define TAMP_BKP2R TAMP_BKP2R_Msk
  21756. /******************** Bits definition for TAMP_BKP3R register ****************/
  21757. #define TAMP_BKP3R_Pos (0U)
  21758. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  21759. #define TAMP_BKP3R TAMP_BKP3R_Msk
  21760. /******************** Bits definition for TAMP_BKP4R register ****************/
  21761. #define TAMP_BKP4R_Pos (0U)
  21762. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  21763. #define TAMP_BKP4R TAMP_BKP4R_Msk
  21764. /******************** Bits definition for TAMP_BKP5R register ****************/
  21765. #define TAMP_BKP5R_Pos (0U)
  21766. #define TAMP_BKP5R_Msk (0xFFFFFFFFUL << TAMP_BKP5R_Pos) /*!< 0xFFFFFFFF */
  21767. #define TAMP_BKP5R TAMP_BKP5R_Msk
  21768. /******************** Bits definition for TAMP_BKP6R register ****************/
  21769. #define TAMP_BKP6R_Pos (0U)
  21770. #define TAMP_BKP6R_Msk (0xFFFFFFFFUL << TAMP_BKP6R_Pos) /*!< 0xFFFFFFFF */
  21771. #define TAMP_BKP6R TAMP_BKP6R_Msk
  21772. /******************** Bits definition for TAMP_BKP7R register ****************/
  21773. #define TAMP_BKP7R_Pos (0U)
  21774. #define TAMP_BKP7R_Msk (0xFFFFFFFFUL << TAMP_BKP7R_Pos) /*!< 0xFFFFFFFF */
  21775. #define TAMP_BKP7R TAMP_BKP7R_Msk
  21776. /******************** Bits definition for TAMP_BKP8R register ****************/
  21777. #define TAMP_BKP8R_Pos (0U)
  21778. #define TAMP_BKP8R_Msk (0xFFFFFFFFUL << TAMP_BKP8R_Pos) /*!< 0xFFFFFFFF */
  21779. #define TAMP_BKP8R TAMP_BKP8R_Msk
  21780. /******************** Bits definition for TAMP_BKP9R register ****************/
  21781. #define TAMP_BKP9R_Pos (0U)
  21782. #define TAMP_BKP9R_Msk (0xFFFFFFFFUL << TAMP_BKP9R_Pos) /*!< 0xFFFFFFFF */
  21783. #define TAMP_BKP9R TAMP_BKP9R_Msk
  21784. /******************** Bits definition for TAMP_BKP10R register ***************/
  21785. #define TAMP_BKP10R_Pos (0U)
  21786. #define TAMP_BKP10R_Msk (0xFFFFFFFFUL << TAMP_BKP10R_Pos) /*!< 0xFFFFFFFF */
  21787. #define TAMP_BKP10R TAMP_BKP10R_Msk
  21788. /******************** Bits definition for TAMP_BKP11R register ***************/
  21789. #define TAMP_BKP11R_Pos (0U)
  21790. #define TAMP_BKP11R_Msk (0xFFFFFFFFUL << TAMP_BKP11R_Pos) /*!< 0xFFFFFFFF */
  21791. #define TAMP_BKP11R TAMP_BKP11R_Msk
  21792. /******************** Bits definition for TAMP_BKP12R register ***************/
  21793. #define TAMP_BKP12R_Pos (0U)
  21794. #define TAMP_BKP12R_Msk (0xFFFFFFFFUL << TAMP_BKP12R_Pos) /*!< 0xFFFFFFFF */
  21795. #define TAMP_BKP12R TAMP_BKP12R_Msk
  21796. /******************** Bits definition for TAMP_BKP13R register ***************/
  21797. #define TAMP_BKP13R_Pos (0U)
  21798. #define TAMP_BKP13R_Msk (0xFFFFFFFFUL << TAMP_BKP13R_Pos) /*!< 0xFFFFFFFF */
  21799. #define TAMP_BKP13R TAMP_BKP13R_Msk
  21800. /******************** Bits definition for TAMP_BKP14R register ***************/
  21801. #define TAMP_BKP14R_Pos (0U)
  21802. #define TAMP_BKP14R_Msk (0xFFFFFFFFUL << TAMP_BKP14R_Pos) /*!< 0xFFFFFFFF */
  21803. #define TAMP_BKP14R TAMP_BKP14R_Msk
  21804. /******************** Bits definition for TAMP_BKP15R register ***************/
  21805. #define TAMP_BKP15R_Pos (0U)
  21806. #define TAMP_BKP15R_Msk (0xFFFFFFFFUL << TAMP_BKP15R_Pos) /*!< 0xFFFFFFFF */
  21807. #define TAMP_BKP15R TAMP_BKP15R_Msk
  21808. /******************** Bits definition for TAMP_BKP16R register ***************/
  21809. #define TAMP_BKP16R_Pos (0U)
  21810. #define TAMP_BKP16R_Msk (0xFFFFFFFFUL << TAMP_BKP16R_Pos) /*!< 0xFFFFFFFF */
  21811. #define TAMP_BKP16R TAMP_BKP16R_Msk
  21812. /******************** Bits definition for TAMP_BKP17R register ***************/
  21813. #define TAMP_BKP17R_Pos (0U)
  21814. #define TAMP_BKP17R_Msk (0xFFFFFFFFUL << TAMP_BKP17R_Pos) /*!< 0xFFFFFFFF */
  21815. #define TAMP_BKP17R TAMP_BKP17R_Msk
  21816. /******************** Bits definition for TAMP_BKP18R register ***************/
  21817. #define TAMP_BKP18R_Pos (0U)
  21818. #define TAMP_BKP18R_Msk (0xFFFFFFFFUL << TAMP_BKP18R_Pos) /*!< 0xFFFFFFFF */
  21819. #define TAMP_BKP18R TAMP_BKP18R_Msk
  21820. /******************** Bits definition for TAMP_BKP19R register ***************/
  21821. #define TAMP_BKP19R_Pos (0U)
  21822. #define TAMP_BKP19R_Msk (0xFFFFFFFFUL << TAMP_BKP19R_Pos) /*!< 0xFFFFFFFF */
  21823. #define TAMP_BKP19R TAMP_BKP19R_Msk
  21824. /******************** Bits definition for TAMP_BKP20R register ***************/
  21825. #define TAMP_BKP20R_Pos (0U)
  21826. #define TAMP_BKP20R_Msk (0xFFFFFFFFUL << TAMP_BKP20R_Pos) /*!< 0xFFFFFFFF */
  21827. #define TAMP_BKP20R TAMP_BKP20R_Msk
  21828. /******************** Bits definition for TAMP_BKP21R register ***************/
  21829. #define TAMP_BKP21R_Pos (0U)
  21830. #define TAMP_BKP21R_Msk (0xFFFFFFFFUL << TAMP_BKP21R_Pos) /*!< 0xFFFFFFFF */
  21831. #define TAMP_BKP21R TAMP_BKP21R_Msk
  21832. /******************** Bits definition for TAMP_BKP22R register ***************/
  21833. #define TAMP_BKP22R_Pos (0U)
  21834. #define TAMP_BKP22R_Msk (0xFFFFFFFFUL << TAMP_BKP22R_Pos) /*!< 0xFFFFFFFF */
  21835. #define TAMP_BKP22R TAMP_BKP22R_Msk
  21836. /******************** Bits definition for TAMP_BKP23R register ***************/
  21837. #define TAMP_BKP23R_Pos (0U)
  21838. #define TAMP_BKP23R_Msk (0xFFFFFFFFUL << TAMP_BKP23R_Pos) /*!< 0xFFFFFFFF */
  21839. #define TAMP_BKP23R TAMP_BKP23R_Msk
  21840. /******************** Bits definition for TAMP_BKP24R register ***************/
  21841. #define TAMP_BKP24R_Pos (0U)
  21842. #define TAMP_BKP24R_Msk (0xFFFFFFFFUL << TAMP_BKP24R_Pos) /*!< 0xFFFFFFFF */
  21843. #define TAMP_BKP24R TAMP_BKP24R_Msk
  21844. /******************** Bits definition for TAMP_BKP25R register ***************/
  21845. #define TAMP_BKP25R_Pos (0U)
  21846. #define TAMP_BKP25R_Msk (0xFFFFFFFFUL << TAMP_BKP25R_Pos) /*!< 0xFFFFFFFF */
  21847. #define TAMP_BKP25R TAMP_BKP25R_Msk
  21848. /******************** Bits definition for TAMP_BKP26R register ***************/
  21849. #define TAMP_BKP26R_Pos (0U)
  21850. #define TAMP_BKP26R_Msk (0xFFFFFFFFUL << TAMP_BKP26R_Pos) /*!< 0xFFFFFFFF */
  21851. #define TAMP_BKP26R TAMP_BKP26R_Msk
  21852. /******************** Bits definition for TAMP_BKP27R register ***************/
  21853. #define TAMP_BKP27R_Pos (0U)
  21854. #define TAMP_BKP27R_Msk (0xFFFFFFFFUL << TAMP_BKP27R_Pos) /*!< 0xFFFFFFFF */
  21855. #define TAMP_BKP27R TAMP_BKP27R_Msk
  21856. /******************** Bits definition for TAMP_BKP28R register ***************/
  21857. #define TAMP_BKP28R_Pos (0U)
  21858. #define TAMP_BKP28R_Msk (0xFFFFFFFFUL << TAMP_BKP28R_Pos) /*!< 0xFFFFFFFF */
  21859. #define TAMP_BKP28R TAMP_BKP28R_Msk
  21860. /******************** Bits definition for TAMP_BKP29R register ***************/
  21861. #define TAMP_BKP29R_Pos (0U)
  21862. #define TAMP_BKP29R_Msk (0xFFFFFFFFUL << TAMP_BKP29R_Pos) /*!< 0xFFFFFFFF */
  21863. #define TAMP_BKP29R TAMP_BKP29R_Msk
  21864. /******************** Bits definition for TAMP_BKP30R register ***************/
  21865. #define TAMP_BKP30R_Pos (0U)
  21866. #define TAMP_BKP30R_Msk (0xFFFFFFFFUL << TAMP_BKP30R_Pos) /*!< 0xFFFFFFFF */
  21867. #define TAMP_BKP30R TAMP_BKP30R_Msk
  21868. /******************** Bits definition for TAMP_BKP31R register ***************/
  21869. #define TAMP_BKP31R_Pos (0U)
  21870. #define TAMP_BKP31R_Msk (0xFFFFFFFFUL << TAMP_BKP31R_Pos) /*!< 0xFFFFFFFF */
  21871. #define TAMP_BKP31R TAMP_BKP31R_Msk
  21872. /******************************************************************************/
  21873. /* */
  21874. /* Touch Sensing Controller (TSC) */
  21875. /* */
  21876. /******************************************************************************/
  21877. /******************* Bit definition for TSC_CR register *********************/
  21878. #define TSC_CR_TSCE_Pos (0U)
  21879. #define TSC_CR_TSCE_Msk (0x1UL << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  21880. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
  21881. #define TSC_CR_START_Pos (1U)
  21882. #define TSC_CR_START_Msk (0x1UL << TSC_CR_START_Pos) /*!< 0x00000002 */
  21883. #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
  21884. #define TSC_CR_AM_Pos (2U)
  21885. #define TSC_CR_AM_Msk (0x1UL << TSC_CR_AM_Pos) /*!< 0x00000004 */
  21886. #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
  21887. #define TSC_CR_SYNCPOL_Pos (3U)
  21888. #define TSC_CR_SYNCPOL_Msk (0x1UL << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  21889. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
  21890. #define TSC_CR_IODEF_Pos (4U)
  21891. #define TSC_CR_IODEF_Msk (0x1UL << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  21892. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
  21893. #define TSC_CR_MCV_Pos (5U)
  21894. #define TSC_CR_MCV_Msk (0x7UL << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  21895. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
  21896. #define TSC_CR_MCV_0 (0x1UL << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  21897. #define TSC_CR_MCV_1 (0x2UL << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  21898. #define TSC_CR_MCV_2 (0x4UL << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  21899. #define TSC_CR_PGPSC_Pos (12U)
  21900. #define TSC_CR_PGPSC_Msk (0x7UL << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  21901. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  21902. #define TSC_CR_PGPSC_0 (0x1UL << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  21903. #define TSC_CR_PGPSC_1 (0x2UL << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  21904. #define TSC_CR_PGPSC_2 (0x4UL << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  21905. #define TSC_CR_SSPSC_Pos (15U)
  21906. #define TSC_CR_SSPSC_Msk (0x1UL << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  21907. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
  21908. #define TSC_CR_SSE_Pos (16U)
  21909. #define TSC_CR_SSE_Msk (0x1UL << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  21910. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
  21911. #define TSC_CR_SSD_Pos (17U)
  21912. #define TSC_CR_SSD_Msk (0x7FUL << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  21913. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  21914. #define TSC_CR_SSD_0 (0x01UL << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  21915. #define TSC_CR_SSD_1 (0x02UL << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  21916. #define TSC_CR_SSD_2 (0x04UL << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  21917. #define TSC_CR_SSD_3 (0x08UL << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  21918. #define TSC_CR_SSD_4 (0x10UL << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  21919. #define TSC_CR_SSD_5 (0x20UL << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  21920. #define TSC_CR_SSD_6 (0x40UL << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  21921. #define TSC_CR_CTPL_Pos (24U)
  21922. #define TSC_CR_CTPL_Msk (0xFUL << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  21923. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  21924. #define TSC_CR_CTPL_0 (0x1UL << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  21925. #define TSC_CR_CTPL_1 (0x2UL << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  21926. #define TSC_CR_CTPL_2 (0x4UL << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  21927. #define TSC_CR_CTPL_3 (0x8UL << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  21928. #define TSC_CR_CTPH_Pos (28U)
  21929. #define TSC_CR_CTPH_Msk (0xFUL << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  21930. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  21931. #define TSC_CR_CTPH_0 (0x1UL << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  21932. #define TSC_CR_CTPH_1 (0x2UL << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  21933. #define TSC_CR_CTPH_2 (0x4UL << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  21934. #define TSC_CR_CTPH_3 (0x8UL << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  21935. /******************* Bit definition for TSC_IER register ********************/
  21936. #define TSC_IER_EOAIE_Pos (0U)
  21937. #define TSC_IER_EOAIE_Msk (0x1UL << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  21938. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
  21939. #define TSC_IER_MCEIE_Pos (1U)
  21940. #define TSC_IER_MCEIE_Msk (0x1UL << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  21941. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
  21942. /******************* Bit definition for TSC_ICR register ********************/
  21943. #define TSC_ICR_EOAIC_Pos (0U)
  21944. #define TSC_ICR_EOAIC_Msk (0x1UL << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  21945. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
  21946. #define TSC_ICR_MCEIC_Pos (1U)
  21947. #define TSC_ICR_MCEIC_Msk (0x1UL << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  21948. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
  21949. /******************* Bit definition for TSC_ISR register ********************/
  21950. #define TSC_ISR_EOAF_Pos (0U)
  21951. #define TSC_ISR_EOAF_Msk (0x1UL << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  21952. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
  21953. #define TSC_ISR_MCEF_Pos (1U)
  21954. #define TSC_ISR_MCEF_Msk (0x1UL << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  21955. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
  21956. /******************* Bit definition for TSC_IOHCR register ******************/
  21957. #define TSC_IOHCR_G1_IO1_Pos (0U)
  21958. #define TSC_IOHCR_G1_IO1_Msk (0x1UL << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  21959. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  21960. #define TSC_IOHCR_G1_IO2_Pos (1U)
  21961. #define TSC_IOHCR_G1_IO2_Msk (0x1UL << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  21962. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  21963. #define TSC_IOHCR_G1_IO3_Pos (2U)
  21964. #define TSC_IOHCR_G1_IO3_Msk (0x1UL << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  21965. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  21966. #define TSC_IOHCR_G1_IO4_Pos (3U)
  21967. #define TSC_IOHCR_G1_IO4_Msk (0x1UL << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  21968. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  21969. #define TSC_IOHCR_G2_IO1_Pos (4U)
  21970. #define TSC_IOHCR_G2_IO1_Msk (0x1UL << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  21971. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  21972. #define TSC_IOHCR_G2_IO2_Pos (5U)
  21973. #define TSC_IOHCR_G2_IO2_Msk (0x1UL << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  21974. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  21975. #define TSC_IOHCR_G2_IO3_Pos (6U)
  21976. #define TSC_IOHCR_G2_IO3_Msk (0x1UL << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  21977. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  21978. #define TSC_IOHCR_G2_IO4_Pos (7U)
  21979. #define TSC_IOHCR_G2_IO4_Msk (0x1UL << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  21980. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  21981. #define TSC_IOHCR_G3_IO1_Pos (8U)
  21982. #define TSC_IOHCR_G3_IO1_Msk (0x1UL << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  21983. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  21984. #define TSC_IOHCR_G3_IO2_Pos (9U)
  21985. #define TSC_IOHCR_G3_IO2_Msk (0x1UL << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  21986. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  21987. #define TSC_IOHCR_G3_IO3_Pos (10U)
  21988. #define TSC_IOHCR_G3_IO3_Msk (0x1UL << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  21989. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  21990. #define TSC_IOHCR_G3_IO4_Pos (11U)
  21991. #define TSC_IOHCR_G3_IO4_Msk (0x1UL << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  21992. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  21993. #define TSC_IOHCR_G4_IO1_Pos (12U)
  21994. #define TSC_IOHCR_G4_IO1_Msk (0x1UL << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  21995. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  21996. #define TSC_IOHCR_G4_IO2_Pos (13U)
  21997. #define TSC_IOHCR_G4_IO2_Msk (0x1UL << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  21998. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  21999. #define TSC_IOHCR_G4_IO3_Pos (14U)
  22000. #define TSC_IOHCR_G4_IO3_Msk (0x1UL << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  22001. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  22002. #define TSC_IOHCR_G4_IO4_Pos (15U)
  22003. #define TSC_IOHCR_G4_IO4_Msk (0x1UL << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  22004. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  22005. #define TSC_IOHCR_G5_IO1_Pos (16U)
  22006. #define TSC_IOHCR_G5_IO1_Msk (0x1UL << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
  22007. #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
  22008. #define TSC_IOHCR_G5_IO2_Pos (17U)
  22009. #define TSC_IOHCR_G5_IO2_Msk (0x1UL << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
  22010. #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
  22011. #define TSC_IOHCR_G5_IO3_Pos (18U)
  22012. #define TSC_IOHCR_G5_IO3_Msk (0x1UL << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
  22013. #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
  22014. #define TSC_IOHCR_G5_IO4_Pos (19U)
  22015. #define TSC_IOHCR_G5_IO4_Msk (0x1UL << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
  22016. #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
  22017. #define TSC_IOHCR_G6_IO1_Pos (20U)
  22018. #define TSC_IOHCR_G6_IO1_Msk (0x1UL << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
  22019. #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
  22020. #define TSC_IOHCR_G6_IO2_Pos (21U)
  22021. #define TSC_IOHCR_G6_IO2_Msk (0x1UL << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
  22022. #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
  22023. #define TSC_IOHCR_G6_IO3_Pos (22U)
  22024. #define TSC_IOHCR_G6_IO3_Msk (0x1UL << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
  22025. #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
  22026. #define TSC_IOHCR_G6_IO4_Pos (23U)
  22027. #define TSC_IOHCR_G6_IO4_Msk (0x1UL << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
  22028. #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
  22029. #define TSC_IOHCR_G7_IO1_Pos (24U)
  22030. #define TSC_IOHCR_G7_IO1_Msk (0x1UL << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
  22031. #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
  22032. #define TSC_IOHCR_G7_IO2_Pos (25U)
  22033. #define TSC_IOHCR_G7_IO2_Msk (0x1UL << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
  22034. #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
  22035. #define TSC_IOHCR_G7_IO3_Pos (26U)
  22036. #define TSC_IOHCR_G7_IO3_Msk (0x1UL << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
  22037. #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
  22038. #define TSC_IOHCR_G7_IO4_Pos (27U)
  22039. #define TSC_IOHCR_G7_IO4_Msk (0x1UL << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
  22040. #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
  22041. #define TSC_IOHCR_G8_IO1_Pos (28U)
  22042. #define TSC_IOHCR_G8_IO1_Msk (0x1UL << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
  22043. #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
  22044. #define TSC_IOHCR_G8_IO2_Pos (29U)
  22045. #define TSC_IOHCR_G8_IO2_Msk (0x1UL << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
  22046. #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
  22047. #define TSC_IOHCR_G8_IO3_Pos (30U)
  22048. #define TSC_IOHCR_G8_IO3_Msk (0x1UL << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
  22049. #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
  22050. #define TSC_IOHCR_G8_IO4_Pos (31U)
  22051. #define TSC_IOHCR_G8_IO4_Msk (0x1UL << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
  22052. #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
  22053. /******************* Bit definition for TSC_IOASCR register *****************/
  22054. #define TSC_IOASCR_G1_IO1_Pos (0U)
  22055. #define TSC_IOASCR_G1_IO1_Msk (0x1UL << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  22056. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
  22057. #define TSC_IOASCR_G1_IO2_Pos (1U)
  22058. #define TSC_IOASCR_G1_IO2_Msk (0x1UL << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  22059. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
  22060. #define TSC_IOASCR_G1_IO3_Pos (2U)
  22061. #define TSC_IOASCR_G1_IO3_Msk (0x1UL << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  22062. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
  22063. #define TSC_IOASCR_G1_IO4_Pos (3U)
  22064. #define TSC_IOASCR_G1_IO4_Msk (0x1UL << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  22065. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
  22066. #define TSC_IOASCR_G2_IO1_Pos (4U)
  22067. #define TSC_IOASCR_G2_IO1_Msk (0x1UL << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  22068. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
  22069. #define TSC_IOASCR_G2_IO2_Pos (5U)
  22070. #define TSC_IOASCR_G2_IO2_Msk (0x1UL << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  22071. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
  22072. #define TSC_IOASCR_G2_IO3_Pos (6U)
  22073. #define TSC_IOASCR_G2_IO3_Msk (0x1UL << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  22074. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
  22075. #define TSC_IOASCR_G2_IO4_Pos (7U)
  22076. #define TSC_IOASCR_G2_IO4_Msk (0x1UL << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  22077. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
  22078. #define TSC_IOASCR_G3_IO1_Pos (8U)
  22079. #define TSC_IOASCR_G3_IO1_Msk (0x1UL << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  22080. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
  22081. #define TSC_IOASCR_G3_IO2_Pos (9U)
  22082. #define TSC_IOASCR_G3_IO2_Msk (0x1UL << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  22083. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
  22084. #define TSC_IOASCR_G3_IO3_Pos (10U)
  22085. #define TSC_IOASCR_G3_IO3_Msk (0x1UL << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  22086. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
  22087. #define TSC_IOASCR_G3_IO4_Pos (11U)
  22088. #define TSC_IOASCR_G3_IO4_Msk (0x1UL << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  22089. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
  22090. #define TSC_IOASCR_G4_IO1_Pos (12U)
  22091. #define TSC_IOASCR_G4_IO1_Msk (0x1UL << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  22092. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
  22093. #define TSC_IOASCR_G4_IO2_Pos (13U)
  22094. #define TSC_IOASCR_G4_IO2_Msk (0x1UL << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  22095. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
  22096. #define TSC_IOASCR_G4_IO3_Pos (14U)
  22097. #define TSC_IOASCR_G4_IO3_Msk (0x1UL << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  22098. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
  22099. #define TSC_IOASCR_G4_IO4_Pos (15U)
  22100. #define TSC_IOASCR_G4_IO4_Msk (0x1UL << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  22101. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
  22102. #define TSC_IOASCR_G5_IO1_Pos (16U)
  22103. #define TSC_IOASCR_G5_IO1_Msk (0x1UL << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
  22104. #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
  22105. #define TSC_IOASCR_G5_IO2_Pos (17U)
  22106. #define TSC_IOASCR_G5_IO2_Msk (0x1UL << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
  22107. #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
  22108. #define TSC_IOASCR_G5_IO3_Pos (18U)
  22109. #define TSC_IOASCR_G5_IO3_Msk (0x1UL << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
  22110. #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
  22111. #define TSC_IOASCR_G5_IO4_Pos (19U)
  22112. #define TSC_IOASCR_G5_IO4_Msk (0x1UL << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
  22113. #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
  22114. #define TSC_IOASCR_G6_IO1_Pos (20U)
  22115. #define TSC_IOASCR_G6_IO1_Msk (0x1UL << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
  22116. #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
  22117. #define TSC_IOASCR_G6_IO2_Pos (21U)
  22118. #define TSC_IOASCR_G6_IO2_Msk (0x1UL << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
  22119. #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
  22120. #define TSC_IOASCR_G6_IO3_Pos (22U)
  22121. #define TSC_IOASCR_G6_IO3_Msk (0x1UL << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
  22122. #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
  22123. #define TSC_IOASCR_G6_IO4_Pos (23U)
  22124. #define TSC_IOASCR_G6_IO4_Msk (0x1UL << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
  22125. #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
  22126. #define TSC_IOASCR_G7_IO1_Pos (24U)
  22127. #define TSC_IOASCR_G7_IO1_Msk (0x1UL << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
  22128. #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
  22129. #define TSC_IOASCR_G7_IO2_Pos (25U)
  22130. #define TSC_IOASCR_G7_IO2_Msk (0x1UL << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
  22131. #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
  22132. #define TSC_IOASCR_G7_IO3_Pos (26U)
  22133. #define TSC_IOASCR_G7_IO3_Msk (0x1UL << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
  22134. #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
  22135. #define TSC_IOASCR_G7_IO4_Pos (27U)
  22136. #define TSC_IOASCR_G7_IO4_Msk (0x1UL << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
  22137. #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
  22138. #define TSC_IOASCR_G8_IO1_Pos (28U)
  22139. #define TSC_IOASCR_G8_IO1_Msk (0x1UL << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
  22140. #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
  22141. #define TSC_IOASCR_G8_IO2_Pos (29U)
  22142. #define TSC_IOASCR_G8_IO2_Msk (0x1UL << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
  22143. #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
  22144. #define TSC_IOASCR_G8_IO3_Pos (30U)
  22145. #define TSC_IOASCR_G8_IO3_Msk (0x1UL << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
  22146. #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
  22147. #define TSC_IOASCR_G8_IO4_Pos (31U)
  22148. #define TSC_IOASCR_G8_IO4_Msk (0x1UL << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
  22149. #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
  22150. /******************* Bit definition for TSC_IOSCR register ******************/
  22151. #define TSC_IOSCR_G1_IO1_Pos (0U)
  22152. #define TSC_IOSCR_G1_IO1_Msk (0x1UL << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  22153. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
  22154. #define TSC_IOSCR_G1_IO2_Pos (1U)
  22155. #define TSC_IOSCR_G1_IO2_Msk (0x1UL << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  22156. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
  22157. #define TSC_IOSCR_G1_IO3_Pos (2U)
  22158. #define TSC_IOSCR_G1_IO3_Msk (0x1UL << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  22159. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
  22160. #define TSC_IOSCR_G1_IO4_Pos (3U)
  22161. #define TSC_IOSCR_G1_IO4_Msk (0x1UL << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  22162. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
  22163. #define TSC_IOSCR_G2_IO1_Pos (4U)
  22164. #define TSC_IOSCR_G2_IO1_Msk (0x1UL << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  22165. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
  22166. #define TSC_IOSCR_G2_IO2_Pos (5U)
  22167. #define TSC_IOSCR_G2_IO2_Msk (0x1UL << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  22168. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
  22169. #define TSC_IOSCR_G2_IO3_Pos (6U)
  22170. #define TSC_IOSCR_G2_IO3_Msk (0x1UL << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  22171. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
  22172. #define TSC_IOSCR_G2_IO4_Pos (7U)
  22173. #define TSC_IOSCR_G2_IO4_Msk (0x1UL << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  22174. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
  22175. #define TSC_IOSCR_G3_IO1_Pos (8U)
  22176. #define TSC_IOSCR_G3_IO1_Msk (0x1UL << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  22177. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
  22178. #define TSC_IOSCR_G3_IO2_Pos (9U)
  22179. #define TSC_IOSCR_G3_IO2_Msk (0x1UL << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  22180. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
  22181. #define TSC_IOSCR_G3_IO3_Pos (10U)
  22182. #define TSC_IOSCR_G3_IO3_Msk (0x1UL << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  22183. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
  22184. #define TSC_IOSCR_G3_IO4_Pos (11U)
  22185. #define TSC_IOSCR_G3_IO4_Msk (0x1UL << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  22186. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
  22187. #define TSC_IOSCR_G4_IO1_Pos (12U)
  22188. #define TSC_IOSCR_G4_IO1_Msk (0x1UL << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  22189. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
  22190. #define TSC_IOSCR_G4_IO2_Pos (13U)
  22191. #define TSC_IOSCR_G4_IO2_Msk (0x1UL << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  22192. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
  22193. #define TSC_IOSCR_G4_IO3_Pos (14U)
  22194. #define TSC_IOSCR_G4_IO3_Msk (0x1UL << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  22195. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
  22196. #define TSC_IOSCR_G4_IO4_Pos (15U)
  22197. #define TSC_IOSCR_G4_IO4_Msk (0x1UL << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  22198. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
  22199. #define TSC_IOSCR_G5_IO1_Pos (16U)
  22200. #define TSC_IOSCR_G5_IO1_Msk (0x1UL << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
  22201. #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
  22202. #define TSC_IOSCR_G5_IO2_Pos (17U)
  22203. #define TSC_IOSCR_G5_IO2_Msk (0x1UL << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
  22204. #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
  22205. #define TSC_IOSCR_G5_IO3_Pos (18U)
  22206. #define TSC_IOSCR_G5_IO3_Msk (0x1UL << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
  22207. #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
  22208. #define TSC_IOSCR_G5_IO4_Pos (19U)
  22209. #define TSC_IOSCR_G5_IO4_Msk (0x1UL << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
  22210. #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
  22211. #define TSC_IOSCR_G6_IO1_Pos (20U)
  22212. #define TSC_IOSCR_G6_IO1_Msk (0x1UL << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
  22213. #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
  22214. #define TSC_IOSCR_G6_IO2_Pos (21U)
  22215. #define TSC_IOSCR_G6_IO2_Msk (0x1UL << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
  22216. #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
  22217. #define TSC_IOSCR_G6_IO3_Pos (22U)
  22218. #define TSC_IOSCR_G6_IO3_Msk (0x1UL << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
  22219. #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
  22220. #define TSC_IOSCR_G6_IO4_Pos (23U)
  22221. #define TSC_IOSCR_G6_IO4_Msk (0x1UL << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
  22222. #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
  22223. #define TSC_IOSCR_G7_IO1_Pos (24U)
  22224. #define TSC_IOSCR_G7_IO1_Msk (0x1UL << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
  22225. #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
  22226. #define TSC_IOSCR_G7_IO2_Pos (25U)
  22227. #define TSC_IOSCR_G7_IO2_Msk (0x1UL << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
  22228. #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
  22229. #define TSC_IOSCR_G7_IO3_Pos (26U)
  22230. #define TSC_IOSCR_G7_IO3_Msk (0x1UL << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
  22231. #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
  22232. #define TSC_IOSCR_G7_IO4_Pos (27U)
  22233. #define TSC_IOSCR_G7_IO4_Msk (0x1UL << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
  22234. #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
  22235. #define TSC_IOSCR_G8_IO1_Pos (28U)
  22236. #define TSC_IOSCR_G8_IO1_Msk (0x1UL << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
  22237. #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
  22238. #define TSC_IOSCR_G8_IO2_Pos (29U)
  22239. #define TSC_IOSCR_G8_IO2_Msk (0x1UL << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
  22240. #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
  22241. #define TSC_IOSCR_G8_IO3_Pos (30U)
  22242. #define TSC_IOSCR_G8_IO3_Msk (0x1UL << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
  22243. #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
  22244. #define TSC_IOSCR_G8_IO4_Pos (31U)
  22245. #define TSC_IOSCR_G8_IO4_Msk (0x1UL << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
  22246. #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
  22247. /******************* Bit definition for TSC_IOCCR register ******************/
  22248. #define TSC_IOCCR_G1_IO1_Pos (0U)
  22249. #define TSC_IOCCR_G1_IO1_Msk (0x1UL << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  22250. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
  22251. #define TSC_IOCCR_G1_IO2_Pos (1U)
  22252. #define TSC_IOCCR_G1_IO2_Msk (0x1UL << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  22253. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
  22254. #define TSC_IOCCR_G1_IO3_Pos (2U)
  22255. #define TSC_IOCCR_G1_IO3_Msk (0x1UL << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  22256. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
  22257. #define TSC_IOCCR_G1_IO4_Pos (3U)
  22258. #define TSC_IOCCR_G1_IO4_Msk (0x1UL << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  22259. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
  22260. #define TSC_IOCCR_G2_IO1_Pos (4U)
  22261. #define TSC_IOCCR_G2_IO1_Msk (0x1UL << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  22262. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
  22263. #define TSC_IOCCR_G2_IO2_Pos (5U)
  22264. #define TSC_IOCCR_G2_IO2_Msk (0x1UL << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  22265. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
  22266. #define TSC_IOCCR_G2_IO3_Pos (6U)
  22267. #define TSC_IOCCR_G2_IO3_Msk (0x1UL << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  22268. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
  22269. #define TSC_IOCCR_G2_IO4_Pos (7U)
  22270. #define TSC_IOCCR_G2_IO4_Msk (0x1UL << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  22271. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
  22272. #define TSC_IOCCR_G3_IO1_Pos (8U)
  22273. #define TSC_IOCCR_G3_IO1_Msk (0x1UL << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  22274. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
  22275. #define TSC_IOCCR_G3_IO2_Pos (9U)
  22276. #define TSC_IOCCR_G3_IO2_Msk (0x1UL << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  22277. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
  22278. #define TSC_IOCCR_G3_IO3_Pos (10U)
  22279. #define TSC_IOCCR_G3_IO3_Msk (0x1UL << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  22280. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
  22281. #define TSC_IOCCR_G3_IO4_Pos (11U)
  22282. #define TSC_IOCCR_G3_IO4_Msk (0x1UL << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  22283. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
  22284. #define TSC_IOCCR_G4_IO1_Pos (12U)
  22285. #define TSC_IOCCR_G4_IO1_Msk (0x1UL << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  22286. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
  22287. #define TSC_IOCCR_G4_IO2_Pos (13U)
  22288. #define TSC_IOCCR_G4_IO2_Msk (0x1UL << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  22289. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
  22290. #define TSC_IOCCR_G4_IO3_Pos (14U)
  22291. #define TSC_IOCCR_G4_IO3_Msk (0x1UL << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  22292. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
  22293. #define TSC_IOCCR_G4_IO4_Pos (15U)
  22294. #define TSC_IOCCR_G4_IO4_Msk (0x1UL << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  22295. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
  22296. #define TSC_IOCCR_G5_IO1_Pos (16U)
  22297. #define TSC_IOCCR_G5_IO1_Msk (0x1UL << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
  22298. #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
  22299. #define TSC_IOCCR_G5_IO2_Pos (17U)
  22300. #define TSC_IOCCR_G5_IO2_Msk (0x1UL << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
  22301. #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
  22302. #define TSC_IOCCR_G5_IO3_Pos (18U)
  22303. #define TSC_IOCCR_G5_IO3_Msk (0x1UL << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
  22304. #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
  22305. #define TSC_IOCCR_G5_IO4_Pos (19U)
  22306. #define TSC_IOCCR_G5_IO4_Msk (0x1UL << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
  22307. #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
  22308. #define TSC_IOCCR_G6_IO1_Pos (20U)
  22309. #define TSC_IOCCR_G6_IO1_Msk (0x1UL << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
  22310. #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
  22311. #define TSC_IOCCR_G6_IO2_Pos (21U)
  22312. #define TSC_IOCCR_G6_IO2_Msk (0x1UL << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
  22313. #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
  22314. #define TSC_IOCCR_G6_IO3_Pos (22U)
  22315. #define TSC_IOCCR_G6_IO3_Msk (0x1UL << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
  22316. #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
  22317. #define TSC_IOCCR_G6_IO4_Pos (23U)
  22318. #define TSC_IOCCR_G6_IO4_Msk (0x1UL << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
  22319. #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
  22320. #define TSC_IOCCR_G7_IO1_Pos (24U)
  22321. #define TSC_IOCCR_G7_IO1_Msk (0x1UL << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
  22322. #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
  22323. #define TSC_IOCCR_G7_IO2_Pos (25U)
  22324. #define TSC_IOCCR_G7_IO2_Msk (0x1UL << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
  22325. #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
  22326. #define TSC_IOCCR_G7_IO3_Pos (26U)
  22327. #define TSC_IOCCR_G7_IO3_Msk (0x1UL << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
  22328. #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
  22329. #define TSC_IOCCR_G7_IO4_Pos (27U)
  22330. #define TSC_IOCCR_G7_IO4_Msk (0x1UL << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
  22331. #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
  22332. #define TSC_IOCCR_G8_IO1_Pos (28U)
  22333. #define TSC_IOCCR_G8_IO1_Msk (0x1UL << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
  22334. #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
  22335. #define TSC_IOCCR_G8_IO2_Pos (29U)
  22336. #define TSC_IOCCR_G8_IO2_Msk (0x1UL << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
  22337. #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
  22338. #define TSC_IOCCR_G8_IO3_Pos (30U)
  22339. #define TSC_IOCCR_G8_IO3_Msk (0x1UL << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
  22340. #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
  22341. #define TSC_IOCCR_G8_IO4_Pos (31U)
  22342. #define TSC_IOCCR_G8_IO4_Msk (0x1UL << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
  22343. #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
  22344. /******************* Bit definition for TSC_IOGCSR register *****************/
  22345. #define TSC_IOGCSR_G1E_Pos (0U)
  22346. #define TSC_IOGCSR_G1E_Msk (0x1UL << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  22347. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
  22348. #define TSC_IOGCSR_G2E_Pos (1U)
  22349. #define TSC_IOGCSR_G2E_Msk (0x1UL << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  22350. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
  22351. #define TSC_IOGCSR_G3E_Pos (2U)
  22352. #define TSC_IOGCSR_G3E_Msk (0x1UL << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  22353. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
  22354. #define TSC_IOGCSR_G4E_Pos (3U)
  22355. #define TSC_IOGCSR_G4E_Msk (0x1UL << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  22356. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
  22357. #define TSC_IOGCSR_G5E_Pos (4U)
  22358. #define TSC_IOGCSR_G5E_Msk (0x1UL << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
  22359. #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
  22360. #define TSC_IOGCSR_G6E_Pos (5U)
  22361. #define TSC_IOGCSR_G6E_Msk (0x1UL << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
  22362. #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
  22363. #define TSC_IOGCSR_G7E_Pos (6U)
  22364. #define TSC_IOGCSR_G7E_Msk (0x1UL << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
  22365. #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
  22366. #define TSC_IOGCSR_G8E_Pos (7U)
  22367. #define TSC_IOGCSR_G8E_Msk (0x1UL << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
  22368. #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
  22369. #define TSC_IOGCSR_G1S_Pos (16U)
  22370. #define TSC_IOGCSR_G1S_Msk (0x1UL << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  22371. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
  22372. #define TSC_IOGCSR_G2S_Pos (17U)
  22373. #define TSC_IOGCSR_G2S_Msk (0x1UL << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  22374. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
  22375. #define TSC_IOGCSR_G3S_Pos (18U)
  22376. #define TSC_IOGCSR_G3S_Msk (0x1UL << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  22377. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
  22378. #define TSC_IOGCSR_G4S_Pos (19U)
  22379. #define TSC_IOGCSR_G4S_Msk (0x1UL << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  22380. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
  22381. #define TSC_IOGCSR_G5S_Pos (20U)
  22382. #define TSC_IOGCSR_G5S_Msk (0x1UL << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
  22383. #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
  22384. #define TSC_IOGCSR_G6S_Pos (21U)
  22385. #define TSC_IOGCSR_G6S_Msk (0x1UL << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
  22386. #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
  22387. #define TSC_IOGCSR_G7S_Pos (22U)
  22388. #define TSC_IOGCSR_G7S_Msk (0x1UL << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
  22389. #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
  22390. #define TSC_IOGCSR_G8S_Pos (23U)
  22391. #define TSC_IOGCSR_G8S_Msk (0x1UL << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
  22392. #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
  22393. /******************* Bit definition for TSC_IOGXCR register *****************/
  22394. #define TSC_IOGXCR_CNT_Pos (0U)
  22395. #define TSC_IOGXCR_CNT_Msk (0x3FFFUL << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  22396. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
  22397. /******************************************************************************/
  22398. /* */
  22399. /* Serial Audio Interface */
  22400. /* */
  22401. /******************************************************************************/
  22402. /******************** Bit definition for SAI_GCR register *******************/
  22403. #define SAI_GCR_SYNCIN_Pos (0U)
  22404. #define SAI_GCR_SYNCIN_Msk (0x3UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
  22405. #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  22406. #define SAI_GCR_SYNCIN_0 (0x1UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
  22407. #define SAI_GCR_SYNCIN_1 (0x2UL << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
  22408. #define SAI_GCR_SYNCOUT_Pos (4U)
  22409. #define SAI_GCR_SYNCOUT_Msk (0x3UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
  22410. #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  22411. #define SAI_GCR_SYNCOUT_0 (0x1UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
  22412. #define SAI_GCR_SYNCOUT_1 (0x2UL << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
  22413. /******************* Bit definition for SAI_xCR1 register *******************/
  22414. #define SAI_xCR1_MODE_Pos (0U)
  22415. #define SAI_xCR1_MODE_Msk (0x3UL << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
  22416. #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
  22417. #define SAI_xCR1_MODE_0 (0x1UL << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
  22418. #define SAI_xCR1_MODE_1 (0x2UL << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
  22419. #define SAI_xCR1_PRTCFG_Pos (2U)
  22420. #define SAI_xCR1_PRTCFG_Msk (0x3UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
  22421. #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  22422. #define SAI_xCR1_PRTCFG_0 (0x1UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
  22423. #define SAI_xCR1_PRTCFG_1 (0x2UL << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
  22424. #define SAI_xCR1_DS_Pos (5U)
  22425. #define SAI_xCR1_DS_Msk (0x7UL << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
  22426. #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
  22427. #define SAI_xCR1_DS_0 (0x1UL << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
  22428. #define SAI_xCR1_DS_1 (0x2UL << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
  22429. #define SAI_xCR1_DS_2 (0x4UL << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
  22430. #define SAI_xCR1_LSBFIRST_Pos (8U)
  22431. #define SAI_xCR1_LSBFIRST_Msk (0x1UL << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
  22432. #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
  22433. #define SAI_xCR1_CKSTR_Pos (9U)
  22434. #define SAI_xCR1_CKSTR_Msk (0x1UL << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
  22435. #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
  22436. #define SAI_xCR1_SYNCEN_Pos (10U)
  22437. #define SAI_xCR1_SYNCEN_Msk (0x3UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
  22438. #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
  22439. #define SAI_xCR1_SYNCEN_0 (0x1UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
  22440. #define SAI_xCR1_SYNCEN_1 (0x2UL << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
  22441. #define SAI_xCR1_MONO_Pos (12U)
  22442. #define SAI_xCR1_MONO_Msk (0x1UL << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
  22443. #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
  22444. #define SAI_xCR1_OUTDRIV_Pos (13U)
  22445. #define SAI_xCR1_OUTDRIV_Msk (0x1UL << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
  22446. #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
  22447. #define SAI_xCR1_SAIEN_Pos (16U)
  22448. #define SAI_xCR1_SAIEN_Msk (0x1UL << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
  22449. #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
  22450. #define SAI_xCR1_DMAEN_Pos (17U)
  22451. #define SAI_xCR1_DMAEN_Msk (0x1UL << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
  22452. #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
  22453. #define SAI_xCR1_NODIV_Pos (19U)
  22454. #define SAI_xCR1_NODIV_Msk (0x1UL << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
  22455. #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
  22456. #define SAI_xCR1_MCKDIV_Pos (20U)
  22457. #define SAI_xCR1_MCKDIV_Msk (0x3FUL << SAI_xCR1_MCKDIV_Pos) /*!< 0x03F00000 */
  22458. #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[5:0] (Master ClocK Divider) */
  22459. #define SAI_xCR1_MCKDIV_0 (0x00100000UL) /*!<Bit 0 */
  22460. #define SAI_xCR1_MCKDIV_1 (0x00200000UL) /*!<Bit 1 */
  22461. #define SAI_xCR1_MCKDIV_2 (0x00400000UL) /*!<Bit 2 */
  22462. #define SAI_xCR1_MCKDIV_3 (0x00800000UL) /*!<Bit 3 */
  22463. #define SAI_xCR1_MCKDIV_4 (0x01000000UL) /*!<Bit 4 */
  22464. #define SAI_xCR1_MCKDIV_5 (0x02000000UL) /*!<Bit 5 */
  22465. #define SAI_xCR1_OSR_Pos (26U)
  22466. #define SAI_xCR1_OSR_Msk (0x1UL << SAI_xCR1_OSR_Pos) /*!< 0x04000000 */
  22467. #define SAI_xCR1_OSR SAI_xCR1_OSR_Msk /*!<Oversampling ratio for master clock */
  22468. #define SAI_xCR1_MCKEN_Pos (27U)
  22469. #define SAI_xCR1_MCKEN_Msk (0x1UL << SAI_xCR1_MCKEN_Pos) /*!< 0x08000000 */
  22470. #define SAI_xCR1_MCKEN SAI_xCR1_MCKEN_Msk /*!<Master clock generation enable */
  22471. /******************* Bit definition for SAI_xCR2 register *******************/
  22472. #define SAI_xCR2_FTH_Pos (0U)
  22473. #define SAI_xCR2_FTH_Msk (0x7UL << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
  22474. #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
  22475. #define SAI_xCR2_FTH_0 (0x1UL << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
  22476. #define SAI_xCR2_FTH_1 (0x2UL << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
  22477. #define SAI_xCR2_FTH_2 (0x4UL << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
  22478. #define SAI_xCR2_FFLUSH_Pos (3U)
  22479. #define SAI_xCR2_FFLUSH_Msk (0x1UL << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
  22480. #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
  22481. #define SAI_xCR2_TRIS_Pos (4U)
  22482. #define SAI_xCR2_TRIS_Msk (0x1UL << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
  22483. #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
  22484. #define SAI_xCR2_MUTE_Pos (5U)
  22485. #define SAI_xCR2_MUTE_Msk (0x1UL << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
  22486. #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
  22487. #define SAI_xCR2_MUTEVAL_Pos (6U)
  22488. #define SAI_xCR2_MUTEVAL_Msk (0x1UL << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
  22489. #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
  22490. #define SAI_xCR2_MUTECNT_Pos (7U)
  22491. #define SAI_xCR2_MUTECNT_Msk (0x3FUL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
  22492. #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
  22493. #define SAI_xCR2_MUTECNT_0 (0x01UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
  22494. #define SAI_xCR2_MUTECNT_1 (0x02UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
  22495. #define SAI_xCR2_MUTECNT_2 (0x04UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
  22496. #define SAI_xCR2_MUTECNT_3 (0x08UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
  22497. #define SAI_xCR2_MUTECNT_4 (0x10UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
  22498. #define SAI_xCR2_MUTECNT_5 (0x20UL << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
  22499. #define SAI_xCR2_CPL_Pos (13U)
  22500. #define SAI_xCR2_CPL_Msk (0x1UL << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
  22501. #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */
  22502. #define SAI_xCR2_COMP_Pos (14U)
  22503. #define SAI_xCR2_COMP_Msk (0x3UL << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
  22504. #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
  22505. #define SAI_xCR2_COMP_0 (0x1UL << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
  22506. #define SAI_xCR2_COMP_1 (0x2UL << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
  22507. /****************** Bit definition for SAI_xFRCR register *******************/
  22508. #define SAI_xFRCR_FRL_Pos (0U)
  22509. #define SAI_xFRCR_FRL_Msk (0xFFUL << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
  22510. #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */
  22511. #define SAI_xFRCR_FRL_0 (0x01UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
  22512. #define SAI_xFRCR_FRL_1 (0x02UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
  22513. #define SAI_xFRCR_FRL_2 (0x04UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
  22514. #define SAI_xFRCR_FRL_3 (0x08UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
  22515. #define SAI_xFRCR_FRL_4 (0x10UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
  22516. #define SAI_xFRCR_FRL_5 (0x20UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
  22517. #define SAI_xFRCR_FRL_6 (0x40UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
  22518. #define SAI_xFRCR_FRL_7 (0x80UL << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
  22519. #define SAI_xFRCR_FSALL_Pos (8U)
  22520. #define SAI_xFRCR_FSALL_Msk (0x7FUL << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
  22521. #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */
  22522. #define SAI_xFRCR_FSALL_0 (0x01UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
  22523. #define SAI_xFRCR_FSALL_1 (0x02UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
  22524. #define SAI_xFRCR_FSALL_2 (0x04UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
  22525. #define SAI_xFRCR_FSALL_3 (0x08UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
  22526. #define SAI_xFRCR_FSALL_4 (0x10UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
  22527. #define SAI_xFRCR_FSALL_5 (0x20UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
  22528. #define SAI_xFRCR_FSALL_6 (0x40UL << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
  22529. #define SAI_xFRCR_FSDEF_Pos (16U)
  22530. #define SAI_xFRCR_FSDEF_Msk (0x1UL << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
  22531. #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */
  22532. #define SAI_xFRCR_FSPOL_Pos (17U)
  22533. #define SAI_xFRCR_FSPOL_Msk (0x1UL << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
  22534. #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
  22535. #define SAI_xFRCR_FSOFF_Pos (18U)
  22536. #define SAI_xFRCR_FSOFF_Msk (0x1UL << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
  22537. #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
  22538. /****************** Bit definition for SAI_xSLOTR register *******************/
  22539. #define SAI_xSLOTR_FBOFF_Pos (0U)
  22540. #define SAI_xSLOTR_FBOFF_Msk (0x1FUL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
  22541. #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
  22542. #define SAI_xSLOTR_FBOFF_0 (0x01UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
  22543. #define SAI_xSLOTR_FBOFF_1 (0x02UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
  22544. #define SAI_xSLOTR_FBOFF_2 (0x04UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
  22545. #define SAI_xSLOTR_FBOFF_3 (0x08UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
  22546. #define SAI_xSLOTR_FBOFF_4 (0x10UL << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
  22547. #define SAI_xSLOTR_SLOTSZ_Pos (6U)
  22548. #define SAI_xSLOTR_SLOTSZ_Msk (0x3UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
  22549. #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
  22550. #define SAI_xSLOTR_SLOTSZ_0 (0x1UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
  22551. #define SAI_xSLOTR_SLOTSZ_1 (0x2UL << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
  22552. #define SAI_xSLOTR_NBSLOT_Pos (8U)
  22553. #define SAI_xSLOTR_NBSLOT_Msk (0xFUL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
  22554. #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  22555. #define SAI_xSLOTR_NBSLOT_0 (0x1UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
  22556. #define SAI_xSLOTR_NBSLOT_1 (0x2UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
  22557. #define SAI_xSLOTR_NBSLOT_2 (0x4UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
  22558. #define SAI_xSLOTR_NBSLOT_3 (0x8UL << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
  22559. #define SAI_xSLOTR_SLOTEN_Pos (16U)
  22560. #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFUL << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
  22561. #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
  22562. /******************* Bit definition for SAI_xIMR register *******************/
  22563. #define SAI_xIMR_OVRUDRIE_Pos (0U)
  22564. #define SAI_xIMR_OVRUDRIE_Msk (0x1UL << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
  22565. #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
  22566. #define SAI_xIMR_MUTEDETIE_Pos (1U)
  22567. #define SAI_xIMR_MUTEDETIE_Msk (0x1UL << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
  22568. #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
  22569. #define SAI_xIMR_WCKCFGIE_Pos (2U)
  22570. #define SAI_xIMR_WCKCFGIE_Msk (0x1UL << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
  22571. #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
  22572. #define SAI_xIMR_FREQIE_Pos (3U)
  22573. #define SAI_xIMR_FREQIE_Msk (0x1UL << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
  22574. #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
  22575. #define SAI_xIMR_CNRDYIE_Pos (4U)
  22576. #define SAI_xIMR_CNRDYIE_Msk (0x1UL << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
  22577. #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
  22578. #define SAI_xIMR_AFSDETIE_Pos (5U)
  22579. #define SAI_xIMR_AFSDETIE_Msk (0x1UL << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
  22580. #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
  22581. #define SAI_xIMR_LFSDETIE_Pos (6U)
  22582. #define SAI_xIMR_LFSDETIE_Msk (0x1UL << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
  22583. #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
  22584. /******************** Bit definition for SAI_xSR register *******************/
  22585. #define SAI_xSR_OVRUDR_Pos (0U)
  22586. #define SAI_xSR_OVRUDR_Msk (0x1UL << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
  22587. #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
  22588. #define SAI_xSR_MUTEDET_Pos (1U)
  22589. #define SAI_xSR_MUTEDET_Msk (0x1UL << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
  22590. #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
  22591. #define SAI_xSR_WCKCFG_Pos (2U)
  22592. #define SAI_xSR_WCKCFG_Msk (0x1UL << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
  22593. #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
  22594. #define SAI_xSR_FREQ_Pos (3U)
  22595. #define SAI_xSR_FREQ_Msk (0x1UL << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
  22596. #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
  22597. #define SAI_xSR_CNRDY_Pos (4U)
  22598. #define SAI_xSR_CNRDY_Msk (0x1UL << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
  22599. #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
  22600. #define SAI_xSR_AFSDET_Pos (5U)
  22601. #define SAI_xSR_AFSDET_Msk (0x1UL << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
  22602. #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
  22603. #define SAI_xSR_LFSDET_Pos (6U)
  22604. #define SAI_xSR_LFSDET_Msk (0x1UL << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
  22605. #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
  22606. #define SAI_xSR_FLVL_Pos (16U)
  22607. #define SAI_xSR_FLVL_Msk (0x7UL << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
  22608. #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
  22609. #define SAI_xSR_FLVL_0 (0x1UL << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
  22610. #define SAI_xSR_FLVL_1 (0x2UL << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
  22611. #define SAI_xSR_FLVL_2 (0x4UL << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
  22612. /****************** Bit definition for SAI_xCLRFR register ******************/
  22613. #define SAI_xCLRFR_COVRUDR_Pos (0U)
  22614. #define SAI_xCLRFR_COVRUDR_Msk (0x1UL << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
  22615. #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
  22616. #define SAI_xCLRFR_CMUTEDET_Pos (1U)
  22617. #define SAI_xCLRFR_CMUTEDET_Msk (0x1UL << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
  22618. #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
  22619. #define SAI_xCLRFR_CWCKCFG_Pos (2U)
  22620. #define SAI_xCLRFR_CWCKCFG_Msk (0x1UL << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
  22621. #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
  22622. #define SAI_xCLRFR_CFREQ_Pos (3U)
  22623. #define SAI_xCLRFR_CFREQ_Msk (0x1UL << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
  22624. #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
  22625. #define SAI_xCLRFR_CCNRDY_Pos (4U)
  22626. #define SAI_xCLRFR_CCNRDY_Msk (0x1UL << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
  22627. #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
  22628. #define SAI_xCLRFR_CAFSDET_Pos (5U)
  22629. #define SAI_xCLRFR_CAFSDET_Msk (0x1UL << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
  22630. #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
  22631. #define SAI_xCLRFR_CLFSDET_Pos (6U)
  22632. #define SAI_xCLRFR_CLFSDET_Msk (0x1UL << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
  22633. #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
  22634. /****************** Bit definition for SAI_xDR register ******************/
  22635. #define SAI_xDR_DATA_Pos (0U)
  22636. #define SAI_xDR_DATA_Msk (0xFFFFFFFFUL << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
  22637. #define SAI_xDR_DATA SAI_xDR_DATA_Msk
  22638. /****************** Bit definition for SAI_PDMCR register *******************/
  22639. #define SAI_PDMCR_PDMEN_Pos (0U)
  22640. #define SAI_PDMCR_PDMEN_Msk (0x1UL << SAI_PDMCR_PDMEN_Pos) /*!< 0x00000001 */
  22641. #define SAI_PDMCR_PDMEN SAI_PDMCR_PDMEN_Msk /*!<PDM enable */
  22642. #define SAI_PDMCR_MICNBR_Pos (4U)
  22643. #define SAI_PDMCR_MICNBR_Msk (0x3UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000030 */
  22644. #define SAI_PDMCR_MICNBR SAI_PDMCR_MICNBR_Msk /*!<MICNBR[1:0] (Number of microphones) */
  22645. #define SAI_PDMCR_MICNBR_0 (0x1UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000010 */
  22646. #define SAI_PDMCR_MICNBR_1 (0x2UL << SAI_PDMCR_MICNBR_Pos) /*!< 0x00000020 */
  22647. #define SAI_PDMCR_CKEN1_Pos (8U)
  22648. #define SAI_PDMCR_CKEN1_Msk (0x1UL << SAI_PDMCR_CKEN1_Pos) /*!< 0x00000100 */
  22649. #define SAI_PDMCR_CKEN1 SAI_PDMCR_CKEN1_Msk /*!<Clock 1 enable */
  22650. #define SAI_PDMCR_CKEN2_Pos (9U)
  22651. #define SAI_PDMCR_CKEN2_Msk (0x1UL << SAI_PDMCR_CKEN2_Pos) /*!< 0x00000200 */
  22652. #define SAI_PDMCR_CKEN2 SAI_PDMCR_CKEN2_Msk /*!<Clock 2 enable */
  22653. #define SAI_PDMCR_CKEN3_Pos (10U)
  22654. #define SAI_PDMCR_CKEN3_Msk (0x1UL << SAI_PDMCR_CKEN3_Pos) /*!< 0x00000400 */
  22655. #define SAI_PDMCR_CKEN3 SAI_PDMCR_CKEN3_Msk /*!<Clock 3 enable */
  22656. #define SAI_PDMCR_CKEN4_Pos (11U)
  22657. #define SAI_PDMCR_CKEN4_Msk (0x1UL << SAI_PDMCR_CKEN4_Pos) /*!< 0x00000800 */
  22658. #define SAI_PDMCR_CKEN4 SAI_PDMCR_CKEN4_Msk /*!<Clock 4 enable */
  22659. /****************** Bit definition for SAI_PDMDLY register ******************/
  22660. #define SAI_PDMDLY_DLYM1L_Pos (0U)
  22661. #define SAI_PDMDLY_DLYM1L_Msk (0x7UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000007 */
  22662. #define SAI_PDMDLY_DLYM1L SAI_PDMDLY_DLYM1L_Msk /*!<DLYM1L[2:0] (Delay line adjust for left microphone of pair 1) */
  22663. #define SAI_PDMDLY_DLYM1L_0 (0x1UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000001 */
  22664. #define SAI_PDMDLY_DLYM1L_1 (0x2UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000002 */
  22665. #define SAI_PDMDLY_DLYM1L_2 (0x4UL << SAI_PDMDLY_DLYM1L_Pos) /*!< 0x00000004 */
  22666. #define SAI_PDMDLY_DLYM1R_Pos (4U)
  22667. #define SAI_PDMDLY_DLYM1R_Msk (0x7UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000070 */
  22668. #define SAI_PDMDLY_DLYM1R SAI_PDMDLY_DLYM1R_Msk /*!<DLYM1R[2:0] (Delay line adjust for right microphone of pair 1) */
  22669. #define SAI_PDMDLY_DLYM1R_0 (0x1UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000010 */
  22670. #define SAI_PDMDLY_DLYM1R_1 (0x2UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000020 */
  22671. #define SAI_PDMDLY_DLYM1R_2 (0x4UL << SAI_PDMDLY_DLYM1R_Pos) /*!< 0x00000040 */
  22672. #define SAI_PDMDLY_DLYM2L_Pos (8U)
  22673. #define SAI_PDMDLY_DLYM2L_Msk (0x7UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000700 */
  22674. #define SAI_PDMDLY_DLYM2L SAI_PDMDLY_DLYM2L_Msk /*!<DLYM2L[2:0] (Delay line adjust for left microphone of pair 2) */
  22675. #define SAI_PDMDLY_DLYM2L_0 (0x1UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000100 */
  22676. #define SAI_PDMDLY_DLYM2L_1 (0x2UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000200 */
  22677. #define SAI_PDMDLY_DLYM2L_2 (0x4UL << SAI_PDMDLY_DLYM2L_Pos) /*!< 0x00000400 */
  22678. #define SAI_PDMDLY_DLYM2R_Pos (12U)
  22679. #define SAI_PDMDLY_DLYM2R_Msk (0x7UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00007000 */
  22680. #define SAI_PDMDLY_DLYM2R SAI_PDMDLY_DLYM2R_Msk /*!<DLYM2R[2:0] (Delay line adjust for right microphone of pair 2) */
  22681. #define SAI_PDMDLY_DLYM2R_0 (0x1UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00001000 */
  22682. #define SAI_PDMDLY_DLYM2R_1 (0x2UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00002000 */
  22683. #define SAI_PDMDLY_DLYM2R_2 (0x4UL << SAI_PDMDLY_DLYM2R_Pos) /*!< 0x00004000 */
  22684. #define SAI_PDMDLY_DLYM3L_Pos (16U)
  22685. #define SAI_PDMDLY_DLYM3L_Msk (0x7UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00070000 */
  22686. #define SAI_PDMDLY_DLYM3L SAI_PDMDLY_DLYM3L_Msk /*!<DLYM3L[2:0] (Delay line adjust for left microphone of pair 3) */
  22687. #define SAI_PDMDLY_DLYM3L_0 (0x1UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00010000 */
  22688. #define SAI_PDMDLY_DLYM3L_1 (0x2UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00020000 */
  22689. #define SAI_PDMDLY_DLYM3L_2 (0x4UL << SAI_PDMDLY_DLYM3L_Pos) /*!< 0x00040000 */
  22690. #define SAI_PDMDLY_DLYM3R_Pos (20U)
  22691. #define SAI_PDMDLY_DLYM3R_Msk (0x7UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00700000 */
  22692. #define SAI_PDMDLY_DLYM3R SAI_PDMDLY_DLYM3R_Msk /*!<DLYM3R[2:0] (Delay line adjust for right microphone of pair 3) */
  22693. #define SAI_PDMDLY_DLYM3R_0 (0x1UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00100000 */
  22694. #define SAI_PDMDLY_DLYM3R_1 (0x2UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00200000 */
  22695. #define SAI_PDMDLY_DLYM3R_2 (0x4UL << SAI_PDMDLY_DLYM3R_Pos) /*!< 0x00400000 */
  22696. #define SAI_PDMDLY_DLYM4L_Pos (24U)
  22697. #define SAI_PDMDLY_DLYM4L_Msk (0x7UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x07000000 */
  22698. #define SAI_PDMDLY_DLYM4L SAI_PDMDLY_DLYM4L_Msk /*!<DLYM4L[2:0] (Delay line adjust for left microphone of pair 4) */
  22699. #define SAI_PDMDLY_DLYM4L_0 (0x1UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x01000000 */
  22700. #define SAI_PDMDLY_DLYM4L_1 (0x2UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x02000000 */
  22701. #define SAI_PDMDLY_DLYM4L_2 (0x4UL << SAI_PDMDLY_DLYM4L_Pos) /*!< 0x04000000 */
  22702. #define SAI_PDMDLY_DLYM4R_Pos (28U)
  22703. #define SAI_PDMDLY_DLYM4R_Msk (0x7UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x70000000 */
  22704. #define SAI_PDMDLY_DLYM4R SAI_PDMDLY_DLYM4R_Msk /*!<DLYM4R[2:0] (Delay line adjust for right microphone of pair 4) */
  22705. #define SAI_PDMDLY_DLYM4R_0 (0x1UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x10000000 */
  22706. #define SAI_PDMDLY_DLYM4R_1 (0x2UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x20000000 */
  22707. #define SAI_PDMDLY_DLYM4R_2 (0x4UL << SAI_PDMDLY_DLYM4R_Pos) /*!< 0x40000000 */
  22708. /******************************************************************************/
  22709. /* */
  22710. /* SYSCFG */
  22711. /* */
  22712. /******************************************************************************/
  22713. /****************** Bit definition for SYSCFG_SECRX register ****************/
  22714. #define SYSCFG_SECCFGR_SYSCFGSEC_Pos (0U)
  22715. #define SYSCFG_SECCFGR_SYSCFGSEC_Msk (0x1UL << SYSCFG_SECCFGR_SYSCFGSEC_Pos) /*!< 0x00000001 */
  22716. #define SYSCFG_SECCFGR_SYSCFGSEC SYSCFG_SECCFGR_SYSCFGSEC_Msk /*!< SYSCFG clock control security enable */
  22717. #define SYSCFG_SECCFGR_CLASSBSEC_Pos (1U)
  22718. #define SYSCFG_SECCFGR_CLASSBSEC_Msk (0x1UL << SYSCFG_SECCFGR_CLASSBSEC_Pos) /*!< 0x00000002 */
  22719. #define SYSCFG_SECCFGR_CLASSBSEC SYSCFG_SECCFGR_CLASSBSEC_Msk /*!< ClassB SYSCFG security enable */
  22720. #define SYSCFG_SECCFGR_FPUSEC_Pos (3U)
  22721. #define SYSCFG_SECCFGR_FPUSEC_Msk (0x1UL << SYSCFG_SECCFGR_FPUSEC_Pos) /*!< 0x00000008 */
  22722. #define SYSCFG_SECCFGR_FPUSEC SYSCFG_SECCFGR_FPUSEC_Msk /*!< FPU SYSCFG security enable */
  22723. /****************** Bit definition for SYSCFG_CFGR1 register ****************/
  22724. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  22725. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  22726. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  22727. #define SYSCFG_CFGR1_ANASWVDD_Pos (9U)
  22728. #define SYSCFG_CFGR1_ANASWVDD_Msk (0x1UL << SYSCFG_CFGR1_ANASWVDD_Pos) /*!< 0x00000200 */
  22729. #define SYSCFG_CFGR1_ANASWVDD SYSCFG_CFGR1_ANASWVDD_Msk /*!< GPIO analog switch control voltage selection */
  22730. #define SYSCFG_CFGR1_PB6_FMP_Pos (16U)
  22731. #define SYSCFG_CFGR1_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_PB6_FMP_Pos) /*!< 0x00010000 */
  22732. #define SYSCFG_CFGR1_PB6_FMP SYSCFG_CFGR1_PB6_FMP_Msk /*!< PB6 Fast mode plus */
  22733. #define SYSCFG_CFGR1_PB7_FMP_Pos (17U)
  22734. #define SYSCFG_CFGR1_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_PB7_FMP_Pos) /*!< 0x00020000 */
  22735. #define SYSCFG_CFGR1_PB7_FMP SYSCFG_CFGR1_PB7_FMP_Msk /*!< PB7 Fast mode plus */
  22736. #define SYSCFG_CFGR1_PB8_FMP_Pos (18U)
  22737. #define SYSCFG_CFGR1_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_PB8_FMP_Pos) /*!< 0x00040000 */
  22738. #define SYSCFG_CFGR1_PB8_FMP SYSCFG_CFGR1_PB8_FMP_Msk /*!< PB8 Fast mode plus */
  22739. #define SYSCFG_CFGR1_PB9_FMP_Pos (19U)
  22740. #define SYSCFG_CFGR1_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_PB9_FMP_Pos) /*!< 0x00080000 */
  22741. #define SYSCFG_CFGR1_PB9_FMP SYSCFG_CFGR1_PB9_FMP_Msk /*!< PB9 Fast mode plus */
  22742. #define SYSCFG_CFGR1_ENDCAP_Pos (24U)
  22743. #define SYSCFG_CFGR1_ENDCAP_Msk (0x3UL << SYSCFG_CFGR1_ENDCAP_Pos) /*!< 0x03000000 */
  22744. #define SYSCFG_CFGR1_ENDCAP SYSCFG_CFGR1_ENDCAP_Msk /*!< Enable decoupling capacitance on HSPI supply */
  22745. #define SYSCFG_CFGR1_ENDCAP_0 (0x1UL << SYSCFG_CFGR1_ENDCAP_Pos) /*!< 0x01000000 */
  22746. #define SYSCFG_CFGR1_ENDCAP_1 (0x2UL << SYSCFG_CFGR1_ENDCAP_Pos) /*!< 0x02000000 */
  22747. #define SYSCFG_CFGR1_SRAMCACHED_Pos (28U)
  22748. #define SYSCFG_CFGR1_SRAMCACHED_Msk (0x1UL << SYSCFG_CFGR1_SRAMCACHED_Pos) /*!< 0x10000000 */
  22749. #define SYSCFG_CFGR1_SRAMCACHED SYSCFG_CFGR1_SRAMCACHED_Msk /*!< Enable the cachability of internal SRAMx by the DCACHE2 */
  22750. /****************** Bit definition for SYSCFG_FPUIMR register ***************/
  22751. #define SYSCFG_FPUIMR_FPU_IE_Pos (0U)
  22752. #define SYSCFG_FPUIMR_FPU_IE_Msk (0x3FUL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x0000003F - */
  22753. #define SYSCFG_FPUIMR_FPU_IE SYSCFG_FPUIMR_FPU_IE_Msk /*!< All FPU interrupts enable */
  22754. #define SYSCFG_FPUIMR_FPU_IE_0 (0x1UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000001 - Invalid operation Interrupt enable */
  22755. #define SYSCFG_FPUIMR_FPU_IE_1 (0x2UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000002 - Divide-by-zero Interrupt enable */
  22756. #define SYSCFG_FPUIMR_FPU_IE_2 (0x4UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000004 - Underflow Interrupt enable */
  22757. #define SYSCFG_FPUIMR_FPU_IE_3 (0x8UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000008 - Overflow Interrupt enable */
  22758. #define SYSCFG_FPUIMR_FPU_IE_4 (0x10UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000010 - Input denormal Interrupt enable */
  22759. #define SYSCFG_FPUIMR_FPU_IE_5 (0x20UL << SYSCFG_FPUIMR_FPU_IE_Pos) /*!< 0x00000020 - Inexact Interrupt enable (interrupt disabled at reset) */
  22760. /****************** Bit definition for SYSCFG_CNSLCKR register **************/
  22761. #define SYSCFG_CNSLCKR_LOCKNSVTOR_Pos (0U)
  22762. #define SYSCFG_CNSLCKR_LOCKNSVTOR_Msk (0x1UL << SYSCFG_CNSLCKR_LOCKNSVTOR_Pos) /*!< 0x00000001 */
  22763. #define SYSCFG_CNSLCKR_LOCKNSVTOR SYSCFG_CNSLCKR_LOCKNSVTOR_Msk /*!< Disable VTOR_NS register writes by SW or debug agent */
  22764. #define SYSCFG_CNSLCKR_LOCKNSMPU_Pos (1U)
  22765. #define SYSCFG_CNSLCKR_LOCKNSMPU_Msk (0x1UL << SYSCFG_CNSLCKR_LOCKNSMPU_Pos) /*!< 0x00000002 */
  22766. #define SYSCFG_CNSLCKR_LOCKNSMPU SYSCFG_CNSLCKR_LOCKNSMPU_Msk /*!< Disable Non-Secure MPU registers writes by SW or debug agent */
  22767. /****************** Bit definition for SYSCFG_CSLCKR register ***************/
  22768. #define SYSCFG_CSLCKR_LOCKSVTAIRCR_Pos (0U)
  22769. #define SYSCFG_CSLCKR_LOCKSVTAIRCR_Msk (0x1UL << SYSCFG_CSLCKR_LOCKSVTAIRCR_Pos) /*!< 0x00000001 */
  22770. #define SYSCFG_CSLCKR_LOCKSVTAIRCR SYSCFG_CSLCKR_LOCKSVTAIRCR_Msk /*!< Disable changes to the secure vector table address, handling of system faults */
  22771. #define SYSCFG_CSLCKR_LOCKSMPU_Pos (1U)
  22772. #define SYSCFG_CSLCKR_LOCKSMPU_Msk (0x1UL << SYSCFG_CSLCKR_LOCKSMPU_Pos) /*!< 0x00000002 */
  22773. #define SYSCFG_CSLCKR_LOCKSMPU SYSCFG_CSLCKR_LOCKSMPU_Msk /*!< Disable changes to the secure MPU registers writes by SW or debug agent */
  22774. #define SYSCFG_CSLCKR_LOCKSAU_Pos (2U)
  22775. #define SYSCFG_CSLCKR_LOCKSAU_Msk (0x1UL << SYSCFG_CSLCKR_LOCKSAU_Pos) /*!< 0x00000004 */
  22776. #define SYSCFG_CSLCKR_LOCKSAU SYSCFG_CSLCKR_LOCKSAU_Msk /*!< Disable changes to SAU registers */
  22777. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  22778. #define SYSCFG_CFGR2_CLL_Pos (0U)
  22779. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  22780. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
  22781. #define SYSCFG_CFGR2_SPL_Pos (1U)
  22782. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  22783. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM ECC Lock */
  22784. #define SYSCFG_CFGR2_PVDL_Pos (2U)
  22785. #define SYSCFG_CFGR2_PVDL_Msk (0x1UL << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
  22786. #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
  22787. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  22788. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  22789. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
  22790. /****************** Bit definition for SYSCFG_MESR register ****************/
  22791. #define SYSCFG_MESR_MCLR_Pos (0U)
  22792. #define SYSCFG_MESR_MCLR_Msk (0x1UL << SYSCFG_MESR_MCLR_Pos) /*!< 0x00000001 */
  22793. #define SYSCFG_MESR_MCLR SYSCFG_MESR_MCLR_Msk /*!< Status of Erase after Reset */
  22794. #define SYSCFG_MESR_IPMEE_Pos (16U)
  22795. #define SYSCFG_MESR_IPMEE_Msk (0x1UL << SYSCFG_MESR_IPMEE_Pos) /*!< 0x00010000 */
  22796. #define SYSCFG_MESR_IPMEE SYSCFG_MESR_IPMEE_Msk /*!< Status of End of Erase for ICache and PKA RAMs */
  22797. /****************** Bit definition for SYSCFG_CCCSR register ****************/
  22798. #define SYSCFG_CCCSR_EN1_Pos (0U)
  22799. #define SYSCFG_CCCSR_EN1_Msk (0x1UL << SYSCFG_CCCSR_EN1_Pos) /*!< 0x00000001 */
  22800. #define SYSCFG_CCCSR_EN1 SYSCFG_CCCSR_EN1_Msk /*!< Enable compensation cell for VDD power rail */
  22801. #define SYSCFG_CCCSR_CS1_Pos (1U)
  22802. #define SYSCFG_CCCSR_CS1_Msk (0x1UL << SYSCFG_CCCSR_CS1_Pos) /*!< 0x00000002 */
  22803. #define SYSCFG_CCCSR_CS1 SYSCFG_CCCSR_CS1_Msk /*!< Code selection for VDD power rail */
  22804. #define SYSCFG_CCCSR_EN2_Pos (2U)
  22805. #define SYSCFG_CCCSR_EN2_Msk (0x1UL << SYSCFG_CCCSR_EN2_Pos) /*!< 0x00000004 */
  22806. #define SYSCFG_CCCSR_EN2 SYSCFG_CCCSR_EN2_Msk /*!< Enable compensation cell for VDDIO power rail */
  22807. #define SYSCFG_CCCSR_CS2_Pos (3U)
  22808. #define SYSCFG_CCCSR_CS2_Msk (0x1UL << SYSCFG_CCCSR_CS2_Pos) /*!< 0x00000008 */
  22809. #define SYSCFG_CCCSR_CS2 SYSCFG_CCCSR_CS2_Msk /*!< Code selection for VDDIO power rail */
  22810. #define SYSCFG_CCCSR_EN3_Pos (4U)
  22811. #define SYSCFG_CCCSR_EN3_Msk (0x1UL << SYSCFG_CCCSR_EN3_Pos) /*!< 0x00000010 */
  22812. #define SYSCFG_CCCSR_EN3 SYSCFG_CCCSR_EN3_Msk /*!< Enable compensation cell for HSPI I/Os */
  22813. #define SYSCFG_CCCSR_CS3_Pos (5U)
  22814. #define SYSCFG_CCCSR_CS3_Msk (0x1UL << SYSCFG_CCCSR_CS3_Pos) /*!< 0x00000020 */
  22815. #define SYSCFG_CCCSR_CS3 SYSCFG_CCCSR_CS3_Msk /*!< Code selection for HSPI I/Os */
  22816. #define SYSCFG_CCCSR_RDY1_Pos (8U)
  22817. #define SYSCFG_CCCSR_RDY1_Msk (0x1UL << SYSCFG_CCCSR_RDY1_Pos) /*!< 0x00000100 */
  22818. #define SYSCFG_CCCSR_RDY1 SYSCFG_CCCSR_RDY1_Msk /*!< VDD compensation cell ready flag */
  22819. #define SYSCFG_CCCSR_RDY2_Pos (9U)
  22820. #define SYSCFG_CCCSR_RDY2_Msk (0x1UL << SYSCFG_CCCSR_RDY2_Pos) /*!< 0x00000200 */
  22821. #define SYSCFG_CCCSR_RDY2 SYSCFG_CCCSR_RDY2_Msk /*!< VDDIO compensation cell ready flag */
  22822. #define SYSCFG_CCCSR_RDY3_Pos (10U)
  22823. #define SYSCFG_CCCSR_RDY3_Msk (0x1UL << SYSCFG_CCCSR_RDY3_Pos) /*!< 0x00000400 */
  22824. #define SYSCFG_CCCSR_RDY3 SYSCFG_CCCSR_RDY3_Msk /*!< HSPI I/Os compensation cell ready flag */
  22825. /****************** Bit definition for SYSCFG_CCVR register ****************/
  22826. #define SYSCFG_CCVR_NCV1_Pos (0U)
  22827. #define SYSCFG_CCVR_NCV1_Msk (0xFUL << SYSCFG_CCVR_NCV1_Pos) /*!< 0x0000000F */
  22828. #define SYSCFG_CCVR_NCV1 SYSCFG_CCVR_NCV1_Msk /*!< NMOS compensation value for VDD Power Rail */
  22829. #define SYSCFG_CCVR_PCV1_Pos (4U)
  22830. #define SYSCFG_CCVR_PCV1_Msk (0xFUL << SYSCFG_CCVR_PCV1_Pos) /*!< 0x000000F0 */
  22831. #define SYSCFG_CCVR_PCV1 SYSCFG_CCVR_PCV1_Msk /*!< PMOS compensation value for VDD Power Rail */
  22832. #define SYSCFG_CCVR_NCV2_Pos (8U)
  22833. #define SYSCFG_CCVR_NCV2_Msk (0xFUL << SYSCFG_CCVR_NCV2_Pos) /*!< 0x00000F00 */
  22834. #define SYSCFG_CCVR_NCV2 SYSCFG_CCVR_NCV2_Msk /*!< NMOS compensation value for VDDIO Power Rail */
  22835. #define SYSCFG_CCVR_PCV2_Pos (12U)
  22836. #define SYSCFG_CCVR_PCV2_Msk (0xFUL << SYSCFG_CCVR_PCV2_Pos) /*!< 0x0000F000 */
  22837. #define SYSCFG_CCVR_PCV2 SYSCFG_CCVR_PCV2_Msk /*!< PMOS compensation value for VDDIO Power Rail */
  22838. #define SYSCFG_CCVR_NCV3_Pos (16U)
  22839. #define SYSCFG_CCVR_NCV3_Msk (0xFUL << SYSCFG_CCVR_NCV3_Pos) /*!< 0x000F0000 */
  22840. #define SYSCFG_CCVR_NCV3 SYSCFG_CCVR_NCV3_Msk /*!< NMOS compensation value of the HSPI I/Os supplied by VDD */
  22841. #define SYSCFG_CCVR_PCV3_Pos (20U)
  22842. #define SYSCFG_CCVR_PCV3_Msk (0xFUL << SYSCFG_CCVR_PCV3_Pos) /*!< 0x00F00000 */
  22843. #define SYSCFG_CCVR_PCV3 SYSCFG_CCVR_PCV3_Msk /*!< PMOS compensation value of the HSPI I/Os supplied by VDD */
  22844. /****************** Bit definition for SYSCFG_CCCR register ****************/
  22845. #define SYSCFG_CCCR_NCC1_Pos (0U)
  22846. #define SYSCFG_CCCR_NCC1_Msk (0xFUL << SYSCFG_CCCR_NCC1_Pos) /*!< 0x0000000F */
  22847. #define SYSCFG_CCCR_NCC1 SYSCFG_CCCR_NCC1_Msk /*!< NMOS compensation code for VDD Power Rail */
  22848. #define SYSCFG_CCCR_PCC1_Pos (4U)
  22849. #define SYSCFG_CCCR_PCC1_Msk (0xFUL << SYSCFG_CCCR_PCC1_Pos) /*!< 0x000000F0 */
  22850. #define SYSCFG_CCCR_PCC1 SYSCFG_CCCR_PCC1_Msk /*!< PMOS compensation code for VDD Power Rail */
  22851. #define SYSCFG_CCCR_NCC2_Pos (8U)
  22852. #define SYSCFG_CCCR_NCC2_Msk (0xFUL << SYSCFG_CCCR_NCC2_Pos) /*!< 0x00000F00 */
  22853. #define SYSCFG_CCCR_NCC2 SYSCFG_CCCR_NCC2_Msk /*!< NMOS compensation code for VDDIO Power Rail */
  22854. #define SYSCFG_CCCR_PCC2_Pos (12U)
  22855. #define SYSCFG_CCCR_PCC2_Msk (0xFUL << SYSCFG_CCCR_PCC2_Pos) /*!< 0x0000F000 */
  22856. #define SYSCFG_CCCR_PCC2 SYSCFG_CCCR_PCC2_Msk /*!< PMOS compensation code for VDDIO Power Rail */
  22857. #define SYSCFG_CCCR_NCC3_Pos (16U)
  22858. #define SYSCFG_CCCR_NCC3_Msk (0xFUL << SYSCFG_CCCR_NCC3_Pos) /*!< 0x000F0000 */
  22859. #define SYSCFG_CCCR_NCC3 SYSCFG_CCCR_NCC3_Msk /*!< NMOS compensation code of the HSPI I/Os supplied by VDD */
  22860. #define SYSCFG_CCCR_PCC3_Pos (20U)
  22861. #define SYSCFG_CCCR_PCC3_Msk (0xFUL << SYSCFG_CCCR_PCC3_Pos) /*!< 0x00F00000 */
  22862. #define SYSCFG_CCCR_PCC3 SYSCFG_CCCR_PCC3_Msk /*!< PMOS compensation code of the HSPI I/Os supplied by VDD */
  22863. /****************** Bit definition for SYSCFG_RSSCMDR register *************/
  22864. #define SYSCFG_RSSCMDR_RSSCMD_Pos (0U)
  22865. #define SYSCFG_RSSCMDR_RSSCMD_Msk (0xFFFFUL << SYSCFG_RSSCMDR_RSSCMD_Pos) /*!< 0x0000FFFF */
  22866. #define SYSCFG_RSSCMDR_RSSCMD SYSCFG_RSSCMDR_RSSCMD_Msk /*!< RSS command */
  22867. /****************** Bit definition for SYSCFG_OTGHSPHYCR register *********/
  22868. #define SYSCFG_OTGHSPHYCR_EN_Pos (0U)
  22869. #define SYSCFG_OTGHSPHYCR_EN_Msk (0x1UL << SYSCFG_OTGHSPHYCR_EN_Pos) /*!< 0x0000001 */
  22870. #define SYSCFG_OTGHSPHYCR_EN SYSCFG_OTGHSPHYCR_EN_Msk /*!< USB OTG_HS PHY enable */
  22871. #define SYSCFG_OTGHSPHYCR_PDCTRL_Pos (1U)
  22872. #define SYSCFG_OTGHSPHYCR_PDCTRL_Msk (0x1UL << SYSCFG_OTGHSPHYCR_PDCTRL_Pos) /*!< 0x0000002 */
  22873. #define SYSCFG_OTGHSPHYCR_PDCTRL SYSCFG_OTGHSPHYCR_PDCTRL_Msk /*!< USB OTG_HS PHY common block power-down control*/
  22874. #define SYSCFG_OTGHSPHYCR_CLKSEL_Pos (2U)
  22875. #define SYSCFG_OTGHSPHYCR_CLKSEL_Msk (0xFUL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos) /*!< 0x0000003C */
  22876. #define SYSCFG_OTGHSPHYCR_CLKSEL SYSCFG_OTGHSPHYCR_CLKSEL_Msk /*!< USB OTG_HS PHY reference clock frequency selection */
  22877. #define SYSCFG_OTGHSPHYCR_CLKSEL_0 (0x1UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos) /*!< 0x00000004 */
  22878. #define SYSCFG_OTGHSPHYCR_CLKSEL_1 (0x2UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos) /*!< 0x00000008 */
  22879. #define SYSCFG_OTGHSPHYCR_CLKSEL_2 (0x4UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos) /*!< 0x00000010 */
  22880. #define SYSCFG_OTGHSPHYCR_CLKSEL_3 (0x8UL << SYSCFG_OTGHSPHYCR_CLKSEL_Pos) /*!< 0x00000020 */
  22881. /****************** Bit definition for SYSCFG_OTGHSPHYTUNER2 register *********/
  22882. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos (0U)
  22883. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Msk (0x7UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos) /*!< 0x0000007 */
  22884. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Msk /*!< Disconnect threshold adjustment */
  22885. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_0 (0x1UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos) /*!< 0x00000001 */
  22886. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_1 (0x2UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos) /*!< 0x00000002 */
  22887. #define SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_2 (0x4UL << SYSCFG_OTGHSPHYTUNER2_COMPDISTUNE_Pos) /*!< 0x00000004 */
  22888. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos (4U)
  22889. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Msk (0x7UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos) /*!< 0x00000070 */
  22890. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Msk /*!< Squelch threshold adjustment*/
  22891. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_0 (0x1UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos) /*!< 0x00000010 */
  22892. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_1 (0x2UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos) /*!< 0x00000020 */
  22893. #define SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_2 (0x4UL << SYSCFG_OTGHSPHYTUNER2_SQRXTUNE_Pos) /*!< 0x00000040 */
  22894. #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos (13U)
  22895. #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Msk (0x3UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00006000 */
  22896. #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Msk /*!< High-speed transmitter preemphasis current control */
  22897. #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_0 (0x1UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00002000 */
  22898. #define SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_1 (0x2UL << SYSCFG_OTGHSPHYTUNER2_TXPREEMPAMPTUNE_Pos) /*!< 0x00004000 */
  22899. /*****************************************************************************/
  22900. /* */
  22901. /* Global TrustZone Control */
  22902. /* */
  22903. /*****************************************************************************/
  22904. /******************* Bits definition for GTZC_TZSC_CR register ******************/
  22905. #define GTZC_TZSC_CR_LCK_Pos (0U)
  22906. #define GTZC_TZSC_CR_LCK_Msk (0x01UL << GTZC_TZSC_CR_LCK_Pos) /*!< 0x00000001 */
  22907. /******************* Bits definition for GTZC_TZSC_MPCWM_CFGR register **********/
  22908. #define GTZC_TZSC_MPCWM_CFGR_SREN_Pos (0U)
  22909. #define GTZC_TZSC_MPCWM_CFGR_SREN_Msk (0x1UL << GTZC_TZSC_MPCWM_CFGR_SREN_Pos)
  22910. #define GTZC_TZSC_MPCWM_CFGR_SREN GTZC_TZSC_MPCWM_CFGR_SREN_Msk
  22911. #define GTZC_TZSC_MPCWM_CFGR_SRLOCK_Pos (1U)
  22912. #define GTZC_TZSC_MPCWM_CFGR_SRLOCK_Msk (0x1UL << GTZC_TZSC_MPCWM_CFGR_SRLOCK_Pos)
  22913. #define GTZC_TZSC_MPCWM_CFGR_SRLOCK GTZC_TZSC_MPCWM_CFGR_SRLOCK_Msk
  22914. #define GTZC_TZSC_MPCWM_CFGR_SEC_Pos (8U)
  22915. #define GTZC_TZSC_MPCWM_CFGR_SEC_Msk (0x1UL << GTZC_TZSC_MPCWM_CFGR_SEC_Pos)
  22916. #define GTZC_TZSC_MPCWM_CFGR_SEC GTZC_TZSC_MPCWM_CFGR_SEC_Msk
  22917. #define GTZC_TZSC_MPCWM_CFGR_PRIV_Pos (9U)
  22918. #define GTZC_TZSC_MPCWM_CFGR_PRIV_Msk (0x1UL << GTZC_TZSC_MPCWM_CFGR_PRIV_Pos)
  22919. #define GTZC_TZSC_MPCWM_CFGR_PRIV GTZC_TZSC_MPCWM_CFGR_PRIV_Msk
  22920. /******************* Bits definition for GTZC_TZSC_MPCWMR register **************/
  22921. #define GTZC_TZSC_MPCWMR_SUBZ_START_Pos (0U)
  22922. #define GTZC_TZSC_MPCWMR_SUBZ_START_Msk (0x7FFUL << GTZC_TZSC_MPCWMR_SUBZ_START_Pos)
  22923. #define GTZC_TZSC_MPCWMR_SUBZ_START GTZC_TZSC_MPCWMR_SUBZ_START_Msk
  22924. #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Pos (16U)
  22925. #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Msk (0xFFFUL << GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Pos)
  22926. #define GTZC_TZSC_MPCWMR_SUBZ_LENGTH GTZC_TZSC_MPCWMR_SUBZ_LENGTH_Msk
  22927. /******* Bits definition for TZSC _SECCFGRx/_PRIVCFGRx registers *****/
  22928. /******* Bits definition for TZIC _IERx/_SRx/_IFCRx registers ********/
  22929. /*************** Bits definition for register x=1 (GTZC1) *************/
  22930. #define GTZC_CFGR1_TIM2_Pos (0U)
  22931. #define GTZC_CFGR1_TIM2_Msk (0x01UL << GTZC_CFGR1_TIM2_Pos)
  22932. #define GTZC_CFGR1_TIM3_Pos (1U)
  22933. #define GTZC_CFGR1_TIM3_Msk (0x01UL << GTZC_CFGR1_TIM3_Pos)
  22934. #define GTZC_CFGR1_TIM4_Pos (2U)
  22935. #define GTZC_CFGR1_TIM4_Msk (0x01UL << GTZC_CFGR1_TIM4_Pos)
  22936. #define GTZC_CFGR1_TIM5_Pos (3U)
  22937. #define GTZC_CFGR1_TIM5_Msk (0x01UL << GTZC_CFGR1_TIM5_Pos)
  22938. #define GTZC_CFGR1_TIM6_Pos (4U)
  22939. #define GTZC_CFGR1_TIM6_Msk (0x01UL << GTZC_CFGR1_TIM6_Pos)
  22940. #define GTZC_CFGR1_TIM7_Pos (5U)
  22941. #define GTZC_CFGR1_TIM7_Msk (0x01UL << GTZC_CFGR1_TIM7_Pos)
  22942. #define GTZC_CFGR1_WWDG_Pos (6U)
  22943. #define GTZC_CFGR1_WWDG_Msk (0x01UL << GTZC_CFGR1_WWDG_Pos)
  22944. #define GTZC_CFGR1_IWDG_Pos (7U)
  22945. #define GTZC_CFGR1_IWDG_Msk (0x01UL << GTZC_CFGR1_IWDG_Pos)
  22946. #define GTZC_CFGR1_SPI2_Pos (8U)
  22947. #define GTZC_CFGR1_SPI2_Msk (0x01UL << GTZC_CFGR1_SPI2_Pos)
  22948. #define GTZC_CFGR1_USART2_Pos (9U)
  22949. #define GTZC_CFGR1_USART2_Msk (0x01UL << GTZC_CFGR1_USART2_Pos)
  22950. #define GTZC_CFGR1_USART3_Pos (10U)
  22951. #define GTZC_CFGR1_USART3_Msk (0x01UL << GTZC_CFGR1_USART3_Pos)
  22952. #define GTZC_CFGR1_UART4_Pos (11U)
  22953. #define GTZC_CFGR1_UART4_Msk (0x01UL << GTZC_CFGR1_UART4_Pos)
  22954. #define GTZC_CFGR1_UART5_Pos (12U)
  22955. #define GTZC_CFGR1_UART5_Msk (0x01UL << GTZC_CFGR1_UART5_Pos)
  22956. #define GTZC_CFGR1_I2C1_Pos (13U)
  22957. #define GTZC_CFGR1_I2C1_Msk (0x01UL << GTZC_CFGR1_I2C1_Pos)
  22958. #define GTZC_CFGR1_I2C2_Pos (14U)
  22959. #define GTZC_CFGR1_I2C2_Msk (0x01UL << GTZC_CFGR1_I2C2_Pos)
  22960. #define GTZC_CFGR1_CRS_Pos (15U)
  22961. #define GTZC_CFGR1_CRS_Msk (0x01UL << GTZC_CFGR1_CRS_Pos)
  22962. #define GTZC_CFGR1_I2C4_Pos (16U)
  22963. #define GTZC_CFGR1_I2C4_Msk (0x01UL << GTZC_CFGR1_I2C4_Pos)
  22964. #define GTZC_CFGR1_LPTIM2_Pos (17U)
  22965. #define GTZC_CFGR1_LPTIM2_Msk (0x01UL << GTZC_CFGR1_LPTIM2_Pos)
  22966. #define GTZC_CFGR1_FDCAN1_Pos (18U)
  22967. #define GTZC_CFGR1_FDCAN1_Msk (0x01UL << GTZC_CFGR1_FDCAN1_Pos)
  22968. #define GTZC_CFGR1_UCPD1_Pos (19U)
  22969. #define GTZC_CFGR1_UCPD1_Msk (0x01UL << GTZC_CFGR1_UCPD1_Pos)
  22970. #define GTZC_CFGR1_USART6_Pos (21U)
  22971. #define GTZC_CFGR1_USART6_Msk (0x01UL << GTZC_CFGR1_USART6_Pos)
  22972. #define GTZC_CFGR1_I2C5_Pos (22U)
  22973. #define GTZC_CFGR1_I2C5_Msk (0x01UL << GTZC_CFGR1_I2C5_Pos)
  22974. #define GTZC_CFGR1_I2C6_Pos (23U)
  22975. #define GTZC_CFGR1_I2C6_Msk (0x01UL << GTZC_CFGR1_I2C6_Pos)
  22976. /*************** Bits definition for register x=2 (GTZC1) *************/
  22977. #define GTZC_CFGR2_TIM1_Pos (0U)
  22978. #define GTZC_CFGR2_TIM1_Msk (0x01UL << GTZC_CFGR2_TIM1_Pos)
  22979. #define GTZC_CFGR2_SPI1_Pos (1U)
  22980. #define GTZC_CFGR2_SPI1_Msk (0x01UL << GTZC_CFGR2_SPI1_Pos)
  22981. #define GTZC_CFGR2_TIM8_Pos (2U)
  22982. #define GTZC_CFGR2_TIM8_Msk (0x01UL << GTZC_CFGR2_TIM8_Pos)
  22983. #define GTZC_CFGR2_USART1_Pos (3U)
  22984. #define GTZC_CFGR2_USART1_Msk (0x01UL << GTZC_CFGR2_USART1_Pos)
  22985. #define GTZC_CFGR2_TIM15_Pos (4U)
  22986. #define GTZC_CFGR2_TIM15_Msk (0x01UL << GTZC_CFGR2_TIM15_Pos)
  22987. #define GTZC_CFGR2_TIM16_Pos (5U)
  22988. #define GTZC_CFGR2_TIM16_Msk (0x01UL << GTZC_CFGR2_TIM16_Pos)
  22989. #define GTZC_CFGR2_TIM17_Pos (6U)
  22990. #define GTZC_CFGR2_TIM17_Msk (0x01UL << GTZC_CFGR2_TIM17_Pos)
  22991. #define GTZC_CFGR2_SAI1_Pos (7U)
  22992. #define GTZC_CFGR2_SAI1_Msk (0x01UL << GTZC_CFGR2_SAI1_Pos)
  22993. #define GTZC_CFGR2_SAI2_Pos (8U)
  22994. #define GTZC_CFGR2_SAI2_Msk (0x01UL << GTZC_CFGR2_SAI2_Pos)
  22995. #define GTZC_CFGR2_LTDCUSB_Pos (9U)
  22996. #define GTZC_CFGR2_LTDCUSB_Msk (0x01UL << GTZC_CFGR2_LTDCUSB_Pos)
  22997. #define GTZC_CFGR2_DSI_Pos (10U)
  22998. #define GTZC_CFGR2_DSI_Msk (0x01UL << GTZC_CFGR2_DSI_Pos)
  22999. /*************** Bits definition for register x=3 (GTZC1) *************/
  23000. #define GTZC_CFGR3_MDF1_Pos (0U)
  23001. #define GTZC_CFGR3_MDF1_Msk (0x01UL << GTZC_CFGR3_MDF1_Pos)
  23002. #define GTZC_CFGR3_CORDIC_Pos (1U)
  23003. #define GTZC_CFGR3_CORDIC_Msk (0x01UL << GTZC_CFGR3_CORDIC_Pos)
  23004. #define GTZC_CFGR3_FMAC_Pos (2U)
  23005. #define GTZC_CFGR3_FMAC_Msk (0x01UL << GTZC_CFGR3_FMAC_Pos)
  23006. #define GTZC_CFGR3_CRC_Pos (3U)
  23007. #define GTZC_CFGR3_CRC_Msk (0x01UL << GTZC_CFGR3_CRC_Pos)
  23008. #define GTZC_CFGR3_TSC_Pos (4U)
  23009. #define GTZC_CFGR3_TSC_Msk (0x01UL << GTZC_CFGR3_TSC_Pos)
  23010. #define GTZC_CFGR3_DMA2D_Pos (5U)
  23011. #define GTZC_CFGR3_DMA2D_Msk (0x01UL << GTZC_CFGR3_DMA2D_Pos)
  23012. #define GTZC_CFGR3_ICACHE_REG_Pos (6U)
  23013. #define GTZC_CFGR3_ICACHE_REG_Msk (0x01UL << GTZC_CFGR3_ICACHE_REG_Pos)
  23014. #define GTZC_CFGR3_DCACHE1_REG_Pos (7U)
  23015. #define GTZC_CFGR3_DCACHE1_REG_Msk (0x01UL << GTZC_CFGR3_DCACHE1_REG_Pos)
  23016. #define GTZC_CFGR3_ADC12_Pos (8U)
  23017. #define GTZC_CFGR3_ADC12_Msk (0x01UL << GTZC_CFGR3_ADC12_Pos)
  23018. #define GTZC_CFGR3_DCMI_Pos (9U)
  23019. #define GTZC_CFGR3_DCMI_Msk (0x01UL << GTZC_CFGR3_DCMI_Pos)
  23020. #define GTZC_CFGR3_OTG_Pos (10U)
  23021. #define GTZC_CFGR3_OTG_Msk (0x01UL << GTZC_CFGR3_OTG_Pos)
  23022. #define GTZC_CFGR3_HASH_Pos (12U)
  23023. #define GTZC_CFGR3_HASH_Msk (0x01UL << GTZC_CFGR3_HASH_Pos)
  23024. #define GTZC_CFGR3_RNG_Pos (13U)
  23025. #define GTZC_CFGR3_RNG_Msk (0x01UL << GTZC_CFGR3_RNG_Pos)
  23026. #define GTZC_CFGR3_OCTOSPIM_Pos (16U)
  23027. #define GTZC_CFGR3_OCTOSPIM_Msk (0x01UL << GTZC_CFGR3_OCTOSPIM_Pos)
  23028. #define GTZC_CFGR3_SDMMC1_Pos (17U)
  23029. #define GTZC_CFGR3_SDMMC1_Msk (0x01UL << GTZC_CFGR3_SDMMC1_Pos)
  23030. #define GTZC_CFGR3_SDMMC2_Pos (18U)
  23031. #define GTZC_CFGR3_SDMMC2_Msk (0x01UL << GTZC_CFGR3_SDMMC2_Pos)
  23032. #define GTZC_CFGR3_FSMC_REG_Pos (19U)
  23033. #define GTZC_CFGR3_FSMC_REG_Msk (0x01UL << GTZC_CFGR3_FSMC_REG_Pos)
  23034. #define GTZC_CFGR3_OCTOSPI1_REG_Pos (20U)
  23035. #define GTZC_CFGR3_OCTOSPI1_REG_Msk (0x01UL << GTZC_CFGR3_OCTOSPI1_REG_Pos)
  23036. #define GTZC_CFGR3_OCTOSPI2_REG_Pos (21U)
  23037. #define GTZC_CFGR3_OCTOSPI2_REG_Msk (0x01UL << GTZC_CFGR3_OCTOSPI2_REG_Pos)
  23038. #define GTZC_CFGR3_RAMCFG_Pos (22U)
  23039. #define GTZC_CFGR3_RAMCFG_Msk (0x01UL << GTZC_CFGR3_RAMCFG_Pos)
  23040. #define GTZC_CFGR3_GPU2D_Pos (23U)
  23041. #define GTZC_CFGR3_GPU2D_Msk (0x01UL << GTZC_CFGR3_GPU2D_Pos)
  23042. #define GTZC_CFGR3_GFXMMU_Pos (24U)
  23043. #define GTZC_CFGR3_GFXMMU_Msk (0x01UL << GTZC_CFGR3_GFXMMU_Pos)
  23044. #define GTZC_CFGR3_GFXMMU_REG_Pos (25U)
  23045. #define GTZC_CFGR3_GFXMMU_REG_Msk (0x01UL << GTZC_CFGR3_GFXMMU_REG_Pos)
  23046. #define GTZC_CFGR3_HSPI1_REG_Pos (26U)
  23047. #define GTZC_CFGR3_HSPI1_REG_Msk (0x01UL << GTZC_CFGR3_HSPI1_REG_Pos)
  23048. #define GTZC_CFGR3_DCACHE2_REG_Pos (27U)
  23049. #define GTZC_CFGR3_DCACHE2_REG_Msk (0x01UL << GTZC_CFGR3_DCACHE2_REG_Pos)
  23050. /*************** Bits definition for register x=4 (GTZC1) *************/
  23051. #define GTZC_CFGR4_GPDMA1_Pos (0U)
  23052. #define GTZC_CFGR4_GPDMA1_Msk (0x01UL << GTZC_CFGR4_GPDMA1_Pos)
  23053. #define GTZC_CFGR4_FLASH_REG_Pos (1U)
  23054. #define GTZC_CFGR4_FLASH_REG_Msk (0x01UL << GTZC_CFGR4_FLASH_REG_Pos)
  23055. #define GTZC_CFGR4_FLASH_Pos (2U)
  23056. #define GTZC_CFGR4_FLASH_Msk (0x01UL << GTZC_CFGR4_FLASH_Pos)
  23057. #define GTZC_CFGR4_TZSC1_Pos (14U)
  23058. #define GTZC_CFGR4_TZSC1_Msk (0x01UL << GTZC_CFGR4_TZSC1_Pos)
  23059. #define GTZC_CFGR4_TZIC1_Pos (15U)
  23060. #define GTZC_CFGR4_TZIC1_Msk (0x01UL << GTZC_CFGR4_TZIC1_Pos)
  23061. #define GTZC_CFGR4_OCTOSPI1_MEM_Pos (16U)
  23062. #define GTZC_CFGR4_OCTOSPI1_MEM_Msk (0x01UL << GTZC_CFGR4_OCTOSPI1_MEM_Pos)
  23063. #define GTZC_CFGR4_FSMC_MEM_Pos (17U)
  23064. #define GTZC_CFGR4_FSMC_MEM_Msk (0x01UL << GTZC_CFGR4_FSMC_MEM_Pos)
  23065. #define GTZC_CFGR4_BKPSRAM_Pos (18U)
  23066. #define GTZC_CFGR4_BKPSRAM_Msk (0x01UL << GTZC_CFGR4_BKPSRAM_Pos)
  23067. #define GTZC_CFGR4_OCTOSPI2_MEM_Pos (19U)
  23068. #define GTZC_CFGR4_OCTOSPI2_MEM_Msk (0x01UL << GTZC_CFGR4_OCTOSPI2_MEM_Pos)
  23069. #define GTZC_CFGR4_HSPI1_MEM_Pos (20U)
  23070. #define GTZC_CFGR4_HSPI1_MEM_Msk (0x01UL << GTZC_CFGR4_HSPI1_MEM_Pos)
  23071. #define GTZC_CFGR4_SRAM1_Pos (24U)
  23072. #define GTZC_CFGR4_SRAM1_Msk (0x01UL << GTZC_CFGR4_SRAM1_Pos)
  23073. #define GTZC_CFGR4_MPCBB1_REG_Pos (25U)
  23074. #define GTZC_CFGR4_MPCBB1_REG_Msk (0x01UL << GTZC_CFGR4_MPCBB1_REG_Pos)
  23075. #define GTZC_CFGR4_SRAM2_Pos (26U)
  23076. #define GTZC_CFGR4_SRAM2_Msk (0x01UL << GTZC_CFGR4_SRAM2_Pos)
  23077. #define GTZC_CFGR4_MPCBB2_REG_Pos (27U)
  23078. #define GTZC_CFGR4_MPCBB2_REG_Msk (0x01UL << GTZC_CFGR4_MPCBB2_REG_Pos)
  23079. #define GTZC_CFGR4_SRAM3_Pos (28U)
  23080. #define GTZC_CFGR4_SRAM3_Msk (0x01UL << GTZC_CFGR4_SRAM3_Pos)
  23081. #define GTZC_CFGR4_MPCBB3_REG_Pos (29U)
  23082. #define GTZC_CFGR4_MPCBB3_REG_Msk (0x01UL << GTZC_CFGR4_MPCBB3_REG_Pos)
  23083. #define GTZC_CFGR4_SRAM5_Pos (30U)
  23084. #define GTZC_CFGR4_SRAM5_Msk (0x01UL << GTZC_CFGR4_SRAM5_Pos)
  23085. #define GTZC_CFGR4_MPCBB5_REG_Pos (31U)
  23086. #define GTZC_CFGR4_MPCBB5_REG_Msk (0x01UL << GTZC_CFGR4_MPCBB5_REG_Pos)
  23087. /*************** Bits definition for register x=1 (GTZC2) *************/
  23088. #define GTZC_CFGR1_SPI3_Pos (0U)
  23089. #define GTZC_CFGR1_SPI3_Msk (0x01UL << GTZC_CFGR1_SPI3_Pos)
  23090. #define GTZC_CFGR1_LPUART1_Pos (1U)
  23091. #define GTZC_CFGR1_LPUART1_Msk (0x01UL << GTZC_CFGR1_LPUART1_Pos)
  23092. #define GTZC_CFGR1_I2C3_Pos (2U)
  23093. #define GTZC_CFGR1_I2C3_Msk (0x01UL << GTZC_CFGR1_I2C3_Pos)
  23094. #define GTZC_CFGR1_LPTIM1_Pos (3U)
  23095. #define GTZC_CFGR1_LPTIM1_Msk (0x01UL << GTZC_CFGR1_LPTIM1_Pos)
  23096. #define GTZC_CFGR1_LPTIM3_Pos (4U)
  23097. #define GTZC_CFGR1_LPTIM3_Msk (0x01UL << GTZC_CFGR1_LPTIM3_Pos)
  23098. #define GTZC_CFGR1_LPTIM4_Pos (5U)
  23099. #define GTZC_CFGR1_LPTIM4_Msk (0x01UL << GTZC_CFGR1_LPTIM4_Pos)
  23100. #define GTZC_CFGR1_OPAMP_Pos (6U)
  23101. #define GTZC_CFGR1_OPAMP_Msk (0x01UL << GTZC_CFGR1_OPAMP_Pos)
  23102. #define GTZC_CFGR1_COMP_Pos (7U)
  23103. #define GTZC_CFGR1_COMP_Msk (0x01UL << GTZC_CFGR1_COMP_Pos)
  23104. #define GTZC_CFGR1_ADC4_Pos (8U)
  23105. #define GTZC_CFGR1_ADC4_Msk (0x01UL << GTZC_CFGR1_ADC4_Pos)
  23106. #define GTZC_CFGR1_VREFBUF_Pos (9U)
  23107. #define GTZC_CFGR1_VREFBUF_Msk (0x01UL << GTZC_CFGR1_VREFBUF_Pos)
  23108. #define GTZC_CFGR1_DAC1_Pos (11U)
  23109. #define GTZC_CFGR1_DAC1_Msk (0x01UL << GTZC_CFGR1_DAC1_Pos)
  23110. #define GTZC_CFGR1_ADF1_Pos (12U)
  23111. #define GTZC_CFGR1_ADF1_Msk (0x01UL << GTZC_CFGR1_ADF1_Pos)
  23112. /*************** Bits definition for register x=2 (GTZC2) *************/
  23113. #define GTZC_CFGR2_SYSCFG_Pos (0U)
  23114. #define GTZC_CFGR2_SYSCFG_Msk (0x01UL << GTZC_CFGR2_SYSCFG_Pos)
  23115. #define GTZC_CFGR2_RTC_Pos (1U)
  23116. #define GTZC_CFGR2_RTC_Msk (0x01UL << GTZC_CFGR2_RTC_Pos)
  23117. #define GTZC_CFGR2_TAMP_Pos (2U)
  23118. #define GTZC_CFGR2_TAMP_Msk (0x01UL << GTZC_CFGR2_TAMP_Pos)
  23119. #define GTZC_CFGR2_PWR_Pos (3U)
  23120. #define GTZC_CFGR2_PWR_Msk (0x01UL << GTZC_CFGR2_PWR_Pos)
  23121. #define GTZC_CFGR2_RCC_Pos (4U)
  23122. #define GTZC_CFGR2_RCC_Msk (0x01UL << GTZC_CFGR2_RCC_Pos)
  23123. #define GTZC_CFGR2_LPDMA1_Pos (5U)
  23124. #define GTZC_CFGR2_LPDMA1_Msk (0x01UL << GTZC_CFGR2_LPDMA1_Pos)
  23125. #define GTZC_CFGR2_EXTI_Pos (6U)
  23126. #define GTZC_CFGR2_EXTI_Msk (0x01UL << GTZC_CFGR2_EXTI_Pos)
  23127. #define GTZC_CFGR2_TZSC2_Pos (14U)
  23128. #define GTZC_CFGR2_TZSC2_Msk (0x01UL << GTZC_CFGR2_TZSC2_Pos)
  23129. #define GTZC_CFGR2_TZIC2_Pos (15U)
  23130. #define GTZC_CFGR2_TZIC2_Msk (0x01UL << GTZC_CFGR2_TZIC2_Pos)
  23131. #define GTZC_CFGR2_SRAM4_Pos (24U)
  23132. #define GTZC_CFGR2_SRAM4_Msk (0x01UL << GTZC_CFGR2_SRAM4_Pos)
  23133. #define GTZC_CFGR2_MPCBB4_REG_Pos (25U)
  23134. #define GTZC_CFGR2_MPCBB4_REG_Msk (0x01UL << GTZC_CFGR2_MPCBB4_REG_Pos)
  23135. /******************* Bits definition for GTZC_TZSC1_SECCFGR1 register ***************/
  23136. #define GTZC_TZSC1_SECCFGR1_TIM2_Pos GTZC_CFGR1_TIM2_Pos
  23137. #define GTZC_TZSC1_SECCFGR1_TIM2_Msk GTZC_CFGR1_TIM2_Msk
  23138. #define GTZC_TZSC1_SECCFGR1_TIM3_Pos GTZC_CFGR1_TIM3_Pos
  23139. #define GTZC_TZSC1_SECCFGR1_TIM3_Msk GTZC_CFGR1_TIM3_Msk
  23140. #define GTZC_TZSC1_SECCFGR1_TIM4_Pos GTZC_CFGR1_TIM4_Pos
  23141. #define GTZC_TZSC1_SECCFGR1_TIM4_Msk GTZC_CFGR1_TIM4_Msk
  23142. #define GTZC_TZSC1_SECCFGR1_TIM5_Pos GTZC_CFGR1_TIM5_Pos
  23143. #define GTZC_TZSC1_SECCFGR1_TIM5_Msk GTZC_CFGR1_TIM5_Msk
  23144. #define GTZC_TZSC1_SECCFGR1_TIM6_Pos GTZC_CFGR1_TIM6_Pos
  23145. #define GTZC_TZSC1_SECCFGR1_TIM6_Msk GTZC_CFGR1_TIM6_Msk
  23146. #define GTZC_TZSC1_SECCFGR1_TIM7_Pos GTZC_CFGR1_TIM7_Pos
  23147. #define GTZC_TZSC1_SECCFGR1_TIM7_Msk GTZC_CFGR1_TIM7_Msk
  23148. #define GTZC_TZSC1_SECCFGR1_WWDG_Pos GTZC_CFGR1_WWDG_Pos
  23149. #define GTZC_TZSC1_SECCFGR1_WWDG_Msk GTZC_CFGR1_WWDG_Msk
  23150. #define GTZC_TZSC1_SECCFGR1_IWDG_Pos GTZC_CFGR1_IWDG_Pos
  23151. #define GTZC_TZSC1_SECCFGR1_IWDG_Msk GTZC_CFGR1_IWDG_Msk
  23152. #define GTZC_TZSC1_SECCFGR1_SPI2_Pos GTZC_CFGR1_SPI2_Pos
  23153. #define GTZC_TZSC1_SECCFGR1_SPI2_Msk GTZC_CFGR1_SPI2_Msk
  23154. #define GTZC_TZSC1_SECCFGR1_USART2_Pos GTZC_CFGR1_USART2_Pos
  23155. #define GTZC_TZSC1_SECCFGR1_USART2_Msk GTZC_CFGR1_USART2_Msk
  23156. #define GTZC_TZSC1_SECCFGR1_USART3_Pos GTZC_CFGR1_USART3_Pos
  23157. #define GTZC_TZSC1_SECCFGR1_USART3_Msk GTZC_CFGR1_USART3_Msk
  23158. #define GTZC_TZSC1_SECCFGR1_UART4_Pos GTZC_CFGR1_UART4_Pos
  23159. #define GTZC_TZSC1_SECCFGR1_UART4_Msk GTZC_CFGR1_UART4_Msk
  23160. #define GTZC_TZSC1_SECCFGR1_UART5_Pos GTZC_CFGR1_UART5_Pos
  23161. #define GTZC_TZSC1_SECCFGR1_UART5_Msk GTZC_CFGR1_UART5_Msk
  23162. #define GTZC_TZSC1_SECCFGR1_I2C1_Pos GTZC_CFGR1_I2C1_Pos
  23163. #define GTZC_TZSC1_SECCFGR1_I2C1_Msk GTZC_CFGR1_I2C1_Msk
  23164. #define GTZC_TZSC1_SECCFGR1_I2C2_Pos GTZC_CFGR1_I2C2_Pos
  23165. #define GTZC_TZSC1_SECCFGR1_I2C2_Msk GTZC_CFGR1_I2C2_Msk
  23166. #define GTZC_TZSC1_SECCFGR1_CRS_Pos GTZC_CFGR1_CRS_Pos
  23167. #define GTZC_TZSC1_SECCFGR1_CRS_Msk GTZC_CFGR1_CRS_Msk
  23168. #define GTZC_TZSC1_SECCFGR1_I2C4_Pos GTZC_CFGR1_I2C4_Pos
  23169. #define GTZC_TZSC1_SECCFGR1_I2C4_Msk GTZC_CFGR1_I2C4_Msk
  23170. #define GTZC_TZSC1_SECCFGR1_LPTIM2_Pos GTZC_CFGR1_LPTIM2_Pos
  23171. #define GTZC_TZSC1_SECCFGR1_LPTIM2_Msk GTZC_CFGR1_LPTIM2_Msk
  23172. #define GTZC_TZSC1_SECCFGR1_FDCAN1_Pos GTZC_CFGR1_FDCAN1_Pos
  23173. #define GTZC_TZSC1_SECCFGR1_FDCAN1_Msk GTZC_CFGR1_FDCAN1_Msk
  23174. #define GTZC_TZSC1_SECCFGR1_UCPD1_Pos GTZC_CFGR1_UCPD1_Pos
  23175. #define GTZC_TZSC1_SECCFGR1_UCPD1_Msk GTZC_CFGR1_UCPD1_Msk
  23176. #define GTZC_TZSC1_SECCFGR1_USART6_Pos GTZC_CFGR1_USART6_Pos
  23177. #define GTZC_TZSC1_SECCFGR1_USART6_Msk GTZC_CFGR1_USART6_Msk
  23178. #define GTZC_TZSC1_SECCFGR1_I2C5_Pos GTZC_CFGR1_I2C5_Pos
  23179. #define GTZC_TZSC1_SECCFGR1_I2C5_Msk GTZC_CFGR1_I2C5_Msk
  23180. #define GTZC_TZSC1_SECCFGR1_I2C6_Pos GTZC_CFGR1_I2C6_Pos
  23181. #define GTZC_TZSC1_SECCFGR1_I2C6_Msk GTZC_CFGR1_I2C6_Msk
  23182. /******************* Bits definition for GTZC_TZSC1_SECCFGR2 register ***************/
  23183. #define GTZC_TZSC1_SECCFGR2_TIM1_Pos GTZC_CFGR2_TIM1_Pos
  23184. #define GTZC_TZSC1_SECCFGR2_TIM1_Msk GTZC_CFGR2_TIM1_Msk
  23185. #define GTZC_TZSC1_SECCFGR2_SPI1_Pos GTZC_CFGR2_SPI1_Pos
  23186. #define GTZC_TZSC1_SECCFGR2_SPI1_Msk GTZC_CFGR2_SPI1_Msk
  23187. #define GTZC_TZSC1_SECCFGR2_TIM8_Pos GTZC_CFGR2_TIM8_Pos
  23188. #define GTZC_TZSC1_SECCFGR2_TIM8_Msk GTZC_CFGR2_TIM8_Msk
  23189. #define GTZC_TZSC1_SECCFGR2_USART1_Pos GTZC_CFGR2_USART1_Pos
  23190. #define GTZC_TZSC1_SECCFGR2_USART1_Msk GTZC_CFGR2_USART1_Msk
  23191. #define GTZC_TZSC1_SECCFGR2_TIM15_Pos GTZC_CFGR2_TIM15_Pos
  23192. #define GTZC_TZSC1_SECCFGR2_TIM15_Msk GTZC_CFGR2_TIM15_Msk
  23193. #define GTZC_TZSC1_SECCFGR2_TIM16_Pos GTZC_CFGR2_TIM16_Pos
  23194. #define GTZC_TZSC1_SECCFGR2_TIM16_Msk GTZC_CFGR2_TIM16_Msk
  23195. #define GTZC_TZSC1_SECCFGR2_TIM17_Pos GTZC_CFGR2_TIM17_Pos
  23196. #define GTZC_TZSC1_SECCFGR2_TIM17_Msk GTZC_CFGR2_TIM17_Msk
  23197. #define GTZC_TZSC1_SECCFGR2_SAI1_Pos GTZC_CFGR2_SAI1_Pos
  23198. #define GTZC_TZSC1_SECCFGR2_SAI1_Msk GTZC_CFGR2_SAI1_Msk
  23199. #define GTZC_TZSC1_SECCFGR2_SAI2_Pos GTZC_CFGR2_SAI2_Pos
  23200. #define GTZC_TZSC1_SECCFGR2_SAI2_Msk GTZC_CFGR2_SAI2_Msk
  23201. #define GTZC_TZSC1_SECCFGR2_LTDCUSB_Pos GTZC_CFGR2_LTDCUSB_Pos
  23202. #define GTZC_TZSC1_SECCFGR2_LTDCUSB_Msk GTZC_CFGR2_LTDCUSB_Msk
  23203. #define GTZC_TZSC1_SECCFGR2_DSI_Pos GTZC_CFGR2_DSI_Pos
  23204. #define GTZC_TZSC1_SECCFGR2_DSI_Msk GTZC_CFGR2_DSI_Msk
  23205. /******************* Bits definition for GTZC_TZSC1_SECCFGR3 register ***************/
  23206. #define GTZC_TZSC1_SECCFGR3_MDF1_Pos GTZC_CFGR3_MDF1_Pos
  23207. #define GTZC_TZSC1_SECCFGR3_MDF1_Msk GTZC_CFGR3_MDF1_Msk
  23208. #define GTZC_TZSC1_SECCFGR3_CORDIC_Pos GTZC_CFGR3_CORDIC_Pos
  23209. #define GTZC_TZSC1_SECCFGR3_CORDIC_Msk GTZC_CFGR3_CORDIC_Msk
  23210. #define GTZC_TZSC1_SECCFGR3_FMAC_Pos GTZC_CFGR3_FMAC_Pos
  23211. #define GTZC_TZSC1_SECCFGR3_FMAC_Msk GTZC_CFGR3_FMAC_Msk
  23212. #define GTZC_TZSC1_SECCFGR3_CRC_Pos GTZC_CFGR3_CRC_Pos
  23213. #define GTZC_TZSC1_SECCFGR3_CRC_Msk GTZC_CFGR3_CRC_Msk
  23214. #define GTZC_TZSC1_SECCFGR3_TSC_Pos GTZC_CFGR3_TSC_Pos
  23215. #define GTZC_TZSC1_SECCFGR3_TSC_Msk GTZC_CFGR3_TSC_Msk
  23216. #define GTZC_TZSC1_SECCFGR3_DMA2D_Pos GTZC_CFGR3_DMA2D_Pos
  23217. #define GTZC_TZSC1_SECCFGR3_DMA2D_Msk GTZC_CFGR3_DMA2D_Msk
  23218. #define GTZC_TZSC1_SECCFGR3_ICACHE_REG_Pos GTZC_CFGR3_ICACHE_REG_Pos
  23219. #define GTZC_TZSC1_SECCFGR3_ICACHE_REG_Msk GTZC_CFGR3_ICACHE_REG_Msk
  23220. #define GTZC_TZSC1_SECCFGR3_DCACHE1_REG_Pos GTZC_CFGR3_DCACHE1_REG_Pos
  23221. #define GTZC_TZSC1_SECCFGR3_DCACHE1_REG_Msk GTZC_CFGR3_DCACHE1_REG_Msk
  23222. #define GTZC_TZSC1_SECCFGR3_ADC12_Pos GTZC_CFGR3_ADC12_Pos
  23223. #define GTZC_TZSC1_SECCFGR3_ADC12_Msk GTZC_CFGR3_ADC12_Msk
  23224. #define GTZC_TZSC1_SECCFGR3_DCMI_Pos GTZC_CFGR3_DCMI_Pos
  23225. #define GTZC_TZSC1_SECCFGR3_DCMI_Msk GTZC_CFGR3_DCMI_Msk
  23226. #define GTZC_TZSC1_SECCFGR3_OTG_Pos GTZC_CFGR3_OTG_Pos
  23227. #define GTZC_TZSC1_SECCFGR3_OTG_Msk GTZC_CFGR3_OTG_Msk
  23228. #define GTZC_TZSC1_SECCFGR3_HASH_Pos GTZC_CFGR3_HASH_Pos
  23229. #define GTZC_TZSC1_SECCFGR3_HASH_Msk GTZC_CFGR3_HASH_Msk
  23230. #define GTZC_TZSC1_SECCFGR3_RNG_Pos GTZC_CFGR3_RNG_Pos
  23231. #define GTZC_TZSC1_SECCFGR3_RNG_Msk GTZC_CFGR3_RNG_Msk
  23232. #define GTZC_TZSC1_SECCFGR3_OCTOSPIM_Pos GTZC_CFGR3_OCTOSPIM_Pos
  23233. #define GTZC_TZSC1_SECCFGR3_OCTOSPIM_Msk GTZC_CFGR3_OCTOSPIM_Msk
  23234. #define GTZC_TZSC1_SECCFGR3_SDMMC1_Pos GTZC_CFGR3_SDMMC1_Pos
  23235. #define GTZC_TZSC1_SECCFGR3_SDMMC1_Msk GTZC_CFGR3_SDMMC1_Msk
  23236. #define GTZC_TZSC1_SECCFGR3_SDMMC2_Pos GTZC_CFGR3_SDMMC2_Pos
  23237. #define GTZC_TZSC1_SECCFGR3_SDMMC2_Msk GTZC_CFGR3_SDMMC2_Msk
  23238. #define GTZC_TZSC1_SECCFGR3_FSMC_REG_Pos GTZC_CFGR3_FSMC_REG_Pos
  23239. #define GTZC_TZSC1_SECCFGR3_FSMC_REG_Msk GTZC_CFGR3_FSMC_REG_Msk
  23240. #define GTZC_TZSC1_SECCFGR3_OCTOSPI1_REG_Pos GTZC_CFGR3_OCTOSPI1_REG_Pos
  23241. #define GTZC_TZSC1_SECCFGR3_OCTOSPI1_REG_Msk GTZC_CFGR3_OCTOSPI1_REG_Msk
  23242. #define GTZC_TZSC1_SECCFGR3_OCTOSPI2_REG_Pos GTZC_CFGR3_OCTOSPI2_REG_Pos
  23243. #define GTZC_TZSC1_SECCFGR3_OCTOSPI2_REG_Msk GTZC_CFGR3_OCTOSPI2_REG_Msk
  23244. #define GTZC_TZSC1_SECCFGR3_RAMCFG_Pos GTZC_CFGR3_RAMCFG_Pos
  23245. #define GTZC_TZSC1_SECCFGR3_RAMCFG_Msk GTZC_CFGR3_RAMCFG_Msk
  23246. #define GTZC_TZSC1_SECCFGR3_GPU2D_Pos GTZC_CFGR3_GPU2D_Pos
  23247. #define GTZC_TZSC1_SECCFGR3_GPU2D_Msk GTZC_CFGR3_GPU2D_Msk
  23248. #define GTZC_TZSC1_SECCFGR3_GFXMMU_Pos GTZC_CFGR3_GFXMMU_Pos
  23249. #define GTZC_TZSC1_SECCFGR3_GFXMMU_Msk GTZC_CFGR3_GFXMMU_Msk
  23250. #define GTZC_TZSC1_SECCFGR3_GFXMMU_REG_Pos GTZC_CFGR3_GFXMMU_REG_Pos
  23251. #define GTZC_TZSC1_SECCFGR3_GFXMMU_REG_Msk GTZC_CFGR3_GFXMMU_REG_Msk
  23252. #define GTZC_TZSC1_SECCFGR3_HSPI1_REG_Pos GTZC_CFGR3_HSPI1_REG_Pos
  23253. #define GTZC_TZSC1_SECCFGR3_HSPI1_REG_Msk GTZC_CFGR3_HSPI1_REG_Msk
  23254. #define GTZC_TZSC1_SECCFGR3_DCACHE2_REG_Pos GTZC_CFGR3_DCACHE2_REG_Pos
  23255. #define GTZC_TZSC1_SECCFGR3_DCACHE2_REG_Msk GTZC_CFGR3_DCACHE2_REG_Msk
  23256. /******************* Bits definition for GTZC_TZSC2_SECCFGR1 register ***************/
  23257. #define GTZC_TZSC2_SECCFGR1_SPI3_Pos GTZC_CFGR1_SPI3_Pos
  23258. #define GTZC_TZSC2_SECCFGR1_SPI3_Msk GTZC_CFGR1_SPI3_Msk
  23259. #define GTZC_TZSC2_SECCFGR1_LPUART1_Pos GTZC_CFGR1_LPUART1_Pos
  23260. #define GTZC_TZSC2_SECCFGR1_LPUART1_Msk GTZC_CFGR1_LPUART1_Msk
  23261. #define GTZC_TZSC2_SECCFGR1_I2C3_Pos GTZC_CFGR1_I2C3_Pos
  23262. #define GTZC_TZSC2_SECCFGR1_I2C3_Msk GTZC_CFGR1_I2C3_Msk
  23263. #define GTZC_TZSC2_SECCFGR1_LPTIM1_Pos GTZC_CFGR1_LPTIM1_Pos
  23264. #define GTZC_TZSC2_SECCFGR1_LPTIM1_Msk GTZC_CFGR1_LPTIM1_Msk
  23265. #define GTZC_TZSC2_SECCFGR1_LPTIM3_Pos GTZC_CFGR1_LPTIM3_Pos
  23266. #define GTZC_TZSC2_SECCFGR1_LPTIM3_Msk GTZC_CFGR1_LPTIM3_Msk
  23267. #define GTZC_TZSC2_SECCFGR1_LPTIM4_Pos GTZC_CFGR1_LPTIM4_Pos
  23268. #define GTZC_TZSC2_SECCFGR1_LPTIM4_Msk GTZC_CFGR1_LPTIM4_Msk
  23269. #define GTZC_TZSC2_SECCFGR1_OPAMP_Pos GTZC_CFGR1_OPAMP_Pos
  23270. #define GTZC_TZSC2_SECCFGR1_OPAMP_Msk GTZC_CFGR1_OPAMP_Msk
  23271. #define GTZC_TZSC2_SECCFGR1_COMP_Pos GTZC_CFGR1_COMP_Pos
  23272. #define GTZC_TZSC2_SECCFGR1_COMP_Msk GTZC_CFGR1_COMP_Msk
  23273. #define GTZC_TZSC2_SECCFGR1_ADC4_Pos GTZC_CFGR1_ADC4_Pos
  23274. #define GTZC_TZSC2_SECCFGR1_ADC4_Msk GTZC_CFGR1_ADC4_Msk
  23275. #define GTZC_TZSC2_SECCFGR1_VREFBUF_Pos GTZC_CFGR1_VREFBUF_Pos
  23276. #define GTZC_TZSC2_SECCFGR1_VREFBUF_Msk GTZC_CFGR1_VREFBUF_Msk
  23277. #define GTZC_TZSC2_SECCFGR1_DAC1_Pos GTZC_CFGR1_DAC1_Pos
  23278. #define GTZC_TZSC2_SECCFGR1_DAC1_Msk GTZC_CFGR1_DAC1_Msk
  23279. #define GTZC_TZSC2_SECCFGR1_ADF1_Pos GTZC_CFGR1_ADF1_Pos
  23280. #define GTZC_TZSC2_SECCFGR1_ADF1_Msk GTZC_CFGR1_ADF1_Msk
  23281. /******************* Bits definition for GTZC_TZSC1_PRIVCFGR1 register ***************/
  23282. #define GTZC_TZSC1_PRIVCFGR1_TIM2_Pos GTZC_CFGR1_TIM2_Pos
  23283. #define GTZC_TZSC1_PRIVCFGR1_TIM2_Msk GTZC_CFGR1_TIM2_Msk
  23284. #define GTZC_TZSC1_PRIVCFGR1_TIM3_Pos GTZC_CFGR1_TIM3_Pos
  23285. #define GTZC_TZSC1_PRIVCFGR1_TIM3_Msk GTZC_CFGR1_TIM3_Msk
  23286. #define GTZC_TZSC1_PRIVCFGR1_TIM4_Pos GTZC_CFGR1_TIM4_Pos
  23287. #define GTZC_TZSC1_PRIVCFGR1_TIM4_Msk GTZC_CFGR1_TIM4_Msk
  23288. #define GTZC_TZSC1_PRIVCFGR1_TIM5_Pos GTZC_CFGR1_TIM5_Pos
  23289. #define GTZC_TZSC1_PRIVCFGR1_TIM5_Msk GTZC_CFGR1_TIM5_Msk
  23290. #define GTZC_TZSC1_PRIVCFGR1_TIM6_Pos GTZC_CFGR1_TIM6_Pos
  23291. #define GTZC_TZSC1_PRIVCFGR1_TIM6_Msk GTZC_CFGR1_TIM6_Msk
  23292. #define GTZC_TZSC1_PRIVCFGR1_TIM7_Pos GTZC_CFGR1_TIM7_Pos
  23293. #define GTZC_TZSC1_PRIVCFGR1_TIM7_Msk GTZC_CFGR1_TIM7_Msk
  23294. #define GTZC_TZSC1_PRIVCFGR1_WWDG_Pos GTZC_CFGR1_WWDG_Pos
  23295. #define GTZC_TZSC1_PRIVCFGR1_WWDG_Msk GTZC_CFGR1_WWDG_Msk
  23296. #define GTZC_TZSC1_PRIVCFGR1_IWDG_Pos GTZC_CFGR1_IWDG_Pos
  23297. #define GTZC_TZSC1_PRIVCFGR1_IWDG_Msk GTZC_CFGR1_IWDG_Msk
  23298. #define GTZC_TZSC1_PRIVCFGR1_SPI2_Pos GTZC_CFGR1_SPI2_Pos
  23299. #define GTZC_TZSC1_PRIVCFGR1_SPI2_Msk GTZC_CFGR1_SPI2_Msk
  23300. #define GTZC_TZSC1_PRIVCFGR1_USART2_Pos GTZC_CFGR1_USART2_Pos
  23301. #define GTZC_TZSC1_PRIVCFGR1_USART2_Msk GTZC_CFGR1_USART2_Msk
  23302. #define GTZC_TZSC1_PRIVCFGR1_USART3_Pos GTZC_CFGR1_USART3_Pos
  23303. #define GTZC_TZSC1_PRIVCFGR1_USART3_Msk GTZC_CFGR1_USART3_Msk
  23304. #define GTZC_TZSC1_PRIVCFGR1_UART4_Pos GTZC_CFGR1_UART4_Pos
  23305. #define GTZC_TZSC1_PRIVCFGR1_UART4_Msk GTZC_CFGR1_UART4_Msk
  23306. #define GTZC_TZSC1_PRIVCFGR1_UART5_Pos GTZC_CFGR1_UART5_Pos
  23307. #define GTZC_TZSC1_PRIVCFGR1_UART5_Msk GTZC_CFGR1_UART5_Msk
  23308. #define GTZC_TZSC1_PRIVCFGR1_I2C1_Pos GTZC_CFGR1_I2C1_Pos
  23309. #define GTZC_TZSC1_PRIVCFGR1_I2C1_Msk GTZC_CFGR1_I2C1_Msk
  23310. #define GTZC_TZSC1_PRIVCFGR1_I2C2_Pos GTZC_CFGR1_I2C2_Pos
  23311. #define GTZC_TZSC1_PRIVCFGR1_I2C2_Msk GTZC_CFGR1_I2C2_Msk
  23312. #define GTZC_TZSC1_PRIVCFGR1_CRS_Pos GTZC_CFGR1_CRS_Pos
  23313. #define GTZC_TZSC1_PRIVCFGR1_CRS_Msk GTZC_CFGR1_CRS_Msk
  23314. #define GTZC_TZSC1_PRIVCFGR1_I2C4_Pos GTZC_CFGR1_I2C4_Pos
  23315. #define GTZC_TZSC1_PRIVCFGR1_I2C4_Msk GTZC_CFGR1_I2C4_Msk
  23316. #define GTZC_TZSC1_PRIVCFGR1_LPTIM2_Pos GTZC_CFGR1_LPTIM2_Pos
  23317. #define GTZC_TZSC1_PRIVCFGR1_LPTIM2_Msk GTZC_CFGR1_LPTIM2_Msk
  23318. #define GTZC_TZSC1_PRIVCFGR1_FDCAN1_Pos GTZC_CFGR1_FDCAN1_Pos
  23319. #define GTZC_TZSC1_PRIVCFGR1_FDCAN1_Msk GTZC_CFGR1_FDCAN1_Msk
  23320. #define GTZC_TZSC1_PRIVCFGR1_UCPD1_Pos GTZC_CFGR1_UCPD1_Pos
  23321. #define GTZC_TZSC1_PRIVCFGR1_UCPD1_Msk GTZC_CFGR1_UCPD1_Msk
  23322. #define GTZC_TZSC1_PRIVCFGR1_USART6_Pos GTZC_CFGR1_USART6_Pos
  23323. #define GTZC_TZSC1_PRIVCFGR1_USART6_Msk GTZC_CFGR1_USART6_Msk
  23324. #define GTZC_TZSC1_PRIVCFGR1_I2C5_Pos GTZC_CFGR1_I2C5_Pos
  23325. #define GTZC_TZSC1_PRIVCFGR1_I2C5_Msk GTZC_CFGR1_I2C5_Msk
  23326. #define GTZC_TZSC1_PRIVCFGR1_I2C6_Pos GTZC_CFGR1_I2C6_Pos
  23327. #define GTZC_TZSC1_PRIVCFGR1_I2C6_Msk GTZC_CFGR1_I2C6_Msk
  23328. /******************* Bits definition for GTZC_TZSC1_PRIVCFGR2 register ***************/
  23329. #define GTZC_TZSC1_PRIVCFGR2_TIM1_Pos GTZC_CFGR2_TIM1_Pos
  23330. #define GTZC_TZSC1_PRIVCFGR2_TIM1_Msk GTZC_CFGR2_TIM1_Msk
  23331. #define GTZC_TZSC1_PRIVCFGR2_SPI1_Pos GTZC_CFGR2_SPI1_Pos
  23332. #define GTZC_TZSC1_PRIVCFGR2_SPI1_Msk GTZC_CFGR2_SPI1_Msk
  23333. #define GTZC_TZSC1_PRIVCFGR2_TIM8_Pos GTZC_CFGR2_TIM8_Pos
  23334. #define GTZC_TZSC1_PRIVCFGR2_TIM8_Msk GTZC_CFGR2_TIM8_Msk
  23335. #define GTZC_TZSC1_PRIVCFGR2_USART1_Pos GTZC_CFGR2_USART1_Pos
  23336. #define GTZC_TZSC1_PRIVCFGR2_USART1_Msk GTZC_CFGR2_USART1_Msk
  23337. #define GTZC_TZSC1_PRIVCFGR2_TIM15_Pos GTZC_CFGR2_TIM15_Pos
  23338. #define GTZC_TZSC1_PRIVCFGR2_TIM15_Msk GTZC_CFGR2_TIM15_Msk
  23339. #define GTZC_TZSC1_PRIVCFGR2_TIM16_Pos GTZC_CFGR2_TIM16_Pos
  23340. #define GTZC_TZSC1_PRIVCFGR2_TIM16_Msk GTZC_CFGR2_TIM16_Msk
  23341. #define GTZC_TZSC1_PRIVCFGR2_TIM17_Pos GTZC_CFGR2_TIM17_Pos
  23342. #define GTZC_TZSC1_PRIVCFGR2_TIM17_Msk GTZC_CFGR2_TIM17_Msk
  23343. #define GTZC_TZSC1_PRIVCFGR2_SAI1_Pos GTZC_CFGR2_SAI1_Pos
  23344. #define GTZC_TZSC1_PRIVCFGR2_SAI1_Msk GTZC_CFGR2_SAI1_Msk
  23345. #define GTZC_TZSC1_PRIVCFGR2_SAI2_Pos GTZC_CFGR2_SAI2_Pos
  23346. #define GTZC_TZSC1_PRIVCFGR2_SAI2_Msk GTZC_CFGR2_SAI2_Msk
  23347. #define GTZC_TZSC1_PRIVCFGR2_LTDCUSB_Pos GTZC_CFGR2_LTDCUSB_Pos
  23348. #define GTZC_TZSC1_PRIVCFGR2_LTDCUSB_Msk GTZC_CFGR2_LTDCUSB_Msk
  23349. #define GTZC_TZSC1_PRIVCFGR2_DSI_Pos GTZC_CFGR2_DSI_Pos
  23350. #define GTZC_TZSC1_PRIVCFGR2_DSI_Msk GTZC_CFGR2_DSI_Msk
  23351. /******************* Bits definition for GTZC_TZSC1_PRIVCFGR3 register ***************/
  23352. #define GTZC_TZSC1_PRIVCFGR3_MDF1_Pos GTZC_CFGR3_MDF1_Pos
  23353. #define GTZC_TZSC1_PRIVCFGR3_MDF1_Msk GTZC_CFGR3_MDF1_Msk
  23354. #define GTZC_TZSC1_PRIVCFGR3_CORDIC_Pos GTZC_CFGR3_CORDIC_Pos
  23355. #define GTZC_TZSC1_PRIVCFGR3_CORDIC_Msk GTZC_CFGR3_CORDIC_Msk
  23356. #define GTZC_TZSC1_PRIVCFGR3_FMAC_Pos GTZC_CFGR3_FMAC_Pos
  23357. #define GTZC_TZSC1_PRIVCFGR3_FMAC_Msk GTZC_CFGR3_FMAC_Msk
  23358. #define GTZC_TZSC1_PRIVCFGR3_CRC_Pos GTZC_CFGR3_CRC_Pos
  23359. #define GTZC_TZSC1_PRIVCFGR3_CRC_Msk GTZC_CFGR3_CRC_Msk
  23360. #define GTZC_TZSC1_PRIVCFGR3_TSC_Pos GTZC_CFGR3_TSC_Pos
  23361. #define GTZC_TZSC1_PRIVCFGR3_TSC_Msk GTZC_CFGR3_TSC_Msk
  23362. #define GTZC_TZSC1_PRIVCFGR3_DMA2D_Pos GTZC_CFGR3_DMA2D_Pos
  23363. #define GTZC_TZSC1_PRIVCFGR3_DMA2D_Msk GTZC_CFGR3_DMA2D_Msk
  23364. #define GTZC_TZSC1_PRIVCFGR3_ICACHE_REG_Pos GTZC_CFGR3_ICACHE_REG_Pos
  23365. #define GTZC_TZSC1_PRIVCFGR3_ICACHE_REG_Msk GTZC_CFGR3_ICACHE_REG_Msk
  23366. #define GTZC_TZSC1_PRIVCFGR3_DCACHE1_REG_Pos GTZC_CFGR3_DCACHE1_REG_Pos
  23367. #define GTZC_TZSC1_PRIVCFGR3_DCACHE1_REG_Msk GTZC_CFGR3_DCACHE1_REG_Msk
  23368. #define GTZC_TZSC1_PRIVCFGR3_ADC12_Pos GTZC_CFGR3_ADC12_Pos
  23369. #define GTZC_TZSC1_PRIVCFGR3_ADC12_Msk GTZC_CFGR3_ADC12_Msk
  23370. #define GTZC_TZSC1_PRIVCFGR3_DCMI_Pos GTZC_CFGR3_DCMI_Pos
  23371. #define GTZC_TZSC1_PRIVCFGR3_DCMI_Msk GTZC_CFGR3_DCMI_Msk
  23372. #define GTZC_TZSC1_PRIVCFGR3_OTG_Pos GTZC_CFGR3_OTG_Pos
  23373. #define GTZC_TZSC1_PRIVCFGR3_OTG_Msk GTZC_CFGR3_OTG_Msk
  23374. #define GTZC_TZSC1_PRIVCFGR3_HASH_Pos GTZC_CFGR3_HASH_Pos
  23375. #define GTZC_TZSC1_PRIVCFGR3_HASH_Msk GTZC_CFGR3_HASH_Msk
  23376. #define GTZC_TZSC1_PRIVCFGR3_RNG_Pos GTZC_CFGR3_RNG_Pos
  23377. #define GTZC_TZSC1_PRIVCFGR3_RNG_Msk GTZC_CFGR3_RNG_Msk
  23378. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPIM_Pos GTZC_CFGR3_OCTOSPIM_Pos
  23379. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPIM_Msk GTZC_CFGR3_OCTOSPIM_Msk
  23380. #define GTZC_TZSC1_PRIVCFGR3_SDMMC1_Pos GTZC_CFGR3_SDMMC1_Pos
  23381. #define GTZC_TZSC1_PRIVCFGR3_SDMMC1_Msk GTZC_CFGR3_SDMMC1_Msk
  23382. #define GTZC_TZSC1_PRIVCFGR3_SDMMC2_Pos GTZC_CFGR3_SDMMC2_Pos
  23383. #define GTZC_TZSC1_PRIVCFGR3_SDMMC2_Msk GTZC_CFGR3_SDMMC2_Msk
  23384. #define GTZC_TZSC1_PRIVCFGR3_FSMC_REG_Pos GTZC_CFGR3_FSMC_REG_Pos
  23385. #define GTZC_TZSC1_PRIVCFGR3_FSMC_REG_Msk GTZC_CFGR3_FSMC_REG_Msk
  23386. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI1_REG_Pos GTZC_CFGR3_OCTOSPI1_REG_Pos
  23387. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI1_REG_Msk GTZC_CFGR3_OCTOSPI1_REG_Msk
  23388. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI2_REG_Pos GTZC_CFGR3_OCTOSPI2_REG_Pos
  23389. #define GTZC_TZSC1_PRIVCFGR3_OCTOSPI2_REG_Msk GTZC_CFGR3_OCTOSPI2_REG_Msk
  23390. #define GTZC_TZSC1_PRIVCFGR3_RAMCFG_Pos GTZC_CFGR3_RAMCFG_Pos
  23391. #define GTZC_TZSC1_PRIVCFGR3_RAMCFG_Msk GTZC_CFGR3_RAMCFG_Msk
  23392. #define GTZC_TZSC1_PRIVCFGR3_GPU2D_Pos GTZC_CFGR3_GPU2D_Pos
  23393. #define GTZC_TZSC1_PRIVCFGR3_GPU2D_Msk GTZC_CFGR3_GPU2D_Msk
  23394. #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_Pos GTZC_CFGR3_GFXMMU_Pos
  23395. #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_Msk GTZC_CFGR3_GFXMMU_Msk
  23396. #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_REG_Pos GTZC_CFGR3_GFXMMU_REG_Pos
  23397. #define GTZC_TZSC1_PRIVCFGR3_GFXMMU_REG_Msk GTZC_CFGR3_GFXMMU_REG_Msk
  23398. #define GTZC_TZSC1_PRIVCFGR3_HSPI1_REG_Pos GTZC_CFGR3_HSPI1_REG_Pos
  23399. #define GTZC_TZSC1_PRIVCFGR3_HSPI1_REG_Msk GTZC_CFGR3_HSPI1_REG_Msk
  23400. #define GTZC_TZSC1_PRIVCFGR3_DCACHE2_REG_Pos GTZC_CFGR3_DCACHE2_REG_Pos
  23401. #define GTZC_TZSC1_PRIVCFGR3_DCACHE2_REG_Msk GTZC_CFGR3_DCACHE2_REG_Msk
  23402. /******************* Bits definition for GTZC_TZSC2_SECCFGR1 register ***************/
  23403. #define GTZC_TZSC2_PRIVCFGR1_SPI3_Pos GTZC_CFGR1_SPI3_Pos
  23404. #define GTZC_TZSC2_PRIVCFGR1_SPI3_Msk GTZC_CFGR1_SPI3_Msk
  23405. #define GTZC_TZSC2_PRIVCFGR1_LPUART1_Pos GTZC_CFGR1_LPUART1_Pos
  23406. #define GTZC_TZSC2_PRIVCFGR1_LPUART1_Msk GTZC_CFGR1_LPUART1_Msk
  23407. #define GTZC_TZSC2_PRIVCFGR1_I2C3_Pos GTZC_CFGR1_I2C3_Pos
  23408. #define GTZC_TZSC2_PRIVCFGR1_I2C3_Msk GTZC_CFGR1_I2C3_Msk
  23409. #define GTZC_TZSC2_PRIVCFGR1_LPTIM1_Pos GTZC_CFGR1_LPTIM1_Pos
  23410. #define GTZC_TZSC2_PRIVCFGR1_LPTIM1_Msk GTZC_CFGR1_LPTIM1_Msk
  23411. #define GTZC_TZSC2_PRIVCFGR1_LPTIM3_Pos GTZC_CFGR1_LPTIM3_Pos
  23412. #define GTZC_TZSC2_PRIVCFGR1_LPTIM3_Msk GTZC_CFGR1_LPTIM3_Msk
  23413. #define GTZC_TZSC2_PRIVCFGR1_LPTIM4_Pos GTZC_CFGR1_LPTIM4_Pos
  23414. #define GTZC_TZSC2_PRIVCFGR1_LPTIM4_Msk GTZC_CFGR1_LPTIM4_Msk
  23415. #define GTZC_TZSC2_PRIVCFGR1_OPAMP_Pos GTZC_CFGR1_OPAMP_Pos
  23416. #define GTZC_TZSC2_PRIVCFGR1_OPAMP_Msk GTZC_CFGR1_OPAMP_Msk
  23417. #define GTZC_TZSC2_PRIVCFGR1_COMP_Pos GTZC_CFGR1_COMP_Pos
  23418. #define GTZC_TZSC2_PRIVCFGR1_COMP_Msk GTZC_CFGR1_COMP_Msk
  23419. #define GTZC_TZSC2_PRIVCFGR1_ADC4_Pos GTZC_CFGR1_ADC4_Pos
  23420. #define GTZC_TZSC2_PRIVCFGR1_ADC4_Msk GTZC_CFGR1_ADC4_Msk
  23421. #define GTZC_TZSC2_PRIVCFGR1_VREFBUF_Pos GTZC_CFGR1_VREFBUF_Pos
  23422. #define GTZC_TZSC2_PRIVCFGR1_VREFBUF_Msk GTZC_CFGR1_VREFBUF_Msk
  23423. #define GTZC_TZSC2_PRIVCFGR1_DAC1_Pos GTZC_CFGR1_DAC1_Pos
  23424. #define GTZC_TZSC2_PRIVCFGR1_DAC1_Msk GTZC_CFGR1_DAC1_Msk
  23425. #define GTZC_TZSC2_PRIVCFGR1_ADF1_Pos GTZC_CFGR1_ADF1_Pos
  23426. #define GTZC_TZSC2_PRIVCFGR1_ADF1_Msk GTZC_CFGR1_ADF1_Msk
  23427. /******************* Bits definition for GTZC_TZIC1_IER1 register ***************/
  23428. #define GTZC_TZIC1_IER1_TIM2_Pos GTZC_CFGR1_TIM2_Pos
  23429. #define GTZC_TZIC1_IER1_TIM2_Msk GTZC_CFGR1_TIM2_Msk
  23430. #define GTZC_TZIC1_IER1_TIM3_Pos GTZC_CFGR1_TIM3_Pos
  23431. #define GTZC_TZIC1_IER1_TIM3_Msk GTZC_CFGR1_TIM3_Msk
  23432. #define GTZC_TZIC1_IER1_TIM4_Pos GTZC_CFGR1_TIM4_Pos
  23433. #define GTZC_TZIC1_IER1_TIM4_Msk GTZC_CFGR1_TIM4_Msk
  23434. #define GTZC_TZIC1_IER1_TIM5_Pos GTZC_CFGR1_TIM5_Pos
  23435. #define GTZC_TZIC1_IER1_TIM5_Msk GTZC_CFGR1_TIM5_Msk
  23436. #define GTZC_TZIC1_IER1_TIM6_Pos GTZC_CFGR1_TIM6_Pos
  23437. #define GTZC_TZIC1_IER1_TIM6_Msk GTZC_CFGR1_TIM6_Msk
  23438. #define GTZC_TZIC1_IER1_TIM7_Pos GTZC_CFGR1_TIM7_Pos
  23439. #define GTZC_TZIC1_IER1_TIM7_Msk GTZC_CFGR1_TIM7_Msk
  23440. #define GTZC_TZIC1_IER1_WWDG_Pos GTZC_CFGR1_WWDG_Pos
  23441. #define GTZC_TZIC1_IER1_WWDG_Msk GTZC_CFGR1_WWDG_Msk
  23442. #define GTZC_TZIC1_IER1_IWDG_Pos GTZC_CFGR1_IWDG_Pos
  23443. #define GTZC_TZIC1_IER1_IWDG_Msk GTZC_CFGR1_IWDG_Msk
  23444. #define GTZC_TZIC1_IER1_SPI2_Pos GTZC_CFGR1_SPI2_Pos
  23445. #define GTZC_TZIC1_IER1_SPI2_Msk GTZC_CFGR1_SPI2_Msk
  23446. #define GTZC_TZIC1_IER1_USART2_Pos GTZC_CFGR1_USART2_Pos
  23447. #define GTZC_TZIC1_IER1_USART2_Msk GTZC_CFGR1_USART2_Msk
  23448. #define GTZC_TZIC1_IER1_USART3_Pos GTZC_CFGR1_USART3_Pos
  23449. #define GTZC_TZIC1_IER1_USART3_Msk GTZC_CFGR1_USART3_Msk
  23450. #define GTZC_TZIC1_IER1_UART4_Pos GTZC_CFGR1_UART4_Pos
  23451. #define GTZC_TZIC1_IER1_UART4_Msk GTZC_CFGR1_UART4_Msk
  23452. #define GTZC_TZIC1_IER1_UART5_Pos GTZC_CFGR1_UART5_Pos
  23453. #define GTZC_TZIC1_IER1_UART5_Msk GTZC_CFGR1_UART5_Msk
  23454. #define GTZC_TZIC1_IER1_I2C1_Pos GTZC_CFGR1_I2C1_Pos
  23455. #define GTZC_TZIC1_IER1_I2C1_Msk GTZC_CFGR1_I2C1_Msk
  23456. #define GTZC_TZIC1_IER1_I2C2_Pos GTZC_CFGR1_I2C2_Pos
  23457. #define GTZC_TZIC1_IER1_I2C2_Msk GTZC_CFGR1_I2C2_Msk
  23458. #define GTZC_TZIC1_IER1_CRS_Pos GTZC_CFGR1_CRS_Pos
  23459. #define GTZC_TZIC1_IER1_CRS_Msk GTZC_CFGR1_CRS_Msk
  23460. #define GTZC_TZIC1_IER1_I2C4_Pos GTZC_CFGR1_I2C4_Pos
  23461. #define GTZC_TZIC1_IER1_I2C4_Msk GTZC_CFGR1_I2C4_Msk
  23462. #define GTZC_TZIC1_IER1_LPTIM2_Pos GTZC_CFGR1_LPTIM2_Pos
  23463. #define GTZC_TZIC1_IER1_LPTIM2_Msk GTZC_CFGR1_LPTIM2_Msk
  23464. #define GTZC_TZIC1_IER1_FDCAN1_Pos GTZC_CFGR1_FDCAN1_Pos
  23465. #define GTZC_TZIC1_IER1_FDCAN1_Msk GTZC_CFGR1_FDCAN1_Msk
  23466. #define GTZC_TZIC1_IER1_UCPD1_Pos GTZC_CFGR1_UCPD1_Pos
  23467. #define GTZC_TZIC1_IER1_UCPD1_Msk GTZC_CFGR1_UCPD1_Msk
  23468. #define GTZC_TZIC1_IER1_USART6_Pos GTZC_CFGR1_USART6_Pos
  23469. #define GTZC_TZIC1_IER1_USART6_Msk GTZC_CFGR1_USART6_Msk
  23470. #define GTZC_TZIC1_IER1_I2C5_Pos GTZC_CFGR1_I2C5_Pos
  23471. #define GTZC_TZIC1_IER1_I2C5_Msk GTZC_CFGR1_I2C5_Msk
  23472. #define GTZC_TZIC1_IER1_I2C6_Pos GTZC_CFGR1_I2C6_Pos
  23473. #define GTZC_TZIC1_IER1_I2C6_Msk GTZC_CFGR1_I2C6_Msk
  23474. /******************* Bits definition for GTZC_TZIC1_IER2 register ***************/
  23475. #define GTZC_TZIC1_IER2_TIM1_Pos GTZC_CFGR2_TIM1_Pos
  23476. #define GTZC_TZIC1_IER2_TIM1_Msk GTZC_CFGR2_TIM1_Msk
  23477. #define GTZC_TZIC1_IER2_SPI1_Pos GTZC_CFGR2_SPI1_Pos
  23478. #define GTZC_TZIC1_IER2_SPI1_Msk GTZC_CFGR2_SPI1_Msk
  23479. #define GTZC_TZIC1_IER2_TIM8_Pos GTZC_CFGR2_TIM8_Pos
  23480. #define GTZC_TZIC1_IER2_TIM8_Msk GTZC_CFGR2_TIM8_Msk
  23481. #define GTZC_TZIC1_IER2_USART1_Pos GTZC_CFGR2_USART1_Pos
  23482. #define GTZC_TZIC1_IER2_USART1_Msk GTZC_CFGR2_USART1_Msk
  23483. #define GTZC_TZIC1_IER2_TIM15_Pos GTZC_CFGR2_TIM15_Pos
  23484. #define GTZC_TZIC1_IER2_TIM15_Msk GTZC_CFGR2_TIM15_Msk
  23485. #define GTZC_TZIC1_IER2_TIM16_Pos GTZC_CFGR2_TIM16_Pos
  23486. #define GTZC_TZIC1_IER2_TIM16_Msk GTZC_CFGR2_TIM16_Msk
  23487. #define GTZC_TZIC1_IER2_TIM17_Pos GTZC_CFGR2_TIM17_Pos
  23488. #define GTZC_TZIC1_IER2_TIM17_Msk GTZC_CFGR2_TIM17_Msk
  23489. #define GTZC_TZIC1_IER2_SAI1_Pos GTZC_CFGR2_SAI1_Pos
  23490. #define GTZC_TZIC1_IER2_SAI1_Msk GTZC_CFGR2_SAI1_Msk
  23491. #define GTZC_TZIC1_IER2_SAI2_Pos GTZC_CFGR2_SAI2_Pos
  23492. #define GTZC_TZIC1_IER2_SAI2_Msk GTZC_CFGR2_SAI2_Msk
  23493. #define GTZC_TZIC1_IER2_LTDCUSB_Pos GTZC_CFGR2_LTDCUSB_Pos
  23494. #define GTZC_TZIC1_IER2_LTDCUSB_Msk GTZC_CFGR2_LTDCUSB_Msk
  23495. #define GTZC_TZIC1_IER2_DSI_Pos GTZC_CFGR2_DSI_Pos
  23496. #define GTZC_TZIC1_IER2_DSI_Msk GTZC_CFGR2_DSI_Msk
  23497. /******************* Bits definition for GTZC_TZIC1_IER3 register ***************/
  23498. #define GTZC_TZIC1_IER3_MDF1_Pos GTZC_CFGR3_MDF1_Pos
  23499. #define GTZC_TZIC1_IER3_MDF1_Msk GTZC_CFGR3_MDF1_Msk
  23500. #define GTZC_TZIC1_IER3_CORDIC_Pos GTZC_CFGR3_CORDIC_Pos
  23501. #define GTZC_TZIC1_IER3_CORDIC_Msk GTZC_CFGR3_CORDIC_Msk
  23502. #define GTZC_TZIC1_IER3_FMAC_Pos GTZC_CFGR3_FMAC_Pos
  23503. #define GTZC_TZIC1_IER3_FMAC_Msk GTZC_CFGR3_FMAC_Msk
  23504. #define GTZC_TZIC1_IER3_CRC_Pos GTZC_CFGR3_CRC_Pos
  23505. #define GTZC_TZIC1_IER3_CRC_Msk GTZC_CFGR3_CRC_Msk
  23506. #define GTZC_TZIC1_IER3_TSC_Pos GTZC_CFGR3_TSC_Pos
  23507. #define GTZC_TZIC1_IER3_TSC_Msk GTZC_CFGR3_TSC_Msk
  23508. #define GTZC_TZIC1_IER3_DMA2D_Pos GTZC_CFGR3_DMA2D_Pos
  23509. #define GTZC_TZIC1_IER3_DMA2D_Msk GTZC_CFGR3_DMA2D_Msk
  23510. #define GTZC_TZIC1_IER3_ICACHE_REG_Pos GTZC_CFGR3_ICACHE_REG_Pos
  23511. #define GTZC_TZIC1_IER3_ICACHE_REG_Msk GTZC_CFGR3_ICACHE_REG_Msk
  23512. #define GTZC_TZIC1_IER3_DCACHE1_REG_Pos GTZC_CFGR3_DCACHE1_REG_Pos
  23513. #define GTZC_TZIC1_IER3_DCACHE1_REG_Msk GTZC_CFGR3_DCACHE1_REG_Msk
  23514. #define GTZC_TZIC1_IER3_ADC12_Pos GTZC_CFGR3_ADC12_Pos
  23515. #define GTZC_TZIC1_IER3_ADC12_Msk GTZC_CFGR3_ADC12_Msk
  23516. #define GTZC_TZIC1_IER3_DCMI_Pos GTZC_CFGR3_DCMI_Pos
  23517. #define GTZC_TZIC1_IER3_DCMI_Msk GTZC_CFGR3_DCMI_Msk
  23518. #define GTZC_TZIC1_IER3_OTG_Pos GTZC_CFGR3_OTG_Pos
  23519. #define GTZC_TZIC1_IER3_OTG_Msk GTZC_CFGR3_OTG_Msk
  23520. #define GTZC_TZIC1_IER3_HASH_Pos GTZC_CFGR3_HASH_Pos
  23521. #define GTZC_TZIC1_IER3_HASH_Msk GTZC_CFGR3_HASH_Msk
  23522. #define GTZC_TZIC1_IER3_RNG_Pos GTZC_CFGR3_RNG_Pos
  23523. #define GTZC_TZIC1_IER3_RNG_Msk GTZC_CFGR3_RNG_Msk
  23524. #define GTZC_TZIC1_IER3_OCTOSPIM_Pos GTZC_CFGR3_OCTOSPIM_Pos
  23525. #define GTZC_TZIC1_IER3_OCTOSPIM_Msk GTZC_CFGR3_OCTOSPIM_Msk
  23526. #define GTZC_TZIC1_IER3_SDMMC1_Pos GTZC_CFGR3_SDMMC1_Pos
  23527. #define GTZC_TZIC1_IER3_SDMMC1_Msk GTZC_CFGR3_SDMMC1_Msk
  23528. #define GTZC_TZIC1_IER3_SDMMC2_Pos GTZC_CFGR3_SDMMC2_Pos
  23529. #define GTZC_TZIC1_IER3_SDMMC2_Msk GTZC_CFGR3_SDMMC2_Msk
  23530. #define GTZC_TZIC1_IER3_FSMC_REG_Pos GTZC_CFGR3_FSMC_REG_Pos
  23531. #define GTZC_TZIC1_IER3_FSMC_REG_Msk GTZC_CFGR3_FSMC_REG_Msk
  23532. #define GTZC_TZIC1_IER3_OCTOSPI1_REG_Pos GTZC_CFGR3_OCTOSPI1_REG_Pos
  23533. #define GTZC_TZIC1_IER3_OCTOSPI1_REG_Msk GTZC_CFGR3_OCTOSPI1_REG_Msk
  23534. #define GTZC_TZIC1_IER3_OCTOSPI2_REG_Pos GTZC_CFGR3_OCTOSPI2_REG_Pos
  23535. #define GTZC_TZIC1_IER3_OCTOSPI2_REG_Msk GTZC_CFGR3_OCTOSPI2_REG_Msk
  23536. #define GTZC_TZIC1_IER3_RAMCFG_Pos GTZC_CFGR3_RAMCFG_Pos
  23537. #define GTZC_TZIC1_IER3_RAMCFG_Msk GTZC_CFGR3_RAMCFG_Msk
  23538. #define GTZC_TZIC1_IER3_GPU2D_Pos GTZC_CFGR3_GPU2D_Pos
  23539. #define GTZC_TZIC1_IER3_GPU2D_Msk GTZC_CFGR3_GPU2D_Msk
  23540. #define GTZC_TZIC1_IER3_GFXMMU_Pos GTZC_CFGR3_GFXMMU_Pos
  23541. #define GTZC_TZIC1_IER3_GFXMMU_Msk GTZC_CFGR3_GFXMMU_Msk
  23542. #define GTZC_TZIC1_IER3_GFXMMU_REG_Pos GTZC_CFGR3_GFXMMU_REG_Pos
  23543. #define GTZC_TZIC1_IER3_GFXMMU_REG_Msk GTZC_CFGR3_GFXMMU_REG_Msk
  23544. #define GTZC_TZIC1_IER3_HSPI1_REG_Pos GTZC_CFGR3_HSPI1_REG_Pos
  23545. #define GTZC_TZIC1_IER3_HSPI1_REG_Msk GTZC_CFGR3_HSPI1_REG_Msk
  23546. #define GTZC_TZIC1_IER3_DCACHE2_REG_Pos GTZC_CFGR3_DCACHE2_REG_Pos
  23547. #define GTZC_TZIC1_IER3_DCACHE2_REG_Msk GTZC_CFGR3_DCACHE2_REG_Msk
  23548. /******************* Bits definition for GTZC_TZIC1_IER4 register ***************/
  23549. #define GTZC_TZIC1_IER4_GPDMA1_Pos GTZC_CFGR4_GPDMA1_Pos
  23550. #define GTZC_TZIC1_IER4_GPDMA1_Msk GTZC_CFGR4_GPDMA1_Msk
  23551. #define GTZC_TZIC1_IER4_FLASH_REG_Pos GTZC_CFGR4_FLASH_REG_Pos
  23552. #define GTZC_TZIC1_IER4_FLASH_REG_Msk GTZC_CFGR4_FLASH_REG_Msk
  23553. #define GTZC_TZIC1_IER4_FLASH_Pos GTZC_CFGR4_FLASH_Pos
  23554. #define GTZC_TZIC1_IER4_FLASH_Msk GTZC_CFGR4_FLASH_Msk
  23555. #define GTZC_TZIC1_IER4_TZSC1_Pos GTZC_CFGR4_TZSC1_Pos
  23556. #define GTZC_TZIC1_IER4_TZSC1_Msk GTZC_CFGR4_TZSC1_Msk
  23557. #define GTZC_TZIC1_IER4_TZIC1_Pos GTZC_CFGR4_TZIC1_Pos
  23558. #define GTZC_TZIC1_IER4_TZIC1_Msk GTZC_CFGR4_TZIC1_Msk
  23559. #define GTZC_TZIC1_IER4_OCTOSPI1_MEM_Pos GTZC_CFGR4_OCTOSPI1_MEM_Pos
  23560. #define GTZC_TZIC1_IER4_OCTOSPI1_MEM_Msk GTZC_CFGR4_OCTOSPI1_MEM_Msk
  23561. #define GTZC_TZIC1_IER4_FSMC_MEM_Pos GTZC_CFGR4_FSMC_MEM_Pos
  23562. #define GTZC_TZIC1_IER4_FSMC_MEM_Msk GTZC_CFGR4_FSMC_MEM_Msk
  23563. #define GTZC_TZIC1_IER4_BKPSRAM_Pos GTZC_CFGR4_BKPSRAM_Pos
  23564. #define GTZC_TZIC1_IER4_BKPSRAM_Msk GTZC_CFGR4_BKPSRAM_Msk
  23565. #define GTZC_TZIC1_IER4_OCTOSPI2_MEM_Pos GTZC_CFGR4_OCTOSPI2_MEM_Pos
  23566. #define GTZC_TZIC1_IER4_OCTOSPI2_MEM_Msk GTZC_CFGR4_OCTOSPI2_MEM_Msk
  23567. #define GTZC_TZIC1_IER4_HSPI1_MEM_Pos GTZC_CFGR4_HSPI1_MEM_Pos
  23568. #define GTZC_TZIC1_IER4_HSPI1_MEM_Msk GTZC_CFGR4_HSPI1_MEM_Msk
  23569. #define GTZC_TZIC1_IER4_SRAM1_Pos GTZC_CFGR4_SRAM1_Pos
  23570. #define GTZC_TZIC1_IER4_SRAM1_Msk GTZC_CFGR4_SRAM1_Msk
  23571. #define GTZC_TZIC1_IER4_MPCBB1_REG_Pos GTZC_CFGR4_MPCBB1_REG_Pos
  23572. #define GTZC_TZIC1_IER4_MPCBB1_REG_Msk GTZC_CFGR4_MPCBB1_REG_Msk
  23573. #define GTZC_TZIC1_IER4_SRAM2_Pos GTZC_CFGR4_SRAM2_Pos
  23574. #define GTZC_TZIC1_IER4_SRAM2_Msk GTZC_CFGR4_SRAM2_Msk
  23575. #define GTZC_TZIC1_IER4_MPCBB2_REG_Pos GTZC_CFGR4_MPCBB2_REG_Pos
  23576. #define GTZC_TZIC1_IER4_MPCBB2_REG_Msk GTZC_CFGR4_MPCBB2_REG_Msk
  23577. #define GTZC_TZIC1_IER4_SRAM3_Pos GTZC_CFGR4_SRAM3_Pos
  23578. #define GTZC_TZIC1_IER4_SRAM3_Msk GTZC_CFGR4_SRAM3_Msk
  23579. #define GTZC_TZIC1_IER4_MPCBB3_REG_Pos GTZC_CFGR4_MPCBB3_REG_Pos
  23580. #define GTZC_TZIC1_IER4_MPCBB3_REG_Msk GTZC_CFGR4_MPCBB3_REG_Msk
  23581. #define GTZC_TZIC1_IER4_SRAM5_Pos GTZC_CFGR4_SRAM5_Pos
  23582. #define GTZC_TZIC1_IER4_SRAM5_Msk GTZC_CFGR4_SRAM5_Msk
  23583. #define GTZC_TZIC1_IER4_MPCBB5_REG_Pos GTZC_CFGR4_MPCBB5_REG_Pos
  23584. #define GTZC_TZIC1_IER4_MPCBB5_REG_Msk GTZC_CFGR4_MPCBB5_REG_Msk
  23585. /******************* Bits definition for GTZC_TZIC2_IER1 register ***************/
  23586. #define GTZC_TZIC2_IER1_SPI3_Pos GTZC_CFGR1_SPI3_Pos
  23587. #define GTZC_TZIC2_IER1_SPI3_Msk GTZC_CFGR1_SPI3_Msk
  23588. #define GTZC_TZIC2_IER1_LPUART1_Pos GTZC_CFGR1_LPUART1_Pos
  23589. #define GTZC_TZIC2_IER1_LPUART1_Msk GTZC_CFGR1_LPUART1_Msk
  23590. #define GTZC_TZIC2_IER1_I2C3_Pos GTZC_CFGR1_I2C3_Pos
  23591. #define GTZC_TZIC2_IER1_I2C3_Msk GTZC_CFGR1_I2C3_Msk
  23592. #define GTZC_TZIC2_IER1_LPTIM1_Pos GTZC_CFGR1_LPTIM1_Pos
  23593. #define GTZC_TZIC2_IER1_LPTIM1_Msk GTZC_CFGR1_LPTIM1_Msk
  23594. #define GTZC_TZIC2_IER1_LPTIM3_Pos GTZC_CFGR1_LPTIM3_Pos
  23595. #define GTZC_TZIC2_IER1_LPTIM3_Msk GTZC_CFGR1_LPTIM3_Msk
  23596. #define GTZC_TZIC2_IER1_LPTIM4_Pos GTZC_CFGR1_LPTIM4_Pos
  23597. #define GTZC_TZIC2_IER1_LPTIM4_Msk GTZC_CFGR1_LPTIM4_Msk
  23598. #define GTZC_TZIC2_IER1_OPAMP_Pos GTZC_CFGR1_OPAMP_Pos
  23599. #define GTZC_TZIC2_IER1_OPAMP_Msk GTZC_CFGR1_OPAMP_Msk
  23600. #define GTZC_TZIC2_IER1_COMP_Pos GTZC_CFGR1_COMP_Pos
  23601. #define GTZC_TZIC2_IER1_COMP_Msk GTZC_CFGR1_COMP_Msk
  23602. #define GTZC_TZIC2_IER1_ADC4_Pos GTZC_CFGR1_ADC4_Pos
  23603. #define GTZC_TZIC2_IER1_ADC4_Msk GTZC_CFGR1_ADC4_Msk
  23604. #define GTZC_TZIC2_IER1_VREFBUF_Pos GTZC_CFGR1_VREFBUF_Pos
  23605. #define GTZC_TZIC2_IER1_VREFBUF_Msk GTZC_CFGR1_VREFBUF_Msk
  23606. #define GTZC_TZIC2_IER1_DAC1_Pos GTZC_CFGR1_DAC1_Pos
  23607. #define GTZC_TZIC2_IER1_DAC1_Msk GTZC_CFGR1_DAC1_Msk
  23608. #define GTZC_TZIC2_IER1_ADF1_Pos GTZC_CFGR1_ADF1_Pos
  23609. #define GTZC_TZIC2_IER1_ADF1_Msk GTZC_CFGR1_ADF1_Msk
  23610. /******************* Bits definition for GTZC_TZIC2_IER2 register ***************/
  23611. #define GTZC_TZIC2_IER2_SYSCFG_Pos GTZC_CFGR2_SYSCFG_Pos
  23612. #define GTZC_TZIC2_IER2_SYSCFG_Msk GTZC_CFGR2_SYSCFG_Msk
  23613. #define GTZC_TZIC2_IER2_RTC_Pos GTZC_CFGR2_RTC_Pos
  23614. #define GTZC_TZIC2_IER2_RTC_Msk GTZC_CFGR2_RTC_Msk
  23615. #define GTZC_TZIC2_IER2_TAMP_Pos GTZC_CFGR2_TAMP_Pos
  23616. #define GTZC_TZIC2_IER2_TAMP_Msk GTZC_CFGR2_TAMP_Msk
  23617. #define GTZC_TZIC2_IER2_PWR_Pos GTZC_CFGR2_PWR_Pos
  23618. #define GTZC_TZIC2_IER2_PWR_Msk GTZC_CFGR2_PWR_Msk
  23619. #define GTZC_TZIC2_IER2_RCC_Pos GTZC_CFGR2_RCC_Pos
  23620. #define GTZC_TZIC2_IER2_RCC_Msk GTZC_CFGR2_RCC_Msk
  23621. #define GTZC_TZIC2_IER2_LPDMA1_Pos GTZC_CFGR2_LPDMA1_Pos
  23622. #define GTZC_TZIC2_IER2_LPDMA1_Msk GTZC_CFGR2_LPDMA1_Msk
  23623. #define GTZC_TZIC2_IER2_EXTI_Pos GTZC_CFGR2_EXTI_Pos
  23624. #define GTZC_TZIC2_IER2_EXTI_Msk GTZC_CFGR2_EXTI_Msk
  23625. #define GTZC_TZIC2_IER2_TZSC2_Pos GTZC_CFGR2_TZSC2_Pos
  23626. #define GTZC_TZIC2_IER2_TZSC2_Msk GTZC_CFGR2_TZSC2_Msk
  23627. #define GTZC_TZIC2_IER2_TZIC2_Pos GTZC_CFGR2_TZIC2_Pos
  23628. #define GTZC_TZIC2_IER2_TZIC2_Msk GTZC_CFGR2_TZIC2_Msk
  23629. #define GTZC_TZIC2_IER2_SRAM4_Pos GTZC_CFGR2_SRAM4_Pos
  23630. #define GTZC_TZIC2_IER2_SRAM4_Msk GTZC_CFGR2_SRAM4_Msk
  23631. #define GTZC_TZIC2_IER2_MPCBB4_REG_Pos GTZC_CFGR2_MPCBB4_REG_Pos
  23632. #define GTZC_TZIC2_IER2_MPCBB4_REG_Msk GTZC_CFGR2_MPCBB4_REG_Msk
  23633. /******************* Bits definition for GTZC_TZIC1_SR1 register **************/
  23634. #define GTZC_TZIC1_SR1_TIM2_Pos GTZC_CFGR1_TIM2_Pos
  23635. #define GTZC_TZIC1_SR1_TIM2_Msk GTZC_CFGR1_TIM2_Msk
  23636. #define GTZC_TZIC1_SR1_TIM3_Pos GTZC_CFGR1_TIM3_Pos
  23637. #define GTZC_TZIC1_SR1_TIM3_Msk GTZC_CFGR1_TIM3_Msk
  23638. #define GTZC_TZIC1_SR1_TIM4_Pos GTZC_CFGR1_TIM4_Pos
  23639. #define GTZC_TZIC1_SR1_TIM4_Msk GTZC_CFGR1_TIM4_Msk
  23640. #define GTZC_TZIC1_SR1_TIM5_Pos GTZC_CFGR1_TIM5_Pos
  23641. #define GTZC_TZIC1_SR1_TIM5_Msk GTZC_CFGR1_TIM5_Msk
  23642. #define GTZC_TZIC1_SR1_TIM6_Pos GTZC_CFGR1_TIM6_Pos
  23643. #define GTZC_TZIC1_SR1_TIM6_Msk GTZC_CFGR1_TIM6_Msk
  23644. #define GTZC_TZIC1_SR1_TIM7_Pos GTZC_CFGR1_TIM7_Pos
  23645. #define GTZC_TZIC1_SR1_TIM7_Msk GTZC_CFGR1_TIM7_Msk
  23646. #define GTZC_TZIC1_SR1_WWDG_Pos GTZC_CFGR1_WWDG_Pos
  23647. #define GTZC_TZIC1_SR1_WWDG_Msk GTZC_CFGR1_WWDG_Msk
  23648. #define GTZC_TZIC1_SR1_IWDG_Pos GTZC_CFGR1_IWDG_Pos
  23649. #define GTZC_TZIC1_SR1_IWDG_Msk GTZC_CFGR1_IWDG_Msk
  23650. #define GTZC_TZIC1_SR1_SPI2_Pos GTZC_CFGR1_SPI2_Pos
  23651. #define GTZC_TZIC1_SR1_SPI2_Msk GTZC_CFGR1_SPI2_Msk
  23652. #define GTZC_TZIC1_SR1_USART2_Pos GTZC_CFGR1_USART2_Pos
  23653. #define GTZC_TZIC1_SR1_USART2_Msk GTZC_CFGR1_USART2_Msk
  23654. #define GTZC_TZIC1_SR1_USART3_Pos GTZC_CFGR1_USART3_Pos
  23655. #define GTZC_TZIC1_SR1_USART3_Msk GTZC_CFGR1_USART3_Msk
  23656. #define GTZC_TZIC1_SR1_UART4_Pos GTZC_CFGR1_UART4_Pos
  23657. #define GTZC_TZIC1_SR1_UART4_Msk GTZC_CFGR1_UART4_Msk
  23658. #define GTZC_TZIC1_SR1_UART5_Pos GTZC_CFGR1_UART5_Pos
  23659. #define GTZC_TZIC1_SR1_UART5_Msk GTZC_CFGR1_UART5_Msk
  23660. #define GTZC_TZIC1_SR1_I2C1_Pos GTZC_CFGR1_I2C1_Pos
  23661. #define GTZC_TZIC1_SR1_I2C1_Msk GTZC_CFGR1_I2C1_Msk
  23662. #define GTZC_TZIC1_SR1_I2C2_Pos GTZC_CFGR1_I2C2_Pos
  23663. #define GTZC_TZIC1_SR1_I2C2_Msk GTZC_CFGR1_I2C2_Msk
  23664. #define GTZC_TZIC1_SR1_CRS_Pos GTZC_CFGR1_CRS_Pos
  23665. #define GTZC_TZIC1_SR1_CRS_Msk GTZC_CFGR1_CRS_Msk
  23666. #define GTZC_TZIC1_SR1_I2C4_Pos GTZC_CFGR1_I2C4_Pos
  23667. #define GTZC_TZIC1_SR1_I2C4_Msk GTZC_CFGR1_I2C4_Msk
  23668. #define GTZC_TZIC1_SR1_LPTIM2_Pos GTZC_CFGR1_LPTIM2_Pos
  23669. #define GTZC_TZIC1_SR1_LPTIM2_Msk GTZC_CFGR1_LPTIM2_Msk
  23670. #define GTZC_TZIC1_SR1_FDCAN1_Pos GTZC_CFGR1_FDCAN1_Pos
  23671. #define GTZC_TZIC1_SR1_FDCAN1_Msk GTZC_CFGR1_FDCAN1_Msk
  23672. #define GTZC_TZIC1_SR1_UCPD1_Pos GTZC_CFGR1_UCPD1_Pos
  23673. #define GTZC_TZIC1_SR1_UCPD1_Msk GTZC_CFGR1_UCPD1_Msk
  23674. #define GTZC_TZIC1_SR1_USART6_Pos GTZC_CFGR1_USART6_Pos
  23675. #define GTZC_TZIC1_SR1_USART6_Msk GTZC_CFGR1_USART6_Msk
  23676. #define GTZC_TZIC1_SR1_I2C5_Pos GTZC_CFGR1_I2C5_Pos
  23677. #define GTZC_TZIC1_SR1_I2C5_Msk GTZC_CFGR1_I2C5_Msk
  23678. #define GTZC_TZIC1_SR1_I2C6_Pos GTZC_CFGR1_I2C6_Pos
  23679. #define GTZC_TZIC1_SR1_I2C6_Msk GTZC_CFGR1_I2C6_Msk
  23680. /******************* Bits definition for GTZC_TZIC1_SR2 register **************/
  23681. #define GTZC_TZIC1_SR2_TIM1_Pos GTZC_CFGR2_TIM1_Pos
  23682. #define GTZC_TZIC1_SR2_TIM1_Msk GTZC_CFGR2_TIM1_Msk
  23683. #define GTZC_TZIC1_SR2_SPI1_Pos GTZC_CFGR2_SPI1_Pos
  23684. #define GTZC_TZIC1_SR2_SPI1_Msk GTZC_CFGR2_SPI1_Msk
  23685. #define GTZC_TZIC1_SR2_TIM8_Pos GTZC_CFGR2_TIM8_Pos
  23686. #define GTZC_TZIC1_SR2_TIM8_Msk GTZC_CFGR2_TIM8_Msk
  23687. #define GTZC_TZIC1_SR2_USART1_Pos GTZC_CFGR2_USART1_Pos
  23688. #define GTZC_TZIC1_SR2_USART1_Msk GTZC_CFGR2_USART1_Msk
  23689. #define GTZC_TZIC1_SR2_TIM15_Pos GTZC_CFGR2_TIM15_Pos
  23690. #define GTZC_TZIC1_SR2_TIM15_Msk GTZC_CFGR2_TIM15_Msk
  23691. #define GTZC_TZIC1_SR2_TIM16_Pos GTZC_CFGR2_TIM16_Pos
  23692. #define GTZC_TZIC1_SR2_TIM16_Msk GTZC_CFGR2_TIM16_Msk
  23693. #define GTZC_TZIC1_SR2_TIM17_Pos GTZC_CFGR2_TIM17_Pos
  23694. #define GTZC_TZIC1_SR2_TIM17_Msk GTZC_CFGR2_TIM17_Msk
  23695. #define GTZC_TZIC1_SR2_SAI1_Pos GTZC_CFGR2_SAI1_Pos
  23696. #define GTZC_TZIC1_SR2_SAI1_Msk GTZC_CFGR2_SAI1_Msk
  23697. #define GTZC_TZIC1_SR2_SAI2_Pos GTZC_CFGR2_SAI2_Pos
  23698. #define GTZC_TZIC1_SR2_SAI2_Msk GTZC_CFGR2_SAI2_Msk
  23699. #define GTZC_TZIC1_SR2_LTDCUSB_Pos GTZC_CFGR2_LTDCUSB_Pos
  23700. #define GTZC_TZIC1_SR2_LTDCUSB_Msk GTZC_CFGR2_LTDCUSB_Msk
  23701. #define GTZC_TZIC1_SR2_DSI_Pos GTZC_CFGR2_DSI_Pos
  23702. #define GTZC_TZIC1_SR2_DSI_Msk GTZC_CFGR2_DSI_Msk
  23703. /******************* Bits definition for GTZC_TZIC1_SR3 register **************/
  23704. #define GTZC_TZIC1_SR3_MDF1_Pos GTZC_CFGR3_MDF1_Pos
  23705. #define GTZC_TZIC1_SR3_MDF1_Msk GTZC_CFGR3_MDF1_Msk
  23706. #define GTZC_TZIC1_SR3_CORDIC_Pos GTZC_CFGR3_CORDIC_Pos
  23707. #define GTZC_TZIC1_SR3_CORDIC_Msk GTZC_CFGR3_CORDIC_Msk
  23708. #define GTZC_TZIC1_SR3_FMAC_Pos GTZC_CFGR3_FMAC_Pos
  23709. #define GTZC_TZIC1_SR3_FMAC_Msk GTZC_CFGR3_FMAC_Msk
  23710. #define GTZC_TZIC1_SR3_CRC_Pos GTZC_CFGR3_CRC_Pos
  23711. #define GTZC_TZIC1_SR3_CRC_Msk GTZC_CFGR3_CRC_Msk
  23712. #define GTZC_TZIC1_SR3_TSC_Pos GTZC_CFGR3_TSC_Pos
  23713. #define GTZC_TZIC1_SR3_TSC_Msk GTZC_CFGR3_TSC_Msk
  23714. #define GTZC_TZIC1_SR3_DMA2D_Pos GTZC_CFGR3_DMA2D_Pos
  23715. #define GTZC_TZIC1_SR3_DMA2D_Msk GTZC_CFGR3_DMA2D_Msk
  23716. #define GTZC_TZIC1_SR3_ICACHE_REG_Pos GTZC_CFGR3_ICACHE_REG_Pos
  23717. #define GTZC_TZIC1_SR3_ICACHE_REG_Msk GTZC_CFGR3_ICACHE_REG_Msk
  23718. #define GTZC_TZIC1_SR3_DCACHE1_REG_Pos GTZC_CFGR3_DCACHE1_REG_Pos
  23719. #define GTZC_TZIC1_SR3_DCACHE1_REG_Msk GTZC_CFGR3_DCACHE1_REG_Msk
  23720. #define GTZC_TZIC1_SR3_ADC12_Pos GTZC_CFGR3_ADC12_Pos
  23721. #define GTZC_TZIC1_SR3_ADC12_Msk GTZC_CFGR3_ADC12_Msk
  23722. #define GTZC_TZIC1_SR3_DCMI_Pos GTZC_CFGR3_DCMI_Pos
  23723. #define GTZC_TZIC1_SR3_DCMI_Msk GTZC_CFGR3_DCMI_Msk
  23724. #define GTZC_TZIC1_SR3_OTG_Pos GTZC_CFGR3_OTG_Pos
  23725. #define GTZC_TZIC1_SR3_OTG_Msk GTZC_CFGR3_OTG_Msk
  23726. #define GTZC_TZIC1_SR3_HASH_Pos GTZC_CFGR3_HASH_Pos
  23727. #define GTZC_TZIC1_SR3_HASH_Msk GTZC_CFGR3_HASH_Msk
  23728. #define GTZC_TZIC1_SR3_RNG_Pos GTZC_CFGR3_RNG_Pos
  23729. #define GTZC_TZIC1_SR3_RNG_Msk GTZC_CFGR3_RNG_Msk
  23730. #define GTZC_TZIC1_SR3_OCTOSPIM_Pos GTZC_CFGR3_OCTOSPIM_Pos
  23731. #define GTZC_TZIC1_SR3_OCTOSPIM_Msk GTZC_CFGR3_OCTOSPIM_Msk
  23732. #define GTZC_TZIC1_SR3_SDMMC1_Pos GTZC_CFGR3_SDMMC1_Pos
  23733. #define GTZC_TZIC1_SR3_SDMMC1_Msk GTZC_CFGR3_SDMMC1_Msk
  23734. #define GTZC_TZIC1_SR3_SDMMC2_Pos GTZC_CFGR3_SDMMC2_Pos
  23735. #define GTZC_TZIC1_SR3_SDMMC2_Msk GTZC_CFGR3_SDMMC2_Msk
  23736. #define GTZC_TZIC1_SR3_FSMC_REG_Pos GTZC_CFGR3_FSMC_REG_Pos
  23737. #define GTZC_TZIC1_SR3_FSMC_REG_Msk GTZC_CFGR3_FSMC_REG_Msk
  23738. #define GTZC_TZIC1_SR3_OCTOSPI1_REG_Pos GTZC_CFGR3_OCTOSPI1_REG_Pos
  23739. #define GTZC_TZIC1_SR3_OCTOSPI1_REG_Msk GTZC_CFGR3_OCTOSPI1_REG_Msk
  23740. #define GTZC_TZIC1_SR3_OCTOSPI2_REG_Pos GTZC_CFGR3_OCTOSPI2_REG_Pos
  23741. #define GTZC_TZIC1_SR3_OCTOSPI2_REG_Msk GTZC_CFGR3_OCTOSPI2_REG_Msk
  23742. #define GTZC_TZIC1_SR3_RAMCFG_Pos GTZC_CFGR3_RAMCFG_Pos
  23743. #define GTZC_TZIC1_SR3_RAMCFG_Msk GTZC_CFGR3_RAMCFG_Msk
  23744. #define GTZC_TZIC1_SR3_GPU2D_Pos GTZC_CFGR3_GPU2D_Pos
  23745. #define GTZC_TZIC1_SR3_GPU2D_Msk GTZC_CFGR3_GPU2D_Msk
  23746. #define GTZC_TZIC1_SR3_GFXMMU_Pos GTZC_CFGR3_GFXMMU_Pos
  23747. #define GTZC_TZIC1_SR3_GFXMMU_Msk GTZC_CFGR3_GFXMMU_Msk
  23748. #define GTZC_TZIC1_SR3_GFXMMU_REG_Pos GTZC_CFGR3_GFXMMU_REG_Pos
  23749. #define GTZC_TZIC1_SR3_GFXMMU_REG_Msk GTZC_CFGR3_GFXMMU_REG_Msk
  23750. #define GTZC_TZIC1_SR3_HSPI1_REG_Pos GTZC_CFGR3_HSPI1_REG_Pos
  23751. #define GTZC_TZIC1_SR3_HSPI1_REG_Msk GTZC_CFGR3_HSPI1_REG_Msk
  23752. #define GTZC_TZIC1_SR3_DCACHE2_REG_Pos GTZC_CFGR3_DCACHE2_REG_Pos
  23753. #define GTZC_TZIC1_SR3_DCACHE2_REG_Msk GTZC_CFGR3_DCACHE2_REG_Msk
  23754. /******************* Bits definition for GTZC_TZIC1_SR4 register ***************/
  23755. #define GTZC_TZIC1_SR4_GPDMA1_Pos GTZC_CFGR4_GPDMA1_Pos
  23756. #define GTZC_TZIC1_SR4_GPDMA1_Msk GTZC_CFGR4_GPDMA1_Msk
  23757. #define GTZC_TZIC1_SR4_FLASH_REG_Pos GTZC_CFGR4_FLASH_REG_Pos
  23758. #define GTZC_TZIC1_SR4_FLASH_REG_Msk GTZC_CFGR4_FLASH_REG_Msk
  23759. #define GTZC_TZIC1_SR4_FLASH_Pos GTZC_CFGR4_FLASH_Pos
  23760. #define GTZC_TZIC1_SR4_FLASH_Msk GTZC_CFGR4_FLASH_Msk
  23761. #define GTZC_TZIC1_SR4_TZSC1_Pos GTZC_CFGR4_TZSC1_Pos
  23762. #define GTZC_TZIC1_SR4_TZSC1_Msk GTZC_CFGR4_TZSC1_Msk
  23763. #define GTZC_TZIC1_SR4_TZIC1_Pos GTZC_CFGR4_TZIC1_Pos
  23764. #define GTZC_TZIC1_SR4_TZIC1_Msk GTZC_CFGR4_TZIC1_Msk
  23765. #define GTZC_TZIC1_SR4_OCTOSPI1_MEM_Pos GTZC_CFGR4_OCTOSPI1_MEM_Pos
  23766. #define GTZC_TZIC1_SR4_OCTOSPI1_MEM_Msk GTZC_CFGR4_OCTOSPI1_MEM_Msk
  23767. #define GTZC_TZIC1_SR4_FSMC_MEM_Pos GTZC_CFGR4_FSMC_MEM_Pos
  23768. #define GTZC_TZIC1_SR4_FSMC_MEM_Msk GTZC_CFGR4_FSMC_MEM_Msk
  23769. #define GTZC_TZIC1_SR4_BKPSRAM_Pos GTZC_CFGR4_BKPSRAM_Pos
  23770. #define GTZC_TZIC1_SR4_BKPSRAM_Msk GTZC_CFGR4_BKPSRAM_Msk
  23771. #define GTZC_TZIC1_SR4_OCTOSPI2_MEM_Pos GTZC_CFGR4_OCTOSPI2_MEM_Pos
  23772. #define GTZC_TZIC1_SR4_OCTOSPI2_MEM_Msk GTZC_CFGR4_OCTOSPI2_MEM_Msk
  23773. #define GTZC_TZIC1_SR4_HSPI1_MEM_Pos GTZC_CFGR4_HSPI1_MEM_Pos
  23774. #define GTZC_TZIC1_SR4_HSPI1_MEM_Msk GTZC_CFGR4_HSPI1_MEM_Msk
  23775. #define GTZC_TZIC1_SR4_SRAM1_Pos GTZC_CFGR4_SRAM1_Pos
  23776. #define GTZC_TZIC1_SR4_SRAM1_Msk GTZC_CFGR4_SRAM1_Msk
  23777. #define GTZC_TZIC1_SR4_MPCBB1_REG_Pos GTZC_CFGR4_MPCBB1_REG_Pos
  23778. #define GTZC_TZIC1_SR4_MPCBB1_REG_Msk GTZC_CFGR4_MPCBB1_REG_Msk
  23779. #define GTZC_TZIC1_SR4_SRAM2_Pos GTZC_CFGR4_SRAM2_Pos
  23780. #define GTZC_TZIC1_SR4_SRAM2_Msk GTZC_CFGR4_SRAM2_Msk
  23781. #define GTZC_TZIC1_SR4_MPCBB2_REG_Pos GTZC_CFGR4_MPCBB2_REG_Pos
  23782. #define GTZC_TZIC1_SR4_MPCBB2_REG_Msk GTZC_CFGR4_MPCBB2_REG_Msk
  23783. #define GTZC_TZIC1_SR4_SRAM3_Pos GTZC_CFGR4_SRAM3_Pos
  23784. #define GTZC_TZIC1_SR4_SRAM3_Msk GTZC_CFGR4_SRAM3_Msk
  23785. #define GTZC_TZIC1_SR4_MPCBB3_REG_Pos GTZC_CFGR4_MPCBB3_REG_Pos
  23786. #define GTZC_TZIC1_SR4_MPCBB3_REG_Msk GTZC_CFGR4_MPCBB3_REG_Msk
  23787. #define GTZC_TZIC1_SR4_SRAM5_Pos GTZC_CFGR4_SRAM5_Pos
  23788. #define GTZC_TZIC1_SR4_SRAM5_Msk GTZC_CFGR4_SRAM5_Msk
  23789. #define GTZC_TZIC1_SR4_MPCBB5_REG_Pos GTZC_CFGR4_MPCBB5_REG_Pos
  23790. #define GTZC_TZIC1_SR4_MPCBB5_REG_Msk GTZC_CFGR4_MPCBB5_REG_Msk
  23791. /******************* Bits definition for GTZC_TZIC2_SR1 register ***************/
  23792. #define GTZC_TZIC2_SR1_SPI3_Pos GTZC_CFGR1_SPI3_Pos
  23793. #define GTZC_TZIC2_SR1_SPI3_Msk GTZC_CFGR1_SPI3_Msk
  23794. #define GTZC_TZIC2_SR1_LPUART1_Pos GTZC_CFGR1_LPUART1_Pos
  23795. #define GTZC_TZIC2_SR1_LPUART1_Msk GTZC_CFGR1_LPUART1_Msk
  23796. #define GTZC_TZIC2_SR1_I2C3_Pos GTZC_CFGR1_I2C3_Pos
  23797. #define GTZC_TZIC2_SR1_I2C3_Msk GTZC_CFGR1_I2C3_Msk
  23798. #define GTZC_TZIC2_SR1_LPTIM1_Pos GTZC_CFGR1_LPTIM1_Pos
  23799. #define GTZC_TZIC2_SR1_LPTIM1_Msk GTZC_CFGR1_LPTIM1_Msk
  23800. #define GTZC_TZIC2_SR1_LPTIM3_Pos GTZC_CFGR1_LPTIM3_Pos
  23801. #define GTZC_TZIC2_SR1_LPTIM3_Msk GTZC_CFGR1_LPTIM3_Msk
  23802. #define GTZC_TZIC2_SR1_LPTIM4_Pos GTZC_CFGR1_LPTIM4_Pos
  23803. #define GTZC_TZIC2_SR1_LPTIM4_Msk GTZC_CFGR1_LPTIM4_Msk
  23804. #define GTZC_TZIC2_SR1_OPAMP_Pos GTZC_CFGR1_OPAMP_Pos
  23805. #define GTZC_TZIC2_SR1_OPAMP_Msk GTZC_CFGR1_OPAMP_Msk
  23806. #define GTZC_TZIC2_SR1_COMP_Pos GTZC_CFGR1_COMP_Pos
  23807. #define GTZC_TZIC2_SR1_COMP_Msk GTZC_CFGR1_COMP_Msk
  23808. #define GTZC_TZIC2_SR1_ADC4_Pos GTZC_CFGR1_ADC4_Pos
  23809. #define GTZC_TZIC2_SR1_ADC4_Msk GTZC_CFGR1_ADC4_Msk
  23810. #define GTZC_TZIC2_SR1_VREFBUF_Pos GTZC_CFGR1_VREFBUF_Pos
  23811. #define GTZC_TZIC2_SR1_VREFBUF_Msk GTZC_CFGR1_VREFBUF_Msk
  23812. #define GTZC_TZIC2_SR1_DAC1_Pos GTZC_CFGR1_DAC1_Pos
  23813. #define GTZC_TZIC2_SR1_DAC1_Msk GTZC_CFGR1_DAC1_Msk
  23814. #define GTZC_TZIC2_SR1_ADF1_Pos GTZC_CFGR1_ADF1_Pos
  23815. #define GTZC_TZIC2_SR1_ADF1_Msk GTZC_CFGR1_ADF1_Msk
  23816. /******************* Bits definition for GTZC_TZIC2_SR2 register ***************/
  23817. #define GTZC_TZIC2_SR2_SYSCFG_Pos GTZC_CFGR2_SYSCFG_Pos
  23818. #define GTZC_TZIC2_SR2_SYSCFG_Msk GTZC_CFGR2_SYSCFG_Msk
  23819. #define GTZC_TZIC2_SR2_RTC_Pos GTZC_CFGR2_RTC_Pos
  23820. #define GTZC_TZIC2_SR2_RTC_Msk GTZC_CFGR2_RTC_Msk
  23821. #define GTZC_TZIC2_SR2_TAMP_Pos GTZC_CFGR2_TAMP_Pos
  23822. #define GTZC_TZIC2_SR2_TAMP_Msk GTZC_CFGR2_TAMP_Msk
  23823. #define GTZC_TZIC2_SR2_PWR_Pos GTZC_CFGR2_PWR_Pos
  23824. #define GTZC_TZIC2_SR2_PWR_Msk GTZC_CFGR2_PWR_Msk
  23825. #define GTZC_TZIC2_SR2_RCC_Pos GTZC_CFGR2_RCC_Pos
  23826. #define GTZC_TZIC2_SR2_RCC_Msk GTZC_CFGR2_RCC_Msk
  23827. #define GTZC_TZIC2_SR2_LPDMA1_Pos GTZC_CFGR2_LPDMA1_Pos
  23828. #define GTZC_TZIC2_SR2_LPDMA1_Msk GTZC_CFGR2_LPDMA1_Msk
  23829. #define GTZC_TZIC2_SR2_EXTI_Pos GTZC_CFGR2_EXTI_Pos
  23830. #define GTZC_TZIC2_SR2_EXTI_Msk GTZC_CFGR2_EXTI_Msk
  23831. #define GTZC_TZIC2_SR2_TZSC2_Pos GTZC_CFGR2_TZSC2_Pos
  23832. #define GTZC_TZIC2_SR2_TZSC2_Msk GTZC_CFGR2_TZSC2_Msk
  23833. #define GTZC_TZIC2_SR2_TZIC2_Pos GTZC_CFGR2_TZIC2_Pos
  23834. #define GTZC_TZIC2_SR2_TZIC2_Msk GTZC_CFGR2_TZIC2_Msk
  23835. #define GTZC_TZIC2_SR2_SRAM4_Pos GTZC_CFGR2_SRAM4_Pos
  23836. #define GTZC_TZIC2_SR2_SRAM4_Msk GTZC_CFGR2_SRAM4_Msk
  23837. #define GTZC_TZIC2_SR2_MPCBB4_REG_Pos GTZC_CFGR2_MPCBB4_REG_Pos
  23838. #define GTZC_TZIC2_SR2_MPCBB4_REG_Msk GTZC_CFGR2_MPCBB4_REG_Msk
  23839. /****************** Bits definition for GTZC_TZIC1_FCR1 register ****************/
  23840. #define GTZC_TZIC1_FCR1_TIM2_Pos GTZC_CFGR1_TIM2_Pos
  23841. #define GTZC_TZIC1_FCR1_TIM2_Msk GTZC_CFGR1_TIM2_Msk
  23842. #define GTZC_TZIC1_FCR1_TIM3_Pos GTZC_CFGR1_TIM3_Pos
  23843. #define GTZC_TZIC1_FCR1_TIM3_Msk GTZC_CFGR1_TIM3_Msk
  23844. #define GTZC_TZIC1_FCR1_TIM4_Pos GTZC_CFGR1_TIM4_Pos
  23845. #define GTZC_TZIC1_FCR1_TIM4_Msk GTZC_CFGR1_TIM4_Msk
  23846. #define GTZC_TZIC1_FCR1_TIM5_Pos GTZC_CFGR1_TIM5_Pos
  23847. #define GTZC_TZIC1_FCR1_TIM5_Msk GTZC_CFGR1_TIM5_Msk
  23848. #define GTZC_TZIC1_FCR1_TIM6_Pos GTZC_CFGR1_TIM6_Pos
  23849. #define GTZC_TZIC1_FCR1_TIM6_Msk GTZC_CFGR1_TIM6_Msk
  23850. #define GTZC_TZIC1_FCR1_TIM7_Pos GTZC_CFGR1_TIM7_Pos
  23851. #define GTZC_TZIC1_FCR1_TIM7_Msk GTZC_CFGR1_TIM7_Msk
  23852. #define GTZC_TZIC1_FCR1_WWDG_Pos GTZC_CFGR1_WWDG_Pos
  23853. #define GTZC_TZIC1_FCR1_WWDG_Msk GTZC_CFGR1_WWDG_Msk
  23854. #define GTZC_TZIC1_FCR1_IWDG_Pos GTZC_CFGR1_IWDG_Pos
  23855. #define GTZC_TZIC1_FCR1_IWDG_Msk GTZC_CFGR1_IWDG_Msk
  23856. #define GTZC_TZIC1_FCR1_SPI2_Pos GTZC_CFGR1_SPI2_Pos
  23857. #define GTZC_TZIC1_FCR1_SPI2_Msk GTZC_CFGR1_SPI2_Msk
  23858. #define GTZC_TZIC1_FCR1_USART2_Pos GTZC_CFGR1_USART2_Pos
  23859. #define GTZC_TZIC1_FCR1_USART2_Msk GTZC_CFGR1_USART2_Msk
  23860. #define GTZC_TZIC1_FCR1_USART3_Pos GTZC_CFGR1_USART3_Pos
  23861. #define GTZC_TZIC1_FCR1_USART3_Msk GTZC_CFGR1_USART3_Msk
  23862. #define GTZC_TZIC1_FCR1_UART4_Pos GTZC_CFGR1_UART4_Pos
  23863. #define GTZC_TZIC1_FCR1_UART4_Msk GTZC_CFGR1_UART4_Msk
  23864. #define GTZC_TZIC1_FCR1_UART5_Pos GTZC_CFGR1_UART5_Pos
  23865. #define GTZC_TZIC1_FCR1_UART5_Msk GTZC_CFGR1_UART5_Msk
  23866. #define GTZC_TZIC1_FCR1_I2C1_Pos GTZC_CFGR1_I2C1_Pos
  23867. #define GTZC_TZIC1_FCR1_I2C1_Msk GTZC_CFGR1_I2C1_Msk
  23868. #define GTZC_TZIC1_FCR1_I2C2_Pos GTZC_CFGR1_I2C2_Pos
  23869. #define GTZC_TZIC1_FCR1_I2C2_Msk GTZC_CFGR1_I2C2_Msk
  23870. #define GTZC_TZIC1_FCR1_CRS_Pos GTZC_CFGR1_CRS_Pos
  23871. #define GTZC_TZIC1_FCR1_CRS_Msk GTZC_CFGR1_CRS_Msk
  23872. #define GTZC_TZIC1_FCR1_I2C4_Pos GTZC_CFGR1_I2C4_Pos
  23873. #define GTZC_TZIC1_FCR1_I2C4_Msk GTZC_CFGR1_I2C4_Msk
  23874. #define GTZC_TZIC1_FCR1_LPTIM2_Pos GTZC_CFGR1_LPTIM2_Pos
  23875. #define GTZC_TZIC1_FCR1_LPTIM2_Msk GTZC_CFGR1_LPTIM2_Msk
  23876. #define GTZC_TZIC1_FCR1_FDCAN1_Pos GTZC_CFGR1_FDCAN1_Pos
  23877. #define GTZC_TZIC1_FCR1_FDCAN1_Msk GTZC_CFGR1_FDCAN1_Msk
  23878. #define GTZC_TZIC1_FCR1_UCPD1_Pos GTZC_CFGR1_UCPD1_Pos
  23879. #define GTZC_TZIC1_FCR1_UCPD1_Msk GTZC_CFGR1_UCPD1_Msk
  23880. #define GTZC_TZIC1_FCR1_USART6_Pos GTZC_CFGR1_USART6_Pos
  23881. #define GTZC_TZIC1_FCR1_USART6_Msk GTZC_CFGR1_USART6_Msk
  23882. #define GTZC_TZIC1_FCR1_I2C5_Pos GTZC_CFGR1_I2C5_Pos
  23883. #define GTZC_TZIC1_FCR1_I2C5_Msk GTZC_CFGR1_I2C5_Msk
  23884. #define GTZC_TZIC1_FCR1_I2C6_Pos GTZC_CFGR1_I2C6_Pos
  23885. #define GTZC_TZIC1_FCR1_I2C6_Msk GTZC_CFGR1_I2C6_Msk
  23886. /******************* Bits definition for GTZC_TZIC1_FCR2 register **************/
  23887. #define GTZC_TZIC1_FCR2_TIM1_Pos GTZC_CFGR2_TIM1_Pos
  23888. #define GTZC_TZIC1_FCR2_TIM1_Msk GTZC_CFGR2_TIM1_Msk
  23889. #define GTZC_TZIC1_FCR2_SPI1_Pos GTZC_CFGR2_SPI1_Pos
  23890. #define GTZC_TZIC1_FCR2_SPI1_Msk GTZC_CFGR2_SPI1_Msk
  23891. #define GTZC_TZIC1_FCR2_TIM8_Pos GTZC_CFGR2_TIM8_Pos
  23892. #define GTZC_TZIC1_FCR2_TIM8_Msk GTZC_CFGR2_TIM8_Msk
  23893. #define GTZC_TZIC1_FCR2_USART1_Pos GTZC_CFGR2_USART1_Pos
  23894. #define GTZC_TZIC1_FCR2_USART1_Msk GTZC_CFGR2_USART1_Msk
  23895. #define GTZC_TZIC1_FCR2_TIM15_Pos GTZC_CFGR2_TIM15_Pos
  23896. #define GTZC_TZIC1_FCR2_TIM15_Msk GTZC_CFGR2_TIM15_Msk
  23897. #define GTZC_TZIC1_FCR2_TIM16_Pos GTZC_CFGR2_TIM16_Pos
  23898. #define GTZC_TZIC1_FCR2_TIM16_Msk GTZC_CFGR2_TIM16_Msk
  23899. #define GTZC_TZIC1_FCR2_TIM17_Pos GTZC_CFGR2_TIM17_Pos
  23900. #define GTZC_TZIC1_FCR2_TIM17_Msk GTZC_CFGR2_TIM17_Msk
  23901. #define GTZC_TZIC1_FCR2_SAI1_Pos GTZC_CFGR2_SAI1_Pos
  23902. #define GTZC_TZIC1_FCR2_SAI1_Msk GTZC_CFGR2_SAI1_Msk
  23903. #define GTZC_TZIC1_FCR2_SAI2_Pos GTZC_CFGR2_SAI2_Pos
  23904. #define GTZC_TZIC1_FCR2_SAI2_Msk GTZC_CFGR2_SAI2_Msk
  23905. #define GTZC_TZIC1_FCR2_LTDCUSB_Pos GTZC_CFGR2_LTDCUSB_Pos
  23906. #define GTZC_TZIC1_FCR2_LTDCUSB_Msk GTZC_CFGR2_LTDCUSB_Msk
  23907. #define GTZC_TZIC1_FCR2_DSI_Pos GTZC_CFGR2_DSI_Pos
  23908. #define GTZC_TZIC1_FCR2_DSI_Msk GTZC_CFGR2_DSI_Msk
  23909. /****************** Bits definition for GTZC_TZIC1_FCR3 register ****************/
  23910. #define GTZC_TZIC1_FCR3_MDF1_Pos GTZC_CFGR3_MDF1_Pos
  23911. #define GTZC_TZIC1_FCR3_MDF1_Msk GTZC_CFGR3_MDF1_Msk
  23912. #define GTZC_TZIC1_FCR3_CORDIC_Pos GTZC_CFGR3_CORDIC_Pos
  23913. #define GTZC_TZIC1_FCR3_CORDIC_Msk GTZC_CFGR3_CORDIC_Msk
  23914. #define GTZC_TZIC1_FCR3_FMAC_Pos GTZC_CFGR3_FMAC_Pos
  23915. #define GTZC_TZIC1_FCR3_FMAC_Msk GTZC_CFGR3_FMAC_Msk
  23916. #define GTZC_TZIC1_FCR3_CRC_Pos GTZC_CFGR3_CRC_Pos
  23917. #define GTZC_TZIC1_FCR3_CRC_Msk GTZC_CFGR3_CRC_Msk
  23918. #define GTZC_TZIC1_FCR3_TSC_Pos GTZC_CFGR3_TSC_Pos
  23919. #define GTZC_TZIC1_FCR3_TSC_Msk GTZC_CFGR3_TSC_Msk
  23920. #define GTZC_TZIC1_FCR3_DMA2D_Pos GTZC_CFGR3_DMA2D_Pos
  23921. #define GTZC_TZIC1_FCR3_DMA2D_Msk GTZC_CFGR3_DMA2D_Msk
  23922. #define GTZC_TZIC1_FCR3_ICACHE_REG_Pos GTZC_CFGR3_ICACHE_REG_Pos
  23923. #define GTZC_TZIC1_FCR3_ICACHE_REG_Msk GTZC_CFGR3_ICACHE_REG_Msk
  23924. #define GTZC_TZIC1_FCR3_DCACHE1_REG_Pos GTZC_CFGR3_DCACHE1_REG_Pos
  23925. #define GTZC_TZIC1_FCR3_DCACHE1_REG_Msk GTZC_CFGR3_DCACHE1_REG_Msk
  23926. #define GTZC_TZIC1_FCR3_ADC12_Pos GTZC_CFGR3_ADC12_Pos
  23927. #define GTZC_TZIC1_FCR3_ADC12_Msk GTZC_CFGR3_ADC12_Msk
  23928. #define GTZC_TZIC1_FCR3_DCMI_Pos GTZC_CFGR3_DCMI_Pos
  23929. #define GTZC_TZIC1_FCR3_DCMI_Msk GTZC_CFGR3_DCMI_Msk
  23930. #define GTZC_TZIC1_FCR3_OTG_Pos GTZC_CFGR3_OTG_Pos
  23931. #define GTZC_TZIC1_FCR3_OTG_Msk GTZC_CFGR3_OTG_Msk
  23932. #define GTZC_TZIC1_FCR3_HASH_Pos GTZC_CFGR3_HASH_Pos
  23933. #define GTZC_TZIC1_FCR3_HASH_Msk GTZC_CFGR3_HASH_Msk
  23934. #define GTZC_TZIC1_FCR3_RNG_Pos GTZC_CFGR3_RNG_Pos
  23935. #define GTZC_TZIC1_FCR3_RNG_Msk GTZC_CFGR3_RNG_Msk
  23936. #define GTZC_TZIC1_FCR3_OCTOSPIM_Pos GTZC_CFGR3_OCTOSPIM_Pos
  23937. #define GTZC_TZIC1_FCR3_OCTOSPIM_Msk GTZC_CFGR3_OCTOSPIM_Msk
  23938. #define GTZC_TZIC1_FCR3_SDMMC1_Pos GTZC_CFGR3_SDMMC1_Pos
  23939. #define GTZC_TZIC1_FCR3_SDMMC1_Msk GTZC_CFGR3_SDMMC1_Msk
  23940. #define GTZC_TZIC1_FCR3_SDMMC2_Pos GTZC_CFGR3_SDMMC2_Pos
  23941. #define GTZC_TZIC1_FCR3_SDMMC2_Msk GTZC_CFGR3_SDMMC2_Msk
  23942. #define GTZC_TZIC1_FCR3_FSMC_REG_Pos GTZC_CFGR3_FSMC_REG_Pos
  23943. #define GTZC_TZIC1_FCR3_FSMC_REG_Msk GTZC_CFGR3_FSMC_REG_Msk
  23944. #define GTZC_TZIC1_FCR3_OCTOSPI1_REG_Pos GTZC_CFGR3_OCTOSPI1_REG_Pos
  23945. #define GTZC_TZIC1_FCR3_OCTOSPI1_REG_Msk GTZC_CFGR3_OCTOSPI1_REG_Msk
  23946. #define GTZC_TZIC1_FCR3_OCTOSPI2_REG_Pos GTZC_CFGR3_OCTOSPI2_REG_Pos
  23947. #define GTZC_TZIC1_FCR3_OCTOSPI2_REG_Msk GTZC_CFGR3_OCTOSPI2_REG_Msk
  23948. #define GTZC_TZIC1_FCR3_RAMCFG_Pos GTZC_CFGR3_RAMCFG_Pos
  23949. #define GTZC_TZIC1_FCR3_RAMCFG_Msk GTZC_CFGR3_RAMCFG_Msk
  23950. #define GTZC_TZIC1_FCR3_GPU2D_Pos GTZC_CFGR3_GPU2D_Pos
  23951. #define GTZC_TZIC1_FCR3_GPU2D_Msk GTZC_CFGR3_GPU2D_Msk
  23952. #define GTZC_TZIC1_FCR3_GFXMMU_Pos GTZC_CFGR3_GFXMMU_Pos
  23953. #define GTZC_TZIC1_FCR3_GFXMMU_Msk GTZC_CFGR3_GFXMMU_Msk
  23954. #define GTZC_TZIC1_FCR3_GFXMMU_REG_Pos GTZC_CFGR3_GFXMMU_REG_Pos
  23955. #define GTZC_TZIC1_FCR3_GFXMMU_REG_Msk GTZC_CFGR3_GFXMMU_REG_Msk
  23956. #define GTZC_TZIC1_FCR3_HSPI1_REG_Pos GTZC_CFGR3_HSPI1_REG_Pos
  23957. #define GTZC_TZIC1_FCR3_HSPI1_REG_Msk GTZC_CFGR3_HSPI1_REG_Msk
  23958. #define GTZC_TZIC1_FCR3_DCACHE2_REG_Pos GTZC_CFGR3_DCACHE2_REG_Pos
  23959. #define GTZC_TZIC1_FCR3_DCACHE2_REG_Msk GTZC_CFGR3_DCACHE2_REG_Msk
  23960. /******************* Bits definition for GTZC_TZIC1_FCR4 register ***************/
  23961. #define GTZC_TZIC1_FCR4_GPDMA1_Pos GTZC_CFGR4_GPDMA1_Pos
  23962. #define GTZC_TZIC1_FCR4_GPDMA1_Msk GTZC_CFGR4_GPDMA1_Msk
  23963. #define GTZC_TZIC1_FCR4_FLASH_REG_Pos GTZC_CFGR4_FLASH_REG_Pos
  23964. #define GTZC_TZIC1_FCR4_FLASH_REG_Msk GTZC_CFGR4_FLASH_REG_Msk
  23965. #define GTZC_TZIC1_FCR4_FLASH_Pos GTZC_CFGR4_FLASH_Pos
  23966. #define GTZC_TZIC1_FCR4_FLASH_Msk GTZC_CFGR4_FLASH_Msk
  23967. #define GTZC_TZIC1_FCR4_TZSC1_Pos GTZC_CFGR4_TZSC1_Pos
  23968. #define GTZC_TZIC1_FCR4_TZSC1_Msk GTZC_CFGR4_TZSC1_Msk
  23969. #define GTZC_TZIC1_FCR4_TZIC1_Pos GTZC_CFGR4_TZIC1_Pos
  23970. #define GTZC_TZIC1_FCR4_TZIC1_Msk GTZC_CFGR4_TZIC1_Msk
  23971. #define GTZC_TZIC1_FCR4_OCTOSPI1_MEM_Pos GTZC_CFGR4_OCTOSPI1_MEM_Pos
  23972. #define GTZC_TZIC1_FCR4_OCTOSPI1_MEM_Msk GTZC_CFGR4_OCTOSPI1_MEM_Msk
  23973. #define GTZC_TZIC1_FCR4_FSMC_MEM_Pos GTZC_CFGR4_FSMC_MEM_Pos
  23974. #define GTZC_TZIC1_FCR4_FSMC_MEM_Msk GTZC_CFGR4_FSMC_MEM_Msk
  23975. #define GTZC_TZIC1_FCR4_BKPSRAM_Pos GTZC_CFGR4_BKPSRAM_Pos
  23976. #define GTZC_TZIC1_FCR4_BKPSRAM_Msk GTZC_CFGR4_BKPSRAM_Msk
  23977. #define GTZC_TZIC1_FCR4_OCTOSPI2_MEM_Pos GTZC_CFGR4_OCTOSPI2_MEM_Pos
  23978. #define GTZC_TZIC1_FCR4_OCTOSPI2_MEM_Msk GTZC_CFGR4_OCTOSPI2_MEM_Msk
  23979. #define GTZC_TZIC1_FCR4_HSPI1_MEM_Pos GTZC_CFGR4_HSPI1_MEM_Pos
  23980. #define GTZC_TZIC1_FCR4_HSPI1_MEM_Msk GTZC_CFGR4_HSPI1_MEM_Msk
  23981. #define GTZC_TZIC1_FCR4_SRAM1_Pos GTZC_CFGR4_SRAM1_Pos
  23982. #define GTZC_TZIC1_FCR4_SRAM1_Msk GTZC_CFGR4_SRAM1_Msk
  23983. #define GTZC_TZIC1_FCR4_MPCBB1_REG_Pos GTZC_CFGR4_MPCBB1_REG_Pos
  23984. #define GTZC_TZIC1_FCR4_MPCBB1_REG_Msk GTZC_CFGR4_MPCBB1_REG_Msk
  23985. #define GTZC_TZIC1_FCR4_SRAM2_Pos GTZC_CFGR4_SRAM2_Pos
  23986. #define GTZC_TZIC1_FCR4_SRAM2_Msk GTZC_CFGR4_SRAM2_Msk
  23987. #define GTZC_TZIC1_FCR4_MPCBB2_REG_Pos GTZC_CFGR4_MPCBB2_REG_Pos
  23988. #define GTZC_TZIC1_FCR4_MPCBB2_REG_Msk GTZC_CFGR4_MPCBB2_REG_Msk
  23989. #define GTZC_TZIC1_FCR4_SRAM3_Pos GTZC_CFGR4_SRAM3_Pos
  23990. #define GTZC_TZIC1_FCR4_SRAM3_Msk GTZC_CFGR4_SRAM3_Msk
  23991. #define GTZC_TZIC1_FCR4_MPCBB3_REG_Pos GTZC_CFGR4_MPCBB3_REG_Pos
  23992. #define GTZC_TZIC1_FCR4_MPCBB3_REG_Msk GTZC_CFGR4_MPCBB3_REG_Msk
  23993. #define GTZC_TZIC1_FCR4_SRAM5_Pos GTZC_CFGR4_SRAM5_Pos
  23994. #define GTZC_TZIC1_FCR4_SRAM5_Msk GTZC_CFGR4_SRAM5_Msk
  23995. #define GTZC_TZIC1_FCR4_MPCBB5_REG_Pos GTZC_CFGR4_MPCBB5_REG_Pos
  23996. #define GTZC_TZIC1_FCR4_MPCBB5_REG_Msk GTZC_CFGR4_MPCBB5_REG_Msk
  23997. /******************* Bits definition for GTZC_TZIC2_FCR1 register ***************/
  23998. #define GTZC_TZIC2_FCR1_SPI3_Pos GTZC_CFGR1_SPI3_Pos
  23999. #define GTZC_TZIC2_FCR1_SPI3_Msk GTZC_CFGR1_SPI3_Msk
  24000. #define GTZC_TZIC2_FCR1_LPUART1_Pos GTZC_CFGR1_LPUART1_Pos
  24001. #define GTZC_TZIC2_FCR1_LPUART1_Msk GTZC_CFGR1_LPUART1_Msk
  24002. #define GTZC_TZIC2_FCR1_I2C3_Pos GTZC_CFGR1_I2C3_Pos
  24003. #define GTZC_TZIC2_FCR1_I2C3_Msk GTZC_CFGR1_I2C3_Msk
  24004. #define GTZC_TZIC2_FCR1_LPTIM1_Pos GTZC_CFGR1_LPTIM1_Pos
  24005. #define GTZC_TZIC2_FCR1_LPTIM1_Msk GTZC_CFGR1_LPTIM1_Msk
  24006. #define GTZC_TZIC2_FCR1_LPTIM3_Pos GTZC_CFGR1_LPTIM3_Pos
  24007. #define GTZC_TZIC2_FCR1_LPTIM3_Msk GTZC_CFGR1_LPTIM3_Msk
  24008. #define GTZC_TZIC2_FCR1_LPTIM4_Pos GTZC_CFGR1_LPTIM4_Pos
  24009. #define GTZC_TZIC2_FCR1_LPTIM4_Msk GTZC_CFGR1_LPTIM4_Msk
  24010. #define GTZC_TZIC2_FCR1_OPAMP_Pos GTZC_CFGR1_OPAMP_Pos
  24011. #define GTZC_TZIC2_FCR1_OPAMP_Msk GTZC_CFGR1_OPAMP_Msk
  24012. #define GTZC_TZIC2_FCR1_COMP_Pos GTZC_CFGR1_COMP_Pos
  24013. #define GTZC_TZIC2_FCR1_COMP_Msk GTZC_CFGR1_COMP_Msk
  24014. #define GTZC_TZIC2_FCR1_ADC4_Pos GTZC_CFGR1_ADC4_Pos
  24015. #define GTZC_TZIC2_FCR1_ADC4_Msk GTZC_CFGR1_ADC4_Msk
  24016. #define GTZC_TZIC2_FCR1_VREFBUF_Pos GTZC_CFGR1_VREFBUF_Pos
  24017. #define GTZC_TZIC2_FCR1_VREFBUF_Msk GTZC_CFGR1_VREFBUF_Msk
  24018. #define GTZC_TZIC2_FCR1_DAC1_Pos GTZC_CFGR1_DAC1_Pos
  24019. #define GTZC_TZIC2_FCR1_DAC1_Msk GTZC_CFGR1_DAC1_Msk
  24020. #define GTZC_TZIC2_FCR1_ADF1_Pos GTZC_CFGR1_ADF1_Pos
  24021. #define GTZC_TZIC2_FCR1_ADF1_Msk GTZC_CFGR1_ADF1_Msk
  24022. /******************* Bits definition for GTZC_TZIC2_FCR2 register ***************/
  24023. #define GTZC_TZIC2_FCR2_SYSCFG_Pos GTZC_CFGR2_SYSCFG_Pos
  24024. #define GTZC_TZIC2_FCR2_SYSCFG_Msk GTZC_CFGR2_SYSCFG_Msk
  24025. #define GTZC_TZIC2_FCR2_RTC_Pos GTZC_CFGR2_RTC_Pos
  24026. #define GTZC_TZIC2_FCR2_RTC_Msk GTZC_CFGR2_RTC_Msk
  24027. #define GTZC_TZIC2_FCR2_TAMP_Pos GTZC_CFGR2_TAMP_Pos
  24028. #define GTZC_TZIC2_FCR2_TAMP_Msk GTZC_CFGR2_TAMP_Msk
  24029. #define GTZC_TZIC2_FCR2_PWR_Pos GTZC_CFGR2_PWR_Pos
  24030. #define GTZC_TZIC2_FCR2_PWR_Msk GTZC_CFGR2_PWR_Msk
  24031. #define GTZC_TZIC2_FCR2_RCC_Pos GTZC_CFGR2_RCC_Pos
  24032. #define GTZC_TZIC2_FCR2_RCC_Msk GTZC_CFGR2_RCC_Msk
  24033. #define GTZC_TZIC2_FCR2_LPDMA1_Pos GTZC_CFGR2_LPDMA1_Pos
  24034. #define GTZC_TZIC2_FCR2_LPDMA1_Msk GTZC_CFGR2_LPDMA1_Msk
  24035. #define GTZC_TZIC2_FCR2_EXTI_Pos GTZC_CFGR2_EXTI_Pos
  24036. #define GTZC_TZIC2_FCR2_EXTI_Msk GTZC_CFGR2_EXTI_Msk
  24037. #define GTZC_TZIC2_FCR2_TZSC2_Pos GTZC_CFGR2_TZSC2_Pos
  24038. #define GTZC_TZIC2_FCR2_TZSC2_Msk GTZC_CFGR2_TZSC2_Msk
  24039. #define GTZC_TZIC2_FCR2_TZIC2_Pos GTZC_CFGR2_TZIC2_Pos
  24040. #define GTZC_TZIC2_FCR2_TZIC2_Msk GTZC_CFGR2_TZIC2_Msk
  24041. #define GTZC_TZIC2_FCR2_SRAM4_Pos GTZC_CFGR2_SRAM4_Pos
  24042. #define GTZC_TZIC2_FCR2_SRAM4_Msk GTZC_CFGR2_SRAM4_Msk
  24043. #define GTZC_TZIC2_FCR2_MPCBB4_REG_Pos GTZC_CFGR2_MPCBB4_REG_Pos
  24044. #define GTZC_TZIC2_FCR2_MPCBB4_REG_Msk GTZC_CFGR2_MPCBB4_REG_Msk
  24045. /******************* Bits definition for GTZC_MPCBB_CR register *****************/
  24046. #define GTZC_MPCBB_CR_GLOCK_Pos (0U)
  24047. #define GTZC_MPCBB_CR_GLOCK_Msk (0x01UL << GTZC_MPCBB_CR_GLOCK_Pos) /*!< 0x00000001 */
  24048. #define GTZC_MPCBB_CR_INVSECSTATE_Pos (30U)
  24049. #define GTZC_MPCBB_CR_INVSECSTATE_Msk (0x01UL << GTZC_MPCBB_CR_INVSECSTATE_Pos) /*!< 0x40000000 */
  24050. #define GTZC_MPCBB_CR_SRWILADIS_Pos (31U)
  24051. #define GTZC_MPCBB_CR_SRWILADIS_Msk (0x01UL << GTZC_MPCBB_CR_SRWILADIS_Pos) /*!< 0x80000000 */
  24052. /******************* Bits definition for GTZC_MPCBB_CFGLOCKR1 register ************/
  24053. #define GTZC_MPCBB_CFGLOCKR1_SPLCK0_Pos (0U)
  24054. #define GTZC_MPCBB_CFGLOCKR1_SPLCK0_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK0_Pos) /*!< 0x00000001 */
  24055. #define GTZC_MPCBB_CFGLOCKR1_SPLCK1_Pos (1U)
  24056. #define GTZC_MPCBB_CFGLOCKR1_SPLCK1_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK1_Pos) /*!< 0x00000002 */
  24057. #define GTZC_MPCBB_CFGLOCKR1_SPLCK2_Pos (2U)
  24058. #define GTZC_MPCBB_CFGLOCKR1_SPLCK2_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK2_Pos) /*!< 0x00000004 */
  24059. #define GTZC_MPCBB_CFGLOCKR1_SPLCK3_Pos (3U)
  24060. #define GTZC_MPCBB_CFGLOCKR1_SPLCK3_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK3_Pos) /*!< 0x00000008 */
  24061. #define GTZC_MPCBB_CFGLOCKR1_SPLCK4_Pos (4U)
  24062. #define GTZC_MPCBB_CFGLOCKR1_SPLCK4_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK4_Pos) /*!< 0x00000010 */
  24063. #define GTZC_MPCBB_CFGLOCKR1_SPLCK5_Pos (5U)
  24064. #define GTZC_MPCBB_CFGLOCKR1_SPLCK5_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK5_Pos) /*!< 0x00000020 */
  24065. #define GTZC_MPCBB_CFGLOCKR1_SPLCK6_Pos (6U)
  24066. #define GTZC_MPCBB_CFGLOCKR1_SPLCK6_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK6_Pos) /*!< 0x00000040 */
  24067. #define GTZC_MPCBB_CFGLOCKR1_SPLCK7_Pos (7U)
  24068. #define GTZC_MPCBB_CFGLOCKR1_SPLCK7_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK7_Pos) /*!< 0x00000080 */
  24069. #define GTZC_MPCBB_CFGLOCKR1_SPLCK8_Pos (8U)
  24070. #define GTZC_MPCBB_CFGLOCKR1_SPLCK8_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK8_Pos) /*!< 0x00000100 */
  24071. #define GTZC_MPCBB_CFGLOCKR1_SPLCK9_Pos (9U)
  24072. #define GTZC_MPCBB_CFGLOCKR1_SPLCK9_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK9_Pos) /*!< 0x00000200 */
  24073. #define GTZC_MPCBB_CFGLOCKR1_SPLCK10_Pos (10U)
  24074. #define GTZC_MPCBB_CFGLOCKR1_SPLCK10_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK10_Pos) /*!< 0x00000400 */
  24075. #define GTZC_MPCBB_CFGLOCKR1_SPLCK11_Pos (11U)
  24076. #define GTZC_MPCBB_CFGLOCKR1_SPLCK11_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK11_Pos) /*!< 0x00000800 */
  24077. #define GTZC_MPCBB_CFGLOCKR1_SPLCK12_Pos (12U)
  24078. #define GTZC_MPCBB_CFGLOCKR1_SPLCK12_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK12_Pos) /*!< 0x00001000 */
  24079. #define GTZC_MPCBB_CFGLOCKR1_SPLCK13_Pos (13U)
  24080. #define GTZC_MPCBB_CFGLOCKR1_SPLCK13_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK13_Pos) /*!< 0x00002000 */
  24081. #define GTZC_MPCBB_CFGLOCKR1_SPLCK14_Pos (14U)
  24082. #define GTZC_MPCBB_CFGLOCKR1_SPLCK14_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK14_Pos) /*!< 0x00004000 */
  24083. #define GTZC_MPCBB_CFGLOCKR1_SPLCK15_Pos (15U)
  24084. #define GTZC_MPCBB_CFGLOCKR1_SPLCK15_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK15_Pos) /*!< 0x00008000 */
  24085. #define GTZC_MPCBB_CFGLOCKR1_SPLCK16_Pos (16U)
  24086. #define GTZC_MPCBB_CFGLOCKR1_SPLCK16_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK16_Pos) /*!< 0x00010000 */
  24087. #define GTZC_MPCBB_CFGLOCKR1_SPLCK17_Pos (17U)
  24088. #define GTZC_MPCBB_CFGLOCKR1_SPLCK17_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK17_Pos) /*!< 0x00020000 */
  24089. #define GTZC_MPCBB_CFGLOCKR1_SPLCK18_Pos (18U)
  24090. #define GTZC_MPCBB_CFGLOCKR1_SPLCK18_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK18_Pos) /*!< 0x00040000 */
  24091. #define GTZC_MPCBB_CFGLOCKR1_SPLCK19_Pos (19U)
  24092. #define GTZC_MPCBB_CFGLOCKR1_SPLCK19_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK19_Pos) /*!< 0x00080000 */
  24093. #define GTZC_MPCBB_CFGLOCKR1_SPLCK20_Pos (20U)
  24094. #define GTZC_MPCBB_CFGLOCKR1_SPLCK20_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK20_Pos) /*!< 0x00100000 */
  24095. #define GTZC_MPCBB_CFGLOCKR1_SPLCK21_Pos (21U)
  24096. #define GTZC_MPCBB_CFGLOCKR1_SPLCK21_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK21_Pos) /*!< 0x00200000 */
  24097. #define GTZC_MPCBB_CFGLOCKR1_SPLCK22_Pos (22U)
  24098. #define GTZC_MPCBB_CFGLOCKR1_SPLCK22_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK22_Pos) /*!< 0x00400000 */
  24099. #define GTZC_MPCBB_CFGLOCKR1_SPLCK23_Pos (23U)
  24100. #define GTZC_MPCBB_CFGLOCKR1_SPLCK23_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK23_Pos) /*!< 0x00800000 */
  24101. #define GTZC_MPCBB_CFGLOCKR1_SPLCK24_Pos (24U)
  24102. #define GTZC_MPCBB_CFGLOCKR1_SPLCK24_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK24_Pos) /*!< 0x01000000 */
  24103. #define GTZC_MPCBB_CFGLOCKR1_SPLCK25_Pos (25U)
  24104. #define GTZC_MPCBB_CFGLOCKR1_SPLCK25_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK25_Pos) /*!< 0x02000000 */
  24105. #define GTZC_MPCBB_CFGLOCKR1_SPLCK26_Pos (26U)
  24106. #define GTZC_MPCBB_CFGLOCKR1_SPLCK26_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK26_Pos) /*!< 0x04000000 */
  24107. #define GTZC_MPCBB_CFGLOCKR1_SPLCK27_Pos (27U)
  24108. #define GTZC_MPCBB_CFGLOCKR1_SPLCK27_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK27_Pos) /*!< 0x08000000 */
  24109. #define GTZC_MPCBB_CFGLOCKR1_SPLCK28_Pos (28U)
  24110. #define GTZC_MPCBB_CFGLOCKR1_SPLCK28_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK28_Pos) /*!< 0x10000000 */
  24111. #define GTZC_MPCBB_CFGLOCKR1_SPLCK29_Pos (29U)
  24112. #define GTZC_MPCBB_CFGLOCKR1_SPLCK29_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK29_Pos) /*!< 0x20000000 */
  24113. #define GTZC_MPCBB_CFGLOCKR1_SPLCK30_Pos (30U)
  24114. #define GTZC_MPCBB_CFGLOCKR1_SPLCK30_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK30_Pos) /*!< 0x40000000 */
  24115. #define GTZC_MPCBB_CFGLOCKR1_SPLCK31_Pos (31U)
  24116. #define GTZC_MPCBB_CFGLOCKR1_SPLCK31_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR1_SPLCK31_Pos) /*!< 0x80000000 */
  24117. /******************* Bits definition for GTZC_MPCBB_CFGLOCKR2 register ************/
  24118. #define GTZC_MPCBB_CFGLOCKR2_SPLCK32_Pos (0U)
  24119. #define GTZC_MPCBB_CFGLOCKR2_SPLCK32_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK32_Pos) /*!< 0x00000001 */
  24120. #define GTZC_MPCBB_CFGLOCKR2_SPLCK33_Pos (1U)
  24121. #define GTZC_MPCBB_CFGLOCKR2_SPLCK33_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK33_Pos) /*!< 0x00000002 */
  24122. #define GTZC_MPCBB_CFGLOCKR2_SPLCK34_Pos (2U)
  24123. #define GTZC_MPCBB_CFGLOCKR2_SPLCK34_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK34_Pos) /*!< 0x00000004 */
  24124. #define GTZC_MPCBB_CFGLOCKR2_SPLCK35_Pos (3U)
  24125. #define GTZC_MPCBB_CFGLOCKR2_SPLCK35_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK35_Pos) /*!< 0x00000008 */
  24126. #define GTZC_MPCBB_CFGLOCKR2_SPLCK36_Pos (4U)
  24127. #define GTZC_MPCBB_CFGLOCKR2_SPLCK36_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK36_Pos) /*!< 0x00000010 */
  24128. #define GTZC_MPCBB_CFGLOCKR2_SPLCK37_Pos (5U)
  24129. #define GTZC_MPCBB_CFGLOCKR2_SPLCK37_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK37_Pos) /*!< 0x00000020 */
  24130. #define GTZC_MPCBB_CFGLOCKR2_SPLCK38_Pos (6U)
  24131. #define GTZC_MPCBB_CFGLOCKR2_SPLCK38_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK38_Pos) /*!< 0x00000040 */
  24132. #define GTZC_MPCBB_CFGLOCKR2_SPLCK39_Pos (7U)
  24133. #define GTZC_MPCBB_CFGLOCKR2_SPLCK39_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK39_Pos) /*!< 0x00000080 */
  24134. #define GTZC_MPCBB_CFGLOCKR2_SPLCK40_Pos (8U)
  24135. #define GTZC_MPCBB_CFGLOCKR2_SPLCK40_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK40_Pos) /*!< 0x00000100 */
  24136. #define GTZC_MPCBB_CFGLOCKR2_SPLCK41_Pos (9U)
  24137. #define GTZC_MPCBB_CFGLOCKR2_SPLCK41_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK41_Pos) /*!< 0x00000200 */
  24138. #define GTZC_MPCBB_CFGLOCKR2_SPLCK42_Pos (10U)
  24139. #define GTZC_MPCBB_CFGLOCKR2_SPLCK42_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK42_Pos) /*!< 0x00000400 */
  24140. #define GTZC_MPCBB_CFGLOCKR2_SPLCK43_Pos (11U)
  24141. #define GTZC_MPCBB_CFGLOCKR2_SPLCK43_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK43_Pos) /*!< 0x00000800 */
  24142. #define GTZC_MPCBB_CFGLOCKR2_SPLCK44_Pos (12U)
  24143. #define GTZC_MPCBB_CFGLOCKR2_SPLCK44_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK44_Pos) /*!< 0x00001000 */
  24144. #define GTZC_MPCBB_CFGLOCKR2_SPLCK45_Pos (13U)
  24145. #define GTZC_MPCBB_CFGLOCKR2_SPLCK45_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK45_Pos) /*!< 0x00002000 */
  24146. #define GTZC_MPCBB_CFGLOCKR2_SPLCK46_Pos (14U)
  24147. #define GTZC_MPCBB_CFGLOCKR2_SPLCK46_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK46_Pos) /*!< 0x00004000 */
  24148. #define GTZC_MPCBB_CFGLOCKR2_SPLCK47_Pos (15U)
  24149. #define GTZC_MPCBB_CFGLOCKR2_SPLCK47_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK47_Pos) /*!< 0x00008000 */
  24150. #define GTZC_MPCBB_CFGLOCKR2_SPLCK48_Pos (16U)
  24151. #define GTZC_MPCBB_CFGLOCKR2_SPLCK48_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK48_Pos) /*!< 0x00010000 */
  24152. #define GTZC_MPCBB_CFGLOCKR2_SPLCK49_Pos (17U)
  24153. #define GTZC_MPCBB_CFGLOCKR2_SPLCK49_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK49_Pos) /*!< 0x00020000 */
  24154. #define GTZC_MPCBB_CFGLOCKR2_SPLCK50_Pos (18U)
  24155. #define GTZC_MPCBB_CFGLOCKR2_SPLCK50_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK50_Pos) /*!< 0x00040000 */
  24156. #define GTZC_MPCBB_CFGLOCKR2_SPLCK51_Pos (19U)
  24157. #define GTZC_MPCBB_CFGLOCKR2_SPLCK51_Msk (0x01UL << GTZC_MPCBB_CFGLOCKR2_SPLCK51_Pos) /*!< 0x00080000 */
  24158. /******************************************************************************/
  24159. /* */
  24160. /* UCPD */
  24161. /* */
  24162. /******************************************************************************/
  24163. /******************** Bits definition for UCPD_CFG1 register *******************/
  24164. #define UCPD_CFG1_HBITCLKDIV_Pos (0U)
  24165. #define UCPD_CFG1_HBITCLKDIV_Msk (0x3FUL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x0000003F */
  24166. #define UCPD_CFG1_HBITCLKDIV UCPD_CFG1_HBITCLKDIV_Msk /*!< Number of cycles (minus 1) for a half bit clock */
  24167. #define UCPD_CFG1_HBITCLKDIV_0 (0x01UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000001 */
  24168. #define UCPD_CFG1_HBITCLKDIV_1 (0x02UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000002 */
  24169. #define UCPD_CFG1_HBITCLKDIV_2 (0x04UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000004 */
  24170. #define UCPD_CFG1_HBITCLKDIV_3 (0x08UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000008 */
  24171. #define UCPD_CFG1_HBITCLKDIV_4 (0x10UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000010 */
  24172. #define UCPD_CFG1_HBITCLKDIV_5 (0x20UL << UCPD_CFG1_HBITCLKDIV_Pos) /*!< 0x00000020 */
  24173. #define UCPD_CFG1_IFRGAP_Pos (6U)
  24174. #define UCPD_CFG1_IFRGAP_Msk (0x1FUL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x000007C0 */
  24175. #define UCPD_CFG1_IFRGAP UCPD_CFG1_IFRGAP_Msk /*!< Clock divider value to generates Interframe gap */
  24176. #define UCPD_CFG1_IFRGAP_0 (0x01UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000040 */
  24177. #define UCPD_CFG1_IFRGAP_1 (0x02UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000080 */
  24178. #define UCPD_CFG1_IFRGAP_2 (0x04UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000100 */
  24179. #define UCPD_CFG1_IFRGAP_3 (0x08UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000200 */
  24180. #define UCPD_CFG1_IFRGAP_4 (0x10UL << UCPD_CFG1_IFRGAP_Pos) /*!< 0x00000400 */
  24181. #define UCPD_CFG1_TRANSWIN_Pos (11U)
  24182. #define UCPD_CFG1_TRANSWIN_Msk (0x1FUL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x0000F800 */
  24183. #define UCPD_CFG1_TRANSWIN UCPD_CFG1_TRANSWIN_Msk /*!< Number of cycles (minus 1) of the half bit clock */
  24184. #define UCPD_CFG1_TRANSWIN_0 (0x01UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00000800 */
  24185. #define UCPD_CFG1_TRANSWIN_1 (0x02UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00001000 */
  24186. #define UCPD_CFG1_TRANSWIN_2 (0x04UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00002000 */
  24187. #define UCPD_CFG1_TRANSWIN_3 (0x08UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00004000 */
  24188. #define UCPD_CFG1_TRANSWIN_4 (0x10UL << UCPD_CFG1_TRANSWIN_Pos) /*!< 0x00008000 */
  24189. #define UCPD_CFG1_PSC_UCPDCLK_Pos (17U)
  24190. #define UCPD_CFG1_PSC_UCPDCLK_Msk (0x7UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x000E0000 */
  24191. #define UCPD_CFG1_PSC_UCPDCLK UCPD_CFG1_PSC_UCPDCLK_Msk /*!< Prescaler for UCPDCLK */
  24192. #define UCPD_CFG1_PSC_UCPDCLK_0 (0x1UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00020000 */
  24193. #define UCPD_CFG1_PSC_UCPDCLK_1 (0x2UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00040000 */
  24194. #define UCPD_CFG1_PSC_UCPDCLK_2 (0x4UL << UCPD_CFG1_PSC_UCPDCLK_Pos) /*!< 0x00080000 */
  24195. #define UCPD_CFG1_RXORDSETEN_Pos (20U)
  24196. #define UCPD_CFG1_RXORDSETEN_Msk (0x1FFUL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x1FF00000 */
  24197. #define UCPD_CFG1_RXORDSETEN UCPD_CFG1_RXORDSETEN_Msk /*!< Receiver ordered set detection enable */
  24198. #define UCPD_CFG1_RXORDSETEN_0 (0x001UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00100000 */
  24199. #define UCPD_CFG1_RXORDSETEN_1 (0x002UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00200000 */
  24200. #define UCPD_CFG1_RXORDSETEN_2 (0x004UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00400000 */
  24201. #define UCPD_CFG1_RXORDSETEN_3 (0x008UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x00800000 */
  24202. #define UCPD_CFG1_RXORDSETEN_4 (0x010UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x01000000 */
  24203. #define UCPD_CFG1_RXORDSETEN_5 (0x020UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x02000000 */
  24204. #define UCPD_CFG1_RXORDSETEN_6 (0x040UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x04000000 */
  24205. #define UCPD_CFG1_RXORDSETEN_7 (0x080UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x08000000 */
  24206. #define UCPD_CFG1_RXORDSETEN_8 (0x100UL << UCPD_CFG1_RXORDSETEN_Pos) /*!< 0x10000000 */
  24207. #define UCPD_CFG1_TXDMAEN_Pos (29U)
  24208. #define UCPD_CFG1_TXDMAEN_Msk (0x1UL << UCPD_CFG1_TXDMAEN_Pos) /*!< 0x20000000 */
  24209. #define UCPD_CFG1_TXDMAEN UCPD_CFG1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  24210. #define UCPD_CFG1_RXDMAEN_Pos (30U)
  24211. #define UCPD_CFG1_RXDMAEN_Msk (0x1UL << UCPD_CFG1_RXDMAEN_Pos) /*!< 0x40000000 */
  24212. #define UCPD_CFG1_RXDMAEN UCPD_CFG1_RXDMAEN_Msk /*!< DMA reception requests enable */
  24213. #define UCPD_CFG1_UCPDEN_Pos (31U)
  24214. #define UCPD_CFG1_UCPDEN_Msk (0x1UL << UCPD_CFG1_UCPDEN_Pos) /*!< 0x80000000 */
  24215. #define UCPD_CFG1_UCPDEN UCPD_CFG1_UCPDEN_Msk /*!< USB Power Delivery Block Enable */
  24216. /******************** Bits definition for UCPD_CFG2 register *******************/
  24217. #define UCPD_CFG2_RXFILTDIS_Pos (0U)
  24218. #define UCPD_CFG2_RXFILTDIS_Msk (0x1UL << UCPD_CFG2_RXFILTDIS_Pos) /*!< 0x00000001 */
  24219. #define UCPD_CFG2_RXFILTDIS UCPD_CFG2_RXFILTDIS_Msk /*!< Enables an Rx pre-filter for the BMC decoder */
  24220. #define UCPD_CFG2_RXFILT2N3_Pos (1U)
  24221. #define UCPD_CFG2_RXFILT2N3_Msk (0x1UL << UCPD_CFG2_RXFILT2N3_Pos) /*!< 0x00000002 */
  24222. #define UCPD_CFG2_RXFILT2N3 UCPD_CFG2_RXFILT2N3_Msk /*!< Controls the sampling method for an Rx pre-filter for the BMC decode */
  24223. #define UCPD_CFG2_FORCECLK_Pos (2U)
  24224. #define UCPD_CFG2_FORCECLK_Msk (0x1UL << UCPD_CFG2_FORCECLK_Pos) /*!< 0x00000004 */
  24225. #define UCPD_CFG2_FORCECLK UCPD_CFG2_FORCECLK_Msk /*!< Controls forcing of the clock request UCPDCLK_REQ */
  24226. #define UCPD_CFG2_WUPEN_Pos (3U)
  24227. #define UCPD_CFG2_WUPEN_Msk (0x1UL << UCPD_CFG2_WUPEN_Pos) /*!< 0x00000008 */
  24228. #define UCPD_CFG2_WUPEN UCPD_CFG2_WUPEN_Msk /*!< Wakeup from STOP enable */
  24229. #define UCPD_CFG2_RXAFILTEN_Pos (8U)
  24230. #define UCPD_CFG2_RXAFILTEN_Msk (0x1UL << UCPD_CFG2_RXAFILTEN_Pos) /*!< 0x00000100 */
  24231. #define UCPD_CFG2_RXAFILTEN UCPD_CFG2_RXAFILTEN_Msk /*!< RX Analog Filter enable */
  24232. /******************** Bits definition for UCPD_CFG3 register *******************/
  24233. #define UCPD_CFG3_TRIM_CC1_RD_Pos (0U)
  24234. #define UCPD_CFG3_TRIM_CC1_RD_Msk (0xFUL << UCPD_CFG3_TRIM_CC1_RD_Pos) /*!< 0x0000000F */
  24235. #define UCPD_CFG3_TRIM_CC1_RD UCPD_CFG3_TRIM_CC1_RD_Msk /*!< SW trim value for RD resistor (CC1) */
  24236. #define UCPD_CFG3_TRIM_CC1_RP_Pos (9U)
  24237. #define UCPD_CFG3_TRIM_CC1_RP_Msk (0xFUL << UCPD_CFG3_TRIM_CC1_RP_Pos) /*!< 0x00001E00 */
  24238. #define UCPD_CFG3_TRIM_CC1_RP UCPD_CFG3_TRIM_CC1_RP_Msk /*!< SW trim value for RP current sources (CC1) */
  24239. #define UCPD_CFG3_TRIM_CC2_RD_Pos (16U)
  24240. #define UCPD_CFG3_TRIM_CC2_RD_Msk (0xFUL << UCPD_CFG3_TRIM_CC2_RD_Pos) /*!< 0x000F0000 */
  24241. #define UCPD_CFG3_TRIM_CC2_RD UCPD_CFG3_TRIM_CC2_RD_Msk /*!< SW trim value for RD resistor (CC2) */
  24242. #define UCPD_CFG3_TRIM_CC2_RP_Pos (25U)
  24243. #define UCPD_CFG3_TRIM_CC2_RP_Msk (0xFUL << UCPD_CFG3_TRIM_CC2_RP_Pos) /*!< 0x1E000000 */
  24244. #define UCPD_CFG3_TRIM_CC2_RP UCPD_CFG3_TRIM_CC2_RP_Msk /*!< SW trim value for RP current sources (CC2) */
  24245. /******************** Bits definition for UCPD_CR register ********************/
  24246. #define UCPD_CR_TXMODE_Pos (0U)
  24247. #define UCPD_CR_TXMODE_Msk (0x3UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000003 */
  24248. #define UCPD_CR_TXMODE UCPD_CR_TXMODE_Msk /*!< Type of Tx packet */
  24249. #define UCPD_CR_TXMODE_0 (0x1UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000001 */
  24250. #define UCPD_CR_TXMODE_1 (0x2UL << UCPD_CR_TXMODE_Pos) /*!< 0x00000002 */
  24251. #define UCPD_CR_TXSEND_Pos (2U)
  24252. #define UCPD_CR_TXSEND_Msk (0x1UL << UCPD_CR_TXSEND_Pos) /*!< 0x00000004 */
  24253. #define UCPD_CR_TXSEND UCPD_CR_TXSEND_Msk /*!< Type of Tx packet */
  24254. #define UCPD_CR_TXHRST_Pos (3U)
  24255. #define UCPD_CR_TXHRST_Msk (0x1UL << UCPD_CR_TXHRST_Pos) /*!< 0x00000008 */
  24256. #define UCPD_CR_TXHRST UCPD_CR_TXHRST_Msk /*!< Command to send a Tx Hard Reset */
  24257. #define UCPD_CR_RXMODE_Pos (4U)
  24258. #define UCPD_CR_RXMODE_Msk (0x1UL << UCPD_CR_RXMODE_Pos) /*!< 0x00000010 */
  24259. #define UCPD_CR_RXMODE UCPD_CR_RXMODE_Msk /*!< Receiver mode */
  24260. #define UCPD_CR_PHYRXEN_Pos (5U)
  24261. #define UCPD_CR_PHYRXEN_Msk (0x1UL << UCPD_CR_PHYRXEN_Pos) /*!< 0x00000020 */
  24262. #define UCPD_CR_PHYRXEN UCPD_CR_PHYRXEN_Msk /*!< Controls enable of USB Power Delivery receiver */
  24263. #define UCPD_CR_PHYCCSEL_Pos (6U)
  24264. #define UCPD_CR_PHYCCSEL_Msk (0x1UL << UCPD_CR_PHYCCSEL_Pos) /*!< 0x00000040 */
  24265. #define UCPD_CR_PHYCCSEL UCPD_CR_PHYCCSEL_Msk /*!< */
  24266. #define UCPD_CR_ANASUBMODE_Pos (7U)
  24267. #define UCPD_CR_ANASUBMODE_Msk (0x3UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000180 */
  24268. #define UCPD_CR_ANASUBMODE UCPD_CR_ANASUBMODE_Msk /*!< Analog PHY sub-mode */
  24269. #define UCPD_CR_ANASUBMODE_0 (0x1UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000080 */
  24270. #define UCPD_CR_ANASUBMODE_1 (0x2UL << UCPD_CR_ANASUBMODE_Pos) /*!< 0x00000100 */
  24271. #define UCPD_CR_ANAMODE_Pos (9U)
  24272. #define UCPD_CR_ANAMODE_Msk (0x1UL << UCPD_CR_ANAMODE_Pos) /*!< 0x00000200 */
  24273. #define UCPD_CR_ANAMODE UCPD_CR_ANAMODE_Msk /*!< Analog PHY working mode */
  24274. #define UCPD_CR_CCENABLE_Pos (10U)
  24275. #define UCPD_CR_CCENABLE_Msk (0x3UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000C00 */
  24276. #define UCPD_CR_CCENABLE UCPD_CR_CCENABLE_Msk /*!< */
  24277. #define UCPD_CR_CCENABLE_0 (0x1UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000400 */
  24278. #define UCPD_CR_CCENABLE_1 (0x2UL << UCPD_CR_CCENABLE_Pos) /*!< 0x00000800 */
  24279. #define UCPD_CR_FRSRXEN_Pos (16U)
  24280. #define UCPD_CR_FRSRXEN_Msk (0x1UL << UCPD_CR_FRSRXEN_Pos) /*!< 0x00010000 */
  24281. #define UCPD_CR_FRSRXEN UCPD_CR_FRSRXEN_Msk /*!< Enable FRS request detection function */
  24282. #define UCPD_CR_FRSTX_Pos (17U)
  24283. #define UCPD_CR_FRSTX_Msk (0x1UL << UCPD_CR_FRSTX_Pos) /*!< 0x00020000 */
  24284. #define UCPD_CR_FRSTX UCPD_CR_FRSTX_Msk /*!< Signal Fast Role Swap request */
  24285. #define UCPD_CR_RDCH_Pos (18U)
  24286. #define UCPD_CR_RDCH_Msk (0x1UL << UCPD_CR_RDCH_Pos) /*!< 0x00040000 */
  24287. #define UCPD_CR_RDCH UCPD_CR_RDCH_Msk /*!< */
  24288. #define UCPD_CR_CC1TCDIS_Pos (20U)
  24289. #define UCPD_CR_CC1TCDIS_Msk (0x1UL << UCPD_CR_CC1TCDIS_Pos) /*!< 0x00100000 */
  24290. #define UCPD_CR_CC1TCDIS UCPD_CR_CC1TCDIS_Msk /*!< The bit allows the Type-C detector for CC0 to be disabled. */
  24291. #define UCPD_CR_CC2TCDIS_Pos (21U)
  24292. #define UCPD_CR_CC2TCDIS_Msk (0x1UL << UCPD_CR_CC2TCDIS_Pos) /*!< 0x00200000 */
  24293. #define UCPD_CR_CC2TCDIS UCPD_CR_CC2TCDIS_Msk /*!< The bit allows the Type-C detector for CC2 to be disabled. */
  24294. /******************** Bits definition for UCPD_IMR register *******************/
  24295. #define UCPD_IMR_TXISIE_Pos (0U)
  24296. #define UCPD_IMR_TXISIE_Msk (0x1UL << UCPD_IMR_TXISIE_Pos) /*!< 0x00000001 */
  24297. #define UCPD_IMR_TXISIE UCPD_IMR_TXISIE_Msk /*!< Enable TXIS interrupt */
  24298. #define UCPD_IMR_TXMSGDISCIE_Pos (1U)
  24299. #define UCPD_IMR_TXMSGDISCIE_Msk (0x1UL << UCPD_IMR_TXMSGDISCIE_Pos) /*!< 0x00000002 */
  24300. #define UCPD_IMR_TXMSGDISCIE UCPD_IMR_TXMSGDISCIE_Msk /*!< Enable TXMSGDISC interrupt */
  24301. #define UCPD_IMR_TXMSGSENTIE_Pos (2U)
  24302. #define UCPD_IMR_TXMSGSENTIE_Msk (0x1UL << UCPD_IMR_TXMSGSENTIE_Pos) /*!< 0x00000004 */
  24303. #define UCPD_IMR_TXMSGSENTIE UCPD_IMR_TXMSGSENTIE_Msk /*!< Enable TXMSGSENT interrupt */
  24304. #define UCPD_IMR_TXMSGABTIE_Pos (3U)
  24305. #define UCPD_IMR_TXMSGABTIE_Msk (0x1UL << UCPD_IMR_TXMSGABTIE_Pos) /*!< 0x00000008 */
  24306. #define UCPD_IMR_TXMSGABTIE UCPD_IMR_TXMSGABTIE_Msk /*!< Enable TXMSGABT interrupt */
  24307. #define UCPD_IMR_HRSTDISCIE_Pos (4U)
  24308. #define UCPD_IMR_HRSTDISCIE_Msk (0x1UL << UCPD_IMR_HRSTDISCIE_Pos) /*!< 0x00000010 */
  24309. #define UCPD_IMR_HRSTDISCIE UCPD_IMR_HRSTDISCIE_Msk /*!< Enable HRSTDISC interrupt */
  24310. #define UCPD_IMR_HRSTSENTIE_Pos (5U)
  24311. #define UCPD_IMR_HRSTSENTIE_Msk (0x1UL << UCPD_IMR_HRSTSENTIE_Pos) /*!< 0x00000020 */
  24312. #define UCPD_IMR_HRSTSENTIE UCPD_IMR_HRSTSENTIE_Msk /*!< Enable HRSTSENT interrupt */
  24313. #define UCPD_IMR_TXUNDIE_Pos (6U)
  24314. #define UCPD_IMR_TXUNDIE_Msk (0x1UL << UCPD_IMR_TXUNDIE_Pos) /*!< 0x00000040 */
  24315. #define UCPD_IMR_TXUNDIE UCPD_IMR_TXUNDIE_Msk /*!< Enable TXUND interrupt */
  24316. #define UCPD_IMR_RXNEIE_Pos (8U)
  24317. #define UCPD_IMR_RXNEIE_Msk (0x1UL << UCPD_IMR_RXNEIE_Pos) /*!< 0x00000100 */
  24318. #define UCPD_IMR_RXNEIE UCPD_IMR_RXNEIE_Msk /*!< Enable RXNE interrupt */
  24319. #define UCPD_IMR_RXORDDETIE_Pos (9U)
  24320. #define UCPD_IMR_RXORDDETIE_Msk (0x1UL << UCPD_IMR_RXORDDETIE_Pos) /*!< 0x00000200 */
  24321. #define UCPD_IMR_RXORDDETIE UCPD_IMR_RXORDDETIE_Msk /*!< Enable RXORDDET interrupt */
  24322. #define UCPD_IMR_RXHRSTDETIE_Pos (10U)
  24323. #define UCPD_IMR_RXHRSTDETIE_Msk (0x1UL << UCPD_IMR_RXHRSTDETIE_Pos) /*!< 0x00000400 */
  24324. #define UCPD_IMR_RXHRSTDETIE UCPD_IMR_RXHRSTDETIE_Msk /*!< Enable RXHRSTDET interrupt */
  24325. #define UCPD_IMR_RXOVRIE_Pos (11U)
  24326. #define UCPD_IMR_RXOVRIE_Msk (0x1UL << UCPD_IMR_RXOVRIE_Pos) /*!< 0x00000800 */
  24327. #define UCPD_IMR_RXOVRIE UCPD_IMR_RXOVRIE_Msk /*!< Enable RXOVR interrupt */
  24328. #define UCPD_IMR_RXMSGENDIE_Pos (12U)
  24329. #define UCPD_IMR_RXMSGENDIE_Msk (0x1UL << UCPD_IMR_RXMSGENDIE_Pos) /*!< 0x00001000 */
  24330. #define UCPD_IMR_RXMSGENDIE UCPD_IMR_RXMSGENDIE_Msk /*!< Enable RXMSGEND interrupt */
  24331. #define UCPD_IMR_TYPECEVT1IE_Pos (14U)
  24332. #define UCPD_IMR_TYPECEVT1IE_Msk (0x1UL << UCPD_IMR_TYPECEVT1IE_Pos) /*!< 0x00004000 */
  24333. #define UCPD_IMR_TYPECEVT1IE UCPD_IMR_TYPECEVT1IE_Msk /*!< Enable TYPECEVT1IE interrupt */
  24334. #define UCPD_IMR_TYPECEVT2IE_Pos (15U)
  24335. #define UCPD_IMR_TYPECEVT2IE_Msk (0x1UL << UCPD_IMR_TYPECEVT2IE_Pos) /*!< 0x00008000 */
  24336. #define UCPD_IMR_TYPECEVT2IE UCPD_IMR_TYPECEVT2IE_Msk /*!< Enable TYPECEVT2IE interrupt */
  24337. #define UCPD_IMR_FRSEVTIE_Pos (20U)
  24338. #define UCPD_IMR_FRSEVTIE_Msk (0x1UL << UCPD_IMR_FRSEVTIE_Pos) /*!< 0x00100000 */
  24339. #define UCPD_IMR_FRSEVTIE UCPD_IMR_FRSEVTIE_Msk /*!< Fast Role Swap interrupt */
  24340. /******************** Bits definition for UCPD_SR register ********************/
  24341. #define UCPD_SR_TXIS_Pos (0U)
  24342. #define UCPD_SR_TXIS_Msk (0x1UL << UCPD_SR_TXIS_Pos) /*!< 0x00000001 */
  24343. #define UCPD_SR_TXIS UCPD_SR_TXIS_Msk /*!< Transmit interrupt status */
  24344. #define UCPD_SR_TXMSGDISC_Pos (1U)
  24345. #define UCPD_SR_TXMSGDISC_Msk (0x1UL << UCPD_SR_TXMSGDISC_Pos) /*!< 0x00000002 */
  24346. #define UCPD_SR_TXMSGDISC UCPD_SR_TXMSGDISC_Msk /*!< Transmit message discarded interrupt */
  24347. #define UCPD_SR_TXMSGSENT_Pos (2U)
  24348. #define UCPD_SR_TXMSGSENT_Msk (0x1UL << UCPD_SR_TXMSGSENT_Pos) /*!< 0x00000004 */
  24349. #define UCPD_SR_TXMSGSENT UCPD_SR_TXMSGSENT_Msk /*!< Transmit message sent interrupt */
  24350. #define UCPD_SR_TXMSGABT_Pos (3U)
  24351. #define UCPD_SR_TXMSGABT_Msk (0x1UL << UCPD_SR_TXMSGABT_Pos) /*!< 0x00000008 */
  24352. #define UCPD_SR_TXMSGABT UCPD_SR_TXMSGABT_Msk /*!< Transmit message abort interrupt */
  24353. #define UCPD_SR_HRSTDISC_Pos (4U)
  24354. #define UCPD_SR_HRSTDISC_Msk (0x1UL << UCPD_SR_HRSTDISC_Pos) /*!< 0x00000010 */
  24355. #define UCPD_SR_HRSTDISC UCPD_SR_HRSTDISC_Msk /*!< HRST discarded interrupt */
  24356. #define UCPD_SR_HRSTSENT_Pos (5U)
  24357. #define UCPD_SR_HRSTSENT_Msk (0x1UL << UCPD_SR_HRSTSENT_Pos) /*!< 0x00000020 */
  24358. #define UCPD_SR_HRSTSENT UCPD_SR_HRSTSENT_Msk /*!< HRST sent interrupt */
  24359. #define UCPD_SR_TXUND_Pos (6U)
  24360. #define UCPD_SR_TXUND_Msk (0x1UL << UCPD_SR_TXUND_Pos) /*!< 0x00000040 */
  24361. #define UCPD_SR_TXUND UCPD_SR_TXUND_Msk /*!< Tx data underrun condition interrupt */
  24362. #define UCPD_SR_RXNE_Pos (8U)
  24363. #define UCPD_SR_RXNE_Msk (0x1UL << UCPD_SR_RXNE_Pos) /*!< 0x00000100 */
  24364. #define UCPD_SR_RXNE UCPD_SR_RXNE_Msk /*!< Receive data register not empty interrupt */
  24365. #define UCPD_SR_RXORDDET_Pos (9U)
  24366. #define UCPD_SR_RXORDDET_Msk (0x1UL << UCPD_SR_RXORDDET_Pos) /*!< 0x00000200 */
  24367. #define UCPD_SR_RXORDDET UCPD_SR_RXORDDET_Msk /*!< Rx ordered set (4 K-codes) detected interrupt */
  24368. #define UCPD_SR_RXHRSTDET_Pos (10U)
  24369. #define UCPD_SR_RXHRSTDET_Msk (0x1UL << UCPD_SR_RXHRSTDET_Pos) /*!< 0x00000400 */
  24370. #define UCPD_SR_RXHRSTDET UCPD_SR_RXHRSTDET_Msk /*!< Rx Hard Reset detect interrupt */
  24371. #define UCPD_SR_RXOVR_Pos (11U)
  24372. #define UCPD_SR_RXOVR_Msk (0x1UL << UCPD_SR_RXOVR_Pos) /*!< 0x00000800 */
  24373. #define UCPD_SR_RXOVR UCPD_SR_RXOVR_Msk /*!< Rx data overflow interrupt */
  24374. #define UCPD_SR_RXMSGEND_Pos (12U)
  24375. #define UCPD_SR_RXMSGEND_Msk (0x1UL << UCPD_SR_RXMSGEND_Pos) /*!< 0x00001000 */
  24376. #define UCPD_SR_RXMSGEND UCPD_SR_RXMSGEND_Msk /*!< Rx message received */
  24377. #define UCPD_SR_RXERR_Pos (13U)
  24378. #define UCPD_SR_RXERR_Msk (0x1UL << UCPD_SR_RXERR_Pos) /*!< 0x00002000 */
  24379. #define UCPD_SR_RXERR UCPD_SR_RXERR_Msk /*!< RX Error */
  24380. #define UCPD_SR_TYPECEVT1_Pos (14U)
  24381. #define UCPD_SR_TYPECEVT1_Msk (0x1UL << UCPD_SR_TYPECEVT1_Pos) /*!< 0x00004000 */
  24382. #define UCPD_SR_TYPECEVT1 UCPD_SR_TYPECEVT1_Msk /*!< Type C voltage level event on CC1 */
  24383. #define UCPD_SR_TYPECEVT2_Pos (15U)
  24384. #define UCPD_SR_TYPECEVT2_Msk (0x1UL << UCPD_SR_TYPECEVT2_Pos) /*!< 0x00008000 */
  24385. #define UCPD_SR_TYPECEVT2 UCPD_SR_TYPECEVT2_Msk /*!< Type C voltage level event on CC2 */
  24386. #define UCPD_SR_TYPEC_VSTATE_CC1_Pos (16U)
  24387. #define UCPD_SR_TYPEC_VSTATE_CC1_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00030000 */
  24388. #define UCPD_SR_TYPEC_VSTATE_CC1 UCPD_SR_TYPEC_VSTATE_CC1_Msk /*!< Status of DC level on CC1 pin */
  24389. #define UCPD_SR_TYPEC_VSTATE_CC1_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00010000 */
  24390. #define UCPD_SR_TYPEC_VSTATE_CC1_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC1_Pos) /*!< 0x00020000 */
  24391. #define UCPD_SR_TYPEC_VSTATE_CC2_Pos (18U)
  24392. #define UCPD_SR_TYPEC_VSTATE_CC2_Msk (0x3UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x000C0000 */
  24393. #define UCPD_SR_TYPEC_VSTATE_CC2 UCPD_SR_TYPEC_VSTATE_CC2_Msk /*!<Status of DC level on CC2 pin */
  24394. #define UCPD_SR_TYPEC_VSTATE_CC2_0 (0x1UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00040000 */
  24395. #define UCPD_SR_TYPEC_VSTATE_CC2_1 (0x2UL << UCPD_SR_TYPEC_VSTATE_CC2_Pos) /*!< 0x00080000 */
  24396. #define UCPD_SR_FRSEVT_Pos (20U)
  24397. #define UCPD_SR_FRSEVT_Msk (0x1UL << UCPD_SR_FRSEVT_Pos) /*!< 0x00100000 */
  24398. #define UCPD_SR_FRSEVT UCPD_SR_FRSEVT_Msk /*!< Fast Role Swap detection event */
  24399. /******************** Bits definition for UCPD_ICR register *******************/
  24400. #define UCPD_ICR_TXMSGDISCCF_Pos (1U)
  24401. #define UCPD_ICR_TXMSGDISCCF_Msk (0x1UL << UCPD_ICR_TXMSGDISCCF_Pos) /*!< 0x00000002 */
  24402. #define UCPD_ICR_TXMSGDISCCF UCPD_ICR_TXMSGDISCCF_Msk /*!< Tx message discarded flag (TXMSGDISC) clear */
  24403. #define UCPD_ICR_TXMSGSENTCF_Pos (2U)
  24404. #define UCPD_ICR_TXMSGSENTCF_Msk (0x1UL << UCPD_ICR_TXMSGSENTCF_Pos) /*!< 0x00000004 */
  24405. #define UCPD_ICR_TXMSGSENTCF UCPD_ICR_TXMSGSENTCF_Msk /*!< Tx message sent flag (TXMSGSENT) clear */
  24406. #define UCPD_ICR_TXMSGABTCF_Pos (3U)
  24407. #define UCPD_ICR_TXMSGABTCF_Msk (0x1UL << UCPD_ICR_TXMSGABTCF_Pos) /*!< 0x00000008 */
  24408. #define UCPD_ICR_TXMSGABTCF UCPD_ICR_TXMSGABTCF_Msk /*!< Tx message abort flag (TXMSGABT) clear */
  24409. #define UCPD_ICR_HRSTDISCCF_Pos (4U)
  24410. #define UCPD_ICR_HRSTDISCCF_Msk (0x1UL << UCPD_ICR_HRSTDISCCF_Pos) /*!< 0x00000010 */
  24411. #define UCPD_ICR_HRSTDISCCF UCPD_ICR_HRSTDISCCF_Msk /*!< Hard reset discarded flag (HRSTDISC) clear */
  24412. #define UCPD_ICR_HRSTSENTCF_Pos (5U)
  24413. #define UCPD_ICR_HRSTSENTCF_Msk (0x1UL << UCPD_ICR_HRSTSENTCF_Pos) /*!< 0x00000020 */
  24414. #define UCPD_ICR_HRSTSENTCF UCPD_ICR_HRSTSENTCF_Msk /*!< Hard reset sent flag (HRSTSENT) clear */
  24415. #define UCPD_ICR_TXUNDCF_Pos (6U)
  24416. #define UCPD_ICR_TXUNDCF_Msk (0x1UL << UCPD_ICR_TXUNDCF_Pos) /*!< 0x00000040 */
  24417. #define UCPD_ICR_TXUNDCF UCPD_ICR_TXUNDCF_Msk /*!< Tx underflow flag (TXUND) clear */
  24418. #define UCPD_ICR_RXORDDETCF_Pos (9U)
  24419. #define UCPD_ICR_RXORDDETCF_Msk (0x1UL << UCPD_ICR_RXORDDETCF_Pos) /*!< 0x00000200 */
  24420. #define UCPD_ICR_RXORDDETCF UCPD_ICR_RXORDDETCF_Msk /*!< Rx ordered set detect flag (RXORDDET) clear */
  24421. #define UCPD_ICR_RXHRSTDETCF_Pos (10U)
  24422. #define UCPD_ICR_RXHRSTDETCF_Msk (0x1UL << UCPD_ICR_RXHRSTDETCF_Pos) /*!< 0x00000400 */
  24423. #define UCPD_ICR_RXHRSTDETCF UCPD_ICR_RXHRSTDETCF_Msk /*!< Rx Hard Reset detected flag (RXHRSTDET) clear */
  24424. #define UCPD_ICR_RXOVRCF_Pos (11U)
  24425. #define UCPD_ICR_RXOVRCF_Msk (0x1UL << UCPD_ICR_RXOVRCF_Pos) /*!< 0x00000800 */
  24426. #define UCPD_ICR_RXOVRCF UCPD_ICR_RXOVRCF_Msk /*!< Rx overflow flag (RXOVR) clear */
  24427. #define UCPD_ICR_RXMSGENDCF_Pos (12U)
  24428. #define UCPD_ICR_RXMSGENDCF_Msk (0x1UL << UCPD_ICR_RXMSGENDCF_Pos) /*!< 0x00001000 */
  24429. #define UCPD_ICR_RXMSGENDCF UCPD_ICR_RXMSGENDCF_Msk /*!< Rx message received flag (RXMSGEND) clear */
  24430. #define UCPD_ICR_TYPECEVT1CF_Pos (14U)
  24431. #define UCPD_ICR_TYPECEVT1CF_Msk (0x1UL << UCPD_ICR_TYPECEVT1CF_Pos) /*!< 0x00004000 */
  24432. #define UCPD_ICR_TYPECEVT1CF UCPD_ICR_TYPECEVT1CF_Msk /*!< TypeC event (CC1) flag (TYPECEVT1) clear */
  24433. #define UCPD_ICR_TYPECEVT2CF_Pos (15U)
  24434. #define UCPD_ICR_TYPECEVT2CF_Msk (0x1UL << UCPD_ICR_TYPECEVT2CF_Pos) /*!< 0x00008000 */
  24435. #define UCPD_ICR_TYPECEVT2CF UCPD_ICR_TYPECEVT2CF_Msk /*!< TypeC event (CC2) flag (TYPECEVT2) clear */
  24436. #define UCPD_ICR_FRSEVTCF_Pos (20U)
  24437. #define UCPD_ICR_FRSEVTCF_Msk (0x1UL << UCPD_ICR_FRSEVTCF_Pos) /*!< 0x00100000 */
  24438. #define UCPD_ICR_FRSEVTCF UCPD_ICR_FRSEVTCF_Msk /*!< Fast Role Swap event flag clear */
  24439. /******************** Bits definition for UCPD_TXORDSET register **************/
  24440. #define UCPD_TX_ORDSET_TXORDSET_Pos (0U)
  24441. #define UCPD_TX_ORDSET_TXORDSET_Msk (0xFFFFFUL << UCPD_TX_ORDSET_TXORDSET_Pos) /*!< 0x000FFFFF */
  24442. #define UCPD_TX_ORDSET_TXORDSET UCPD_TX_ORDSET_TXORDSET_Msk /*!< Tx Ordered Set */
  24443. /******************** Bits definition for UCPD_TXPAYSZ register ****************/
  24444. #define UCPD_TX_PAYSZ_TXPAYSZ_Pos (0U)
  24445. #define UCPD_TX_PAYSZ_TXPAYSZ_Msk (0x3FFUL << UCPD_TX_PAYSZ_TXPAYSZ_Pos) /*!< 0x000003FF */
  24446. #define UCPD_TX_PAYSZ_TXPAYSZ UCPD_TX_PAYSZ_TXPAYSZ_Msk /*!< Tx payload size in bytes */
  24447. /******************** Bits definition for UCPD_TXDR register *******************/
  24448. #define UCPD_TXDR_TXDATA_Pos (0U)
  24449. #define UCPD_TXDR_TXDATA_Msk (0xFFUL << UCPD_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  24450. #define UCPD_TXDR_TXDATA UCPD_TXDR_TXDATA_Msk /*!< Tx Data Register */
  24451. /******************** Bits definition for UCPD_RXORDSET register **************/
  24452. #define UCPD_RX_ORDSET_RXORDSET_Pos (0U)
  24453. #define UCPD_RX_ORDSET_RXORDSET_Msk (0x7UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000007 */
  24454. #define UCPD_RX_ORDSET_RXORDSET UCPD_RX_ORDSET_RXORDSET_Msk /*!< Rx Ordered Set Code detected */
  24455. #define UCPD_RX_ORDSET_RXORDSET_0 (0x1UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000001 */
  24456. #define UCPD_RX_ORDSET_RXORDSET_1 (0x2UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000002 */
  24457. #define UCPD_RX_ORDSET_RXORDSET_2 (0x4UL << UCPD_RX_ORDSET_RXORDSET_Pos) /*!< 0x00000004 */
  24458. #define UCPD_RX_ORDSET_RXSOP3OF4_Pos (3U)
  24459. #define UCPD_RX_ORDSET_RXSOP3OF4_Msk (0x1UL << UCPD_RX_ORDSET_RXSOP3OF4_Pos) /*!< 0x00000008 */
  24460. #define UCPD_RX_ORDSET_RXSOP3OF4 UCPD_RX_ORDSET_RXSOP3OF4_Msk /*!< Rx Ordered Set Debug indication */
  24461. #define UCPD_RX_ORDSET_RXSOPKINVALID_Pos (4U)
  24462. #define UCPD_RX_ORDSET_RXSOPKINVALID_Msk (0x7UL << UCPD_RX_ORDSET_RXSOPKINVALID_Pos) /*!< 0x00000070 */
  24463. #define UCPD_RX_ORDSET_RXSOPKINVALID UCPD_RX_ORDSET_RXSOPKINVALID_Msk /*!< Rx Ordered Set corrupted K-Codes (Debug) */
  24464. /******************** Bits definition for UCPD_RXPAYSZ register ****************/
  24465. #define UCPD_RX_PAYSZ_RXPAYSZ_Pos (0U)
  24466. #define UCPD_RX_PAYSZ_RXPAYSZ_Msk (0x3FFUL << UCPD_RX_PAYSZ_RXPAYSZ_Pos) /*!< 0x000003FF */
  24467. #define UCPD_RX_PAYSZ_RXPAYSZ UCPD_RX_PAYSZ_RXPAYSZ_Msk /*!< Rx payload size in bytes */
  24468. /******************** Bits definition for UCPD_RXDR register *******************/
  24469. #define UCPD_RXDR_RXDATA_Pos (0U)
  24470. #define UCPD_RXDR_RXDATA_Msk (0xFFUL << UCPD_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  24471. #define UCPD_RXDR_RXDATA UCPD_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  24472. /******************** Bits definition for UCPD_RXORDEXT1 register **************/
  24473. #define UCPD_RX_ORDEXT1_RXSOPX1_Pos (0U)
  24474. #define UCPD_RX_ORDEXT1_RXSOPX1_Msk (0xFFFFFUL << UCPD_RX_ORDEXT1_RXSOPX1_Pos) /*!< 0x000FFFFF */
  24475. #define UCPD_RX_ORDEXT1_RXSOPX1 UCPD_RX_ORDEXT1_RXSOPX1_Msk /*!< RX Ordered Set Extension Register 1 */
  24476. /******************** Bits definition for UCPD_RXORDEXT2 register **************/
  24477. #define UCPD_RX_ORDEXT2_RXSOPX2_Pos (0U)
  24478. #define UCPD_RX_ORDEXT2_RXSOPX2_Msk (0xFFFFFUL << UCPD_RX_ORDEXT2_RXSOPX2_Pos) /*!< 0x000FFFFF */
  24479. #define UCPD_RX_ORDEXT2_RXSOPX2 UCPD_RX_ORDEXT2_RXSOPX2_Msk /*!< RX Ordered Set Extension Register 1 */
  24480. /******************************************************************************/
  24481. /* */
  24482. /* USB_OTG */
  24483. /* */
  24484. /******************************************************************************/
  24485. /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
  24486. #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
  24487. #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1U << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
  24488. #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */
  24489. #define USB_OTG_GOTGCTL_SRQ_Pos (1U)
  24490. #define USB_OTG_GOTGCTL_SRQ_Msk (0x1U << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
  24491. #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */
  24492. #define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
  24493. #define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */
  24494. #define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk /*!< VBUS valid override enable */
  24495. #define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
  24496. #define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */
  24497. #define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */
  24498. #define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
  24499. #define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */
  24500. #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral session valid override enable */
  24501. #define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
  24502. #define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */
  24503. #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral session valid override value */
  24504. #define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
  24505. #define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */
  24506. #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral session valid override enable */
  24507. #define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
  24508. #define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */
  24509. #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral session valid override value */
  24510. #define USB_OTG_GOTGCTL_EHEN_Pos (12U)
  24511. #define USB_OTG_GOTGCTL_EHEN_Msk (0x1U << USB_OTG_GOTGCTL_EHEN_Pos) /*!< 0x00001000 */
  24512. #define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk /*!< Embedded host enable */
  24513. #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
  24514. #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1U << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */
  24515. #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */
  24516. #define USB_OTG_GOTGCTL_DBCT_Pos (17U)
  24517. #define USB_OTG_GOTGCTL_DBCT_Msk (0x1U << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */
  24518. #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */
  24519. #define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
  24520. #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1U << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */
  24521. #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */
  24522. #define USB_OTG_GOTGCTL_BSVLD_Pos (19U)
  24523. #define USB_OTG_GOTGCTL_BSVLD_Msk (0x1U << USB_OTG_GOTGCTL_BSVLD_Pos) /*!< 0x00080000 */
  24524. #define USB_OTG_GOTGCTL_BSVLD USB_OTG_GOTGCTL_BSVLD_Msk /*!< B-session valid */
  24525. #define USB_OTG_GOTGCTL_OTGVER_Pos (20U)
  24526. #define USB_OTG_GOTGCTL_OTGVER_Msk (0x1U << USB_OTG_GOTGCTL_OTGVER_Pos) /*!< 0x00100000 */
  24527. #define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk /*!< OTG version */
  24528. #define USB_OTG_GOTGCTL_CURMOD_Pos (21U)
  24529. #define USB_OTG_GOTGCTL_CURMOD_Msk (0x1U << USB_OTG_GOTGCTL_CURMOD_Pos) /*!< 0x00200000 */
  24530. #define USB_OTG_GOTGCTL_CURMOD USB_OTG_GOTGCTL_CURMOD_Msk /*!< Current mode of operation */
  24531. /******************** Bit definition for USB_OTG_HCFG register ********************/
  24532. #define USB_OTG_HCFG_FSLSPCS_Pos (0U)
  24533. #define USB_OTG_HCFG_FSLSPCS_Msk (0x3U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
  24534. #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */
  24535. #define USB_OTG_HCFG_FSLSPCS_0 (0x1U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
  24536. #define USB_OTG_HCFG_FSLSPCS_1 (0x2U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
  24537. #define USB_OTG_HCFG_FSLSS_Pos (2U)
  24538. #define USB_OTG_HCFG_FSLSS_Msk (0x1U << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
  24539. #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */
  24540. /******************** Bit definition for USB_OTG_DCFG register ********************/
  24541. #define USB_OTG_DCFG_DSPD_Pos (0U)
  24542. #define USB_OTG_DCFG_DSPD_Msk (0x3U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
  24543. #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */
  24544. #define USB_OTG_DCFG_DSPD_0 (0x1U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
  24545. #define USB_OTG_DCFG_DSPD_1 (0x2U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
  24546. #define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
  24547. #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1U << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
  24548. #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */
  24549. #define USB_OTG_DCFG_DAD_Pos (4U)
  24550. #define USB_OTG_DCFG_DAD_Msk (0x7FU << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
  24551. #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */
  24552. #define USB_OTG_DCFG_DAD_0 (0x01U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
  24553. #define USB_OTG_DCFG_DAD_1 (0x02U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
  24554. #define USB_OTG_DCFG_DAD_2 (0x04U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
  24555. #define USB_OTG_DCFG_DAD_3 (0x08U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
  24556. #define USB_OTG_DCFG_DAD_4 (0x10U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
  24557. #define USB_OTG_DCFG_DAD_5 (0x20U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
  24558. #define USB_OTG_DCFG_DAD_6 (0x40U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
  24559. #define USB_OTG_DCFG_PFIVL_Pos (11U)
  24560. #define USB_OTG_DCFG_PFIVL_Msk (0x3U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
  24561. #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */
  24562. #define USB_OTG_DCFG_PFIVL_0 (0x1U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
  24563. #define USB_OTG_DCFG_PFIVL_1 (0x2U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
  24564. #define USB_OTG_DCFG_ERRATIM_Pos (15U)
  24565. #define USB_OTG_DCFG_ERRATIM_Msk (0x1U << USB_OTG_DCFG_ERRATIM_Pos) /*!< 0x00008000 */
  24566. #define USB_OTG_DCFG_ERRATIM USB_OTG_DCFG_ERRATIM_Msk /*!< Erratic error interrupt mask */
  24567. #define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
  24568. #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
  24569. #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */
  24570. #define USB_OTG_DCFG_PERSCHIVL_0 (0x1U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
  24571. #define USB_OTG_DCFG_PERSCHIVL_1 (0x2U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
  24572. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  24573. #define USB_OTG_PCGCR_STPPCLK_Pos (0U)
  24574. #define USB_OTG_PCGCR_STPPCLK_Msk (0x1U << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */
  24575. #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */
  24576. #define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
  24577. #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1U << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */
  24578. #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */
  24579. #define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
  24580. #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1U << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */
  24581. #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */
  24582. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  24583. #define USB_OTG_GOTGINT_SEDET_Pos (2U)
  24584. #define USB_OTG_GOTGINT_SEDET_Msk (0x1U << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
  24585. #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */
  24586. #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
  24587. #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1U << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
  24588. #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */
  24589. #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
  24590. #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1U << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
  24591. #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */
  24592. #define USB_OTG_GOTGINT_HNGDET_Pos (17U)
  24593. #define USB_OTG_GOTGINT_HNGDET_Msk (0x1U << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
  24594. #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */
  24595. #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
  24596. #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1U << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
  24597. #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */
  24598. #define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
  24599. #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1U << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
  24600. #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */
  24601. /******************** Bit definition for USB_OTG_DCTL register ********************/
  24602. #define USB_OTG_DCTL_RWUSIG_Pos (0U)
  24603. #define USB_OTG_DCTL_RWUSIG_Msk (0x1U << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
  24604. #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */
  24605. #define USB_OTG_DCTL_SDIS_Pos (1U)
  24606. #define USB_OTG_DCTL_SDIS_Msk (0x1U << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
  24607. #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */
  24608. #define USB_OTG_DCTL_GINSTS_Pos (2U)
  24609. #define USB_OTG_DCTL_GINSTS_Msk (0x1U << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
  24610. #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */
  24611. #define USB_OTG_DCTL_GONSTS_Pos (3U)
  24612. #define USB_OTG_DCTL_GONSTS_Msk (0x1U << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
  24613. #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */
  24614. #define USB_OTG_DCTL_TCTL_Pos (4U)
  24615. #define USB_OTG_DCTL_TCTL_Msk (0x7U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
  24616. #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */
  24617. #define USB_OTG_DCTL_TCTL_0 (0x1U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
  24618. #define USB_OTG_DCTL_TCTL_1 (0x2U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
  24619. #define USB_OTG_DCTL_TCTL_2 (0x4U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
  24620. #define USB_OTG_DCTL_SGINAK_Pos (7U)
  24621. #define USB_OTG_DCTL_SGINAK_Msk (0x1U << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
  24622. #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */
  24623. #define USB_OTG_DCTL_CGINAK_Pos (8U)
  24624. #define USB_OTG_DCTL_CGINAK_Msk (0x1U << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
  24625. #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */
  24626. #define USB_OTG_DCTL_SGONAK_Pos (9U)
  24627. #define USB_OTG_DCTL_SGONAK_Msk (0x1U << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
  24628. #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */
  24629. #define USB_OTG_DCTL_CGONAK_Pos (10U)
  24630. #define USB_OTG_DCTL_CGONAK_Msk (0x1U << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
  24631. #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */
  24632. #define USB_OTG_DCTL_POPRGDNE_Pos (11U)
  24633. #define USB_OTG_DCTL_POPRGDNE_Msk (0x1U << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
  24634. #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */
  24635. #define USB_OTG_DCTL_DSBESLRJCT_Pos (18U)
  24636. #define USB_OTG_DCTL_DSBESLRJCT_Msk (0x1U << USB_OTG_DCTL_DSBESLRJCT_Pos) /*!< 0x00040000 */
  24637. #define USB_OTG_DCTL_DSBESLRJCT USB_OTG_DCTL_DSBESLRJCT_Msk /*!< Deep sleep BESL reject */
  24638. /******************** Bit definition for USB_OTG_HFIR register ********************/
  24639. #define USB_OTG_HFIR_FRIVL_Pos (0U)
  24640. #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFU << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
  24641. #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */
  24642. #define USB_OTG_HFIR_RLDCTRL_Pos (16U)
  24643. #define USB_OTG_HFIR_RLDCTRL_Msk (0x1U << USB_OTG_HFIR_RLDCTRL_Pos) /*!< 0x00010000 */
  24644. #define USB_OTG_HFIR_RLDCTRL USB_OTG_HFIR_RLDCTRL_Msk /*!< Reload control */
  24645. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  24646. #define USB_OTG_HFNUM_FRNUM_Pos (0U)
  24647. #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFU << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
  24648. #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */
  24649. #define USB_OTG_HFNUM_FTREM_Pos (16U)
  24650. #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFU << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
  24651. #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */
  24652. /******************** Bit definition for USB_OTG_DSTS register ********************/
  24653. #define USB_OTG_DSTS_SUSPSTS_Pos (0U)
  24654. #define USB_OTG_DSTS_SUSPSTS_Msk (0x1U << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
  24655. #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */
  24656. #define USB_OTG_DSTS_ENUMSPD_Pos (1U)
  24657. #define USB_OTG_DSTS_ENUMSPD_Msk (0x3U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
  24658. #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */
  24659. #define USB_OTG_DSTS_ENUMSPD_0 (0x1U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
  24660. #define USB_OTG_DSTS_ENUMSPD_1 (0x2U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
  24661. #define USB_OTG_DSTS_EERR_Pos (3U)
  24662. #define USB_OTG_DSTS_EERR_Msk (0x1U << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
  24663. #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */
  24664. #define USB_OTG_DSTS_FNSOF_Pos (8U)
  24665. #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFU << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
  24666. #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */
  24667. #define USB_OTG_DSTS_DEVLNSTS_Pos (22U)
  24668. #define USB_OTG_DSTS_DEVLNSTS_Msk (0x3U << USB_OTG_DSTS_DEVLNSTS_Pos) /*!< 0x00C00000 */
  24669. #define USB_OTG_DSTS_DEVLNSTS USB_OTG_DSTS_DEVLNSTS_Msk /*!< Device line status */
  24670. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  24671. #define USB_OTG_GAHBCFG_GINTMSK_Pos (0U)
  24672. #define USB_OTG_GAHBCFG_GINTMSK_Msk (0x1U << USB_OTG_GAHBCFG_GINTMSK_Pos) /*!< 0x00000001 */
  24673. #define USB_OTG_GAHBCFG_GINTMSK USB_OTG_GAHBCFG_GINTMSK_Msk /*!< Global interrupt mask */
  24674. #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
  24675. #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFU << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
  24676. #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */
  24677. #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x1U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000002 */
  24678. #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x2U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000004 */
  24679. #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x4U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000008 */
  24680. #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x8U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000010 */
  24681. #define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
  24682. #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1U << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
  24683. #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */
  24684. #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
  24685. #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
  24686. #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */
  24687. #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
  24688. #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
  24689. #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */
  24690. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  24691. #define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
  24692. #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
  24693. #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */
  24694. #define USB_OTG_GUSBCFG_TOCAL_0 (0x1U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
  24695. #define USB_OTG_GUSBCFG_TOCAL_1 (0x2U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
  24696. #define USB_OTG_GUSBCFG_TOCAL_2 (0x4U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
  24697. #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
  24698. #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1U << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
  24699. #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  24700. #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
  24701. #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1U << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
  24702. #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
  24703. #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
  24704. #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1U << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
  24705. #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
  24706. #define USB_OTG_GUSBCFG_TRDT_Pos (10U)
  24707. #define USB_OTG_GUSBCFG_TRDT_Msk (0xFU << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
  24708. #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */
  24709. #define USB_OTG_GUSBCFG_TRDT_0 (0x1U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
  24710. #define USB_OTG_GUSBCFG_TRDT_1 (0x2U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
  24711. #define USB_OTG_GUSBCFG_TRDT_2 (0x4U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
  24712. #define USB_OTG_GUSBCFG_TRDT_3 (0x8U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
  24713. #define USB_OTG_GUSBCFG_PHYLPC_Pos (15U)
  24714. #define USB_OTG_GUSBCFG_PHYLPC_Msk (0x1U << USB_OTG_GUSBCFG_PHYLPC_Pos) /*!< 0x00008000 */
  24715. #define USB_OTG_GUSBCFG_PHYLPC USB_OTG_GUSBCFG_PHYLPC_Msk /*!< PHY Low-power clock select */
  24716. #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
  24717. #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1U << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
  24718. #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */
  24719. #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
  24720. #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1U << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
  24721. #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */
  24722. #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
  24723. #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1U << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
  24724. #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */
  24725. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
  24726. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
  24727. #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
  24728. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
  24729. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
  24730. #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
  24731. #define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
  24732. #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1U << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
  24733. #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */
  24734. #define USB_OTG_GUSBCFG_PCCI_Pos (23U)
  24735. #define USB_OTG_GUSBCFG_PCCI_Msk (0x1U << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
  24736. #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */
  24737. #define USB_OTG_GUSBCFG_PTCI_Pos (24U)
  24738. #define USB_OTG_GUSBCFG_PTCI_Msk (0x1U << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
  24739. #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */
  24740. #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
  24741. #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
  24742. #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */
  24743. #define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
  24744. #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1U << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
  24745. #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */
  24746. #define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
  24747. #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1U << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
  24748. #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */
  24749. #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
  24750. #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1U << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
  24751. #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */
  24752. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  24753. #define USB_OTG_GRSTCTL_CSRST_Pos (0U)
  24754. #define USB_OTG_GRSTCTL_CSRST_Msk (0x1U << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
  24755. #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */
  24756. #define USB_OTG_GRSTCTL_PSRST_Pos (1U)
  24757. #define USB_OTG_GRSTCTL_PSRST_Msk (0x1U << USB_OTG_GRSTCTL_PSRST_Pos) /*!< 0x00000002 */
  24758. #define USB_OTG_GRSTCTL_PSRST USB_OTG_GRSTCTL_PSRST_Msk /*!< Partial soft reset */
  24759. #define USB_OTG_GRSTCTL_FCRST_Pos (2U)
  24760. #define USB_OTG_GRSTCTL_FCRST_Msk (0x1U << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
  24761. #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */
  24762. #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
  24763. #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
  24764. #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */
  24765. #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
  24766. #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
  24767. #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */
  24768. #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
  24769. #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FU << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
  24770. #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */
  24771. #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
  24772. #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
  24773. #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
  24774. #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
  24775. #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
  24776. #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
  24777. #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1U << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
  24778. #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */
  24779. #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
  24780. #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1U << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
  24781. #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */
  24782. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  24783. #define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
  24784. #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1U << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  24785. #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  24786. #define USB_OTG_DIEPMSK_EPDM_Pos (1U)
  24787. #define USB_OTG_DIEPMSK_EPDM_Msk (0x1U << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
  24788. #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  24789. #define USB_OTG_DIEPMSK_AHBERRM_Pos (2U)
  24790. #define USB_OTG_DIEPMSK_AHBERRM_Msk (0x1U << USB_OTG_DIEPMSK_AHBERRM_Pos) /*!< 0x00000004 */
  24791. #define USB_OTG_DIEPMSK_AHBERRM USB_OTG_DIEPMSK_AHBERRM_Msk /*!< AHB error mask */
  24792. #define USB_OTG_DIEPMSK_TOM_Pos (3U)
  24793. #define USB_OTG_DIEPMSK_TOM_Msk (0x1U << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
  24794. #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  24795. #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
  24796. #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
  24797. #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  24798. #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
  24799. #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
  24800. #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  24801. #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
  24802. #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
  24803. #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  24804. #define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
  24805. #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1U << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
  24806. #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */
  24807. #define USB_OTG_DIEPMSK_BIM_Pos (9U)
  24808. #define USB_OTG_DIEPMSK_BIM_Msk (0x1U << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
  24809. #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */
  24810. #define USB_OTG_DIEPMSK_NAKM_Pos (13U)
  24811. #define USB_OTG_DIEPMSK_NAKM_Msk (0x1U << USB_OTG_DIEPMSK_NAKM_Pos) /*!< 0x00002000 */
  24812. #define USB_OTG_DIEPMSK_NAKM USB_OTG_DIEPMSK_NAKM_Msk /*!< NAK interrupt mask */
  24813. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  24814. #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
  24815. #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFU << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
  24816. #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */
  24817. #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
  24818. #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
  24819. #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */
  24820. #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
  24821. #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
  24822. #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
  24823. #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
  24824. #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
  24825. #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
  24826. #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
  24827. #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
  24828. #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
  24829. #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
  24830. #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */
  24831. #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
  24832. #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
  24833. #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
  24834. #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
  24835. #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
  24836. #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
  24837. #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
  24838. #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
  24839. /******************** Bit definition for USB_OTG_HAINT register ********************/
  24840. #define USB_OTG_HAINT_HAINT_Pos (0U)
  24841. #define USB_OTG_HAINT_HAINT_Msk (0xFFFFU << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
  24842. #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */
  24843. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  24844. #define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
  24845. #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1U << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  24846. #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  24847. #define USB_OTG_DOEPMSK_EPDM_Pos (1U)
  24848. #define USB_OTG_DOEPMSK_EPDM_Msk (0x1U << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
  24849. #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  24850. #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U)
  24851. #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1U << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */
  24852. #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< AHB error mask */
  24853. #define USB_OTG_DOEPMSK_STUPM_Pos (3U)
  24854. #define USB_OTG_DOEPMSK_STUPM_Msk (0x1U << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
  24855. #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */
  24856. #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
  24857. #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1U << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
  24858. #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */
  24859. #define USB_OTG_DOEPMSK_STSPHSRXM_Pos (5U)
  24860. #define USB_OTG_DOEPMSK_STSPHSRXM_Msk (0x1U << USB_OTG_DOEPMSK_STSPHSRXM_Pos) /*!< 0x00000020 */
  24861. #define USB_OTG_DOEPMSK_STSPHSRXM USB_OTG_DOEPMSK_STSPHSRXM_Msk /*!< Status phase received for control write mask */
  24862. #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
  24863. #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1U << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
  24864. #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */
  24865. #define USB_OTG_DOEPMSK_OUTPKTERRM_Pos (8U)
  24866. #define USB_OTG_DOEPMSK_OUTPKTERRM_Msk (0x1U << USB_OTG_DOEPMSK_OUTPKTERRM_Pos) /*!< 0x00000100 */
  24867. #define USB_OTG_DOEPMSK_OUTPKTERRM USB_OTG_DOEPMSK_OUTPKTERRM_Msk /*!< OUT packet error mask */
  24868. #define USB_OTG_DOEPMSK_BOIM_Pos (9U)
  24869. #define USB_OTG_DOEPMSK_BOIM_Msk (0x1U << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
  24870. #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */
  24871. #define USB_OTG_DOEPMSK_BERRM_Pos (12U)
  24872. #define USB_OTG_DOEPMSK_BERRM_Msk (0x1U << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */
  24873. #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */
  24874. #define USB_OTG_DOEPMSK_NAKMSK_Pos (13U)
  24875. #define USB_OTG_DOEPMSK_NAKMSK_Msk (0x1U << USB_OTG_DOEPMSK_NAKMSK_Pos) /*!< 0x00002000 */
  24876. #define USB_OTG_DOEPMSK_NAKMSK USB_OTG_DOEPMSK_NAKMSK_Msk /*!< NAK interrupt mask */
  24877. #define USB_OTG_DOEPMSK_NYETMSK_Pos (14U)
  24878. #define USB_OTG_DOEPMSK_NYETMSK_Msk (0x1U << USB_OTG_DOEPMSK_NYETMSK_Pos) /*!< 0x00004000 */
  24879. #define USB_OTG_DOEPMSK_NYETMSK USB_OTG_DOEPMSK_NYETMSK_Msk /*!< NYET interrupt mask */
  24880. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  24881. #define USB_OTG_GINTSTS_CMOD_Pos (0U)
  24882. #define USB_OTG_GINTSTS_CMOD_Msk (0x1U << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
  24883. #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */
  24884. #define USB_OTG_GINTSTS_MMIS_Pos (1U)
  24885. #define USB_OTG_GINTSTS_MMIS_Msk (0x1U << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
  24886. #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */
  24887. #define USB_OTG_GINTSTS_OTGINT_Pos (2U)
  24888. #define USB_OTG_GINTSTS_OTGINT_Msk (0x1U << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
  24889. #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */
  24890. #define USB_OTG_GINTSTS_SOF_Pos (3U)
  24891. #define USB_OTG_GINTSTS_SOF_Msk (0x1U << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
  24892. #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */
  24893. #define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
  24894. #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1U << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
  24895. #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */
  24896. #define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
  24897. #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1U << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
  24898. #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */
  24899. #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
  24900. #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1U << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
  24901. #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */
  24902. #define USB_OTG_GINTSTS_GONAKEFF_Pos (7U)
  24903. #define USB_OTG_GINTSTS_GONAKEFF_Msk (0x1U << USB_OTG_GINTSTS_GONAKEFF_Pos) /*!< 0x00000080 */
  24904. #define USB_OTG_GINTSTS_GONAKEFF USB_OTG_GINTSTS_GONAKEFF_Msk /*!< Global OUT NAK effective */
  24905. #define USB_OTG_GINTSTS_ESUSP_Pos (10U)
  24906. #define USB_OTG_GINTSTS_ESUSP_Msk (0x1U << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
  24907. #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */
  24908. #define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
  24909. #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1U << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
  24910. #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */
  24911. #define USB_OTG_GINTSTS_USBRST_Pos (12U)
  24912. #define USB_OTG_GINTSTS_USBRST_Msk (0x1U << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
  24913. #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */
  24914. #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
  24915. #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1U << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
  24916. #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */
  24917. #define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
  24918. #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1U << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
  24919. #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */
  24920. #define USB_OTG_GINTSTS_EOPF_Pos (15U)
  24921. #define USB_OTG_GINTSTS_EOPF_Msk (0x1U << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
  24922. #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */
  24923. #define USB_OTG_GINTSTS_IEPINT_Pos (18U)
  24924. #define USB_OTG_GINTSTS_IEPINT_Msk (0x1U << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
  24925. #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */
  24926. #define USB_OTG_GINTSTS_OEPINT_Pos (19U)
  24927. #define USB_OTG_GINTSTS_OEPINT_Msk (0x1U << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
  24928. #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */
  24929. #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
  24930. #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1U << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
  24931. #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */
  24932. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
  24933. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1U << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
  24934. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
  24935. #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
  24936. #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1U << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
  24937. #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
  24938. #define USB_OTG_GINTSTS_RSTDET_Pos (23U)
  24939. #define USB_OTG_GINTSTS_RSTDET_Msk (0x1U << USB_OTG_GINTSTS_RSTDET_Pos) /*!< 0x00800000 */
  24940. #define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk /*!< Reset detected interrupt */
  24941. #define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
  24942. #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1U << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
  24943. #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */
  24944. #define USB_OTG_GINTSTS_HCINT_Pos (25U)
  24945. #define USB_OTG_GINTSTS_HCINT_Msk (0x1U << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
  24946. #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */
  24947. #define USB_OTG_GINTSTS_PTXFE_Pos (26U)
  24948. #define USB_OTG_GINTSTS_PTXFE_Msk (0x1U << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
  24949. #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */
  24950. #define USB_OTG_GINTSTS_LPMINT_Pos (27U)
  24951. #define USB_OTG_GINTSTS_LPMINT_Msk (0x1U << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */
  24952. #define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk /*!< LPM interrupt */
  24953. #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
  24954. #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1U << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
  24955. #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */
  24956. #define USB_OTG_GINTSTS_DISCINT_Pos (29U)
  24957. #define USB_OTG_GINTSTS_DISCINT_Msk (0x1U << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
  24958. #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */
  24959. #define USB_OTG_GINTSTS_SRQINT_Pos (30U)
  24960. #define USB_OTG_GINTSTS_SRQINT_Msk (0x1U << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
  24961. #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */
  24962. #define USB_OTG_GINTSTS_WKUPINT_Pos (31U)
  24963. #define USB_OTG_GINTSTS_WKUPINT_Msk (0x1U << USB_OTG_GINTSTS_WKUPINT_Pos) /*!< 0x80000000 */
  24964. #define USB_OTG_GINTSTS_WKUPINT USB_OTG_GINTSTS_WKUPINT_Msk /*!< Resume/remote wakeup detected interrupt */
  24965. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  24966. #define USB_OTG_GINTMSK_MMISM_Pos (1U)
  24967. #define USB_OTG_GINTMSK_MMISM_Msk (0x1U << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
  24968. #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */
  24969. #define USB_OTG_GINTMSK_OTGINT_Pos (2U)
  24970. #define USB_OTG_GINTMSK_OTGINT_Msk (0x1U << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
  24971. #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */
  24972. #define USB_OTG_GINTMSK_SOFM_Pos (3U)
  24973. #define USB_OTG_GINTMSK_SOFM_Msk (0x1U << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
  24974. #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */
  24975. #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
  24976. #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1U << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
  24977. #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */
  24978. #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
  24979. #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1U << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
  24980. #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */
  24981. #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
  24982. #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
  24983. #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
  24984. #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
  24985. #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
  24986. #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
  24987. #define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
  24988. #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1U << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
  24989. #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */
  24990. #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
  24991. #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1U << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
  24992. #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */
  24993. #define USB_OTG_GINTMSK_USBRST_Pos (12U)
  24994. #define USB_OTG_GINTMSK_USBRST_Msk (0x1U << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
  24995. #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */
  24996. #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
  24997. #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1U << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
  24998. #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */
  24999. #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
  25000. #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1U << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
  25001. #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */
  25002. #define USB_OTG_GINTMSK_EOPFM_Pos (15U)
  25003. #define USB_OTG_GINTMSK_EOPFM_Msk (0x1U << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
  25004. #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */
  25005. #define USB_OTG_GINTMSK_EPMISM_Pos (17U)
  25006. #define USB_OTG_GINTMSK_EPMISM_Msk (0x1U << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
  25007. #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */
  25008. #define USB_OTG_GINTMSK_IEPINT_Pos (18U)
  25009. #define USB_OTG_GINTMSK_IEPINT_Msk (0x1U << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
  25010. #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */
  25011. #define USB_OTG_GINTMSK_OEPINT_Pos (19U)
  25012. #define USB_OTG_GINTMSK_OEPINT_Msk (0x1U << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
  25013. #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */
  25014. #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
  25015. #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1U << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
  25016. #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
  25017. #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Pos (21U)
  25018. #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Msk (0x1U << USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Pos)/*!< 0x00200000 */
  25019. #define USB_OTG_GINTMSK_IPXFRM_IISOOXFRM USB_OTG_GINTMSK_IPXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
  25020. #define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
  25021. #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1U << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
  25022. #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */
  25023. #define USB_OTG_GINTMSK_RSTDETM_Pos (23U)
  25024. #define USB_OTG_GINTMSK_RSTDETM_Msk (0x1U << USB_OTG_GINTMSK_RSTDETM_Pos) /*!< 0x00800000 */
  25025. #define USB_OTG_GINTMSK_RSTDETM USB_OTG_GINTMSK_RSTDETM_Msk /*!< Reset detected interrupt mask */
  25026. #define USB_OTG_GINTMSK_PRTIM_Pos (24U)
  25027. #define USB_OTG_GINTMSK_PRTIM_Msk (0x1U << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
  25028. #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */
  25029. #define USB_OTG_GINTMSK_HCIM_Pos (25U)
  25030. #define USB_OTG_GINTMSK_HCIM_Msk (0x1U << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
  25031. #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */
  25032. #define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
  25033. #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1U << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
  25034. #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */
  25035. #define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
  25036. #define USB_OTG_GINTMSK_LPMINTM_Msk (0x1U << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */
  25037. #define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk /*!< LPM interrupt Mask */
  25038. #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
  25039. #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1U << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
  25040. #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */
  25041. #define USB_OTG_GINTMSK_DISCINT_Pos (29U)
  25042. #define USB_OTG_GINTMSK_DISCINT_Msk (0x1U << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
  25043. #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */
  25044. #define USB_OTG_GINTMSK_SRQIM_Pos (30U)
  25045. #define USB_OTG_GINTMSK_SRQIM_Msk (0x1U << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
  25046. #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */
  25047. #define USB_OTG_GINTMSK_WUIM_Pos (31U)
  25048. #define USB_OTG_GINTMSK_WUIM_Msk (0x1U << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
  25049. #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */
  25050. /******************** Bit definition for USB_OTG_DAINT register ********************/
  25051. #define USB_OTG_DAINT_IEPINT_Pos (0U)
  25052. #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFU << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
  25053. #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */
  25054. #define USB_OTG_DAINT_OEPINT_Pos (16U)
  25055. #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFU << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
  25056. #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */
  25057. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  25058. #define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
  25059. #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFU << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
  25060. #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */
  25061. /******************** Bit definition for USB_OTG_GRXSTSR register ********************/
  25062. #define USB_OTG_GRXSTSR_EPNUM_CHNUM_Pos (0U)
  25063. #define USB_OTG_GRXSTSR_EPNUM_CHNUM_Msk (0xFU << USB_OTG_GRXSTSR_EPNUM_CHNUM_Pos) /*!< 0x0000000F */
  25064. #define USB_OTG_GRXSTSR_EPNUM_CHNUM USB_OTG_GRXSTSR_EPNUM_CHNUM_Msk /*!< Endpoint/Channel number */
  25065. #define USB_OTG_GRXSTSR_BCNT_Pos (4U)
  25066. #define USB_OTG_GRXSTSR_BCNT_Msk (0x7FFU << USB_OTG_GRXSTSR_BCNT_Pos) /*!< 0x00007FF0 */
  25067. #define USB_OTG_GRXSTSR_BCNT USB_OTG_GRXSTSR_BCNT_Msk /*!< Byte count */
  25068. #define USB_OTG_GRXSTSR_DPID_Pos (15U)
  25069. #define USB_OTG_GRXSTSR_DPID_Msk (0x3U << USB_OTG_GRXSTSR_DPID_Pos) /*!< 0x00018000 */
  25070. #define USB_OTG_GRXSTSR_DPID USB_OTG_GRXSTSR_DPID_Msk /*!< Data PID */
  25071. #define USB_OTG_GRXSTSR_PKTSTS_Pos (17U)
  25072. #define USB_OTG_GRXSTSR_PKTSTS_Msk (0xFU << USB_OTG_GRXSTSR_PKTSTS_Pos) /*!< 0x001E0000 */
  25073. #define USB_OTG_GRXSTSR_PKTSTS USB_OTG_GRXSTSR_PKTSTS_Msk /*!< Packet status */
  25074. #define USB_OTG_GRXSTSR_FRMNUM_Pos (21U)
  25075. #define USB_OTG_GRXSTSR_FRMNUM_Msk (0xFU << USB_OTG_GRXSTSR_FRMNUM_Pos) /*!< 0x01E00000 */
  25076. #define USB_OTG_GRXSTSR_FRMNUM USB_OTG_GRXSTSR_FRMNUM_Msk /*!< Frame number */
  25077. #define USB_OTG_GRXSTSR_STSPHST_Pos (27U)
  25078. #define USB_OTG_GRXSTSR_STSPHST_Msk (0x1U << USB_OTG_GRXSTSR_STSPHST_Pos) /*!< 0x08000000 */
  25079. #define USB_OTG_GRXSTSR_STSPHST USB_OTG_GRXSTSR_STSPHST_Msk /*!< Status phase start */
  25080. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  25081. #define USB_OTG_GRXSTSP_EPNUM_CHNUM_Pos (0U)
  25082. #define USB_OTG_GRXSTSP_EPNUM_CHNUM_Msk (0xFU << USB_OTG_GRXSTSP_EPNUM_CHNUM_Pos) /*!< 0x0000000F */
  25083. #define USB_OTG_GRXSTSP_EPNUM_CHNUM USB_OTG_GRXSTSP_EPNUM_CHNUM_Msk /*!< Endpoint/Channel number */
  25084. #define USB_OTG_GRXSTSP_BCNT_Pos (4U)
  25085. #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFU << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
  25086. #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< Byte count */
  25087. #define USB_OTG_GRXSTSP_DPID_Pos (15U)
  25088. #define USB_OTG_GRXSTSP_DPID_Msk (0x3U << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
  25089. #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< Data PID */
  25090. #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
  25091. #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFU << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
  25092. #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< Packet status */
  25093. #define USB_OTG_GRXSTSP_FRMNUM_Pos (21U)
  25094. #define USB_OTG_GRXSTSP_FRMNUM_Msk (0xFU << USB_OTG_GRXSTSP_FRMNUM_Pos) /*!< 0x01E00000 */
  25095. #define USB_OTG_GRXSTSP_FRMNUM USB_OTG_GRXSTSP_FRMNUM_Msk /*!< Frame number */
  25096. #define USB_OTG_GRXSTSP_STSPHST_Pos (27U)
  25097. #define USB_OTG_GRXSTSP_STSPHST_Msk (0x1U << USB_OTG_GRXSTSP_STSPHST_Pos) /*!< 0x08000000 */
  25098. #define USB_OTG_GRXSTSP_STSPHST USB_OTG_GRXSTSP_STSPHST_Msk /*!< Status phase start */
  25099. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  25100. #define USB_OTG_DAINTMSK_IEPM_Pos (0U)
  25101. #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
  25102. #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */
  25103. #define USB_OTG_DAINTMSK_OEPM_Pos (16U)
  25104. #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
  25105. #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */
  25106. /******************** Bit definition for OTG register ********************/
  25107. #define USB_OTG_CHNUM_Pos (0U)
  25108. #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
  25109. #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
  25110. #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
  25111. #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
  25112. #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
  25113. #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
  25114. #define USB_OTG_BCNT_Pos (4U)
  25115. #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
  25116. #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
  25117. #define USB_OTG_DPID_Pos (15U)
  25118. #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */
  25119. #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
  25120. #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */
  25121. #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */
  25122. #define USB_OTG_PKTSTS_Pos (17U)
  25123. #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
  25124. #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
  25125. #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
  25126. #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
  25127. #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
  25128. #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
  25129. #define USB_OTG_EPNUM_Pos (0U)
  25130. #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
  25131. #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
  25132. #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
  25133. #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
  25134. #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
  25135. #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
  25136. #define USB_OTG_FRMNUM_Pos (21U)
  25137. #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
  25138. #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
  25139. #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
  25140. #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
  25141. #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
  25142. #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
  25143. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  25144. #define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
  25145. #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFU << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
  25146. #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */
  25147. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  25148. #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
  25149. #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFU << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
  25150. #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */
  25151. /******************** Bit definition for OTG register ********************/
  25152. #define USB_OTG_NPTXFSA_Pos (0U)
  25153. #define USB_OTG_NPTXFSA_Msk (0xFFFFU << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
  25154. #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */
  25155. #define USB_OTG_NPTXFD_Pos (16U)
  25156. #define USB_OTG_NPTXFD_Msk (0xFFFFU << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
  25157. #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */
  25158. #define USB_OTG_TX0FSA_Pos (0U)
  25159. #define USB_OTG_TX0FSA_Msk (0xFFFFU << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
  25160. #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */
  25161. #define USB_OTG_TX0FD_Pos (16U)
  25162. #define USB_OTG_TX0FD_Msk (0xFFFFU << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
  25163. #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */
  25164. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
  25165. #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
  25166. #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFU << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
  25167. #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
  25168. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  25169. #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
  25170. #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFU << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
  25171. #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
  25172. #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
  25173. #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFU << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
  25174. #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
  25175. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
  25176. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
  25177. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
  25178. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
  25179. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
  25180. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
  25181. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
  25182. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
  25183. #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
  25184. #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FU << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
  25185. #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
  25186. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
  25187. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
  25188. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
  25189. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
  25190. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
  25191. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
  25192. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
  25193. /******************** Bit definition for USB_OTG_DTHRCTL register ***************/
  25194. #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
  25195. #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
  25196. #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
  25197. #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
  25198. #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
  25199. #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */
  25200. #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
  25201. #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
  25202. #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */
  25203. #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
  25204. #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
  25205. #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
  25206. #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
  25207. #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
  25208. #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
  25209. #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
  25210. #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
  25211. #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
  25212. #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
  25213. #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1U << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
  25214. #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */
  25215. #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
  25216. #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
  25217. #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */
  25218. #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
  25219. #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
  25220. #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
  25221. #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
  25222. #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
  25223. #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
  25224. #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
  25225. #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
  25226. #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
  25227. #define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
  25228. #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1U << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
  25229. #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */
  25230. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ***************/
  25231. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
  25232. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFU << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
  25233. #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
  25234. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  25235. #define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
  25236. #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1U << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
  25237. #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */
  25238. #define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
  25239. #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1U << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
  25240. #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */
  25241. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  25242. #define USB_OTG_GCCFG_CHGDET_Pos (0U)
  25243. #define USB_OTG_GCCFG_CHGDET_Msk (0x1U << USB_OTG_GCCFG_CHGDET_Pos) /*!< 0x00000001 */
  25244. #define USB_OTG_GCCFG_CHGDET USB_OTG_GCCFG_CHGDET_Msk /*!< Battery Charger Detection */
  25245. #define USB_OTG_GCCFG_FSVPLUS_Pos (1U)
  25246. #define USB_OTG_GCCFG_FSVPLUS_Msk (0x1U << USB_OTG_GCCFG_FSVPLUS_Pos) /*!< 0x00000002 */
  25247. #define USB_OTG_GCCFG_FSVPLUS USB_OTG_GCCFG_FSVPLUS_Msk /*!< Single-Ended DP2 indicator DP voltage level */
  25248. #define USB_OTG_GCCFG_FSVMINUS_Pos (2U)
  25249. #define USB_OTG_GCCFG_FSVMINUS_Msk (0x1U << USB_OTG_GCCFG_FSVMINUS_Pos) /*!< 0x00000004 */
  25250. #define USB_OTG_GCCFG_FSVMINUS USB_OTG_GCCFG_FSVMINUS_Msk /*!< Single-Ended DM2 indicator DM voltage level */
  25251. #define USB_OTG_GCCFG_SESSVLD_Pos (3U)
  25252. #define USB_OTG_GCCFG_SESSVLD_Msk (0x1U << USB_OTG_GCCFG_SESSVLD_Pos) /*!< 0x00000008 */
  25253. #define USB_OTG_GCCFG_SESSVLD USB_OTG_GCCFG_SESSVLD_Msk /*!< VBUS session valid indicator Vbus voltage level */
  25254. #define USB_OTG_GCCFG_H_CDPEN_Pos (16U)
  25255. #define USB_OTG_GCCFG_H_CDPEN_Msk (0x1U << USB_OTG_GCCFG_H_CDPEN_Pos) /*!< 0x00010000 */
  25256. #define USB_OTG_GCCFG_H_CDPEN USB_OTG_GCCFG_H_CDPEN_Msk /*!< VBUS session valid indicator Vbus voltage level */
  25257. #define USB_OTG_GCCFG_H_CDPDETEN_Pos (17U)
  25258. #define USB_OTG_GCCFG_H_CDPDETEN_Msk (0x1U << USB_OTG_GCCFG_H_CDPDETEN_Pos) /*!< 0x00020000 */
  25259. #define USB_OTG_GCCFG_H_CDPDETEN USB_OTG_GCCFG_H_CDPDETEN_Msk /*!< Enable of voltage detector on DP for CDP port */
  25260. #define USB_OTG_GCCFG_H_VDMSRCEN_Pos (18U)
  25261. #define USB_OTG_GCCFG_H_VDMSRCEN_Msk (0x1U << USB_OTG_GCCFG_H_VDMSRCEN_Pos) /*!< 0x00040000 */
  25262. #define USB_OTG_GCCFG_H_VDMSRCEN USB_OTG_GCCFG_H_VDMSRCEN_Msk /*!< Enable Voltage source on DM for CDP port */
  25263. #define USB_OTG_GCCFG_DCDEN_Pos (19U)
  25264. #define USB_OTG_GCCFG_DCDEN_Msk (0x1U << USB_OTG_GCCFG_DCDEN_Pos) /*!< 0x00080000 */
  25265. #define USB_OTG_GCCFG_DCDEN USB_OTG_GCCFG_DCDEN_Msk /*!< Data contact detection (DCD) mode enable */
  25266. #define USB_OTG_GCCFG_PDEN_Pos (20U)
  25267. #define USB_OTG_GCCFG_PDEN_Msk (0x1U << USB_OTG_GCCFG_PDEN_Pos) /*!< 0x00080000 */
  25268. #define USB_OTG_GCCFG_PDEN USB_OTG_GCCFG_PDEN_Msk /*!< Primary detection (PD) mode enable */
  25269. #define USB_OTG_GCCFG_VBDEN_Pos (21U)
  25270. #define USB_OTG_GCCFG_VBDEN_Msk (0x1U << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */
  25271. #define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk /*!< Vbus detection enable */
  25272. #define USB_OTG_GCCFG_SDEN_Pos (22U)
  25273. #define USB_OTG_GCCFG_SDEN_Msk (0x1U << USB_OTG_GCCFG_SDEN_Pos) /*!< 0x00400000 */
  25274. #define USB_OTG_GCCFG_SDEN USB_OTG_GCCFG_SDEN_Msk /*!< Secondary detection (PD) mode enable */
  25275. #define USB_OTG_GCCFG_VBVALOVAL_Pos (23U)
  25276. #define USB_OTG_GCCFG_VBVALOVAL_Msk (0x1U << USB_OTG_GCCFG_VBVALOVAL_Pos) /*!< 0x00800000 */
  25277. #define USB_OTG_GCCFG_VBVALOVAL USB_OTG_GCCFG_VBVALOVAL_Msk /*!< Value of VBUSVLDEXT0 PHY input */
  25278. #define USB_OTG_GCCFG_VBVALEXTOEN_Pos (24U)
  25279. #define USB_OTG_GCCFG_VBVALEXTOEN_Msk (0x1U << USB_OTG_GCCFG_VBVALEXTOEN_Pos) /*!< 0x01000000 */
  25280. #define USB_OTG_GCCFG_VBVALEXTOEN USB_OTG_GCCFG_VBVALEXTOEN_Msk /*!< Enables of VBUSVLDEXT0 PHY input override */
  25281. #define USB_OTG_GCCFG_PULLDOWNEN_Pos (25U)
  25282. #define USB_OTG_GCCFG_PULLDOWNEN_Msk (0x1U << USB_OTG_GCCFG_PULLDOWNEN_Pos) /*!< 0x02000000 */
  25283. #define USB_OTG_GCCFG_PULLDOWNEN USB_OTG_GCCFG_PULLDOWNEN_Msk /*!< Enables of PHY pulldown resistors, used when ID PAD is disabled */
  25284. /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
  25285. #define USB_OTG_GPWRDN_DISABLEVBUS_Pos (6U)
  25286. #define USB_OTG_GPWRDN_DISABLEVBUS_Msk (0x1U << USB_OTG_GPWRDN_DISABLEVBUS_Pos) /*!< 0x00000040 */
  25287. #define USB_OTG_GPWRDN_DISABLEVBUS USB_OTG_GPWRDN_DISABLEVBUS_Msk /*!< Power down */
  25288. /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
  25289. #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
  25290. #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
  25291. #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
  25292. #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
  25293. #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
  25294. #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
  25295. /******************** Bit definition for USB_OTG_CID register ********************/
  25296. #define USB_OTG_CID_PRODUCT_ID_Pos (0U)
  25297. #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFU << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
  25298. #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */
  25299. /******************** Bit definition for USB_OTG_GHWCFG3 register ********************/
  25300. #define USB_OTG_GHWCFG3_LPMMode_Pos (14U)
  25301. #define USB_OTG_GHWCFG3_LPMMode_Msk (0x1U << USB_OTG_GHWCFG3_LPMMode_Pos) /*!< 0x00004000 */
  25302. #define USB_OTG_GHWCFG3_LPMMode USB_OTG_GHWCFG3_LPMMode_Msk /* LPM mode specified for Mode of Operation */
  25303. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  25304. #define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
  25305. #define USB_OTG_GLPMCFG_LPMEN_Msk (0x1U << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */
  25306. #define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk /* LPM support enable */
  25307. #define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
  25308. #define USB_OTG_GLPMCFG_LPMACK_Msk (0x1U << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */
  25309. #define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk /* LPM Token acknowledge enable*/
  25310. #define USB_OTG_GLPMCFG_BESL_Pos (2U)
  25311. #define USB_OTG_GLPMCFG_BESL_Msk (0xFU << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */
  25312. #define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk /* BESL value received with last ACKed LPM Token */
  25313. #define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
  25314. #define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1U << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */
  25315. #define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk /* bRemoteWake value received with last ACKed LPM Token */
  25316. #define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
  25317. #define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */
  25318. #define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk /* L1 shallow sleep enable */
  25319. #define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
  25320. #define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFU << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */
  25321. #define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk /* BESL threshold */
  25322. #define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
  25323. #define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */
  25324. #define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk /* L1 deep sleep enable */
  25325. #define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
  25326. #define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3U << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */
  25327. #define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk /* LPM response */
  25328. #define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
  25329. #define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1U << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */
  25330. #define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk /* Port sleep status */
  25331. #define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U)
  25332. #define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1U << USB_OTG_GLPMCFG_L1RSMOK_Pos) /*!< 0x00010000 */
  25333. #define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk /* Sleep State Resume OK */
  25334. #define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
  25335. #define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFU << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */
  25336. #define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk /* LPMCHIDX: */
  25337. #define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
  25338. #define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */
  25339. #define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk /* LPM retry count */
  25340. #define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
  25341. #define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1U << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */
  25342. #define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk /* Send LPM transaction */
  25343. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
  25344. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */
  25345. #define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /* LPM retry count status */
  25346. #define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
  25347. #define USB_OTG_GLPMCFG_ENBESL_Msk (0x1U << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */
  25348. #define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk /* Enable best effort service latency */
  25349. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  25350. #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
  25351. #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  25352. #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  25353. #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
  25354. #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  25355. #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  25356. #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
  25357. #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  25358. #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  25359. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
  25360. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  25361. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  25362. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
  25363. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  25364. #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  25365. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
  25366. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  25367. #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  25368. #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
  25369. #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  25370. #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */
  25371. #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
  25372. #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  25373. #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  25374. #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
  25375. #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  25376. #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  25377. /******************** Bit definition for USB_OTG_HPRT register ********************/
  25378. #define USB_OTG_HPRT_PCSTS_Pos (0U)
  25379. #define USB_OTG_HPRT_PCSTS_Msk (0x1U << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
  25380. #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */
  25381. #define USB_OTG_HPRT_PCDET_Pos (1U)
  25382. #define USB_OTG_HPRT_PCDET_Msk (0x1U << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
  25383. #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */
  25384. #define USB_OTG_HPRT_PENA_Pos (2U)
  25385. #define USB_OTG_HPRT_PENA_Msk (0x1U << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
  25386. #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */
  25387. #define USB_OTG_HPRT_PENCHNG_Pos (3U)
  25388. #define USB_OTG_HPRT_PENCHNG_Msk (0x1U << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
  25389. #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */
  25390. #define USB_OTG_HPRT_POCA_Pos (4U)
  25391. #define USB_OTG_HPRT_POCA_Msk (0x1U << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
  25392. #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */
  25393. #define USB_OTG_HPRT_POCCHNG_Pos (5U)
  25394. #define USB_OTG_HPRT_POCCHNG_Msk (0x1U << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
  25395. #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */
  25396. #define USB_OTG_HPRT_PRES_Pos (6U)
  25397. #define USB_OTG_HPRT_PRES_Msk (0x1U << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
  25398. #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */
  25399. #define USB_OTG_HPRT_PSUSP_Pos (7U)
  25400. #define USB_OTG_HPRT_PSUSP_Msk (0x1U << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
  25401. #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */
  25402. #define USB_OTG_HPRT_PRST_Pos (8U)
  25403. #define USB_OTG_HPRT_PRST_Msk (0x1U << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
  25404. #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */
  25405. #define USB_OTG_HPRT_PLSTS_Pos (10U)
  25406. #define USB_OTG_HPRT_PLSTS_Msk (0x3U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
  25407. #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */
  25408. #define USB_OTG_HPRT_PLSTS_0 (0x1U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
  25409. #define USB_OTG_HPRT_PLSTS_1 (0x2U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
  25410. #define USB_OTG_HPRT_PPWR_Pos (12U)
  25411. #define USB_OTG_HPRT_PPWR_Msk (0x1U << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
  25412. #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */
  25413. #define USB_OTG_HPRT_PTCTL_Pos (13U)
  25414. #define USB_OTG_HPRT_PTCTL_Msk (0xFU << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
  25415. #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */
  25416. #define USB_OTG_HPRT_PTCTL_0 (0x1U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
  25417. #define USB_OTG_HPRT_PTCTL_1 (0x2U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
  25418. #define USB_OTG_HPRT_PTCTL_2 (0x4U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
  25419. #define USB_OTG_HPRT_PTCTL_3 (0x8U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
  25420. #define USB_OTG_HPRT_PSPD_Pos (17U)
  25421. #define USB_OTG_HPRT_PSPD_Msk (0x3U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
  25422. #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */
  25423. #define USB_OTG_HPRT_PSPD_0 (0x1U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
  25424. #define USB_OTG_HPRT_PSPD_1 (0x2U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
  25425. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  25426. #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
  25427. #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  25428. #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  25429. #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
  25430. #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  25431. #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  25432. #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
  25433. #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  25434. #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */
  25435. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
  25436. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  25437. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  25438. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
  25439. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  25440. #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  25441. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
  25442. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  25443. #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  25444. #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
  25445. #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  25446. #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */
  25447. #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
  25448. #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  25449. #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  25450. #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
  25451. #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
  25452. #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
  25453. #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
  25454. #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  25455. #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  25456. #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
  25457. #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
  25458. #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
  25459. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  25460. #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
  25461. #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
  25462. #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */
  25463. #define USB_OTG_HPTXFSIZ_PTXFSIZ_Pos (16U)
  25464. #define USB_OTG_HPTXFSIZ_PTXFSIZ_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXFSIZ_Pos) /*!< 0xFFFF0000 */
  25465. #define USB_OTG_HPTXFSIZ_PTXFSIZ USB_OTG_HPTXFSIZ_PTXFSIZ_Msk /*!< Host periodic TxFIFO depth */
  25466. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  25467. #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
  25468. #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  25469. #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */
  25470. #define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
  25471. #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1U << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  25472. #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */
  25473. #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
  25474. #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1U << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
  25475. #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
  25476. #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
  25477. #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  25478. #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */
  25479. #define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
  25480. #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  25481. #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */
  25482. #define USB_OTG_DIEPCTL_EPTYP_0 (0x1U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  25483. #define USB_OTG_DIEPCTL_EPTYP_1 (0x2U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  25484. #define USB_OTG_DIEPCTL_STALL_Pos (21U)
  25485. #define USB_OTG_DIEPCTL_STALL_Msk (0x1U << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
  25486. #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */
  25487. #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
  25488. #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFU << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
  25489. #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */
  25490. #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
  25491. #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
  25492. #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
  25493. #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
  25494. #define USB_OTG_DIEPCTL_CNAK_Pos (26U)
  25495. #define USB_OTG_DIEPCTL_CNAK_Msk (0x1U << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
  25496. #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */
  25497. #define USB_OTG_DIEPCTL_SNAK_Pos (27U)
  25498. #define USB_OTG_DIEPCTL_SNAK_Msk (0x1U << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
  25499. #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */
  25500. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
  25501. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  25502. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID/Set even frame */
  25503. #define USB_OTG_DIEPCTL_SD1PID_SODDFRM_Pos (29U)
  25504. #define USB_OTG_DIEPCTL_SD1PID_SODDFRM_Msk (0x1U << USB_OTG_DIEPCTL_SD1PID_SODDFRM_Pos) /*!< 0x20000000 */
  25505. #define USB_OTG_DIEPCTL_SD1PID_SODDFRM USB_OTG_DIEPCTL_SD1PID_SODDFRM_Msk /*!< Set DATA1 PID/Set odd frame */
  25506. #define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
  25507. #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1U << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  25508. #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */
  25509. #define USB_OTG_DIEPCTL_EPENA_Pos (31U)
  25510. #define USB_OTG_DIEPCTL_EPENA_Msk (0x1U << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
  25511. #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */
  25512. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  25513. #define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
  25514. #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFU << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
  25515. #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */
  25516. #define USB_OTG_HCCHAR_EPNUM_Pos (11U)
  25517. #define USB_OTG_HCCHAR_EPNUM_Msk (0xFU << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
  25518. #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */
  25519. #define USB_OTG_HCCHAR_EPNUM_0 (0x1U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
  25520. #define USB_OTG_HCCHAR_EPNUM_1 (0x2U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
  25521. #define USB_OTG_HCCHAR_EPNUM_2 (0x4U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
  25522. #define USB_OTG_HCCHAR_EPNUM_3 (0x8U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
  25523. #define USB_OTG_HCCHAR_EPDIR_Pos (15U)
  25524. #define USB_OTG_HCCHAR_EPDIR_Msk (0x1U << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
  25525. #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */
  25526. #define USB_OTG_HCCHAR_LSDEV_Pos (17U)
  25527. #define USB_OTG_HCCHAR_LSDEV_Msk (0x1U << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
  25528. #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */
  25529. #define USB_OTG_HCCHAR_EPTYP_Pos (18U)
  25530. #define USB_OTG_HCCHAR_EPTYP_Msk (0x3U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
  25531. #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */
  25532. #define USB_OTG_HCCHAR_EPTYP_0 (0x1U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
  25533. #define USB_OTG_HCCHAR_EPTYP_1 (0x2U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
  25534. #define USB_OTG_HCCHAR_MCNT_Pos (20U)
  25535. #define USB_OTG_HCCHAR_MCNT_Msk (0x3U << USB_OTG_HCCHAR_MCNT_Pos) /*!< 0x00300000 */
  25536. #define USB_OTG_HCCHAR_MCNT USB_OTG_HCCHAR_MCNT_Msk /*!< Multi Count (MC) / Error Count (EC) */
  25537. #define USB_OTG_HCCHAR_MCNT_0 (0x1U << USB_OTG_HCCHAR_MCNT_Pos) /*!< 0x00100000 */
  25538. #define USB_OTG_HCCHAR_MCNT_1 (0x2U << USB_OTG_HCCHAR_MCNT_Pos) /*!< 0x00200000 */
  25539. #define USB_OTG_HCCHAR_DAD_Pos (22U)
  25540. #define USB_OTG_HCCHAR_DAD_Msk (0x7FU << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
  25541. #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */
  25542. #define USB_OTG_HCCHAR_DAD_0 (0x01U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
  25543. #define USB_OTG_HCCHAR_DAD_1 (0x02U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
  25544. #define USB_OTG_HCCHAR_DAD_2 (0x04U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
  25545. #define USB_OTG_HCCHAR_DAD_3 (0x08U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
  25546. #define USB_OTG_HCCHAR_DAD_4 (0x10U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
  25547. #define USB_OTG_HCCHAR_DAD_5 (0x20U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
  25548. #define USB_OTG_HCCHAR_DAD_6 (0x40U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
  25549. #define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
  25550. #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1U << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
  25551. #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */
  25552. #define USB_OTG_HCCHAR_CHDIS_Pos (30U)
  25553. #define USB_OTG_HCCHAR_CHDIS_Msk (0x1U << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
  25554. #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */
  25555. #define USB_OTG_HCCHAR_CHENA_Pos (31U)
  25556. #define USB_OTG_HCCHAR_CHENA_Msk (0x1U << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
  25557. #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */
  25558. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  25559. #define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
  25560. #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FU << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
  25561. #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */
  25562. #define USB_OTG_HCSPLT_PRTADDR_0 (0x01U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
  25563. #define USB_OTG_HCSPLT_PRTADDR_1 (0x02U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
  25564. #define USB_OTG_HCSPLT_PRTADDR_2 (0x04U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
  25565. #define USB_OTG_HCSPLT_PRTADDR_3 (0x08U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
  25566. #define USB_OTG_HCSPLT_PRTADDR_4 (0x10U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
  25567. #define USB_OTG_HCSPLT_PRTADDR_5 (0x20U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
  25568. #define USB_OTG_HCSPLT_PRTADDR_6 (0x40U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
  25569. #define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
  25570. #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FU << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
  25571. #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */
  25572. #define USB_OTG_HCSPLT_HUBADDR_0 (0x01U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
  25573. #define USB_OTG_HCSPLT_HUBADDR_1 (0x02U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
  25574. #define USB_OTG_HCSPLT_HUBADDR_2 (0x04U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
  25575. #define USB_OTG_HCSPLT_HUBADDR_3 (0x08U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
  25576. #define USB_OTG_HCSPLT_HUBADDR_4 (0x10U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
  25577. #define USB_OTG_HCSPLT_HUBADDR_5 (0x20U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
  25578. #define USB_OTG_HCSPLT_HUBADDR_6 (0x40U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
  25579. #define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
  25580. #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
  25581. #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */
  25582. #define USB_OTG_HCSPLT_XACTPOS_0 (0x1U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
  25583. #define USB_OTG_HCSPLT_XACTPOS_1 (0x2U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
  25584. #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
  25585. #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1U << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
  25586. #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */
  25587. #define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
  25588. #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1U << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
  25589. #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */
  25590. /******************** Bit definition for USB_OTG_HCINT register ********************/
  25591. #define USB_OTG_HCINT_XFRC_Pos (0U)
  25592. #define USB_OTG_HCINT_XFRC_Msk (0x1U << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
  25593. #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */
  25594. #define USB_OTG_HCINT_CHH_Pos (1U)
  25595. #define USB_OTG_HCINT_CHH_Msk (0x1U << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
  25596. #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */
  25597. #define USB_OTG_HCINT_AHBERR_Pos (2U)
  25598. #define USB_OTG_HCINT_AHBERR_Msk (0x1U << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
  25599. #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */
  25600. #define USB_OTG_HCINT_STALL_Pos (3U)
  25601. #define USB_OTG_HCINT_STALL_Msk (0x1U << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
  25602. #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */
  25603. #define USB_OTG_HCINT_NAK_Pos (4U)
  25604. #define USB_OTG_HCINT_NAK_Msk (0x1U << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
  25605. #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */
  25606. #define USB_OTG_HCINT_ACK_Pos (5U)
  25607. #define USB_OTG_HCINT_ACK_Msk (0x1U << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
  25608. #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */
  25609. #define USB_OTG_HCINT_NYET_Pos (6U)
  25610. #define USB_OTG_HCINT_NYET_Msk (0x1U << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
  25611. #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */
  25612. #define USB_OTG_HCINT_TXERR_Pos (7U)
  25613. #define USB_OTG_HCINT_TXERR_Msk (0x1U << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
  25614. #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */
  25615. #define USB_OTG_HCINT_BBERR_Pos (8U)
  25616. #define USB_OTG_HCINT_BBERR_Msk (0x1U << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
  25617. #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */
  25618. #define USB_OTG_HCINT_FRMOR_Pos (9U)
  25619. #define USB_OTG_HCINT_FRMOR_Msk (0x1U << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
  25620. #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */
  25621. #define USB_OTG_HCINT_DTERR_Pos (10U)
  25622. #define USB_OTG_HCINT_DTERR_Msk (0x1U << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
  25623. #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */
  25624. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  25625. #define USB_OTG_DIEPINT_XFRC_Pos (0U)
  25626. #define USB_OTG_DIEPINT_XFRC_Msk (0x1U << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
  25627. #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  25628. #define USB_OTG_DIEPINT_EPDISD_Pos (1U)
  25629. #define USB_OTG_DIEPINT_EPDISD_Msk (0x1U << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
  25630. #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  25631. #define USB_OTG_DIEPINT_TOC_Pos (3U)
  25632. #define USB_OTG_DIEPINT_TOC_Msk (0x1U << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
  25633. #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */
  25634. #define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
  25635. #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1U << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
  25636. #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */
  25637. #define USB_OTG_DIEPINT_INEPNM_Pos (5U)
  25638. #define USB_OTG_DIEPINT_INEPNM_Msk (0x1U << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000020 */
  25639. #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */
  25640. #define USB_OTG_DIEPINT_INEPNE_Pos (6U)
  25641. #define USB_OTG_DIEPINT_INEPNE_Msk (0x1U << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
  25642. #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */
  25643. #define USB_OTG_DIEPINT_TXFE_Pos (7U)
  25644. #define USB_OTG_DIEPINT_TXFE_Msk (0x1U << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
  25645. #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */
  25646. #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
  25647. #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1U << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
  25648. #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
  25649. #define USB_OTG_DIEPINT_BNA_Pos (9U)
  25650. #define USB_OTG_DIEPINT_BNA_Msk (0x1U << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
  25651. #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */
  25652. #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
  25653. #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1U << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
  25654. #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
  25655. #define USB_OTG_DIEPINT_BERR_Pos (12U)
  25656. #define USB_OTG_DIEPINT_BERR_Msk (0x1U << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
  25657. #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */
  25658. #define USB_OTG_DIEPINT_NAK_Pos (13U)
  25659. #define USB_OTG_DIEPINT_NAK_Msk (0x1U << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
  25660. #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */
  25661. /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
  25662. #define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
  25663. #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1U << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
  25664. #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */
  25665. #define USB_OTG_HCINTMSK_CHHM_Pos (1U)
  25666. #define USB_OTG_HCINTMSK_CHHM_Msk (0x1U << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
  25667. #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */
  25668. #define USB_OTG_HCINTMSK_AHBERRM_Pos (2U)
  25669. #define USB_OTG_HCINTMSK_AHBERRM_Msk (0x1U << USB_OTG_HCINTMSK_AHBERRM_Pos) /*!< 0x00000004 */
  25670. #define USB_OTG_HCINTMSK_AHBERRM USB_OTG_HCINTMSK_AHBERRM_Msk /*!< AHB error */
  25671. #define USB_OTG_HCINTMSK_STALLM_Pos (3U)
  25672. #define USB_OTG_HCINTMSK_STALLM_Msk (0x1U << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
  25673. #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */
  25674. #define USB_OTG_HCINTMSK_NAKM_Pos (4U)
  25675. #define USB_OTG_HCINTMSK_NAKM_Msk (0x1U << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
  25676. #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */
  25677. #define USB_OTG_HCINTMSK_ACKM_Pos (5U)
  25678. #define USB_OTG_HCINTMSK_ACKM_Msk (0x1U << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
  25679. #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */
  25680. #define USB_OTG_HCINTMSK_NYET_Pos (6U)
  25681. #define USB_OTG_HCINTMSK_NYET_Msk (0x1U << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
  25682. #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */
  25683. #define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
  25684. #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1U << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
  25685. #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */
  25686. #define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
  25687. #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1U << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
  25688. #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */
  25689. #define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
  25690. #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1U << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
  25691. #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */
  25692. #define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
  25693. #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1U << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
  25694. #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */
  25695. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  25696. #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
  25697. #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  25698. #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  25699. #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
  25700. #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  25701. #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */
  25702. #define USB_OTG_DIEPTSIZ_MCNT_Pos (29U)
  25703. #define USB_OTG_DIEPTSIZ_MCNT_Msk (0x3U << USB_OTG_DIEPTSIZ_MCNT_Pos) /*!< 0x60000000 */
  25704. #define USB_OTG_DIEPTSIZ_MCNT USB_OTG_DIEPTSIZ_MCNT_Msk /*!< Multi count */
  25705. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  25706. #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
  25707. #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  25708. #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */
  25709. #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
  25710. #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  25711. #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */
  25712. #define USB_OTG_HCTSIZ_DPID_Pos (29U)
  25713. #define USB_OTG_HCTSIZ_DPID_Msk (0x3U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
  25714. #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */
  25715. #define USB_OTG_HCTSIZ_DPID_0 (0x1U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
  25716. #define USB_OTG_HCTSIZ_DPID_1 (0x2U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
  25717. #define USB_OTG_HCTSIZ_DOPNG_Pos (31U)
  25718. #define USB_OTG_HCTSIZ_DOPNG_Msk (0x1U << USB_OTG_HCTSIZ_DOPNG_Pos) /*!< 0x80000000 */
  25719. #define USB_OTG_HCTSIZ_DOPNG USB_OTG_HCTSIZ_DOPNG_Msk /*!< Do PING */
  25720. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  25721. #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
  25722. #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  25723. #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */
  25724. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  25725. #define USB_OTG_HCDMA_DMAADDR_Pos (0U)
  25726. #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  25727. #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */
  25728. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  25729. #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
  25730. #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFU << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
  25731. #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space avail */
  25732. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  25733. #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
  25734. #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
  25735. #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */
  25736. #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
  25737. #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
  25738. #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */
  25739. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  25740. #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
  25741. #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  25742. #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */
  25743. #define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
  25744. #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1U << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  25745. #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */
  25746. #define USB_OTG_DOEPCTL_DPID_EONUM_Pos (16U)
  25747. #define USB_OTG_DOEPCTL_DPID_EONUM_Msk (0x1U << USB_OTG_DOEPCTL_DPID_EONUM_Pos) /*!< 0x00010000 */
  25748. #define USB_OTG_DOEPCTL_DPID_EONUM USB_OTG_DOEPCTL_DPID_EONUM_Msk /*!< Endpoint data PID */
  25749. #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
  25750. #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  25751. #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */
  25752. #define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
  25753. #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  25754. #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */
  25755. #define USB_OTG_DOEPCTL_EPTYP_0 (0x1U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  25756. #define USB_OTG_DOEPCTL_EPTYP_1 (0x2U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  25757. #define USB_OTG_DOEPCTL_SNPM_Pos (20U)
  25758. #define USB_OTG_DOEPCTL_SNPM_Msk (0x1U << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
  25759. #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */
  25760. #define USB_OTG_DOEPCTL_STALL_Pos (21U)
  25761. #define USB_OTG_DOEPCTL_STALL_Msk (0x1U << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
  25762. #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */
  25763. #define USB_OTG_DOEPCTL_CNAK_Pos (26U)
  25764. #define USB_OTG_DOEPCTL_CNAK_Msk (0x1U << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
  25765. #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */
  25766. #define USB_OTG_DOEPCTL_SNAK_Pos (27U)
  25767. #define USB_OTG_DOEPCTL_SNAK_Msk (0x1U << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
  25768. #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */
  25769. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
  25770. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  25771. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID/Set even frame */
  25772. #define USB_OTG_DOEPCTL_SD1PID_SODDFRM_Pos (29U)
  25773. #define USB_OTG_DOEPCTL_SD1PID_SODDFRM_Msk (0x1U << USB_OTG_DOEPCTL_SD1PID_SODDFRM_Pos) /*!< 0x20000000 */
  25774. #define USB_OTG_DOEPCTL_SD1PID_SODDFRM USB_OTG_DOEPCTL_SD1PID_SODDFRM_Msk /*!< Set DATA1 PID/Set odd frame */
  25775. #define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
  25776. #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1U << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  25777. #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */
  25778. #define USB_OTG_DOEPCTL_EPENA_Pos (31U)
  25779. #define USB_OTG_DOEPCTL_EPENA_Msk (0x1U << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
  25780. #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */
  25781. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  25782. #define USB_OTG_DOEPINT_XFRC_Pos (0U)
  25783. #define USB_OTG_DOEPINT_XFRC_Msk (0x1U << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
  25784. #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  25785. #define USB_OTG_DOEPINT_EPDISD_Pos (1U)
  25786. #define USB_OTG_DOEPINT_EPDISD_Msk (0x1U << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
  25787. #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  25788. #define USB_OTG_DOEPINT_AHBERR_Pos (2U)
  25789. #define USB_OTG_DOEPINT_AHBERR_Msk (0x1U << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */
  25790. #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB error */
  25791. #define USB_OTG_DOEPINT_STUP_Pos (3U)
  25792. #define USB_OTG_DOEPINT_STUP_Msk (0x1U << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
  25793. #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */
  25794. #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
  25795. #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1U << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
  25796. #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */
  25797. #define USB_OTG_DOEPINT_STSPHSRX_Pos (5U)
  25798. #define USB_OTG_DOEPINT_STSPHSRX_Msk (0x1U << USB_OTG_DOEPINT_STSPHSRX_Pos) /*!< 0x00000010 */
  25799. #define USB_OTG_DOEPINT_STSPHSRX USB_OTG_DOEPINT_STSPHSRX_Msk /*!< OUT token received when endpoint disabled */
  25800. #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
  25801. #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1U << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
  25802. #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */
  25803. #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U)
  25804. #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1U << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */
  25805. #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */
  25806. #define USB_OTG_DOEPINT_BERR_Pos (12U)
  25807. #define USB_OTG_DOEPINT_BERR_Msk (0x1U << USB_OTG_DOEPINT_BERR_Pos) /*!< 0x00001000 */
  25808. #define USB_OTG_DOEPINT_BERR USB_OTG_DOEPINT_BERR_Msk /*!< Babble error interrupt */
  25809. #define USB_OTG_DOEPINT_NAK_Pos (13U)
  25810. #define USB_OTG_DOEPINT_NAK_Msk (0x1U << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */
  25811. #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK input */
  25812. #define USB_OTG_DOEPINT_NYET_Pos (14U)
  25813. #define USB_OTG_DOEPINT_NYET_Msk (0x1U << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
  25814. #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */
  25815. #define USB_OTG_DOEPINT_STPKTRX_Pos (15U)
  25816. #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1U << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */
  25817. #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup packet received */
  25818. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  25819. #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
  25820. #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  25821. #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  25822. #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
  25823. #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  25824. #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */
  25825. #define USB_OTG_DOEPTSIZ_RXDPID_Pos (29U)
  25826. #define USB_OTG_DOEPTSIZ_RXDPID_Msk (0x3U << USB_OTG_DOEPTSIZ_RXDPID_Pos) /*!< 0x60000000 */
  25827. #define USB_OTG_DOEPTSIZ_RXDPID USB_OTG_DOEPTSIZ_RXDPID_Msk /*!< SETUP packet count */
  25828. #define USB_OTG_DOEPTSIZ_RXDPID_0 (0x1U << USB_OTG_DOEPTSIZ_RXDPID_Pos) /*!< 0x20000000 */
  25829. #define USB_OTG_DOEPTSIZ_RXDPID_1 (0x2U << USB_OTG_DOEPTSIZ_RXDPID_Pos) /*!< 0x40000000 */
  25830. /******************** Bit definition for PCGCCTL register ********************/
  25831. #define USB_OTG_PCGCCTL_STPPCLK_Pos (0U)
  25832. #define USB_OTG_PCGCCTL_STPPCLK_Msk (0x1U << USB_OTG_PCGCCTL_STPPCLK_Pos) /*!< 0x00000001 */
  25833. #define USB_OTG_PCGCCTL_STPPCLK USB_OTG_PCGCCTL_STPPCLK_Msk /*!< SETUP packet count */
  25834. #define USB_OTG_PCGCCTL_GATEHCLK_Pos (1U)
  25835. #define USB_OTG_PCGCCTL_GATEHCLK_Msk (0x1U << USB_OTG_PCGCCTL_GATEHCLK_Pos) /*!< 0x00000002 */
  25836. #define USB_OTG_PCGCCTL_GATEHCLK USB_OTG_PCGCCTL_GATEHCLK_Msk /*!< Gate HCLK */
  25837. #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
  25838. #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1U << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
  25839. #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!< PHY suspended */
  25840. #define USB_OTG_PCGCCTL_ENL1GTG_Pos (5U)
  25841. #define USB_OTG_PCGCCTL_ENL1GTG_Msk (0x1U << USB_OTG_PCGCCTL_ENL1GTG_Pos) /*!< 0x00000020 */
  25842. #define USB_OTG_PCGCCTL_ENL1GTG USB_OTG_PCGCCTL_ENL1GTG_Msk /*!< Enable sleep clock gating */
  25843. #define USB_OTG_PCGCCTL_PHYSLEEP_Pos (6U)
  25844. #define USB_OTG_PCGCCTL_PHYSLEEP_Msk (0x1U << USB_OTG_PCGCCTL_PHYSLEEP_Pos) /*!< 0x00000040 */
  25845. #define USB_OTG_PCGCCTL_PHYSLEEP USB_OTG_PCGCCTL_PHYSLEEP_Msk /*!< PHY in Sleep */
  25846. #define USB_OTG_PCGCCTL_SUSP_Pos (7U)
  25847. #define USB_OTG_PCGCCTL_SUSP_Msk (0x1U << USB_OTG_PCGCCTL_SUSP_Pos) /*!< 0x00000080 */
  25848. #define USB_OTG_PCGCCTL_SUSP USB_OTG_PCGCCTL_SUSP_Msk /*!< Deep Sleep */
  25849. /******************************************************************************/
  25850. /* */
  25851. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  25852. /* */
  25853. /******************************************************************************/
  25854. /****************** Bit definition for USART_CR1 register *******************/
  25855. #define USART_CR1_UE_Pos (0U)
  25856. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  25857. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  25858. #define USART_CR1_UESM_Pos (1U)
  25859. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  25860. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  25861. #define USART_CR1_RE_Pos (2U)
  25862. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  25863. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  25864. #define USART_CR1_TE_Pos (3U)
  25865. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  25866. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  25867. #define USART_CR1_IDLEIE_Pos (4U)
  25868. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  25869. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  25870. #define USART_CR1_RXNEIE_Pos (5U)
  25871. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  25872. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  25873. #define USART_CR1_RXNEIE_RXFNEIE_Pos USART_CR1_RXNEIE_Pos
  25874. #define USART_CR1_RXNEIE_RXFNEIE_Msk USART_CR1_RXNEIE_Msk /*!< 0x00000020 */
  25875. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_Msk /*!< RXNE and RX FIFO Not Empty Interrupt Enable */
  25876. #define USART_CR1_TCIE_Pos (6U)
  25877. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  25878. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  25879. #define USART_CR1_TXEIE_Pos (7U)
  25880. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  25881. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  25882. #define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
  25883. #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  25884. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE /*!< TXE and TX FIFO Not Full Interrupt Enable */
  25885. #define USART_CR1_PEIE_Pos (8U)
  25886. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  25887. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  25888. #define USART_CR1_PS_Pos (9U)
  25889. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  25890. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  25891. #define USART_CR1_PCE_Pos (10U)
  25892. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  25893. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  25894. #define USART_CR1_WAKE_Pos (11U)
  25895. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  25896. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  25897. #define USART_CR1_M_Pos (12U)
  25898. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  25899. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  25900. #define USART_CR1_M0_Pos (12U)
  25901. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  25902. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  25903. #define USART_CR1_MME_Pos (13U)
  25904. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  25905. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  25906. #define USART_CR1_CMIE_Pos (14U)
  25907. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  25908. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  25909. #define USART_CR1_OVER8_Pos (15U)
  25910. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  25911. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  25912. #define USART_CR1_DEDT_Pos (16U)
  25913. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  25914. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  25915. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  25916. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  25917. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  25918. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  25919. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  25920. #define USART_CR1_DEAT_Pos (21U)
  25921. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  25922. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  25923. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  25924. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  25925. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  25926. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  25927. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  25928. #define USART_CR1_RTOIE_Pos (26U)
  25929. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  25930. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  25931. #define USART_CR1_EOBIE_Pos (27U)
  25932. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  25933. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  25934. #define USART_CR1_M1_Pos (28U)
  25935. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  25936. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  25937. #define USART_CR1_FIFOEN_Pos (29U)
  25938. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  25939. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  25940. #define USART_CR1_TXFEIE_Pos (30U)
  25941. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  25942. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  25943. #define USART_CR1_RXFFIE_Pos (31U)
  25944. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  25945. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  25946. /****************** Bit definition for USART_CR2 register *******************/
  25947. #define USART_CR2_SLVEN_Pos (0U)
  25948. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  25949. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  25950. #define USART_CR2_DIS_NSS_Pos (3U)
  25951. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  25952. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< Slave Select (NSS) pin management */
  25953. #define USART_CR2_ADDM7_Pos (4U)
  25954. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  25955. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  25956. #define USART_CR2_LBDL_Pos (5U)
  25957. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  25958. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  25959. #define USART_CR2_LBDIE_Pos (6U)
  25960. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  25961. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  25962. #define USART_CR2_LBCL_Pos (8U)
  25963. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  25964. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  25965. #define USART_CR2_CPHA_Pos (9U)
  25966. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  25967. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  25968. #define USART_CR2_CPOL_Pos (10U)
  25969. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  25970. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  25971. #define USART_CR2_CLKEN_Pos (11U)
  25972. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  25973. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  25974. #define USART_CR2_STOP_Pos (12U)
  25975. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  25976. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  25977. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  25978. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  25979. #define USART_CR2_LINEN_Pos (14U)
  25980. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  25981. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  25982. #define USART_CR2_SWAP_Pos (15U)
  25983. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  25984. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  25985. #define USART_CR2_RXINV_Pos (16U)
  25986. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  25987. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  25988. #define USART_CR2_TXINV_Pos (17U)
  25989. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  25990. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  25991. #define USART_CR2_DATAINV_Pos (18U)
  25992. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  25993. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  25994. #define USART_CR2_MSBFIRST_Pos (19U)
  25995. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  25996. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  25997. #define USART_CR2_ABREN_Pos (20U)
  25998. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  25999. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  26000. #define USART_CR2_ABRMODE_Pos (21U)
  26001. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  26002. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  26003. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  26004. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  26005. #define USART_CR2_RTOEN_Pos (23U)
  26006. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  26007. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  26008. #define USART_CR2_ADD_Pos (24U)
  26009. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  26010. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  26011. /****************** Bit definition for USART_CR3 register *******************/
  26012. #define USART_CR3_EIE_Pos (0U)
  26013. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  26014. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  26015. #define USART_CR3_IREN_Pos (1U)
  26016. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  26017. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  26018. #define USART_CR3_IRLP_Pos (2U)
  26019. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  26020. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  26021. #define USART_CR3_HDSEL_Pos (3U)
  26022. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  26023. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  26024. #define USART_CR3_NACK_Pos (4U)
  26025. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  26026. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  26027. #define USART_CR3_SCEN_Pos (5U)
  26028. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  26029. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  26030. #define USART_CR3_DMAR_Pos (6U)
  26031. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  26032. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  26033. #define USART_CR3_DMAT_Pos (7U)
  26034. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  26035. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  26036. #define USART_CR3_RTSE_Pos (8U)
  26037. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  26038. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  26039. #define USART_CR3_CTSE_Pos (9U)
  26040. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  26041. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  26042. #define USART_CR3_CTSIE_Pos (10U)
  26043. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  26044. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  26045. #define USART_CR3_ONEBIT_Pos (11U)
  26046. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  26047. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  26048. #define USART_CR3_OVRDIS_Pos (12U)
  26049. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  26050. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  26051. #define USART_CR3_DDRE_Pos (13U)
  26052. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  26053. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  26054. #define USART_CR3_DEM_Pos (14U)
  26055. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  26056. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  26057. #define USART_CR3_DEP_Pos (15U)
  26058. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  26059. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  26060. #define USART_CR3_SCARCNT_Pos (17U)
  26061. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  26062. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  26063. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  26064. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  26065. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  26066. #define USART_CR3_TXFTIE_Pos (23U)
  26067. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  26068. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  26069. #define USART_CR3_TCBGTIE_Pos (24U)
  26070. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  26071. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  26072. #define USART_CR3_RXFTCFG_Pos (25U)
  26073. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  26074. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */
  26075. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  26076. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  26077. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  26078. #define USART_CR3_RXFTIE_Pos (28U)
  26079. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  26080. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  26081. #define USART_CR3_TXFTCFG_Pos (29U)
  26082. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  26083. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */
  26084. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  26085. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  26086. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  26087. /****************** Bit definition for USART_BRR register *******************/
  26088. #define USART_BRR_LPUART_Pos (0U)
  26089. #define USART_BRR_LPUART_Msk (0xFFFFFUL << USART_BRR_LPUART_Pos) /*!< 0x000FFFFF */
  26090. #define USART_BRR_LPUART USART_BRR_LPUART_Msk /*!< LPUART Baud rate register [19:0] */
  26091. #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */
  26092. /****************** Bit definition for USART_GTPR register ******************/
  26093. #define USART_GTPR_PSC_Pos (0U)
  26094. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  26095. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  26096. #define USART_GTPR_GT_Pos (8U)
  26097. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  26098. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  26099. /******************* Bit definition for USART_RTOR register *****************/
  26100. #define USART_RTOR_RTO_Pos (0U)
  26101. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  26102. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  26103. #define USART_RTOR_BLEN_Pos (24U)
  26104. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  26105. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  26106. /******************* Bit definition for USART_RQR register ******************/
  26107. #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */
  26108. #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */
  26109. #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */
  26110. #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */
  26111. #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */
  26112. /******************* Bit definition for USART_ISR register ******************/
  26113. #define USART_ISR_PE_Pos (0U)
  26114. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  26115. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  26116. #define USART_ISR_FE_Pos (1U)
  26117. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  26118. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  26119. #define USART_ISR_NE_Pos (2U)
  26120. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  26121. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  26122. #define USART_ISR_ORE_Pos (3U)
  26123. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  26124. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  26125. #define USART_ISR_IDLE_Pos (4U)
  26126. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  26127. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  26128. #define USART_ISR_RXNE_Pos (5U)
  26129. #define USART_ISR_RXNE_Msk (0x1UL << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  26130. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  26131. #define USART_ISR_RXNE_RXFNE_Pos USART_ISR_RXNE_Pos
  26132. #define USART_ISR_RXNE_RXFNE_Msk USART_ISR_RXNE_Msk /*!< 0x00000020 */
  26133. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_Msk /*!< Read Data Register or RX FIFO Not Empty */
  26134. #define USART_ISR_TC_Pos (6U)
  26135. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  26136. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  26137. #define USART_ISR_TXE_Pos (7U)
  26138. #define USART_ISR_TXE_Msk (0x1UL << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  26139. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  26140. #define USART_ISR_TXE_TXFNF_Pos USART_ISR_TXE_Pos
  26141. #define USART_ISR_TXE_TXFNF_Msk USART_ISR_TXE_Msk /*!< 0x00000080 */
  26142. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_Msk /*!< Transmit Data Register Empty or TX FIFO Not Full Flag */
  26143. #define USART_ISR_LBDF_Pos (8U)
  26144. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  26145. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  26146. #define USART_ISR_CTSIF_Pos (9U)
  26147. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  26148. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  26149. #define USART_ISR_CTS_Pos (10U)
  26150. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  26151. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  26152. #define USART_ISR_RTOF_Pos (11U)
  26153. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  26154. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  26155. #define USART_ISR_EOBF_Pos (12U)
  26156. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  26157. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  26158. #define USART_ISR_UDR_Pos (13U)
  26159. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  26160. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI slave underrun error flag */
  26161. #define USART_ISR_ABRE_Pos (14U)
  26162. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  26163. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  26164. #define USART_ISR_ABRF_Pos (15U)
  26165. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  26166. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  26167. #define USART_ISR_BUSY_Pos (16U)
  26168. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  26169. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  26170. #define USART_ISR_CMF_Pos (17U)
  26171. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  26172. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  26173. #define USART_ISR_SBKF_Pos (18U)
  26174. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  26175. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  26176. #define USART_ISR_RWU_Pos (19U)
  26177. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  26178. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  26179. #define USART_ISR_TEACK_Pos (21U)
  26180. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  26181. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  26182. #define USART_ISR_REACK_Pos (22U)
  26183. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  26184. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  26185. #define USART_ISR_TXFE_Pos (23U)
  26186. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  26187. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty */
  26188. #define USART_ISR_RXFF_Pos (24U)
  26189. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  26190. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full */
  26191. #define USART_ISR_TCBGT_Pos (25U)
  26192. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  26193. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time completion */
  26194. #define USART_ISR_RXFT_Pos (26U)
  26195. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  26196. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO threshold flag */
  26197. #define USART_ISR_TXFT_Pos (27U)
  26198. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  26199. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO threshold flag */
  26200. /******************* Bit definition for USART_ICR register ******************/
  26201. #define USART_ICR_PECF_Pos (0U)
  26202. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  26203. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  26204. #define USART_ICR_FECF_Pos (1U)
  26205. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  26206. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  26207. #define USART_ICR_NECF_Pos (2U)
  26208. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  26209. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise detected Clear Flag */
  26210. #define USART_ICR_ORECF_Pos (3U)
  26211. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  26212. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  26213. #define USART_ICR_IDLECF_Pos (4U)
  26214. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  26215. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  26216. #define USART_ICR_TXFECF_Pos (5U)
  26217. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  26218. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO empty Clear flag */
  26219. #define USART_ICR_TCCF_Pos (6U)
  26220. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  26221. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  26222. #define USART_ICR_TCBGTCF_Pos (7U)
  26223. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  26224. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  26225. #define USART_ICR_LBDCF_Pos (8U)
  26226. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  26227. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  26228. #define USART_ICR_CTSCF_Pos (9U)
  26229. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  26230. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  26231. #define USART_ICR_RTOCF_Pos (11U)
  26232. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  26233. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  26234. #define USART_ICR_EOBCF_Pos (12U)
  26235. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  26236. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  26237. #define USART_ICR_UDRCF_Pos (13U)
  26238. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  26239. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  26240. #define USART_ICR_CMCF_Pos (17U)
  26241. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  26242. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  26243. /******************* Bit definition for USART_RDR register ******************/
  26244. #define USART_RDR_RDR ((uint16_t)0x01FF) /*!< RDR[8:0] bits (Receive Data value) */
  26245. /******************* Bit definition for USART_TDR register ******************/
  26246. #define USART_TDR_TDR ((uint16_t)0x01FF) /*!< TDR[8:0] bits (Transmit Data value) */
  26247. /******************* Bit definition for USART_PRESC register ****************/
  26248. #define USART_PRESC_PRESCALER_Pos (0U)
  26249. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  26250. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  26251. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  26252. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  26253. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  26254. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  26255. /******************* Bit definition for USART_AUTOCR register ******************/
  26256. #define USART_AUTOCR_TDN_Pos (0U)
  26257. #define USART_AUTOCR_TDN_Msk (0xFFFFUL << USART_AUTOCR_TDN_Pos) /*!< 0x0000FFFF */
  26258. #define USART_AUTOCR_TDN USART_AUTOCR_TDN_Msk /*!< TDN[15:0] bits (Transmission Data Number) */
  26259. #define USART_AUTOCR_TRIGPOL_Pos (16U)
  26260. #define USART_AUTOCR_TRIGPOL_Msk (0x1UL << USART_AUTOCR_TRIGPOL_Pos) /*!< 0x00010000 */
  26261. #define USART_AUTOCR_TRIGPOL USART_AUTOCR_TRIGPOL_Msk /*!< Trigger Polarity Bit (Rising/Falling edge) */
  26262. #define USART_AUTOCR_TRIGEN_Pos (17U)
  26263. #define USART_AUTOCR_TRIGEN_Msk (0x1UL << USART_AUTOCR_TRIGEN_Pos) /*!< 0x00020000 */
  26264. #define USART_AUTOCR_TRIGEN USART_AUTOCR_TRIGEN_Msk /*!< Trigger Enable Bit */
  26265. #define USART_AUTOCR_IDLEDIS_Pos (18U)
  26266. #define USART_AUTOCR_IDLEDIS_Msk (0x1UL << USART_AUTOCR_IDLEDIS_Pos) /*!< 0x00040000 */
  26267. #define USART_AUTOCR_IDLEDIS USART_AUTOCR_IDLEDIS_Msk /*!< Idle Frame Transmission Disable Bit*/
  26268. #define USART_AUTOCR_TRIGSEL_Pos (19U)
  26269. #define USART_AUTOCR_TRIGSEL_Msk (0xFUL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00780000 */
  26270. #define USART_AUTOCR_TRIGSEL USART_AUTOCR_TRIGSEL_Msk /*!< Trigger Selection Bits */
  26271. #define USART_AUTOCR_TRIGSEL_0 (0x0001UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000001 */
  26272. #define USART_AUTOCR_TRIGSEL_1 (0x0002UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000002 */
  26273. #define USART_AUTOCR_TRIGSEL_2 (0x0004UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000004 */
  26274. #define USART_AUTOCR_TRIGSEL_3 (0x0008UL << USART_AUTOCR_TRIGSEL_Pos) /*!< 0x00000008 */
  26275. /******************* Bit definition for USART_HWCFGR2 register **************/
  26276. #define USART_HWCFGR2_CFG1_Pos (0U)
  26277. #define USART_HWCFGR2_CFG1_Msk (0xFUL << USART_HWCFGR2_CFG1_Pos) /*!< 0x0000000F */
  26278. #define USART_HWCFGR2_CFG1 USART_HWCFGR2_CFG1_Msk /*!< CFG1[3:0] bits (USART hardware configuration 1) */
  26279. #define USART_HWCFGR2_CFG2_Pos (4U)
  26280. #define USART_HWCFGR2_CFG2_Msk (0xFUL << USART_HWCFGR2_CFG2_Pos) /*!< 0x000000F0 */
  26281. #define USART_HWCFGR2_CFG2 USART_HWCFGR2_CFG2_Msk /*!< CFG2[7:4] bits (USART hardware configuration 2) */
  26282. /******************* Bit definition for USART_HWCFGR1 register **************/
  26283. #define USART_HWCFGR1_CFG1_Pos (0U)
  26284. #define USART_HWCFGR1_CFG1_Msk (0xFUL << USART_HWCFGR1_CFG1_Pos) /*!< 0x0000000F */
  26285. #define USART_HWCFGR1_CFG1 USART_HWCFGR1_CFG1_Msk /*!< CFG1[3:0] bits (USART hardware configuration 1) */
  26286. #define USART_HWCFGR1_CFG2_Pos (4U)
  26287. #define USART_HWCFGR1_CFG2_Msk (0xFUL << USART_HWCFGR1_CFG2_Pos) /*!< 0x000000F0 */
  26288. #define USART_HWCFGR1_CFG2 USART_HWCFGR1_CFG2_Msk /*!< CFG2[7:4] bits (USART hardware configuration 2) */
  26289. #define USART_HWCFGR1_CFG3_Pos (8U)
  26290. #define USART_HWCFGR1_CFG3_Msk (0xFUL << USART_HWCFGR1_CFG3_Pos) /*!< 0x00000F00 */
  26291. #define USART_HWCFGR1_CFG3 USART_HWCFGR1_CFG3_Msk /*!< CFG3[11:8] bits (USART hardware configuration 3) */
  26292. #define USART_HWCFGR1_CFG4_Pos (12U)
  26293. #define USART_HWCFGR1_CFG4_Msk (0xFUL << USART_HWCFGR1_CFG4_Pos) /*!< 0x0000F000 */
  26294. #define USART_HWCFGR1_CFG4 USART_HWCFGR1_CFG4_Msk /*!< CFG4[15:12] bits (USART hardware configuration 4) */
  26295. #define USART_HWCFGR1_CFG5_Pos (16U)
  26296. #define USART_HWCFGR1_CFG5_Msk (0xFUL << USART_HWCFGR1_CFG5_Pos) /*!< 0x000F0000 */
  26297. #define USART_HWCFGR1_CFG5 USART_HWCFGR1_CFG5_Msk /*!< CFG5[19:16] bits (USART hardware configuration 5) */
  26298. #define USART_HWCFGR1_CFG6_Pos (20U)
  26299. #define USART_HWCFGR1_CFG6_Msk (0xFUL << USART_HWCFGR1_CFG6_Pos) /*!< 0x00F00000 */
  26300. #define USART_HWCFGR1_CFG6 USART_HWCFGR1_CFG6_Msk /*!< CFG6[23:20] bits (USART hardware configuration 6) */
  26301. #define USART_HWCFGR1_CFG7_Pos (24U)
  26302. #define USART_HWCFGR1_CFG7_Msk (0xFUL << USART_HWCFGR1_CFG7_Pos) /*!< 0x0F000000 */
  26303. #define USART_HWCFGR1_CFG7 USART_HWCFGR1_CFG7_Msk /*!< CFG7[27:24] bits (USART hardware configuration 7) */
  26304. #define USART_HWCFGR1_CFG8_Pos (28U)
  26305. #define USART_HWCFGR1_CFG8_Msk (0xFUL << USART_HWCFGR1_CFG8_Pos) /*!< 0xF0000000 */
  26306. #define USART_HWCFGR1_CFG8 USART_HWCFGR1_CFG8_Msk /*!< CFG8[31:28] bits (USART hardware configuration 8) */
  26307. /******************* Bit definition for USART_VERR register *****************/
  26308. #define USART_VERR_MINREV_Pos (0U)
  26309. #define USART_VERR_MINREV_Msk (0xFUL << USART_VERR_MINREV_Pos) /*!< 0x0000000F */
  26310. #define USART_VERR_MINREV USART_VERR_MINREV_Msk /*!< MAJREV[3:0] bits (Minor revision) */
  26311. #define USART_VERR_MAJREV_Pos (4U)
  26312. #define USART_VERR_MAJREV_Msk (0xFUL << USART_VERR_MAJREV_Pos) /*!< 0x000000F0 */
  26313. #define USART_VERR_MAJREV USART_VERR_MAJREV_Msk /*!< MINREV[3:0] bits (Major revision) */
  26314. /******************* Bit definition for USART_IPIDR register ****************/
  26315. #define USART_IPIDR_ID_Pos (0U)
  26316. #define USART_IPIDR_ID_Msk (0xFFFFFFFFUL << USART_IPIDR_ID_Pos) /*!< 0xFFFFFFFF */
  26317. #define USART_IPIDR_ID USART_IPIDR_ID_Msk /*!< ID[31:0] bits (Peripheral identifier) */
  26318. /******************* Bit definition for USART_SIDR register ****************/
  26319. #define USART_SIDR_ID_Pos (0U)
  26320. #define USART_SIDR_ID_Msk (0xFFFFFFFFUL << USART_SIDR_ID_Pos) /*!< 0xFFFFFFFF */
  26321. #define USART_SIDR_ID USART_SIDR_ID_Msk /*!< SID[31:0] bits (Size identification) */
  26322. /******************************************************************************/
  26323. /* */
  26324. /* Inter-integrated Circuit Interface (I2C) */
  26325. /* */
  26326. /******************************************************************************/
  26327. /******************* Bit definition for I2C_CR1 register *******************/
  26328. #define I2C_CR1_PE_Pos (0U)
  26329. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  26330. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  26331. #define I2C_CR1_TXIE_Pos (1U)
  26332. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  26333. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  26334. #define I2C_CR1_RXIE_Pos (2U)
  26335. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  26336. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  26337. #define I2C_CR1_ADDRIE_Pos (3U)
  26338. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  26339. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  26340. #define I2C_CR1_NACKIE_Pos (4U)
  26341. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  26342. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  26343. #define I2C_CR1_STOPIE_Pos (5U)
  26344. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  26345. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  26346. #define I2C_CR1_TCIE_Pos (6U)
  26347. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  26348. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  26349. #define I2C_CR1_ERRIE_Pos (7U)
  26350. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  26351. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  26352. #define I2C_CR1_DNF_Pos (8U)
  26353. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  26354. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  26355. #define I2C_CR1_ANFOFF_Pos (12U)
  26356. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  26357. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  26358. #define I2C_CR1_SWRST_Pos (13U)
  26359. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  26360. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  26361. #define I2C_CR1_TXDMAEN_Pos (14U)
  26362. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  26363. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  26364. #define I2C_CR1_RXDMAEN_Pos (15U)
  26365. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  26366. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  26367. #define I2C_CR1_SBC_Pos (16U)
  26368. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  26369. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  26370. #define I2C_CR1_NOSTRETCH_Pos (17U)
  26371. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  26372. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  26373. #define I2C_CR1_WUPEN_Pos (18U)
  26374. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  26375. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  26376. #define I2C_CR1_GCEN_Pos (19U)
  26377. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  26378. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  26379. #define I2C_CR1_SMBHEN_Pos (20U)
  26380. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  26381. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  26382. #define I2C_CR1_SMBDEN_Pos (21U)
  26383. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  26384. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  26385. #define I2C_CR1_ALERTEN_Pos (22U)
  26386. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  26387. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  26388. #define I2C_CR1_PECEN_Pos (23U)
  26389. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  26390. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  26391. #define I2C_CR1_FMP_Pos (24U)
  26392. #define I2C_CR1_FMP_Msk (0x1UL << I2C_CR1_FMP_Pos) /*!< 0x01000000 */
  26393. #define I2C_CR1_FMP I2C_CR1_FMP_Msk /*!< FMP enable */
  26394. #define I2C_CR1_ADDRACLR_Pos (30U)
  26395. #define I2C_CR1_ADDRACLR_Msk (0x1UL << I2C_CR1_ADDRACLR_Pos) /*!< 0x40000000 */
  26396. #define I2C_CR1_ADDRACLR I2C_CR1_ADDRACLR_Msk /*!< ADDRACLR enable */
  26397. #define I2C_CR1_STOPFACLR_Pos (31U)
  26398. #define I2C_CR1_STOPFACLR_Msk (0x1UL << I2C_CR1_STOPFACLR_Pos) /*!< 0x80000000 */
  26399. #define I2C_CR1_STOPFACLR I2C_CR1_STOPFACLR_Msk /*!< STOPFACLR enable */
  26400. /****************** Bit definition for I2C_CR2 register ********************/
  26401. #define I2C_CR2_SADD_Pos (0U)
  26402. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  26403. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  26404. #define I2C_CR2_RD_WRN_Pos (10U)
  26405. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  26406. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  26407. #define I2C_CR2_ADD10_Pos (11U)
  26408. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  26409. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  26410. #define I2C_CR2_HEAD10R_Pos (12U)
  26411. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  26412. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  26413. #define I2C_CR2_START_Pos (13U)
  26414. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  26415. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  26416. #define I2C_CR2_STOP_Pos (14U)
  26417. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  26418. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  26419. #define I2C_CR2_NACK_Pos (15U)
  26420. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  26421. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  26422. #define I2C_CR2_NBYTES_Pos (16U)
  26423. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  26424. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  26425. #define I2C_CR2_RELOAD_Pos (24U)
  26426. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  26427. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  26428. #define I2C_CR2_AUTOEND_Pos (25U)
  26429. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  26430. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  26431. #define I2C_CR2_PECBYTE_Pos (26U)
  26432. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  26433. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  26434. /******************* Bit definition for I2C_OAR1 register ******************/
  26435. #define I2C_OAR1_OA1_Pos (0U)
  26436. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  26437. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  26438. #define I2C_OAR1_OA1MODE_Pos (10U)
  26439. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  26440. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  26441. #define I2C_OAR1_OA1EN_Pos (15U)
  26442. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  26443. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  26444. /******************* Bit definition for I2C_OAR2 register ******************/
  26445. #define I2C_OAR2_OA2_Pos (1U)
  26446. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  26447. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  26448. #define I2C_OAR2_OA2MSK_Pos (8U)
  26449. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  26450. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  26451. #define I2C_OAR2_OA2NOMASK (0x00000000UL) /*!< No mask */
  26452. #define I2C_OAR2_OA2MASK01_Pos (8U)
  26453. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  26454. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  26455. #define I2C_OAR2_OA2MASK02_Pos (9U)
  26456. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  26457. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  26458. #define I2C_OAR2_OA2MASK03_Pos (8U)
  26459. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  26460. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  26461. #define I2C_OAR2_OA2MASK04_Pos (10U)
  26462. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  26463. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  26464. #define I2C_OAR2_OA2MASK05_Pos (8U)
  26465. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  26466. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  26467. #define I2C_OAR2_OA2MASK06_Pos (9U)
  26468. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  26469. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  26470. #define I2C_OAR2_OA2MASK07_Pos (8U)
  26471. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  26472. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  26473. #define I2C_OAR2_OA2EN_Pos (15U)
  26474. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  26475. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  26476. /******************* Bit definition for I2C_TIMINGR register *******************/
  26477. #define I2C_TIMINGR_SCLL_Pos (0U)
  26478. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  26479. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  26480. #define I2C_TIMINGR_SCLH_Pos (8U)
  26481. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  26482. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  26483. #define I2C_TIMINGR_SDADEL_Pos (16U)
  26484. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  26485. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  26486. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  26487. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  26488. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  26489. #define I2C_TIMINGR_PRESC_Pos (28U)
  26490. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  26491. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  26492. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  26493. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  26494. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  26495. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  26496. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  26497. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  26498. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  26499. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  26500. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  26501. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  26502. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  26503. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  26504. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  26505. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  26506. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  26507. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  26508. /****************** Bit definition for I2C_ISR register *********************/
  26509. #define I2C_ISR_TXE_Pos (0U)
  26510. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  26511. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  26512. #define I2C_ISR_TXIS_Pos (1U)
  26513. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  26514. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  26515. #define I2C_ISR_RXNE_Pos (2U)
  26516. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  26517. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  26518. #define I2C_ISR_ADDR_Pos (3U)
  26519. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  26520. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  26521. #define I2C_ISR_NACKF_Pos (4U)
  26522. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  26523. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  26524. #define I2C_ISR_STOPF_Pos (5U)
  26525. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  26526. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  26527. #define I2C_ISR_TC_Pos (6U)
  26528. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  26529. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  26530. #define I2C_ISR_TCR_Pos (7U)
  26531. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  26532. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  26533. #define I2C_ISR_BERR_Pos (8U)
  26534. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  26535. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  26536. #define I2C_ISR_ARLO_Pos (9U)
  26537. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  26538. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  26539. #define I2C_ISR_OVR_Pos (10U)
  26540. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  26541. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  26542. #define I2C_ISR_PECERR_Pos (11U)
  26543. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  26544. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  26545. #define I2C_ISR_TIMEOUT_Pos (12U)
  26546. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  26547. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  26548. #define I2C_ISR_ALERT_Pos (13U)
  26549. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  26550. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  26551. #define I2C_ISR_BUSY_Pos (15U)
  26552. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  26553. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  26554. #define I2C_ISR_DIR_Pos (16U)
  26555. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  26556. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  26557. #define I2C_ISR_ADDCODE_Pos (17U)
  26558. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  26559. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  26560. /****************** Bit definition for I2C_ICR register *********************/
  26561. #define I2C_ICR_ADDRCF_Pos (3U)
  26562. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  26563. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  26564. #define I2C_ICR_NACKCF_Pos (4U)
  26565. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  26566. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  26567. #define I2C_ICR_STOPCF_Pos (5U)
  26568. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  26569. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  26570. #define I2C_ICR_BERRCF_Pos (8U)
  26571. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  26572. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  26573. #define I2C_ICR_ARLOCF_Pos (9U)
  26574. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  26575. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  26576. #define I2C_ICR_OVRCF_Pos (10U)
  26577. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  26578. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  26579. #define I2C_ICR_PECCF_Pos (11U)
  26580. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  26581. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  26582. #define I2C_ICR_TIMOUTCF_Pos (12U)
  26583. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  26584. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  26585. #define I2C_ICR_ALERTCF_Pos (13U)
  26586. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  26587. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  26588. /****************** Bit definition for I2C_PECR register *********************/
  26589. #define I2C_PECR_PEC_Pos (0U)
  26590. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  26591. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  26592. /****************** Bit definition for I2C_RXDR register *********************/
  26593. #define I2C_RXDR_RXDATA_Pos (0U)
  26594. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  26595. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  26596. /****************** Bit definition for I2C_TXDR register *********************/
  26597. #define I2C_TXDR_TXDATA_Pos (0U)
  26598. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  26599. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  26600. /****************** Bit definition for I2C_AUTOCR register ********************/
  26601. #define I2C_AUTOCR_TCDMAEN_Pos (6U)
  26602. #define I2C_AUTOCR_TCDMAEN_Msk (0x1UL << I2C_AUTOCR_TCDMAEN_Pos) /*!< 0x00000040 */
  26603. #define I2C_AUTOCR_TCDMAEN I2C_AUTOCR_TCDMAEN_Msk /*!< DMA request enable on Transfer Complete event */
  26604. #define I2C_AUTOCR_TCRDMAEN_Pos (7U)
  26605. #define I2C_AUTOCR_TCRDMAEN_Msk (0x1UL << I2C_AUTOCR_TCRDMAEN_Pos) /*!< 0x00000080 */
  26606. #define I2C_AUTOCR_TCRDMAEN I2C_AUTOCR_TCRDMAEN_Msk /*!< DMA request enable on Transfer Complete Reload event */
  26607. #define I2C_AUTOCR_TRIGSEL_Pos (16U)
  26608. #define I2C_AUTOCR_TRIGSEL_Msk (0xFUL << I2C_AUTOCR_TRIGSEL_Pos) /*!< 0x000F0000 */
  26609. #define I2C_AUTOCR_TRIGSEL I2C_AUTOCR_TRIGSEL_Msk /*!< Trigger selection */
  26610. #define I2C_AUTOCR_TRIGPOL_Pos (20U)
  26611. #define I2C_AUTOCR_TRIGPOL_Msk (0x1UL << I2C_AUTOCR_TRIGPOL_Pos) /*!< 0x000100000 */
  26612. #define I2C_AUTOCR_TRIGPOL I2C_AUTOCR_TRIGPOL_Msk /*!< Trigger polarity */
  26613. #define I2C_AUTOCR_TRIGEN_Pos (21U)
  26614. #define I2C_AUTOCR_TRIGEN_Msk (0x1UL << I2C_AUTOCR_TRIGEN_Pos) /*!< 0x000200000 */
  26615. #define I2C_AUTOCR_TRIGEN I2C_AUTOCR_TRIGEN_Msk /*!< Trigger enable */
  26616. /******************************************************************************/
  26617. /* */
  26618. /* Independent WATCHDOG */
  26619. /* */
  26620. /******************************************************************************/
  26621. /******************* Bit definition for IWDG_KR register ********************/
  26622. #define IWDG_KR_KEY_Pos (0U)
  26623. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  26624. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  26625. /******************* Bit definition for IWDG_PR register ********************/
  26626. #define IWDG_PR_PR_Pos (0U)
  26627. #define IWDG_PR_PR_Msk (0xFUL << IWDG_PR_PR_Pos) /*!< 0x0000000F */
  26628. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[3:0] (Prescaler divider) */
  26629. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  26630. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  26631. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  26632. #define IWDG_PR_PR_3 (0x8UL << IWDG_PR_PR_Pos) /*!< 0x00000008 */
  26633. /******************* Bit definition for IWDG_RLR register *******************/
  26634. #define IWDG_RLR_RL_Pos (0U)
  26635. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  26636. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  26637. /******************* Bit definition for IWDG_SR register ********************/
  26638. #define IWDG_SR_PVU_Pos (0U)
  26639. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  26640. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  26641. #define IWDG_SR_RVU_Pos (1U)
  26642. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  26643. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  26644. #define IWDG_SR_WVU_Pos (2U)
  26645. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  26646. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  26647. #define IWDG_SR_EWU_Pos (3U)
  26648. #define IWDG_SR_EWU_Msk (0x1UL << IWDG_SR_EWU_Pos) /*!< 0x00000008 */
  26649. #define IWDG_SR_EWU IWDG_SR_EWU_Msk /*!< Watchdog interrupt comparator value update */
  26650. #define IWDG_SR_EWIF_Pos (14U)
  26651. #define IWDG_SR_EWIF_Msk (0x1UL << IWDG_SR_EWIF_Pos) /*!< 0x00004000 */
  26652. #define IWDG_SR_EWIF IWDG_SR_EWIF_Msk /*!< Watchdog early interrupt flag */
  26653. /****************** Bit definition for IWDG_WINR register *******************/
  26654. #define IWDG_WINR_WIN_Pos (0U)
  26655. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  26656. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  26657. /****************** Bit definition for IWDG_EWCR register *******************/
  26658. #define IWDG_EWCR_EWIT_Pos (0U)
  26659. #define IWDG_EWCR_EWIT_Msk (0xFFFUL << IWDG_EWCR_EWIT_Pos) /*!< 0x00000FFF */
  26660. #define IWDG_EWCR_EWIT IWDG_EWCR_EWIT_Msk /*!< Watchdog early wakeup comparator value */
  26661. #define IWDG_EWCR_EWIC_Pos (14U)
  26662. #define IWDG_EWCR_EWIC_Msk (0x1UL << IWDG_EWCR_EWIC_Pos) /*!< 0x00000FFF */
  26663. #define IWDG_EWCR_EWIC IWDG_EWCR_EWIC_Msk /*!< Watchdog early wakeup comparator value */
  26664. #define IWDG_EWCR_EWIE_Pos (15U)
  26665. #define IWDG_EWCR_EWIE_Msk (0x1UL << IWDG_EWCR_EWIE_Pos) /*!< 0x00000FFF */
  26666. #define IWDG_EWCR_EWIE IWDG_EWCR_EWIE_Msk /*!< Watchdog early wakeup comparator value */
  26667. /******************************************************************************/
  26668. /* */
  26669. /* Serial Peripheral Interface (SPI) */
  26670. /* */
  26671. /******************************************************************************/
  26672. /******************* Bit definition for SPI_CR1 register ********************/
  26673. #define SPI_CR1_SPE_Pos (0U)
  26674. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000001 */
  26675. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<Serial Peripheral Enable */
  26676. #define SPI_CR1_MASRX_Pos (8U)
  26677. #define SPI_CR1_MASRX_Msk (0x1UL << SPI_CR1_MASRX_Pos) /*!< 0x00000100 */
  26678. #define SPI_CR1_MASRX SPI_CR1_MASRX_Msk /*!<Master automatic SUSP in Receive mode */
  26679. #define SPI_CR1_CSTART_Pos (9U)
  26680. #define SPI_CR1_CSTART_Msk (0x1UL << SPI_CR1_CSTART_Pos) /*!< 0x00000200 */
  26681. #define SPI_CR1_CSTART SPI_CR1_CSTART_Msk /*!<Master transfer start */
  26682. #define SPI_CR1_CSUSP_Pos (10U)
  26683. #define SPI_CR1_CSUSP_Msk (0x1UL << SPI_CR1_CSUSP_Pos) /*!< 0x00000400 */
  26684. #define SPI_CR1_CSUSP SPI_CR1_CSUSP_Msk /*!<Master SUSPend request */
  26685. #define SPI_CR1_HDDIR_Pos (11U)
  26686. #define SPI_CR1_HDDIR_Msk (0x1UL << SPI_CR1_HDDIR_Pos) /*!< 0x00000800 */
  26687. #define SPI_CR1_HDDIR SPI_CR1_HDDIR_Msk /*!<Rx/Tx direction at Half-duplex mode */
  26688. #define SPI_CR1_SSI_Pos (12U)
  26689. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00001000 */
  26690. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal SS signal input level */
  26691. #define SPI_CR1_CRC33_17_Pos (13U)
  26692. #define SPI_CR1_CRC33_17_Msk (0x1UL << SPI_CR1_CRC33_17_Pos) /*!< 0x00002000 */
  26693. #define SPI_CR1_CRC33_17 SPI_CR1_CRC33_17_Msk /*!<32-bit CRC polynomial configuration */
  26694. #define SPI_CR1_RCRCINI_Pos (14U)
  26695. #define SPI_CR1_RCRCINI_Msk (0x1UL << SPI_CR1_RCRCINI_Pos) /*!< 0x00004000 */
  26696. #define SPI_CR1_RCRCINI SPI_CR1_RCRCINI_Msk /*!<CRC init pattern control for receiver */
  26697. #define SPI_CR1_TCRCINI_Pos (15U)
  26698. #define SPI_CR1_TCRCINI_Msk (0x1UL << SPI_CR1_TCRCINI_Pos) /*!< 0x00008000 */
  26699. #define SPI_CR1_TCRCINI SPI_CR1_TCRCINI_Msk /*!<CRC init pattern control for transmitter */
  26700. #define SPI_CR1_IOLOCK_Pos (16U)
  26701. #define SPI_CR1_IOLOCK_Msk (0x1UL << SPI_CR1_IOLOCK_Pos) /*!< 0x00010000 */
  26702. #define SPI_CR1_IOLOCK SPI_CR1_IOLOCK_Msk /*!<Locking the AF configuration of associated IOs */
  26703. /******************* Bit definition for SPI_CR2 register ********************/
  26704. #define SPI_CR2_TSIZE_Pos (0U)
  26705. #define SPI_CR2_TSIZE_Msk (0xFFFFUL << SPI_CR2_TSIZE_Pos) /*!< 0x0000FFFF */
  26706. #define SPI_CR2_TSIZE SPI_CR2_TSIZE_Msk /*!<Number of data at current transfer */
  26707. /******************* Bit definition for SPI_CFG1 register ********************/
  26708. #define SPI_CFG1_DSIZE_Pos (0U)
  26709. #define SPI_CFG1_DSIZE_Msk (0x1FUL << SPI_CFG1_DSIZE_Pos) /*!< 0x0000001F */
  26710. #define SPI_CFG1_DSIZE SPI_CFG1_DSIZE_Msk /*!<DSIZE[4:0]: Bits number in single SPI data frame */
  26711. #define SPI_CFG1_DSIZE_0 (0x01UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000001 */
  26712. #define SPI_CFG1_DSIZE_1 (0x02UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000002 */
  26713. #define SPI_CFG1_DSIZE_2 (0x04UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000004 */
  26714. #define SPI_CFG1_DSIZE_3 (0x08UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000008 */
  26715. #define SPI_CFG1_DSIZE_4 (0x10UL << SPI_CFG1_DSIZE_Pos) /*!< 0x00000010 */
  26716. #define SPI_CFG1_FTHLV_Pos (5U)
  26717. #define SPI_CFG1_FTHLV_Msk (0xFUL << SPI_CFG1_FTHLV_Pos) /*!< 0x000001E0 */
  26718. #define SPI_CFG1_FTHLV SPI_CFG1_FTHLV_Msk /*!<FTHVL [3:0]: FIFO threshold level*/
  26719. #define SPI_CFG1_FTHLV_0 (0x1UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000020 */
  26720. #define SPI_CFG1_FTHLV_1 (0x2UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000040 */
  26721. #define SPI_CFG1_FTHLV_2 (0x4UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000080 */
  26722. #define SPI_CFG1_FTHLV_3 (0x8UL << SPI_CFG1_FTHLV_Pos) /*!< 0x00000100 */
  26723. #define SPI_CFG1_UDRCFG_Pos (9U)
  26724. #define SPI_CFG1_UDRCFG_Msk (0x1UL << SPI_CFG1_UDRCFG_Pos) /*!< 0x00000600 */
  26725. #define SPI_CFG1_UDRCFG SPI_CFG1_UDRCFG_Msk /*!<Behavior of Slave transmitter at underrun */
  26726. #define SPI_CFG1_RXDMAEN_Pos (14U)
  26727. #define SPI_CFG1_RXDMAEN_Msk (0x1UL << SPI_CFG1_RXDMAEN_Pos) /*!< 0x00004000 */
  26728. #define SPI_CFG1_RXDMAEN SPI_CFG1_RXDMAEN_Msk /*!<Rx DMA stream enable */
  26729. #define SPI_CFG1_TXDMAEN_Pos (15U)
  26730. #define SPI_CFG1_TXDMAEN_Msk (0x1UL << SPI_CFG1_TXDMAEN_Pos) /*!< 0x00008000 */
  26731. #define SPI_CFG1_TXDMAEN SPI_CFG1_TXDMAEN_Msk /*!<Tx DMA stream enable */
  26732. #define SPI_CFG1_CRCSIZE_Pos (16U)
  26733. #define SPI_CFG1_CRCSIZE_Msk (0x1FUL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x001F0000 */
  26734. #define SPI_CFG1_CRCSIZE SPI_CFG1_CRCSIZE_Msk /*!<CRCSIZE [4:0]: Length of CRC frame */
  26735. #define SPI_CFG1_CRCSIZE_0 (0x01UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00010000 */
  26736. #define SPI_CFG1_CRCSIZE_1 (0x02UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00020000 */
  26737. #define SPI_CFG1_CRCSIZE_2 (0x04UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00040000 */
  26738. #define SPI_CFG1_CRCSIZE_3 (0x08UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00080000 */
  26739. #define SPI_CFG1_CRCSIZE_4 (0x10UL << SPI_CFG1_CRCSIZE_Pos) /*!< 0x00100000 */
  26740. #define SPI_CFG1_CRCEN_Pos (22U)
  26741. #define SPI_CFG1_CRCEN_Msk (0x1UL << SPI_CFG1_CRCEN_Pos) /*!< 0x00400000 */
  26742. #define SPI_CFG1_CRCEN SPI_CFG1_CRCEN_Msk /*!<Hardware CRC computation enable */
  26743. #define SPI_CFG1_MBR_Pos (28U)
  26744. #define SPI_CFG1_MBR_Msk (0x7UL << SPI_CFG1_MBR_Pos) /*!< 0x70000000 */
  26745. #define SPI_CFG1_MBR SPI_CFG1_MBR_Msk /*!<Master baud rate */
  26746. #define SPI_CFG1_MBR_0 (0x1UL << SPI_CFG1_MBR_Pos) /*!< 0x10000000 */
  26747. #define SPI_CFG1_MBR_1 (0x2UL << SPI_CFG1_MBR_Pos) /*!< 0x20000000 */
  26748. #define SPI_CFG1_MBR_2 (0x4UL << SPI_CFG1_MBR_Pos) /*!< 0x40000000 */
  26749. #define SPI_CFG1_BPASS_Pos (31U)
  26750. #define SPI_CFG1_BPASS_Msk (0x1UL << SPI_CFG1_BPASS_Pos) /*!< 0x80000000 */
  26751. #define SPI_CFG1_BPASS SPI_CFG1_BPASS_Msk /*!<Bypass of the prescaler */
  26752. /******************* Bit definition for SPI_CFG2 register ********************/
  26753. #define SPI_CFG2_MSSI_Pos (0U)
  26754. #define SPI_CFG2_MSSI_Msk (0xFUL << SPI_CFG2_MSSI_Pos) /*!< 0x0000000F */
  26755. #define SPI_CFG2_MSSI SPI_CFG2_MSSI_Msk /*!<Master SS Idleness */
  26756. #define SPI_CFG2_MSSI_0 (0x1UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000001 */
  26757. #define SPI_CFG2_MSSI_1 (0x2UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000002 */
  26758. #define SPI_CFG2_MSSI_2 (0x4UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000004 */
  26759. #define SPI_CFG2_MSSI_3 (0x8UL << SPI_CFG2_MSSI_Pos) /*!< 0x00000008 */
  26760. #define SPI_CFG2_MIDI_Pos (4U)
  26761. #define SPI_CFG2_MIDI_Msk (0xFUL << SPI_CFG2_MIDI_Pos) /*!< 0x000000F0 */
  26762. #define SPI_CFG2_MIDI SPI_CFG2_MIDI_Msk /*!<Master Inter-Data Idleness */
  26763. #define SPI_CFG2_MIDI_0 (0x1UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000010 */
  26764. #define SPI_CFG2_MIDI_1 (0x2UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000020 */
  26765. #define SPI_CFG2_MIDI_2 (0x4UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000040 */
  26766. #define SPI_CFG2_MIDI_3 (0x8UL << SPI_CFG2_MIDI_Pos) /*!< 0x00000080 */
  26767. #define SPI_CFG2_RDIMM_Pos (13U)
  26768. #define SPI_CFG2_RDIMM_Msk (0x1UL << SPI_CFG2_RDIMM_Pos) /*!< 0x00002000 */
  26769. #define SPI_CFG2_RDIMM SPI_CFG2_RDIMM_Msk /*!<RDY signal input master management */
  26770. #define SPI_CFG2_RDIOP_Pos (14U)
  26771. #define SPI_CFG2_RDIOP_Msk (0x1UL << SPI_CFG2_RDIOP_Pos) /*!< 0x00004000 */
  26772. #define SPI_CFG2_RDIOP SPI_CFG2_RDIOP_Msk /*!<RDY signal input/output polarity */
  26773. #define SPI_CFG2_IOSWP_Pos (15U)
  26774. #define SPI_CFG2_IOSWP_Msk (0x1UL << SPI_CFG2_IOSWP_Pos) /*!< 0x00008000 */
  26775. #define SPI_CFG2_IOSWP SPI_CFG2_IOSWP_Msk /*!<Swap functionality of MISO and MOSI pins */
  26776. #define SPI_CFG2_COMM_Pos (17U)
  26777. #define SPI_CFG2_COMM_Msk (0x3UL << SPI_CFG2_COMM_Pos) /*!< 0x00060000 */
  26778. #define SPI_CFG2_COMM SPI_CFG2_COMM_Msk /*!<COMM [1:0]: SPI Communication Mode*/
  26779. #define SPI_CFG2_COMM_0 (0x1UL << SPI_CFG2_COMM_Pos) /*!< 0x00020000 */
  26780. #define SPI_CFG2_COMM_1 (0x2UL << SPI_CFG2_COMM_Pos) /*!< 0x00040000 */
  26781. #define SPI_CFG2_SP_Pos (19U)
  26782. #define SPI_CFG2_SP_Msk (0x7UL << SPI_CFG2_SP_Pos) /*!< 0x00380000 */
  26783. #define SPI_CFG2_SP SPI_CFG2_SP_Msk /*!<SP[2:0]: Serial Protocol */
  26784. #define SPI_CFG2_SP_0 (0x1UL << SPI_CFG2_SP_Pos) /*!< 0x00080000 */
  26785. #define SPI_CFG2_SP_1 (0x2UL << SPI_CFG2_SP_Pos) /*!< 0x00100000 */
  26786. #define SPI_CFG2_SP_2 (0x4UL << SPI_CFG2_SP_Pos) /*!< 0x00200000 */
  26787. #define SPI_CFG2_MASTER_Pos (22U)
  26788. #define SPI_CFG2_MASTER_Msk (0x1UL << SPI_CFG2_MASTER_Pos) /*!< 0x00400000 */
  26789. #define SPI_CFG2_MASTER SPI_CFG2_MASTER_Msk /*!<SPI Master */
  26790. #define SPI_CFG2_LSBFRST_Pos (23U)
  26791. #define SPI_CFG2_LSBFRST_Msk (0x1UL << SPI_CFG2_LSBFRST_Pos) /*!< 0x00800000 */
  26792. #define SPI_CFG2_LSBFRST SPI_CFG2_LSBFRST_Msk /*!<Data frame format */
  26793. #define SPI_CFG2_CPHA_Pos (24U)
  26794. #define SPI_CFG2_CPHA_Msk (0x1UL << SPI_CFG2_CPHA_Pos) /*!< 0x01000000 */
  26795. #define SPI_CFG2_CPHA SPI_CFG2_CPHA_Msk /*!<Clock Phase */
  26796. #define SPI_CFG2_CPOL_Pos (25U)
  26797. #define SPI_CFG2_CPOL_Msk (0x1UL << SPI_CFG2_CPOL_Pos) /*!< 0x02000000 */
  26798. #define SPI_CFG2_CPOL SPI_CFG2_CPOL_Msk /*!<Clock Polarity */
  26799. #define SPI_CFG2_SSM_Pos (26U)
  26800. #define SPI_CFG2_SSM_Msk (0x1UL << SPI_CFG2_SSM_Pos) /*!< 0x04000000 */
  26801. #define SPI_CFG2_SSM SPI_CFG2_SSM_Msk /*!<Software slave management */
  26802. #define SPI_CFG2_SSIOP_Pos (28U)
  26803. #define SPI_CFG2_SSIOP_Msk (0x1UL << SPI_CFG2_SSIOP_Pos) /*!< 0x10000000 */
  26804. #define SPI_CFG2_SSIOP SPI_CFG2_SSIOP_Msk /*!<SS input/output polarity */
  26805. #define SPI_CFG2_SSOE_Pos (29U)
  26806. #define SPI_CFG2_SSOE_Msk (0x1UL << SPI_CFG2_SSOE_Pos) /*!< 0x20000000 */
  26807. #define SPI_CFG2_SSOE SPI_CFG2_SSOE_Msk /*!<SS output enable */
  26808. #define SPI_CFG2_SSOM_Pos (30U)
  26809. #define SPI_CFG2_SSOM_Msk (0x1UL << SPI_CFG2_SSOM_Pos) /*!< 0x40000000 */
  26810. #define SPI_CFG2_SSOM SPI_CFG2_SSOM_Msk /*!<SS output management in master mode */
  26811. #define SPI_CFG2_AFCNTR_Pos (31U)
  26812. #define SPI_CFG2_AFCNTR_Msk (0x1UL << SPI_CFG2_AFCNTR_Pos) /*!< 0x80000000 */
  26813. #define SPI_CFG2_AFCNTR SPI_CFG2_AFCNTR_Msk /*!<Alternate function GPIOs control */
  26814. /******************* Bit definition for SPI_IER register ********************/
  26815. #define SPI_IER_RXPIE_Pos (0U)
  26816. #define SPI_IER_RXPIE_Msk (0x1UL << SPI_IER_RXPIE_Pos) /*!< 0x00000001 */
  26817. #define SPI_IER_RXPIE SPI_IER_RXPIE_Msk /*!<RXP Interrupt Enable */
  26818. #define SPI_IER_TXPIE_Pos (1U)
  26819. #define SPI_IER_TXPIE_Msk (0x1UL << SPI_IER_TXPIE_Pos) /*!< 0x00000002 */
  26820. #define SPI_IER_TXPIE SPI_IER_TXPIE_Msk /*!<TXP interrupt enable */
  26821. #define SPI_IER_DXPIE_Pos (2U)
  26822. #define SPI_IER_DXPIE_Msk (0x1UL << SPI_IER_DXPIE_Pos) /*!< 0x00000004 */
  26823. #define SPI_IER_DXPIE SPI_IER_DXPIE_Msk /*!<DXP interrupt enable */
  26824. #define SPI_IER_EOTIE_Pos (3U)
  26825. #define SPI_IER_EOTIE_Msk (0x1UL << SPI_IER_EOTIE_Pos) /*!< 0x00000008 */
  26826. #define SPI_IER_EOTIE SPI_IER_EOTIE_Msk /*!<EOT/SUSP/TXC interrupt enable */
  26827. #define SPI_IER_TXTFIE_Pos (4U)
  26828. #define SPI_IER_TXTFIE_Msk (0x1UL << SPI_IER_TXTFIE_Pos) /*!< 0x00000010 */
  26829. #define SPI_IER_TXTFIE SPI_IER_TXTFIE_Msk /*!<TXTF interrupt enable */
  26830. #define SPI_IER_UDRIE_Pos (5U)
  26831. #define SPI_IER_UDRIE_Msk (0x1UL << SPI_IER_UDRIE_Pos) /*!< 0x00000020 */
  26832. #define SPI_IER_UDRIE SPI_IER_UDRIE_Msk /*!<UDR interrupt enable */
  26833. #define SPI_IER_OVRIE_Pos (6U)
  26834. #define SPI_IER_OVRIE_Msk (0x1UL << SPI_IER_OVRIE_Pos) /*!< 0x00000040 */
  26835. #define SPI_IER_OVRIE SPI_IER_OVRIE_Msk /*!<OVR interrupt enable */
  26836. #define SPI_IER_CRCEIE_Pos (7U)
  26837. #define SPI_IER_CRCEIE_Msk (0x1UL << SPI_IER_CRCEIE_Pos) /*!< 0x00000080 */
  26838. #define SPI_IER_CRCEIE SPI_IER_CRCEIE_Msk /*!<CRCE interrupt enable */
  26839. #define SPI_IER_TIFREIE_Pos (8U)
  26840. #define SPI_IER_TIFREIE_Msk (0x1UL << SPI_IER_TIFREIE_Pos) /*!< 0x00000100 */
  26841. #define SPI_IER_TIFREIE SPI_IER_TIFREIE_Msk /*!<TI Frame Error interrupt enable */
  26842. #define SPI_IER_MODFIE_Pos (9U)
  26843. #define SPI_IER_MODFIE_Msk (0x1UL << SPI_IER_MODFIE_Pos) /*!< 0x00000200 */
  26844. #define SPI_IER_MODFIE SPI_IER_MODFIE_Msk /*!<MODF interrupt enable */
  26845. /******************* Bit definition for SPI_SR register ********************/
  26846. #define SPI_SR_RXP_Pos (0U)
  26847. #define SPI_SR_RXP_Msk (0x1UL << SPI_SR_RXP_Pos) /*!< 0x00000001 */
  26848. #define SPI_SR_RXP SPI_SR_RXP_Msk /*!<Rx-Packet available */
  26849. #define SPI_SR_TXP_Pos (1U)
  26850. #define SPI_SR_TXP_Msk (0x1UL << SPI_SR_TXP_Pos) /*!< 0x00000002 */
  26851. #define SPI_SR_TXP SPI_SR_TXP_Msk /*!<Tx-Packet space available */
  26852. #define SPI_SR_DXP_Pos (2U)
  26853. #define SPI_SR_DXP_Msk (0x1UL << SPI_SR_DXP_Pos) /*!< 0x00000004 */
  26854. #define SPI_SR_DXP SPI_SR_DXP_Msk /*!<Duplex Packet available */
  26855. #define SPI_SR_EOT_Pos (3U)
  26856. #define SPI_SR_EOT_Msk (0x1UL << SPI_SR_EOT_Pos) /*!< 0x00000008 */
  26857. #define SPI_SR_EOT SPI_SR_EOT_Msk /*!<Duplex Packet available */
  26858. #define SPI_SR_TXTF_Pos (4U)
  26859. #define SPI_SR_TXTF_Msk (0x1UL << SPI_SR_TXTF_Pos) /*!< 0x00000010 */
  26860. #define SPI_SR_TXTF SPI_SR_TXTF_Msk /*!<Transmission Transfer Filled */
  26861. #define SPI_SR_UDR_Pos (5U)
  26862. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000020 */
  26863. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<UDR at Slave transmission */
  26864. #define SPI_SR_OVR_Pos (6U)
  26865. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  26866. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Rx-Packet available */
  26867. #define SPI_SR_CRCE_Pos (7U)
  26868. #define SPI_SR_CRCE_Msk (0x1UL << SPI_SR_CRCE_Pos) /*!< 0x00000080 */
  26869. #define SPI_SR_CRCE SPI_SR_CRCE_Msk /*!<CRC Error Detected */
  26870. #define SPI_SR_TIFRE_Pos (8U)
  26871. #define SPI_SR_TIFRE_Msk (0x1UL << SPI_SR_TIFRE_Pos) /*!< 0x00000100 */
  26872. #define SPI_SR_TIFRE SPI_SR_TIFRE_Msk /*!<TI frame format error Detected */
  26873. #define SPI_SR_MODF_Pos (9U)
  26874. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000200 */
  26875. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode Fault Detected */
  26876. #define SPI_SR_SUSP_Pos (11U)
  26877. #define SPI_SR_SUSP_Msk (0x1UL << SPI_SR_SUSP_Pos) /*!< 0x00000800 */
  26878. #define SPI_SR_SUSP SPI_SR_SUSP_Msk /*!<SUSP is set by hardware */
  26879. #define SPI_SR_TXC_Pos (12U)
  26880. #define SPI_SR_TXC_Msk (0x1UL << SPI_SR_TXC_Pos) /*!< 0x00001000 */
  26881. #define SPI_SR_TXC SPI_SR_TXC_Msk /*!<TxFIFO transmission complete */
  26882. #define SPI_SR_RXPLVL_Pos (13U)
  26883. #define SPI_SR_RXPLVL_Msk (0x3UL << SPI_SR_RXPLVL_Pos) /*!< 0x00006000 */
  26884. #define SPI_SR_RXPLVL SPI_SR_RXPLVL_Msk /*!<RxFIFO Packing Level */
  26885. #define SPI_SR_RXPLVL_0 (0x1UL << SPI_SR_RXPLVL_Pos) /*!< 0x00002000 */
  26886. #define SPI_SR_RXPLVL_1 (0x2UL << SPI_SR_RXPLVL_Pos) /*!< 0x00004000 */
  26887. #define SPI_SR_RXWNE_Pos (15U)
  26888. #define SPI_SR_RXWNE_Msk (0x1UL << SPI_SR_RXWNE_Pos) /*!< 0x00008000 */
  26889. #define SPI_SR_RXWNE SPI_SR_RXWNE_Msk /*!<Rx FIFO Word Not Empty */
  26890. #define SPI_SR_CTSIZE_Pos (16U)
  26891. #define SPI_SR_CTSIZE_Msk (0xFFFFUL << SPI_SR_CTSIZE_Pos) /*!< 0xFFFF0000 */
  26892. #define SPI_SR_CTSIZE SPI_SR_CTSIZE_Msk /*!<Number of data frames remaining in TSIZE */
  26893. /******************* Bit definition for SPI_IFCR register ********************/
  26894. #define SPI_IFCR_EOTC_Pos (3U)
  26895. #define SPI_IFCR_EOTC_Msk (0x1UL << SPI_IFCR_EOTC_Pos) /*!< 0x00000008 */
  26896. #define SPI_IFCR_EOTC SPI_IFCR_EOTC_Msk /*!<End Of Transfer flag clear */
  26897. #define SPI_IFCR_TXTFC_Pos (4U)
  26898. #define SPI_IFCR_TXTFC_Msk (0x1UL << SPI_IFCR_TXTFC_Pos) /*!< 0x00000010 */
  26899. #define SPI_IFCR_TXTFC SPI_IFCR_TXTFC_Msk /*!<Transmission Transfer Filled flag clear */
  26900. #define SPI_IFCR_UDRC_Pos (5U)
  26901. #define SPI_IFCR_UDRC_Msk (0x1UL << SPI_IFCR_UDRC_Pos) /*!< 0x00000020 */
  26902. #define SPI_IFCR_UDRC SPI_IFCR_UDRC_Msk /*!<Underrun flag clear */
  26903. #define SPI_IFCR_OVRC_Pos (6U)
  26904. #define SPI_IFCR_OVRC_Msk (0x1UL << SPI_IFCR_OVRC_Pos) /*!< 0x00000040 */
  26905. #define SPI_IFCR_OVRC SPI_IFCR_OVRC_Msk /*!<Overrun flag clear */
  26906. #define SPI_IFCR_CRCEC_Pos (7U)
  26907. #define SPI_IFCR_CRCEC_Msk (0x1UL << SPI_IFCR_CRCEC_Pos) /*!< 0x00000080 */
  26908. #define SPI_IFCR_CRCEC SPI_IFCR_CRCEC_Msk /*!<CRC Error flag clear */
  26909. #define SPI_IFCR_TIFREC_Pos (8U)
  26910. #define SPI_IFCR_TIFREC_Msk (0x1UL << SPI_IFCR_TIFREC_Pos) /*!< 0x00000100 */
  26911. #define SPI_IFCR_TIFREC SPI_IFCR_TIFREC_Msk /*!<TI frame format error flag clear */
  26912. #define SPI_IFCR_MODFC_Pos (9U)
  26913. #define SPI_IFCR_MODFC_Msk (0x1UL << SPI_IFCR_MODFC_Pos) /*!< 0x00000200 */
  26914. #define SPI_IFCR_MODFC SPI_IFCR_MODFC_Msk /*!<Mode Fault flag clear */
  26915. #define SPI_IFCR_SUSPC_Pos (11U)
  26916. #define SPI_IFCR_SUSPC_Msk (0x1UL << SPI_IFCR_SUSPC_Pos) /*!< 0x00000800 */
  26917. #define SPI_IFCR_SUSPC SPI_IFCR_SUSPC_Msk /*!<SUSPend flag clear */
  26918. /******************* Bit definition for SPI_AUTOCR register ********************/
  26919. #define SPI_AUTOCR_TRIGSEL_Pos (16U)
  26920. #define SPI_AUTOCR_TRIGSEL_Msk (0xFUL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x000F0000 */
  26921. #define SPI_AUTOCR_TRIGSEL SPI_AUTOCR_TRIGSEL_Msk /*!<CTRIGSEL [3:0]: Trigger selection */
  26922. #define SPI_AUTOCR_TRIGSEL_0 (0x01UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00010000 */
  26923. #define SPI_AUTOCR_TRIGSEL_1 (0x02UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00020000 */
  26924. #define SPI_AUTOCR_TRIGSEL_2 (0x04UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00040000 */
  26925. #define SPI_AUTOCR_TRIGSEL_3 (0x08UL << SPI_AUTOCR_TRIGSEL_Pos) /*!< 0x00080000 */
  26926. #define SPI_AUTOCR_TRIGPOL_Pos (20U)
  26927. #define SPI_AUTOCR_TRIGPOL_Msk (0x1UL << SPI_AUTOCR_TRIGPOL_Pos) /*!< 0x00100000 */
  26928. #define SPI_AUTOCR_TRIGPOL SPI_AUTOCR_TRIGPOL_Msk /*!<Trigger polarity */
  26929. #define SPI_AUTOCR_TRIGEN_Pos (21U)
  26930. #define SPI_AUTOCR_TRIGEN_Msk (0x1UL << SPI_AUTOCR_TRIGEN_Pos) /*!< 0x00200000 */
  26931. #define SPI_AUTOCR_TRIGEN SPI_AUTOCR_TRIGEN_Msk /*!<Trigger of CSTART control enable */
  26932. /******************* Bit definition for SPI_TXDR register ********************/
  26933. #define SPI_TXDR_TXDR_Pos (0U)
  26934. #define SPI_TXDR_TXDR_Msk (0xFFFFFFFFUL << SPI_TXDR_TXDR_Pos) /*!< 0xFFFFFFFF */
  26935. #define SPI_TXDR_TXDR SPI_TXDR_TXDR_Msk /* Transmit Data Register */
  26936. /******************* Bit definition for SPI_RXDR register ********************/
  26937. #define SPI_RXDR_RXDR_Pos (0U)
  26938. #define SPI_RXDR_RXDR_Msk (0xFFFFFFFFUL << SPI_RXDR_RXDR_Pos) /*!< 0xFFFFFFFF */
  26939. #define SPI_RXDR_RXDR SPI_RXDR_RXDR_Msk /* Receive Data Register */
  26940. /******************* Bit definition for SPI_CRCPOLY register ********************/
  26941. #define SPI_CRCPOLY_CRCPOLY_Pos (0U)
  26942. #define SPI_CRCPOLY_CRCPOLY_Msk (0xFFFFFFFFUL << SPI_CRCPOLY_CRCPOLY_Pos) /*!< 0xFFFFFFFF */
  26943. #define SPI_CRCPOLY_CRCPOLY SPI_CRCPOLY_CRCPOLY_Msk /* CRC Polynomial register */
  26944. /******************* Bit definition for SPI_TXCRC register ********************/
  26945. #define SPI_TXCRC_TXCRC_Pos (0U)
  26946. #define SPI_TXCRC_TXCRC_Msk (0xFFFFFFFFUL << SPI_TXCRC_TXCRC_Pos) /*!< 0xFFFFFFFF */
  26947. #define SPI_TXCRC_TXCRC SPI_TXCRC_TXCRC_Msk /* CRCRegister for transmitter */
  26948. /******************* Bit definition for SPI_RXCRC register ********************/
  26949. #define SPI_RXCRC_RXCRC_Pos (0U)
  26950. #define SPI_RXCRC_RXCRC_Msk (0xFFFFFFFFUL << SPI_RXCRC_RXCRC_Pos) /*!< 0xFFFFFFFF */
  26951. #define SPI_RXCRC_RXCRC SPI_RXCRC_RXCRC_Msk /* CRCRegister for receiver */
  26952. /******************* Bit definition for SPI_UDRDR register ********************/
  26953. #define SPI_UDRDR_UDRDR_Pos (0U)
  26954. #define SPI_UDRDR_UDRDR_Msk (0xFFFFFFFFUL << SPI_UDRDR_UDRDR_Pos) /*!< 0xFFFFFFFF */
  26955. #define SPI_UDRDR_UDRDR SPI_UDRDR_UDRDR_Msk /* Data at slave underrun condition */
  26956. /******************************************************************************/
  26957. /* */
  26958. /* VREFBUF */
  26959. /* */
  26960. /******************************************************************************/
  26961. /******************* Bit definition for VREFBUF_CSR register ****************/
  26962. #define VREFBUF_CSR_ENVR_Pos (0U)
  26963. #define VREFBUF_CSR_ENVR_Msk (0x1UL << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
  26964. #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
  26965. #define VREFBUF_CSR_HIZ_Pos (1U)
  26966. #define VREFBUF_CSR_HIZ_Msk (0x1UL << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
  26967. #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
  26968. #define VREFBUF_CSR_VRS_Pos (4U)
  26969. #define VREFBUF_CSR_VRS_Msk (0x7UL << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */
  26970. #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
  26971. #define VREFBUF_CSR_VRS_0 (0x01UL<< VREFBUF_CSR_VRS_Pos) /*!< 0x000O0010 */
  26972. #define VREFBUF_CSR_VRS_1 (0x02UL<< VREFBUF_CSR_VRS_Pos) /*!< 0x00000020 */
  26973. #define VREFBUF_CSR_VRS_2 (0x04UL<< VREFBUF_CSR_VRS_Pos) /*!< 0x00000040 */
  26974. #define VREFBUF_CSR_VRR_Pos (3U)
  26975. #define VREFBUF_CSR_VRR_Msk (0x1UL << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
  26976. #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
  26977. /******************* Bit definition for VREFBUF_CCR register ******************/
  26978. #define VREFBUF_CCR_TRIM_Pos (0U)
  26979. #define VREFBUF_CCR_TRIM_Msk (0x3FUL << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
  26980. #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
  26981. /******************************************************************************/
  26982. /* */
  26983. /* Window WATCHDOG */
  26984. /* */
  26985. /******************************************************************************/
  26986. /******************* Bit definition for WWDG_CR register ********************/
  26987. #define WWDG_CR_T_Pos (0U)
  26988. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  26989. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  26990. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  26991. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  26992. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  26993. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  26994. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  26995. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  26996. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  26997. #define WWDG_CR_WDGA_Pos (7U)
  26998. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  26999. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  27000. /******************* Bit definition for WWDG_CFR register *******************/
  27001. #define WWDG_CFR_W_Pos (0U)
  27002. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  27003. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  27004. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  27005. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  27006. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  27007. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  27008. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  27009. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  27010. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  27011. #define WWDG_CFR_WDGTB_Pos (11U)
  27012. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  27013. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  27014. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  27015. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  27016. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  27017. #define WWDG_CFR_EWI_Pos (9U)
  27018. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  27019. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  27020. /******************* Bit definition for WWDG_SR register ********************/
  27021. #define WWDG_SR_EWIF_Pos (0U)
  27022. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  27023. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  27024. /** @addtogroup STM32U5xx_Peripheral_Exported_macros
  27025. * @{
  27026. */
  27027. /******************************* ADC Instances ********************************/
  27028. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1_NS) || \
  27029. ((INSTANCE) == ADC1_S) || \
  27030. ((INSTANCE) == ADC2_NS) || \
  27031. ((INSTANCE) == ADC2_S) || \
  27032. ((INSTANCE) == ADC4_NS) || \
  27033. ((INSTANCE) == ADC4_S))
  27034. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == ADC1_NS) || \
  27035. ((INSTANCE) == ADC1_S))
  27036. #define IS_ADC_COMMON_INSTANCE(INSTANCE) (((INSTANCE) == ADC12_COMMON_NS) || \
  27037. ((INSTANCE) == ADC12_COMMON_S) || \
  27038. ((INSTANCE) == ADC4_COMMON_NS) || \
  27039. ((INSTANCE) == ADC4_COMMON_S))
  27040. /******************************** FDCAN Instances *****************************/
  27041. #define IS_FDCAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FDCAN1_NS) || ((INSTANCE) == FDCAN1_S))
  27042. /******************************** COMP Instances ******************************/
  27043. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1_NS) || ((INSTANCE) == COMP1_S) || \
  27044. ((INSTANCE) == COMP2_NS) || ((INSTANCE) == COMP2_S))
  27045. /******************** COMP Instances with window mode capability **************/
  27046. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) (((INSTANCE) == COMP1_NS) || ((INSTANCE) == COMP1_S) || \
  27047. ((INSTANCE) == COMP2_NS) || ((INSTANCE) == COMP2_S))
  27048. /******************************* CORDIC Instances *****************************/
  27049. #define IS_CORDIC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CORDIC_NS) || ((INSTANCE) == CORDIC_S))
  27050. /******************************* CRC Instances ********************************/
  27051. #define IS_CRC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CRC_NS) || ((INSTANCE) == CRC_S))
  27052. /******************************* DAC Instances ********************************/
  27053. #define IS_DAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DAC1_NS) || ((INSTANCE) == DAC1_S))
  27054. /******************************* DELAYBLOCK Instances *******************************/
  27055. #define IS_DLYB_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DLYB_SDMMC1_NS) || \
  27056. ((INSTANCE) == DLYB_SDMMC2_NS) || \
  27057. ((INSTANCE) == DLYB_SDMMC1_S) || \
  27058. ((INSTANCE) == DLYB_SDMMC2_S) || \
  27059. ((INSTANCE) == DLYB_OCTOSPI1_NS) || \
  27060. ((INSTANCE) == DLYB_OCTOSPI2_NS) || \
  27061. ((INSTANCE) == DLYB_OCTOSPI1_S) || \
  27062. ((INSTANCE) == DLYB_OCTOSPI2_S ))
  27063. /******************************** DMA Instances *******************************/
  27064. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel0_NS) || ((INSTANCE) == GPDMA1_Channel0_S) || \
  27065. ((INSTANCE) == GPDMA1_Channel1_NS) || ((INSTANCE) == GPDMA1_Channel1_S) || \
  27066. ((INSTANCE) == GPDMA1_Channel2_NS) || ((INSTANCE) == GPDMA1_Channel2_S) || \
  27067. ((INSTANCE) == GPDMA1_Channel3_NS) || ((INSTANCE) == GPDMA1_Channel3_S) || \
  27068. ((INSTANCE) == GPDMA1_Channel4_NS) || ((INSTANCE) == GPDMA1_Channel4_S) || \
  27069. ((INSTANCE) == GPDMA1_Channel5_NS) || ((INSTANCE) == GPDMA1_Channel5_S) || \
  27070. ((INSTANCE) == GPDMA1_Channel6_NS) || ((INSTANCE) == GPDMA1_Channel6_S) || \
  27071. ((INSTANCE) == GPDMA1_Channel7_NS) || ((INSTANCE) == GPDMA1_Channel7_S) || \
  27072. ((INSTANCE) == GPDMA1_Channel8_NS) || ((INSTANCE) == GPDMA1_Channel8_S) || \
  27073. ((INSTANCE) == GPDMA1_Channel9_NS) || ((INSTANCE) == GPDMA1_Channel9_S) || \
  27074. ((INSTANCE) == GPDMA1_Channel10_NS) || ((INSTANCE) == GPDMA1_Channel10_S) || \
  27075. ((INSTANCE) == GPDMA1_Channel11_NS) || ((INSTANCE) == GPDMA1_Channel11_S) || \
  27076. ((INSTANCE) == GPDMA1_Channel12_NS) || ((INSTANCE) == GPDMA1_Channel12_S) || \
  27077. ((INSTANCE) == GPDMA1_Channel13_NS) || ((INSTANCE) == GPDMA1_Channel13_S) || \
  27078. ((INSTANCE) == GPDMA1_Channel14_NS) || ((INSTANCE) == GPDMA1_Channel14_S) || \
  27079. ((INSTANCE) == GPDMA1_Channel15_NS) || ((INSTANCE) == GPDMA1_Channel15_S) || \
  27080. ((INSTANCE) == LPDMA1_Channel0_NS) || ((INSTANCE) == LPDMA1_Channel0_S) || \
  27081. ((INSTANCE) == LPDMA1_Channel1_NS) || ((INSTANCE) == LPDMA1_Channel1_S) || \
  27082. ((INSTANCE) == LPDMA1_Channel2_NS) || ((INSTANCE) == LPDMA1_Channel2_S) || \
  27083. ((INSTANCE) == LPDMA1_Channel3_NS) || ((INSTANCE) == LPDMA1_Channel3_S))
  27084. #define IS_GPDMA_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel0_NS) || ((INSTANCE) == GPDMA1_Channel0_S) || \
  27085. ((INSTANCE) == GPDMA1_Channel1_NS) || ((INSTANCE) == GPDMA1_Channel1_S) || \
  27086. ((INSTANCE) == GPDMA1_Channel2_NS) || ((INSTANCE) == GPDMA1_Channel2_S) || \
  27087. ((INSTANCE) == GPDMA1_Channel3_NS) || ((INSTANCE) == GPDMA1_Channel3_S) || \
  27088. ((INSTANCE) == GPDMA1_Channel4_NS) || ((INSTANCE) == GPDMA1_Channel4_S) || \
  27089. ((INSTANCE) == GPDMA1_Channel5_NS) || ((INSTANCE) == GPDMA1_Channel5_S) || \
  27090. ((INSTANCE) == GPDMA1_Channel6_NS) || ((INSTANCE) == GPDMA1_Channel6_S) || \
  27091. ((INSTANCE) == GPDMA1_Channel7_NS) || ((INSTANCE) == GPDMA1_Channel7_S) || \
  27092. ((INSTANCE) == GPDMA1_Channel8_NS) || ((INSTANCE) == GPDMA1_Channel8_S) || \
  27093. ((INSTANCE) == GPDMA1_Channel9_NS) || ((INSTANCE) == GPDMA1_Channel9_S) || \
  27094. ((INSTANCE) == GPDMA1_Channel10_NS) || ((INSTANCE) == GPDMA1_Channel10_S) || \
  27095. ((INSTANCE) == GPDMA1_Channel11_NS) || ((INSTANCE) == GPDMA1_Channel11_S) || \
  27096. ((INSTANCE) == GPDMA1_Channel12_NS) || ((INSTANCE) == GPDMA1_Channel12_S) || \
  27097. ((INSTANCE) == GPDMA1_Channel13_NS) || ((INSTANCE) == GPDMA1_Channel13_S) || \
  27098. ((INSTANCE) == GPDMA1_Channel14_NS) || ((INSTANCE) == GPDMA1_Channel14_S) || \
  27099. ((INSTANCE) == GPDMA1_Channel15_NS) || ((INSTANCE) == GPDMA1_Channel15_S))
  27100. #define IS_LPDMA_INSTANCE(INSTANCE) (((INSTANCE) == LPDMA1_Channel0_NS) || ((INSTANCE) == LPDMA1_Channel0_S) || \
  27101. ((INSTANCE) == LPDMA1_Channel1_NS) || ((INSTANCE) == LPDMA1_Channel1_S) || \
  27102. ((INSTANCE) == LPDMA1_Channel2_NS) || ((INSTANCE) == LPDMA1_Channel2_S) || \
  27103. ((INSTANCE) == LPDMA1_Channel3_NS) || ((INSTANCE) == LPDMA1_Channel3_S))
  27104. #define IS_DMA_2D_ADDRESSING_INSTANCE(INSTANCE) (((INSTANCE) == GPDMA1_Channel12_NS) || ((INSTANCE) == GPDMA1_Channel12_S) || \
  27105. ((INSTANCE) == GPDMA1_Channel13_NS) || ((INSTANCE) == GPDMA1_Channel13_S) || \
  27106. ((INSTANCE) == GPDMA1_Channel14_NS) || ((INSTANCE) == GPDMA1_Channel14_S) || \
  27107. ((INSTANCE) == GPDMA1_Channel15_NS) || ((INSTANCE) == GPDMA1_Channel15_S))
  27108. /****************************** RAMCFG Instances ********************************/
  27109. #define IS_RAMCFG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM1_NS) || ((INSTANCE) == RAMCFG_SRAM1_S) || \
  27110. ((INSTANCE) == RAMCFG_SRAM2_NS) || ((INSTANCE) == RAMCFG_SRAM2_S) || \
  27111. ((INSTANCE) == RAMCFG_SRAM3_NS) || ((INSTANCE) == RAMCFG_SRAM3_S) || \
  27112. ((INSTANCE) == RAMCFG_SRAM4_NS) || ((INSTANCE) == RAMCFG_SRAM4_S) || \
  27113. ((INSTANCE) == RAMCFG_SRAM5_NS) || ((INSTANCE) == RAMCFG_SRAM5_S) || \
  27114. ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S))
  27115. /***************************** RAMCFG ECC Instances *****************************/
  27116. #define IS_RAMCFG_ECC_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS) || ((INSTANCE) == RAMCFG_SRAM2_S) || \
  27117. ((INSTANCE) == RAMCFG_SRAM3_NS) || ((INSTANCE) == RAMCFG_SRAM3_S) || \
  27118. ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S))
  27119. /***************************** RAMCFG IT Instances ******************************/
  27120. #define IS_RAMCFG_IT_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS) || ((INSTANCE) == RAMCFG_SRAM2_S) || \
  27121. ((INSTANCE) == RAMCFG_SRAM3_NS) || ((INSTANCE) == RAMCFG_SRAM3_S) || \
  27122. ((INSTANCE) == RAMCFG_BKPRAM_NS) || ((INSTANCE) == RAMCFG_BKPRAM_S))
  27123. /************************ RAMCFG Write Protection Instances *********************/
  27124. #define IS_RAMCFG_WP_INSTANCE(INSTANCE) (((INSTANCE) == RAMCFG_SRAM2_NS) || ((INSTANCE) == RAMCFG_SRAM2_S))
  27125. /******************************** FMAC Instances ******************************/
  27126. #define IS_FMAC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == FMAC_NS) || ((INSTANCE) == FMAC_S))
  27127. /******************************* GFXMMU Instances *******************************/
  27128. #define IS_GFXMMU_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GFXMMU_NS) || ((INSTANCE) == GFXMMU_S))
  27129. /******************************* GPIO Instances *******************************/
  27130. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA_NS) || ((INSTANCE) == GPIOA_S) || \
  27131. ((INSTANCE) == GPIOB_NS) || ((INSTANCE) == GPIOB_S) || \
  27132. ((INSTANCE) == GPIOC_NS) || ((INSTANCE) == GPIOC_S) || \
  27133. ((INSTANCE) == GPIOD_NS) || ((INSTANCE) == GPIOD_S) || \
  27134. ((INSTANCE) == GPIOE_NS) || ((INSTANCE) == GPIOE_S) || \
  27135. ((INSTANCE) == GPIOF_NS) || ((INSTANCE) == GPIOF_S) || \
  27136. ((INSTANCE) == GPIOG_NS) || ((INSTANCE) == GPIOG_S) || \
  27137. ((INSTANCE) == GPIOH_NS) || ((INSTANCE) == GPIOH_S) || \
  27138. ((INSTANCE) == GPIOI_NS) || ((INSTANCE) == GPIOI_S) || \
  27139. ((INSTANCE) == GPIOJ_NS) || ((INSTANCE) == GPIOJ_S) || \
  27140. ((INSTANCE) == LPGPIO1_NS) || ((INSTANCE) == LPGPIO1_S))
  27141. /******************************* LPGPIO Instances *****************************/
  27142. #define IS_LPGPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == LPGPIO1_NS) || ((INSTANCE) == LPGPIO1_S))
  27143. /****************************** LTDC Instances ********************************/
  27144. #define IS_LTDC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == LTDC_NS) || ((__INSTANCE__) == LTDC_S))
  27145. /****************************** DSI Instances ********************************/
  27146. #define IS_DSI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DSI_NS) || ((__INSTANCE__) == DSI_S))
  27147. /******************************* DMA2D Instances *******************************/
  27148. #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA2D_NS) || ((__INSTANCE__) == DMA2D_S))
  27149. /******************************* DCMI Instances *******************************/
  27150. #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DCMI_NS) || ((__INSTANCE__) == DCMI_S))
  27151. /******************************* DCACHE Instances *****************************/
  27152. #define IS_DCACHE_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DCACHE1_NS) || ((INSTANCE) == DCACHE1_S) || \
  27153. ((INSTANCE) == DCACHE2_NS) || ((INSTANCE) == DCACHE2_S))
  27154. /******************************* PSSI Instances *******************************/
  27155. #define IS_PSSI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == PSSI_NS) || ((__INSTANCE__) == PSSI_S))
  27156. /******************************* GPIO AF Instances ****************************/
  27157. /* On U5, all GPIO Bank support AF */
  27158. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  27159. /**************************** GPIO Lock Instances *****************************/
  27160. /* On U5, all GPIO Bank support the Lock mechanism */
  27161. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  27162. /******************************** I2C Instances *******************************/
  27163. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
  27164. ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
  27165. ((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S) || \
  27166. ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
  27167. ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
  27168. ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
  27169. /****************** I2C Instances : wakeup capability from stop modes *********/
  27170. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
  27171. /******************* I2C Instances : Group belongingness *********************/
  27172. #define IS_I2C_GRP1_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
  27173. ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
  27174. ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
  27175. ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
  27176. ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
  27177. #define IS_I2C_GRP2_INSTANCE(INSTANCE) (((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S))
  27178. /****************************** OPAMP Instances *******************************/
  27179. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1_NS) || ((INSTANCE) == OPAMP1_S) || \
  27180. ((INSTANCE) == OPAMP2_NS) || ((INSTANCE) == OPAMP2_S))
  27181. /******************************* OSPI Instances *******************************/
  27182. #define IS_OSPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OCTOSPI1_NS) || ((INSTANCE) == OCTOSPI1_S) || \
  27183. ((INSTANCE) == OCTOSPI2_NS) || ((INSTANCE) == OCTOSPI2_S))
  27184. /******************************* HSPI Instances *******************************/
  27185. #define IS_HSPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == HSPI1_NS) || ((INSTANCE) == HSPI1_S))
  27186. /******************************* RNG Instances ********************************/
  27187. #define IS_RNG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RNG_NS) || ((INSTANCE) == RNG_S))
  27188. /****************************** RTC Instances *********************************/
  27189. #define IS_RTC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == RTC_NS) || ((INSTANCE) == RTC_S))
  27190. /******************************** SAI Instances *******************************/
  27191. #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A_NS) || ((INSTANCE) == SAI1_Block_A_S) || \
  27192. ((INSTANCE) == SAI1_Block_B_NS) || ((INSTANCE) == SAI1_Block_B_S) || \
  27193. ((INSTANCE) == SAI2_Block_A_NS) || ((INSTANCE) == SAI2_Block_A_S) || \
  27194. ((INSTANCE) == SAI2_Block_B_NS) || ((INSTANCE) == SAI2_Block_B_S))
  27195. /****************************** SDMMC Instances *******************************/
  27196. #define IS_SDMMC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SDMMC1_NS) || ((INSTANCE) == SDMMC1_S) || \
  27197. ((INSTANCE) == SDMMC2_NS) || ((INSTANCE) == SDMMC2_S))
  27198. /****************************** SMBUS Instances *******************************/
  27199. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
  27200. ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
  27201. ((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S) || \
  27202. ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
  27203. ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
  27204. ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
  27205. /******************* SMBUS Instances : Group belongingness *********************/
  27206. #define IS_SMBUS_GRP1_INSTANCE(INSTANCE) (((INSTANCE) == I2C1_NS) || ((INSTANCE) == I2C1_S) || \
  27207. ((INSTANCE) == I2C2_NS) || ((INSTANCE) == I2C2_S) || \
  27208. ((INSTANCE) == I2C4_NS) || ((INSTANCE) == I2C4_S) || \
  27209. ((INSTANCE) == I2C5_NS) || ((INSTANCE) == I2C5_S) || \
  27210. ((INSTANCE) == I2C6_NS) || ((INSTANCE) == I2C6_S))
  27211. #define IS_SMBUS_GRP2_INSTANCE(INSTANCE) (((INSTANCE) == I2C3_NS) || ((INSTANCE) == I2C3_S))
  27212. /******************************** SPI Instances *******************************/
  27213. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
  27214. ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S) || \
  27215. ((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
  27216. #define IS_SPI_LIMITED_INSTANCE(INSTANCE) (((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
  27217. #define IS_SPI_FULL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
  27218. ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S))
  27219. #define IS_SPI_GRP1_INSTANCE(INSTANCE) (((INSTANCE) == SPI1_NS) || ((INSTANCE) == SPI1_S) || \
  27220. ((INSTANCE) == SPI2_NS) || ((INSTANCE) == SPI2_S))
  27221. #define IS_SPI_GRP2_INSTANCE(INSTANCE) (((INSTANCE) == SPI3_NS) || ((INSTANCE) == SPI3_S))
  27222. /****************** LPTIM Instances : All supported instances *****************/
  27223. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27224. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
  27225. ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S) ||\
  27226. ((INSTANCE) == LPTIM4_NS) || ((INSTANCE) == LPTIM4_S))
  27227. /****************** LPTIM Instances : DMA supported instances *****************/
  27228. #define IS_LPTIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27229. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
  27230. ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
  27231. /************* LPTIM Instances : at least 1 capture/compare channel ***********/
  27232. #define IS_LPTIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27233. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
  27234. ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S) ||\
  27235. ((INSTANCE) == LPTIM4_NS) || ((INSTANCE) == LPTIM4_S))
  27236. /************* LPTIM Instances : at least 2 capture/compare channel ***********/
  27237. #define IS_LPTIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27238. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
  27239. ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
  27240. /****************** LPTIM Instances : supporting encoder interface **************/
  27241. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27242. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S))
  27243. /****************** LPTIM Instances : supporting Input Capture **************/
  27244. #define IS_LPTIM_INPUT_CAPTURE_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1_NS) || ((INSTANCE) == LPTIM1_S) ||\
  27245. ((INSTANCE) == LPTIM2_NS) || ((INSTANCE) == LPTIM2_S) ||\
  27246. ((INSTANCE) == LPTIM3_NS) || ((INSTANCE) == LPTIM3_S))
  27247. /****************** TIM Instances : All supported instances *******************/
  27248. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27249. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27250. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27251. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27252. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27253. ((INSTANCE) == TIM6_NS) || ((INSTANCE) == TIM6_S) || \
  27254. ((INSTANCE) == TIM7_NS) || ((INSTANCE) == TIM7_S) || \
  27255. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27256. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27257. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27258. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27259. /****************** TIM Instances : supporting 32 bits counter ****************/
  27260. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27261. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27262. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27263. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S))
  27264. /****************** TIM Instances : supporting the break function *************/
  27265. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27266. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27267. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27268. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27269. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27270. /************** TIM Instances : supporting Break source selection *************/
  27271. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27272. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27273. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27274. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27275. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27276. /****************** TIM Instances : supporting 2 break inputs *****************/
  27277. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27278. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27279. /************* TIM Instances : at least 1 capture/compare channel *************/
  27280. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27281. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27282. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27283. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27284. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27285. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27286. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27287. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27288. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27289. /************ TIM Instances : at least 2 capture/compare channels *************/
  27290. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27291. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27292. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27293. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27294. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27295. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27296. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27297. /************ TIM Instances : at least 3 capture/compare channels *************/
  27298. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27299. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27300. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27301. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27302. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27303. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27304. /************ TIM Instances : at least 4 capture/compare channels *************/
  27305. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27306. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27307. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27308. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27309. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27310. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27311. /****************** TIM Instances : at least 5 capture/compare channels *******/
  27312. #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27313. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27314. /****************** TIM Instances : at least 6 capture/compare channels *******/
  27315. #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27316. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27317. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  27318. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27319. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27320. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27321. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27322. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27323. ((INSTANCE) == TIM6_NS) || ((INSTANCE) == TIM6_S) || \
  27324. ((INSTANCE) == TIM7_NS) || ((INSTANCE) == TIM7_S) || \
  27325. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27326. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27327. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27328. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27329. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  27330. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27331. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27332. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27333. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27334. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27335. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27336. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27337. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27338. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27339. /******************** TIM Instances : DMA burst feature ***********************/
  27340. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27341. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27342. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27343. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27344. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27345. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27346. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27347. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27348. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27349. /******************* TIM Instances : output(s) available **********************/
  27350. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  27351. (((((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S)) && \
  27352. (((CHANNEL) == TIM_CHANNEL_1) || \
  27353. ((CHANNEL) == TIM_CHANNEL_2) || \
  27354. ((CHANNEL) == TIM_CHANNEL_3) || \
  27355. ((CHANNEL) == TIM_CHANNEL_4) || \
  27356. ((CHANNEL) == TIM_CHANNEL_5) || \
  27357. ((CHANNEL) == TIM_CHANNEL_6))) \
  27358. || \
  27359. ((((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S)) && \
  27360. (((CHANNEL) == TIM_CHANNEL_1) || \
  27361. ((CHANNEL) == TIM_CHANNEL_2) || \
  27362. ((CHANNEL) == TIM_CHANNEL_3) || \
  27363. ((CHANNEL) == TIM_CHANNEL_4))) \
  27364. || \
  27365. ((((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S)) && \
  27366. (((CHANNEL) == TIM_CHANNEL_1) || \
  27367. ((CHANNEL) == TIM_CHANNEL_2) || \
  27368. ((CHANNEL) == TIM_CHANNEL_3) || \
  27369. ((CHANNEL) == TIM_CHANNEL_4))) \
  27370. || \
  27371. ((((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S)) && \
  27372. (((CHANNEL) == TIM_CHANNEL_1) || \
  27373. ((CHANNEL) == TIM_CHANNEL_2) || \
  27374. ((CHANNEL) == TIM_CHANNEL_3) || \
  27375. ((CHANNEL) == TIM_CHANNEL_4))) \
  27376. || \
  27377. ((((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S)) && \
  27378. (((CHANNEL) == TIM_CHANNEL_1) || \
  27379. ((CHANNEL) == TIM_CHANNEL_2) || \
  27380. ((CHANNEL) == TIM_CHANNEL_3) || \
  27381. ((CHANNEL) == TIM_CHANNEL_4))) \
  27382. || \
  27383. ((((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S)) && \
  27384. (((CHANNEL) == TIM_CHANNEL_1) || \
  27385. ((CHANNEL) == TIM_CHANNEL_2) || \
  27386. ((CHANNEL) == TIM_CHANNEL_3) || \
  27387. ((CHANNEL) == TIM_CHANNEL_4) || \
  27388. ((CHANNEL) == TIM_CHANNEL_5) || \
  27389. ((CHANNEL) == TIM_CHANNEL_6))) \
  27390. || \
  27391. ((((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)) && \
  27392. (((CHANNEL) == TIM_CHANNEL_1) || \
  27393. ((CHANNEL) == TIM_CHANNEL_2))) \
  27394. || \
  27395. ((((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)) && \
  27396. (((CHANNEL) == TIM_CHANNEL_1))) \
  27397. || \
  27398. ((((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S)) && \
  27399. (((CHANNEL) == TIM_CHANNEL_1))))
  27400. /****************** TIM Instances : supporting complementary output(s) ********/
  27401. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  27402. (((((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S)) && \
  27403. (((CHANNEL) == TIM_CHANNEL_1) || \
  27404. ((CHANNEL) == TIM_CHANNEL_2) || \
  27405. ((CHANNEL) == TIM_CHANNEL_3) || \
  27406. ((CHANNEL) == TIM_CHANNEL_4))) \
  27407. || \
  27408. ((((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S)) && \
  27409. (((CHANNEL) == TIM_CHANNEL_1) || \
  27410. ((CHANNEL) == TIM_CHANNEL_2) || \
  27411. ((CHANNEL) == TIM_CHANNEL_3) || \
  27412. ((CHANNEL) == TIM_CHANNEL_4))) \
  27413. || \
  27414. ((((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)) && \
  27415. ((CHANNEL) == TIM_CHANNEL_1)) \
  27416. || \
  27417. ((((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)) && \
  27418. ((CHANNEL) == TIM_CHANNEL_1)) \
  27419. || \
  27420. ((((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S)) && \
  27421. ((CHANNEL) == TIM_CHANNEL_1)))
  27422. /****************** TIM Instances : supporting clock division *****************/
  27423. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27424. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27425. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27426. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27427. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27428. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27429. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27430. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27431. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27432. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  27433. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27434. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27435. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27436. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27437. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27438. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27439. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  27440. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27441. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27442. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27443. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27444. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27445. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27446. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  27447. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27448. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27449. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27450. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27451. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27452. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27453. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27454. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  27455. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27456. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27457. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27458. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27459. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27460. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27461. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27462. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  27463. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27464. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27465. /****************** TIM Instances : supporting commutation event generation ***/
  27466. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27467. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27468. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27469. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27470. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27471. /****************** TIM Instances : supporting counting mode selection ********/
  27472. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27473. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27474. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27475. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27476. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27477. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27478. /****************** TIM Instances : supporting encoder interface **************/
  27479. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27480. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27481. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27482. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27483. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27484. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27485. /****************** TIM Instances : supporting Hall sensor interface **********/
  27486. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27487. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27488. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27489. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27490. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27491. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27492. /**************** TIM Instances : external trigger input available ************/
  27493. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27494. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27495. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27496. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27497. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27498. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27499. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  27500. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27501. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27502. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27503. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27504. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27505. ((INSTANCE) == TIM6_NS) || ((INSTANCE) == TIM6_S) || \
  27506. ((INSTANCE) == TIM7_NS) || ((INSTANCE) == TIM7_S) || \
  27507. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27508. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27509. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  27510. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27511. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27512. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27513. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27514. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27515. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27516. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27517. /****************** TIM Instances : supporting OCxREF clear *******************/
  27518. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27519. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27520. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27521. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27522. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27523. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27524. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27525. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27526. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27527. /****************** TIM Instances : remapping capability **********************/
  27528. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27529. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27530. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27531. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27532. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27533. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27534. /****************** TIM Instances : supporting repetition counter *************/
  27535. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27536. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27537. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S) || \
  27538. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) || \
  27539. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27540. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  27541. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27542. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27543. /******************* TIM Instances : Timer input XOR function *****************/
  27544. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27545. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) || \
  27546. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) || \
  27547. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) || \
  27548. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) || \
  27549. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) || \
  27550. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S))
  27551. /******************* TIM Instances : Timer input selection ********************/
  27552. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) ||\
  27553. ((INSTANCE) == TIM2_NS) || ((INSTANCE) == TIM2_S) ||\
  27554. ((INSTANCE) == TIM3_NS) || ((INSTANCE) == TIM3_S) ||\
  27555. ((INSTANCE) == TIM4_NS) || ((INSTANCE) == TIM4_S) ||\
  27556. ((INSTANCE) == TIM5_NS) || ((INSTANCE) == TIM5_S) ||\
  27557. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S) ||\
  27558. ((INSTANCE) == TIM15_NS) || ((INSTANCE) == TIM15_S)||\
  27559. ((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S)||\
  27560. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27561. /******************* TIM Instances : supporting HSE32 as input ********************/
  27562. #define IS_TIM_HSE32_INSTANCE(INSTANCE) (((INSTANCE) == TIM16_NS) || ((INSTANCE) == TIM16_S) ||\
  27563. ((INSTANCE) == TIM17_NS) || ((INSTANCE) == TIM17_S))
  27564. /****************** TIM Instances : Advanced timer instances *******************/
  27565. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1_NS) || ((INSTANCE) == TIM1_S) || \
  27566. ((INSTANCE) == TIM8_NS) || ((INSTANCE) == TIM8_S))
  27567. /****************** TIM Instances : supporting synchronization ****************/
  27568. #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1_NS) || ((__INSTANCE__) == TIM1_S) || \
  27569. ((__INSTANCE__) == TIM2_NS) || ((__INSTANCE__) == TIM2_S) || \
  27570. ((__INSTANCE__) == TIM3_NS) || ((__INSTANCE__) == TIM3_S) || \
  27571. ((__INSTANCE__) == TIM4_NS) || ((__INSTANCE__) == TIM4_S) || \
  27572. ((__INSTANCE__) == TIM5_NS) || ((__INSTANCE__) == TIM5_S) || \
  27573. ((__INSTANCE__) == TIM6_NS) || ((__INSTANCE__) == TIM6_S) || \
  27574. ((__INSTANCE__) == TIM7_NS) || ((__INSTANCE__) == TIM7_S) || \
  27575. ((__INSTANCE__) == TIM8_NS) || ((__INSTANCE__) == TIM8_S) || \
  27576. ((__INSTANCE__) == TIM15_NS) || ((__INSTANCE__) == TIM15_S))
  27577. /****************************** TSC Instances *********************************/
  27578. #define IS_TSC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == TSC_NS) || ((INSTANCE) == TSC_S))
  27579. /******************** USART Instances : Synchronous mode **********************/
  27580. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27581. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27582. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27583. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S))
  27584. /******************** UART Instances : Asynchronous mode **********************/
  27585. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27586. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27587. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27588. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27589. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27590. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S))
  27591. /*********************** UART Instances : FIFO mode ***************************/
  27592. #define IS_UART_FIFO_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27593. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27594. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27595. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27596. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27597. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27598. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27599. /*********************** UART Instances : SPI Slave mode **********************/
  27600. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27601. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27602. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S))|| \
  27603. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
  27604. /****************** UART Instances : Auto Baud Rate detection ****************/
  27605. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27606. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27607. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27608. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27609. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S)) || \
  27610. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
  27611. /****************** UART Instances : Driver Enable *****************/
  27612. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27613. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27614. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27615. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27616. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27617. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27618. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27619. /******************** UART Instances : Half-Duplex mode **********************/
  27620. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27621. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27622. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27623. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27624. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27625. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27626. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27627. /****************** UART Instances : Hardware Flow control ********************/
  27628. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27629. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27630. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27631. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27632. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27633. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27634. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27635. /******************** UART Instances : LIN mode **********************/
  27636. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27637. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27638. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27639. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27640. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S)) || \
  27641. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
  27642. /******************** UART Instances : Wake-up from Stop mode **********************/
  27643. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27644. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27645. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27646. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27647. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27648. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27649. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27650. /*********************** UART Instances : IRDA mode ***************************/
  27651. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27652. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27653. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27654. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27655. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S)) || \
  27656. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
  27657. /********************* USART Instances : Smard card mode ***********************/
  27658. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27659. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27660. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S))|| \
  27661. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S)
  27662. /******************** LPUART Instance *****************************************/
  27663. #define IS_LPUART_INSTANCE(INSTANCE) (((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27664. /*********************** UART Instances : AUTONOMOUS mode ***************************/
  27665. #define IS_UART_AUTONOMOUS_INSTANCE(INSTANCE) (((INSTANCE) == USART1_NS) || ((INSTANCE) == USART1_S) || \
  27666. ((INSTANCE) == USART2_NS) || ((INSTANCE) == USART2_S) || \
  27667. ((INSTANCE) == USART3_NS) || ((INSTANCE) == USART3_S) || \
  27668. ((INSTANCE) == UART4_NS) || ((INSTANCE) == UART4_S) || \
  27669. ((INSTANCE) == UART5_NS) || ((INSTANCE) == UART5_S) || \
  27670. ((INSTANCE) == USART6_NS) || ((INSTANCE) == USART6_S) || \
  27671. ((INSTANCE) == LPUART1_NS) || ((INSTANCE) == LPUART1_S))
  27672. /****************************** IWDG Instances ********************************/
  27673. #define IS_IWDG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == IWDG_NS) || ((INSTANCE) == IWDG_S))
  27674. /****************************** WWDG Instances ********************************/
  27675. #define IS_WWDG_ALL_INSTANCE(INSTANCE) (((INSTANCE) == WWDG_NS) || ((INSTANCE) == WWDG_S))
  27676. /****************************** UCPD Instances ********************************/
  27677. #define IS_UCPD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == UCPD1_NS) || ((INSTANCE) == UCPD1_S))
  27678. /******************************* OTG FS HCD Instances *************************/
  27679. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_HS_NS) || ((INSTANCE) == USB_OTG_HS_S))
  27680. /******************************* OTG FS PCD Instances *************************/
  27681. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_HS_NS) || ((INSTANCE) == USB_OTG_HS_S))
  27682. /******************************* MDF/ADF Instances ****************************/
  27683. #define IS_MDF_ALL_INSTANCE(INSTANCE) (((INSTANCE) == MDF1_Filter0_NS) || ((INSTANCE) == MDF1_Filter0_S) || \
  27684. ((INSTANCE) == MDF1_Filter1_NS) || ((INSTANCE) == MDF1_Filter1_S) || \
  27685. ((INSTANCE) == MDF1_Filter2_NS) || ((INSTANCE) == MDF1_Filter2_S) || \
  27686. ((INSTANCE) == MDF1_Filter3_NS) || ((INSTANCE) == MDF1_Filter3_S) || \
  27687. ((INSTANCE) == MDF1_Filter4_NS) || ((INSTANCE) == MDF1_Filter4_S) || \
  27688. ((INSTANCE) == MDF1_Filter5_NS) || ((INSTANCE) == MDF1_Filter5_S) || \
  27689. ((INSTANCE) == ADF1_Filter0_NS) || ((INSTANCE) == ADF1_Filter0_S))
  27690. /******************************* GPU2D Instances *******************************/
  27691. #define IS_GPU2D_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPU2D_BASE_NS) || ((__INSTANCE__) == GPU2D_BASE_S))
  27692. /** @} */ /* End of group STM32U5xx_Peripheral_Exported_macros */
  27693. /** @} */ /* End of group STM32U599xx */
  27694. /** @} */ /* End of group ST */
  27695. #ifdef __cplusplus
  27696. }
  27697. #endif
  27698. #endif /* STM32U599xx_H */