Преглед изворни кода

Merge branch 'bugfix/bbpll_wakeup_reset_2' into 'master'

soc/rtc: reset another BBPLL related register

See merge request idf/esp-idf!3947
Ivan Grokhotkov пре 7 година
родитељ
комит
1cb65b3e5f
1 измењених фајлова са 2 додато и 1 уклоњено
  1. 2 1
      components/soc/esp32/rtc_clk.c

+ 2 - 1
components/soc/esp32/rtc_clk.c

@@ -48,7 +48,7 @@
 #define BBPLL_IR_CAL_EXT_CAP_VAL    0x20
 #define BBPLL_OC_ENB_FCAL_VAL       0x9a
 #define BBPLL_OC_ENB_VCON_VAL       0x00
-
+#define BBPLL_BBADC_CAL_7_0_VAL     0x00
 
 #define APLL_SDM_STOP_VAL_1         0x09
 #define APLL_SDM_STOP_VAL_2_REV0    0x69
@@ -441,6 +441,7 @@ static void rtc_clk_bbpll_enable()
     I2C_WRITEREG_RTC(I2C_BBPLL, I2C_BBPLL_IR_CAL_EXT_CAP, BBPLL_IR_CAL_EXT_CAP_VAL);
     I2C_WRITEREG_RTC(I2C_BBPLL, I2C_BBPLL_OC_ENB_FCAL, BBPLL_OC_ENB_FCAL_VAL);
     I2C_WRITEREG_RTC(I2C_BBPLL, I2C_BBPLL_OC_ENB_VCON, BBPLL_OC_ENB_VCON_VAL);
+    I2C_WRITEREG_RTC(I2C_BBPLL, I2C_BBPLL_BBADC_CAL_7_0, BBPLL_BBADC_CAL_7_0_VAL);
 }
 
 /**