|
@@ -102,71 +102,7 @@ extern "C" {
|
|
|
#define SYSTEM_CPUPERIOD_SEL_V 0x3
|
|
#define SYSTEM_CPUPERIOD_SEL_V 0x3
|
|
|
#define SYSTEM_CPUPERIOD_SEL_S 0
|
|
#define SYSTEM_CPUPERIOD_SEL_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_0_REG (DR_REG_SYSTEM_BASE + 0x14)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_0_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_1_REG (DR_REG_SYSTEM_BASE + 0x18)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_1_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_2_REG (DR_REG_SYSTEM_BASE + 0x1C)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_2_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_3_REG (DR_REG_SYSTEM_BASE + 0x20)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_3_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_4_REG (DR_REG_SYSTEM_BASE + 0x24)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_4_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_5_REG (DR_REG_SYSTEM_BASE + 0x28)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_5_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_6_REG (DR_REG_SYSTEM_BASE + 0x2C)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_6_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_JTAG_CTRL_7_REG (DR_REG_SYSTEM_BASE + 0x30)
|
|
|
|
|
-/* SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7 : WOR ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
|
|
-/*description: .*/
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7_M ((SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7_V)<<(SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7_S))
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7_V 0xFFFFFFFF
|
|
|
|
|
-#define SYSTEM_CANCEL_EFUSE_DISABLE_JTAG_TEMPORARY_7_S 0
|
|
|
|
|
-
|
|
|
|
|
-#define SYSTEM_MEM_PD_MASK_REG (DR_REG_SYSTEM_BASE + 0x34)
|
|
|
|
|
|
|
+#define SYSTEM_MEM_PD_MASK_REG (DR_REG_SYSTEM_BASE + 0x14)
|
|
|
/* SYSTEM_LSLP_MEM_PD_MASK : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
/* SYSTEM_LSLP_MEM_PD_MASK : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_LSLP_MEM_PD_MASK (BIT(0))
|
|
#define SYSTEM_LSLP_MEM_PD_MASK (BIT(0))
|
|
@@ -174,7 +110,7 @@ extern "C" {
|
|
|
#define SYSTEM_LSLP_MEM_PD_MASK_V 0x1
|
|
#define SYSTEM_LSLP_MEM_PD_MASK_V 0x1
|
|
|
#define SYSTEM_LSLP_MEM_PD_MASK_S 0
|
|
#define SYSTEM_LSLP_MEM_PD_MASK_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_PERIP_CLK_EN0_REG (DR_REG_SYSTEM_BASE + 0x38)
|
|
|
|
|
|
|
+#define SYSTEM_PERIP_CLK_EN0_REG (DR_REG_SYSTEM_BASE + 0x18)
|
|
|
/* SYSTEM_SPI4_CLK_EN : R/W ;bitpos:[31] ;default: 1'h1 ; */
|
|
/* SYSTEM_SPI4_CLK_EN : R/W ;bitpos:[31] ;default: 1'h1 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_SPI4_CLK_EN (BIT(31))
|
|
#define SYSTEM_SPI4_CLK_EN (BIT(31))
|
|
@@ -368,7 +304,7 @@ extern "C" {
|
|
|
#define SYSTEM_TIMERS_CLK_EN_V 0x1
|
|
#define SYSTEM_TIMERS_CLK_EN_V 0x1
|
|
|
#define SYSTEM_TIMERS_CLK_EN_S 0
|
|
#define SYSTEM_TIMERS_CLK_EN_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_PERIP_CLK_EN1_REG (DR_REG_SYSTEM_BASE + 0x3C)
|
|
|
|
|
|
|
+#define SYSTEM_PERIP_CLK_EN1_REG (DR_REG_SYSTEM_BASE + 0x1C)
|
|
|
/* SYSTEM_USB_DEVICE_CLK_EN : R/W ;bitpos:[10] ;default: 1'b1 ; */
|
|
/* SYSTEM_USB_DEVICE_CLK_EN : R/W ;bitpos:[10] ;default: 1'b1 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_USB_DEVICE_CLK_EN (BIT(10))
|
|
#define SYSTEM_USB_DEVICE_CLK_EN (BIT(10))
|
|
@@ -436,7 +372,7 @@ extern "C" {
|
|
|
#define SYSTEM_PERI_BACKUP_CLK_EN_V 0x1
|
|
#define SYSTEM_PERI_BACKUP_CLK_EN_V 0x1
|
|
|
#define SYSTEM_PERI_BACKUP_CLK_EN_S 0
|
|
#define SYSTEM_PERI_BACKUP_CLK_EN_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_PERIP_RST_EN0_REG (DR_REG_SYSTEM_BASE + 0x40)
|
|
|
|
|
|
|
+#define SYSTEM_PERIP_RST_EN0_REG (DR_REG_SYSTEM_BASE + 0x20)
|
|
|
/* SYSTEM_SPI4_RST : R/W ;bitpos:[31] ;default: 1'h0 ; */
|
|
/* SYSTEM_SPI4_RST : R/W ;bitpos:[31] ;default: 1'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_SPI4_RST (BIT(31))
|
|
#define SYSTEM_SPI4_RST (BIT(31))
|
|
@@ -630,7 +566,7 @@ extern "C" {
|
|
|
#define SYSTEM_TIMERS_RST_V 0x1
|
|
#define SYSTEM_TIMERS_RST_V 0x1
|
|
|
#define SYSTEM_TIMERS_RST_S 0
|
|
#define SYSTEM_TIMERS_RST_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_PERIP_RST_EN1_REG (DR_REG_SYSTEM_BASE + 0x44)
|
|
|
|
|
|
|
+#define SYSTEM_PERIP_RST_EN1_REG (DR_REG_SYSTEM_BASE + 0x24)
|
|
|
/* SYSTEM_USB_DEVICE_RST : R/W ;bitpos:[10] ;default: 1'b0 ; */
|
|
/* SYSTEM_USB_DEVICE_RST : R/W ;bitpos:[10] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_USB_DEVICE_RST (BIT(10))
|
|
#define SYSTEM_USB_DEVICE_RST (BIT(10))
|
|
@@ -698,7 +634,7 @@ extern "C" {
|
|
|
#define SYSTEM_PERI_BACKUP_RST_V 0x1
|
|
#define SYSTEM_PERI_BACKUP_RST_V 0x1
|
|
|
#define SYSTEM_PERI_BACKUP_RST_S 0
|
|
#define SYSTEM_PERI_BACKUP_RST_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_BT_LPCK_DIV_INT_REG (DR_REG_SYSTEM_BASE + 0x48)
|
|
|
|
|
|
|
+#define SYSTEM_BT_LPCK_DIV_INT_REG (DR_REG_SYSTEM_BASE + 0x28)
|
|
|
/* SYSTEM_BT_LPCK_DIV_NUM : R/W ;bitpos:[11:0] ;default: 12'd255 ; */
|
|
/* SYSTEM_BT_LPCK_DIV_NUM : R/W ;bitpos:[11:0] ;default: 12'd255 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_BT_LPCK_DIV_NUM 0x00000FFF
|
|
#define SYSTEM_BT_LPCK_DIV_NUM 0x00000FFF
|
|
@@ -706,7 +642,7 @@ extern "C" {
|
|
|
#define SYSTEM_BT_LPCK_DIV_NUM_V 0xFFF
|
|
#define SYSTEM_BT_LPCK_DIV_NUM_V 0xFFF
|
|
|
#define SYSTEM_BT_LPCK_DIV_NUM_S 0
|
|
#define SYSTEM_BT_LPCK_DIV_NUM_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_BT_LPCK_DIV_FRAC_REG (DR_REG_SYSTEM_BASE + 0x4C)
|
|
|
|
|
|
|
+#define SYSTEM_BT_LPCK_DIV_FRAC_REG (DR_REG_SYSTEM_BASE + 0x2C)
|
|
|
/* SYSTEM_LPCLK_RTC_EN : R/W ;bitpos:[28] ;default: 1'b0 ; */
|
|
/* SYSTEM_LPCLK_RTC_EN : R/W ;bitpos:[28] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_LPCLK_RTC_EN (BIT(28))
|
|
#define SYSTEM_LPCLK_RTC_EN (BIT(28))
|
|
@@ -750,7 +686,7 @@ extern "C" {
|
|
|
#define SYSTEM_BT_LPCK_DIV_B_V 0xFFF
|
|
#define SYSTEM_BT_LPCK_DIV_B_V 0xFFF
|
|
|
#define SYSTEM_BT_LPCK_DIV_B_S 0
|
|
#define SYSTEM_BT_LPCK_DIV_B_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CPU_INTR_FROM_CPU_0_REG (DR_REG_SYSTEM_BASE + 0x50)
|
|
|
|
|
|
|
+#define SYSTEM_CPU_INTR_FROM_CPU_0_REG (DR_REG_SYSTEM_BASE + 0x30)
|
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_0 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_0 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0 (BIT(0))
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0 (BIT(0))
|
|
@@ -758,7 +694,7 @@ extern "C" {
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0_V 0x1
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0_V 0x1
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0_S 0
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_0_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CPU_INTR_FROM_CPU_1_REG (DR_REG_SYSTEM_BASE + 0x54)
|
|
|
|
|
|
|
+#define SYSTEM_CPU_INTR_FROM_CPU_1_REG (DR_REG_SYSTEM_BASE + 0x34)
|
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_1 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_1 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1 (BIT(0))
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1 (BIT(0))
|
|
@@ -766,7 +702,7 @@ extern "C" {
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1_V 0x1
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1_V 0x1
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1_S 0
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_1_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CPU_INTR_FROM_CPU_2_REG (DR_REG_SYSTEM_BASE + 0x58)
|
|
|
|
|
|
|
+#define SYSTEM_CPU_INTR_FROM_CPU_2_REG (DR_REG_SYSTEM_BASE + 0x38)
|
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_2 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_2 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2 (BIT(0))
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2 (BIT(0))
|
|
@@ -774,7 +710,7 @@ extern "C" {
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2_V 0x1
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2_V 0x1
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2_S 0
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_2_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CPU_INTR_FROM_CPU_3_REG (DR_REG_SYSTEM_BASE + 0x5C)
|
|
|
|
|
|
|
+#define SYSTEM_CPU_INTR_FROM_CPU_3_REG (DR_REG_SYSTEM_BASE + 0x3C)
|
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_3 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
/* SYSTEM_CPU_INTR_FROM_CPU_3 : R/W ;bitpos:[0] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3 (BIT(0))
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3 (BIT(0))
|
|
@@ -782,7 +718,7 @@ extern "C" {
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3_V 0x1
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3_V 0x1
|
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3_S 0
|
|
#define SYSTEM_CPU_INTR_FROM_CPU_3_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_RSA_PD_CTRL_REG (DR_REG_SYSTEM_BASE + 0x60)
|
|
|
|
|
|
|
+#define SYSTEM_RSA_PD_CTRL_REG (DR_REG_SYSTEM_BASE + 0x40)
|
|
|
/* SYSTEM_RSA_MEM_FORCE_PD : R/W ;bitpos:[2] ;default: 1'b0 ; */
|
|
/* SYSTEM_RSA_MEM_FORCE_PD : R/W ;bitpos:[2] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_RSA_MEM_FORCE_PD (BIT(2))
|
|
#define SYSTEM_RSA_MEM_FORCE_PD (BIT(2))
|
|
@@ -802,7 +738,7 @@ extern "C" {
|
|
|
#define SYSTEM_RSA_MEM_PD_V 0x1
|
|
#define SYSTEM_RSA_MEM_PD_V 0x1
|
|
|
#define SYSTEM_RSA_MEM_PD_S 0
|
|
#define SYSTEM_RSA_MEM_PD_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_EDMA_CTRL_REG (DR_REG_SYSTEM_BASE + 0x64)
|
|
|
|
|
|
|
+#define SYSTEM_EDMA_CTRL_REG (DR_REG_SYSTEM_BASE + 0x44)
|
|
|
/* SYSTEM_EDMA_RESET : R/W ;bitpos:[1] ;default: 1'b0 ; */
|
|
/* SYSTEM_EDMA_RESET : R/W ;bitpos:[1] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_EDMA_RESET (BIT(1))
|
|
#define SYSTEM_EDMA_RESET (BIT(1))
|
|
@@ -816,7 +752,7 @@ extern "C" {
|
|
|
#define SYSTEM_EDMA_CLK_ON_V 0x1
|
|
#define SYSTEM_EDMA_CLK_ON_V 0x1
|
|
|
#define SYSTEM_EDMA_CLK_ON_S 0
|
|
#define SYSTEM_EDMA_CLK_ON_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CACHE_CONTROL_REG (DR_REG_SYSTEM_BASE + 0x68)
|
|
|
|
|
|
|
+#define SYSTEM_CACHE_CONTROL_REG (DR_REG_SYSTEM_BASE + 0x48)
|
|
|
/* SYSTEM_DCACHE_RESET : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
/* SYSTEM_DCACHE_RESET : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_DCACHE_RESET (BIT(3))
|
|
#define SYSTEM_DCACHE_RESET (BIT(3))
|
|
@@ -842,7 +778,7 @@ extern "C" {
|
|
|
#define SYSTEM_ICACHE_CLK_ON_V 0x1
|
|
#define SYSTEM_ICACHE_CLK_ON_V 0x1
|
|
|
#define SYSTEM_ICACHE_CLK_ON_S 0
|
|
#define SYSTEM_ICACHE_CLK_ON_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_EXTERNAL_DEVICE_ENCRYPT_DECRYPT_CONTROL_REG (DR_REG_SYSTEM_BASE + 0x6C)
|
|
|
|
|
|
|
+#define SYSTEM_EXTERNAL_DEVICE_ENCRYPT_DECRYPT_CONTROL_REG (DR_REG_SYSTEM_BASE + 0x4C)
|
|
|
/* SYSTEM_ENABLE_DOWNLOAD_MANUAL_ENCRYPT : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
/* SYSTEM_ENABLE_DOWNLOAD_MANUAL_ENCRYPT : R/W ;bitpos:[3] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_ENABLE_DOWNLOAD_MANUAL_ENCRYPT (BIT(3))
|
|
#define SYSTEM_ENABLE_DOWNLOAD_MANUAL_ENCRYPT (BIT(3))
|
|
@@ -868,7 +804,7 @@ extern "C" {
|
|
|
#define SYSTEM_ENABLE_SPI_MANUAL_ENCRYPT_V 0x1
|
|
#define SYSTEM_ENABLE_SPI_MANUAL_ENCRYPT_V 0x1
|
|
|
#define SYSTEM_ENABLE_SPI_MANUAL_ENCRYPT_S 0
|
|
#define SYSTEM_ENABLE_SPI_MANUAL_ENCRYPT_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_RTC_FASTMEM_CONFIG_REG (DR_REG_SYSTEM_BASE + 0x70)
|
|
|
|
|
|
|
+#define SYSTEM_RTC_FASTMEM_CONFIG_REG (DR_REG_SYSTEM_BASE + 0x50)
|
|
|
/* SYSTEM_RTC_MEM_CRC_FINISH : RO ;bitpos:[31] ;default: 1'b0 ; */
|
|
/* SYSTEM_RTC_MEM_CRC_FINISH : RO ;bitpos:[31] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_RTC_MEM_CRC_FINISH (BIT(31))
|
|
#define SYSTEM_RTC_MEM_CRC_FINISH (BIT(31))
|
|
@@ -894,7 +830,7 @@ extern "C" {
|
|
|
#define SYSTEM_RTC_MEM_CRC_START_V 0x1
|
|
#define SYSTEM_RTC_MEM_CRC_START_V 0x1
|
|
|
#define SYSTEM_RTC_MEM_CRC_START_S 8
|
|
#define SYSTEM_RTC_MEM_CRC_START_S 8
|
|
|
|
|
|
|
|
-#define SYSTEM_RTC_FASTMEM_CRC_REG (DR_REG_SYSTEM_BASE + 0x74)
|
|
|
|
|
|
|
+#define SYSTEM_RTC_FASTMEM_CRC_REG (DR_REG_SYSTEM_BASE + 0x54)
|
|
|
/* SYSTEM_RTC_MEM_CRC_RES : RO ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
/* SYSTEM_RTC_MEM_CRC_RES : RO ;bitpos:[31:0] ;default: 32'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_RTC_MEM_CRC_RES 0xFFFFFFFF
|
|
#define SYSTEM_RTC_MEM_CRC_RES 0xFFFFFFFF
|
|
@@ -902,7 +838,7 @@ extern "C" {
|
|
|
#define SYSTEM_RTC_MEM_CRC_RES_V 0xFFFFFFFF
|
|
#define SYSTEM_RTC_MEM_CRC_RES_V 0xFFFFFFFF
|
|
|
#define SYSTEM_RTC_MEM_CRC_RES_S 0
|
|
#define SYSTEM_RTC_MEM_CRC_RES_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_REDUNDANT_ECO_CTRL_REG (DR_REG_SYSTEM_BASE + 0x78)
|
|
|
|
|
|
|
+#define SYSTEM_REDUNDANT_ECO_CTRL_REG (DR_REG_SYSTEM_BASE + 0x58)
|
|
|
/* SYSTEM_REDUNDANT_ECO_RESULT : RO ;bitpos:[1] ;default: 1'b0 ; */
|
|
/* SYSTEM_REDUNDANT_ECO_RESULT : RO ;bitpos:[1] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_REDUNDANT_ECO_RESULT (BIT(1))
|
|
#define SYSTEM_REDUNDANT_ECO_RESULT (BIT(1))
|
|
@@ -916,7 +852,7 @@ extern "C" {
|
|
|
#define SYSTEM_REDUNDANT_ECO_DRIVE_V 0x1
|
|
#define SYSTEM_REDUNDANT_ECO_DRIVE_V 0x1
|
|
|
#define SYSTEM_REDUNDANT_ECO_DRIVE_S 0
|
|
#define SYSTEM_REDUNDANT_ECO_DRIVE_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_CLOCK_GATE_REG (DR_REG_SYSTEM_BASE + 0x7C)
|
|
|
|
|
|
|
+#define SYSTEM_CLOCK_GATE_REG (DR_REG_SYSTEM_BASE + 0x5C)
|
|
|
/* SYSTEM_CLK_EN : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
/* SYSTEM_CLK_EN : R/W ;bitpos:[0] ;default: 1'b1 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CLK_EN (BIT(0))
|
|
#define SYSTEM_CLK_EN (BIT(0))
|
|
@@ -924,7 +860,7 @@ extern "C" {
|
|
|
#define SYSTEM_CLK_EN_V 0x1
|
|
#define SYSTEM_CLK_EN_V 0x1
|
|
|
#define SYSTEM_CLK_EN_S 0
|
|
#define SYSTEM_CLK_EN_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_SYSCLK_CONF_REG (DR_REG_SYSTEM_BASE + 0x80)
|
|
|
|
|
|
|
+#define SYSTEM_SYSCLK_CONF_REG (DR_REG_SYSTEM_BASE + 0x60)
|
|
|
/* SYSTEM_CLK_DIV_EN : RO ;bitpos:[19] ;default: 1'd0 ; */
|
|
/* SYSTEM_CLK_DIV_EN : RO ;bitpos:[19] ;default: 1'd0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_CLK_DIV_EN (BIT(19))
|
|
#define SYSTEM_CLK_DIV_EN (BIT(19))
|
|
@@ -950,7 +886,7 @@ extern "C" {
|
|
|
#define SYSTEM_PRE_DIV_CNT_V 0x3FF
|
|
#define SYSTEM_PRE_DIV_CNT_V 0x3FF
|
|
|
#define SYSTEM_PRE_DIV_CNT_S 0
|
|
#define SYSTEM_PRE_DIV_CNT_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_MEM_PVT_REG (DR_REG_SYSTEM_BASE + 0x84)
|
|
|
|
|
|
|
+#define SYSTEM_MEM_PVT_REG (DR_REG_SYSTEM_BASE + 0x64)
|
|
|
/* SYSTEM_MEM_VT_SEL : R/W ;bitpos:[23:22] ;default: 2'd0 ; */
|
|
/* SYSTEM_MEM_VT_SEL : R/W ;bitpos:[23:22] ;default: 2'd0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_MEM_VT_SEL 0x00000003
|
|
#define SYSTEM_MEM_VT_SEL 0x00000003
|
|
@@ -982,7 +918,7 @@ extern "C" {
|
|
|
#define SYSTEM_MEM_PATH_LEN_V 0xF
|
|
#define SYSTEM_MEM_PATH_LEN_V 0xF
|
|
|
#define SYSTEM_MEM_PATH_LEN_S 0
|
|
#define SYSTEM_MEM_PATH_LEN_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_LVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x88)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_LVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x68)
|
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_LVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_LVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_LVT (BIT(6))
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_LVT (BIT(6))
|
|
@@ -1002,7 +938,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_PATH_LEN_LVT_V 0x1F
|
|
#define SYSTEM_COMB_PATH_LEN_LVT_V 0x1F
|
|
|
#define SYSTEM_COMB_PATH_LEN_LVT_S 0
|
|
#define SYSTEM_COMB_PATH_LEN_LVT_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_NVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x8C)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_NVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x6C)
|
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_NVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_NVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_NVT (BIT(6))
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_NVT (BIT(6))
|
|
@@ -1022,7 +958,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_PATH_LEN_NVT_V 0x1F
|
|
#define SYSTEM_COMB_PATH_LEN_NVT_V 0x1F
|
|
|
#define SYSTEM_COMB_PATH_LEN_NVT_S 0
|
|
#define SYSTEM_COMB_PATH_LEN_NVT_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_HVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x90)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_HVT_CONF_REG (DR_REG_SYSTEM_BASE + 0x70)
|
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_HVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
/* SYSTEM_COMB_PVT_MONITOR_EN_HVT : R/W ;bitpos:[6] ;default: 1'b0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_HVT (BIT(6))
|
|
#define SYSTEM_COMB_PVT_MONITOR_EN_HVT (BIT(6))
|
|
@@ -1042,7 +978,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_PATH_LEN_HVT_V 0x1F
|
|
#define SYSTEM_COMB_PATH_LEN_HVT_V 0x1F
|
|
|
#define SYSTEM_COMB_PATH_LEN_HVT_S 0
|
|
#define SYSTEM_COMB_PATH_LEN_HVT_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_LVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x94)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_LVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x74)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0 0x0000FFFF
|
|
@@ -1050,7 +986,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE0_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_NVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x98)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_NVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x78)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0 0x0000FFFF
|
|
@@ -1058,7 +994,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE0_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_HVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x9C)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_HVT_SITE0_REG (DR_REG_SYSTEM_BASE + 0x7C)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0 0x0000FFFF
|
|
@@ -1066,7 +1002,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE0_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_LVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0xA0)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_LVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0x80)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1 0x0000FFFF
|
|
@@ -1074,7 +1010,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE1_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_NVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0xA4)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_NVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0x84)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1 0x0000FFFF
|
|
@@ -1082,7 +1018,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE1_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_HVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0xA8)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_HVT_SITE1_REG (DR_REG_SYSTEM_BASE + 0x88)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1 0x0000FFFF
|
|
@@ -1090,7 +1026,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE1_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_LVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0xAC)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_LVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0x8C)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2 0x0000FFFF
|
|
@@ -1098,7 +1034,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE2_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_NVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0xB0)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_NVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0x90)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2 0x0000FFFF
|
|
@@ -1106,7 +1042,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE2_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_HVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0xB4)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_HVT_SITE2_REG (DR_REG_SYSTEM_BASE + 0x94)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2 0x0000FFFF
|
|
@@ -1114,7 +1050,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE2_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_LVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0xB8)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_LVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0x98)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3 0x0000FFFF
|
|
@@ -1122,7 +1058,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_LVT_SITE3_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_NVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0xBC)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_NVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0x9C)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3 0x0000FFFF
|
|
@@ -1130,7 +1066,7 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3_V 0xFFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3_V 0xFFFF
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_NVT_SITE3_S 0
|
|
|
|
|
|
|
|
-#define SYSTEM_COMB_PVT_ERR_HVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0xC0)
|
|
|
|
|
|
|
+#define SYSTEM_COMB_PVT_ERR_HVT_SITE3_REG (DR_REG_SYSTEM_BASE + 0xA0)
|
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
/* SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3 0x0000FFFF
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3 0x0000FFFF
|
|
@@ -1139,13 +1075,14 @@ extern "C" {
|
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3_S 0
|
|
#define SYSTEM_COMB_TIMING_ERR_CNT_HVT_SITE3_S 0
|
|
|
|
|
|
|
|
#define SYSTEM_DATE_REG (DR_REG_SYSTEM_BASE + 0xFFC)
|
|
#define SYSTEM_DATE_REG (DR_REG_SYSTEM_BASE + 0xFFC)
|
|
|
-/* SYSTEM_DATE : R/W ;bitpos:[27:0] ;default: 28'h2012230 ; */
|
|
|
|
|
|
|
+/* SYSTEM_DATE : R/W ;bitpos:[27:0] ;default: 28'h2101220 ; */
|
|
|
/*description: .*/
|
|
/*description: .*/
|
|
|
#define SYSTEM_DATE 0x0FFFFFFF
|
|
#define SYSTEM_DATE 0x0FFFFFFF
|
|
|
#define SYSTEM_DATE_M ((SYSTEM_DATE_V)<<(SYSTEM_DATE_S))
|
|
#define SYSTEM_DATE_M ((SYSTEM_DATE_V)<<(SYSTEM_DATE_S))
|
|
|
#define SYSTEM_DATE_V 0xFFFFFFF
|
|
#define SYSTEM_DATE_V 0xFFFFFFF
|
|
|
#define SYSTEM_DATE_S 0
|
|
#define SYSTEM_DATE_S 0
|
|
|
|
|
|
|
|
|
|
+
|
|
|
#ifdef __cplusplus
|
|
#ifdef __cplusplus
|
|
|
}
|
|
}
|
|
|
#endif
|
|
#endif
|