rtc_module.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. // you may not use this file except in compliance with the License.
  2. // You may obtain a copy of the License at
  3. // http://www.apache.org/licenses/LICENSE-2.0
  4. //
  5. // Unless required by applicable law or agreed to in writing, software
  6. // distributed under the License is distributed on an "AS IS" BASIS,
  7. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  8. // See the License for the specific language governing permissions and
  9. // limitations under the License.
  10. #include <esp_types.h>
  11. #include <stdlib.h>
  12. #include <ctype.h>
  13. #include "rom/ets_sys.h"
  14. #include "esp_log.h"
  15. #include "soc/rtc_io_reg.h"
  16. #include "soc/sens_reg.h"
  17. #include "soc/rtc_cntl_reg.h"
  18. #include "rtc_io.h"
  19. #include "touch_pad.h"
  20. #include "adc.h"
  21. #include "dac.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/xtensa_api.h"
  24. #include "freertos/semphr.h"
  25. #include "esp_intr_alloc.h"
  26. #include "sys/lock.h"
  27. #include "driver/rtc_cntl.h"
  28. #include "driver/gpio.h"
  29. #ifndef NDEBUG
  30. // Enable built-in checks in queue.h in debug builds
  31. #define INVARIANTS
  32. #endif
  33. #include "rom/queue.h"
  34. static const char *RTC_MODULE_TAG = "RTC_MODULE";
  35. #define RTC_MODULE_CHECK(a, str, ret_val) if (!(a)) { \
  36. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s):%s", __FILE__, __LINE__, __FUNCTION__, str); \
  37. return (ret_val); \
  38. }
  39. #define ADC1_CHECK_FUNCTION_RET(fun_ret) if(fun_ret!=ESP_OK){\
  40. ESP_LOGE(RTC_MODULE_TAG,"%s:%d\n",__FUNCTION__,__LINE__);\
  41. return ESP_FAIL;\
  42. }
  43. #define DAC_ERR_STR_CHANNEL_ERROR "DAC channel error"
  44. portMUX_TYPE rtc_spinlock = portMUX_INITIALIZER_UNLOCKED;
  45. static xSemaphoreHandle rtc_touch_sem = NULL;
  46. //Reg,Mux,Fun,IE,Up,Down,Rtc_number
  47. const rtc_gpio_desc_t rtc_gpio_desc[GPIO_PIN_COUNT] = {
  48. {RTC_IO_TOUCH_PAD1_REG, RTC_IO_TOUCH_PAD1_MUX_SEL_M, RTC_IO_TOUCH_PAD1_FUN_SEL_S, RTC_IO_TOUCH_PAD1_FUN_IE_M, RTC_IO_TOUCH_PAD1_RUE_M, RTC_IO_TOUCH_PAD1_RDE_M, RTC_IO_TOUCH_PAD1_SLP_SEL_M, RTC_IO_TOUCH_PAD1_SLP_IE_M, RTC_IO_TOUCH_PAD1_HOLD_M, RTC_CNTL_TOUCH_PAD1_HOLD_FORCE_M, RTC_IO_TOUCH_PAD1_DRV_V, RTC_IO_TOUCH_PAD1_DRV_S, 11}, //0
  49. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //1
  50. {RTC_IO_TOUCH_PAD2_REG, RTC_IO_TOUCH_PAD2_MUX_SEL_M, RTC_IO_TOUCH_PAD2_FUN_SEL_S, RTC_IO_TOUCH_PAD2_FUN_IE_M, RTC_IO_TOUCH_PAD2_RUE_M, RTC_IO_TOUCH_PAD2_RDE_M, RTC_IO_TOUCH_PAD2_SLP_SEL_M, RTC_IO_TOUCH_PAD2_SLP_IE_M, RTC_IO_TOUCH_PAD2_HOLD_M, RTC_CNTL_TOUCH_PAD2_HOLD_FORCE_M, RTC_IO_TOUCH_PAD2_DRV_V, RTC_IO_TOUCH_PAD2_DRV_S, 12}, //2
  51. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //3
  52. {RTC_IO_TOUCH_PAD0_REG, RTC_IO_TOUCH_PAD0_MUX_SEL_M, RTC_IO_TOUCH_PAD0_FUN_SEL_S, RTC_IO_TOUCH_PAD0_FUN_IE_M, RTC_IO_TOUCH_PAD0_RUE_M, RTC_IO_TOUCH_PAD0_RDE_M, RTC_IO_TOUCH_PAD0_SLP_SEL_M, RTC_IO_TOUCH_PAD0_SLP_IE_M, RTC_IO_TOUCH_PAD0_HOLD_M, RTC_CNTL_TOUCH_PAD0_HOLD_FORCE_M, RTC_IO_TOUCH_PAD0_DRV_V, RTC_IO_TOUCH_PAD0_DRV_S, 10}, //4
  53. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //5
  54. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //6
  55. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //7
  56. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //8
  57. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //9
  58. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //10
  59. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //11
  60. {RTC_IO_TOUCH_PAD5_REG, RTC_IO_TOUCH_PAD5_MUX_SEL_M, RTC_IO_TOUCH_PAD5_FUN_SEL_S, RTC_IO_TOUCH_PAD5_FUN_IE_M, RTC_IO_TOUCH_PAD5_RUE_M, RTC_IO_TOUCH_PAD5_RDE_M, RTC_IO_TOUCH_PAD5_SLP_SEL_M, RTC_IO_TOUCH_PAD5_SLP_IE_M, RTC_IO_TOUCH_PAD5_HOLD_M, RTC_CNTL_TOUCH_PAD5_HOLD_FORCE_M, RTC_IO_TOUCH_PAD5_DRV_V, RTC_IO_TOUCH_PAD5_DRV_S, 15}, //12
  61. {RTC_IO_TOUCH_PAD4_REG, RTC_IO_TOUCH_PAD4_MUX_SEL_M, RTC_IO_TOUCH_PAD4_FUN_SEL_S, RTC_IO_TOUCH_PAD4_FUN_IE_M, RTC_IO_TOUCH_PAD4_RUE_M, RTC_IO_TOUCH_PAD4_RDE_M, RTC_IO_TOUCH_PAD4_SLP_SEL_M, RTC_IO_TOUCH_PAD4_SLP_IE_M, RTC_IO_TOUCH_PAD4_HOLD_M, RTC_CNTL_TOUCH_PAD4_HOLD_FORCE_M, RTC_IO_TOUCH_PAD4_DRV_V, RTC_IO_TOUCH_PAD4_DRV_S, 14}, //13
  62. {RTC_IO_TOUCH_PAD6_REG, RTC_IO_TOUCH_PAD6_MUX_SEL_M, RTC_IO_TOUCH_PAD6_FUN_SEL_S, RTC_IO_TOUCH_PAD6_FUN_IE_M, RTC_IO_TOUCH_PAD6_RUE_M, RTC_IO_TOUCH_PAD6_RDE_M, RTC_IO_TOUCH_PAD6_SLP_SEL_M, RTC_IO_TOUCH_PAD6_SLP_IE_M, RTC_IO_TOUCH_PAD6_HOLD_M, RTC_CNTL_TOUCH_PAD6_HOLD_FORCE_M, RTC_IO_TOUCH_PAD6_DRV_V, RTC_IO_TOUCH_PAD6_DRV_S, 16}, //14
  63. {RTC_IO_TOUCH_PAD3_REG, RTC_IO_TOUCH_PAD3_MUX_SEL_M, RTC_IO_TOUCH_PAD3_FUN_SEL_S, RTC_IO_TOUCH_PAD3_FUN_IE_M, RTC_IO_TOUCH_PAD3_RUE_M, RTC_IO_TOUCH_PAD3_RDE_M, RTC_IO_TOUCH_PAD3_SLP_SEL_M, RTC_IO_TOUCH_PAD3_SLP_IE_M, RTC_IO_TOUCH_PAD3_HOLD_M, RTC_CNTL_TOUCH_PAD3_HOLD_FORCE_M, RTC_IO_TOUCH_PAD3_DRV_V, RTC_IO_TOUCH_PAD3_DRV_S, 13}, //15
  64. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //16
  65. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //17
  66. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //18
  67. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //19
  68. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //20
  69. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //21
  70. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //22
  71. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //23
  72. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //24
  73. {RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_MUX_SEL_M, RTC_IO_PDAC1_FUN_SEL_S, RTC_IO_PDAC1_FUN_IE_M, RTC_IO_PDAC1_RUE_M, RTC_IO_PDAC1_RDE_M, RTC_IO_PDAC1_SLP_SEL_M, RTC_IO_PDAC1_SLP_IE_M, RTC_IO_PDAC1_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, RTC_IO_PDAC1_DRV_V, RTC_IO_PDAC1_DRV_S, 6}, //25
  74. {RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_MUX_SEL_M, RTC_IO_PDAC2_FUN_SEL_S, RTC_IO_PDAC2_FUN_IE_M, RTC_IO_PDAC2_RUE_M, RTC_IO_PDAC2_RDE_M, RTC_IO_PDAC2_SLP_SEL_M, RTC_IO_PDAC2_SLP_IE_M, RTC_IO_PDAC2_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, RTC_IO_PDAC2_DRV_V, RTC_IO_PDAC2_DRV_S, 7}, //26
  75. {RTC_IO_TOUCH_PAD7_REG, RTC_IO_TOUCH_PAD7_MUX_SEL_M, RTC_IO_TOUCH_PAD7_FUN_SEL_S, RTC_IO_TOUCH_PAD7_FUN_IE_M, RTC_IO_TOUCH_PAD7_RUE_M, RTC_IO_TOUCH_PAD7_RDE_M, RTC_IO_TOUCH_PAD7_SLP_SEL_M, RTC_IO_TOUCH_PAD7_SLP_IE_M, RTC_IO_TOUCH_PAD7_HOLD_M, RTC_CNTL_TOUCH_PAD7_HOLD_FORCE_M, RTC_IO_TOUCH_PAD7_DRV_V, RTC_IO_TOUCH_PAD7_DRV_S, 17}, //27
  76. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //28
  77. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //29
  78. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //30
  79. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //31
  80. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32P_MUX_SEL_M, RTC_IO_X32P_FUN_SEL_S, RTC_IO_X32P_FUN_IE_M, RTC_IO_X32P_RUE_M, RTC_IO_X32P_RDE_M, RTC_IO_X32P_SLP_SEL_M, RTC_IO_X32P_SLP_IE_M, RTC_IO_X32P_HOLD_M, RTC_CNTL_X32P_HOLD_FORCE_M, RTC_IO_X32P_DRV_V, RTC_IO_X32P_DRV_S, 9}, //32
  81. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32N_MUX_SEL_M, RTC_IO_X32N_FUN_SEL_S, RTC_IO_X32N_FUN_IE_M, RTC_IO_X32N_RUE_M, RTC_IO_X32N_RDE_M, RTC_IO_X32N_SLP_SEL_M, RTC_IO_X32N_SLP_IE_M, RTC_IO_X32N_HOLD_M, RTC_CNTL_X32N_HOLD_FORCE_M, RTC_IO_X32N_DRV_V, RTC_IO_X32N_DRV_S, 8}, //33
  82. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC1_MUX_SEL_M, RTC_IO_ADC1_FUN_SEL_S, RTC_IO_ADC1_FUN_IE_M, 0, 0, RTC_IO_ADC1_SLP_SEL_M, RTC_IO_ADC1_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC1_HOLD_FORCE_M, 0, 0, 4}, //34
  83. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC2_MUX_SEL_M, RTC_IO_ADC2_FUN_SEL_S, RTC_IO_ADC2_FUN_IE_M, 0, 0, RTC_IO_ADC2_SLP_SEL_M, RTC_IO_ADC2_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC2_HOLD_FORCE_M, 0, 0, 5}, //35
  84. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE1_MUX_SEL_M, RTC_IO_SENSE1_FUN_SEL_S, RTC_IO_SENSE1_FUN_IE_M, 0, 0, RTC_IO_SENSE1_SLP_SEL_M, RTC_IO_SENSE1_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE1_HOLD_FORCE_M, 0, 0, 0}, //36
  85. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE2_MUX_SEL_M, RTC_IO_SENSE2_FUN_SEL_S, RTC_IO_SENSE2_FUN_IE_M, 0, 0, RTC_IO_SENSE2_SLP_SEL_M, RTC_IO_SENSE2_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE2_HOLD_FORCE_M, 0, 0, 1}, //37
  86. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE3_MUX_SEL_M, RTC_IO_SENSE3_FUN_SEL_S, RTC_IO_SENSE3_FUN_IE_M, 0, 0, RTC_IO_SENSE3_SLP_SEL_M, RTC_IO_SENSE3_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE3_HOLD_FORCE_M, 0, 0, 2}, //38
  87. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE4_MUX_SEL_M, RTC_IO_SENSE4_FUN_SEL_S, RTC_IO_SENSE4_FUN_IE_M, 0, 0, RTC_IO_SENSE4_SLP_SEL_M, RTC_IO_SENSE4_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE4_HOLD_FORCE_M, 0, 0, 3}, //39
  88. };
  89. /*---------------------------------------------------------------
  90. RTC IO
  91. ---------------------------------------------------------------*/
  92. esp_err_t rtc_gpio_init(gpio_num_t gpio_num)
  93. {
  94. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  95. portENTER_CRITICAL(&rtc_spinlock);
  96. // 0: GPIO connected to digital GPIO module. 1: GPIO connected to analog RTC module.
  97. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  98. //0:RTC FUNCIOTN 1,2,3:Reserved
  99. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, RTC_IO_TOUCH_PAD1_FUN_SEL_V, 0x0, rtc_gpio_desc[gpio_num].func);
  100. portEXIT_CRITICAL(&rtc_spinlock);
  101. return ESP_OK;
  102. }
  103. esp_err_t rtc_gpio_deinit(gpio_num_t gpio_num)
  104. {
  105. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  106. portENTER_CRITICAL(&rtc_spinlock);
  107. //Select Gpio as Digital Gpio
  108. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  109. portEXIT_CRITICAL(&rtc_spinlock);
  110. return ESP_OK;
  111. }
  112. static esp_err_t rtc_gpio_output_enable(gpio_num_t gpio_num)
  113. {
  114. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  115. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  116. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  117. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  118. return ESP_OK;
  119. }
  120. static esp_err_t rtc_gpio_output_disable(gpio_num_t gpio_num)
  121. {
  122. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  123. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  124. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  125. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << ( rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  126. return ESP_OK;
  127. }
  128. static esp_err_t rtc_gpio_input_enable(gpio_num_t gpio_num)
  129. {
  130. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  131. portENTER_CRITICAL(&rtc_spinlock);
  132. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  133. portEXIT_CRITICAL(&rtc_spinlock);
  134. return ESP_OK;
  135. }
  136. static esp_err_t rtc_gpio_input_disable(gpio_num_t gpio_num)
  137. {
  138. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  139. portENTER_CRITICAL(&rtc_spinlock);
  140. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  141. portEXIT_CRITICAL(&rtc_spinlock);
  142. return ESP_OK;
  143. }
  144. esp_err_t rtc_gpio_set_level(gpio_num_t gpio_num, uint32_t level)
  145. {
  146. int rtc_gpio_num = rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;;
  147. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  148. if (level) {
  149. WRITE_PERI_REG(RTC_GPIO_OUT_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TS_S)));
  150. } else {
  151. WRITE_PERI_REG(RTC_GPIO_OUT_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TC_S)));
  152. }
  153. return ESP_OK;
  154. }
  155. uint32_t rtc_gpio_get_level(gpio_num_t gpio_num)
  156. {
  157. uint32_t level = 0;
  158. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  159. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  160. portENTER_CRITICAL(&rtc_spinlock);
  161. level = READ_PERI_REG(RTC_GPIO_IN_REG);
  162. portEXIT_CRITICAL(&rtc_spinlock);
  163. return ((level >> (RTC_GPIO_IN_NEXT_S + rtc_gpio_num)) & 0x01);
  164. }
  165. esp_err_t rtc_gpio_set_drive_capability(gpio_num_t gpio_num, gpio_drive_cap_t strength)
  166. {
  167. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  168. RTC_MODULE_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(gpio_num), "Output pad only", ESP_ERR_INVALID_ARG);
  169. RTC_MODULE_CHECK(strength < GPIO_DRIVE_CAP_MAX, "GPIO drive capability error", ESP_ERR_INVALID_ARG);
  170. portENTER_CRITICAL(&rtc_spinlock);
  171. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].drv_v, strength, rtc_gpio_desc[gpio_num].drv_s);
  172. portEXIT_CRITICAL(&rtc_spinlock);
  173. return ESP_OK;
  174. }
  175. esp_err_t rtc_gpio_get_drive_capability(gpio_num_t gpio_num, gpio_drive_cap_t* strength)
  176. {
  177. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  178. RTC_MODULE_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(gpio_num), "Output pad only", ESP_ERR_INVALID_ARG);
  179. RTC_MODULE_CHECK(strength != NULL, "GPIO drive pointer error", ESP_ERR_INVALID_ARG);
  180. *strength = GET_PERI_REG_BITS2(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].drv_v, rtc_gpio_desc[gpio_num].drv_s);
  181. return ESP_OK;
  182. }
  183. esp_err_t rtc_gpio_set_direction(gpio_num_t gpio_num, rtc_gpio_mode_t mode)
  184. {
  185. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  186. switch (mode) {
  187. case RTC_GPIO_MODE_INPUT_ONLY:
  188. rtc_gpio_output_disable(gpio_num);
  189. rtc_gpio_input_enable(gpio_num);
  190. break;
  191. case RTC_GPIO_MODE_OUTPUT_ONLY:
  192. rtc_gpio_output_enable(gpio_num);
  193. rtc_gpio_input_disable(gpio_num);
  194. break;
  195. case RTC_GPIO_MODE_INPUT_OUTUT:
  196. rtc_gpio_output_enable(gpio_num);
  197. rtc_gpio_input_enable(gpio_num);
  198. break;
  199. case RTC_GPIO_MODE_DISABLED:
  200. rtc_gpio_output_disable(gpio_num);
  201. rtc_gpio_input_disable(gpio_num);
  202. break;
  203. }
  204. return ESP_OK;
  205. }
  206. esp_err_t rtc_gpio_pullup_en(gpio_num_t gpio_num)
  207. {
  208. //this is a digital pad
  209. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  210. return ESP_ERR_INVALID_ARG;
  211. }
  212. //this is a rtc pad
  213. portENTER_CRITICAL(&rtc_spinlock);
  214. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  215. portEXIT_CRITICAL(&rtc_spinlock);
  216. return ESP_OK;
  217. }
  218. esp_err_t rtc_gpio_pulldown_en(gpio_num_t gpio_num)
  219. {
  220. //this is a digital pad
  221. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  222. return ESP_ERR_INVALID_ARG;
  223. }
  224. //this is a rtc pad
  225. portENTER_CRITICAL(&rtc_spinlock);
  226. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  227. portEXIT_CRITICAL(&rtc_spinlock);
  228. return ESP_OK;
  229. }
  230. esp_err_t rtc_gpio_pullup_dis(gpio_num_t gpio_num)
  231. {
  232. //this is a digital pad
  233. if ( rtc_gpio_desc[gpio_num].pullup == 0 ) {
  234. return ESP_ERR_INVALID_ARG;
  235. }
  236. //this is a rtc pad
  237. portENTER_CRITICAL(&rtc_spinlock);
  238. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  239. portEXIT_CRITICAL(&rtc_spinlock);
  240. return ESP_OK;
  241. }
  242. esp_err_t rtc_gpio_pulldown_dis(gpio_num_t gpio_num)
  243. {
  244. //this is a digital pad
  245. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  246. return ESP_ERR_INVALID_ARG;
  247. }
  248. //this is a rtc pad
  249. portENTER_CRITICAL(&rtc_spinlock);
  250. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  251. portEXIT_CRITICAL(&rtc_spinlock);
  252. return ESP_OK;
  253. }
  254. esp_err_t rtc_gpio_hold_en(gpio_num_t gpio_num)
  255. {
  256. // check if an RTC IO
  257. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  258. return ESP_ERR_INVALID_ARG;
  259. }
  260. portENTER_CRITICAL(&rtc_spinlock);
  261. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  262. portEXIT_CRITICAL(&rtc_spinlock);
  263. return ESP_OK;
  264. }
  265. esp_err_t rtc_gpio_hold_dis(gpio_num_t gpio_num)
  266. {
  267. // check if an RTC IO
  268. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  269. return ESP_ERR_INVALID_ARG;
  270. }
  271. portENTER_CRITICAL(&rtc_spinlock);
  272. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  273. portEXIT_CRITICAL(&rtc_spinlock);
  274. return ESP_OK;
  275. }
  276. void rtc_gpio_force_hold_dis_all()
  277. {
  278. for (int gpio = 0; gpio < GPIO_PIN_COUNT; ++gpio) {
  279. const rtc_gpio_desc_t* desc = &rtc_gpio_desc[gpio];
  280. if (desc->hold_force != 0) {
  281. REG_CLR_BIT(RTC_CNTL_HOLD_FORCE_REG, desc->hold_force);
  282. }
  283. }
  284. }
  285. /*---------------------------------------------------------------
  286. Touch Pad
  287. ---------------------------------------------------------------*/
  288. esp_err_t touch_pad_isr_handler_register(void(*fn)(void *), void *arg, int intr_alloc_flags, touch_isr_handle_t *handle)
  289. {
  290. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  291. return esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  292. }
  293. static esp_err_t touch_pad_get_io_num(touch_pad_t touch_num, gpio_num_t *gpio_num)
  294. {
  295. switch (touch_num) {
  296. case TOUCH_PAD_NUM0:
  297. *gpio_num = 4;
  298. break;
  299. case TOUCH_PAD_NUM1:
  300. *gpio_num = 0;
  301. break;
  302. case TOUCH_PAD_NUM2:
  303. *gpio_num = 2;
  304. break;
  305. case TOUCH_PAD_NUM3:
  306. *gpio_num = 15;
  307. break;
  308. case TOUCH_PAD_NUM4:
  309. *gpio_num = 13;
  310. break;
  311. case TOUCH_PAD_NUM5:
  312. *gpio_num = 12;
  313. break;
  314. case TOUCH_PAD_NUM6:
  315. *gpio_num = 14;
  316. break;
  317. case TOUCH_PAD_NUM7:
  318. *gpio_num = 27;
  319. break;
  320. case TOUCH_PAD_NUM8:
  321. *gpio_num = 33;
  322. break;
  323. case TOUCH_PAD_NUM9:
  324. *gpio_num = 32;
  325. break;
  326. default:
  327. return ESP_ERR_INVALID_ARG;
  328. }
  329. return ESP_OK;
  330. }
  331. static esp_err_t touch_pad_init_config(uint16_t sleep_cycle, uint16_t sample_cycle_num)
  332. {
  333. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  334. portENTER_CRITICAL(&rtc_spinlock);
  335. SET_PERI_REG_BITS(RTC_IO_TOUCH_CFG_REG, RTC_IO_TOUCH_XPD_BIAS, 1, RTC_IO_TOUCH_XPD_BIAS_S);
  336. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_EN_CLR);
  337. //clear touch enable
  338. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, 0x0);
  339. //enable Rtc Touch pad Timer
  340. SET_PERI_REG_MASK(RTC_CNTL_STATE0_REG, RTC_CNTL_TOUCH_SLP_TIMER_EN);
  341. //config pad module sleep time and sample num
  342. //Touch pad SleepCycle Time = 150Khz
  343. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_SLEEP_CYCLES, sleep_cycle, SENS_TOUCH_SLEEP_CYCLES_S);//150kHZ
  344. //Touch Pad Measure Time= 8Mhz
  345. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_MEAS_DELAY, sample_cycle_num, SENS_TOUCH_MEAS_DELAY_S); //8Mhz
  346. portEXIT_CRITICAL(&rtc_spinlock);
  347. xSemaphoreGive(rtc_touch_sem);
  348. return ESP_OK;
  349. }
  350. esp_err_t touch_pad_init()
  351. {
  352. if(rtc_touch_sem == NULL) {
  353. rtc_touch_sem = xSemaphoreCreateMutex();
  354. }
  355. if(rtc_touch_sem == NULL) {
  356. return ESP_FAIL;
  357. }
  358. return touch_pad_init_config(TOUCH_PAD_SLEEP_CYCLE_CONFIG, TOUCH_PAD_MEASURE_CYCLE_CONFIG);
  359. }
  360. esp_err_t touch_pad_deinit()
  361. {
  362. if(rtc_touch_sem == NULL) {
  363. return ESP_FAIL;
  364. }
  365. vSemaphoreDelete(rtc_touch_sem);
  366. rtc_touch_sem=NULL;
  367. return ESP_OK;
  368. }
  369. static void touch_pad_counter_init(touch_pad_t touch_num)
  370. {
  371. portENTER_CRITICAL(&rtc_spinlock);
  372. //Enable Tie,Init Level(Counter)
  373. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_TIE_OPT_M);
  374. //Touch Set Slop(Counter)
  375. SET_PERI_REG_BITS(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_DAC_V, 7, RTC_IO_TOUCH_PAD0_DAC_S);
  376. //Enable Touch Pad IO
  377. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_START_M);
  378. portEXIT_CRITICAL(&rtc_spinlock);
  379. }
  380. static void touch_pad_power_on(touch_pad_t touch_num)
  381. {
  382. portENTER_CRITICAL(&rtc_spinlock);
  383. //Enable Touch Pad Power on
  384. SET_PERI_REG_MASK(RTC_IO_TOUCH_PAD0_REG + touch_num * 4, RTC_IO_TOUCH_PAD0_XPD_M);
  385. portEXIT_CRITICAL(&rtc_spinlock);
  386. }
  387. static void toch_pad_io_init(touch_pad_t touch_num)
  388. {
  389. gpio_num_t gpio_num = GPIO_NUM_0;
  390. touch_pad_get_io_num(touch_num, &gpio_num);
  391. rtc_gpio_init(gpio_num);
  392. rtc_gpio_set_direction(gpio_num, RTC_GPIO_MODE_DISABLED);
  393. rtc_gpio_pulldown_dis(gpio_num);
  394. rtc_gpio_pullup_dis(gpio_num);
  395. }
  396. static esp_err_t touch_start(touch_pad_t touch_num)
  397. {
  398. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  399. portENTER_CRITICAL(&rtc_spinlock);
  400. //Enable Digital rtc control :work mode and out mode
  401. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_WORKEN_S)) | \
  402. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  403. (1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S)));
  404. portEXIT_CRITICAL(&rtc_spinlock);
  405. return ESP_OK;
  406. }
  407. esp_err_t touch_pad_config(touch_pad_t touch_num, uint16_t threshold)
  408. {
  409. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  410. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  411. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  412. portENTER_CRITICAL(&rtc_spinlock);
  413. //clear touch force ,select the Touch mode is Timer
  414. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  415. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  416. //set threshold
  417. uint8_t shift;
  418. shift = (touch_num & 1) ? SENS_TOUCH_OUT_TH1_S : SENS_TOUCH_OUT_TH0_S;
  419. SET_PERI_REG_BITS((SENS_SAR_TOUCH_THRES1_REG + (touch_num / 2) * 4), SENS_TOUCH_OUT_TH0, threshold, shift);
  420. //When touch value < threshold ,the Intr will give
  421. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_SEL);
  422. //Intr will give ,when SET0 < threshold
  423. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_OUT_1EN);
  424. //Enable Rtc Touch Module Intr,the Interrupt need Rtc out Enable
  425. SET_PERI_REG_MASK(RTC_CNTL_INT_ENA_REG, RTC_CNTL_TOUCH_INT_ENA);
  426. portEXIT_CRITICAL(&rtc_spinlock);
  427. xSemaphoreGive(rtc_touch_sem);
  428. touch_pad_power_on(touch_num);
  429. toch_pad_io_init(touch_num);
  430. touch_pad_counter_init(touch_num);
  431. touch_start(touch_num);
  432. return ESP_OK;
  433. }
  434. esp_err_t touch_pad_read(touch_pad_t touch_num, uint16_t *touch_value)
  435. {
  436. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  437. RTC_MODULE_CHECK(touch_value != NULL, "touch_value", ESP_ERR_INVALID_ARG);
  438. RTC_MODULE_CHECK(rtc_touch_sem != NULL, "Touch pad not initialized", ESP_FAIL);
  439. xSemaphoreTake(rtc_touch_sem, portMAX_DELAY);
  440. uint32_t v0 = READ_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG);
  441. portENTER_CRITICAL(&rtc_spinlock);
  442. SET_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num)));
  443. //Disable Intr
  444. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_ENABLE_REG, (1 << (touch_num + SENS_TOUCH_PAD_OUTEN2_S)) | \
  445. ((1 << (touch_num + SENS_TOUCH_PAD_OUTEN1_S))));
  446. toch_pad_io_init(touch_num);
  447. touch_pad_counter_init(touch_num);
  448. touch_pad_power_on(touch_num);
  449. //force oneTime test start
  450. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  451. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  452. SET_PERI_REG_BITS(SENS_SAR_TOUCH_CTRL1_REG, SENS_TOUCH_XPD_WAIT, 10, SENS_TOUCH_XPD_WAIT_S);
  453. portEXIT_CRITICAL(&rtc_spinlock);
  454. while (GET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_MEAS_DONE) == 0) {};
  455. uint8_t shift = (touch_num & 1) ? SENS_TOUCH_MEAS_OUT1_S : SENS_TOUCH_MEAS_OUT0_S;
  456. *touch_value = READ_PERI_REG(SENS_SAR_TOUCH_OUT1_REG + (touch_num / 2) * 4) >> shift;
  457. WRITE_PERI_REG(SENS_SAR_TOUCH_ENABLE_REG, v0);
  458. //force oneTime test end
  459. //clear touch force ,select the Touch mode is Timer
  460. portENTER_CRITICAL(&rtc_spinlock);
  461. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_EN_M);
  462. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL2_REG, SENS_TOUCH_START_FORCE_M);
  463. portEXIT_CRITICAL(&rtc_spinlock);
  464. xSemaphoreGive(rtc_touch_sem);
  465. return ESP_OK;
  466. }
  467. /*---------------------------------------------------------------
  468. ADC
  469. ---------------------------------------------------------------*/
  470. static esp_err_t adc1_pad_get_io_num(adc1_channel_t channel, gpio_num_t *gpio_num)
  471. {
  472. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  473. switch (channel) {
  474. case ADC1_CHANNEL_0:
  475. *gpio_num = 36;
  476. break;
  477. case ADC1_CHANNEL_1:
  478. *gpio_num = 37;
  479. break;
  480. case ADC1_CHANNEL_2:
  481. *gpio_num = 38;
  482. break;
  483. case ADC1_CHANNEL_3:
  484. *gpio_num = 39;
  485. break;
  486. case ADC1_CHANNEL_4:
  487. *gpio_num = 32;
  488. break;
  489. case ADC1_CHANNEL_5:
  490. *gpio_num = 33;
  491. break;
  492. case ADC1_CHANNEL_6:
  493. *gpio_num = 34;
  494. break;
  495. case ADC1_CHANNEL_7:
  496. *gpio_num = 35;
  497. break;
  498. default:
  499. return ESP_ERR_INVALID_ARG;
  500. }
  501. return ESP_OK;
  502. }
  503. static esp_err_t adc1_pad_init(adc1_channel_t channel)
  504. {
  505. gpio_num_t gpio_num = 0;
  506. ADC1_CHECK_FUNCTION_RET(adc1_pad_get_io_num(channel, &gpio_num));
  507. ADC1_CHECK_FUNCTION_RET(rtc_gpio_init(gpio_num));
  508. ADC1_CHECK_FUNCTION_RET(rtc_gpio_output_disable(gpio_num));
  509. ADC1_CHECK_FUNCTION_RET(rtc_gpio_input_disable(gpio_num));
  510. ADC1_CHECK_FUNCTION_RET(gpio_set_pull_mode(gpio_num, GPIO_FLOATING));
  511. return ESP_OK;
  512. }
  513. esp_err_t adc1_config_channel_atten(adc1_channel_t channel, adc_atten_t atten)
  514. {
  515. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  516. RTC_MODULE_CHECK(atten <= ADC_ATTEN_11db, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  517. adc1_pad_init(channel);
  518. portENTER_CRITICAL(&rtc_spinlock);
  519. SET_PERI_REG_BITS(SENS_SAR_ATTEN1_REG, 3, atten, (channel * 2)); //SAR1_atten
  520. portEXIT_CRITICAL(&rtc_spinlock);
  521. return ESP_OK;
  522. }
  523. esp_err_t adc1_config_width(adc_bits_width_t width_bit)
  524. {
  525. portENTER_CRITICAL(&rtc_spinlock);
  526. SET_PERI_REG_BITS(SENS_SAR_START_FORCE_REG, SENS_SAR1_BIT_WIDTH_V, width_bit, SENS_SAR1_BIT_WIDTH_S); //SAR2_BIT_WIDTH[1:0]=0x3, SAR1_BIT_WIDTH[1:0]=0x3
  527. //Invert the adc value,the Output value is invert
  528. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DATA_INV);
  529. //Set The adc sample width,invert adc value,must
  530. SET_PERI_REG_BITS(SENS_SAR_READ_CTRL_REG, SENS_SAR1_SAMPLE_BIT_V, width_bit, SENS_SAR1_SAMPLE_BIT_S); //digital sar1_bit_width[1:0]=3
  531. portEXIT_CRITICAL(&rtc_spinlock);
  532. return ESP_OK;
  533. }
  534. int adc1_get_voltage(adc1_channel_t channel)
  535. {
  536. uint16_t adc_value;
  537. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  538. portENTER_CRITICAL(&rtc_spinlock);
  539. //Adc Controler is Rtc module,not ulp coprocessor
  540. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_FORCE_S); //force pad mux and force start
  541. //Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  542. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S); //force XPD_SAR=0, use XPD_FSM
  543. //Disable Amp Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  544. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S); //force XPD_AMP=0
  545. //Open the ADC1 Data port Not ulp coprocessor
  546. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_SAR1_EN_PAD_FORCE_S); //open the ADC1 data port
  547. //Select channel
  548. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD, (1 << channel), SENS_SAR1_EN_PAD_S); //pad enable
  549. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  550. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  551. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  552. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  553. while (GET_PERI_REG_BITS2(SENS_SAR_SLAVE_ADDR1_REG, 0x7, SENS_MEAS_STATUS_S) != 0); //wait det_fsm==0
  554. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 0, SENS_MEAS1_START_SAR_S); //start force 0
  555. SET_PERI_REG_BITS(SENS_SAR_MEAS_START1_REG, 1, 1, SENS_MEAS1_START_SAR_S); //start force 1
  556. while (GET_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DONE_SAR) == 0) {}; //read done
  557. adc_value = GET_PERI_REG_BITS2(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_DATA_SAR, SENS_MEAS1_DATA_SAR_S);
  558. portEXIT_CRITICAL(&rtc_spinlock);
  559. return adc_value;
  560. }
  561. void adc1_ulp_enable(void)
  562. {
  563. portENTER_CRITICAL(&rtc_spinlock);
  564. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_MEAS1_START_FORCE);
  565. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS_START1_REG, SENS_SAR1_EN_PAD_FORCE_M);
  566. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_AMP, 0x2, SENS_FORCE_XPD_AMP_S);
  567. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  568. SET_PERI_REG_BITS(SENS_SAR_MEAS_CTRL_REG, 0xfff, 0x0, SENS_AMP_RST_FB_FSM_S); //[11:8]:short ref ground, [7:4]:short ref, [3:0]:rst fb
  569. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT1, 0x1, SENS_SAR_AMP_WAIT1_S);
  570. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT1_REG, SENS_SAR_AMP_WAIT2, 0x1, SENS_SAR_AMP_WAIT2_S);
  571. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_SAR_AMP_WAIT3, 0x1, SENS_SAR_AMP_WAIT3_S);
  572. portEXIT_CRITICAL(&rtc_spinlock);
  573. }
  574. /*---------------------------------------------------------------
  575. DAC
  576. ---------------------------------------------------------------*/
  577. static esp_err_t dac_pad_get_io_num(dac_channel_t channel, gpio_num_t *gpio_num)
  578. {
  579. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  580. RTC_MODULE_CHECK(gpio_num, "Param null", ESP_ERR_INVALID_ARG);
  581. switch (channel) {
  582. case DAC_CHANNEL_1:
  583. *gpio_num = 25;
  584. break;
  585. case DAC_CHANNEL_2:
  586. *gpio_num = 26;
  587. break;
  588. default:
  589. return ESP_ERR_INVALID_ARG;
  590. }
  591. return ESP_OK;
  592. }
  593. static esp_err_t dac_rtc_pad_init(dac_channel_t channel)
  594. {
  595. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  596. gpio_num_t gpio_num = 0;
  597. dac_pad_get_io_num(channel, &gpio_num);
  598. rtc_gpio_init(gpio_num);
  599. rtc_gpio_output_disable(gpio_num);
  600. rtc_gpio_input_disable(gpio_num);
  601. rtc_gpio_pullup_dis(gpio_num);
  602. rtc_gpio_pulldown_dis(gpio_num);
  603. return ESP_OK;
  604. }
  605. esp_err_t dac_output_enable(dac_channel_t channel)
  606. {
  607. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  608. dac_rtc_pad_init(channel);
  609. portENTER_CRITICAL(&rtc_spinlock);
  610. if (channel == DAC_CHANNEL_1) {
  611. SET_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  612. } else if (channel == DAC_CHANNEL_2) {
  613. SET_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  614. }
  615. portEXIT_CRITICAL(&rtc_spinlock);
  616. return ESP_OK;
  617. }
  618. esp_err_t dac_output_disable(dac_channel_t channel)
  619. {
  620. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  621. portENTER_CRITICAL(&rtc_spinlock);
  622. if (channel == DAC_CHANNEL_1) {
  623. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  624. } else if (channel == DAC_CHANNEL_2) {
  625. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  626. }
  627. portEXIT_CRITICAL(&rtc_spinlock);
  628. return ESP_OK;
  629. }
  630. esp_err_t dac_output_voltage(dac_channel_t channel, uint8_t dac_value)
  631. {
  632. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  633. portENTER_CRITICAL(&rtc_spinlock);
  634. //Disable Tone
  635. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  636. //Disable Channel Tone
  637. if (channel == DAC_CHANNEL_1) {
  638. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  639. } else if (channel == DAC_CHANNEL_2) {
  640. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  641. }
  642. //Set the Dac value
  643. if (channel == DAC_CHANNEL_1) {
  644. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  645. } else if (channel == DAC_CHANNEL_2) {
  646. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  647. }
  648. portEXIT_CRITICAL(&rtc_spinlock);
  649. return ESP_OK;
  650. }
  651. esp_err_t dac_out_voltage(dac_channel_t channel, uint8_t dac_value)
  652. {
  653. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  654. portENTER_CRITICAL(&rtc_spinlock);
  655. //Disable Tone
  656. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  657. //Disable Channel Tone
  658. if (channel == DAC_CHANNEL_1) {
  659. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  660. } else if (channel == DAC_CHANNEL_2) {
  661. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  662. }
  663. //Set the Dac value
  664. if (channel == DAC_CHANNEL_1) {
  665. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  666. } else if (channel == DAC_CHANNEL_2) {
  667. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  668. }
  669. portEXIT_CRITICAL(&rtc_spinlock);
  670. //dac pad init
  671. dac_rtc_pad_init(channel);
  672. dac_output_enable(channel);
  673. return ESP_OK;
  674. }
  675. esp_err_t dac_i2s_enable()
  676. {
  677. portENTER_CRITICAL(&rtc_spinlock);
  678. SET_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  679. portEXIT_CRITICAL(&rtc_spinlock);
  680. return ESP_OK;
  681. }
  682. esp_err_t dac_i2s_disable()
  683. {
  684. portENTER_CRITICAL(&rtc_spinlock);
  685. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  686. portEXIT_CRITICAL(&rtc_spinlock);
  687. return ESP_OK;
  688. }
  689. /*---------------------------------------------------------------
  690. HALL SENSOR
  691. ---------------------------------------------------------------*/
  692. static int hall_sensor_get_value() //hall sensor without LNA
  693. {
  694. int Sens_Vp0;
  695. int Sens_Vn0;
  696. int Sens_Vp1;
  697. int Sens_Vn1;
  698. int hall_value;
  699. portENTER_CRITICAL(&rtc_spinlock);
  700. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE_M); // hall sens force enable
  701. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_XPD_HALL); // xpd hall
  702. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE_M); // phase force
  703. CLEAR_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE); // hall phase
  704. Sens_Vp0 = adc1_get_voltage(ADC1_CHANNEL_0);
  705. Sens_Vn0 = adc1_get_voltage(ADC1_CHANNEL_3);
  706. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE);
  707. Sens_Vp1 = adc1_get_voltage(ADC1_CHANNEL_0);
  708. Sens_Vn1 = adc1_get_voltage(ADC1_CHANNEL_3);
  709. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  710. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE);
  711. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE);
  712. portEXIT_CRITICAL(&rtc_spinlock);
  713. hall_value = (Sens_Vp1 - Sens_Vp0) - (Sens_Vn1 - Sens_Vn0);
  714. return hall_value;
  715. }
  716. int hall_sensor_read()
  717. {
  718. adc1_pad_init(ADC1_CHANNEL_0);
  719. adc1_pad_init(ADC1_CHANNEL_3);
  720. adc1_config_channel_atten(ADC1_CHANNEL_0, ADC_ATTEN_0db);
  721. adc1_config_channel_atten(ADC1_CHANNEL_3, ADC_ATTEN_0db);
  722. return hall_sensor_get_value();
  723. }
  724. /*---------------------------------------------------------------
  725. INTERRUPT HANDLER
  726. ---------------------------------------------------------------*/
  727. typedef struct rtc_isr_handler_ {
  728. uint32_t mask;
  729. intr_handler_t handler;
  730. void* handler_arg;
  731. SLIST_ENTRY(rtc_isr_handler_) next;
  732. } rtc_isr_handler_t;
  733. static SLIST_HEAD(rtc_isr_handler_list_, rtc_isr_handler_) s_rtc_isr_handler_list =
  734. SLIST_HEAD_INITIALIZER(s_rtc_isr_handler_list);
  735. portMUX_TYPE s_rtc_isr_handler_list_lock = portMUX_INITIALIZER_UNLOCKED;
  736. static intr_handle_t s_rtc_isr_handle;
  737. static void rtc_isr(void* arg)
  738. {
  739. uint32_t status = REG_READ(RTC_CNTL_INT_ST_REG);
  740. rtc_isr_handler_t* it;
  741. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  742. SLIST_FOREACH(it, &s_rtc_isr_handler_list, next) {
  743. if (it->mask & status) {
  744. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  745. (*it->handler)(it->handler_arg);
  746. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  747. }
  748. }
  749. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  750. REG_WRITE(RTC_CNTL_INT_CLR_REG, status);
  751. }
  752. static esp_err_t rtc_isr_ensure_installed()
  753. {
  754. esp_err_t err = ESP_OK;
  755. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  756. if (s_rtc_isr_handle) {
  757. goto out;
  758. }
  759. REG_WRITE(RTC_CNTL_INT_ENA_REG, 0);
  760. REG_WRITE(RTC_CNTL_INT_CLR_REG, UINT32_MAX);
  761. err = esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, 0, &rtc_isr, NULL, &s_rtc_isr_handle);
  762. if (err != ESP_OK) {
  763. goto out;
  764. }
  765. out:
  766. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  767. return err;
  768. }
  769. esp_err_t rtc_isr_register(intr_handler_t handler, void* handler_arg, uint32_t rtc_intr_mask)
  770. {
  771. esp_err_t err = rtc_isr_ensure_installed();
  772. if (err != ESP_OK) {
  773. return err;
  774. }
  775. rtc_isr_handler_t* item = malloc(sizeof(*item));
  776. if (item == NULL) {
  777. return ESP_ERR_NO_MEM;
  778. }
  779. item->handler = handler;
  780. item->handler_arg = handler_arg;
  781. item->mask = rtc_intr_mask;
  782. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  783. SLIST_INSERT_HEAD(&s_rtc_isr_handler_list, item, next);
  784. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  785. return ESP_OK;
  786. }
  787. esp_err_t rtc_isr_deregister(intr_handler_t handler, void* handler_arg)
  788. {
  789. rtc_isr_handler_t* it;
  790. rtc_isr_handler_t* prev = NULL;
  791. bool found = false;
  792. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  793. SLIST_FOREACH(it, &s_rtc_isr_handler_list, next) {
  794. if (it->handler == handler && it->handler_arg == handler_arg) {
  795. if (it == SLIST_FIRST(&s_rtc_isr_handler_list)) {
  796. SLIST_REMOVE_HEAD(&s_rtc_isr_handler_list, next);
  797. } else {
  798. SLIST_REMOVE_AFTER(prev, next);
  799. }
  800. found = true;
  801. break;
  802. }
  803. prev = it;
  804. }
  805. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  806. return found ? ESP_OK : ESP_ERR_INVALID_STATE;
  807. }