uart.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <string.h>
  7. #include <sys/param.h>
  8. #include "esp_types.h"
  9. #include "esp_attr.h"
  10. #include "esp_intr_alloc.h"
  11. #include "esp_log.h"
  12. #include "esp_err.h"
  13. #include "esp_check.h"
  14. #include "malloc.h"
  15. #include "freertos/FreeRTOS.h"
  16. #include "freertos/semphr.h"
  17. #include "freertos/ringbuf.h"
  18. #include "esp_private/critical_section.h"
  19. #include "hal/uart_hal.h"
  20. #include "hal/gpio_hal.h"
  21. #include "hal/clk_tree_ll.h"
  22. #include "soc/uart_periph.h"
  23. #include "driver/uart.h"
  24. #include "driver/gpio.h"
  25. #include "driver/rtc_io.h"
  26. #include "driver/uart_select.h"
  27. #include "esp_private/periph_ctrl.h"
  28. #include "esp_private/lp_periph_ctrl.h"
  29. #include "esp_clk_tree.h"
  30. #include "sdkconfig.h"
  31. #include "esp_rom_gpio.h"
  32. #include "clk_ctrl_os.h"
  33. #ifdef CONFIG_UART_ISR_IN_IRAM
  34. #define UART_ISR_ATTR IRAM_ATTR
  35. #define UART_MALLOC_CAPS (MALLOC_CAP_INTERNAL | MALLOC_CAP_8BIT)
  36. #else
  37. #define UART_ISR_ATTR
  38. #define UART_MALLOC_CAPS MALLOC_CAP_DEFAULT
  39. #endif
  40. #define XOFF (0x13)
  41. #define XON (0x11)
  42. static const char *UART_TAG = "uart";
  43. #define UART_EMPTY_THRESH_DEFAULT (10)
  44. #define LP_UART_EMPTY_THRESH_DEFAULT (2)
  45. #define UART_FULL_THRESH_DEFAULT (120)
  46. #define LP_UART_FULL_THRESH_DEFAULT (10)
  47. #define UART_TOUT_THRESH_DEFAULT (10)
  48. #define UART_CLKDIV_FRAG_BIT_WIDTH (3)
  49. #define UART_TX_IDLE_NUM_DEFAULT (0)
  50. #define UART_PATTERN_DET_QLEN_DEFAULT (10)
  51. #define UART_MIN_WAKEUP_THRESH (UART_LL_MIN_WAKEUP_THRESH)
  52. #if (SOC_UART_LP_NUM >= 1)
  53. #define UART_THRESHOLD_NUM(uart_num, field_name) ((uart_num < SOC_UART_HP_NUM) ? field_name : LP_##field_name)
  54. #else
  55. #define UART_THRESHOLD_NUM(uart_num, field_name) (field_name)
  56. #endif
  57. #if SOC_UART_SUPPORT_WAKEUP_INT
  58. #define UART_INTR_CONFIG_FLAG ((UART_INTR_RXFIFO_FULL) \
  59. | (UART_INTR_RXFIFO_TOUT) \
  60. | (UART_INTR_RXFIFO_OVF) \
  61. | (UART_INTR_BRK_DET) \
  62. | (UART_INTR_PARITY_ERR)) \
  63. | (UART_INTR_WAKEUP)
  64. #else
  65. #define UART_INTR_CONFIG_FLAG ((UART_INTR_RXFIFO_FULL) \
  66. | (UART_INTR_RXFIFO_TOUT) \
  67. | (UART_INTR_RXFIFO_OVF) \
  68. | (UART_INTR_BRK_DET) \
  69. | (UART_INTR_PARITY_ERR))
  70. #endif
  71. #define UART_ENTER_CRITICAL_SAFE(spinlock) esp_os_enter_critical_safe(spinlock)
  72. #define UART_EXIT_CRITICAL_SAFE(spinlock) esp_os_exit_critical_safe(spinlock)
  73. #define UART_ENTER_CRITICAL_ISR(spinlock) esp_os_enter_critical_isr(spinlock)
  74. #define UART_EXIT_CRITICAL_ISR(spinlock) esp_os_exit_critical_isr(spinlock)
  75. #define UART_ENTER_CRITICAL(spinlock) esp_os_enter_critical(spinlock)
  76. #define UART_EXIT_CRITICAL(spinlock) esp_os_exit_critical(spinlock)
  77. // Check actual UART mode set
  78. #define UART_IS_MODE_SET(uart_number, mode) ((p_uart_obj[uart_number]->uart_mode == mode))
  79. #define UART_CONTEX_INIT_DEF(uart_num) {\
  80. .hal.dev = UART_LL_GET_HW(uart_num),\
  81. INIT_CRIT_SECTION_LOCK_IN_STRUCT(spinlock)\
  82. .hw_enabled = false,\
  83. }
  84. typedef struct {
  85. uart_event_type_t type; /*!< UART TX data type */
  86. struct {
  87. int brk_len;
  88. size_t size;
  89. uint8_t data[0];
  90. } tx_data;
  91. } uart_tx_data_t;
  92. typedef struct {
  93. int wr;
  94. int rd;
  95. int len;
  96. int *data;
  97. } uart_pat_rb_t;
  98. typedef struct {
  99. uart_port_t uart_num; /*!< UART port number*/
  100. int event_queue_size; /*!< UART event queue size*/
  101. intr_handle_t intr_handle; /*!< UART interrupt handle*/
  102. uart_mode_t uart_mode; /*!< UART controller actual mode set by uart_set_mode() */
  103. bool coll_det_flg; /*!< UART collision detection flag */
  104. bool rx_always_timeout_flg; /*!< UART always detect rx timeout flag */
  105. int rx_buffered_len; /*!< UART cached data length */
  106. int rx_buf_size; /*!< RX ring buffer size */
  107. bool rx_buffer_full_flg; /*!< RX ring buffer full flag. */
  108. uint32_t rx_cur_remain; /*!< Data number that waiting to be read out in ring buffer item*/
  109. uint8_t *rx_ptr; /*!< pointer to the current data in ring buffer*/
  110. uint8_t *rx_head_ptr; /*!< pointer to the head of RX item*/
  111. uint8_t *rx_data_buf; /*!< Data buffer to stash FIFO data*/
  112. uint8_t rx_stash_len; /*!< stashed data length.(When using flow control, after reading out FIFO data, if we fail to push to buffer, we can just stash them.) */
  113. uint32_t rx_int_usr_mask; /*!< RX interrupt status. Valid at any time, regardless of RX buffer status. */
  114. uart_pat_rb_t rx_pattern_pos;
  115. int tx_buf_size; /*!< TX ring buffer size */
  116. bool tx_waiting_fifo; /*!< this flag indicates that some task is waiting for FIFO empty interrupt, used to send all data without any data buffer*/
  117. uint8_t *tx_ptr; /*!< TX data pointer to push to FIFO in TX buffer mode*/
  118. uart_tx_data_t *tx_head; /*!< TX data pointer to head of the current buffer in TX ring buffer*/
  119. uint32_t tx_len_tot; /*!< Total length of current item in ring buffer*/
  120. uint32_t tx_len_cur;
  121. uint8_t tx_brk_flg; /*!< Flag to indicate to send a break signal in the end of the item sending procedure */
  122. uint8_t tx_brk_len; /*!< TX break signal cycle length/number */
  123. uint8_t tx_waiting_brk; /*!< Flag to indicate that TX FIFO is ready to send break signal after FIFO is empty, do not push data into TX FIFO right now.*/
  124. uart_select_notif_callback_t uart_select_notif_callback; /*!< Notification about select() events */
  125. QueueHandle_t event_queue; /*!< UART event queue handler*/
  126. RingbufHandle_t rx_ring_buf; /*!< RX ring buffer handler*/
  127. RingbufHandle_t tx_ring_buf; /*!< TX ring buffer handler*/
  128. SemaphoreHandle_t rx_mux; /*!< UART RX data mutex*/
  129. SemaphoreHandle_t tx_mux; /*!< UART TX mutex*/
  130. SemaphoreHandle_t tx_fifo_sem; /*!< UART TX FIFO semaphore*/
  131. SemaphoreHandle_t tx_done_sem; /*!< UART TX done semaphore*/
  132. SemaphoreHandle_t tx_brk_sem; /*!< UART TX send break done semaphore*/
  133. #if CONFIG_UART_ISR_IN_IRAM
  134. void *event_queue_storage;
  135. void *event_queue_struct;
  136. void *rx_ring_buf_storage;
  137. void *rx_ring_buf_struct;
  138. void *tx_ring_buf_storage;
  139. void *tx_ring_buf_struct;
  140. void *rx_mux_struct;
  141. void *tx_mux_struct;
  142. void *tx_fifo_sem_struct;
  143. void *tx_done_sem_struct;
  144. void *tx_brk_sem_struct;
  145. #endif
  146. } uart_obj_t;
  147. typedef struct {
  148. uart_hal_context_t hal; /*!< UART hal context*/
  149. DECLARE_CRIT_SECTION_LOCK_IN_STRUCT(spinlock)
  150. bool hw_enabled;
  151. } uart_context_t;
  152. static uart_obj_t *p_uart_obj[UART_NUM_MAX] = {0};
  153. static uart_context_t uart_context[UART_NUM_MAX] = {
  154. UART_CONTEX_INIT_DEF(UART_NUM_0),
  155. UART_CONTEX_INIT_DEF(UART_NUM_1),
  156. #if SOC_UART_HP_NUM > 2
  157. UART_CONTEX_INIT_DEF(UART_NUM_2),
  158. #endif
  159. #if (SOC_UART_LP_NUM >= 1)
  160. UART_CONTEX_INIT_DEF(LP_UART_NUM_0),
  161. #endif
  162. };
  163. static portMUX_TYPE uart_selectlock = portMUX_INITIALIZER_UNLOCKED;
  164. static void uart_module_enable(uart_port_t uart_num)
  165. {
  166. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  167. if (uart_context[uart_num].hw_enabled != true) {
  168. if (uart_num < SOC_UART_HP_NUM) {
  169. periph_module_enable(uart_periph_signal[uart_num].module);
  170. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM) {
  171. // Workaround for ESP32C3/S3: enable core reset before enabling uart module clock to prevent uart output
  172. // garbage value.
  173. #if SOC_UART_REQUIRE_CORE_RESET
  174. uart_hal_set_reset_core(&(uart_context[uart_num].hal), true);
  175. periph_module_reset(uart_periph_signal[uart_num].module);
  176. uart_hal_set_reset_core(&(uart_context[uart_num].hal), false);
  177. #else
  178. periph_module_reset(uart_periph_signal[uart_num].module);
  179. #endif
  180. }
  181. }
  182. #if (SOC_UART_LP_NUM >= 1)
  183. else {
  184. lp_periph_module_enable(uart_periph_signal[uart_num].lp_module);
  185. lp_periph_module_reset(uart_periph_signal[uart_num].lp_module);
  186. }
  187. #endif
  188. uart_context[uart_num].hw_enabled = true;
  189. }
  190. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  191. }
  192. static void uart_module_disable(uart_port_t uart_num)
  193. {
  194. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  195. if (uart_context[uart_num].hw_enabled != false) {
  196. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM && uart_num < SOC_UART_HP_NUM) {
  197. periph_module_disable(uart_periph_signal[uart_num].module);
  198. }
  199. #if (SOC_UART_LP_NUM >= 1)
  200. else if (uart_num >= SOC_UART_HP_NUM) {
  201. lp_periph_module_disable(uart_periph_signal[uart_num].lp_module);
  202. }
  203. #endif
  204. uart_context[uart_num].hw_enabled = false;
  205. }
  206. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  207. }
  208. esp_err_t uart_get_sclk_freq(uart_sclk_t sclk, uint32_t *out_freq_hz)
  209. {
  210. return esp_clk_tree_src_get_freq_hz((soc_module_clk_t)sclk, ESP_CLK_TREE_SRC_FREQ_PRECISION_CACHED, out_freq_hz);
  211. }
  212. esp_err_t uart_set_word_length(uart_port_t uart_num, uart_word_length_t data_bit)
  213. {
  214. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  215. ESP_RETURN_ON_FALSE((data_bit < UART_DATA_BITS_MAX), ESP_FAIL, UART_TAG, "data bit error");
  216. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  217. uart_hal_set_data_bit_num(&(uart_context[uart_num].hal), data_bit);
  218. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  219. return ESP_OK;
  220. }
  221. esp_err_t uart_get_word_length(uart_port_t uart_num, uart_word_length_t *data_bit)
  222. {
  223. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  224. uart_hal_get_data_bit_num(&(uart_context[uart_num].hal), data_bit);
  225. return ESP_OK;
  226. }
  227. esp_err_t uart_set_stop_bits(uart_port_t uart_num, uart_stop_bits_t stop_bit)
  228. {
  229. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  230. ESP_RETURN_ON_FALSE((stop_bit < UART_STOP_BITS_MAX), ESP_FAIL, UART_TAG, "stop bit error");
  231. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  232. uart_hal_set_stop_bits(&(uart_context[uart_num].hal), stop_bit);
  233. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  234. return ESP_OK;
  235. }
  236. esp_err_t uart_get_stop_bits(uart_port_t uart_num, uart_stop_bits_t *stop_bit)
  237. {
  238. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  239. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  240. uart_hal_get_stop_bits(&(uart_context[uart_num].hal), stop_bit);
  241. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  242. return ESP_OK;
  243. }
  244. esp_err_t uart_set_parity(uart_port_t uart_num, uart_parity_t parity_mode)
  245. {
  246. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  247. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  248. uart_hal_set_parity(&(uart_context[uart_num].hal), parity_mode);
  249. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  250. return ESP_OK;
  251. }
  252. esp_err_t uart_get_parity(uart_port_t uart_num, uart_parity_t *parity_mode)
  253. {
  254. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  255. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  256. uart_hal_get_parity(&(uart_context[uart_num].hal), parity_mode);
  257. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  258. return ESP_OK;
  259. }
  260. esp_err_t uart_set_baudrate(uart_port_t uart_num, uint32_t baud_rate)
  261. {
  262. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  263. soc_module_clk_t src_clk;
  264. uint32_t sclk_freq;
  265. uart_hal_get_sclk(&(uart_context[uart_num].hal), &src_clk);
  266. ESP_RETURN_ON_ERROR(esp_clk_tree_src_get_freq_hz(src_clk, ESP_CLK_TREE_SRC_FREQ_PRECISION_CACHED, &sclk_freq), UART_TAG, "Invalid src_clk");
  267. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  268. uart_hal_set_baudrate(&(uart_context[uart_num].hal), baud_rate, sclk_freq);
  269. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  270. return ESP_OK;
  271. }
  272. esp_err_t uart_get_baudrate(uart_port_t uart_num, uint32_t *baudrate)
  273. {
  274. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  275. soc_module_clk_t src_clk;
  276. uint32_t sclk_freq;
  277. uart_hal_get_sclk(&(uart_context[uart_num].hal), &src_clk);
  278. ESP_RETURN_ON_ERROR(esp_clk_tree_src_get_freq_hz(src_clk, ESP_CLK_TREE_SRC_FREQ_PRECISION_CACHED, &sclk_freq), UART_TAG, "Invalid src_clk");
  279. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  280. uart_hal_get_baudrate(&(uart_context[uart_num].hal), baudrate, sclk_freq);
  281. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  282. return ESP_OK;
  283. }
  284. esp_err_t uart_set_line_inverse(uart_port_t uart_num, uint32_t inverse_mask)
  285. {
  286. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  287. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  288. uart_hal_inverse_signal(&(uart_context[uart_num].hal), inverse_mask);
  289. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  290. return ESP_OK;
  291. }
  292. esp_err_t uart_set_sw_flow_ctrl(uart_port_t uart_num, bool enable, uint8_t rx_thresh_xon, uint8_t rx_thresh_xoff)
  293. {
  294. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  295. ESP_RETURN_ON_FALSE((rx_thresh_xon < UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "rx flow xon thresh error");
  296. ESP_RETURN_ON_FALSE((rx_thresh_xoff < UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "rx flow xoff thresh error");
  297. uart_sw_flowctrl_t sw_flow_ctl = {
  298. .xon_char = XON,
  299. .xoff_char = XOFF,
  300. .xon_thrd = rx_thresh_xon,
  301. .xoff_thrd = rx_thresh_xoff,
  302. };
  303. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  304. uart_hal_set_sw_flow_ctrl(&(uart_context[uart_num].hal), &sw_flow_ctl, enable);
  305. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  306. return ESP_OK;
  307. }
  308. esp_err_t uart_set_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t flow_ctrl, uint8_t rx_thresh)
  309. {
  310. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  311. ESP_RETURN_ON_FALSE((rx_thresh < UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "rx flow thresh error");
  312. ESP_RETURN_ON_FALSE((flow_ctrl < UART_HW_FLOWCTRL_MAX), ESP_FAIL, UART_TAG, "hw_flowctrl mode error");
  313. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  314. uart_hal_set_hw_flow_ctrl(&(uart_context[uart_num].hal), flow_ctrl, rx_thresh);
  315. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  316. return ESP_OK;
  317. }
  318. esp_err_t uart_get_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t *flow_ctrl)
  319. {
  320. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  321. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  322. uart_hal_get_hw_flow_ctrl(&(uart_context[uart_num].hal), flow_ctrl);
  323. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  324. return ESP_OK;
  325. }
  326. esp_err_t UART_ISR_ATTR uart_clear_intr_status(uart_port_t uart_num, uint32_t clr_mask)
  327. {
  328. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  329. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), clr_mask);
  330. return ESP_OK;
  331. }
  332. esp_err_t uart_enable_intr_mask(uart_port_t uart_num, uint32_t enable_mask)
  333. {
  334. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  335. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  336. /* Keep track of the interrupt toggling. In fact, without such variable,
  337. * once the RX buffer is full and the RX interrupts disabled, it is
  338. * impossible what was the previous state (enabled/disabled) of these
  339. * interrupt masks. Thus, this will be very particularly handy when
  340. * emptying a filled RX buffer. */
  341. p_uart_obj[uart_num]->rx_int_usr_mask |= enable_mask;
  342. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), enable_mask);
  343. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), enable_mask);
  344. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  345. return ESP_OK;
  346. }
  347. /**
  348. * @brief Function re-enabling the given interrupts (mask) if and only if
  349. * they have not been disabled by the user.
  350. *
  351. * @param uart_num UART number to perform the operation on
  352. * @param enable_mask Interrupts (flags) to be re-enabled
  353. *
  354. * @return ESP_OK in success, ESP_FAIL if uart_num is incorrect
  355. */
  356. static esp_err_t uart_reenable_intr_mask(uart_port_t uart_num, uint32_t enable_mask)
  357. {
  358. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  359. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  360. /* Mask will only contain the interrupt flags that needs to be re-enabled
  361. * AND which have NOT been explicitly disabled by the user. */
  362. uint32_t mask = p_uart_obj[uart_num]->rx_int_usr_mask & enable_mask;
  363. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), mask);
  364. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), mask);
  365. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  366. return ESP_OK;
  367. }
  368. esp_err_t uart_disable_intr_mask(uart_port_t uart_num, uint32_t disable_mask)
  369. {
  370. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  371. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  372. p_uart_obj[uart_num]->rx_int_usr_mask &= ~disable_mask;
  373. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), disable_mask);
  374. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  375. return ESP_OK;
  376. }
  377. static esp_err_t uart_pattern_link_free(uart_port_t uart_num)
  378. {
  379. int *pdata = NULL;
  380. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  381. if (p_uart_obj[uart_num]->rx_pattern_pos.data != NULL) {
  382. pdata = p_uart_obj[uart_num]->rx_pattern_pos.data;
  383. p_uart_obj[uart_num]->rx_pattern_pos.data = NULL;
  384. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  385. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  386. }
  387. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  388. free(pdata);
  389. return ESP_OK;
  390. }
  391. static esp_err_t UART_ISR_ATTR uart_pattern_enqueue(uart_port_t uart_num, int pos)
  392. {
  393. esp_err_t ret = ESP_OK;
  394. uart_pat_rb_t *p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  395. int next = p_pos->wr + 1;
  396. if (next >= p_pos->len) {
  397. next = 0;
  398. }
  399. if (next == p_pos->rd) {
  400. #ifndef CONFIG_UART_ISR_IN_IRAM //Only log if ISR is not in IRAM
  401. ESP_EARLY_LOGW(UART_TAG, "Fail to enqueue pattern position, pattern queue is full.");
  402. #endif
  403. ret = ESP_FAIL;
  404. } else {
  405. p_pos->data[p_pos->wr] = pos;
  406. p_pos->wr = next;
  407. ret = ESP_OK;
  408. }
  409. return ret;
  410. }
  411. static esp_err_t uart_pattern_dequeue(uart_port_t uart_num)
  412. {
  413. if (p_uart_obj[uart_num]->rx_pattern_pos.data == NULL) {
  414. return ESP_ERR_INVALID_STATE;
  415. } else {
  416. esp_err_t ret = ESP_OK;
  417. uart_pat_rb_t *p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  418. if (p_pos->rd == p_pos->wr) {
  419. ret = ESP_FAIL;
  420. } else {
  421. p_pos->rd++;
  422. }
  423. if (p_pos->rd >= p_pos->len) {
  424. p_pos->rd = 0;
  425. }
  426. return ret;
  427. }
  428. }
  429. static esp_err_t uart_pattern_queue_update(uart_port_t uart_num, int diff_len)
  430. {
  431. uart_pat_rb_t *p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  432. int rd = p_pos->rd;
  433. while (rd != p_pos->wr) {
  434. p_pos->data[rd] -= diff_len;
  435. int rd_rec = rd;
  436. rd ++;
  437. if (rd >= p_pos->len) {
  438. rd = 0;
  439. }
  440. if (p_pos->data[rd_rec] < 0) {
  441. p_pos->rd = rd;
  442. }
  443. }
  444. return ESP_OK;
  445. }
  446. int uart_pattern_pop_pos(uart_port_t uart_num)
  447. {
  448. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), (-1), UART_TAG, "uart driver error");
  449. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  450. uart_pat_rb_t *pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  451. int pos = -1;
  452. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  453. pos = pat_pos->data[pat_pos->rd];
  454. uart_pattern_dequeue(uart_num);
  455. }
  456. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  457. return pos;
  458. }
  459. int uart_pattern_get_pos(uart_port_t uart_num)
  460. {
  461. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), (-1), UART_TAG, "uart driver error");
  462. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  463. uart_pat_rb_t *pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  464. int pos = -1;
  465. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  466. pos = pat_pos->data[pat_pos->rd];
  467. }
  468. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  469. return pos;
  470. }
  471. esp_err_t uart_pattern_queue_reset(uart_port_t uart_num, int queue_length)
  472. {
  473. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  474. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_ERR_INVALID_STATE, UART_TAG, "uart driver error");
  475. int *pdata = (int *) malloc(queue_length * sizeof(int));
  476. if (pdata == NULL) {
  477. return ESP_ERR_NO_MEM;
  478. }
  479. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  480. int *ptmp = p_uart_obj[uart_num]->rx_pattern_pos.data;
  481. p_uart_obj[uart_num]->rx_pattern_pos.data = pdata;
  482. p_uart_obj[uart_num]->rx_pattern_pos.len = queue_length;
  483. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  484. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  485. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  486. free(ptmp);
  487. return ESP_OK;
  488. }
  489. esp_err_t uart_enable_pattern_det_baud_intr(uart_port_t uart_num, char pattern_chr, uint8_t chr_num, int chr_tout, int post_idle, int pre_idle)
  490. {
  491. ESP_RETURN_ON_FALSE(uart_num < UART_NUM_MAX, ESP_FAIL, UART_TAG, "uart_num error");
  492. ESP_RETURN_ON_FALSE(chr_tout >= 0 && chr_tout <= UART_THRESHOLD_NUM(uart_num, UART_RX_GAP_TOUT_V), ESP_FAIL, UART_TAG, "uart pattern set error\n");
  493. ESP_RETURN_ON_FALSE(post_idle >= 0 && post_idle <= UART_THRESHOLD_NUM(uart_num, UART_POST_IDLE_NUM_V), ESP_FAIL, UART_TAG, "uart pattern set error\n");
  494. ESP_RETURN_ON_FALSE(pre_idle >= 0 && pre_idle <= UART_THRESHOLD_NUM(uart_num, UART_PRE_IDLE_NUM_V), ESP_FAIL, UART_TAG, "uart pattern set error\n");
  495. uart_at_cmd_t at_cmd = {0};
  496. at_cmd.cmd_char = pattern_chr;
  497. at_cmd.char_num = chr_num;
  498. #if CONFIG_IDF_TARGET_ESP32
  499. uint32_t apb_clk_freq = 0;
  500. uint32_t uart_baud = 0;
  501. uint32_t uart_div = 0;
  502. uart_get_baudrate(uart_num, &uart_baud);
  503. esp_clk_tree_src_get_freq_hz((soc_module_clk_t)UART_SCLK_APB, ESP_CLK_TREE_SRC_FREQ_PRECISION_EXACT, &apb_clk_freq);
  504. uart_div = apb_clk_freq / uart_baud;
  505. at_cmd.gap_tout = chr_tout * uart_div;
  506. at_cmd.pre_idle = pre_idle * uart_div;
  507. at_cmd.post_idle = post_idle * uart_div;
  508. #else
  509. at_cmd.gap_tout = chr_tout;
  510. at_cmd.pre_idle = pre_idle;
  511. at_cmd.post_idle = post_idle;
  512. #endif
  513. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  514. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  515. uart_hal_set_at_cmd_char(&(uart_context[uart_num].hal), &at_cmd);
  516. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  517. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  518. return ESP_OK;
  519. }
  520. esp_err_t uart_disable_pattern_det_intr(uart_port_t uart_num)
  521. {
  522. return uart_disable_intr_mask(uart_num, UART_INTR_CMD_CHAR_DET);
  523. }
  524. esp_err_t uart_enable_rx_intr(uart_port_t uart_num)
  525. {
  526. return uart_enable_intr_mask(uart_num, UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  527. }
  528. esp_err_t uart_disable_rx_intr(uart_port_t uart_num)
  529. {
  530. return uart_disable_intr_mask(uart_num, UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  531. }
  532. esp_err_t uart_disable_tx_intr(uart_port_t uart_num)
  533. {
  534. return uart_disable_intr_mask(uart_num, UART_INTR_TXFIFO_EMPTY);
  535. }
  536. esp_err_t uart_enable_tx_intr(uart_port_t uart_num, int enable, int thresh)
  537. {
  538. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  539. ESP_RETURN_ON_FALSE((thresh < UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "empty intr threshold error");
  540. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  541. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  542. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), thresh);
  543. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  544. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  545. return ESP_OK;
  546. }
  547. static bool uart_try_set_iomux_pin(uart_port_t uart_num, int io_num, uint32_t idx)
  548. {
  549. /* Store a pointer to the default pin, to optimize access to its fields. */
  550. const uart_periph_sig_t *upin = &uart_periph_signal[uart_num].pins[idx];
  551. /* In theory, if default_gpio is -1, iomux_func should also be -1, but
  552. * let's be safe and test both. */
  553. if (upin->iomux_func == -1 || upin->default_gpio == -1 || upin->default_gpio != io_num) {
  554. return false;
  555. }
  556. /* Assign the correct funct to the GPIO. */
  557. assert (upin->iomux_func != -1);
  558. if (uart_num < SOC_UART_HP_NUM) {
  559. gpio_iomux_out(io_num, upin->iomux_func, false);
  560. /* If the pin is input, we also have to redirect the signal,
  561. * in order to bypasse the GPIO matrix. */
  562. if (upin->input) {
  563. gpio_iomux_in(io_num, upin->signal);
  564. }
  565. }
  566. #if (SOC_UART_LP_NUM >= 1)
  567. else {
  568. if (upin->input) {
  569. rtc_gpio_set_direction(io_num, RTC_GPIO_MODE_INPUT_ONLY);
  570. } else {
  571. rtc_gpio_set_direction(io_num, RTC_GPIO_MODE_OUTPUT_ONLY);
  572. }
  573. rtc_gpio_init(io_num);
  574. rtc_gpio_iomux_func_sel(io_num, upin->iomux_func);
  575. }
  576. #endif
  577. return true;
  578. }
  579. //internal signal can be output to multiple GPIO pads
  580. //only one GPIO pad can connect with input signal
  581. esp_err_t uart_set_pin(uart_port_t uart_num, int tx_io_num, int rx_io_num, int rts_io_num, int cts_io_num)
  582. {
  583. ESP_RETURN_ON_FALSE((uart_num >= 0), ESP_FAIL, UART_TAG, "uart_num error");
  584. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  585. if (uart_num < SOC_UART_HP_NUM) {
  586. ESP_RETURN_ON_FALSE((tx_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(tx_io_num))), ESP_FAIL, UART_TAG, "tx_io_num error");
  587. ESP_RETURN_ON_FALSE((rx_io_num < 0 || (GPIO_IS_VALID_GPIO(rx_io_num))), ESP_FAIL, UART_TAG, "rx_io_num error");
  588. ESP_RETURN_ON_FALSE((rts_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(rts_io_num))), ESP_FAIL, UART_TAG, "rts_io_num error");
  589. ESP_RETURN_ON_FALSE((cts_io_num < 0 || (GPIO_IS_VALID_GPIO(cts_io_num))), ESP_FAIL, UART_TAG, "cts_io_num error");
  590. }
  591. #if (SOC_UART_LP_NUM >= 1)
  592. else { // LP_UART has its fixed IOs
  593. const uart_periph_sig_t *pins = uart_periph_signal[uart_num].pins;
  594. ESP_RETURN_ON_FALSE((tx_io_num < 0 || (tx_io_num == pins[SOC_UART_TX_PIN_IDX].default_gpio)), ESP_FAIL, UART_TAG, "tx_io_num error");
  595. ESP_RETURN_ON_FALSE((rx_io_num < 0 || (rx_io_num == pins[SOC_UART_RX_PIN_IDX].default_gpio)), ESP_FAIL, UART_TAG, "rx_io_num error");
  596. ESP_RETURN_ON_FALSE((rts_io_num < 0 || (rts_io_num == pins[SOC_UART_RTS_PIN_IDX].default_gpio)), ESP_FAIL, UART_TAG, "rts_io_num error");
  597. ESP_RETURN_ON_FALSE((cts_io_num < 0 || (cts_io_num == pins[SOC_UART_CTS_PIN_IDX].default_gpio)), ESP_FAIL, UART_TAG, "cts_io_num error");
  598. }
  599. #endif
  600. /* In the following statements, if the io_num is negative, no need to configure anything. */
  601. if (tx_io_num >= 0 && !uart_try_set_iomux_pin(uart_num, tx_io_num, SOC_UART_TX_PIN_IDX)) {
  602. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[tx_io_num], PIN_FUNC_GPIO);
  603. gpio_set_level(tx_io_num, 1);
  604. esp_rom_gpio_connect_out_signal(tx_io_num, UART_PERIPH_SIGNAL(uart_num, SOC_UART_TX_PIN_IDX), 0, 0);
  605. }
  606. if (rx_io_num >= 0 && !uart_try_set_iomux_pin(uart_num, rx_io_num, SOC_UART_RX_PIN_IDX)) {
  607. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[rx_io_num], PIN_FUNC_GPIO);
  608. gpio_set_pull_mode(rx_io_num, GPIO_PULLUP_ONLY);
  609. gpio_set_direction(rx_io_num, GPIO_MODE_INPUT);
  610. esp_rom_gpio_connect_in_signal(rx_io_num, UART_PERIPH_SIGNAL(uart_num, SOC_UART_RX_PIN_IDX), 0);
  611. }
  612. if (rts_io_num >= 0 && !uart_try_set_iomux_pin(uart_num, rts_io_num, SOC_UART_RTS_PIN_IDX)) {
  613. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[rts_io_num], PIN_FUNC_GPIO);
  614. gpio_set_direction(rts_io_num, GPIO_MODE_OUTPUT);
  615. esp_rom_gpio_connect_out_signal(rts_io_num, UART_PERIPH_SIGNAL(uart_num, SOC_UART_RTS_PIN_IDX), 0, 0);
  616. }
  617. if (cts_io_num >= 0 && !uart_try_set_iomux_pin(uart_num, cts_io_num, SOC_UART_CTS_PIN_IDX)) {
  618. gpio_hal_iomux_func_sel(GPIO_PIN_MUX_REG[cts_io_num], PIN_FUNC_GPIO);
  619. gpio_set_pull_mode(cts_io_num, GPIO_PULLUP_ONLY);
  620. gpio_set_direction(cts_io_num, GPIO_MODE_INPUT);
  621. esp_rom_gpio_connect_in_signal(cts_io_num, UART_PERIPH_SIGNAL(uart_num, SOC_UART_CTS_PIN_IDX), 0);
  622. }
  623. return ESP_OK;
  624. }
  625. esp_err_t uart_set_rts(uart_port_t uart_num, int level)
  626. {
  627. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  628. ESP_RETURN_ON_FALSE((!uart_hal_is_hw_rts_en(&(uart_context[uart_num].hal))), ESP_FAIL, UART_TAG, "disable hw flowctrl before using sw control");
  629. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  630. uart_hal_set_rts(&(uart_context[uart_num].hal), level);
  631. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  632. return ESP_OK;
  633. }
  634. esp_err_t uart_set_dtr(uart_port_t uart_num, int level)
  635. {
  636. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  637. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  638. uart_hal_set_dtr(&(uart_context[uart_num].hal), level);
  639. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  640. return ESP_OK;
  641. }
  642. esp_err_t uart_set_tx_idle_num(uart_port_t uart_num, uint16_t idle_num)
  643. {
  644. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  645. ESP_RETURN_ON_FALSE((idle_num <= UART_THRESHOLD_NUM(uart_num, UART_TX_IDLE_NUM_V)), ESP_FAIL, UART_TAG, "uart idle num error");
  646. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  647. uart_hal_set_tx_idle_num(&(uart_context[uart_num].hal), idle_num);
  648. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  649. return ESP_OK;
  650. }
  651. esp_err_t uart_param_config(uart_port_t uart_num, const uart_config_t *uart_config)
  652. {
  653. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  654. ESP_RETURN_ON_FALSE((uart_config), ESP_FAIL, UART_TAG, "param null");
  655. ESP_RETURN_ON_FALSE((uart_config->rx_flow_ctrl_thresh < UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "rx flow thresh error");
  656. ESP_RETURN_ON_FALSE((uart_config->flow_ctrl < UART_HW_FLOWCTRL_MAX), ESP_FAIL, UART_TAG, "hw_flowctrl mode error");
  657. ESP_RETURN_ON_FALSE((uart_config->data_bits < UART_DATA_BITS_MAX), ESP_FAIL, UART_TAG, "data bit error");
  658. uart_module_enable(uart_num);
  659. soc_module_clk_t uart_sclk_sel = 0; // initialize to an invalid module clock ID
  660. if (uart_num < SOC_UART_HP_NUM) {
  661. uart_sclk_sel = (soc_module_clk_t)((uart_config->source_clk) ? uart_config->source_clk : UART_SCLK_DEFAULT); // if no specifying the clock source (soc_module_clk_t starts from 1), then just use the default clock
  662. }
  663. #if (SOC_UART_LP_NUM >= 1)
  664. else {
  665. uart_sclk_sel = (soc_module_clk_t)((uart_config->lp_source_clk) ? uart_config->lp_source_clk : LP_UART_SCLK_DEFAULT);
  666. }
  667. #endif
  668. #if SOC_UART_SUPPORT_RTC_CLK
  669. if (uart_sclk_sel == (soc_module_clk_t)UART_SCLK_RTC) {
  670. periph_rtc_dig_clk8m_enable();
  671. }
  672. #endif
  673. uint32_t sclk_freq;
  674. ESP_RETURN_ON_ERROR(esp_clk_tree_src_get_freq_hz(uart_sclk_sel, ESP_CLK_TREE_SRC_FREQ_PRECISION_CACHED, &sclk_freq), UART_TAG, "Invalid src_clk");
  675. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  676. uart_hal_init(&(uart_context[uart_num].hal), uart_num);
  677. if (uart_num < SOC_UART_HP_NUM) {
  678. uart_hal_set_sclk(&(uart_context[uart_num].hal), uart_sclk_sel);
  679. }
  680. #if (SOC_UART_LP_NUM >= 1)
  681. else {
  682. lp_periph_set_clk_src(uart_periph_signal[uart_num].lp_module, uart_sclk_sel);
  683. }
  684. #endif
  685. uart_hal_set_baudrate(&(uart_context[uart_num].hal), uart_config->baud_rate, sclk_freq);
  686. uart_hal_set_parity(&(uart_context[uart_num].hal), uart_config->parity);
  687. uart_hal_set_data_bit_num(&(uart_context[uart_num].hal), uart_config->data_bits);
  688. uart_hal_set_stop_bits(&(uart_context[uart_num].hal), uart_config->stop_bits);
  689. uart_hal_set_tx_idle_num(&(uart_context[uart_num].hal), UART_TX_IDLE_NUM_DEFAULT);
  690. uart_hal_set_hw_flow_ctrl(&(uart_context[uart_num].hal), uart_config->flow_ctrl, uart_config->rx_flow_ctrl_thresh);
  691. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  692. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  693. uart_hal_txfifo_rst(&(uart_context[uart_num].hal));
  694. return ESP_OK;
  695. }
  696. esp_err_t uart_intr_config(uart_port_t uart_num, const uart_intr_config_t *intr_conf)
  697. {
  698. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  699. ESP_RETURN_ON_FALSE((intr_conf), ESP_FAIL, UART_TAG, "param null");
  700. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_LL_INTR_MASK);
  701. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  702. if (intr_conf->intr_enable_mask & UART_INTR_RXFIFO_TOUT) {
  703. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), intr_conf->rx_timeout_thresh);
  704. } else {
  705. //Disable rx_tout intr
  706. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), 0);
  707. }
  708. if (intr_conf->intr_enable_mask & UART_INTR_RXFIFO_FULL) {
  709. uart_hal_set_rxfifo_full_thr(&(uart_context[uart_num].hal), intr_conf->rxfifo_full_thresh);
  710. }
  711. if (intr_conf->intr_enable_mask & UART_INTR_TXFIFO_EMPTY) {
  712. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), intr_conf->txfifo_empty_intr_thresh);
  713. }
  714. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), intr_conf->intr_enable_mask);
  715. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  716. return ESP_OK;
  717. }
  718. static int UART_ISR_ATTR uart_find_pattern_from_last(uint8_t *buf, int length, uint8_t pat_chr, uint8_t pat_num)
  719. {
  720. int cnt = 0;
  721. int len = length;
  722. while (len >= 0) {
  723. if (buf[len] == pat_chr) {
  724. cnt++;
  725. } else {
  726. cnt = 0;
  727. }
  728. if (cnt >= pat_num) {
  729. break;
  730. }
  731. len --;
  732. }
  733. return len;
  734. }
  735. static uint32_t UART_ISR_ATTR uart_enable_tx_write_fifo(uart_port_t uart_num, const uint8_t *pbuf, uint32_t len)
  736. {
  737. uint32_t sent_len = 0;
  738. UART_ENTER_CRITICAL_SAFE(&(uart_context[uart_num].spinlock));
  739. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  740. uart_hal_set_rts(&(uart_context[uart_num].hal), 0);
  741. // If any new things are written to fifo, then we can always clear the previous TX_DONE interrupt bit (if it was set)
  742. // Old TX_DONE bit might reset the RTS, leading new tx transmission failure for rs485 mode
  743. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  744. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  745. }
  746. uart_hal_write_txfifo(&(uart_context[uart_num].hal), pbuf, len, &sent_len);
  747. UART_EXIT_CRITICAL_SAFE(&(uart_context[uart_num].spinlock));
  748. return sent_len;
  749. }
  750. //internal isr handler for default driver code.
  751. static void UART_ISR_ATTR uart_rx_intr_handler_default(void *param)
  752. {
  753. uart_obj_t *p_uart = (uart_obj_t *) param;
  754. uint8_t uart_num = p_uart->uart_num;
  755. int rx_fifo_len = 0;
  756. uint32_t uart_intr_status = 0;
  757. uart_event_t uart_event;
  758. portBASE_TYPE HPTaskAwoken = 0;
  759. bool need_yield = false;
  760. static uint8_t pat_flg = 0;
  761. BaseType_t sent = pdFALSE;
  762. while (1) {
  763. // The `continue statement` may cause the interrupt to loop infinitely
  764. // we exit the interrupt here
  765. uart_intr_status = uart_hal_get_intsts_mask(&(uart_context[uart_num].hal));
  766. //Exit form while loop
  767. if (uart_intr_status == 0) {
  768. break;
  769. }
  770. uart_event.type = UART_EVENT_MAX;
  771. if (uart_intr_status & UART_INTR_TXFIFO_EMPTY) {
  772. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  773. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  774. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  775. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  776. if (p_uart->tx_waiting_brk) {
  777. continue;
  778. }
  779. //TX semaphore will only be used when tx_buf_size is zero.
  780. if (p_uart->tx_waiting_fifo == true && p_uart->tx_buf_size == 0) {
  781. p_uart->tx_waiting_fifo = false;
  782. xSemaphoreGiveFromISR(p_uart->tx_fifo_sem, &HPTaskAwoken);
  783. need_yield |= (HPTaskAwoken == pdTRUE);
  784. } else {
  785. //We don't use TX ring buffer, because the size is zero.
  786. if (p_uart->tx_buf_size == 0) {
  787. continue;
  788. }
  789. bool en_tx_flg = false;
  790. uint32_t tx_fifo_rem = uart_hal_get_txfifo_len(&(uart_context[uart_num].hal));
  791. //We need to put a loop here, in case all the buffer items are very short.
  792. //That would cause a watch_dog reset because empty interrupt happens so often.
  793. //Although this is a loop in ISR, this loop will execute at most 128 turns.
  794. while (tx_fifo_rem) {
  795. if (p_uart->tx_len_tot == 0 || p_uart->tx_ptr == NULL || p_uart->tx_len_cur == 0) {
  796. size_t size;
  797. p_uart->tx_head = (uart_tx_data_t *) xRingbufferReceiveFromISR(p_uart->tx_ring_buf, &size);
  798. if (p_uart->tx_head) {
  799. //The first item is the data description
  800. //Get the first item to get the data information
  801. if (p_uart->tx_len_tot == 0) {
  802. p_uart->tx_ptr = NULL;
  803. p_uart->tx_len_tot = p_uart->tx_head->tx_data.size;
  804. if (p_uart->tx_head->type == UART_DATA_BREAK) {
  805. p_uart->tx_brk_flg = 1;
  806. p_uart->tx_brk_len = p_uart->tx_head->tx_data.brk_len;
  807. }
  808. //We have saved the data description from the 1st item, return buffer.
  809. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  810. need_yield |= (HPTaskAwoken == pdTRUE);
  811. } else if (p_uart->tx_ptr == NULL) {
  812. //Update the TX item pointer, we will need this to return item to buffer.
  813. p_uart->tx_ptr = (uint8_t *)p_uart->tx_head;
  814. en_tx_flg = true;
  815. p_uart->tx_len_cur = size;
  816. }
  817. } else {
  818. //Can not get data from ring buffer, return;
  819. break;
  820. }
  821. }
  822. if (p_uart->tx_len_tot > 0 && p_uart->tx_ptr && p_uart->tx_len_cur > 0) {
  823. // To fill the TX FIFO.
  824. uint32_t send_len = uart_enable_tx_write_fifo(uart_num, (const uint8_t *) p_uart->tx_ptr,
  825. MIN(p_uart->tx_len_cur, tx_fifo_rem));
  826. p_uart->tx_ptr += send_len;
  827. p_uart->tx_len_tot -= send_len;
  828. p_uart->tx_len_cur -= send_len;
  829. tx_fifo_rem -= send_len;
  830. if (p_uart->tx_len_cur == 0) {
  831. //Return item to ring buffer.
  832. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  833. need_yield |= (HPTaskAwoken == pdTRUE);
  834. p_uart->tx_head = NULL;
  835. p_uart->tx_ptr = NULL;
  836. //Sending item done, now we need to send break if there is a record.
  837. //Set TX break signal after FIFO is empty
  838. if (p_uart->tx_len_tot == 0 && p_uart->tx_brk_flg == 1) {
  839. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  840. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  841. uart_hal_tx_break(&(uart_context[uart_num].hal), p_uart->tx_brk_len);
  842. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  843. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  844. p_uart->tx_waiting_brk = 1;
  845. //do not enable TX empty interrupt
  846. en_tx_flg = false;
  847. } else {
  848. //enable TX empty interrupt
  849. en_tx_flg = true;
  850. }
  851. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  852. if (p_uart->uart_select_notif_callback) {
  853. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_WRITE_NOTIF, &HPTaskAwoken);
  854. need_yield |= (HPTaskAwoken == pdTRUE);
  855. }
  856. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  857. } else {
  858. //enable TX empty interrupt
  859. en_tx_flg = true;
  860. }
  861. }
  862. }
  863. if (en_tx_flg) {
  864. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  865. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  866. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  867. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  868. }
  869. }
  870. } else if ((uart_intr_status & UART_INTR_RXFIFO_TOUT)
  871. || (uart_intr_status & UART_INTR_RXFIFO_FULL)
  872. || (uart_intr_status & UART_INTR_CMD_CHAR_DET)
  873. ) {
  874. if (pat_flg == 1) {
  875. uart_intr_status |= UART_INTR_CMD_CHAR_DET;
  876. pat_flg = 0;
  877. }
  878. if (p_uart->rx_buffer_full_flg == false) {
  879. rx_fifo_len = uart_hal_get_rxfifo_len(&(uart_context[uart_num].hal));
  880. if ((p_uart_obj[uart_num]->rx_always_timeout_flg) && !(uart_intr_status & UART_INTR_RXFIFO_TOUT)) {
  881. rx_fifo_len--; // leave one byte in the fifo in order to trigger uart_intr_rxfifo_tout
  882. }
  883. uart_hal_read_rxfifo(&(uart_context[uart_num].hal), p_uart->rx_data_buf, &rx_fifo_len);
  884. uint8_t pat_chr = 0;
  885. uint8_t pat_num = 0;
  886. int pat_idx = -1;
  887. uart_hal_get_at_cmd_char(&(uart_context[uart_num].hal), &pat_chr, &pat_num);
  888. //Get the buffer from the FIFO
  889. if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  890. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  891. uart_event.type = UART_PATTERN_DET;
  892. uart_event.size = rx_fifo_len;
  893. pat_idx = uart_find_pattern_from_last(p_uart->rx_data_buf, rx_fifo_len - 1, pat_chr, pat_num);
  894. } else {
  895. //After Copying the Data From FIFO ,Clear intr_status
  896. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  897. uart_event.type = UART_DATA;
  898. uart_event.size = rx_fifo_len;
  899. uart_event.timeout_flag = (uart_intr_status & UART_INTR_RXFIFO_TOUT) ? true : false;
  900. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  901. if (p_uart->uart_select_notif_callback) {
  902. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_READ_NOTIF, &HPTaskAwoken);
  903. need_yield |= (HPTaskAwoken == pdTRUE);
  904. }
  905. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  906. }
  907. p_uart->rx_stash_len = rx_fifo_len;
  908. //If we fail to push data to ring buffer, we will have to stash the data, and send next time.
  909. //Mainly for applications that uses flow control or small ring buffer.
  910. sent = xRingbufferSendFromISR(p_uart->rx_ring_buf, p_uart->rx_data_buf, p_uart->rx_stash_len, &HPTaskAwoken);
  911. need_yield |= (HPTaskAwoken == pdTRUE);
  912. if (sent == pdFALSE) {
  913. p_uart->rx_buffer_full_flg = true;
  914. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  915. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  916. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  917. if (uart_event.type == UART_PATTERN_DET) {
  918. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  919. if (rx_fifo_len < pat_num) {
  920. //some of the characters are read out in last interrupt
  921. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  922. } else {
  923. uart_pattern_enqueue(uart_num,
  924. pat_idx <= -1 ?
  925. //can not find the pattern in buffer,
  926. p_uart->rx_buffered_len + p_uart->rx_stash_len :
  927. // find the pattern in buffer
  928. p_uart->rx_buffered_len + pat_idx);
  929. }
  930. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  931. sent = xQueueSendFromISR(p_uart->event_queue, (void * )&uart_event, &HPTaskAwoken);
  932. need_yield |= (HPTaskAwoken == pdTRUE);
  933. if ((p_uart->event_queue != NULL) && (sent == pdFALSE)) {
  934. #ifndef CONFIG_UART_ISR_IN_IRAM //Only log if ISR is not in IRAM
  935. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  936. #endif
  937. }
  938. }
  939. uart_event.type = UART_BUFFER_FULL;
  940. } else {
  941. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  942. if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  943. if (rx_fifo_len < pat_num) {
  944. //some of the characters are read out in last interrupt
  945. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  946. } else if (pat_idx >= 0) {
  947. // find the pattern in stash buffer.
  948. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len + pat_idx);
  949. }
  950. }
  951. p_uart->rx_buffered_len += p_uart->rx_stash_len;
  952. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  953. }
  954. } else {
  955. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  956. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  957. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  958. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  959. if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  960. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  961. uart_event.type = UART_PATTERN_DET;
  962. uart_event.size = rx_fifo_len;
  963. pat_flg = 1;
  964. }
  965. }
  966. } else if (uart_intr_status & UART_INTR_RXFIFO_OVF) {
  967. // When fifo overflows, we reset the fifo.
  968. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  969. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  970. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  971. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  972. if (p_uart->uart_select_notif_callback) {
  973. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  974. need_yield |= (HPTaskAwoken == pdTRUE);
  975. }
  976. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  977. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_OVF);
  978. uart_event.type = UART_FIFO_OVF;
  979. } else if (uart_intr_status & UART_INTR_BRK_DET) {
  980. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_BRK_DET);
  981. uart_event.type = UART_BREAK;
  982. } else if (uart_intr_status & UART_INTR_FRAM_ERR) {
  983. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  984. if (p_uart->uart_select_notif_callback) {
  985. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  986. need_yield |= (HPTaskAwoken == pdTRUE);
  987. }
  988. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  989. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_FRAM_ERR);
  990. uart_event.type = UART_FRAME_ERR;
  991. } else if (uart_intr_status & UART_INTR_PARITY_ERR) {
  992. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  993. if (p_uart->uart_select_notif_callback) {
  994. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  995. need_yield |= (HPTaskAwoken == pdTRUE);
  996. }
  997. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  998. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_PARITY_ERR);
  999. uart_event.type = UART_PARITY_ERR;
  1000. } else if (uart_intr_status & UART_INTR_TX_BRK_DONE) {
  1001. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1002. uart_hal_tx_break(&(uart_context[uart_num].hal), 0);
  1003. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1004. if (p_uart->tx_brk_flg == 1) {
  1005. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TXFIFO_EMPTY);
  1006. }
  1007. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1008. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1009. if (p_uart->tx_brk_flg == 1) {
  1010. p_uart->tx_brk_flg = 0;
  1011. p_uart->tx_waiting_brk = 0;
  1012. } else {
  1013. xSemaphoreGiveFromISR(p_uart->tx_brk_sem, &HPTaskAwoken);
  1014. need_yield |= (HPTaskAwoken == pdTRUE);
  1015. }
  1016. } else if (uart_intr_status & UART_INTR_TX_BRK_IDLE) {
  1017. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1018. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_IDLE);
  1019. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1020. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_IDLE);
  1021. } else if (uart_intr_status & UART_INTR_CMD_CHAR_DET) {
  1022. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_CMD_CHAR_DET);
  1023. uart_event.type = UART_PATTERN_DET;
  1024. } else if ((uart_intr_status & UART_INTR_RS485_PARITY_ERR)
  1025. || (uart_intr_status & UART_INTR_RS485_FRM_ERR)
  1026. || (uart_intr_status & UART_INTR_RS485_CLASH)) {
  1027. // RS485 collision or frame error interrupt triggered
  1028. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1029. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  1030. // Set collision detection flag
  1031. p_uart_obj[uart_num]->coll_det_flg = true;
  1032. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1033. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_RS485_CLASH | UART_INTR_RS485_FRM_ERR | UART_INTR_RS485_PARITY_ERR);
  1034. uart_event.type = UART_EVENT_MAX;
  1035. } else if (uart_intr_status & UART_INTR_TX_DONE) {
  1036. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX) && uart_hal_is_tx_idle(&(uart_context[uart_num].hal)) != true) {
  1037. // The TX_DONE interrupt is triggered but transmit is active
  1038. // then postpone interrupt processing for next interrupt
  1039. uart_event.type = UART_EVENT_MAX;
  1040. } else {
  1041. // Workaround for RS485: If the RS485 half duplex mode is active
  1042. // and transmitter is in idle state then reset received buffer and reset RTS pin
  1043. // skip this behavior for other UART modes
  1044. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  1045. UART_ENTER_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1046. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  1047. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  1048. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  1049. uart_hal_set_rts(&(uart_context[uart_num].hal), 1);
  1050. }
  1051. UART_EXIT_CRITICAL_ISR(&(uart_context[uart_num].spinlock));
  1052. xSemaphoreGiveFromISR(p_uart_obj[uart_num]->tx_done_sem, &HPTaskAwoken);
  1053. need_yield |= (HPTaskAwoken == pdTRUE);
  1054. }
  1055. }
  1056. #if SOC_UART_SUPPORT_WAKEUP_INT
  1057. else if (uart_intr_status & UART_INTR_WAKEUP) {
  1058. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_WAKEUP);
  1059. uart_event.type = UART_WAKEUP;
  1060. }
  1061. #endif
  1062. else {
  1063. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), uart_intr_status); /*simply clear all other intr status*/
  1064. uart_event.type = UART_EVENT_MAX;
  1065. }
  1066. if (uart_event.type != UART_EVENT_MAX && p_uart->event_queue) {
  1067. sent = xQueueSendFromISR(p_uart->event_queue, (void * )&uart_event, &HPTaskAwoken);
  1068. need_yield |= (HPTaskAwoken == pdTRUE);
  1069. if (sent == pdFALSE) {
  1070. #ifndef CONFIG_UART_ISR_IN_IRAM //Only log if ISR is not in IRAM
  1071. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  1072. #endif
  1073. }
  1074. }
  1075. }
  1076. if (need_yield) {
  1077. portYIELD_FROM_ISR();
  1078. }
  1079. }
  1080. /**************************************************************/
  1081. esp_err_t uart_wait_tx_done(uart_port_t uart_num, TickType_t ticks_to_wait)
  1082. {
  1083. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  1084. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_FAIL, UART_TAG, "uart driver error");
  1085. BaseType_t res;
  1086. TickType_t ticks_start = xTaskGetTickCount();
  1087. //Take tx_mux
  1088. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (TickType_t)ticks_to_wait);
  1089. if (res == pdFALSE) {
  1090. return ESP_ERR_TIMEOUT;
  1091. }
  1092. // Check the enable status of TX_DONE: If already enabled, then let the isr handle the status bit;
  1093. // If not enabled, then make sure to clear the status bit before enabling the TX_DONE interrupt bit
  1094. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1095. bool is_rs485_mode = UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX);
  1096. bool disabled = !(uart_hal_get_intr_ena_status(&(uart_context[uart_num].hal)) & UART_INTR_TX_DONE);
  1097. // For RS485 mode, TX_DONE interrupt is enabled for every tx transmission, so there shouldn't be a case of
  1098. // interrupt not enabled but raw bit is set.
  1099. assert(!(is_rs485_mode &&
  1100. disabled &&
  1101. uart_hal_get_intraw_mask(&(uart_context[uart_num].hal)) & UART_INTR_TX_DONE));
  1102. // If decided to register for the TX_DONE event, then we should clear any possible old tx transmission status.
  1103. // The clear operation of RS485 mode should only be handled in isr or when writing to tx fifo.
  1104. if (disabled && !is_rs485_mode) {
  1105. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  1106. }
  1107. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1108. xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, 0);
  1109. // FSM status register update comes later than TX_DONE interrupt raw bit raise
  1110. // The maximum time takes for FSM status register to update is (6 APB clock cycles + 3 UART core clock cycles)
  1111. // Therefore, to avoid the situation of TX_DONE bit being cleared but FSM didn't be recognized as IDLE (which
  1112. // would lead to timeout), a delay of 2us is added in between.
  1113. esp_rom_delay_us(2);
  1114. if (uart_hal_is_tx_idle(&(uart_context[uart_num].hal))) {
  1115. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1116. return ESP_OK;
  1117. }
  1118. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1119. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_DONE);
  1120. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1121. TickType_t ticks_end = xTaskGetTickCount();
  1122. if (ticks_end - ticks_start > ticks_to_wait) {
  1123. ticks_to_wait = 0;
  1124. } else {
  1125. ticks_to_wait = ticks_to_wait - (ticks_end - ticks_start);
  1126. }
  1127. //take 2nd tx_done_sem, wait given from ISR
  1128. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, (TickType_t)ticks_to_wait);
  1129. if (res == pdFALSE) {
  1130. // The TX_DONE interrupt will be disabled in ISR
  1131. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1132. return ESP_ERR_TIMEOUT;
  1133. }
  1134. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1135. return ESP_OK;
  1136. }
  1137. int uart_tx_chars(uart_port_t uart_num, const char *buffer, uint32_t len)
  1138. {
  1139. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), (-1), UART_TAG, "uart_num error");
  1140. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), (-1), UART_TAG, "uart driver error");
  1141. ESP_RETURN_ON_FALSE(buffer, (-1), UART_TAG, "buffer null");
  1142. if (len == 0) {
  1143. return 0;
  1144. }
  1145. int tx_len = 0;
  1146. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (TickType_t)portMAX_DELAY);
  1147. tx_len = (int)uart_enable_tx_write_fifo(uart_num, (const uint8_t *) buffer, len);
  1148. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1149. return tx_len;
  1150. }
  1151. static int uart_tx_all(uart_port_t uart_num, const char *src, size_t size, bool brk_en, int brk_len)
  1152. {
  1153. if (size == 0) {
  1154. return 0;
  1155. }
  1156. size_t original_size = size;
  1157. //lock for uart_tx
  1158. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (TickType_t)portMAX_DELAY);
  1159. p_uart_obj[uart_num]->coll_det_flg = false;
  1160. if (p_uart_obj[uart_num]->tx_buf_size > 0) {
  1161. size_t max_size = xRingbufferGetMaxItemSize(p_uart_obj[uart_num]->tx_ring_buf);
  1162. int offset = 0;
  1163. uart_tx_data_t evt;
  1164. evt.tx_data.size = size;
  1165. evt.tx_data.brk_len = brk_len;
  1166. if (brk_en) {
  1167. evt.type = UART_DATA_BREAK;
  1168. } else {
  1169. evt.type = UART_DATA;
  1170. }
  1171. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void *) &evt, sizeof(uart_tx_data_t), portMAX_DELAY);
  1172. while (size > 0) {
  1173. size_t send_size = size > max_size / 2 ? max_size / 2 : size;
  1174. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void *) (src + offset), send_size, portMAX_DELAY);
  1175. size -= send_size;
  1176. offset += send_size;
  1177. uart_enable_tx_intr(uart_num, 1, UART_THRESHOLD_NUM(uart_num, UART_EMPTY_THRESH_DEFAULT));
  1178. }
  1179. } else {
  1180. while (size) {
  1181. //semaphore for tx_fifo available
  1182. if (pdTRUE == xSemaphoreTake(p_uart_obj[uart_num]->tx_fifo_sem, (TickType_t)portMAX_DELAY)) {
  1183. uint32_t sent = uart_enable_tx_write_fifo(uart_num, (const uint8_t *) src, size);
  1184. if (sent < size) {
  1185. p_uart_obj[uart_num]->tx_waiting_fifo = true;
  1186. uart_enable_tx_intr(uart_num, 1, UART_THRESHOLD_NUM(uart_num, UART_EMPTY_THRESH_DEFAULT));
  1187. }
  1188. size -= sent;
  1189. src += sent;
  1190. }
  1191. }
  1192. if (brk_en) {
  1193. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1194. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1195. uart_hal_tx_break(&(uart_context[uart_num].hal), brk_len);
  1196. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_TX_BRK_DONE);
  1197. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1198. xSemaphoreTake(p_uart_obj[uart_num]->tx_brk_sem, (TickType_t)portMAX_DELAY);
  1199. }
  1200. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1201. }
  1202. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1203. return original_size;
  1204. }
  1205. int uart_write_bytes(uart_port_t uart_num, const void *src, size_t size)
  1206. {
  1207. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), (-1), UART_TAG, "uart_num error");
  1208. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num] != NULL), (-1), UART_TAG, "uart driver error");
  1209. ESP_RETURN_ON_FALSE(src, (-1), UART_TAG, "buffer null");
  1210. return uart_tx_all(uart_num, src, size, 0, 0);
  1211. }
  1212. int uart_write_bytes_with_break(uart_port_t uart_num, const void *src, size_t size, int brk_len)
  1213. {
  1214. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), (-1), UART_TAG, "uart_num error");
  1215. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), (-1), UART_TAG, "uart driver error");
  1216. ESP_RETURN_ON_FALSE((size > 0), (-1), UART_TAG, "uart size error");
  1217. ESP_RETURN_ON_FALSE((src), (-1), UART_TAG, "uart data null");
  1218. ESP_RETURN_ON_FALSE((brk_len > 0 && brk_len < 256), (-1), UART_TAG, "break_num error");
  1219. return uart_tx_all(uart_num, src, size, 1, brk_len);
  1220. }
  1221. static bool uart_check_buf_full(uart_port_t uart_num)
  1222. {
  1223. if (p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1224. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1225. if (res == pdTRUE) {
  1226. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1227. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1228. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1229. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1230. /* Only re-activate UART_INTR_RXFIFO_TOUT or UART_INTR_RXFIFO_FULL
  1231. * interrupts if they were NOT explicitly disabled by the user. */
  1232. uart_reenable_intr_mask(p_uart_obj[uart_num]->uart_num, UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  1233. return true;
  1234. }
  1235. }
  1236. return false;
  1237. }
  1238. int uart_read_bytes(uart_port_t uart_num, void *buf, uint32_t length, TickType_t ticks_to_wait)
  1239. {
  1240. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), (-1), UART_TAG, "uart_num error");
  1241. ESP_RETURN_ON_FALSE((buf), (-1), UART_TAG, "uart data null");
  1242. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), (-1), UART_TAG, "uart driver error");
  1243. uint8_t *data = NULL;
  1244. size_t size;
  1245. size_t copy_len = 0;
  1246. int len_tmp;
  1247. if (xSemaphoreTake(p_uart_obj[uart_num]->rx_mux, (TickType_t)ticks_to_wait) != pdTRUE) {
  1248. return -1;
  1249. }
  1250. while (length) {
  1251. if (p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1252. data = (uint8_t *) xRingbufferReceive(p_uart_obj[uart_num]->rx_ring_buf, &size, (TickType_t) ticks_to_wait);
  1253. if (data) {
  1254. p_uart_obj[uart_num]->rx_head_ptr = data;
  1255. p_uart_obj[uart_num]->rx_ptr = data;
  1256. p_uart_obj[uart_num]->rx_cur_remain = size;
  1257. } else {
  1258. //When using dual cores, `rx_buffer_full_flg` may read and write on different cores at same time,
  1259. //which may lose synchronization. So we also need to call `uart_check_buf_full` once when ringbuffer is empty
  1260. //to solve the possible asynchronous issues.
  1261. if (uart_check_buf_full(uart_num)) {
  1262. //This condition will never be true if `uart_read_bytes`
  1263. //and `uart_rx_intr_handler_default` are scheduled on the same core.
  1264. continue;
  1265. } else {
  1266. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1267. return copy_len;
  1268. }
  1269. }
  1270. }
  1271. if (p_uart_obj[uart_num]->rx_cur_remain > length) {
  1272. len_tmp = length;
  1273. } else {
  1274. len_tmp = p_uart_obj[uart_num]->rx_cur_remain;
  1275. }
  1276. memcpy((uint8_t *)buf + copy_len, p_uart_obj[uart_num]->rx_ptr, len_tmp);
  1277. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1278. p_uart_obj[uart_num]->rx_buffered_len -= len_tmp;
  1279. uart_pattern_queue_update(uart_num, len_tmp);
  1280. p_uart_obj[uart_num]->rx_ptr += len_tmp;
  1281. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1282. p_uart_obj[uart_num]->rx_cur_remain -= len_tmp;
  1283. copy_len += len_tmp;
  1284. length -= len_tmp;
  1285. if (p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1286. vRingbufferReturnItem(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_head_ptr);
  1287. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1288. p_uart_obj[uart_num]->rx_ptr = NULL;
  1289. uart_check_buf_full(uart_num);
  1290. }
  1291. }
  1292. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1293. return copy_len;
  1294. }
  1295. esp_err_t uart_get_buffered_data_len(uart_port_t uart_num, size_t *size)
  1296. {
  1297. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  1298. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_FAIL, UART_TAG, "uart driver error");
  1299. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1300. *size = p_uart_obj[uart_num]->rx_buffered_len;
  1301. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1302. return ESP_OK;
  1303. }
  1304. esp_err_t uart_get_tx_buffer_free_size(uart_port_t uart_num, size_t *size)
  1305. {
  1306. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1307. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_ERR_INVALID_ARG, UART_TAG, "uart driver error");
  1308. ESP_RETURN_ON_FALSE((size != NULL), ESP_ERR_INVALID_ARG, UART_TAG, "arg pointer is NULL");
  1309. *size = p_uart_obj[uart_num]->tx_buf_size - p_uart_obj[uart_num]->tx_len_tot;
  1310. return ESP_OK;
  1311. }
  1312. esp_err_t uart_flush(uart_port_t uart_num) __attribute__((alias("uart_flush_input")));
  1313. esp_err_t uart_flush_input(uart_port_t uart_num)
  1314. {
  1315. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  1316. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_FAIL, UART_TAG, "uart driver error");
  1317. uart_obj_t *p_uart = p_uart_obj[uart_num];
  1318. uint8_t *data;
  1319. size_t size;
  1320. //rx sem protect the ring buffer read related functions
  1321. xSemaphoreTake(p_uart->rx_mux, (TickType_t)portMAX_DELAY);
  1322. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1323. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT);
  1324. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1325. while (true) {
  1326. if (p_uart->rx_head_ptr) {
  1327. vRingbufferReturnItem(p_uart->rx_ring_buf, p_uart->rx_head_ptr);
  1328. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1329. p_uart_obj[uart_num]->rx_buffered_len -= p_uart->rx_cur_remain;
  1330. uart_pattern_queue_update(uart_num, p_uart->rx_cur_remain);
  1331. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1332. p_uart->rx_ptr = NULL;
  1333. p_uart->rx_cur_remain = 0;
  1334. p_uart->rx_head_ptr = NULL;
  1335. }
  1336. data = (uint8_t*) xRingbufferReceive(p_uart->rx_ring_buf, &size, (TickType_t) 0);
  1337. if(data == NULL) {
  1338. bool error = false;
  1339. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1340. if( p_uart_obj[uart_num]->rx_buffered_len != 0 ) {
  1341. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1342. error = true;
  1343. }
  1344. //We also need to clear the `rx_buffer_full_flg` here.
  1345. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1346. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1347. if (error) {
  1348. // this must be called outside the critical section
  1349. ESP_LOGE(UART_TAG, "rx_buffered_len error");
  1350. }
  1351. break;
  1352. }
  1353. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1354. p_uart_obj[uart_num]->rx_buffered_len -= size;
  1355. uart_pattern_queue_update(uart_num, size);
  1356. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1357. vRingbufferReturnItem(p_uart->rx_ring_buf, data);
  1358. if (p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1359. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1360. if (res == pdTRUE) {
  1361. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1362. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1363. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1364. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1365. }
  1366. }
  1367. }
  1368. p_uart->rx_ptr = NULL;
  1369. p_uart->rx_cur_remain = 0;
  1370. p_uart->rx_head_ptr = NULL;
  1371. uart_hal_rxfifo_rst(&(uart_context[uart_num].hal));
  1372. /* Only re-enable UART_INTR_RXFIFO_TOUT or UART_INTR_RXFIFO_FULL if they
  1373. * were explicitly enabled by the user. */
  1374. uart_reenable_intr_mask(uart_num, UART_INTR_RXFIFO_TOUT | UART_INTR_RXFIFO_FULL);
  1375. xSemaphoreGive(p_uart->rx_mux);
  1376. return ESP_OK;
  1377. }
  1378. static void uart_free_driver_obj(uart_obj_t *uart_obj)
  1379. {
  1380. if (uart_obj->tx_fifo_sem) {
  1381. vSemaphoreDelete(uart_obj->tx_fifo_sem);
  1382. }
  1383. if (uart_obj->tx_done_sem) {
  1384. vSemaphoreDelete(uart_obj->tx_done_sem);
  1385. }
  1386. if (uart_obj->tx_brk_sem) {
  1387. vSemaphoreDelete(uart_obj->tx_brk_sem);
  1388. }
  1389. if (uart_obj->tx_mux) {
  1390. vSemaphoreDelete(uart_obj->tx_mux);
  1391. }
  1392. if (uart_obj->rx_mux) {
  1393. vSemaphoreDelete(uart_obj->rx_mux);
  1394. }
  1395. if (uart_obj->event_queue) {
  1396. vQueueDelete(uart_obj->event_queue);
  1397. }
  1398. if (uart_obj->rx_ring_buf) {
  1399. vRingbufferDelete(uart_obj->rx_ring_buf);
  1400. }
  1401. if (uart_obj->tx_ring_buf) {
  1402. vRingbufferDelete(uart_obj->tx_ring_buf);
  1403. }
  1404. #if CONFIG_UART_ISR_IN_IRAM
  1405. free(uart_obj->event_queue_storage);
  1406. free(uart_obj->event_queue_struct);
  1407. free(uart_obj->tx_ring_buf_storage);
  1408. free(uart_obj->tx_ring_buf_struct);
  1409. free(uart_obj->rx_ring_buf_storage);
  1410. free(uart_obj->rx_ring_buf_struct);
  1411. free(uart_obj->rx_mux_struct);
  1412. free(uart_obj->tx_mux_struct);
  1413. free(uart_obj->tx_brk_sem_struct);
  1414. free(uart_obj->tx_done_sem_struct);
  1415. free(uart_obj->tx_fifo_sem_struct);
  1416. #endif
  1417. free(uart_obj->rx_data_buf);
  1418. free(uart_obj);
  1419. }
  1420. static uart_obj_t *uart_alloc_driver_obj(uart_port_t uart_num, int event_queue_size, int tx_buffer_size, int rx_buffer_size)
  1421. {
  1422. uart_obj_t *uart_obj = heap_caps_calloc(1, sizeof(uart_obj_t), UART_MALLOC_CAPS);
  1423. if (!uart_obj) {
  1424. return NULL;
  1425. }
  1426. uart_obj->rx_data_buf = heap_caps_calloc(UART_HW_FIFO_LEN(uart_num), sizeof(uint32_t), UART_MALLOC_CAPS);
  1427. if (!uart_obj->rx_data_buf) {
  1428. goto err;
  1429. }
  1430. #if CONFIG_UART_ISR_IN_IRAM
  1431. if (event_queue_size > 0) {
  1432. uart_obj->event_queue_storage = heap_caps_calloc(event_queue_size, sizeof(uart_event_t), UART_MALLOC_CAPS);
  1433. uart_obj->event_queue_struct = heap_caps_calloc(1, sizeof(StaticQueue_t), UART_MALLOC_CAPS);
  1434. if (!uart_obj->event_queue_storage || !uart_obj->event_queue_struct) {
  1435. goto err;
  1436. }
  1437. }
  1438. if (tx_buffer_size > 0) {
  1439. uart_obj->tx_ring_buf_storage = heap_caps_calloc(1, tx_buffer_size, UART_MALLOC_CAPS);
  1440. uart_obj->tx_ring_buf_struct = heap_caps_calloc(1, sizeof(StaticRingbuffer_t), UART_MALLOC_CAPS);
  1441. if (!uart_obj->tx_ring_buf_storage || !uart_obj->tx_ring_buf_struct) {
  1442. goto err;
  1443. }
  1444. }
  1445. uart_obj->rx_ring_buf_storage = heap_caps_calloc(1, rx_buffer_size, UART_MALLOC_CAPS);
  1446. uart_obj->rx_ring_buf_struct = heap_caps_calloc(1, sizeof(StaticRingbuffer_t), UART_MALLOC_CAPS);
  1447. uart_obj->rx_mux_struct = heap_caps_calloc(1, sizeof(StaticSemaphore_t), UART_MALLOC_CAPS);
  1448. uart_obj->tx_mux_struct = heap_caps_calloc(1, sizeof(StaticSemaphore_t), UART_MALLOC_CAPS);
  1449. uart_obj->tx_brk_sem_struct = heap_caps_calloc(1, sizeof(StaticSemaphore_t), UART_MALLOC_CAPS);
  1450. uart_obj->tx_done_sem_struct = heap_caps_calloc(1, sizeof(StaticSemaphore_t), UART_MALLOC_CAPS);
  1451. uart_obj->tx_fifo_sem_struct = heap_caps_calloc(1, sizeof(StaticSemaphore_t), UART_MALLOC_CAPS);
  1452. if (!uart_obj->rx_ring_buf_storage || !uart_obj->rx_ring_buf_struct || !uart_obj->rx_mux_struct ||
  1453. !uart_obj->tx_mux_struct || !uart_obj->tx_brk_sem_struct || !uart_obj->tx_done_sem_struct ||
  1454. !uart_obj->tx_fifo_sem_struct) {
  1455. goto err;
  1456. }
  1457. if (event_queue_size > 0) {
  1458. uart_obj->event_queue = xQueueCreateStatic(event_queue_size, sizeof(uart_event_t),
  1459. uart_obj->event_queue_storage, uart_obj->event_queue_struct);
  1460. if (!uart_obj->event_queue) {
  1461. goto err;
  1462. }
  1463. }
  1464. if (tx_buffer_size > 0) {
  1465. uart_obj->tx_ring_buf = xRingbufferCreateStatic(tx_buffer_size, RINGBUF_TYPE_NOSPLIT,
  1466. uart_obj->tx_ring_buf_storage, uart_obj->tx_ring_buf_struct);
  1467. if (!uart_obj->tx_ring_buf) {
  1468. goto err;
  1469. }
  1470. }
  1471. uart_obj->rx_ring_buf = xRingbufferCreateStatic(rx_buffer_size, RINGBUF_TYPE_BYTEBUF,
  1472. uart_obj->rx_ring_buf_storage, uart_obj->rx_ring_buf_struct);
  1473. uart_obj->rx_mux = xSemaphoreCreateMutexStatic(uart_obj->rx_mux_struct);
  1474. uart_obj->tx_mux = xSemaphoreCreateMutexStatic(uart_obj->tx_mux_struct);
  1475. uart_obj->tx_brk_sem = xSemaphoreCreateBinaryStatic(uart_obj->tx_brk_sem_struct);
  1476. uart_obj->tx_done_sem = xSemaphoreCreateBinaryStatic(uart_obj->tx_done_sem_struct);
  1477. uart_obj->tx_fifo_sem = xSemaphoreCreateBinaryStatic(uart_obj->tx_fifo_sem_struct);
  1478. if (!uart_obj->rx_ring_buf || !uart_obj->rx_mux || !uart_obj->tx_mux || !uart_obj->tx_brk_sem ||
  1479. !uart_obj->tx_done_sem || !uart_obj->tx_fifo_sem) {
  1480. goto err;
  1481. }
  1482. #else
  1483. if (event_queue_size > 0) {
  1484. uart_obj->event_queue = xQueueCreate(event_queue_size, sizeof(uart_event_t));
  1485. if (!uart_obj->event_queue) {
  1486. goto err;
  1487. }
  1488. }
  1489. if (tx_buffer_size > 0) {
  1490. uart_obj->tx_ring_buf = xRingbufferCreate(tx_buffer_size, RINGBUF_TYPE_NOSPLIT);
  1491. if (!uart_obj->tx_ring_buf) {
  1492. goto err;
  1493. }
  1494. }
  1495. uart_obj->rx_ring_buf = xRingbufferCreate(rx_buffer_size, RINGBUF_TYPE_BYTEBUF);
  1496. uart_obj->tx_mux = xSemaphoreCreateMutex();
  1497. uart_obj->rx_mux = xSemaphoreCreateMutex();
  1498. uart_obj->tx_brk_sem = xSemaphoreCreateBinary();
  1499. uart_obj->tx_done_sem = xSemaphoreCreateBinary();
  1500. uart_obj->tx_fifo_sem = xSemaphoreCreateBinary();
  1501. if (!uart_obj->rx_ring_buf || !uart_obj->rx_mux || !uart_obj->tx_mux || !uart_obj->tx_brk_sem ||
  1502. !uart_obj->tx_done_sem || !uart_obj->tx_fifo_sem) {
  1503. goto err;
  1504. }
  1505. #endif
  1506. return uart_obj;
  1507. err:
  1508. uart_free_driver_obj(uart_obj);
  1509. return NULL;
  1510. }
  1511. esp_err_t uart_driver_install(uart_port_t uart_num, int rx_buffer_size, int tx_buffer_size, int event_queue_size, QueueHandle_t *uart_queue, int intr_alloc_flags)
  1512. {
  1513. esp_err_t ret;
  1514. #ifdef CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
  1515. ESP_RETURN_ON_FALSE((uart_num != CONFIG_ESP_CONSOLE_UART_NUM), ESP_FAIL, UART_TAG, "UART used by GDB-stubs! Please disable GDB in menuconfig.");
  1516. #endif // CONFIG_ESP_SYSTEM_GDBSTUB_RUNTIME
  1517. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  1518. ESP_RETURN_ON_FALSE((rx_buffer_size > UART_HW_FIFO_LEN(uart_num)), ESP_FAIL, UART_TAG, "uart rx buffer length error");
  1519. ESP_RETURN_ON_FALSE((tx_buffer_size > UART_HW_FIFO_LEN(uart_num)) || (tx_buffer_size == 0), ESP_FAIL, UART_TAG, "uart tx buffer length error");
  1520. #if CONFIG_UART_ISR_IN_IRAM
  1521. if ((intr_alloc_flags & ESP_INTR_FLAG_IRAM) == 0) {
  1522. ESP_LOGI(UART_TAG, "ESP_INTR_FLAG_IRAM flag not set while CONFIG_UART_ISR_IN_IRAM is enabled, flag updated");
  1523. intr_alloc_flags |= ESP_INTR_FLAG_IRAM;
  1524. }
  1525. #else
  1526. if ((intr_alloc_flags & ESP_INTR_FLAG_IRAM) != 0) {
  1527. ESP_LOGW(UART_TAG, "ESP_INTR_FLAG_IRAM flag is set while CONFIG_UART_ISR_IN_IRAM is not enabled, flag updated");
  1528. intr_alloc_flags &= ~ESP_INTR_FLAG_IRAM;
  1529. }
  1530. #endif
  1531. if (p_uart_obj[uart_num] == NULL) {
  1532. p_uart_obj[uart_num] = uart_alloc_driver_obj(uart_num, event_queue_size, tx_buffer_size, rx_buffer_size);
  1533. if (p_uart_obj[uart_num] == NULL) {
  1534. ESP_LOGE(UART_TAG, "UART driver malloc error");
  1535. return ESP_FAIL;
  1536. }
  1537. p_uart_obj[uart_num]->uart_num = uart_num;
  1538. p_uart_obj[uart_num]->uart_mode = UART_MODE_UART;
  1539. p_uart_obj[uart_num]->coll_det_flg = false;
  1540. p_uart_obj[uart_num]->rx_always_timeout_flg = false;
  1541. p_uart_obj[uart_num]->event_queue_size = event_queue_size;
  1542. p_uart_obj[uart_num]->tx_ptr = NULL;
  1543. p_uart_obj[uart_num]->tx_head = NULL;
  1544. p_uart_obj[uart_num]->tx_len_tot = 0;
  1545. p_uart_obj[uart_num]->tx_brk_flg = 0;
  1546. p_uart_obj[uart_num]->tx_brk_len = 0;
  1547. p_uart_obj[uart_num]->tx_waiting_brk = 0;
  1548. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1549. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1550. p_uart_obj[uart_num]->tx_waiting_fifo = false;
  1551. p_uart_obj[uart_num]->rx_ptr = NULL;
  1552. p_uart_obj[uart_num]->rx_cur_remain = 0;
  1553. p_uart_obj[uart_num]->rx_int_usr_mask = UART_INTR_RXFIFO_FULL | UART_INTR_RXFIFO_TOUT;
  1554. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1555. p_uart_obj[uart_num]->tx_buf_size = tx_buffer_size;
  1556. p_uart_obj[uart_num]->uart_select_notif_callback = NULL;
  1557. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1558. uart_pattern_queue_reset(uart_num, UART_PATTERN_DET_QLEN_DEFAULT);
  1559. if (uart_queue) {
  1560. *uart_queue = p_uart_obj[uart_num]->event_queue;
  1561. ESP_LOGI(UART_TAG, "queue free spaces: %" PRIu32, (uint32_t)uxQueueSpacesAvailable(p_uart_obj[uart_num]->event_queue));
  1562. }
  1563. } else {
  1564. ESP_LOGE(UART_TAG, "UART driver already installed");
  1565. return ESP_FAIL;
  1566. }
  1567. uart_intr_config_t uart_intr = {
  1568. .intr_enable_mask = UART_INTR_CONFIG_FLAG,
  1569. .rxfifo_full_thresh = UART_THRESHOLD_NUM(uart_num, UART_FULL_THRESH_DEFAULT),
  1570. .rx_timeout_thresh = UART_TOUT_THRESH_DEFAULT,
  1571. .txfifo_empty_intr_thresh = UART_THRESHOLD_NUM(uart_num, UART_EMPTY_THRESH_DEFAULT),
  1572. };
  1573. uart_module_enable(uart_num);
  1574. uart_hal_disable_intr_mask(&(uart_context[uart_num].hal), UART_LL_INTR_MASK);
  1575. uart_hal_clr_intsts_mask(&(uart_context[uart_num].hal), UART_LL_INTR_MASK);
  1576. ret = esp_intr_alloc(uart_periph_signal[uart_num].irq, intr_alloc_flags,
  1577. uart_rx_intr_handler_default, p_uart_obj[uart_num],
  1578. &p_uart_obj[uart_num]->intr_handle);
  1579. ESP_GOTO_ON_ERROR(ret, err, UART_TAG, "Could not allocate an interrupt for UART");
  1580. ret = uart_intr_config(uart_num, &uart_intr);
  1581. ESP_GOTO_ON_ERROR(ret, err, UART_TAG, "Could not configure the interrupt for UART");
  1582. return ret;
  1583. err:
  1584. uart_driver_delete(uart_num);
  1585. return ret;
  1586. }
  1587. //Make sure no other tasks are still using UART before you call this function
  1588. esp_err_t uart_driver_delete(uart_port_t uart_num)
  1589. {
  1590. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_FAIL, UART_TAG, "uart_num error");
  1591. if (p_uart_obj[uart_num] == NULL) {
  1592. ESP_LOGI(UART_TAG, "ALREADY NULL");
  1593. return ESP_OK;
  1594. }
  1595. esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  1596. uart_disable_rx_intr(uart_num);
  1597. uart_disable_tx_intr(uart_num);
  1598. uart_pattern_link_free(uart_num);
  1599. uart_free_driver_obj(p_uart_obj[uart_num]);
  1600. p_uart_obj[uart_num] = NULL;
  1601. #if SOC_UART_SUPPORT_RTC_CLK
  1602. soc_module_clk_t sclk = 0;
  1603. uart_hal_get_sclk(&(uart_context[uart_num].hal), &sclk);
  1604. if (sclk == (soc_module_clk_t)UART_SCLK_RTC) {
  1605. periph_rtc_dig_clk8m_disable();
  1606. }
  1607. #endif
  1608. uart_module_disable(uart_num);
  1609. return ESP_OK;
  1610. }
  1611. bool uart_is_driver_installed(uart_port_t uart_num)
  1612. {
  1613. return uart_num < UART_NUM_MAX && (p_uart_obj[uart_num] != NULL);
  1614. }
  1615. void uart_set_select_notif_callback(uart_port_t uart_num, uart_select_notif_callback_t uart_select_notif_callback)
  1616. {
  1617. if (uart_num < UART_NUM_MAX && p_uart_obj[uart_num]) {
  1618. p_uart_obj[uart_num]->uart_select_notif_callback = (uart_select_notif_callback_t) uart_select_notif_callback;
  1619. }
  1620. }
  1621. portMUX_TYPE *uart_get_selectlock(void)
  1622. {
  1623. return &uart_selectlock;
  1624. }
  1625. // Set UART mode
  1626. esp_err_t uart_set_mode(uart_port_t uart_num, uart_mode_t mode)
  1627. {
  1628. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1629. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_ERR_INVALID_STATE, UART_TAG, "uart driver error");
  1630. if ((mode == UART_MODE_RS485_COLLISION_DETECT) || (mode == UART_MODE_RS485_APP_CTRL)
  1631. || (mode == UART_MODE_RS485_HALF_DUPLEX)) {
  1632. ESP_RETURN_ON_FALSE((!uart_hal_is_hw_rts_en(&(uart_context[uart_num].hal))), ESP_ERR_INVALID_ARG, UART_TAG,
  1633. "disable hw flowctrl before using RS485 mode");
  1634. }
  1635. if (uart_num >= SOC_UART_HP_NUM) {
  1636. ESP_RETURN_ON_FALSE((mode == UART_MODE_UART), ESP_ERR_INVALID_ARG, UART_TAG, "LP_UART can only be in normal UART mode");
  1637. }
  1638. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1639. uart_hal_set_mode(&(uart_context[uart_num].hal), mode);
  1640. if (mode == UART_MODE_RS485_COLLISION_DETECT) {
  1641. // This mode allows read while transmitting that allows collision detection
  1642. p_uart_obj[uart_num]->coll_det_flg = false;
  1643. // Enable collision detection interrupts
  1644. uart_hal_ena_intr_mask(&(uart_context[uart_num].hal), UART_INTR_RXFIFO_TOUT
  1645. | UART_INTR_RXFIFO_FULL
  1646. | UART_INTR_RS485_CLASH
  1647. | UART_INTR_RS485_FRM_ERR
  1648. | UART_INTR_RS485_PARITY_ERR);
  1649. }
  1650. p_uart_obj[uart_num]->uart_mode = mode;
  1651. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1652. return ESP_OK;
  1653. }
  1654. esp_err_t uart_set_rx_full_threshold(uart_port_t uart_num, int threshold)
  1655. {
  1656. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1657. ESP_RETURN_ON_FALSE((threshold < UART_THRESHOLD_NUM(uart_num, UART_RXFIFO_FULL_THRHD_V)) && (threshold > 0), ESP_ERR_INVALID_ARG, UART_TAG,
  1658. "rx fifo full threshold value error");
  1659. if (p_uart_obj[uart_num] == NULL) {
  1660. ESP_LOGE(UART_TAG, "call uart_driver_install API first");
  1661. return ESP_ERR_INVALID_STATE;
  1662. }
  1663. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1664. if (uart_hal_get_intr_ena_status(&(uart_context[uart_num].hal)) & UART_INTR_RXFIFO_FULL) {
  1665. uart_hal_set_rxfifo_full_thr(&(uart_context[uart_num].hal), threshold);
  1666. }
  1667. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1668. return ESP_OK;
  1669. }
  1670. esp_err_t uart_set_tx_empty_threshold(uart_port_t uart_num, int threshold)
  1671. {
  1672. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1673. ESP_RETURN_ON_FALSE((threshold < UART_THRESHOLD_NUM(uart_num, UART_TXFIFO_EMPTY_THRHD_V)) && (threshold > 0), ESP_ERR_INVALID_ARG, UART_TAG,
  1674. "tx fifo empty threshold value error");
  1675. if (p_uart_obj[uart_num] == NULL) {
  1676. ESP_LOGE(UART_TAG, "call uart_driver_install API first");
  1677. return ESP_ERR_INVALID_STATE;
  1678. }
  1679. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1680. if (uart_hal_get_intr_ena_status(&(uart_context[uart_num].hal)) & UART_INTR_TXFIFO_EMPTY) {
  1681. uart_hal_set_txfifo_empty_thr(&(uart_context[uart_num].hal), threshold);
  1682. }
  1683. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1684. return ESP_OK;
  1685. }
  1686. esp_err_t uart_set_rx_timeout(uart_port_t uart_num, const uint8_t tout_thresh)
  1687. {
  1688. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1689. // get maximum timeout threshold
  1690. uint16_t tout_max_thresh = uart_hal_get_max_rx_timeout_thrd(&(uart_context[uart_num].hal));
  1691. if (tout_thresh > tout_max_thresh) {
  1692. ESP_LOGE(UART_TAG, "tout_thresh = %d > maximum value = %d", tout_thresh, tout_max_thresh);
  1693. return ESP_ERR_INVALID_ARG;
  1694. }
  1695. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1696. uart_hal_set_rx_timeout(&(uart_context[uart_num].hal), tout_thresh);
  1697. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1698. return ESP_OK;
  1699. }
  1700. esp_err_t uart_get_collision_flag(uart_port_t uart_num, bool *collision_flag)
  1701. {
  1702. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1703. ESP_RETURN_ON_FALSE((p_uart_obj[uart_num]), ESP_FAIL, UART_TAG, "uart driver error");
  1704. ESP_RETURN_ON_FALSE((collision_flag != NULL), ESP_ERR_INVALID_ARG, UART_TAG, "wrong parameter pointer");
  1705. ESP_RETURN_ON_FALSE((UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX) || UART_IS_MODE_SET(uart_num, UART_MODE_RS485_COLLISION_DETECT)),
  1706. ESP_ERR_INVALID_ARG, UART_TAG, "wrong mode");
  1707. *collision_flag = p_uart_obj[uart_num]->coll_det_flg;
  1708. return ESP_OK;
  1709. }
  1710. esp_err_t uart_set_wakeup_threshold(uart_port_t uart_num, int wakeup_threshold)
  1711. {
  1712. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1713. ESP_RETURN_ON_FALSE((wakeup_threshold <= UART_THRESHOLD_NUM(uart_num, UART_ACTIVE_THRESHOLD_V) && wakeup_threshold > UART_MIN_WAKEUP_THRESH), ESP_ERR_INVALID_ARG, UART_TAG,
  1714. "wakeup_threshold out of bounds");
  1715. UART_ENTER_CRITICAL(&(uart_context[uart_num].spinlock));
  1716. uart_hal_set_wakeup_thrd(&(uart_context[uart_num].hal), wakeup_threshold);
  1717. UART_EXIT_CRITICAL(&(uart_context[uart_num].spinlock));
  1718. return ESP_OK;
  1719. }
  1720. esp_err_t uart_get_wakeup_threshold(uart_port_t uart_num, int *out_wakeup_threshold)
  1721. {
  1722. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1723. ESP_RETURN_ON_FALSE((out_wakeup_threshold != NULL), ESP_ERR_INVALID_ARG, UART_TAG, "argument is NULL");
  1724. uart_hal_get_wakeup_thrd(&(uart_context[uart_num].hal), (uint32_t *)out_wakeup_threshold);
  1725. return ESP_OK;
  1726. }
  1727. esp_err_t uart_wait_tx_idle_polling(uart_port_t uart_num)
  1728. {
  1729. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1730. while (!uart_hal_is_tx_idle(&(uart_context[uart_num].hal)));
  1731. return ESP_OK;
  1732. }
  1733. esp_err_t uart_set_loop_back(uart_port_t uart_num, bool loop_back_en)
  1734. {
  1735. ESP_RETURN_ON_FALSE((uart_num < UART_NUM_MAX), ESP_ERR_INVALID_ARG, UART_TAG, "uart_num error");
  1736. uart_hal_set_loop_back(&(uart_context[uart_num].hal), loop_back_en);
  1737. return ESP_OK;
  1738. }
  1739. void uart_set_always_rx_timeout(uart_port_t uart_num, bool always_rx_timeout)
  1740. {
  1741. uint16_t rx_tout = uart_hal_get_rx_tout_thr(&(uart_context[uart_num].hal));
  1742. if (rx_tout) {
  1743. p_uart_obj[uart_num]->rx_always_timeout_flg = always_rx_timeout;
  1744. } else {
  1745. p_uart_obj[uart_num]->rx_always_timeout_flg = false;
  1746. }
  1747. }