pm_impl.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * SPDX-FileCopyrightText: 2016-2023 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <stdbool.h>
  8. #include <string.h>
  9. #include <stdint.h>
  10. #include <sys/param.h>
  11. #include "esp_attr.h"
  12. #include "esp_err.h"
  13. #include "esp_pm.h"
  14. #include "esp_log.h"
  15. #include "esp_cpu.h"
  16. #include "esp_private/crosscore_int.h"
  17. #include "soc/rtc.h"
  18. #include "hal/uart_ll.h"
  19. #include "hal/uart_types.h"
  20. #include "driver/uart.h"
  21. #include "driver/gpio.h"
  22. #include "freertos/FreeRTOS.h"
  23. #include "freertos/task.h"
  24. #if CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  25. #include "freertos/xtensa_timer.h"
  26. #include "xtensa/core-macros.h"
  27. #endif
  28. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  29. #include "esp_private/mspi_timing_tuning.h"
  30. #endif
  31. #include "esp_private/pm_impl.h"
  32. #include "esp_private/pm_trace.h"
  33. #include "esp_private/esp_timer_private.h"
  34. #include "esp_private/esp_clk.h"
  35. #include "esp_private/sleep_cpu.h"
  36. #include "esp_private/sleep_gpio.h"
  37. #include "esp_private/sleep_modem.h"
  38. #include "esp_sleep.h"
  39. #include "sdkconfig.h"
  40. #define MHZ (1000000)
  41. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  42. /* CCOMPARE update timeout, in CPU cycles. Any value above ~600 cycles will work
  43. * for the purpose of detecting a deadlock.
  44. */
  45. #define CCOMPARE_UPDATE_TIMEOUT 1000000
  46. /* When changing CCOMPARE, don't allow changes if the difference is less
  47. * than this. This is to prevent setting CCOMPARE below CCOUNT.
  48. */
  49. #define CCOMPARE_MIN_CYCLES_IN_FUTURE 1000
  50. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  51. /* When light sleep is used, wake this number of microseconds earlier than
  52. * the next tick.
  53. */
  54. #define LIGHT_SLEEP_EARLY_WAKEUP_US 100
  55. #if CONFIG_IDF_TARGET_ESP32
  56. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  57. #define REF_CLK_DIV_MIN 10
  58. #elif CONFIG_IDF_TARGET_ESP32S2
  59. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  60. #define REF_CLK_DIV_MIN 2
  61. #elif CONFIG_IDF_TARGET_ESP32S3
  62. /* Minimal divider at which REF_CLK_FREQ can be obtained */
  63. #define REF_CLK_DIV_MIN 2 // TODO: IDF-5660
  64. #elif CONFIG_IDF_TARGET_ESP32C3
  65. #define REF_CLK_DIV_MIN 2
  66. #elif CONFIG_IDF_TARGET_ESP32C2
  67. #define REF_CLK_DIV_MIN 2
  68. #elif CONFIG_IDF_TARGET_ESP32C6
  69. #define REF_CLK_DIV_MIN 2
  70. #elif CONFIG_IDF_TARGET_ESP32H2
  71. #define REF_CLK_DIV_MIN 2
  72. #endif
  73. #ifdef CONFIG_PM_PROFILING
  74. #define WITH_PROFILING
  75. #endif
  76. static portMUX_TYPE s_switch_lock = portMUX_INITIALIZER_UNLOCKED;
  77. /* The following state variables are protected using s_switch_lock: */
  78. /* Current sleep mode; When switching, contains old mode until switch is complete */
  79. static pm_mode_t s_mode = PM_MODE_CPU_MAX;
  80. /* True when switch is in progress */
  81. static volatile bool s_is_switching;
  82. /* Number of times each mode was locked */
  83. static size_t s_mode_lock_counts[PM_MODE_COUNT];
  84. /* Bit mask of locked modes. BIT(i) is set iff s_mode_lock_counts[i] > 0. */
  85. static uint32_t s_mode_mask;
  86. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  87. #define PERIPH_SKIP_LIGHT_SLEEP_NO 2
  88. /* Indicates if light sleep shoule be skipped by peripherals. */
  89. static skip_light_sleep_cb_t s_periph_skip_light_sleep_cb[PERIPH_SKIP_LIGHT_SLEEP_NO];
  90. /* Indicates if light sleep entry was skipped in vApplicationSleep for given CPU.
  91. * This in turn gets used in IDLE hook to decide if `waiti` needs
  92. * to be invoked or not.
  93. */
  94. static bool s_skipped_light_sleep[portNUM_PROCESSORS];
  95. #if portNUM_PROCESSORS == 2
  96. /* When light sleep is finished on one CPU, it is possible that the other CPU
  97. * will enter light sleep again very soon, before interrupts on the first CPU
  98. * get a chance to run. To avoid such situation, set a flag for the other CPU to
  99. * skip light sleep attempt.
  100. */
  101. static bool s_skip_light_sleep[portNUM_PROCESSORS];
  102. #endif // portNUM_PROCESSORS == 2
  103. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  104. /* A flag indicating that Idle hook has run on a given CPU;
  105. * Next interrupt on the same CPU will take s_rtos_lock_handle.
  106. */
  107. static bool s_core_idle[portNUM_PROCESSORS];
  108. /* When no RTOS tasks are active, these locks are released to allow going into
  109. * a lower power mode. Used by ISR hook and idle hook.
  110. */
  111. static esp_pm_lock_handle_t s_rtos_lock_handle[portNUM_PROCESSORS];
  112. /* Lookup table of CPU frequency configs to be used in each mode.
  113. * Initialized by esp_pm_impl_init and modified by esp_pm_configure.
  114. */
  115. static rtc_cpu_freq_config_t s_cpu_freq_by_mode[PM_MODE_COUNT];
  116. /* Whether automatic light sleep is enabled */
  117. static bool s_light_sleep_en = false;
  118. /* When configuration is changed, current frequency may not match the
  119. * newly configured frequency for the current mode. This is an indicator
  120. * to the mode switch code to get the actual current frequency instead of
  121. * relying on the current mode.
  122. */
  123. static bool s_config_changed = false;
  124. #ifdef WITH_PROFILING
  125. /* Time, in microseconds, spent so far in each mode */
  126. static pm_time_t s_time_in_mode[PM_MODE_COUNT];
  127. /* Timestamp, in microseconds, when the mode switch last happened */
  128. static pm_time_t s_last_mode_change_time;
  129. /* User-readable mode names, used by esp_pm_impl_dump_stats */
  130. static const char* s_mode_names[] = {
  131. "SLEEP",
  132. "APB_MIN",
  133. "APB_MAX",
  134. "CPU_MAX"
  135. };
  136. static uint32_t s_light_sleep_counts, s_light_sleep_reject_counts;
  137. #endif // WITH_PROFILING
  138. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  139. /* Indicates to the ISR hook that CCOMPARE needs to be updated on the given CPU.
  140. * Used in conjunction with cross-core interrupt to update CCOMPARE on the other CPU.
  141. */
  142. static volatile bool s_need_update_ccompare[portNUM_PROCESSORS];
  143. /* Divider and multiplier used to adjust (ccompare - ccount) duration.
  144. * Only set to non-zero values when switch is in progress.
  145. */
  146. static uint32_t s_ccount_div;
  147. static uint32_t s_ccount_mul;
  148. static void update_ccompare(void);
  149. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  150. static const char* TAG = "pm";
  151. static void do_switch(pm_mode_t new_mode);
  152. static void leave_idle(void);
  153. static void on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us);
  154. pm_mode_t esp_pm_impl_get_mode(esp_pm_lock_type_t type, int arg)
  155. {
  156. (void) arg;
  157. if (type == ESP_PM_CPU_FREQ_MAX) {
  158. return PM_MODE_CPU_MAX;
  159. } else if (type == ESP_PM_APB_FREQ_MAX) {
  160. return PM_MODE_APB_MAX;
  161. } else if (type == ESP_PM_NO_LIGHT_SLEEP) {
  162. return PM_MODE_APB_MIN;
  163. } else {
  164. // unsupported mode
  165. abort();
  166. }
  167. }
  168. static esp_err_t esp_pm_sleep_configure(const void *vconfig)
  169. {
  170. esp_err_t err = ESP_OK;
  171. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  172. #if SOC_PM_SUPPORT_CPU_PD
  173. err = sleep_cpu_configure(config->light_sleep_enable);
  174. if (err != ESP_OK) {
  175. return err;
  176. }
  177. #endif
  178. err = sleep_modem_configure(config->max_freq_mhz, config->min_freq_mhz, config->light_sleep_enable);
  179. return err;
  180. }
  181. esp_err_t esp_pm_configure(const void* vconfig)
  182. {
  183. #ifndef CONFIG_PM_ENABLE
  184. return ESP_ERR_NOT_SUPPORTED;
  185. #endif
  186. const esp_pm_config_t* config = (const esp_pm_config_t*) vconfig;
  187. #ifndef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  188. if (config->light_sleep_enable) {
  189. return ESP_ERR_NOT_SUPPORTED;
  190. }
  191. #endif
  192. int min_freq_mhz = config->min_freq_mhz;
  193. int max_freq_mhz = config->max_freq_mhz;
  194. if (min_freq_mhz > max_freq_mhz) {
  195. return ESP_ERR_INVALID_ARG;
  196. }
  197. rtc_cpu_freq_config_t freq_config;
  198. if (!rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &freq_config)) {
  199. ESP_LOGW(TAG, "invalid min_freq_mhz value (%d)", min_freq_mhz);
  200. return ESP_ERR_INVALID_ARG;
  201. }
  202. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  203. if (min_freq_mhz < xtal_freq_mhz && min_freq_mhz * MHZ / REF_CLK_FREQ < REF_CLK_DIV_MIN) {
  204. ESP_LOGW(TAG, "min_freq_mhz should be >= %d", REF_CLK_FREQ * REF_CLK_DIV_MIN / MHZ);
  205. return ESP_ERR_INVALID_ARG;
  206. }
  207. if (!rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &freq_config)) {
  208. ESP_LOGW(TAG, "invalid max_freq_mhz value (%d)", max_freq_mhz);
  209. return ESP_ERR_INVALID_ARG;
  210. }
  211. #if CONFIG_IDF_TARGET_ESP32
  212. int apb_max_freq = max_freq_mhz; /* CPU frequency in APB_MAX mode */
  213. if (max_freq_mhz == 240) {
  214. /* We can't switch between 240 and 80/160 without disabling PLL,
  215. * so use 240MHz CPU frequency when 80MHz APB frequency is requested.
  216. */
  217. apb_max_freq = 240;
  218. } else if (max_freq_mhz == 160 || max_freq_mhz == 80) {
  219. /* Otherwise, can use 80MHz
  220. * CPU frequency when 80MHz APB frequency is requested.
  221. */
  222. apb_max_freq = 80;
  223. }
  224. #else
  225. /* Maximum SOC APB clock frequency is 40 MHz, maximum Modem (WiFi,
  226. * Bluetooth, etc..) APB clock frequency is 80 MHz */
  227. int apb_clk_freq = esp_clk_apb_freq() / MHZ;
  228. #if CONFIG_ESP_WIFI_ENABLED || CONFIG_BT_ENABLED || CONFIG_IEEE802154_ENABLED
  229. apb_clk_freq = MAX(apb_clk_freq, MODEM_REQUIRED_MIN_APB_CLK_FREQ / MHZ);
  230. #endif
  231. int apb_max_freq = MIN(max_freq_mhz, apb_clk_freq); /* CPU frequency in APB_MAX mode */
  232. #endif
  233. apb_max_freq = MAX(apb_max_freq, min_freq_mhz);
  234. ESP_LOGI(TAG, "Frequency switching config: "
  235. "CPU_MAX: %d, APB_MAX: %d, APB_MIN: %d, Light sleep: %s",
  236. max_freq_mhz,
  237. apb_max_freq,
  238. min_freq_mhz,
  239. config->light_sleep_enable ? "ENABLED" : "DISABLED");
  240. portENTER_CRITICAL(&s_switch_lock);
  241. bool res __attribute__((unused));
  242. res = rtc_clk_cpu_freq_mhz_to_config(max_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_CPU_MAX]);
  243. assert(res);
  244. res = rtc_clk_cpu_freq_mhz_to_config(apb_max_freq, &s_cpu_freq_by_mode[PM_MODE_APB_MAX]);
  245. assert(res);
  246. res = rtc_clk_cpu_freq_mhz_to_config(min_freq_mhz, &s_cpu_freq_by_mode[PM_MODE_APB_MIN]);
  247. assert(res);
  248. s_cpu_freq_by_mode[PM_MODE_LIGHT_SLEEP] = s_cpu_freq_by_mode[PM_MODE_APB_MIN];
  249. s_light_sleep_en = config->light_sleep_enable;
  250. s_config_changed = true;
  251. portEXIT_CRITICAL(&s_switch_lock);
  252. esp_pm_sleep_configure(config);
  253. return ESP_OK;
  254. }
  255. esp_err_t esp_pm_get_configuration(void* vconfig)
  256. {
  257. if (vconfig == NULL) {
  258. return ESP_ERR_INVALID_ARG;
  259. }
  260. esp_pm_config_t* config = (esp_pm_config_t*) vconfig;
  261. portENTER_CRITICAL(&s_switch_lock);
  262. config->light_sleep_enable = s_light_sleep_en;
  263. config->max_freq_mhz = s_cpu_freq_by_mode[PM_MODE_CPU_MAX].freq_mhz;
  264. config->min_freq_mhz = s_cpu_freq_by_mode[PM_MODE_APB_MIN].freq_mhz;
  265. portEXIT_CRITICAL(&s_switch_lock);
  266. return ESP_OK;
  267. }
  268. static pm_mode_t IRAM_ATTR get_lowest_allowed_mode(void)
  269. {
  270. /* TODO: optimize using ffs/clz */
  271. if (s_mode_mask >= BIT(PM_MODE_CPU_MAX)) {
  272. return PM_MODE_CPU_MAX;
  273. } else if (s_mode_mask >= BIT(PM_MODE_APB_MAX)) {
  274. return PM_MODE_APB_MAX;
  275. } else if (s_mode_mask >= BIT(PM_MODE_APB_MIN) || !s_light_sleep_en) {
  276. return PM_MODE_APB_MIN;
  277. } else {
  278. return PM_MODE_LIGHT_SLEEP;
  279. }
  280. }
  281. void IRAM_ATTR esp_pm_impl_switch_mode(pm_mode_t mode,
  282. pm_mode_switch_t lock_or_unlock, pm_time_t now)
  283. {
  284. bool need_switch = false;
  285. uint32_t mode_mask = BIT(mode);
  286. portENTER_CRITICAL_SAFE(&s_switch_lock);
  287. uint32_t count;
  288. if (lock_or_unlock == MODE_LOCK) {
  289. count = ++s_mode_lock_counts[mode];
  290. } else {
  291. count = s_mode_lock_counts[mode]--;
  292. }
  293. if (count == 1) {
  294. if (lock_or_unlock == MODE_LOCK) {
  295. s_mode_mask |= mode_mask;
  296. } else {
  297. s_mode_mask &= ~mode_mask;
  298. }
  299. need_switch = true;
  300. }
  301. pm_mode_t new_mode = s_mode;
  302. if (need_switch) {
  303. new_mode = get_lowest_allowed_mode();
  304. #ifdef WITH_PROFILING
  305. if (s_last_mode_change_time != 0) {
  306. pm_time_t diff = now - s_last_mode_change_time;
  307. s_time_in_mode[s_mode] += diff;
  308. }
  309. s_last_mode_change_time = now;
  310. #endif // WITH_PROFILING
  311. }
  312. portEXIT_CRITICAL_SAFE(&s_switch_lock);
  313. if (need_switch) {
  314. do_switch(new_mode);
  315. }
  316. }
  317. /**
  318. * @brief Update clock dividers in esp_timer and FreeRTOS, and adjust CCOMPARE
  319. * values on both CPUs.
  320. * @param old_ticks_per_us old CPU frequency
  321. * @param ticks_per_us new CPU frequency
  322. */
  323. static void IRAM_ATTR on_freq_update(uint32_t old_ticks_per_us, uint32_t ticks_per_us)
  324. {
  325. uint32_t old_apb_ticks_per_us = MIN(old_ticks_per_us, 80);
  326. uint32_t apb_ticks_per_us = MIN(ticks_per_us, 80);
  327. /* Update APB frequency value used by the timer */
  328. if (old_apb_ticks_per_us != apb_ticks_per_us) {
  329. esp_timer_private_update_apb_freq(apb_ticks_per_us);
  330. }
  331. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  332. #ifdef XT_RTOS_TIMER_INT
  333. /* Calculate new tick divisor */
  334. _xt_tick_divisor = ticks_per_us * MHZ / XT_TICK_PER_SEC;
  335. #endif
  336. int core_id = xPortGetCoreID();
  337. if (s_rtos_lock_handle[core_id] != NULL) {
  338. ESP_PM_TRACE_ENTER(CCOMPARE_UPDATE, core_id);
  339. /* ccount_div and ccount_mul are used in esp_pm_impl_update_ccompare
  340. * to calculate new CCOMPARE value.
  341. */
  342. s_ccount_div = old_ticks_per_us;
  343. s_ccount_mul = ticks_per_us;
  344. /* Update CCOMPARE value on this CPU */
  345. update_ccompare();
  346. #if portNUM_PROCESSORS == 2
  347. /* Send interrupt to the other CPU to update CCOMPARE value */
  348. int other_core_id = (core_id == 0) ? 1 : 0;
  349. s_need_update_ccompare[other_core_id] = true;
  350. esp_crosscore_int_send_freq_switch(other_core_id);
  351. int timeout = 0;
  352. while (s_need_update_ccompare[other_core_id]) {
  353. if (++timeout == CCOMPARE_UPDATE_TIMEOUT) {
  354. assert(false && "failed to update CCOMPARE, possible deadlock");
  355. }
  356. }
  357. #endif // portNUM_PROCESSORS == 2
  358. s_ccount_mul = 0;
  359. s_ccount_div = 0;
  360. ESP_PM_TRACE_EXIT(CCOMPARE_UPDATE, core_id);
  361. }
  362. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  363. }
  364. /**
  365. * Perform the switch to new power mode.
  366. * Currently only changes the CPU frequency and adjusts clock dividers.
  367. * No light sleep yet.
  368. * @param new_mode mode to switch to
  369. */
  370. static void IRAM_ATTR do_switch(pm_mode_t new_mode)
  371. {
  372. const int core_id = xPortGetCoreID();
  373. do {
  374. portENTER_CRITICAL_ISR(&s_switch_lock);
  375. if (!s_is_switching) {
  376. break;
  377. }
  378. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  379. if (s_need_update_ccompare[core_id]) {
  380. s_need_update_ccompare[core_id] = false;
  381. }
  382. #endif
  383. portEXIT_CRITICAL_ISR(&s_switch_lock);
  384. } while (true);
  385. if (new_mode == s_mode) {
  386. portEXIT_CRITICAL_ISR(&s_switch_lock);
  387. return;
  388. }
  389. s_is_switching = true;
  390. bool config_changed = s_config_changed;
  391. s_config_changed = false;
  392. portEXIT_CRITICAL_ISR(&s_switch_lock);
  393. rtc_cpu_freq_config_t new_config = s_cpu_freq_by_mode[new_mode];
  394. rtc_cpu_freq_config_t old_config;
  395. if (!config_changed) {
  396. old_config = s_cpu_freq_by_mode[s_mode];
  397. } else {
  398. rtc_clk_cpu_freq_get_config(&old_config);
  399. }
  400. if (new_config.freq_mhz != old_config.freq_mhz) {
  401. uint32_t old_ticks_per_us = old_config.freq_mhz;
  402. uint32_t new_ticks_per_us = new_config.freq_mhz;
  403. bool switch_down = new_ticks_per_us < old_ticks_per_us;
  404. ESP_PM_TRACE_ENTER(FREQ_SWITCH, core_id);
  405. if (switch_down) {
  406. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  407. }
  408. if (new_config.source == SOC_CPU_CLK_SRC_PLL) {
  409. rtc_clk_cpu_freq_set_config_fast(&new_config);
  410. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  411. mspi_timing_change_speed_mode_cache_safe(false);
  412. #endif
  413. } else {
  414. #if SOC_SPI_MEM_SUPPORT_TIMING_TUNING
  415. mspi_timing_change_speed_mode_cache_safe(true);
  416. #endif
  417. rtc_clk_cpu_freq_set_config_fast(&new_config);
  418. }
  419. if (!switch_down) {
  420. on_freq_update(old_ticks_per_us, new_ticks_per_us);
  421. }
  422. ESP_PM_TRACE_EXIT(FREQ_SWITCH, core_id);
  423. }
  424. portENTER_CRITICAL_ISR(&s_switch_lock);
  425. s_mode = new_mode;
  426. s_is_switching = false;
  427. portEXIT_CRITICAL_ISR(&s_switch_lock);
  428. }
  429. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  430. /**
  431. * @brief Calculate new CCOMPARE value based on s_ccount_{mul,div}
  432. *
  433. * Adjusts CCOMPARE value so that the interrupt happens at the same time as it
  434. * would happen without the frequency change.
  435. * Assumes that the new_frequency = old_frequency * s_ccount_mul / s_ccount_div.
  436. */
  437. static void IRAM_ATTR update_ccompare(void)
  438. {
  439. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  440. /* disable level 4 and below */
  441. uint32_t irq_status = XTOS_SET_INTLEVEL(XCHAL_DEBUGLEVEL - 2);
  442. #endif
  443. uint32_t ccount = esp_cpu_get_cycle_count();
  444. uint32_t ccompare = XTHAL_GET_CCOMPARE(XT_TIMER_INDEX);
  445. if ((ccompare - CCOMPARE_MIN_CYCLES_IN_FUTURE) - ccount < UINT32_MAX / 2) {
  446. uint32_t diff = ccompare - ccount;
  447. uint32_t diff_scaled = (diff * s_ccount_mul + s_ccount_div - 1) / s_ccount_div;
  448. if (diff_scaled < _xt_tick_divisor) {
  449. uint32_t new_ccompare = ccount + diff_scaled;
  450. XTHAL_SET_CCOMPARE(XT_TIMER_INDEX, new_ccompare);
  451. }
  452. }
  453. #if CONFIG_PM_UPDATE_CCOMPARE_HLI_WORKAROUND
  454. XTOS_RESTORE_INTLEVEL(irq_status);
  455. #endif
  456. }
  457. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  458. static void IRAM_ATTR leave_idle(void)
  459. {
  460. int core_id = xPortGetCoreID();
  461. if (s_core_idle[core_id]) {
  462. // TODO: possible optimization: raise frequency here first
  463. esp_pm_lock_acquire(s_rtos_lock_handle[core_id]);
  464. s_core_idle[core_id] = false;
  465. }
  466. }
  467. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  468. esp_err_t esp_pm_register_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  469. {
  470. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  471. if (s_periph_skip_light_sleep_cb[i] == cb) {
  472. return ESP_OK;
  473. } else if (s_periph_skip_light_sleep_cb[i] == NULL) {
  474. s_periph_skip_light_sleep_cb[i] = cb;
  475. return ESP_OK;
  476. }
  477. }
  478. return ESP_ERR_NO_MEM;
  479. }
  480. esp_err_t esp_pm_unregister_skip_light_sleep_callback(skip_light_sleep_cb_t cb)
  481. {
  482. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  483. if (s_periph_skip_light_sleep_cb[i] == cb) {
  484. s_periph_skip_light_sleep_cb[i] = NULL;
  485. return ESP_OK;
  486. }
  487. }
  488. return ESP_ERR_INVALID_STATE;
  489. }
  490. static inline bool IRAM_ATTR periph_should_skip_light_sleep(void)
  491. {
  492. if (s_light_sleep_en) {
  493. for (int i = 0; i < PERIPH_SKIP_LIGHT_SLEEP_NO; i++) {
  494. if (s_periph_skip_light_sleep_cb[i]) {
  495. if (s_periph_skip_light_sleep_cb[i]() == true) {
  496. return true;
  497. }
  498. }
  499. }
  500. }
  501. return false;
  502. }
  503. static inline bool IRAM_ATTR should_skip_light_sleep(int core_id)
  504. {
  505. #if portNUM_PROCESSORS == 2
  506. if (s_skip_light_sleep[core_id]) {
  507. s_skip_light_sleep[core_id] = false;
  508. s_skipped_light_sleep[core_id] = true;
  509. return true;
  510. }
  511. #endif // portNUM_PROCESSORS == 2
  512. if (s_mode != PM_MODE_LIGHT_SLEEP || s_is_switching || periph_should_skip_light_sleep()) {
  513. s_skipped_light_sleep[core_id] = true;
  514. } else {
  515. s_skipped_light_sleep[core_id] = false;
  516. }
  517. return s_skipped_light_sleep[core_id];
  518. }
  519. static inline void IRAM_ATTR other_core_should_skip_light_sleep(int core_id)
  520. {
  521. #if portNUM_PROCESSORS == 2
  522. s_skip_light_sleep[!core_id] = true;
  523. #endif
  524. }
  525. void IRAM_ATTR vApplicationSleep( TickType_t xExpectedIdleTime )
  526. {
  527. portENTER_CRITICAL(&s_switch_lock);
  528. int core_id = xPortGetCoreID();
  529. if (!should_skip_light_sleep(core_id)) {
  530. /* Calculate how much we can sleep */
  531. int64_t next_esp_timer_alarm = esp_timer_get_next_alarm_for_wake_up();
  532. int64_t now = esp_timer_get_time();
  533. int64_t time_until_next_alarm = next_esp_timer_alarm - now;
  534. int64_t wakeup_delay_us = portTICK_PERIOD_MS * 1000LL * xExpectedIdleTime;
  535. int64_t sleep_time_us = MIN(wakeup_delay_us, time_until_next_alarm);
  536. if (sleep_time_us >= configEXPECTED_IDLE_TIME_BEFORE_SLEEP * portTICK_PERIOD_MS * 1000LL) {
  537. esp_sleep_enable_timer_wakeup(sleep_time_us - LIGHT_SLEEP_EARLY_WAKEUP_US);
  538. #if CONFIG_PM_TRACE && SOC_PM_SUPPORT_RTC_PERIPH_PD
  539. /* to force tracing GPIOs to keep state */
  540. esp_sleep_pd_config(ESP_PD_DOMAIN_RTC_PERIPH, ESP_PD_OPTION_ON);
  541. #endif
  542. /* Enter sleep */
  543. ESP_PM_TRACE_ENTER(SLEEP, core_id);
  544. int64_t sleep_start = esp_timer_get_time();
  545. if (esp_light_sleep_start() != ESP_OK){
  546. #ifdef WITH_PROFILING
  547. s_light_sleep_reject_counts++;
  548. } else {
  549. s_light_sleep_counts++;
  550. #endif
  551. }
  552. int64_t slept_us = esp_timer_get_time() - sleep_start;
  553. ESP_PM_TRACE_EXIT(SLEEP, core_id);
  554. uint32_t slept_ticks = slept_us / (portTICK_PERIOD_MS * 1000LL);
  555. if (slept_ticks > 0) {
  556. /* Adjust RTOS tick count based on the amount of time spent in sleep */
  557. vTaskStepTick(slept_ticks);
  558. #ifdef CONFIG_FREERTOS_SYSTICK_USES_CCOUNT
  559. /* Trigger tick interrupt, since sleep time was longer
  560. * than portTICK_PERIOD_MS. Note that setting INTSET does not
  561. * work for timer interrupt, and changing CCOMPARE would clear
  562. * the interrupt flag.
  563. */
  564. esp_cpu_set_cycle_count(XTHAL_GET_CCOMPARE(XT_TIMER_INDEX) - 16);
  565. while (!(XTHAL_GET_INTERRUPT() & BIT(XT_TIMER_INTNUM))) {
  566. ;
  567. }
  568. #else
  569. portYIELD_WITHIN_API();
  570. #endif
  571. }
  572. other_core_should_skip_light_sleep(core_id);
  573. }
  574. }
  575. portEXIT_CRITICAL(&s_switch_lock);
  576. }
  577. #endif //CONFIG_FREERTOS_USE_TICKLESS_IDLE
  578. #ifdef WITH_PROFILING
  579. void esp_pm_impl_dump_stats(FILE* out)
  580. {
  581. pm_time_t time_in_mode[PM_MODE_COUNT];
  582. portENTER_CRITICAL_ISR(&s_switch_lock);
  583. memcpy(time_in_mode, s_time_in_mode, sizeof(time_in_mode));
  584. pm_time_t last_mode_change_time = s_last_mode_change_time;
  585. pm_mode_t cur_mode = s_mode;
  586. pm_time_t now = pm_get_time();
  587. bool light_sleep_en = s_light_sleep_en;
  588. uint32_t light_sleep_counts = s_light_sleep_counts;
  589. uint32_t light_sleep_reject_counts = s_light_sleep_reject_counts;
  590. portEXIT_CRITICAL_ISR(&s_switch_lock);
  591. time_in_mode[cur_mode] += now - last_mode_change_time;
  592. fprintf(out, "\nMode stats:\n");
  593. fprintf(out, "%-8s %-10s %-10s %-10s\n", "Mode", "CPU_freq", "Time(us)", "Time(%)");
  594. for (int i = 0; i < PM_MODE_COUNT; ++i) {
  595. if (i == PM_MODE_LIGHT_SLEEP && !light_sleep_en) {
  596. /* don't display light sleep mode if it's not enabled */
  597. continue;
  598. }
  599. fprintf(out, "%-8s %-3"PRIu32"M%-7s %-10lld %-2d%%\n",
  600. s_mode_names[i],
  601. s_cpu_freq_by_mode[i].freq_mhz,
  602. "", //Empty space to align columns
  603. time_in_mode[i],
  604. (int) (time_in_mode[i] * 100 / now));
  605. }
  606. if (light_sleep_en){
  607. fprintf(out, "\nSleep stats:\n");
  608. fprintf(out, "light_sleep_counts:%ld light_sleep_reject_counts:%ld\n", light_sleep_counts, light_sleep_reject_counts);
  609. }
  610. }
  611. #endif // WITH_PROFILING
  612. int esp_pm_impl_get_cpu_freq(pm_mode_t mode)
  613. {
  614. int freq_mhz;
  615. if (mode >= PM_MODE_LIGHT_SLEEP && mode < PM_MODE_COUNT) {
  616. portENTER_CRITICAL(&s_switch_lock);
  617. freq_mhz = s_cpu_freq_by_mode[mode].freq_mhz;
  618. portEXIT_CRITICAL(&s_switch_lock);
  619. } else {
  620. abort();
  621. }
  622. return freq_mhz;
  623. }
  624. void esp_pm_impl_init(void)
  625. {
  626. #if defined(CONFIG_ESP_CONSOLE_UART)
  627. //This clock source should be a source which won't be affected by DFS
  628. uart_sclk_t clk_source = UART_SCLK_DEFAULT;
  629. #if SOC_UART_SUPPORT_REF_TICK
  630. clk_source = UART_SCLK_REF_TICK;
  631. #elif SOC_UART_SUPPORT_XTAL_CLK
  632. clk_source = UART_SCLK_XTAL;
  633. #else
  634. #error "No UART clock source is aware of DFS"
  635. #endif // SOC_UART_SUPPORT_xxx
  636. while(!uart_ll_is_tx_idle(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM)));
  637. /* When DFS is enabled, override system setting and use REFTICK as UART clock source */
  638. uart_ll_set_sclk(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), (soc_module_clk_t)clk_source);
  639. uint32_t sclk_freq;
  640. esp_err_t err = uart_get_sclk_freq(clk_source, &sclk_freq);
  641. assert(err == ESP_OK);
  642. uart_ll_set_baudrate(UART_LL_GET_HW(CONFIG_ESP_CONSOLE_UART_NUM), CONFIG_ESP_CONSOLE_UART_BAUDRATE, sclk_freq);
  643. #endif // CONFIG_ESP_CONSOLE_UART
  644. #ifdef CONFIG_PM_TRACE
  645. esp_pm_trace_init();
  646. #endif
  647. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos0",
  648. &s_rtos_lock_handle[0]));
  649. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[0]));
  650. #if portNUM_PROCESSORS == 2
  651. ESP_ERROR_CHECK(esp_pm_lock_create(ESP_PM_CPU_FREQ_MAX, 0, "rtos1",
  652. &s_rtos_lock_handle[1]));
  653. ESP_ERROR_CHECK(esp_pm_lock_acquire(s_rtos_lock_handle[1]));
  654. #endif // portNUM_PROCESSORS == 2
  655. /* Configure all modes to use the default CPU frequency.
  656. * This will be modified later by a call to esp_pm_configure.
  657. */
  658. rtc_cpu_freq_config_t default_config;
  659. if (!rtc_clk_cpu_freq_mhz_to_config(CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ, &default_config)) {
  660. assert(false && "unsupported frequency");
  661. }
  662. for (size_t i = 0; i < PM_MODE_COUNT; ++i) {
  663. s_cpu_freq_by_mode[i] = default_config;
  664. }
  665. #ifdef CONFIG_PM_DFS_INIT_AUTO
  666. int xtal_freq_mhz = esp_clk_xtal_freq() / MHZ;
  667. esp_pm_config_t cfg = {
  668. .max_freq_mhz = CONFIG_ESP_DEFAULT_CPU_FREQ_MHZ,
  669. .min_freq_mhz = xtal_freq_mhz,
  670. };
  671. esp_pm_configure(&cfg);
  672. #endif //CONFIG_PM_DFS_INIT_AUTO
  673. }
  674. void esp_pm_impl_idle_hook(void)
  675. {
  676. int core_id = xPortGetCoreID();
  677. #if CONFIG_FREERTOS_SMP
  678. uint32_t state = portDISABLE_INTERRUPTS();
  679. #else
  680. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  681. #endif
  682. if (!s_core_idle[core_id]
  683. #ifdef CONFIG_FREERTOS_USE_TICKLESS_IDLE
  684. && !periph_should_skip_light_sleep()
  685. #endif
  686. ) {
  687. esp_pm_lock_release(s_rtos_lock_handle[core_id]);
  688. s_core_idle[core_id] = true;
  689. }
  690. #if CONFIG_FREERTOS_SMP
  691. portRESTORE_INTERRUPTS(state);
  692. #else
  693. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  694. #endif
  695. ESP_PM_TRACE_ENTER(IDLE, core_id);
  696. }
  697. void IRAM_ATTR esp_pm_impl_isr_hook(void)
  698. {
  699. int core_id = xPortGetCoreID();
  700. ESP_PM_TRACE_ENTER(ISR_HOOK, core_id);
  701. /* Prevent higher level interrupts (than the one this function was called from)
  702. * from happening in this section, since they will also call into esp_pm_impl_isr_hook.
  703. */
  704. #if CONFIG_FREERTOS_SMP
  705. uint32_t state = portDISABLE_INTERRUPTS();
  706. #else
  707. uint32_t state = portSET_INTERRUPT_MASK_FROM_ISR();
  708. #endif
  709. #if defined(CONFIG_FREERTOS_SYSTICK_USES_CCOUNT) && (portNUM_PROCESSORS == 2)
  710. if (s_need_update_ccompare[core_id]) {
  711. update_ccompare();
  712. s_need_update_ccompare[core_id] = false;
  713. } else {
  714. leave_idle();
  715. }
  716. #else
  717. leave_idle();
  718. #endif // CONFIG_FREERTOS_SYSTICK_USES_CCOUNT && portNUM_PROCESSORS == 2
  719. #if CONFIG_FREERTOS_SMP
  720. portRESTORE_INTERRUPTS(state);
  721. #else
  722. portCLEAR_INTERRUPT_MASK_FROM_ISR(state);
  723. #endif
  724. ESP_PM_TRACE_EXIT(ISR_HOOK, core_id);
  725. }
  726. void esp_pm_impl_waiti(void)
  727. {
  728. #if CONFIG_FREERTOS_USE_TICKLESS_IDLE
  729. int core_id = xPortGetCoreID();
  730. if (s_skipped_light_sleep[core_id]) {
  731. esp_cpu_wait_for_intr();
  732. /* Interrupt took the CPU out of waiti and s_rtos_lock_handle[core_id]
  733. * is now taken. However since we are back to idle task, we can release
  734. * the lock so that vApplicationSleep can attempt to enter light sleep.
  735. */
  736. esp_pm_impl_idle_hook();
  737. }
  738. s_skipped_light_sleep[core_id] = true;
  739. #else
  740. esp_cpu_wait_for_intr();
  741. #endif // CONFIG_FREERTOS_USE_TICKLESS_IDLE
  742. }