bootloader_random.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. // Copyright 2010-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License.
  14. #include "sdkconfig.h"
  15. #include "bootloader_random.h"
  16. #include "soc/cpu.h"
  17. #include "soc/wdev_reg.h"
  18. #include "soc/rtc_periph.h"
  19. #include "soc/sens_periph.h"
  20. #include "soc/syscon_periph.h"
  21. #include "soc/dport_reg.h"
  22. #include "soc/i2s_periph.h"
  23. #include "esp_log.h"
  24. #include "soc/io_mux_reg.h"
  25. #if CONFIG_IDF_TARGET_ESP32S2
  26. #include "soc/apb_saradc_reg.h"
  27. #endif
  28. #ifndef BOOTLOADER_BUILD
  29. #include "esp_system.h"
  30. #include "driver/periph_ctrl.h"
  31. void bootloader_fill_random(void *buffer, size_t length)
  32. {
  33. return esp_fill_random(buffer, length);
  34. }
  35. #else
  36. void bootloader_fill_random(void *buffer, size_t length)
  37. {
  38. uint8_t *buffer_bytes = (uint8_t *)buffer;
  39. uint32_t random;
  40. #if CONFIG_IDF_TARGET_ESP32
  41. uint32_t start, now;
  42. #endif
  43. assert(buffer != NULL);
  44. for (int i = 0; i < length; i++) {
  45. if (i == 0 || i % 4 == 0) { /* redundant check is for a compiler warning */
  46. /* in bootloader with ADC feeding HWRNG, we accumulate 1
  47. bit of entropy per 40 APB cycles (==80 CPU cycles.)
  48. To avoid reading the entire RNG hardware state out
  49. as-is, we repeatedly read the RNG register and XOR all
  50. values.
  51. */
  52. #if CONFIG_IDF_TARGET_ESP32
  53. random = REG_READ(WDEV_RND_REG);
  54. RSR(CCOUNT, start);
  55. do {
  56. random ^= REG_READ(WDEV_RND_REG);
  57. RSR(CCOUNT, now);
  58. } while (now - start < 80 * 32 * 2); /* extra factor of 2 is precautionary */
  59. #elif CONFIG_IDF_TARGET_ESP32S2
  60. // ToDo: Get random from register
  61. random = 12345678;
  62. #endif
  63. }
  64. buffer_bytes[i] = random >> ((i % 4) * 8);
  65. }
  66. }
  67. #endif // BOOTLOADER_BUILD
  68. void bootloader_random_enable(void)
  69. {
  70. /* Ensure the hardware RNG is enabled following a soft reset. This should always be the case already (this clock is
  71. never disabled while the CPU is running), this is a "belts and braces" type check.
  72. */
  73. #ifdef BOOTLOADER_BUILD
  74. DPORT_SET_PERI_REG_MASK(DPORT_WIFI_CLK_EN_REG, DPORT_WIFI_CLK_RNG_EN);
  75. #else
  76. periph_module_enable(PERIPH_RNG_MODULE);
  77. #endif // BOOTLOADER_BUILD
  78. /* Enable SAR ADC in test mode to feed ADC readings of the 1.1V
  79. reference via I2S into the RNG entropy input.
  80. Note: I2S requires the PLL to be running, so the call to rtc_set_cpu_freq(CPU_80M)
  81. in early bootloader startup must have been made.
  82. */
  83. #if CONFIG_IDF_TARGET_ESP32
  84. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 2, RTC_CNTL_DTEST_RTC_S);
  85. SET_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  86. SET_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  87. #ifdef BOOTLOADER_BUILD
  88. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  89. #else
  90. periph_module_enable(PERIPH_I2S0_MODULE);
  91. #endif // BOOTLOADER_BUILD
  92. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_FORCE_START_TOP);
  93. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_ULP_CP_START_TOP);
  94. #elif CONFIG_IDF_TARGET_ESP32S2
  95. /* Disable IO1 digital function for random function. */
  96. PIN_INPUT_DISABLE(PERIPHS_IO_MUX_GPIO1_U);
  97. PIN_PULLDWN_DIS(PERIPHS_IO_MUX_GPIO1_U);
  98. PIN_PULLUP_DIS(PERIPHS_IO_MUX_GPIO1_U);
  99. WRITE_PERI_REG(APB_SARADC_SAR1_PATT_TAB1_REG, 0xFFFFFFFF);
  100. SET_PERI_REG_MASK(SENS_SAR_MEAS2_CTRL1_REG, SENS_SAR2_EN_TEST);
  101. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  102. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_FORCE_START_TOP);
  103. CLEAR_PERI_REG_MASK(RTC_CNTL_ULP_CP_CTRL_REG, RTC_CNTL_ULP_CP_START_TOP);
  104. #endif
  105. // Test pattern configuration byte 0xAD:
  106. //--[7:4] channel_sel: 10-->en_test
  107. //--[3:2] bit_width : 3-->12bit
  108. //--[1:0] atten : 1-->3dB attenuation
  109. #if CONFIG_IDF_TARGET_ESP32
  110. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  111. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  112. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  113. WRITE_PERI_REG(SYSCON_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  114. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  115. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  116. SET_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  117. #elif CONFIG_IDF_TARGET_ESP32S2
  118. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB1_REG, 0xADADADAD);
  119. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB2_REG, 0xADADADAD);
  120. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB3_REG, 0xADADADAD);
  121. WRITE_PERI_REG(APB_SARADC_SAR2_PATT_TAB4_REG, 0xADADADAD);
  122. SET_PERI_REG_BITS(SENS_SAR_POWER_XPD_SAR_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S);
  123. SET_PERI_REG_MASK(SENS_SAR_MEAS1_MUX_REG, SENS_SAR1_DIG_FORCE);
  124. #endif
  125. #if CONFIG_IDF_TARGET_ESP32
  126. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX);
  127. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_CLK_DIV, 4, SYSCON_SARADC_SAR_CLK_DIV_S);
  128. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_RSTB_WAIT, 8, SYSCON_SARADC_RSTB_WAIT_S); /* was 1 */
  129. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 10, SYSCON_SARADC_START_WAIT_S);
  130. SET_PERI_REG_BITS(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_WORK_MODE, 0, SYSCON_SARADC_WORK_MODE_S);
  131. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR_SEL);
  132. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_SAR_SEL);
  133. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  134. SET_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_DATA_TO_I2S);
  135. #elif CONFIG_IDF_TARGET_ESP32S2
  136. SET_PERI_REG_BITS(APB_SARADC_CTRL_REG, APB_SARADC_SAR_CLK_DIV, 4, APB_SARADC_SAR_CLK_DIV_S);
  137. SET_PERI_REG_BITS(APB_SARADC_FSM_REG, APB_SARADC_RSTB_WAIT, 8, APB_SARADC_RSTB_WAIT_S); /* was 1 */
  138. SET_PERI_REG_BITS(APB_SARADC_CTRL_REG, APB_SARADC_WORK_MODE, 0, APB_SARADC_WORK_MODE_S);
  139. SET_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_SAR_SEL);
  140. CLEAR_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_DATA_SAR_SEL);
  141. SET_PERI_REG_BITS(I2S_SAMPLE_RATE_CONF_REG(0), I2S_RX_BCK_DIV_NUM, 20, I2S_RX_BCK_DIV_NUM_S);
  142. SET_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_DATA_TO_I2S);
  143. #endif
  144. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  145. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  146. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  147. SET_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  148. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  149. }
  150. void bootloader_random_disable(void)
  151. {
  152. /* Reset some i2s configuration (possibly redundant as we reset entire
  153. I2S peripheral further down). */
  154. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_START);
  155. SET_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  156. CLEAR_PERI_REG_MASK(I2S_CONF_REG(0), I2S_RX_RESET);
  157. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_CAMERA_EN);
  158. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_LCD_EN);
  159. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE_TEST_EN);
  160. CLEAR_PERI_REG_MASK(I2S_CONF2_REG(0), I2S_DATA_ENABLE);
  161. /* Disable i2s clock */
  162. #ifdef BOOTLOADER_BUILD
  163. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_CLK_EN_REG, DPORT_I2S0_CLK_EN);
  164. #else
  165. periph_module_disable(PERIPH_I2S0_MODULE);
  166. #endif // BOOTLOADER_BUILD
  167. /* Restore SYSCON mode registers */
  168. #if CONFIG_IDF_TARGET_ESP32
  169. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL_REG, SENS_SAR1_DIG_FORCE);
  170. CLEAR_PERI_REG_MASK(SENS_SAR_READ_CTRL2_REG, SENS_SAR2_DIG_FORCE);
  171. #elif CONFIG_IDF_TARGET_ESP32S2
  172. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS1_MUX_REG, SENS_SAR1_DIG_FORCE);
  173. #endif
  174. #if CONFIG_IDF_TARGET_ESP32
  175. /* Restore SAR ADC mode */
  176. CLEAR_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST);
  177. CLEAR_PERI_REG_MASK(SYSCON_SARADC_CTRL_REG, SYSCON_SARADC_SAR2_MUX
  178. | SYSCON_SARADC_SAR_SEL | SYSCON_SARADC_DATA_TO_I2S);
  179. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  180. #elif CONFIG_IDF_TARGET_ESP32S2
  181. CLEAR_PERI_REG_MASK(SENS_SAR_MEAS2_CTRL1_REG, SENS_SAR2_EN_TEST);
  182. CLEAR_PERI_REG_MASK(APB_SARADC_CTRL_REG, APB_SARADC_SAR_SEL | APB_SARADC_DATA_TO_I2S);
  183. SET_PERI_REG_BITS(SENS_SAR_POWER_XPD_SAR_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  184. #endif
  185. #if CONFIG_IDF_TARGET_ESP32
  186. SET_PERI_REG_BITS(SYSCON_SARADC_FSM_REG, SYSCON_SARADC_START_WAIT, 8, SYSCON_SARADC_START_WAIT_S);
  187. #endif
  188. /* Reset i2s peripheral */
  189. #ifdef BOOTLOADER_BUILD
  190. DPORT_SET_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  191. DPORT_CLEAR_PERI_REG_MASK(DPORT_PERIP_RST_EN_REG, DPORT_I2S0_RST);
  192. #else
  193. periph_module_reset(PERIPH_I2S0_MODULE);
  194. #endif
  195. #if CONFIG_IDF_TARGET_ESP32
  196. /* Disable pull supply voltage to SAR ADC */
  197. CLEAR_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC);
  198. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 0, RTC_CNTL_DTEST_RTC_S);
  199. #endif
  200. }