uart.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_types.h"
  15. #include "esp_attr.h"
  16. #include "esp_intr_alloc.h"
  17. #include "esp_log.h"
  18. #include "esp_err.h"
  19. #include "esp32/clk.h"
  20. #include "malloc.h"
  21. #include "freertos/FreeRTOS.h"
  22. #include "freertos/semphr.h"
  23. #include "freertos/xtensa_api.h"
  24. #include "freertos/task.h"
  25. #include "freertos/ringbuf.h"
  26. #include "soc/uart_periph.h"
  27. #include "driver/uart.h"
  28. #include "driver/gpio.h"
  29. #include "driver/uart_select.h"
  30. #define UART_NUM SOC_UART_NUM
  31. #define XOFF (char)0x13
  32. #define XON (char)0x11
  33. static const char* UART_TAG = "uart";
  34. #define UART_CHECK(a, str, ret_val) \
  35. if (!(a)) { \
  36. ESP_LOGE(UART_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  37. return (ret_val); \
  38. }
  39. #define UART_EMPTY_THRESH_DEFAULT (10)
  40. #define UART_FULL_THRESH_DEFAULT (120)
  41. #define UART_TOUT_THRESH_DEFAULT (10)
  42. #define UART_CLKDIV_FRAG_BIT_WIDTH (3)
  43. #define UART_TOUT_REF_FACTOR_DEFAULT (UART_CLK_FREQ/(REF_CLK_FREQ<<UART_CLKDIV_FRAG_BIT_WIDTH))
  44. #define UART_TX_IDLE_NUM_DEFAULT (0)
  45. #define UART_PATTERN_DET_QLEN_DEFAULT (10)
  46. #define UART_MIN_WAKEUP_THRESH (2)
  47. #define UART_ENTER_CRITICAL_ISR(mux) portENTER_CRITICAL_ISR(mux)
  48. #define UART_EXIT_CRITICAL_ISR(mux) portEXIT_CRITICAL_ISR(mux)
  49. #define UART_ENTER_CRITICAL(mux) portENTER_CRITICAL(mux)
  50. #define UART_EXIT_CRITICAL(mux) portEXIT_CRITICAL(mux)
  51. // Check actual UART mode set
  52. #define UART_IS_MODE_SET(uart_number, mode) ((p_uart_obj[uart_number]->uart_mode == mode))
  53. typedef struct {
  54. uart_event_type_t type; /*!< UART TX data type */
  55. struct {
  56. int brk_len;
  57. size_t size;
  58. uint8_t data[0];
  59. } tx_data;
  60. } uart_tx_data_t;
  61. typedef struct {
  62. int wr;
  63. int rd;
  64. int len;
  65. int* data;
  66. } uart_pat_rb_t;
  67. typedef struct {
  68. uart_port_t uart_num; /*!< UART port number*/
  69. int queue_size; /*!< UART event queue size*/
  70. QueueHandle_t xQueueUart; /*!< UART queue handler*/
  71. intr_handle_t intr_handle; /*!< UART interrupt handle*/
  72. uart_mode_t uart_mode; /*!< UART controller actual mode set by uart_set_mode() */
  73. bool coll_det_flg; /*!< UART collision detection flag */
  74. //rx parameters
  75. int rx_buffered_len; /*!< UART cached data length */
  76. SemaphoreHandle_t rx_mux; /*!< UART RX data mutex*/
  77. int rx_buf_size; /*!< RX ring buffer size */
  78. RingbufHandle_t rx_ring_buf; /*!< RX ring buffer handler*/
  79. bool rx_buffer_full_flg; /*!< RX ring buffer full flag. */
  80. int rx_cur_remain; /*!< Data number that waiting to be read out in ring buffer item*/
  81. uint8_t* rx_ptr; /*!< pointer to the current data in ring buffer*/
  82. uint8_t* rx_head_ptr; /*!< pointer to the head of RX item*/
  83. uint8_t rx_data_buf[UART_FIFO_LEN]; /*!< Data buffer to stash FIFO data*/
  84. uint8_t rx_stash_len; /*!< stashed data length.(When using flow control, after reading out FIFO data, if we fail to push to buffer, we can just stash them.) */
  85. uart_pat_rb_t rx_pattern_pos;
  86. //tx parameters
  87. SemaphoreHandle_t tx_fifo_sem; /*!< UART TX FIFO semaphore*/
  88. SemaphoreHandle_t tx_mux; /*!< UART TX mutex*/
  89. SemaphoreHandle_t tx_done_sem; /*!< UART TX done semaphore*/
  90. SemaphoreHandle_t tx_brk_sem; /*!< UART TX send break done semaphore*/
  91. int tx_buf_size; /*!< TX ring buffer size */
  92. RingbufHandle_t tx_ring_buf; /*!< TX ring buffer handler*/
  93. bool tx_waiting_fifo; /*!< this flag indicates that some task is waiting for FIFO empty interrupt, used to send all data without any data buffer*/
  94. uint8_t* tx_ptr; /*!< TX data pointer to push to FIFO in TX buffer mode*/
  95. uart_tx_data_t* tx_head; /*!< TX data pointer to head of the current buffer in TX ring buffer*/
  96. uint32_t tx_len_tot; /*!< Total length of current item in ring buffer*/
  97. uint32_t tx_len_cur;
  98. uint8_t tx_brk_flg; /*!< Flag to indicate to send a break signal in the end of the item sending procedure */
  99. uint8_t tx_brk_len; /*!< TX break signal cycle length/number */
  100. uint8_t tx_waiting_brk; /*!< Flag to indicate that TX FIFO is ready to send break signal after FIFO is empty, do not push data into TX FIFO right now.*/
  101. uart_select_notif_callback_t uart_select_notif_callback; /*!< Notification about select() events */
  102. } uart_obj_t;
  103. static uart_obj_t *p_uart_obj[UART_NUM_MAX] = {0};
  104. /* DRAM_ATTR is required to avoid UART array placed in flash, due to accessed from ISR */
  105. static DRAM_ATTR uart_dev_t* const UART[UART_NUM_MAX] = {
  106. &UART0,
  107. &UART1,
  108. #if UART_NUM > 2
  109. &UART2
  110. #endif
  111. };
  112. static portMUX_TYPE uart_spinlock[UART_NUM_MAX] = {
  113. portMUX_INITIALIZER_UNLOCKED,
  114. portMUX_INITIALIZER_UNLOCKED,
  115. #if UART_NUM > 2
  116. portMUX_INITIALIZER_UNLOCKED
  117. #endif
  118. };
  119. static portMUX_TYPE uart_selectlock = portMUX_INITIALIZER_UNLOCKED;
  120. esp_err_t uart_set_word_length(uart_port_t uart_num, uart_word_length_t data_bit)
  121. {
  122. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  123. UART_CHECK((data_bit < UART_DATA_BITS_MAX), "data bit error", ESP_FAIL);
  124. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  125. UART[uart_num]->conf0.bit_num = data_bit;
  126. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  127. return ESP_OK;
  128. }
  129. esp_err_t uart_get_word_length(uart_port_t uart_num, uart_word_length_t* data_bit)
  130. {
  131. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  132. *(data_bit) = UART[uart_num]->conf0.bit_num;
  133. return ESP_OK;
  134. }
  135. esp_err_t uart_set_stop_bits(uart_port_t uart_num, uart_stop_bits_t stop_bit)
  136. {
  137. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  138. UART_CHECK((stop_bit < UART_STOP_BITS_MAX), "stop bit error", ESP_FAIL);
  139. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  140. //workaround for hardware bug, when uart stop bit set as 2-bit mode.
  141. if (stop_bit == UART_STOP_BITS_2) {
  142. stop_bit = UART_STOP_BITS_1;
  143. UART[uart_num]->rs485_conf.dl1_en = 1;
  144. } else {
  145. UART[uart_num]->rs485_conf.dl1_en = 0;
  146. }
  147. UART[uart_num]->conf0.stop_bit_num = stop_bit;
  148. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  149. return ESP_OK;
  150. }
  151. esp_err_t uart_get_stop_bits(uart_port_t uart_num, uart_stop_bits_t* stop_bit)
  152. {
  153. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  154. //workaround for hardware bug, when uart stop bit set as 2-bit mode.
  155. if (UART[uart_num]->rs485_conf.dl1_en == 1 && UART[uart_num]->conf0.stop_bit_num == UART_STOP_BITS_1) {
  156. (*stop_bit) = UART_STOP_BITS_2;
  157. } else {
  158. (*stop_bit) = UART[uart_num]->conf0.stop_bit_num;
  159. }
  160. return ESP_OK;
  161. }
  162. esp_err_t uart_set_parity(uart_port_t uart_num, uart_parity_t parity_mode)
  163. {
  164. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  165. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  166. UART[uart_num]->conf0.parity = parity_mode & 0x1;
  167. UART[uart_num]->conf0.parity_en = (parity_mode >> 1) & 0x1;
  168. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  169. return ESP_OK;
  170. }
  171. esp_err_t uart_get_parity(uart_port_t uart_num, uart_parity_t* parity_mode)
  172. {
  173. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  174. int val = UART[uart_num]->conf0.val;
  175. if(val & UART_PARITY_EN_M) {
  176. if(val & UART_PARITY_M) {
  177. (*parity_mode) = UART_PARITY_ODD;
  178. } else {
  179. (*parity_mode) = UART_PARITY_EVEN;
  180. }
  181. } else {
  182. (*parity_mode) = UART_PARITY_DISABLE;
  183. }
  184. return ESP_OK;
  185. }
  186. esp_err_t uart_set_baudrate(uart_port_t uart_num, uint32_t baud_rate)
  187. {
  188. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  189. esp_err_t ret = ESP_OK;
  190. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  191. int uart_clk_freq;
  192. if (UART[uart_num]->conf0.tick_ref_always_on == 0) {
  193. /* this UART has been configured to use REF_TICK */
  194. uart_clk_freq = REF_CLK_FREQ;
  195. } else {
  196. uart_clk_freq = esp_clk_apb_freq();
  197. }
  198. uint32_t clk_div = (((uart_clk_freq) << 4) / baud_rate);
  199. if (clk_div < 16) {
  200. /* baud rate is too high for this clock frequency */
  201. ret = ESP_ERR_INVALID_ARG;
  202. } else {
  203. UART[uart_num]->clk_div.div_int = clk_div >> 4;
  204. UART[uart_num]->clk_div.div_frag = clk_div & 0xf;
  205. }
  206. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  207. return ret;
  208. }
  209. esp_err_t uart_get_baudrate(uart_port_t uart_num, uint32_t* baudrate)
  210. {
  211. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  212. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  213. uint32_t clk_div = (UART[uart_num]->clk_div.div_int << 4) | UART[uart_num]->clk_div.div_frag;
  214. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  215. uint32_t uart_clk_freq = esp_clk_apb_freq();
  216. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  217. uart_clk_freq = REF_CLK_FREQ;
  218. }
  219. (*baudrate) = ((uart_clk_freq) << 4) / clk_div;
  220. return ESP_OK;
  221. }
  222. esp_err_t uart_set_line_inverse(uart_port_t uart_num, uint32_t inverse_mask)
  223. {
  224. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  225. UART_CHECK((((inverse_mask & ~UART_LINE_INV_MASK) == 0) || (inverse_mask == 0)), "inverse_mask error", ESP_FAIL);
  226. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  227. CLEAR_PERI_REG_MASK(UART_CONF0_REG(uart_num), UART_LINE_INV_MASK);
  228. SET_PERI_REG_MASK(UART_CONF0_REG(uart_num), inverse_mask);
  229. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  230. return ESP_OK;
  231. }
  232. esp_err_t uart_set_sw_flow_ctrl(uart_port_t uart_num, bool enable, uint8_t rx_thresh_xon, uint8_t rx_thresh_xoff)
  233. {
  234. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  235. UART_CHECK((rx_thresh_xon < UART_FIFO_LEN), "rx flow xon thresh error", ESP_FAIL);
  236. UART_CHECK((rx_thresh_xoff < UART_FIFO_LEN), "rx flow xon thresh error", ESP_FAIL);
  237. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  238. UART[uart_num]->flow_conf.sw_flow_con_en = enable? 1:0;
  239. UART[uart_num]->flow_conf.xonoff_del = enable?1:0;
  240. UART[uart_num]->swfc_conf.xon_threshold = rx_thresh_xon;
  241. UART[uart_num]->swfc_conf.xoff_threshold = rx_thresh_xoff;
  242. UART[uart_num]->swfc_conf.xon_char = XON;
  243. UART[uart_num]->swfc_conf.xoff_char = XOFF;
  244. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  245. return ESP_OK;
  246. }
  247. //only when UART_HW_FLOWCTRL_RTS is set , will the rx_thresh value be set.
  248. esp_err_t uart_set_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t flow_ctrl, uint8_t rx_thresh)
  249. {
  250. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  251. UART_CHECK((rx_thresh < UART_FIFO_LEN), "rx flow thresh error", ESP_FAIL);
  252. UART_CHECK((flow_ctrl < UART_HW_FLOWCTRL_MAX), "hw_flowctrl mode error", ESP_FAIL);
  253. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  254. if(flow_ctrl & UART_HW_FLOWCTRL_RTS) {
  255. UART[uart_num]->conf1.rx_flow_thrhd = rx_thresh;
  256. UART[uart_num]->conf1.rx_flow_en = 1;
  257. } else {
  258. UART[uart_num]->conf1.rx_flow_en = 0;
  259. }
  260. if(flow_ctrl & UART_HW_FLOWCTRL_CTS) {
  261. UART[uart_num]->conf0.tx_flow_en = 1;
  262. } else {
  263. UART[uart_num]->conf0.tx_flow_en = 0;
  264. }
  265. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  266. return ESP_OK;
  267. }
  268. esp_err_t uart_get_hw_flow_ctrl(uart_port_t uart_num, uart_hw_flowcontrol_t* flow_ctrl)
  269. {
  270. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  271. uart_hw_flowcontrol_t val = UART_HW_FLOWCTRL_DISABLE;
  272. if(UART[uart_num]->conf1.rx_flow_en) {
  273. val |= UART_HW_FLOWCTRL_RTS;
  274. }
  275. if(UART[uart_num]->conf0.tx_flow_en) {
  276. val |= UART_HW_FLOWCTRL_CTS;
  277. }
  278. (*flow_ctrl) = val;
  279. return ESP_OK;
  280. }
  281. static esp_err_t uart_reset_rx_fifo(uart_port_t uart_num)
  282. {
  283. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  284. //Due to hardware issue, we can not use fifo_rst to reset uart fifo.
  285. //See description about UART_TXFIFO_RST and UART_RXFIFO_RST in <<esp32_technical_reference_manual>> v2.6 or later.
  286. // we read the data out and make `fifo_len == 0 && rd_addr == wr_addr`.
  287. while(UART[uart_num]->status.rxfifo_cnt != 0 || (UART[uart_num]->mem_rx_status.wr_addr != UART[uart_num]->mem_rx_status.rd_addr)) {
  288. READ_PERI_REG(UART_FIFO_REG(uart_num));
  289. }
  290. return ESP_OK;
  291. }
  292. esp_err_t uart_clear_intr_status(uart_port_t uart_num, uint32_t clr_mask)
  293. {
  294. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  295. //intr_clr register is write-only
  296. UART[uart_num]->int_clr.val = clr_mask;
  297. return ESP_OK;
  298. }
  299. esp_err_t uart_enable_intr_mask(uart_port_t uart_num, uint32_t enable_mask)
  300. {
  301. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  302. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  303. SET_PERI_REG_MASK(UART_INT_CLR_REG(uart_num), enable_mask);
  304. SET_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), enable_mask);
  305. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  306. return ESP_OK;
  307. }
  308. esp_err_t uart_disable_intr_mask(uart_port_t uart_num, uint32_t disable_mask)
  309. {
  310. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  311. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  312. CLEAR_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), disable_mask);
  313. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  314. return ESP_OK;
  315. }
  316. static void uart_disable_intr_mask_from_isr(uart_port_t uart_num, uint32_t disable_mask)
  317. {
  318. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  319. CLEAR_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), disable_mask);
  320. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  321. }
  322. static void uart_enable_intr_mask_from_isr(uart_port_t uart_num, uint32_t enable_mask)
  323. {
  324. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  325. SET_PERI_REG_MASK(UART_INT_CLR_REG(uart_num), enable_mask);
  326. SET_PERI_REG_MASK(UART_INT_ENA_REG(uart_num), enable_mask);
  327. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  328. }
  329. static esp_err_t uart_pattern_link_free(uart_port_t uart_num)
  330. {
  331. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  332. if (p_uart_obj[uart_num]->rx_pattern_pos.data != NULL) {
  333. int* pdata = p_uart_obj[uart_num]->rx_pattern_pos.data;
  334. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  335. p_uart_obj[uart_num]->rx_pattern_pos.data = NULL;
  336. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  337. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  338. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  339. free(pdata);
  340. }
  341. return ESP_OK;
  342. }
  343. static esp_err_t uart_pattern_enqueue(uart_port_t uart_num, int pos)
  344. {
  345. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  346. esp_err_t ret = ESP_OK;
  347. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  348. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  349. int next = p_pos->wr + 1;
  350. if (next >= p_pos->len) {
  351. next = 0;
  352. }
  353. if (next == p_pos->rd) {
  354. ESP_EARLY_LOGW(UART_TAG, "Fail to enqueue pattern position, pattern queue is full.");
  355. ret = ESP_FAIL;
  356. } else {
  357. p_pos->data[p_pos->wr] = pos;
  358. p_pos->wr = next;
  359. ret = ESP_OK;
  360. }
  361. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  362. return ret;
  363. }
  364. static esp_err_t uart_pattern_dequeue(uart_port_t uart_num)
  365. {
  366. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  367. if(p_uart_obj[uart_num]->rx_pattern_pos.data == NULL) {
  368. return ESP_ERR_INVALID_STATE;
  369. } else {
  370. esp_err_t ret = ESP_OK;
  371. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  372. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  373. if (p_pos->rd == p_pos->wr) {
  374. ret = ESP_FAIL;
  375. } else {
  376. p_pos->rd++;
  377. }
  378. if (p_pos->rd >= p_pos->len) {
  379. p_pos->rd = 0;
  380. }
  381. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  382. return ret;
  383. }
  384. }
  385. static esp_err_t uart_pattern_queue_update(uart_port_t uart_num, int diff_len)
  386. {
  387. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  388. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  389. uart_pat_rb_t* p_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  390. int rd = p_pos->rd;
  391. while(rd != p_pos->wr) {
  392. p_pos->data[rd] -= diff_len;
  393. int rd_rec = rd;
  394. rd ++;
  395. if (rd >= p_pos->len) {
  396. rd = 0;
  397. }
  398. if (p_pos->data[rd_rec] < 0) {
  399. p_pos->rd = rd;
  400. }
  401. }
  402. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  403. return ESP_OK;
  404. }
  405. int uart_pattern_pop_pos(uart_port_t uart_num)
  406. {
  407. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  408. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  409. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  410. int pos = -1;
  411. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  412. pos = pat_pos->data[pat_pos->rd];
  413. uart_pattern_dequeue(uart_num);
  414. }
  415. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  416. return pos;
  417. }
  418. int uart_pattern_get_pos(uart_port_t uart_num)
  419. {
  420. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  421. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  422. uart_pat_rb_t* pat_pos = &p_uart_obj[uart_num]->rx_pattern_pos;
  423. int pos = -1;
  424. if (pat_pos != NULL && pat_pos->rd != pat_pos->wr) {
  425. pos = pat_pos->data[pat_pos->rd];
  426. }
  427. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  428. return pos;
  429. }
  430. esp_err_t uart_pattern_queue_reset(uart_port_t uart_num, int queue_length)
  431. {
  432. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  433. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  434. int* pdata = (int*) malloc(queue_length * sizeof(int));
  435. if(pdata == NULL) {
  436. return ESP_ERR_NO_MEM;
  437. }
  438. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  439. int* ptmp = p_uart_obj[uart_num]->rx_pattern_pos.data;
  440. p_uart_obj[uart_num]->rx_pattern_pos.data = pdata;
  441. p_uart_obj[uart_num]->rx_pattern_pos.len = queue_length;
  442. p_uart_obj[uart_num]->rx_pattern_pos.rd = 0;
  443. p_uart_obj[uart_num]->rx_pattern_pos.wr = 0;
  444. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  445. free(ptmp);
  446. return ESP_OK;
  447. }
  448. esp_err_t uart_enable_pattern_det_intr(uart_port_t uart_num, char pattern_chr, uint8_t chr_num, int chr_tout, int post_idle, int pre_idle)
  449. {
  450. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  451. UART_CHECK(chr_tout >= 0 && chr_tout <= UART_RX_GAP_TOUT_V, "uart pattern set error\n", ESP_FAIL);
  452. UART_CHECK(post_idle >= 0 && post_idle <= UART_POST_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  453. UART_CHECK(pre_idle >= 0 && pre_idle <= UART_PRE_IDLE_NUM_V, "uart pattern set error\n", ESP_FAIL);
  454. UART[uart_num]->at_cmd_char.data = pattern_chr;
  455. UART[uart_num]->at_cmd_char.char_num = chr_num;
  456. UART[uart_num]->at_cmd_gaptout.rx_gap_tout = chr_tout;
  457. UART[uart_num]->at_cmd_postcnt.post_idle_num = post_idle;
  458. UART[uart_num]->at_cmd_precnt.pre_idle_num = pre_idle;
  459. return uart_enable_intr_mask(uart_num, UART_AT_CMD_CHAR_DET_INT_ENA_M);
  460. }
  461. esp_err_t uart_disable_pattern_det_intr(uart_port_t uart_num)
  462. {
  463. return uart_disable_intr_mask(uart_num, UART_AT_CMD_CHAR_DET_INT_ENA_M);
  464. }
  465. esp_err_t uart_enable_rx_intr(uart_port_t uart_num)
  466. {
  467. return uart_enable_intr_mask(uart_num, UART_RXFIFO_FULL_INT_ENA|UART_RXFIFO_TOUT_INT_ENA);
  468. }
  469. esp_err_t uart_disable_rx_intr(uart_port_t uart_num)
  470. {
  471. return uart_disable_intr_mask(uart_num, UART_RXFIFO_FULL_INT_ENA|UART_RXFIFO_TOUT_INT_ENA);
  472. }
  473. esp_err_t uart_disable_tx_intr(uart_port_t uart_num)
  474. {
  475. return uart_disable_intr_mask(uart_num, UART_TXFIFO_EMPTY_INT_ENA);
  476. }
  477. esp_err_t uart_enable_tx_intr(uart_port_t uart_num, int enable, int thresh)
  478. {
  479. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  480. UART_CHECK((thresh < UART_FIFO_LEN), "empty intr threshold error", ESP_FAIL);
  481. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  482. UART[uart_num]->int_clr.txfifo_empty = 1;
  483. UART[uart_num]->conf1.txfifo_empty_thrhd = thresh & UART_TXFIFO_EMPTY_THRHD_V;
  484. UART[uart_num]->int_ena.txfifo_empty = enable & 0x1;
  485. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  486. return ESP_OK;
  487. }
  488. esp_err_t uart_isr_register(uart_port_t uart_num, void (*fn)(void*), void * arg, int intr_alloc_flags, uart_isr_handle_t *handle)
  489. {
  490. int ret;
  491. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  492. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  493. switch(uart_num) {
  494. case UART_NUM_1:
  495. ret=esp_intr_alloc(ETS_UART1_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  496. break;
  497. #if UART_NUM > 2
  498. case UART_NUM_2:
  499. ret=esp_intr_alloc(ETS_UART2_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  500. break;
  501. #endif
  502. case UART_NUM_0:
  503. default:
  504. ret=esp_intr_alloc(ETS_UART0_INTR_SOURCE, intr_alloc_flags, fn, arg, handle);
  505. break;
  506. }
  507. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  508. return ret;
  509. }
  510. esp_err_t uart_isr_free(uart_port_t uart_num)
  511. {
  512. esp_err_t ret;
  513. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  514. if (p_uart_obj[uart_num]->intr_handle==NULL) return ESP_ERR_INVALID_ARG;
  515. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  516. ret=esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  517. p_uart_obj[uart_num]->intr_handle=NULL;
  518. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  519. return ret;
  520. }
  521. //internal signal can be output to multiple GPIO pads
  522. //only one GPIO pad can connect with input signal
  523. esp_err_t uart_set_pin(uart_port_t uart_num, int tx_io_num, int rx_io_num, int rts_io_num, int cts_io_num)
  524. {
  525. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  526. UART_CHECK((tx_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(tx_io_num))), "tx_io_num error", ESP_FAIL);
  527. UART_CHECK((rx_io_num < 0 || (GPIO_IS_VALID_GPIO(rx_io_num))), "rx_io_num error", ESP_FAIL);
  528. UART_CHECK((rts_io_num < 0 || (GPIO_IS_VALID_OUTPUT_GPIO(rts_io_num))), "rts_io_num error", ESP_FAIL);
  529. UART_CHECK((cts_io_num < 0 || (GPIO_IS_VALID_GPIO(cts_io_num))), "cts_io_num error", ESP_FAIL);
  530. int tx_sig, rx_sig, rts_sig, cts_sig;
  531. switch(uart_num) {
  532. case UART_NUM_0:
  533. tx_sig = U0TXD_OUT_IDX;
  534. rx_sig = U0RXD_IN_IDX;
  535. rts_sig = U0RTS_OUT_IDX;
  536. cts_sig = U0CTS_IN_IDX;
  537. break;
  538. case UART_NUM_1:
  539. tx_sig = U1TXD_OUT_IDX;
  540. rx_sig = U1RXD_IN_IDX;
  541. rts_sig = U1RTS_OUT_IDX;
  542. cts_sig = U1CTS_IN_IDX;
  543. break;
  544. #if UART_NUM > 2
  545. case UART_NUM_2:
  546. tx_sig = U2TXD_OUT_IDX;
  547. rx_sig = U2RXD_IN_IDX;
  548. rts_sig = U2RTS_OUT_IDX;
  549. cts_sig = U2CTS_IN_IDX;
  550. break;
  551. #endif
  552. case UART_NUM_MAX:
  553. default:
  554. tx_sig = U0TXD_OUT_IDX;
  555. rx_sig = U0RXD_IN_IDX;
  556. rts_sig = U0RTS_OUT_IDX;
  557. cts_sig = U0CTS_IN_IDX;
  558. break;
  559. }
  560. if(tx_io_num >= 0) {
  561. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[tx_io_num], PIN_FUNC_GPIO);
  562. gpio_set_level(tx_io_num, 1);
  563. gpio_matrix_out(tx_io_num, tx_sig, 0, 0);
  564. }
  565. if(rx_io_num >= 0) {
  566. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rx_io_num], PIN_FUNC_GPIO);
  567. gpio_set_pull_mode(rx_io_num, GPIO_PULLUP_ONLY);
  568. gpio_set_direction(rx_io_num, GPIO_MODE_INPUT);
  569. gpio_matrix_in(rx_io_num, rx_sig, 0);
  570. }
  571. if(rts_io_num >= 0) {
  572. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[rts_io_num], PIN_FUNC_GPIO);
  573. gpio_set_direction(rts_io_num, GPIO_MODE_OUTPUT);
  574. gpio_matrix_out(rts_io_num, rts_sig, 0, 0);
  575. }
  576. if(cts_io_num >= 0) {
  577. PIN_FUNC_SELECT(GPIO_PIN_MUX_REG[cts_io_num], PIN_FUNC_GPIO);
  578. gpio_set_pull_mode(cts_io_num, GPIO_PULLUP_ONLY);
  579. gpio_set_direction(cts_io_num, GPIO_MODE_INPUT);
  580. gpio_matrix_in(cts_io_num, cts_sig, 0);
  581. }
  582. return ESP_OK;
  583. }
  584. esp_err_t uart_set_rts(uart_port_t uart_num, int level)
  585. {
  586. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  587. UART_CHECK((UART[uart_num]->conf1.rx_flow_en != 1), "disable hw flowctrl before using sw control", ESP_FAIL);
  588. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  589. UART[uart_num]->conf0.sw_rts = level & 0x1;
  590. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  591. return ESP_OK;
  592. }
  593. esp_err_t uart_set_dtr(uart_port_t uart_num, int level)
  594. {
  595. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  596. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  597. UART[uart_num]->conf0.sw_dtr = level & 0x1;
  598. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  599. return ESP_OK;
  600. }
  601. esp_err_t uart_set_tx_idle_num(uart_port_t uart_num, uint16_t idle_num)
  602. {
  603. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  604. UART_CHECK((idle_num <= UART_TX_IDLE_NUM_V), "uart idle num error", ESP_FAIL);
  605. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  606. UART[uart_num]->idle_conf.tx_idle_num = idle_num;
  607. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  608. return ESP_OK;
  609. }
  610. static periph_module_t get_periph_module(uart_port_t uart_num)
  611. {
  612. periph_module_t periph_module = PERIPH_UART0_MODULE;
  613. if (uart_num == UART_NUM_0) {
  614. periph_module = PERIPH_UART0_MODULE;
  615. } else if (uart_num == UART_NUM_1) {
  616. periph_module = PERIPH_UART1_MODULE;
  617. }
  618. #if SOC_UART_NUM > 2
  619. else if (uart_num == UART_NUM_2) {
  620. periph_module = PERIPH_UART2_MODULE;
  621. }
  622. #endif
  623. else {
  624. assert(0 && "uart_num error");
  625. }
  626. return periph_module;
  627. }
  628. esp_err_t uart_param_config(uart_port_t uart_num, const uart_config_t *uart_config)
  629. {
  630. esp_err_t r;
  631. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  632. UART_CHECK((uart_config), "param null", ESP_FAIL);
  633. periph_module_t periph_module = get_periph_module(uart_num);
  634. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM) {
  635. periph_module_reset(periph_module);
  636. }
  637. periph_module_enable(periph_module);
  638. r = uart_set_hw_flow_ctrl(uart_num, uart_config->flow_ctrl, uart_config->rx_flow_ctrl_thresh);
  639. if (r != ESP_OK) return r;
  640. UART[uart_num]->conf0.val =
  641. (uart_config->parity << UART_PARITY_S)
  642. | (uart_config->data_bits << UART_BIT_NUM_S)
  643. | ((uart_config->flow_ctrl & UART_HW_FLOWCTRL_CTS) ? UART_TX_FLOW_EN : 0x0)
  644. | (uart_config->use_ref_tick ? 0 : UART_TICK_REF_ALWAYS_ON_M);
  645. r = uart_set_baudrate(uart_num, uart_config->baud_rate);
  646. if (r != ESP_OK) return r;
  647. r = uart_set_tx_idle_num(uart_num, UART_TX_IDLE_NUM_DEFAULT);
  648. if (r != ESP_OK) return r;
  649. r = uart_set_stop_bits(uart_num, uart_config->stop_bits);
  650. //A hardware reset does not reset the fifo,
  651. //so we need to reset the fifo manually.
  652. uart_reset_rx_fifo(uart_num);
  653. return r;
  654. }
  655. esp_err_t uart_intr_config(uart_port_t uart_num, const uart_intr_config_t *intr_conf)
  656. {
  657. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  658. UART_CHECK((intr_conf), "param null", ESP_FAIL);
  659. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  660. UART[uart_num]->int_clr.val = UART_INTR_MASK;
  661. if(intr_conf->intr_enable_mask & UART_RXFIFO_TOUT_INT_ENA_M) {
  662. //Hardware issue workaround: when using ref_tick, the rx timeout threshold needs increase to 10 times.
  663. //T_ref = T_apb * APB_CLK/(REF_TICK << CLKDIV_FRAG_BIT_WIDTH)
  664. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  665. UART[uart_num]->conf1.rx_tout_thrhd = (intr_conf->rx_timeout_thresh * UART_TOUT_REF_FACTOR_DEFAULT);
  666. } else {
  667. UART[uart_num]->conf1.rx_tout_thrhd = intr_conf->rx_timeout_thresh;
  668. }
  669. UART[uart_num]->conf1.rx_tout_en = 1;
  670. } else {
  671. UART[uart_num]->conf1.rx_tout_en = 0;
  672. }
  673. if(intr_conf->intr_enable_mask & UART_RXFIFO_FULL_INT_ENA_M) {
  674. UART[uart_num]->conf1.rxfifo_full_thrhd = intr_conf->rxfifo_full_thresh;
  675. }
  676. if(intr_conf->intr_enable_mask & UART_TXFIFO_EMPTY_INT_ENA_M) {
  677. UART[uart_num]->conf1.txfifo_empty_thrhd = intr_conf->txfifo_empty_intr_thresh;
  678. }
  679. UART[uart_num]->int_ena.val = intr_conf->intr_enable_mask;
  680. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  681. return ESP_OK;
  682. }
  683. static int uart_find_pattern_from_last(uint8_t* buf, int length, uint8_t pat_chr, int pat_num)
  684. {
  685. int cnt = 0;
  686. int len = length;
  687. while (len >= 0) {
  688. if (buf[len] == pat_chr) {
  689. cnt++;
  690. } else {
  691. cnt = 0;
  692. }
  693. if (cnt >= pat_num) {
  694. break;
  695. }
  696. len --;
  697. }
  698. return len;
  699. }
  700. //internal isr handler for default driver code.
  701. static void uart_rx_intr_handler_default(void *param)
  702. {
  703. uart_obj_t *p_uart = (uart_obj_t*) param;
  704. uint8_t uart_num = p_uart->uart_num;
  705. uart_dev_t* uart_reg = UART[uart_num];
  706. int rx_fifo_len = 0;
  707. uint8_t buf_idx = 0;
  708. uint32_t uart_intr_status = 0;
  709. uart_event_t uart_event;
  710. portBASE_TYPE HPTaskAwoken = 0;
  711. static uint8_t pat_flg = 0;
  712. while(1) {
  713. uart_intr_status = uart_reg->int_st.val;
  714. // The `continue statement` may cause the interrupt to loop infinitely
  715. // we exit the interrupt here
  716. if(uart_intr_status == 0) {
  717. break;
  718. }
  719. uart_event.type = UART_EVENT_MAX;
  720. if(uart_intr_status & UART_TXFIFO_EMPTY_INT_ST_M) {
  721. uart_clear_intr_status(uart_num, UART_TXFIFO_EMPTY_INT_CLR_M);
  722. uart_disable_intr_mask_from_isr(uart_num, UART_TXFIFO_EMPTY_INT_ENA_M);
  723. if(p_uart->tx_waiting_brk) {
  724. continue;
  725. }
  726. //TX semaphore will only be used when tx_buf_size is zero.
  727. if(p_uart->tx_waiting_fifo == true && p_uart->tx_buf_size == 0) {
  728. p_uart->tx_waiting_fifo = false;
  729. xSemaphoreGiveFromISR(p_uart->tx_fifo_sem, &HPTaskAwoken);
  730. } else {
  731. //We don't use TX ring buffer, because the size is zero.
  732. if(p_uart->tx_buf_size == 0) {
  733. continue;
  734. }
  735. int tx_fifo_rem = UART_FIFO_LEN - uart_reg->status.txfifo_cnt;
  736. bool en_tx_flg = false;
  737. //We need to put a loop here, in case all the buffer items are very short.
  738. //That would cause a watch_dog reset because empty interrupt happens so often.
  739. //Although this is a loop in ISR, this loop will execute at most 128 turns.
  740. while(tx_fifo_rem) {
  741. if(p_uart->tx_len_tot == 0 || p_uart->tx_ptr == NULL || p_uart->tx_len_cur == 0) {
  742. size_t size;
  743. p_uart->tx_head = (uart_tx_data_t*) xRingbufferReceiveFromISR(p_uart->tx_ring_buf, &size);
  744. if(p_uart->tx_head) {
  745. //The first item is the data description
  746. //Get the first item to get the data information
  747. if(p_uart->tx_len_tot == 0) {
  748. p_uart->tx_ptr = NULL;
  749. p_uart->tx_len_tot = p_uart->tx_head->tx_data.size;
  750. if(p_uart->tx_head->type == UART_DATA_BREAK) {
  751. p_uart->tx_brk_flg = 1;
  752. p_uart->tx_brk_len = p_uart->tx_head->tx_data.brk_len;
  753. }
  754. //We have saved the data description from the 1st item, return buffer.
  755. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  756. }else if(p_uart->tx_ptr == NULL) {
  757. //Update the TX item pointer, we will need this to return item to buffer.
  758. p_uart->tx_ptr = (uint8_t*) p_uart->tx_head;
  759. en_tx_flg = true;
  760. p_uart->tx_len_cur = size;
  761. }
  762. }
  763. else {
  764. //Can not get data from ring buffer, return;
  765. break;
  766. }
  767. }
  768. if (p_uart->tx_len_tot > 0 && p_uart->tx_ptr && p_uart->tx_len_cur > 0) {
  769. //To fill the TX FIFO.
  770. int send_len = p_uart->tx_len_cur > tx_fifo_rem ? tx_fifo_rem : p_uart->tx_len_cur;
  771. // Set RS485 RTS pin before transmission if the half duplex mode is enabled
  772. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  773. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  774. uart_reg->conf0.sw_rts = 0;
  775. uart_reg->int_ena.tx_done = 1;
  776. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  777. }
  778. for (buf_idx = 0; buf_idx < send_len; buf_idx++) {
  779. WRITE_PERI_REG(UART_FIFO_AHB_REG(uart_num),
  780. *(p_uart->tx_ptr++) & 0xff);
  781. }
  782. p_uart->tx_len_tot -= send_len;
  783. p_uart->tx_len_cur -= send_len;
  784. tx_fifo_rem -= send_len;
  785. if (p_uart->tx_len_cur == 0) {
  786. //Return item to ring buffer.
  787. vRingbufferReturnItemFromISR(p_uart->tx_ring_buf, p_uart->tx_head, &HPTaskAwoken);
  788. p_uart->tx_head = NULL;
  789. p_uart->tx_ptr = NULL;
  790. //Sending item done, now we need to send break if there is a record.
  791. //Set TX break signal after FIFO is empty
  792. if(p_uart->tx_len_tot == 0 && p_uart->tx_brk_flg == 1) {
  793. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  794. uart_reg->int_ena.tx_brk_done = 0;
  795. uart_reg->idle_conf.tx_brk_num = p_uart->tx_brk_len;
  796. uart_reg->conf0.txd_brk = 1;
  797. uart_reg->int_clr.tx_brk_done = 1;
  798. uart_reg->int_ena.tx_brk_done = 1;
  799. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  800. p_uart->tx_waiting_brk = 1;
  801. //do not enable TX empty interrupt
  802. en_tx_flg = false;
  803. } else {
  804. //enable TX empty interrupt
  805. en_tx_flg = true;
  806. }
  807. } else {
  808. //enable TX empty interrupt
  809. en_tx_flg = true;
  810. }
  811. }
  812. }
  813. if (en_tx_flg) {
  814. uart_clear_intr_status(uart_num, UART_TXFIFO_EMPTY_INT_CLR_M);
  815. uart_enable_intr_mask_from_isr(uart_num, UART_TXFIFO_EMPTY_INT_ENA_M);
  816. }
  817. }
  818. }
  819. else if ((uart_intr_status & UART_RXFIFO_TOUT_INT_ST_M)
  820. || (uart_intr_status & UART_RXFIFO_FULL_INT_ST_M)
  821. || (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M)
  822. ) {
  823. rx_fifo_len = uart_reg->status.rxfifo_cnt;
  824. if(pat_flg == 1) {
  825. uart_intr_status |= UART_AT_CMD_CHAR_DET_INT_ST_M;
  826. pat_flg = 0;
  827. }
  828. if (p_uart->rx_buffer_full_flg == false) {
  829. //We have to read out all data in RX FIFO to clear the interrupt signal
  830. for(buf_idx = 0; buf_idx < rx_fifo_len; buf_idx++) {
  831. p_uart->rx_data_buf[buf_idx] = uart_reg->fifo.rw_byte;
  832. }
  833. uint8_t pat_chr = uart_reg->at_cmd_char.data;
  834. int pat_num = uart_reg->at_cmd_char.char_num;
  835. int pat_idx = -1;
  836. //Get the buffer from the FIFO
  837. if (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  838. uart_clear_intr_status(uart_num, UART_AT_CMD_CHAR_DET_INT_CLR_M);
  839. uart_event.type = UART_PATTERN_DET;
  840. uart_event.size = rx_fifo_len;
  841. pat_idx = uart_find_pattern_from_last(p_uart->rx_data_buf, rx_fifo_len - 1, pat_chr, pat_num);
  842. } else {
  843. //After Copying the Data From FIFO ,Clear intr_status
  844. uart_clear_intr_status(uart_num, UART_RXFIFO_TOUT_INT_CLR_M | UART_RXFIFO_FULL_INT_CLR_M);
  845. uart_event.type = UART_DATA;
  846. uart_event.size = rx_fifo_len;
  847. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  848. if (p_uart->uart_select_notif_callback) {
  849. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_READ_NOTIF, &HPTaskAwoken);
  850. }
  851. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  852. }
  853. p_uart->rx_stash_len = rx_fifo_len;
  854. //If we fail to push data to ring buffer, we will have to stash the data, and send next time.
  855. //Mainly for applications that uses flow control or small ring buffer.
  856. if(pdFALSE == xRingbufferSendFromISR(p_uart->rx_ring_buf, p_uart->rx_data_buf, p_uart->rx_stash_len, &HPTaskAwoken)) {
  857. p_uart->rx_buffer_full_flg = true;
  858. uart_disable_intr_mask_from_isr(uart_num, UART_RXFIFO_TOUT_INT_ENA_M | UART_RXFIFO_FULL_INT_ENA_M);
  859. if (uart_event.type == UART_PATTERN_DET) {
  860. if (rx_fifo_len < pat_num) {
  861. //some of the characters are read out in last interrupt
  862. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  863. } else {
  864. uart_pattern_enqueue(uart_num,
  865. pat_idx <= -1 ?
  866. //can not find the pattern in buffer,
  867. p_uart->rx_buffered_len + p_uart->rx_stash_len :
  868. // find the pattern in buffer
  869. p_uart->rx_buffered_len + pat_idx);
  870. }
  871. if ((p_uart->xQueueUart != NULL) && (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken))) {
  872. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  873. }
  874. }
  875. uart_event.type = UART_BUFFER_FULL;
  876. } else {
  877. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  878. if (uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  879. if (rx_fifo_len < pat_num) {
  880. //some of the characters are read out in last interrupt
  881. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len - (pat_num - rx_fifo_len));
  882. } else if(pat_idx >= 0) {
  883. // find pattern in statsh buffer.
  884. uart_pattern_enqueue(uart_num, p_uart->rx_buffered_len + pat_idx);
  885. }
  886. }
  887. p_uart->rx_buffered_len += p_uart->rx_stash_len;
  888. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  889. }
  890. } else {
  891. uart_disable_intr_mask_from_isr(uart_num, UART_RXFIFO_FULL_INT_ENA_M | UART_RXFIFO_TOUT_INT_ENA_M);
  892. uart_clear_intr_status(uart_num, UART_RXFIFO_FULL_INT_CLR_M | UART_RXFIFO_TOUT_INT_CLR_M);
  893. if(uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  894. uart_reg->int_clr.at_cmd_char_det = 1;
  895. uart_event.type = UART_PATTERN_DET;
  896. uart_event.size = rx_fifo_len;
  897. pat_flg = 1;
  898. }
  899. }
  900. } else if(uart_intr_status & UART_RXFIFO_OVF_INT_ST_M) {
  901. // When fifo overflows, we reset the fifo.
  902. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  903. uart_reset_rx_fifo(uart_num);
  904. uart_reg->int_clr.rxfifo_ovf = 1;
  905. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  906. uart_event.type = UART_FIFO_OVF;
  907. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  908. if (p_uart->uart_select_notif_callback) {
  909. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  910. }
  911. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  912. } else if(uart_intr_status & UART_BRK_DET_INT_ST_M) {
  913. uart_reg->int_clr.brk_det = 1;
  914. uart_event.type = UART_BREAK;
  915. } else if(uart_intr_status & UART_FRM_ERR_INT_ST_M) {
  916. uart_reg->int_clr.frm_err = 1;
  917. uart_event.type = UART_FRAME_ERR;
  918. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  919. if (p_uart->uart_select_notif_callback) {
  920. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  921. }
  922. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  923. } else if(uart_intr_status & UART_PARITY_ERR_INT_ST_M) {
  924. uart_reg->int_clr.parity_err = 1;
  925. uart_event.type = UART_PARITY_ERR;
  926. UART_ENTER_CRITICAL_ISR(&uart_selectlock);
  927. if (p_uart->uart_select_notif_callback) {
  928. p_uart->uart_select_notif_callback(uart_num, UART_SELECT_ERROR_NOTIF, &HPTaskAwoken);
  929. }
  930. UART_EXIT_CRITICAL_ISR(&uart_selectlock);
  931. } else if(uart_intr_status & UART_TX_BRK_DONE_INT_ST_M) {
  932. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  933. uart_reg->conf0.txd_brk = 0;
  934. uart_reg->int_ena.tx_brk_done = 0;
  935. uart_reg->int_clr.tx_brk_done = 1;
  936. if(p_uart->tx_brk_flg == 1) {
  937. uart_reg->int_ena.txfifo_empty = 1;
  938. }
  939. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  940. if(p_uart->tx_brk_flg == 1) {
  941. p_uart->tx_brk_flg = 0;
  942. p_uart->tx_waiting_brk = 0;
  943. } else {
  944. xSemaphoreGiveFromISR(p_uart->tx_brk_sem, &HPTaskAwoken);
  945. }
  946. } else if(uart_intr_status & UART_TX_BRK_IDLE_DONE_INT_ST_M) {
  947. uart_disable_intr_mask_from_isr(uart_num, UART_TX_BRK_IDLE_DONE_INT_ENA_M);
  948. uart_clear_intr_status(uart_num, UART_TX_BRK_IDLE_DONE_INT_CLR_M);
  949. } else if(uart_intr_status & UART_AT_CMD_CHAR_DET_INT_ST_M) {
  950. uart_reg->int_clr.at_cmd_char_det = 1;
  951. uart_event.type = UART_PATTERN_DET;
  952. } else if ((uart_intr_status & UART_RS485_CLASH_INT_ST_M)
  953. || (uart_intr_status & UART_RS485_FRM_ERR_INT_ENA)
  954. || (uart_intr_status & UART_RS485_PARITY_ERR_INT_ENA)) {
  955. // RS485 collision or frame error interrupt triggered
  956. uart_clear_intr_status(uart_num, UART_RS485_CLASH_INT_CLR_M);
  957. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  958. uart_reset_rx_fifo(uart_num);
  959. // Set collision detection flag
  960. p_uart_obj[uart_num]->coll_det_flg = true;
  961. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  962. uart_event.type = UART_EVENT_MAX;
  963. } else if(uart_intr_status & UART_TX_DONE_INT_ST_M) {
  964. uart_disable_intr_mask_from_isr(uart_num, UART_TX_DONE_INT_ENA_M);
  965. uart_clear_intr_status(uart_num, UART_TX_DONE_INT_CLR_M);
  966. // If RS485 half duplex mode is enable then reset FIFO and
  967. // reset RTS pin to start receiver driver
  968. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  969. UART_ENTER_CRITICAL_ISR(&uart_spinlock[uart_num]);
  970. uart_reset_rx_fifo(uart_num); // Allows to avoid hardware issue with the RXFIFO reset
  971. uart_reg->conf0.sw_rts = 1;
  972. UART_EXIT_CRITICAL_ISR(&uart_spinlock[uart_num]);
  973. }
  974. xSemaphoreGiveFromISR(p_uart_obj[uart_num]->tx_done_sem, &HPTaskAwoken);
  975. } else {
  976. uart_reg->int_clr.val = uart_intr_status; /*simply clear all other intr status*/
  977. uart_event.type = UART_EVENT_MAX;
  978. }
  979. if(uart_event.type != UART_EVENT_MAX && p_uart->xQueueUart) {
  980. if (pdFALSE == xQueueSendFromISR(p_uart->xQueueUart, (void * )&uart_event, &HPTaskAwoken)) {
  981. ESP_EARLY_LOGV(UART_TAG, "UART event queue full");
  982. }
  983. }
  984. }
  985. if(HPTaskAwoken == pdTRUE) {
  986. portYIELD_FROM_ISR();
  987. }
  988. }
  989. /**************************************************************/
  990. esp_err_t uart_wait_tx_done(uart_port_t uart_num, TickType_t ticks_to_wait)
  991. {
  992. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  993. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  994. BaseType_t res;
  995. portTickType ticks_start = xTaskGetTickCount();
  996. //Take tx_mux
  997. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)ticks_to_wait);
  998. if(res == pdFALSE) {
  999. return ESP_ERR_TIMEOUT;
  1000. }
  1001. xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, 0);
  1002. typeof(UART0.status) status = UART[uart_num]->status;
  1003. //Wait txfifo_cnt = 0, and the transmitter state machine is in idle state.
  1004. if(status.txfifo_cnt == 0 && status.st_utx_out == 0) {
  1005. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1006. return ESP_OK;
  1007. }
  1008. uart_enable_intr_mask(uart_num, UART_TX_DONE_INT_ENA_M);
  1009. TickType_t ticks_end = xTaskGetTickCount();
  1010. if (ticks_end - ticks_start > ticks_to_wait) {
  1011. ticks_to_wait = 0;
  1012. } else {
  1013. ticks_to_wait = ticks_to_wait - (ticks_end - ticks_start);
  1014. }
  1015. //take 2nd tx_done_sem, wait given from ISR
  1016. res = xSemaphoreTake(p_uart_obj[uart_num]->tx_done_sem, (portTickType)ticks_to_wait);
  1017. if(res == pdFALSE) {
  1018. uart_disable_intr_mask(uart_num, UART_TX_DONE_INT_ENA_M);
  1019. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1020. return ESP_ERR_TIMEOUT;
  1021. }
  1022. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1023. return ESP_OK;
  1024. }
  1025. static esp_err_t uart_set_break(uart_port_t uart_num, int break_num)
  1026. {
  1027. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1028. UART[uart_num]->idle_conf.tx_brk_num = break_num;
  1029. UART[uart_num]->conf0.txd_brk = 1;
  1030. UART[uart_num]->int_clr.tx_brk_done = 1;
  1031. UART[uart_num]->int_ena.tx_brk_done = 1;
  1032. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1033. return ESP_OK;
  1034. }
  1035. //Fill UART tx_fifo and return a number,
  1036. //This function by itself is not thread-safe, always call from within a muxed section.
  1037. static int uart_fill_fifo(uart_port_t uart_num, const char* buffer, uint32_t len)
  1038. {
  1039. uint8_t i = 0;
  1040. uint8_t tx_fifo_cnt = UART[uart_num]->status.txfifo_cnt;
  1041. uint8_t tx_remain_fifo_cnt = (UART_FIFO_LEN - tx_fifo_cnt);
  1042. uint8_t copy_cnt = (len >= tx_remain_fifo_cnt ? tx_remain_fifo_cnt : len);
  1043. // Set the RTS pin if RS485 mode is enabled
  1044. if (UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)) {
  1045. UART[uart_num]->conf0.sw_rts = 0;
  1046. UART[uart_num]->int_ena.tx_done = 1;
  1047. }
  1048. for (i = 0; i < copy_cnt; i++) {
  1049. WRITE_PERI_REG(UART_FIFO_AHB_REG(uart_num), buffer[i]);
  1050. }
  1051. return copy_cnt;
  1052. }
  1053. int uart_tx_chars(uart_port_t uart_num, const char* buffer, uint32_t len)
  1054. {
  1055. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1056. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1057. UART_CHECK(buffer, "buffer null", (-1));
  1058. if(len == 0) {
  1059. return 0;
  1060. }
  1061. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  1062. int tx_len = uart_fill_fifo(uart_num, (const char*) buffer, len);
  1063. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1064. return tx_len;
  1065. }
  1066. static int uart_tx_all(uart_port_t uart_num, const char* src, size_t size, bool brk_en, int brk_len)
  1067. {
  1068. if(size == 0) {
  1069. return 0;
  1070. }
  1071. size_t original_size = size;
  1072. //lock for uart_tx
  1073. xSemaphoreTake(p_uart_obj[uart_num]->tx_mux, (portTickType)portMAX_DELAY);
  1074. p_uart_obj[uart_num]->coll_det_flg = false;
  1075. if(p_uart_obj[uart_num]->tx_buf_size > 0) {
  1076. int max_size = xRingbufferGetMaxItemSize(p_uart_obj[uart_num]->tx_ring_buf);
  1077. int offset = 0;
  1078. uart_tx_data_t evt;
  1079. evt.tx_data.size = size;
  1080. evt.tx_data.brk_len = brk_len;
  1081. if(brk_en) {
  1082. evt.type = UART_DATA_BREAK;
  1083. } else {
  1084. evt.type = UART_DATA;
  1085. }
  1086. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) &evt, sizeof(uart_tx_data_t), portMAX_DELAY);
  1087. while(size > 0) {
  1088. int send_size = size > max_size / 2 ? max_size / 2 : size;
  1089. xRingbufferSend(p_uart_obj[uart_num]->tx_ring_buf, (void*) (src + offset), send_size, portMAX_DELAY);
  1090. size -= send_size;
  1091. offset += send_size;
  1092. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1093. }
  1094. } else {
  1095. while(size) {
  1096. //semaphore for tx_fifo available
  1097. if(pdTRUE == xSemaphoreTake(p_uart_obj[uart_num]->tx_fifo_sem, (portTickType)portMAX_DELAY)) {
  1098. size_t sent = uart_fill_fifo(uart_num, (char*) src, size);
  1099. if(sent < size) {
  1100. p_uart_obj[uart_num]->tx_waiting_fifo = true;
  1101. uart_enable_tx_intr(uart_num, 1, UART_EMPTY_THRESH_DEFAULT);
  1102. }
  1103. size -= sent;
  1104. src += sent;
  1105. }
  1106. }
  1107. if(brk_en) {
  1108. uart_set_break(uart_num, brk_len);
  1109. xSemaphoreTake(p_uart_obj[uart_num]->tx_brk_sem, (portTickType)portMAX_DELAY);
  1110. }
  1111. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1112. }
  1113. xSemaphoreGive(p_uart_obj[uart_num]->tx_mux);
  1114. return original_size;
  1115. }
  1116. int uart_write_bytes(uart_port_t uart_num, const char* src, size_t size)
  1117. {
  1118. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1119. UART_CHECK((p_uart_obj[uart_num] != NULL), "uart driver error", (-1));
  1120. UART_CHECK(src, "buffer null", (-1));
  1121. return uart_tx_all(uart_num, src, size, 0, 0);
  1122. }
  1123. int uart_write_bytes_with_break(uart_port_t uart_num, const char* src, size_t size, int brk_len)
  1124. {
  1125. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1126. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1127. UART_CHECK((size > 0), "uart size error", (-1));
  1128. UART_CHECK((src), "uart data null", (-1));
  1129. UART_CHECK((brk_len > 0 && brk_len < 256), "break_num error", (-1));
  1130. return uart_tx_all(uart_num, src, size, 1, brk_len);
  1131. }
  1132. static bool uart_check_buf_full(uart_port_t uart_num)
  1133. {
  1134. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1135. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1136. if(res == pdTRUE) {
  1137. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1138. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1139. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1140. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1141. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1142. return true;
  1143. }
  1144. }
  1145. return false;
  1146. }
  1147. int uart_read_bytes(uart_port_t uart_num, uint8_t* buf, uint32_t length, TickType_t ticks_to_wait)
  1148. {
  1149. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", (-1));
  1150. UART_CHECK((buf), "uart data null", (-1));
  1151. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", (-1));
  1152. uint8_t* data = NULL;
  1153. size_t size;
  1154. size_t copy_len = 0;
  1155. int len_tmp;
  1156. if(xSemaphoreTake(p_uart_obj[uart_num]->rx_mux,(portTickType)ticks_to_wait) != pdTRUE) {
  1157. return -1;
  1158. }
  1159. while(length) {
  1160. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1161. data = (uint8_t*) xRingbufferReceive(p_uart_obj[uart_num]->rx_ring_buf, &size, (portTickType) ticks_to_wait);
  1162. if(data) {
  1163. p_uart_obj[uart_num]->rx_head_ptr = data;
  1164. p_uart_obj[uart_num]->rx_ptr = data;
  1165. p_uart_obj[uart_num]->rx_cur_remain = size;
  1166. } else {
  1167. //When using dual cores, `rx_buffer_full_flg` may read and write on different cores at same time,
  1168. //which may lose synchronization. So we also need to call `uart_check_buf_full` once when ringbuffer is empty
  1169. //to solve the possible asynchronous issues.
  1170. if(uart_check_buf_full(uart_num)) {
  1171. //This condition will never be true if `uart_read_bytes`
  1172. //and `uart_rx_intr_handler_default` are scheduled on the same core.
  1173. continue;
  1174. } else {
  1175. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1176. return copy_len;
  1177. }
  1178. }
  1179. }
  1180. if(p_uart_obj[uart_num]->rx_cur_remain > length) {
  1181. len_tmp = length;
  1182. } else {
  1183. len_tmp = p_uart_obj[uart_num]->rx_cur_remain;
  1184. }
  1185. memcpy(buf + copy_len, p_uart_obj[uart_num]->rx_ptr, len_tmp);
  1186. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1187. p_uart_obj[uart_num]->rx_buffered_len -= len_tmp;
  1188. uart_pattern_queue_update(uart_num, len_tmp);
  1189. p_uart_obj[uart_num]->rx_ptr += len_tmp;
  1190. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1191. p_uart_obj[uart_num]->rx_cur_remain -= len_tmp;
  1192. copy_len += len_tmp;
  1193. length -= len_tmp;
  1194. if(p_uart_obj[uart_num]->rx_cur_remain == 0) {
  1195. vRingbufferReturnItem(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_head_ptr);
  1196. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1197. p_uart_obj[uart_num]->rx_ptr = NULL;
  1198. uart_check_buf_full(uart_num);
  1199. }
  1200. }
  1201. xSemaphoreGive(p_uart_obj[uart_num]->rx_mux);
  1202. return copy_len;
  1203. }
  1204. esp_err_t uart_get_buffered_data_len(uart_port_t uart_num, size_t* size)
  1205. {
  1206. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1207. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1208. *size = p_uart_obj[uart_num]->rx_buffered_len;
  1209. return ESP_OK;
  1210. }
  1211. esp_err_t uart_flush(uart_port_t uart_num) __attribute__((alias("uart_flush_input")));
  1212. esp_err_t uart_flush_input(uart_port_t uart_num)
  1213. {
  1214. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1215. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_FAIL);
  1216. uart_obj_t* p_uart = p_uart_obj[uart_num];
  1217. uint8_t* data;
  1218. size_t size;
  1219. //rx sem protect the ring buffer read related functions
  1220. xSemaphoreTake(p_uart->rx_mux, (portTickType)portMAX_DELAY);
  1221. uart_disable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1222. while(true) {
  1223. if(p_uart->rx_head_ptr) {
  1224. vRingbufferReturnItem(p_uart->rx_ring_buf, p_uart->rx_head_ptr);
  1225. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1226. p_uart_obj[uart_num]->rx_buffered_len -= p_uart->rx_cur_remain;
  1227. uart_pattern_queue_update(uart_num, p_uart->rx_cur_remain);
  1228. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1229. p_uart->rx_ptr = NULL;
  1230. p_uart->rx_cur_remain = 0;
  1231. p_uart->rx_head_ptr = NULL;
  1232. }
  1233. data = (uint8_t*) xRingbufferReceive(p_uart->rx_ring_buf, &size, (portTickType) 0);
  1234. if(data == NULL) {
  1235. if( p_uart_obj[uart_num]->rx_buffered_len != 0 ) {
  1236. ESP_LOGE(UART_TAG, "rx_buffered_len error");
  1237. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1238. }
  1239. //We also need to clear the `rx_buffer_full_flg` here.
  1240. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1241. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1242. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1243. break;
  1244. }
  1245. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1246. p_uart_obj[uart_num]->rx_buffered_len -= size;
  1247. uart_pattern_queue_update(uart_num, size);
  1248. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1249. vRingbufferReturnItem(p_uart->rx_ring_buf, data);
  1250. if(p_uart_obj[uart_num]->rx_buffer_full_flg) {
  1251. BaseType_t res = xRingbufferSend(p_uart_obj[uart_num]->rx_ring_buf, p_uart_obj[uart_num]->rx_data_buf, p_uart_obj[uart_num]->rx_stash_len, 1);
  1252. if(res == pdTRUE) {
  1253. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1254. p_uart_obj[uart_num]->rx_buffered_len += p_uart_obj[uart_num]->rx_stash_len;
  1255. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1256. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1257. }
  1258. }
  1259. }
  1260. p_uart->rx_ptr = NULL;
  1261. p_uart->rx_cur_remain = 0;
  1262. p_uart->rx_head_ptr = NULL;
  1263. uart_reset_rx_fifo(uart_num);
  1264. uart_enable_rx_intr(p_uart_obj[uart_num]->uart_num);
  1265. xSemaphoreGive(p_uart->rx_mux);
  1266. return ESP_OK;
  1267. }
  1268. esp_err_t uart_driver_install(uart_port_t uart_num, int rx_buffer_size, int tx_buffer_size, int queue_size, QueueHandle_t *uart_queue, int intr_alloc_flags)
  1269. {
  1270. esp_err_t r;
  1271. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1272. UART_CHECK((rx_buffer_size > UART_FIFO_LEN), "uart rx buffer length error(>128)", ESP_FAIL);
  1273. UART_CHECK((tx_buffer_size > UART_FIFO_LEN) || (tx_buffer_size == 0), "uart tx buffer length error(>128 or 0)", ESP_FAIL);
  1274. UART_CHECK((intr_alloc_flags & ESP_INTR_FLAG_IRAM) == 0, "ESP_INTR_FLAG_IRAM set in intr_alloc_flags", ESP_FAIL); /* uart_rx_intr_handler_default is not in IRAM */
  1275. if(p_uart_obj[uart_num] == NULL) {
  1276. p_uart_obj[uart_num] = (uart_obj_t*) calloc(1, sizeof(uart_obj_t));
  1277. if(p_uart_obj[uart_num] == NULL) {
  1278. ESP_LOGE(UART_TAG, "UART driver malloc error");
  1279. return ESP_FAIL;
  1280. }
  1281. p_uart_obj[uart_num]->uart_num = uart_num;
  1282. p_uart_obj[uart_num]->uart_mode = UART_MODE_UART;
  1283. p_uart_obj[uart_num]->coll_det_flg = false;
  1284. p_uart_obj[uart_num]->tx_fifo_sem = xSemaphoreCreateBinary();
  1285. xSemaphoreGive(p_uart_obj[uart_num]->tx_fifo_sem);
  1286. p_uart_obj[uart_num]->tx_done_sem = xSemaphoreCreateBinary();
  1287. p_uart_obj[uart_num]->tx_brk_sem = xSemaphoreCreateBinary();
  1288. p_uart_obj[uart_num]->tx_mux = xSemaphoreCreateMutex();
  1289. p_uart_obj[uart_num]->rx_mux = xSemaphoreCreateMutex();
  1290. p_uart_obj[uart_num]->queue_size = queue_size;
  1291. p_uart_obj[uart_num]->tx_ptr = NULL;
  1292. p_uart_obj[uart_num]->tx_head = NULL;
  1293. p_uart_obj[uart_num]->tx_len_tot = 0;
  1294. p_uart_obj[uart_num]->tx_brk_flg = 0;
  1295. p_uart_obj[uart_num]->tx_brk_len = 0;
  1296. p_uart_obj[uart_num]->tx_waiting_brk = 0;
  1297. p_uart_obj[uart_num]->rx_buffered_len = 0;
  1298. uart_pattern_queue_reset(uart_num, UART_PATTERN_DET_QLEN_DEFAULT);
  1299. if(uart_queue) {
  1300. p_uart_obj[uart_num]->xQueueUart = xQueueCreate(queue_size, sizeof(uart_event_t));
  1301. *uart_queue = p_uart_obj[uart_num]->xQueueUart;
  1302. ESP_LOGI(UART_TAG, "queue free spaces: %d", uxQueueSpacesAvailable(p_uart_obj[uart_num]->xQueueUart));
  1303. } else {
  1304. p_uart_obj[uart_num]->xQueueUart = NULL;
  1305. }
  1306. p_uart_obj[uart_num]->rx_buffer_full_flg = false;
  1307. p_uart_obj[uart_num]->tx_waiting_fifo = false;
  1308. p_uart_obj[uart_num]->rx_ptr = NULL;
  1309. p_uart_obj[uart_num]->rx_cur_remain = 0;
  1310. p_uart_obj[uart_num]->rx_head_ptr = NULL;
  1311. p_uart_obj[uart_num]->rx_ring_buf = xRingbufferCreate(rx_buffer_size, RINGBUF_TYPE_BYTEBUF);
  1312. if(tx_buffer_size > 0) {
  1313. p_uart_obj[uart_num]->tx_ring_buf = xRingbufferCreate(tx_buffer_size, RINGBUF_TYPE_NOSPLIT);
  1314. p_uart_obj[uart_num]->tx_buf_size = tx_buffer_size;
  1315. } else {
  1316. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1317. p_uart_obj[uart_num]->tx_buf_size = 0;
  1318. }
  1319. p_uart_obj[uart_num]->uart_select_notif_callback = NULL;
  1320. } else {
  1321. ESP_LOGE(UART_TAG, "UART driver already installed");
  1322. return ESP_FAIL;
  1323. }
  1324. r=uart_isr_register(uart_num, uart_rx_intr_handler_default, p_uart_obj[uart_num], intr_alloc_flags, &p_uart_obj[uart_num]->intr_handle);
  1325. if (r!=ESP_OK) goto err;
  1326. uart_intr_config_t uart_intr = {
  1327. .intr_enable_mask = UART_RXFIFO_FULL_INT_ENA_M
  1328. | UART_RXFIFO_TOUT_INT_ENA_M
  1329. | UART_FRM_ERR_INT_ENA_M
  1330. | UART_RXFIFO_OVF_INT_ENA_M
  1331. | UART_BRK_DET_INT_ENA_M
  1332. | UART_PARITY_ERR_INT_ENA_M,
  1333. .rxfifo_full_thresh = UART_FULL_THRESH_DEFAULT,
  1334. .rx_timeout_thresh = UART_TOUT_THRESH_DEFAULT,
  1335. .txfifo_empty_intr_thresh = UART_EMPTY_THRESH_DEFAULT
  1336. };
  1337. r=uart_intr_config(uart_num, &uart_intr);
  1338. if (r!=ESP_OK) goto err;
  1339. return r;
  1340. err:
  1341. uart_driver_delete(uart_num);
  1342. return r;
  1343. }
  1344. //Make sure no other tasks are still using UART before you call this function
  1345. esp_err_t uart_driver_delete(uart_port_t uart_num)
  1346. {
  1347. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_FAIL);
  1348. if(p_uart_obj[uart_num] == NULL) {
  1349. ESP_LOGI(UART_TAG, "ALREADY NULL");
  1350. return ESP_OK;
  1351. }
  1352. esp_intr_free(p_uart_obj[uart_num]->intr_handle);
  1353. uart_disable_rx_intr(uart_num);
  1354. uart_disable_tx_intr(uart_num);
  1355. uart_pattern_link_free(uart_num);
  1356. if(p_uart_obj[uart_num]->tx_fifo_sem) {
  1357. vSemaphoreDelete(p_uart_obj[uart_num]->tx_fifo_sem);
  1358. p_uart_obj[uart_num]->tx_fifo_sem = NULL;
  1359. }
  1360. if(p_uart_obj[uart_num]->tx_done_sem) {
  1361. vSemaphoreDelete(p_uart_obj[uart_num]->tx_done_sem);
  1362. p_uart_obj[uart_num]->tx_done_sem = NULL;
  1363. }
  1364. if(p_uart_obj[uart_num]->tx_brk_sem) {
  1365. vSemaphoreDelete(p_uart_obj[uart_num]->tx_brk_sem);
  1366. p_uart_obj[uart_num]->tx_brk_sem = NULL;
  1367. }
  1368. if(p_uart_obj[uart_num]->tx_mux) {
  1369. vSemaphoreDelete(p_uart_obj[uart_num]->tx_mux);
  1370. p_uart_obj[uart_num]->tx_mux = NULL;
  1371. }
  1372. if(p_uart_obj[uart_num]->rx_mux) {
  1373. vSemaphoreDelete(p_uart_obj[uart_num]->rx_mux);
  1374. p_uart_obj[uart_num]->rx_mux = NULL;
  1375. }
  1376. if(p_uart_obj[uart_num]->xQueueUart) {
  1377. vQueueDelete(p_uart_obj[uart_num]->xQueueUart);
  1378. p_uart_obj[uart_num]->xQueueUart = NULL;
  1379. }
  1380. if(p_uart_obj[uart_num]->rx_ring_buf) {
  1381. vRingbufferDelete(p_uart_obj[uart_num]->rx_ring_buf);
  1382. p_uart_obj[uart_num]->rx_ring_buf = NULL;
  1383. }
  1384. if(p_uart_obj[uart_num]->tx_ring_buf) {
  1385. vRingbufferDelete(p_uart_obj[uart_num]->tx_ring_buf);
  1386. p_uart_obj[uart_num]->tx_ring_buf = NULL;
  1387. }
  1388. free(p_uart_obj[uart_num]);
  1389. p_uart_obj[uart_num] = NULL;
  1390. if (uart_num != CONFIG_ESP_CONSOLE_UART_NUM) {
  1391. periph_module_t periph_module = get_periph_module(uart_num);
  1392. periph_module_disable(periph_module);
  1393. }
  1394. return ESP_OK;
  1395. }
  1396. void uart_set_select_notif_callback(uart_port_t uart_num, uart_select_notif_callback_t uart_select_notif_callback)
  1397. {
  1398. if (uart_num < UART_NUM_MAX && p_uart_obj[uart_num]) {
  1399. p_uart_obj[uart_num]->uart_select_notif_callback = (uart_select_notif_callback_t) uart_select_notif_callback;
  1400. }
  1401. }
  1402. portMUX_TYPE *uart_get_selectlock()
  1403. {
  1404. return &uart_selectlock;
  1405. }
  1406. // Set UART mode
  1407. esp_err_t uart_set_mode(uart_port_t uart_num, uart_mode_t mode)
  1408. {
  1409. UART_CHECK((p_uart_obj[uart_num]), "uart driver error", ESP_ERR_INVALID_STATE);
  1410. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1411. if ((mode == UART_MODE_RS485_COLLISION_DETECT) || (mode == UART_MODE_RS485_APP_CTRL)
  1412. || (mode == UART_MODE_RS485_HALF_DUPLEX)) {
  1413. UART_CHECK((UART[uart_num]->conf1.rx_flow_en != 1),
  1414. "disable hw flowctrl before using RS485 mode", ESP_ERR_INVALID_ARG);
  1415. }
  1416. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1417. UART[uart_num]->rs485_conf.en = 0;
  1418. UART[uart_num]->rs485_conf.tx_rx_en = 0;
  1419. UART[uart_num]->rs485_conf.rx_busy_tx_en = 0;
  1420. UART[uart_num]->conf0.irda_en = 0;
  1421. UART[uart_num]->conf0.sw_rts = 0;
  1422. switch (mode) {
  1423. case UART_MODE_UART:
  1424. break;
  1425. case UART_MODE_RS485_COLLISION_DETECT:
  1426. // This mode allows read while transmitting that allows collision detection
  1427. p_uart_obj[uart_num]->coll_det_flg = false;
  1428. // Transmitter’s output signal loop back to the receiver’s input signal
  1429. UART[uart_num]->rs485_conf.tx_rx_en = 0 ;
  1430. // Transmitter should send data when its receiver is busy
  1431. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1432. UART[uart_num]->rs485_conf.en = 1;
  1433. // Enable collision detection interrupts
  1434. uart_enable_intr_mask(uart_num, UART_RXFIFO_TOUT_INT_ENA
  1435. | UART_RXFIFO_FULL_INT_ENA
  1436. | UART_RS485_CLASH_INT_ENA
  1437. | UART_RS485_FRM_ERR_INT_ENA
  1438. | UART_RS485_PARITY_ERR_INT_ENA);
  1439. break;
  1440. case UART_MODE_RS485_APP_CTRL:
  1441. // Application software control, remove echo
  1442. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1443. UART[uart_num]->rs485_conf.en = 1;
  1444. break;
  1445. case UART_MODE_RS485_HALF_DUPLEX:
  1446. // Enable receiver, sw_rts = 1 generates low level on RTS pin
  1447. UART[uart_num]->conf0.sw_rts = 1;
  1448. UART[uart_num]->rs485_conf.en = 1;
  1449. // Must be set to 0 to automatically remove echo
  1450. UART[uart_num]->rs485_conf.tx_rx_en = 0;
  1451. // This is to void collision
  1452. UART[uart_num]->rs485_conf.rx_busy_tx_en = 1;
  1453. break;
  1454. case UART_MODE_IRDA:
  1455. UART[uart_num]->conf0.irda_en = 1;
  1456. break;
  1457. default:
  1458. UART_CHECK(1, "unsupported uart mode", ESP_ERR_INVALID_ARG);
  1459. break;
  1460. }
  1461. p_uart_obj[uart_num]->uart_mode = mode;
  1462. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1463. return ESP_OK;
  1464. }
  1465. esp_err_t uart_set_rx_timeout(uart_port_t uart_num, const uint8_t tout_thresh)
  1466. {
  1467. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1468. UART_CHECK((tout_thresh < 127), "tout_thresh max value is 126", ESP_ERR_INVALID_ARG);
  1469. UART_ENTER_CRITICAL(&uart_spinlock[uart_num]);
  1470. // The tout_thresh = 1, defines TOUT interrupt timeout equal to
  1471. // transmission time of one symbol (~11 bit) on current baudrate
  1472. if (tout_thresh > 0) {
  1473. //Hardware issue workaround: when using ref_tick, the rx timeout threshold needs increase to 10 times.
  1474. //T_ref = T_apb * APB_CLK/(REF_TICK << CLKDIV_FRAG_BIT_WIDTH)
  1475. if(UART[uart_num]->conf0.tick_ref_always_on == 0) {
  1476. UART[uart_num]->conf1.rx_tout_thrhd = tout_thresh * UART_TOUT_REF_FACTOR_DEFAULT;
  1477. } else {
  1478. UART[uart_num]->conf1.rx_tout_thrhd = tout_thresh;
  1479. }
  1480. UART[uart_num]->conf1.rx_tout_en = 1;
  1481. } else {
  1482. UART[uart_num]->conf1.rx_tout_en = 0;
  1483. }
  1484. UART_EXIT_CRITICAL(&uart_spinlock[uart_num]);
  1485. return ESP_OK;
  1486. }
  1487. esp_err_t uart_get_collision_flag(uart_port_t uart_num, bool* collision_flag)
  1488. {
  1489. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1490. UART_CHECK((collision_flag != NULL), "wrong parameter pointer", ESP_ERR_INVALID_ARG);
  1491. UART_CHECK((UART_IS_MODE_SET(uart_num, UART_MODE_RS485_HALF_DUPLEX)
  1492. || UART_IS_MODE_SET(uart_num, UART_MODE_RS485_COLLISION_DETECT)),
  1493. "wrong mode", ESP_ERR_INVALID_ARG);
  1494. *collision_flag = p_uart_obj[uart_num]->coll_det_flg;
  1495. return ESP_OK;
  1496. }
  1497. esp_err_t uart_set_wakeup_threshold(uart_port_t uart_num, int wakeup_threshold)
  1498. {
  1499. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1500. UART_CHECK((wakeup_threshold <= UART_ACTIVE_THRESHOLD_V &&
  1501. wakeup_threshold > UART_MIN_WAKEUP_THRESH),
  1502. "wakeup_threshold out of bounds", ESP_ERR_INVALID_ARG);
  1503. UART[uart_num]->sleep_conf.active_threshold = wakeup_threshold - UART_MIN_WAKEUP_THRESH;
  1504. return ESP_OK;
  1505. }
  1506. esp_err_t uart_get_wakeup_threshold(uart_port_t uart_num, int* out_wakeup_threshold)
  1507. {
  1508. UART_CHECK((uart_num < UART_NUM_MAX), "uart_num error", ESP_ERR_INVALID_ARG);
  1509. UART_CHECK((out_wakeup_threshold != NULL), "argument is NULL", ESP_ERR_INVALID_ARG);
  1510. *out_wakeup_threshold = UART[uart_num]->sleep_conf.active_threshold + UART_MIN_WAKEUP_THRESH;
  1511. return ESP_OK;
  1512. }