panic.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <stdlib.h>
  14. #include "esp_err.h"
  15. #include "esp_attr.h"
  16. #include "esp_private/system_internal.h"
  17. #include "esp_private/gdbstub.h"
  18. #include "esp_private/usb_console.h"
  19. #include "esp_ota_ops.h"
  20. #if CONFIG_APPTRACE_ENABLE
  21. #include "esp_app_trace.h"
  22. #if CONFIG_SYSVIEW_ENABLE
  23. #include "SEGGER_RTT.h"
  24. #endif
  25. #endif // CONFIG_APPTRACE_ENABLE
  26. #include "esp_core_dump.h"
  27. #include "soc/cpu.h"
  28. #include "soc/rtc.h"
  29. #include "hal/timer_hal.h"
  30. #include "hal/cpu_hal.h"
  31. #include "hal/wdt_types.h"
  32. #include "hal/wdt_hal.h"
  33. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  34. #include <string.h>
  35. #include "hal/uart_hal.h"
  36. #endif
  37. #include "esp_private/panic_internal.h"
  38. #include "port/panic_funcs.h"
  39. #include "sdkconfig.h"
  40. #if CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO == -1
  41. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO ESP_APPTRACE_TMO_INFINITE
  42. #else
  43. #define APPTRACE_ONPANIC_HOST_FLUSH_TMO (1000*CONFIG_APPTRACE_ONPANIC_HOST_FLUSH_TMO)
  44. #endif
  45. bool g_panic_abort = false;
  46. static char *s_panic_abort_details = NULL;
  47. static wdt_hal_context_t rtc_wdt_ctx = {.inst = WDT_RWDT, .rwdt_dev = &RTCCNTL};
  48. static wdt_hal_context_t wdt0_context = {.inst = WDT_MWDT0, .mwdt_dev = &TIMERG0};
  49. static wdt_hal_context_t wdt1_context = {.inst = WDT_MWDT1, .mwdt_dev = &TIMERG1};
  50. #if !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  51. #if CONFIG_ESP_CONSOLE_UART
  52. static uart_hal_context_t s_panic_uart = { .dev = CONFIG_ESP_CONSOLE_UART_NUM == 0 ? &UART0 : &UART1 };
  53. void panic_print_char(const char c)
  54. {
  55. uint32_t sz = 0;
  56. while(!uart_hal_get_txfifo_len(&s_panic_uart));
  57. uart_hal_write_txfifo(&s_panic_uart, (uint8_t*) &c, 1, &sz);
  58. }
  59. #endif // CONFIG_ESP_CONSOLE_UART
  60. #if CONFIG_ESP_CONSOLE_USB_CDC
  61. void panic_print_char(const char c)
  62. {
  63. esp_usb_console_write_buf(&c, 1);
  64. /* result ignored */
  65. }
  66. #endif // CONFIG_ESP_CONSOLE_USB_CDC
  67. #if CONFIG_ESP_CONSOLE_NONE
  68. void panic_print_char(const char c)
  69. {
  70. /* no-op */
  71. }
  72. #endif // CONFIG_ESP_CONSOLE_NONE
  73. void panic_print_str(const char *str)
  74. {
  75. for(int i = 0; str[i] != 0; i++) {
  76. panic_print_char(str[i]);
  77. }
  78. }
  79. void panic_print_hex(int h)
  80. {
  81. int x;
  82. int c;
  83. // Does not print '0x', only the digits (8 digits to print)
  84. for (x = 0; x < 8; x++) {
  85. c = (h >> 28) & 0xf; // extract the leftmost byte
  86. if (c < 10) {
  87. panic_print_char('0' + c);
  88. } else {
  89. panic_print_char('a' + c - 10);
  90. }
  91. h <<= 4; // move the 2nd leftmost byte to the left, to be extracted next
  92. }
  93. }
  94. void panic_print_dec(int d)
  95. {
  96. // can print at most 2 digits!
  97. int n1, n2;
  98. n1 = d % 10; // extract ones digit
  99. n2 = d / 10; // extract tens digit
  100. if (n2 == 0) {
  101. panic_print_char(' ');
  102. } else {
  103. panic_print_char(n2 + '0');
  104. }
  105. panic_print_char(n1 + '0');
  106. }
  107. #endif // CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  108. /*
  109. If watchdogs are enabled, the panic handler runs the risk of getting aborted pre-emptively because
  110. an overzealous watchdog decides to reset it. On the other hand, if we disable all watchdogs, we run
  111. the risk of somehow halting in the panic handler and not resetting. That is why this routine kills
  112. all watchdogs except the timer group 0 watchdog, and it reconfigures that to reset the chip after
  113. one second.
  114. */
  115. static void reconfigure_all_wdts(void)
  116. {
  117. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  118. //Reconfigure TWDT (Timer Group 0)
  119. wdt_hal_init(&wdt0_context, WDT_MWDT0, MWDT0_TICK_PRESCALER, false); //Prescaler: wdt counts in ticks of TG0_WDT_TICK_US
  120. wdt_hal_write_protect_disable(&wdt0_context);
  121. wdt_hal_config_stage(&wdt0_context, 0, 1000*1000/MWDT0_TICKS_PER_US, WDT_STAGE_ACTION_RESET_SYSTEM); //1 second before reset
  122. wdt_hal_enable(&wdt0_context);
  123. wdt_hal_write_protect_enable(&wdt0_context);
  124. //Disable IWDT (Timer Group 1)
  125. wdt_hal_write_protect_disable(&wdt1_context);
  126. wdt_hal_disable(&wdt1_context);
  127. wdt_hal_write_protect_enable(&wdt1_context);
  128. }
  129. /*
  130. This disables all the watchdogs for when we call the gdbstub.
  131. */
  132. static inline void disable_all_wdts(void)
  133. {
  134. //Todo: Refactor to use Interrupt or Task Watchdog API, and a system level WDT context
  135. //Task WDT is the Main Watchdog Timer of Timer Group 0
  136. wdt_hal_write_protect_disable(&wdt0_context);
  137. wdt_hal_disable(&wdt0_context);
  138. wdt_hal_write_protect_enable(&wdt0_context);
  139. //Interupt WDT is the Main Watchdog Timer of Timer Group 1
  140. wdt_hal_write_protect_disable(&wdt1_context);
  141. wdt_hal_disable(&wdt1_context);
  142. wdt_hal_write_protect_enable(&wdt1_context);
  143. }
  144. static void print_abort_details(const void *f)
  145. {
  146. panic_print_str(s_panic_abort_details);
  147. }
  148. // Control arrives from chip-specific panic handler, environment prepared for
  149. // the 'main' logic of panic handling. This means that chip-specific stuff have
  150. // already been done, and panic_info_t has been filled.
  151. void esp_panic_handler(panic_info_t *info)
  152. {
  153. // If the exception was due to an abort, override some of the panic info
  154. if (g_panic_abort) {
  155. info->description = NULL;
  156. info->details = s_panic_abort_details ? print_abort_details : NULL;
  157. info->reason = NULL;
  158. info->exception = PANIC_EXCEPTION_ABORT;
  159. }
  160. /*
  161. * For any supported chip, the panic handler prints the contents of panic_info_t in the following format:
  162. *
  163. *
  164. * Guru Meditation Error: Core <core> (<exception>). <description>
  165. * <details>
  166. *
  167. * <state>
  168. *
  169. * <elf_info>
  170. *
  171. *
  172. * ----------------------------------------------------------------------------------------
  173. * core - core where exception was triggered
  174. * exception - what kind of exception occured
  175. * description - a short description regarding the exception that occured
  176. * details - more details about the exception
  177. * state - processor state like register contents, and backtrace
  178. * elf_info - details about the image currently running
  179. *
  180. * NULL fields in panic_info_t are not printed.
  181. *
  182. * */
  183. if (info->reason) {
  184. panic_print_str("Guru Meditation Error: Core ");
  185. panic_print_dec(info->core);
  186. panic_print_str(" panic'ed (");
  187. panic_print_str(info->reason);
  188. panic_print_str("). ");
  189. }
  190. if (info->description) {
  191. panic_print_str(info->description);
  192. }
  193. panic_print_str("\r\n");
  194. PANIC_INFO_DUMP(info, details);
  195. panic_print_str("\r\n");
  196. // If on-chip-debugger is attached, and system is configured to be aware of this,
  197. // then only print up to details. Users should be able to probe for the other information
  198. // in debug mode.
  199. if (esp_cpu_in_ocd_debug_mode()) {
  200. panic_print_str("Setting breakpoint at 0x");
  201. panic_print_hex((uint32_t)info->addr);
  202. panic_print_str(" and returning...\r\n");
  203. disable_all_wdts();
  204. #if CONFIG_APPTRACE_ENABLE
  205. #if CONFIG_SYSVIEW_ENABLE
  206. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  207. #else
  208. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  209. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  210. #endif
  211. #endif
  212. cpu_hal_set_breakpoint(0, info->addr); // use breakpoint 0
  213. return;
  214. }
  215. // start panic WDT to restart system if we hang in this handler
  216. if (!wdt_hal_is_enabled(&rtc_wdt_ctx)) {
  217. wdt_hal_init(&rtc_wdt_ctx, WDT_RWDT, 0, false);
  218. uint32_t stage_timeout_ticks = (uint32_t)(7000ULL * rtc_clk_slow_freq_get_hz() / 1000ULL);
  219. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  220. wdt_hal_config_stage(&rtc_wdt_ctx, WDT_STAGE0, stage_timeout_ticks, WDT_STAGE_ACTION_RESET_SYSTEM);
  221. // 64KB of core dump data (stacks of about 30 tasks) will produce ~85KB base64 data.
  222. // @ 115200 UART speed it will take more than 6 sec to print them out.
  223. wdt_hal_enable(&rtc_wdt_ctx);
  224. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  225. }
  226. //Feed the watchdogs, so they will give us time to print out debug info
  227. reconfigure_all_wdts();
  228. PANIC_INFO_DUMP(info, state);
  229. panic_print_str("\r\n");
  230. panic_print_str("\r\nELF file SHA256: ");
  231. char sha256_buf[65];
  232. esp_ota_get_app_elf_sha256(sha256_buf, sizeof(sha256_buf));
  233. panic_print_str(sha256_buf);
  234. panic_print_str("\r\n");
  235. panic_print_str("\r\n");
  236. #if CONFIG_APPTRACE_ENABLE
  237. disable_all_wdts();
  238. #if CONFIG_SYSVIEW_ENABLE
  239. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  240. #else
  241. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  242. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  243. #endif
  244. reconfigure_all_wdts();
  245. #endif
  246. #if CONFIG_ESP_SYSTEM_PANIC_GDBSTUB
  247. disable_all_wdts();
  248. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  249. wdt_hal_disable(&rtc_wdt_ctx);
  250. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  251. panic_print_str("Entering gdb stub now.\r\n");
  252. esp_gdbstub_panic_handler((XtExcFrame*) info->frame);
  253. #else
  254. #if CONFIG_ESP_COREDUMP_ENABLE
  255. static bool s_dumping_core;
  256. if (s_dumping_core) {
  257. panic_print_str("Re-entered core dump! Exception happened during core dump!\r\n");
  258. } else {
  259. disable_all_wdts();
  260. s_dumping_core = true;
  261. #if CONFIG_ESP_COREDUMP_ENABLE_TO_FLASH
  262. esp_core_dump_to_flash(info);
  263. #endif
  264. #if CONFIG_ESP_COREDUMP_ENABLE_TO_UART && !CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  265. esp_core_dump_to_uart(info);
  266. #endif
  267. s_dumping_core = false;
  268. reconfigure_all_wdts();
  269. }
  270. #endif /* CONFIG_ESP_COREDUMP_ENABLE */
  271. wdt_hal_write_protect_disable(&rtc_wdt_ctx);
  272. wdt_hal_disable(&rtc_wdt_ctx);
  273. wdt_hal_write_protect_enable(&rtc_wdt_ctx);
  274. #if CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT
  275. if (esp_reset_reason_get_hint() == ESP_RST_UNKNOWN) {
  276. switch (info->exception)
  277. {
  278. case PANIC_EXCEPTION_IWDT:
  279. esp_reset_reason_set_hint(ESP_RST_INT_WDT);
  280. break;
  281. case PANIC_EXCEPTION_TWDT:
  282. esp_reset_reason_set_hint(ESP_RST_TASK_WDT);
  283. break;
  284. case PANIC_EXCEPTION_ABORT:
  285. case PANIC_EXCEPTION_FAULT:
  286. default:
  287. esp_reset_reason_set_hint(ESP_RST_PANIC);
  288. break; // do not touch the previously set reset reason hint
  289. }
  290. }
  291. panic_print_str("Rebooting...\r\n");
  292. panic_restart();
  293. #else
  294. disable_all_wdts();
  295. panic_print_str("CPU halted.\r\n");
  296. while (1);
  297. #endif /* CONFIG_ESP_SYSTEM_PANIC_PRINT_REBOOT || CONFIG_ESP_SYSTEM_PANIC_SILENT_REBOOT */
  298. #endif /* CONFIG_ESP_SYSTEM_PANIC_GDBSTUB */
  299. }
  300. void __attribute__((noreturn)) panic_abort(const char *details)
  301. {
  302. g_panic_abort = true;
  303. s_panic_abort_details = (char*) details;
  304. #if CONFIG_APPTRACE_ENABLE
  305. #if CONFIG_SYSVIEW_ENABLE
  306. SEGGER_RTT_ESP32_FlushNoLock(CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH, APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  307. #else
  308. esp_apptrace_flush_nolock(ESP_APPTRACE_DEST_TRAX, CONFIG_APPTRACE_POSTMORTEM_FLUSH_THRESH,
  309. APPTRACE_ONPANIC_HOST_FLUSH_TMO);
  310. #endif
  311. #endif
  312. *((int *) 0) = 0; // NOLINT(clang-analyzer-core.NullDereference) should be an invalid operation on targets
  313. while(1);
  314. }
  315. /* Weak versions of reset reason hint functions.
  316. * If these weren't provided, reset reason code would be linked into the app
  317. * even if the app never called esp_reset_reason().
  318. */
  319. void IRAM_ATTR __attribute__((weak)) esp_reset_reason_set_hint(esp_reset_reason_t hint)
  320. {
  321. }
  322. esp_reset_reason_t IRAM_ATTR __attribute__((weak)) esp_reset_reason_get_hint(void)
  323. {
  324. return ESP_RST_UNKNOWN;
  325. }