rtc_module.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. // you may not use this file except in compliance with the License.
  2. // You may obtain a copy of the License at
  3. // http://www.apache.org/licenses/LICENSE-2.0
  4. //
  5. // Unless required by applicable law or agreed to in writing, software
  6. // distributed under the License is distributed on an "AS IS" BASIS,
  7. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  8. // See the License for the specific language governing permissions and
  9. // limitations under the License.
  10. #include <esp_types.h>
  11. #include <stdlib.h>
  12. #include <ctype.h>
  13. #include "rom/ets_sys.h"
  14. #include "esp_log.h"
  15. #include "soc/rtc_io_reg.h"
  16. #include "soc/rtc_io_struct.h"
  17. #include "soc/sens_reg.h"
  18. #include "soc/sens_struct.h"
  19. #include "soc/rtc_cntl_reg.h"
  20. #include "soc/rtc_cntl_struct.h"
  21. #include "soc/syscon_reg.h"
  22. #include "soc/syscon_struct.h"
  23. #include "rtc_io.h"
  24. #include "touch_pad.h"
  25. #include "adc.h"
  26. #include "dac.h"
  27. #include "freertos/FreeRTOS.h"
  28. #include "freertos/xtensa_api.h"
  29. #include "freertos/semphr.h"
  30. #include "freertos/timers.h"
  31. #include "esp_intr_alloc.h"
  32. #include "sys/lock.h"
  33. #include "driver/rtc_cntl.h"
  34. #include "driver/gpio.h"
  35. #ifndef NDEBUG
  36. // Enable built-in checks in queue.h in debug builds
  37. #define INVARIANTS
  38. #endif
  39. #include "rom/queue.h"
  40. #define ADC_FSM_RSTB_WAIT_DEFAULT (8)
  41. #define ADC_FSM_START_WAIT_DEFAULT (5)
  42. #define ADC_FSM_STANDBY_WAIT_DEFAULT (100)
  43. #define ADC_FSM_TIME_KEEP (-1)
  44. #define ADC_MAX_MEAS_NUM_DEFAULT (255)
  45. #define ADC_MEAS_NUM_LIM_DEFAULT (1)
  46. #define SAR_ADC_CLK_DIV_DEFUALT (2)
  47. #define ADC_PATT_LEN_MAX (16)
  48. #define TOUCH_PAD_FILTER_FACTOR_DEFAULT (16)
  49. #define TOUCH_PAD_SHIFT_DEFAULT (4)
  50. #define DAC_ERR_STR_CHANNEL_ERROR "DAC channel error"
  51. static const char *RTC_MODULE_TAG = "RTC_MODULE";
  52. #define RTC_MODULE_CHECK(a, str, ret_val) if (!(a)) { \
  53. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s):%s", __FILE__, __LINE__, __FUNCTION__, str); \
  54. return (ret_val); \
  55. }
  56. #define RTC_RES_CHECK(res, ret_val) if ( (a) != ESP_OK) { \
  57. ESP_LOGE(RTC_MODULE_TAG,"%s:%d (%s)", __FILE__, __LINE__, __FUNCTION__); \
  58. return (ret_val); \
  59. }
  60. #define ADC_CHECK_UNIT(unit) RTC_MODULE_CHECK(adc_unit < ADC_UNIT_2, "ADC unit error, only support ADC1 for now", ESP_ERR_INVALID_ARG)
  61. #define ADC1_CHECK_FUNCTION_RET(fun_ret) if(fun_ret!=ESP_OK){\
  62. ESP_LOGE(RTC_MODULE_TAG,"%s:%d\n",__FUNCTION__,__LINE__);\
  63. return ESP_FAIL;\
  64. }
  65. portMUX_TYPE rtc_spinlock = portMUX_INITIALIZER_UNLOCKED;
  66. static SemaphoreHandle_t rtc_touch_mux = NULL;
  67. typedef struct {
  68. TimerHandle_t timer;
  69. uint32_t filtered_val[TOUCH_PAD_MAX];
  70. uint32_t filter_period;
  71. uint32_t period;
  72. bool enable;
  73. } touch_pad_filter_t;
  74. static touch_pad_filter_t *s_touch_pad_filter = NULL;
  75. typedef enum {
  76. ADC_FORCE_FSM = 0x0,
  77. ADC_FORCE_DISABLE = 0x2,
  78. ADC_FORCE_ENABLE = 0x3,
  79. } adc_force_mode_t;
  80. //Reg,Mux,Fun,IE,Up,Down,Rtc_number
  81. const rtc_gpio_desc_t rtc_gpio_desc[GPIO_PIN_COUNT] = {
  82. {RTC_IO_TOUCH_PAD1_REG, RTC_IO_TOUCH_PAD1_MUX_SEL_M, RTC_IO_TOUCH_PAD1_FUN_SEL_S, RTC_IO_TOUCH_PAD1_FUN_IE_M, RTC_IO_TOUCH_PAD1_RUE_M, RTC_IO_TOUCH_PAD1_RDE_M, RTC_IO_TOUCH_PAD1_SLP_SEL_M, RTC_IO_TOUCH_PAD1_SLP_IE_M, RTC_IO_TOUCH_PAD1_HOLD_M, RTC_CNTL_TOUCH_PAD1_HOLD_FORCE_M, RTC_IO_TOUCH_PAD1_DRV_V, RTC_IO_TOUCH_PAD1_DRV_S, RTCIO_GPIO0_CHANNEL}, //0
  83. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //1
  84. {RTC_IO_TOUCH_PAD2_REG, RTC_IO_TOUCH_PAD2_MUX_SEL_M, RTC_IO_TOUCH_PAD2_FUN_SEL_S, RTC_IO_TOUCH_PAD2_FUN_IE_M, RTC_IO_TOUCH_PAD2_RUE_M, RTC_IO_TOUCH_PAD2_RDE_M, RTC_IO_TOUCH_PAD2_SLP_SEL_M, RTC_IO_TOUCH_PAD2_SLP_IE_M, RTC_IO_TOUCH_PAD2_HOLD_M, RTC_CNTL_TOUCH_PAD2_HOLD_FORCE_M, RTC_IO_TOUCH_PAD2_DRV_V, RTC_IO_TOUCH_PAD2_DRV_S, RTCIO_GPIO2_CHANNEL}, //2
  85. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //3
  86. {RTC_IO_TOUCH_PAD0_REG, RTC_IO_TOUCH_PAD0_MUX_SEL_M, RTC_IO_TOUCH_PAD0_FUN_SEL_S, RTC_IO_TOUCH_PAD0_FUN_IE_M, RTC_IO_TOUCH_PAD0_RUE_M, RTC_IO_TOUCH_PAD0_RDE_M, RTC_IO_TOUCH_PAD0_SLP_SEL_M, RTC_IO_TOUCH_PAD0_SLP_IE_M, RTC_IO_TOUCH_PAD0_HOLD_M, RTC_CNTL_TOUCH_PAD0_HOLD_FORCE_M, RTC_IO_TOUCH_PAD0_DRV_V, RTC_IO_TOUCH_PAD0_DRV_S, RTCIO_GPIO4_CHANNEL}, //4
  87. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //5
  88. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //6
  89. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //7
  90. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //8
  91. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //9
  92. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //10
  93. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //11
  94. {RTC_IO_TOUCH_PAD5_REG, RTC_IO_TOUCH_PAD5_MUX_SEL_M, RTC_IO_TOUCH_PAD5_FUN_SEL_S, RTC_IO_TOUCH_PAD5_FUN_IE_M, RTC_IO_TOUCH_PAD5_RUE_M, RTC_IO_TOUCH_PAD5_RDE_M, RTC_IO_TOUCH_PAD5_SLP_SEL_M, RTC_IO_TOUCH_PAD5_SLP_IE_M, RTC_IO_TOUCH_PAD5_HOLD_M, RTC_CNTL_TOUCH_PAD5_HOLD_FORCE_M, RTC_IO_TOUCH_PAD5_DRV_V, RTC_IO_TOUCH_PAD5_DRV_S, RTCIO_GPIO12_CHANNEL}, //12
  95. {RTC_IO_TOUCH_PAD4_REG, RTC_IO_TOUCH_PAD4_MUX_SEL_M, RTC_IO_TOUCH_PAD4_FUN_SEL_S, RTC_IO_TOUCH_PAD4_FUN_IE_M, RTC_IO_TOUCH_PAD4_RUE_M, RTC_IO_TOUCH_PAD4_RDE_M, RTC_IO_TOUCH_PAD4_SLP_SEL_M, RTC_IO_TOUCH_PAD4_SLP_IE_M, RTC_IO_TOUCH_PAD4_HOLD_M, RTC_CNTL_TOUCH_PAD4_HOLD_FORCE_M, RTC_IO_TOUCH_PAD4_DRV_V, RTC_IO_TOUCH_PAD4_DRV_S, RTCIO_GPIO13_CHANNEL}, //13
  96. {RTC_IO_TOUCH_PAD6_REG, RTC_IO_TOUCH_PAD6_MUX_SEL_M, RTC_IO_TOUCH_PAD6_FUN_SEL_S, RTC_IO_TOUCH_PAD6_FUN_IE_M, RTC_IO_TOUCH_PAD6_RUE_M, RTC_IO_TOUCH_PAD6_RDE_M, RTC_IO_TOUCH_PAD6_SLP_SEL_M, RTC_IO_TOUCH_PAD6_SLP_IE_M, RTC_IO_TOUCH_PAD6_HOLD_M, RTC_CNTL_TOUCH_PAD6_HOLD_FORCE_M, RTC_IO_TOUCH_PAD6_DRV_V, RTC_IO_TOUCH_PAD6_DRV_S, RTCIO_GPIO14_CHANNEL}, //14
  97. {RTC_IO_TOUCH_PAD3_REG, RTC_IO_TOUCH_PAD3_MUX_SEL_M, RTC_IO_TOUCH_PAD3_FUN_SEL_S, RTC_IO_TOUCH_PAD3_FUN_IE_M, RTC_IO_TOUCH_PAD3_RUE_M, RTC_IO_TOUCH_PAD3_RDE_M, RTC_IO_TOUCH_PAD3_SLP_SEL_M, RTC_IO_TOUCH_PAD3_SLP_IE_M, RTC_IO_TOUCH_PAD3_HOLD_M, RTC_CNTL_TOUCH_PAD3_HOLD_FORCE_M, RTC_IO_TOUCH_PAD3_DRV_V, RTC_IO_TOUCH_PAD3_DRV_S, RTCIO_GPIO15_CHANNEL}, //15
  98. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //16
  99. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //17
  100. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //18
  101. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //19
  102. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //20
  103. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //21
  104. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //22
  105. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //23
  106. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //24
  107. {RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_MUX_SEL_M, RTC_IO_PDAC1_FUN_SEL_S, RTC_IO_PDAC1_FUN_IE_M, RTC_IO_PDAC1_RUE_M, RTC_IO_PDAC1_RDE_M, RTC_IO_PDAC1_SLP_SEL_M, RTC_IO_PDAC1_SLP_IE_M, RTC_IO_PDAC1_HOLD_M, RTC_CNTL_PDAC1_HOLD_FORCE_M, RTC_IO_PDAC1_DRV_V, RTC_IO_PDAC1_DRV_S, RTCIO_GPIO25_CHANNEL}, //25
  108. {RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_MUX_SEL_M, RTC_IO_PDAC2_FUN_SEL_S, RTC_IO_PDAC2_FUN_IE_M, RTC_IO_PDAC2_RUE_M, RTC_IO_PDAC2_RDE_M, RTC_IO_PDAC2_SLP_SEL_M, RTC_IO_PDAC2_SLP_IE_M, RTC_IO_PDAC2_HOLD_M, RTC_CNTL_PDAC2_HOLD_FORCE_M, RTC_IO_PDAC2_DRV_V, RTC_IO_PDAC2_DRV_S, RTCIO_GPIO26_CHANNEL}, //26
  109. {RTC_IO_TOUCH_PAD7_REG, RTC_IO_TOUCH_PAD7_MUX_SEL_M, RTC_IO_TOUCH_PAD7_FUN_SEL_S, RTC_IO_TOUCH_PAD7_FUN_IE_M, RTC_IO_TOUCH_PAD7_RUE_M, RTC_IO_TOUCH_PAD7_RDE_M, RTC_IO_TOUCH_PAD7_SLP_SEL_M, RTC_IO_TOUCH_PAD7_SLP_IE_M, RTC_IO_TOUCH_PAD7_HOLD_M, RTC_CNTL_TOUCH_PAD7_HOLD_FORCE_M, RTC_IO_TOUCH_PAD7_DRV_V, RTC_IO_TOUCH_PAD7_DRV_S, RTCIO_GPIO27_CHANNEL}, //27
  110. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //28
  111. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //29
  112. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //30
  113. {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, -1}, //31
  114. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32P_MUX_SEL_M, RTC_IO_X32P_FUN_SEL_S, RTC_IO_X32P_FUN_IE_M, RTC_IO_X32P_RUE_M, RTC_IO_X32P_RDE_M, RTC_IO_X32P_SLP_SEL_M, RTC_IO_X32P_SLP_IE_M, RTC_IO_X32P_HOLD_M, RTC_CNTL_X32P_HOLD_FORCE_M, RTC_IO_X32P_DRV_V, RTC_IO_X32P_DRV_S, RTCIO_GPIO32_CHANNEL}, //32
  115. {RTC_IO_XTAL_32K_PAD_REG, RTC_IO_X32N_MUX_SEL_M, RTC_IO_X32N_FUN_SEL_S, RTC_IO_X32N_FUN_IE_M, RTC_IO_X32N_RUE_M, RTC_IO_X32N_RDE_M, RTC_IO_X32N_SLP_SEL_M, RTC_IO_X32N_SLP_IE_M, RTC_IO_X32N_HOLD_M, RTC_CNTL_X32N_HOLD_FORCE_M, RTC_IO_X32N_DRV_V, RTC_IO_X32N_DRV_S, RTCIO_GPIO33_CHANNEL}, //33
  116. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC1_MUX_SEL_M, RTC_IO_ADC1_FUN_SEL_S, RTC_IO_ADC1_FUN_IE_M, 0, 0, RTC_IO_ADC1_SLP_SEL_M, RTC_IO_ADC1_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC1_HOLD_FORCE_M, 0, 0, RTCIO_GPIO34_CHANNEL}, //34
  117. {RTC_IO_ADC_PAD_REG, RTC_IO_ADC2_MUX_SEL_M, RTC_IO_ADC2_FUN_SEL_S, RTC_IO_ADC2_FUN_IE_M, 0, 0, RTC_IO_ADC2_SLP_SEL_M, RTC_IO_ADC2_SLP_IE_M, RTC_IO_ADC1_HOLD_M, RTC_CNTL_ADC2_HOLD_FORCE_M, 0, 0, RTCIO_GPIO35_CHANNEL}, //35
  118. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE1_MUX_SEL_M, RTC_IO_SENSE1_FUN_SEL_S, RTC_IO_SENSE1_FUN_IE_M, 0, 0, RTC_IO_SENSE1_SLP_SEL_M, RTC_IO_SENSE1_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE1_HOLD_FORCE_M, 0, 0, RTCIO_GPIO36_CHANNEL}, //36
  119. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE2_MUX_SEL_M, RTC_IO_SENSE2_FUN_SEL_S, RTC_IO_SENSE2_FUN_IE_M, 0, 0, RTC_IO_SENSE2_SLP_SEL_M, RTC_IO_SENSE2_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE2_HOLD_FORCE_M, 0, 0, RTCIO_GPIO37_CHANNEL}, //37
  120. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE3_MUX_SEL_M, RTC_IO_SENSE3_FUN_SEL_S, RTC_IO_SENSE3_FUN_IE_M, 0, 0, RTC_IO_SENSE3_SLP_SEL_M, RTC_IO_SENSE3_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE3_HOLD_FORCE_M, 0, 0, RTCIO_GPIO38_CHANNEL}, //38
  121. {RTC_IO_SENSOR_PADS_REG, RTC_IO_SENSE4_MUX_SEL_M, RTC_IO_SENSE4_FUN_SEL_S, RTC_IO_SENSE4_FUN_IE_M, 0, 0, RTC_IO_SENSE4_SLP_SEL_M, RTC_IO_SENSE4_SLP_IE_M, RTC_IO_SENSE1_HOLD_M, RTC_CNTL_SENSE4_HOLD_FORCE_M, 0, 0, RTCIO_GPIO39_CHANNEL}, //39
  122. };
  123. /*---------------------------------------------------------------
  124. RTC IO
  125. ---------------------------------------------------------------*/
  126. esp_err_t rtc_gpio_init(gpio_num_t gpio_num)
  127. {
  128. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  129. portENTER_CRITICAL(&rtc_spinlock);
  130. // 0: GPIO connected to digital GPIO module. 1: GPIO connected to analog RTC module.
  131. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  132. //0:RTC FUNCIOTN 1,2,3:Reserved
  133. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, RTC_IO_TOUCH_PAD1_FUN_SEL_V, 0x0, rtc_gpio_desc[gpio_num].func);
  134. portEXIT_CRITICAL(&rtc_spinlock);
  135. return ESP_OK;
  136. }
  137. esp_err_t rtc_gpio_deinit(gpio_num_t gpio_num)
  138. {
  139. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  140. portENTER_CRITICAL(&rtc_spinlock);
  141. //Select Gpio as Digital Gpio
  142. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, (rtc_gpio_desc[gpio_num].mux));
  143. portEXIT_CRITICAL(&rtc_spinlock);
  144. return ESP_OK;
  145. }
  146. static esp_err_t rtc_gpio_output_enable(gpio_num_t gpio_num)
  147. {
  148. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  149. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  150. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  151. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  152. return ESP_OK;
  153. }
  154. static esp_err_t rtc_gpio_output_disable(gpio_num_t gpio_num)
  155. {
  156. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  157. RTC_MODULE_CHECK(rtc_gpio_num != -1, "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  158. CLEAR_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_ENABLE_W1TS_S)));
  159. SET_PERI_REG_MASK(RTC_GPIO_ENABLE_W1TC_REG, (1 << ( rtc_gpio_num + RTC_GPIO_ENABLE_W1TC_S)));
  160. return ESP_OK;
  161. }
  162. static esp_err_t rtc_gpio_input_enable(gpio_num_t gpio_num)
  163. {
  164. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  165. portENTER_CRITICAL(&rtc_spinlock);
  166. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  167. portEXIT_CRITICAL(&rtc_spinlock);
  168. return ESP_OK;
  169. }
  170. static esp_err_t rtc_gpio_input_disable(gpio_num_t gpio_num)
  171. {
  172. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  173. portENTER_CRITICAL(&rtc_spinlock);
  174. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].ie);
  175. portEXIT_CRITICAL(&rtc_spinlock);
  176. return ESP_OK;
  177. }
  178. esp_err_t rtc_gpio_set_level(gpio_num_t gpio_num, uint32_t level)
  179. {
  180. int rtc_gpio_num = rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;;
  181. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  182. if (level) {
  183. WRITE_PERI_REG(RTC_GPIO_OUT_W1TS_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TS_S)));
  184. } else {
  185. WRITE_PERI_REG(RTC_GPIO_OUT_W1TC_REG, (1 << (rtc_gpio_num + RTC_GPIO_OUT_DATA_W1TC_S)));
  186. }
  187. return ESP_OK;
  188. }
  189. uint32_t rtc_gpio_get_level(gpio_num_t gpio_num)
  190. {
  191. uint32_t level = 0;
  192. int rtc_gpio_num = rtc_gpio_desc[gpio_num].rtc_num;
  193. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  194. portENTER_CRITICAL(&rtc_spinlock);
  195. level = READ_PERI_REG(RTC_GPIO_IN_REG);
  196. portEXIT_CRITICAL(&rtc_spinlock);
  197. return ((level >> (RTC_GPIO_IN_NEXT_S + rtc_gpio_num)) & 0x01);
  198. }
  199. esp_err_t rtc_gpio_set_drive_capability(gpio_num_t gpio_num, gpio_drive_cap_t strength)
  200. {
  201. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  202. RTC_MODULE_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(gpio_num), "Output pad only", ESP_ERR_INVALID_ARG);
  203. RTC_MODULE_CHECK(strength < GPIO_DRIVE_CAP_MAX, "GPIO drive capability error", ESP_ERR_INVALID_ARG);
  204. portENTER_CRITICAL(&rtc_spinlock);
  205. SET_PERI_REG_BITS(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].drv_v, strength, rtc_gpio_desc[gpio_num].drv_s);
  206. portEXIT_CRITICAL(&rtc_spinlock);
  207. return ESP_OK;
  208. }
  209. esp_err_t rtc_gpio_get_drive_capability(gpio_num_t gpio_num, gpio_drive_cap_t* strength)
  210. {
  211. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  212. RTC_MODULE_CHECK(GPIO_IS_VALID_OUTPUT_GPIO(gpio_num), "Output pad only", ESP_ERR_INVALID_ARG);
  213. RTC_MODULE_CHECK(strength != NULL, "GPIO drive pointer error", ESP_ERR_INVALID_ARG);
  214. *strength = GET_PERI_REG_BITS2(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].drv_v, rtc_gpio_desc[gpio_num].drv_s);
  215. return ESP_OK;
  216. }
  217. esp_err_t rtc_gpio_set_direction(gpio_num_t gpio_num, rtc_gpio_mode_t mode)
  218. {
  219. RTC_MODULE_CHECK(rtc_gpio_is_valid_gpio(gpio_num), "RTC_GPIO number error", ESP_ERR_INVALID_ARG);
  220. switch (mode) {
  221. case RTC_GPIO_MODE_INPUT_ONLY:
  222. rtc_gpio_output_disable(gpio_num);
  223. rtc_gpio_input_enable(gpio_num);
  224. break;
  225. case RTC_GPIO_MODE_OUTPUT_ONLY:
  226. rtc_gpio_output_enable(gpio_num);
  227. rtc_gpio_input_disable(gpio_num);
  228. break;
  229. case RTC_GPIO_MODE_INPUT_OUTUT:
  230. rtc_gpio_output_enable(gpio_num);
  231. rtc_gpio_input_enable(gpio_num);
  232. break;
  233. case RTC_GPIO_MODE_DISABLED:
  234. rtc_gpio_output_disable(gpio_num);
  235. rtc_gpio_input_disable(gpio_num);
  236. break;
  237. }
  238. return ESP_OK;
  239. }
  240. esp_err_t rtc_gpio_pullup_en(gpio_num_t gpio_num)
  241. {
  242. //this is a digital pad
  243. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  244. return ESP_ERR_INVALID_ARG;
  245. }
  246. //this is a rtc pad
  247. portENTER_CRITICAL(&rtc_spinlock);
  248. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  249. portEXIT_CRITICAL(&rtc_spinlock);
  250. return ESP_OK;
  251. }
  252. esp_err_t rtc_gpio_pulldown_en(gpio_num_t gpio_num)
  253. {
  254. //this is a digital pad
  255. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  256. return ESP_ERR_INVALID_ARG;
  257. }
  258. //this is a rtc pad
  259. portENTER_CRITICAL(&rtc_spinlock);
  260. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  261. portEXIT_CRITICAL(&rtc_spinlock);
  262. return ESP_OK;
  263. }
  264. esp_err_t rtc_gpio_pullup_dis(gpio_num_t gpio_num)
  265. {
  266. //this is a digital pad
  267. if ( rtc_gpio_desc[gpio_num].pullup == 0 ) {
  268. return ESP_ERR_INVALID_ARG;
  269. }
  270. //this is a rtc pad
  271. portENTER_CRITICAL(&rtc_spinlock);
  272. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pullup);
  273. portEXIT_CRITICAL(&rtc_spinlock);
  274. return ESP_OK;
  275. }
  276. esp_err_t rtc_gpio_pulldown_dis(gpio_num_t gpio_num)
  277. {
  278. //this is a digital pad
  279. if (rtc_gpio_desc[gpio_num].pulldown == 0) {
  280. return ESP_ERR_INVALID_ARG;
  281. }
  282. //this is a rtc pad
  283. portENTER_CRITICAL(&rtc_spinlock);
  284. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].pulldown);
  285. portEXIT_CRITICAL(&rtc_spinlock);
  286. return ESP_OK;
  287. }
  288. esp_err_t rtc_gpio_hold_en(gpio_num_t gpio_num)
  289. {
  290. // check if an RTC IO
  291. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  292. return ESP_ERR_INVALID_ARG;
  293. }
  294. portENTER_CRITICAL(&rtc_spinlock);
  295. SET_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  296. portEXIT_CRITICAL(&rtc_spinlock);
  297. return ESP_OK;
  298. }
  299. esp_err_t rtc_gpio_hold_dis(gpio_num_t gpio_num)
  300. {
  301. // check if an RTC IO
  302. if (rtc_gpio_desc[gpio_num].pullup == 0) {
  303. return ESP_ERR_INVALID_ARG;
  304. }
  305. portENTER_CRITICAL(&rtc_spinlock);
  306. CLEAR_PERI_REG_MASK(rtc_gpio_desc[gpio_num].reg, rtc_gpio_desc[gpio_num].hold);
  307. portEXIT_CRITICAL(&rtc_spinlock);
  308. return ESP_OK;
  309. }
  310. void rtc_gpio_force_hold_dis_all()
  311. {
  312. for (int gpio = 0; gpio < GPIO_PIN_COUNT; ++gpio) {
  313. const rtc_gpio_desc_t* desc = &rtc_gpio_desc[gpio];
  314. if (desc->hold_force != 0) {
  315. REG_CLR_BIT(RTC_CNTL_HOLD_FORCE_REG, desc->hold_force);
  316. }
  317. }
  318. }
  319. /*---------------------------------------------------------------
  320. Touch Pad
  321. ---------------------------------------------------------------*/
  322. esp_err_t touch_pad_isr_handler_register(void (*fn)(void *), void *arg, int no_use, intr_handle_t *handle_no_use)
  323. {
  324. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  325. return rtc_isr_register(fn, arg, RTC_CNTL_TOUCH_INT_ST_M);
  326. }
  327. esp_err_t touch_pad_isr_register(intr_handler_t fn, void* arg)
  328. {
  329. RTC_MODULE_CHECK(fn, "Touch_Pad ISR null", ESP_ERR_INVALID_ARG);
  330. return rtc_isr_register(fn, arg, RTC_CNTL_TOUCH_INT_ST_M);
  331. }
  332. esp_err_t touch_pad_isr_deregister(intr_handler_t fn, void *arg)
  333. {
  334. return rtc_isr_deregister(fn, arg);
  335. }
  336. static esp_err_t touch_pad_get_io_num(touch_pad_t touch_num, gpio_num_t *gpio_num)
  337. {
  338. switch (touch_num) {
  339. case TOUCH_PAD_NUM0:
  340. *gpio_num = TOUCH_PAD_NUM0_GPIO_NUM;
  341. break;
  342. case TOUCH_PAD_NUM1:
  343. *gpio_num = TOUCH_PAD_NUM1_GPIO_NUM;
  344. break;
  345. case TOUCH_PAD_NUM2:
  346. *gpio_num = TOUCH_PAD_NUM2_GPIO_NUM;
  347. break;
  348. case TOUCH_PAD_NUM3:
  349. *gpio_num = TOUCH_PAD_NUM3_GPIO_NUM;
  350. break;
  351. case TOUCH_PAD_NUM4:
  352. *gpio_num = TOUCH_PAD_NUM4_GPIO_NUM;
  353. break;
  354. case TOUCH_PAD_NUM5:
  355. *gpio_num = TOUCH_PAD_NUM5_GPIO_NUM;
  356. break;
  357. case TOUCH_PAD_NUM6:
  358. *gpio_num = TOUCH_PAD_NUM6_GPIO_NUM;
  359. break;
  360. case TOUCH_PAD_NUM7:
  361. *gpio_num = TOUCH_PAD_NUM7_GPIO_NUM;
  362. break;
  363. case TOUCH_PAD_NUM8:
  364. *gpio_num = TOUCH_PAD_NUM8_GPIO_NUM;
  365. break;
  366. case TOUCH_PAD_NUM9:
  367. *gpio_num = TOUCH_PAD_NUM9_GPIO_NUM;
  368. break;
  369. default:
  370. return ESP_ERR_INVALID_ARG;
  371. }
  372. return ESP_OK;
  373. }
  374. static uint32_t _touch_filter_iir(uint32_t in_now, uint32_t out_last, uint32_t k)
  375. {
  376. if (k == 0) {
  377. return in_now;
  378. } else {
  379. uint32_t out_now = (in_now + (k - 1) * out_last) / k;
  380. return out_now;
  381. }
  382. }
  383. static void touch_pad_filter_cb(void *arg)
  384. {
  385. if (s_touch_pad_filter == NULL) {
  386. return;
  387. }
  388. uint16_t val;
  389. for (int i = 0; i < TOUCH_PAD_MAX; i++) {
  390. touch_pad_read(i, &val);
  391. s_touch_pad_filter->filtered_val[i] = s_touch_pad_filter->filtered_val[i] == 0 ? (val << TOUCH_PAD_SHIFT_DEFAULT) : s_touch_pad_filter->filtered_val[i];
  392. s_touch_pad_filter->filtered_val[i] = _touch_filter_iir((val << TOUCH_PAD_SHIFT_DEFAULT),
  393. s_touch_pad_filter->filtered_val[i], TOUCH_PAD_FILTER_FACTOR_DEFAULT);
  394. }
  395. }
  396. esp_err_t touch_pad_set_meas_time(uint16_t sleep_cycle, uint16_t meas_cycle)
  397. {
  398. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  399. portENTER_CRITICAL(&rtc_spinlock);
  400. //touch sensor sleep cycle Time = sleep_cycle / RTC_SLOW_CLK( can be 150k or 32k depending on the options)
  401. SENS.sar_touch_ctrl2.touch_sleep_cycles = sleep_cycle;
  402. //touch sensor measure time= meas_cycle / 8Mhz
  403. SENS.sar_touch_ctrl1.touch_meas_delay = meas_cycle;
  404. portEXIT_CRITICAL(&rtc_spinlock);
  405. xSemaphoreGive(rtc_touch_mux);
  406. return ESP_OK;
  407. }
  408. esp_err_t touch_pad_get_meas_time(uint16_t *sleep_cycle, uint16_t *meas_cycle)
  409. {
  410. portENTER_CRITICAL(&rtc_spinlock);
  411. if (sleep_cycle) {
  412. *sleep_cycle = SENS.sar_touch_ctrl2.touch_sleep_cycles;
  413. }
  414. if (meas_cycle) {
  415. *meas_cycle = SENS.sar_touch_ctrl1.touch_meas_delay;
  416. }
  417. portEXIT_CRITICAL(&rtc_spinlock);
  418. return ESP_OK;
  419. }
  420. esp_err_t touch_pad_set_voltage(touch_high_volt_t refh, touch_low_volt_t refl, touch_volt_atten_t atten)
  421. {
  422. RTC_MODULE_CHECK(((refh < TOUCH_HVOLT_MAX) && (refh >= (int )TOUCH_HVOLT_KEEP)), "touch refh error",
  423. ESP_ERR_INVALID_ARG);
  424. RTC_MODULE_CHECK(((refl < TOUCH_LVOLT_MAX) && (refh >= (int )TOUCH_LVOLT_KEEP)), "touch refl error",
  425. ESP_ERR_INVALID_ARG);
  426. RTC_MODULE_CHECK(((atten < TOUCH_HVOLT_ATTEN_MAX) && (refh >= (int )TOUCH_HVOLT_ATTEN_KEEP)), "touch atten error",
  427. ESP_ERR_INVALID_ARG);
  428. portENTER_CRITICAL(&rtc_spinlock);
  429. if (refh > TOUCH_HVOLT_KEEP) {
  430. RTCIO.touch_cfg.drefh = refh;
  431. }
  432. if (refl > TOUCH_LVOLT_KEEP) {
  433. RTCIO.touch_cfg.drefl = refl;
  434. }
  435. if (atten > TOUCH_HVOLT_ATTEN_KEEP) {
  436. RTCIO.touch_cfg.drange = atten;
  437. }
  438. portEXIT_CRITICAL(&rtc_spinlock);
  439. return ESP_OK;
  440. }
  441. esp_err_t touch_pad_get_voltage(touch_high_volt_t *refh, touch_low_volt_t *refl, touch_volt_atten_t *atten)
  442. {
  443. portENTER_CRITICAL(&rtc_spinlock);
  444. if (refh) {
  445. *refh = RTCIO.touch_cfg.drefh;
  446. }
  447. if (refl) {
  448. *refl = RTCIO.touch_cfg.drefl;
  449. }
  450. if (atten) {
  451. *atten = RTCIO.touch_cfg.drange;
  452. }
  453. portEXIT_CRITICAL(&rtc_spinlock);
  454. return ESP_OK;
  455. }
  456. esp_err_t touch_pad_set_cnt_mode(touch_pad_t touch_num, touch_cnt_slope_t slope, touch_tie_opt_t opt)
  457. {
  458. RTC_MODULE_CHECK((slope < TOUCH_PAD_SLOPE_MAX), "touch slope error", ESP_ERR_INVALID_ARG);
  459. RTC_MODULE_CHECK((opt < TOUCH_PAD_TIE_OPT_MAX), "touch opt error", ESP_ERR_INVALID_ARG);
  460. portENTER_CRITICAL(&rtc_spinlock);
  461. //set tie opt value, high or low level seem no difference for counter
  462. RTCIO.touch_pad[touch_num].tie_opt = opt;
  463. //workaround for touch pad DAC mismatch on tp8 and tp9
  464. touch_pad_t touch_pad_wrap = touch_num;
  465. if (touch_num == TOUCH_PAD_NUM9) {
  466. touch_pad_wrap = TOUCH_PAD_NUM8;
  467. } else if (touch_num == TOUCH_PAD_NUM8) {
  468. touch_pad_wrap = TOUCH_PAD_NUM9;
  469. }
  470. //touch sensor set slope for charging and discharging.
  471. RTCIO.touch_pad[touch_pad_wrap].dac = slope;
  472. portEXIT_CRITICAL(&rtc_spinlock);
  473. return ESP_OK;
  474. }
  475. esp_err_t touch_pad_get_cnt_mode(touch_pad_t touch_num, touch_cnt_slope_t *slope, touch_tie_opt_t *opt)
  476. {
  477. RTC_MODULE_CHECK((touch_num < TOUCH_PAD_MAX), "touch IO error", ESP_ERR_INVALID_ARG);
  478. portENTER_CRITICAL(&rtc_spinlock);
  479. if (slope) {
  480. //workaround for touch pad DAC mismatch on tp8 and tp9
  481. touch_pad_t touch_pad_wrap = touch_num;
  482. if (touch_num == TOUCH_PAD_NUM9) {
  483. touch_pad_wrap = TOUCH_PAD_NUM8;
  484. } else if (touch_num == TOUCH_PAD_NUM8) {
  485. touch_pad_wrap = TOUCH_PAD_NUM9;
  486. }
  487. *slope = RTCIO.touch_pad[touch_pad_wrap].dac;
  488. }
  489. if (opt) {
  490. *opt = RTCIO.touch_pad[touch_num].tie_opt;
  491. }
  492. portEXIT_CRITICAL(&rtc_spinlock);
  493. return ESP_OK;
  494. }
  495. esp_err_t touch_pad_io_init(touch_pad_t touch_num)
  496. {
  497. RTC_MODULE_CHECK((touch_num < TOUCH_PAD_MAX), "touch IO error", ESP_ERR_INVALID_ARG);
  498. gpio_num_t gpio_num = GPIO_NUM_0;
  499. touch_pad_get_io_num(touch_num, &gpio_num);
  500. rtc_gpio_init(gpio_num);
  501. rtc_gpio_set_direction(gpio_num, RTC_GPIO_MODE_DISABLED);
  502. rtc_gpio_pulldown_dis(gpio_num);
  503. rtc_gpio_pullup_dis(gpio_num);
  504. return ESP_OK;
  505. }
  506. esp_err_t touch_pad_set_fsm_mode(touch_fsm_mode_t mode)
  507. {
  508. RTC_MODULE_CHECK((mode < TOUCH_FSM_MODE_MAX), "touch fsm mode error", ESP_ERR_INVALID_ARG);
  509. portENTER_CRITICAL(&rtc_spinlock);
  510. SENS.sar_touch_ctrl2.touch_start_en = 0;
  511. SENS.sar_touch_ctrl2.touch_start_force = mode;
  512. RTCCNTL.state0.touch_slp_timer_en = (mode == TOUCH_FSM_MODE_TIMER ? 1 : 0);
  513. portEXIT_CRITICAL(&rtc_spinlock);
  514. return ESP_OK;
  515. }
  516. esp_err_t touch_pad_get_fsm_mode(touch_fsm_mode_t *mode)
  517. {
  518. if (mode) {
  519. *mode = SENS.sar_touch_ctrl2.touch_start_force;
  520. }
  521. return ESP_OK;
  522. }
  523. esp_err_t touch_pad_sw_start()
  524. {
  525. portENTER_CRITICAL(&rtc_spinlock);
  526. SENS.sar_touch_ctrl2.touch_start_en = 0;
  527. SENS.sar_touch_ctrl2.touch_start_en = 1;
  528. portEXIT_CRITICAL(&rtc_spinlock);
  529. return ESP_OK;
  530. }
  531. esp_err_t touch_pad_set_thresh(touch_pad_t touch_num, uint16_t threshold)
  532. {
  533. RTC_MODULE_CHECK((touch_num < TOUCH_PAD_MAX), "touch IO error", ESP_ERR_INVALID_ARG);
  534. portENTER_CRITICAL(&rtc_spinlock);
  535. if (touch_num & 0x1) {
  536. SENS.touch_thresh[touch_num / 2].l_thresh = threshold;
  537. } else {
  538. SENS.touch_thresh[touch_num / 2].h_thresh = threshold;
  539. }
  540. portEXIT_CRITICAL(&rtc_spinlock);
  541. return ESP_OK;
  542. }
  543. esp_err_t touch_pad_get_thresh(touch_pad_t touch_num, uint16_t *threshold)
  544. {
  545. RTC_MODULE_CHECK((touch_num < TOUCH_PAD_MAX), "touch IO error", ESP_ERR_INVALID_ARG);
  546. if (threshold) {
  547. *threshold = (touch_num & 0x1 )? \
  548. SENS.touch_thresh[touch_num / 2].l_thresh : \
  549. SENS.touch_thresh[touch_num / 2].h_thresh;
  550. }
  551. return ESP_OK;
  552. }
  553. esp_err_t touch_pad_set_trigger_mode(touch_trigger_mode_t mode)
  554. {
  555. RTC_MODULE_CHECK((mode < TOUCH_TRIGGER_MAX), "touch trigger mode error", ESP_ERR_INVALID_ARG);
  556. portENTER_CRITICAL(&rtc_spinlock);
  557. SENS.sar_touch_ctrl1.touch_out_sel = mode;
  558. portEXIT_CRITICAL(&rtc_spinlock);
  559. return ESP_OK;
  560. }
  561. esp_err_t touch_pad_get_trigger_mode(touch_trigger_mode_t *mode)
  562. {
  563. if (mode) {
  564. *mode = SENS.sar_touch_ctrl1.touch_out_sel;
  565. }
  566. return ESP_OK;
  567. }
  568. esp_err_t touch_pad_set_trigger_source(touch_trigger_src_t src)
  569. {
  570. RTC_MODULE_CHECK((src < TOUCH_TRIGGER_SOURCE_MAX), "touch trigger source error", ESP_ERR_INVALID_ARG);
  571. portENTER_CRITICAL(&rtc_spinlock);
  572. SENS.sar_touch_ctrl1.touch_out_1en = src;
  573. portEXIT_CRITICAL(&rtc_spinlock);
  574. return ESP_OK;
  575. }
  576. esp_err_t touch_pad_get_trigger_source(touch_trigger_src_t *src)
  577. {
  578. if (src) {
  579. *src = SENS.sar_touch_ctrl1.touch_out_1en;
  580. }
  581. return ESP_OK;
  582. }
  583. esp_err_t touch_pad_set_group_mask(uint16_t set1_mask, uint16_t set2_mask, uint16_t en_mask)
  584. {
  585. RTC_MODULE_CHECK((set1_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch set1 bitmask error", ESP_ERR_INVALID_ARG);
  586. RTC_MODULE_CHECK((set2_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch set2 bitmask error", ESP_ERR_INVALID_ARG);
  587. RTC_MODULE_CHECK((en_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch work_en bitmask error", ESP_ERR_INVALID_ARG);
  588. portENTER_CRITICAL(&rtc_spinlock);
  589. SENS.sar_touch_enable.touch_pad_outen1 |= set1_mask;
  590. SENS.sar_touch_enable.touch_pad_outen2 |= set2_mask;
  591. SENS.sar_touch_enable.touch_pad_worken |= en_mask;
  592. portEXIT_CRITICAL(&rtc_spinlock);
  593. return ESP_OK;
  594. }
  595. esp_err_t touch_pad_get_group_mask(uint16_t *set1_mask, uint16_t *set2_mask, uint16_t *en_mask)
  596. {
  597. portENTER_CRITICAL(&rtc_spinlock);
  598. if (set1_mask) {
  599. *set1_mask = SENS.sar_touch_enable.touch_pad_outen1;
  600. }
  601. if (set2_mask) {
  602. *set2_mask = SENS.sar_touch_enable.touch_pad_outen2;
  603. }
  604. if (en_mask) {
  605. *en_mask = SENS.sar_touch_enable.touch_pad_worken;
  606. }
  607. portEXIT_CRITICAL(&rtc_spinlock);
  608. return ESP_OK;
  609. }
  610. esp_err_t touch_pad_clear_group_mask(uint16_t set1_mask, uint16_t set2_mask, uint16_t en_mask)
  611. {
  612. RTC_MODULE_CHECK((set1_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch set1 bitmask error", ESP_ERR_INVALID_ARG);
  613. RTC_MODULE_CHECK((set2_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch set2 bitmask error", ESP_ERR_INVALID_ARG);
  614. RTC_MODULE_CHECK((en_mask <= TOUCH_PAD_BIT_MASK_MAX), "touch work_en bitmask error", ESP_ERR_INVALID_ARG);
  615. portENTER_CRITICAL(&rtc_spinlock);
  616. SENS.sar_touch_enable.touch_pad_outen1 &= (~set1_mask);
  617. SENS.sar_touch_enable.touch_pad_outen2 &= (~set2_mask);
  618. SENS.sar_touch_enable.touch_pad_worken &= (~en_mask);
  619. portEXIT_CRITICAL(&rtc_spinlock);
  620. return ESP_OK;
  621. }
  622. uint32_t IRAM_ATTR touch_pad_get_status()
  623. {
  624. return SENS.sar_touch_ctrl2.touch_meas_en;
  625. }
  626. esp_err_t IRAM_ATTR touch_pad_clear_status()
  627. {
  628. portENTER_CRITICAL(&rtc_spinlock);
  629. SENS.sar_touch_ctrl2.touch_meas_en_clr = 1;
  630. portEXIT_CRITICAL(&rtc_spinlock);
  631. return ESP_OK;
  632. }
  633. esp_err_t touch_pad_intr_enable()
  634. {
  635. portENTER_CRITICAL(&rtc_spinlock);
  636. RTCCNTL.int_ena.rtc_touch = 1;
  637. portEXIT_CRITICAL(&rtc_spinlock);
  638. return ESP_OK;
  639. }
  640. esp_err_t touch_pad_intr_disable()
  641. {
  642. portENTER_CRITICAL(&rtc_spinlock);
  643. RTCCNTL.int_ena.rtc_touch = 0;
  644. portEXIT_CRITICAL(&rtc_spinlock);
  645. return ESP_OK;
  646. }
  647. esp_err_t touch_pad_config(touch_pad_t touch_num, uint16_t threshold)
  648. {
  649. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_FAIL);
  650. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  651. touch_pad_set_thresh(touch_num, threshold);
  652. touch_pad_io_init(touch_num);
  653. touch_pad_set_cnt_mode(touch_num, TOUCH_PAD_SLOPE_7, TOUCH_PAD_TIE_OPT_HIGH);
  654. touch_pad_set_group_mask((1 << touch_num), (1 << touch_num), (1 << touch_num));
  655. return ESP_OK;
  656. }
  657. esp_err_t touch_pad_init()
  658. {
  659. if (rtc_touch_mux == NULL) {
  660. rtc_touch_mux = xSemaphoreCreateMutex();
  661. }
  662. if (rtc_touch_mux == NULL) {
  663. return ESP_FAIL;
  664. }
  665. touch_pad_intr_disable();
  666. touch_pad_set_fsm_mode(TOUCH_FSM_MODE_DEFAULT);
  667. touch_pad_set_trigger_mode(TOUCH_TRIGGER_MODE_DEFAULT);
  668. touch_pad_set_trigger_source(TOUCH_TRIGGER_SOURCE_DEFAULT);
  669. touch_pad_clear_status();
  670. touch_pad_set_meas_time(TOUCH_PAD_SLEEP_CYCLE_DEFAULT, TOUCH_PAD_MEASURE_CYCLE_DEFAULT);
  671. return ESP_OK;
  672. }
  673. esp_err_t touch_pad_deinit()
  674. {
  675. if (rtc_touch_mux == NULL) {
  676. return ESP_FAIL;
  677. }
  678. touch_pad_filter_delete();
  679. touch_pad_set_fsm_mode(TOUCH_FSM_MODE_SW);
  680. touch_pad_clear_status();
  681. touch_pad_intr_disable();
  682. vSemaphoreDelete(rtc_touch_mux);
  683. rtc_touch_mux = NULL;
  684. return ESP_OK;
  685. }
  686. esp_err_t touch_pad_read(touch_pad_t touch_num, uint16_t *touch_value)
  687. {
  688. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  689. RTC_MODULE_CHECK(touch_value != NULL, "touch_value", ESP_ERR_INVALID_ARG);
  690. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_FAIL);
  691. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  692. while (SENS.sar_touch_ctrl2.touch_meas_done == 0) {};
  693. *touch_value = (touch_num & 0x1) ? \
  694. SENS.touch_meas[touch_num / 2].l_val: \
  695. SENS.touch_meas[touch_num / 2].h_val;
  696. xSemaphoreGive(rtc_touch_mux);
  697. return ESP_OK;
  698. }
  699. IRAM_ATTR esp_err_t touch_pad_read_filtered(touch_pad_t touch_num, uint16_t *touch_value)
  700. {
  701. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_FAIL);
  702. RTC_MODULE_CHECK(touch_num < TOUCH_PAD_MAX, "Touch_Pad Num Err", ESP_ERR_INVALID_ARG);
  703. RTC_MODULE_CHECK(touch_value != NULL, "touch_value", ESP_ERR_INVALID_ARG);
  704. RTC_MODULE_CHECK(s_touch_pad_filter != NULL, "Touch pad filter not initialized", ESP_ERR_INVALID_STATE);
  705. *touch_value = (s_touch_pad_filter->filtered_val[touch_num] >> TOUCH_PAD_SHIFT_DEFAULT);
  706. return ESP_OK;
  707. }
  708. esp_err_t touch_pad_set_filter_period(uint32_t new_period_ms)
  709. {
  710. RTC_MODULE_CHECK(s_touch_pad_filter != NULL, "Touch pad filter not initialized", ESP_ERR_INVALID_STATE);
  711. RTC_MODULE_CHECK(new_period_ms > 0, "Touch pad filter period error", ESP_ERR_INVALID_ARG);
  712. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_ERR_INVALID_STATE);
  713. esp_err_t ret = ESP_OK;
  714. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  715. if (s_touch_pad_filter != NULL) {
  716. xTimerChangePeriod(s_touch_pad_filter->timer, new_period_ms / portTICK_PERIOD_MS, portMAX_DELAY);
  717. s_touch_pad_filter->period = new_period_ms;
  718. } else {
  719. ESP_LOGE(RTC_MODULE_TAG, "Touch pad filter deleted");
  720. ret = ESP_ERR_INVALID_STATE;
  721. }
  722. xSemaphoreGive(rtc_touch_mux);
  723. return ret;
  724. }
  725. esp_err_t touch_pad_get_filter_period(uint32_t* p_period_ms)
  726. {
  727. RTC_MODULE_CHECK(s_touch_pad_filter != NULL, "Touch pad filter not initialized", ESP_ERR_INVALID_STATE);
  728. RTC_MODULE_CHECK(p_period_ms != NULL, "Touch pad period pointer error", ESP_ERR_INVALID_ARG);
  729. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_ERR_INVALID_STATE);
  730. esp_err_t ret = ESP_OK;
  731. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  732. if (s_touch_pad_filter != NULL) {
  733. *p_period_ms = s_touch_pad_filter->period;
  734. } else {
  735. ESP_LOGE(RTC_MODULE_TAG, "Touch pad filter deleted");
  736. ret = ESP_ERR_INVALID_STATE;
  737. }
  738. xSemaphoreGive(rtc_touch_mux);
  739. return ret;
  740. }
  741. esp_err_t touch_pad_filter_start(uint32_t filter_period_ms)
  742. {
  743. RTC_MODULE_CHECK(filter_period_ms >= portTICK_PERIOD_MS, "Touch pad filter period error", ESP_ERR_INVALID_ARG);
  744. RTC_MODULE_CHECK(rtc_touch_mux != NULL, "Touch pad not initialized", ESP_ERR_INVALID_STATE);
  745. esp_err_t ret = ESP_OK;
  746. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  747. if (s_touch_pad_filter == NULL) {
  748. s_touch_pad_filter = (touch_pad_filter_t *) calloc(1, sizeof(touch_pad_filter_t));
  749. if (s_touch_pad_filter == NULL) {
  750. ret = ESP_ERR_NO_MEM;
  751. }
  752. }
  753. if (s_touch_pad_filter->timer == NULL) {
  754. s_touch_pad_filter->timer = xTimerCreate("filter_tmr", filter_period_ms / portTICK_PERIOD_MS, pdTRUE,
  755. NULL, touch_pad_filter_cb);
  756. if (s_touch_pad_filter->timer == NULL) {
  757. ret = ESP_ERR_NO_MEM;
  758. }
  759. xTimerStart(s_touch_pad_filter->timer, portMAX_DELAY);
  760. s_touch_pad_filter->enable = true;
  761. } else {
  762. xTimerChangePeriod(s_touch_pad_filter->timer, filter_period_ms / portTICK_PERIOD_MS, portMAX_DELAY);
  763. s_touch_pad_filter->period = filter_period_ms;
  764. xTimerStart(s_touch_pad_filter->timer, portMAX_DELAY);
  765. }
  766. xSemaphoreGive(rtc_touch_mux);
  767. return ret;
  768. }
  769. esp_err_t touch_pad_filter_stop()
  770. {
  771. RTC_MODULE_CHECK(s_touch_pad_filter != NULL, "Touch pad filter not initialized", ESP_ERR_INVALID_STATE);
  772. esp_err_t ret = ESP_OK;
  773. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  774. if (s_touch_pad_filter != NULL) {
  775. xTimerStop(s_touch_pad_filter->timer, portMAX_DELAY);
  776. s_touch_pad_filter->enable = false;
  777. } else {
  778. ESP_LOGE(RTC_MODULE_TAG, "Touch pad filter deleted");
  779. ret = ESP_ERR_INVALID_STATE;
  780. }
  781. xSemaphoreGive(rtc_touch_mux);
  782. return ret;
  783. }
  784. esp_err_t touch_pad_filter_delete()
  785. {
  786. RTC_MODULE_CHECK(s_touch_pad_filter != NULL, "Touch pad filter not initialized", ESP_ERR_INVALID_STATE);
  787. xSemaphoreTake(rtc_touch_mux, portMAX_DELAY);
  788. if (s_touch_pad_filter != NULL) {
  789. if (s_touch_pad_filter->timer != NULL) {
  790. xTimerStop(s_touch_pad_filter->timer, portMAX_DELAY);
  791. xTimerDelete(s_touch_pad_filter->timer, portMAX_DELAY);
  792. s_touch_pad_filter->timer = NULL;
  793. }
  794. free(s_touch_pad_filter);
  795. s_touch_pad_filter = NULL;
  796. }
  797. xSemaphoreGive(rtc_touch_mux);
  798. return ESP_OK;
  799. }
  800. /*---------------------------------------------------------------
  801. ADC
  802. ---------------------------------------------------------------*/
  803. static esp_err_t adc1_pad_get_io_num(adc1_channel_t channel, gpio_num_t *gpio_num)
  804. {
  805. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  806. switch (channel) {
  807. case ADC1_CHANNEL_0:
  808. *gpio_num = ADC1_CHANNEL_0_GPIO_NUM;
  809. break;
  810. case ADC1_CHANNEL_1:
  811. *gpio_num = ADC1_CHANNEL_1_GPIO_NUM;
  812. break;
  813. case ADC1_CHANNEL_2:
  814. *gpio_num = ADC1_CHANNEL_2_GPIO_NUM;
  815. break;
  816. case ADC1_CHANNEL_3:
  817. *gpio_num = ADC1_CHANNEL_3_GPIO_NUM;
  818. break;
  819. case ADC1_CHANNEL_4:
  820. *gpio_num = ADC1_CHANNEL_4_GPIO_NUM;
  821. break;
  822. case ADC1_CHANNEL_5:
  823. *gpio_num = ADC1_CHANNEL_5_GPIO_NUM;
  824. break;
  825. case ADC1_CHANNEL_6:
  826. *gpio_num = ADC1_CHANNEL_6_GPIO_NUM;
  827. break;
  828. case ADC1_CHANNEL_7:
  829. *gpio_num = ADC1_CHANNEL_7_GPIO_NUM;
  830. break;
  831. default:
  832. return ESP_ERR_INVALID_ARG;
  833. }
  834. return ESP_OK;
  835. }
  836. static esp_err_t adc_set_fsm_time(int rst_wait, int start_wait, int standby_wait, int sample_cycle)
  837. {
  838. portENTER_CRITICAL(&rtc_spinlock);
  839. // Internal FSM reset wait time
  840. if (rst_wait >= 0) {
  841. SYSCON.saradc_fsm.rstb_wait = rst_wait;
  842. }
  843. // Internal FSM start wait time
  844. if (start_wait >= 0) {
  845. SYSCON.saradc_fsm.start_wait = start_wait;
  846. }
  847. // Internal FSM standby wait time
  848. if (standby_wait >= 0) {
  849. SYSCON.saradc_fsm.standby_wait = standby_wait;
  850. }
  851. // Internal FSM standby sample cycle
  852. if (sample_cycle >= 0) {
  853. SYSCON.saradc_fsm.sample_cycle = sample_cycle;
  854. }
  855. portEXIT_CRITICAL(&rtc_spinlock);
  856. return ESP_OK;
  857. }
  858. static esp_err_t adc_set_data_format(adc_i2s_encode_t mode)
  859. {
  860. portENTER_CRITICAL(&rtc_spinlock);
  861. //data format:
  862. //0: ADC_ENCODE_12BIT [15:12]-channel [11:0]-12 bits ADC data
  863. //1: ADC_ENCODE_11BIT [15]-1 [14:11]-channel [10:0]-11 bits ADC data, the resolution should not be larger than 11 bits in this case.
  864. SYSCON.saradc_ctrl.data_sar_sel = mode;
  865. portEXIT_CRITICAL(&rtc_spinlock);
  866. return ESP_OK;
  867. }
  868. static esp_err_t adc_set_measure_limit(uint8_t meas_num, bool lim_en)
  869. {
  870. portENTER_CRITICAL(&rtc_spinlock);
  871. // Set max measure number
  872. SYSCON.saradc_ctrl2.max_meas_num = meas_num;
  873. // Enable max measure number limit
  874. SYSCON.saradc_ctrl2.meas_num_limit = lim_en;
  875. portEXIT_CRITICAL(&rtc_spinlock);
  876. return ESP_OK;
  877. }
  878. static esp_err_t adc_set_work_mode(adc_unit_t adc_unit)
  879. {
  880. portENTER_CRITICAL(&rtc_spinlock);
  881. if (adc_unit == ADC_UNIT_1) {
  882. // saradc mode sel : 0--single saradc; 1--double saradc; 2--alternative saradc
  883. SYSCON.saradc_ctrl.work_mode = 0;
  884. //ENABLE ADC 0: ADC1 1: ADC2, only work for single SAR mode
  885. SYSCON.saradc_ctrl.sar_sel = 0;
  886. } else if (adc_unit == ADC_UNIT_2) {
  887. // saradc mode sel : 0--single saradc; 1--double saradc; 2--alternative saradc
  888. SYSCON.saradc_ctrl.work_mode = 0;
  889. //ENABLE ADC1 0: SAR1 1: SAR2 only work for single SAR mode
  890. SYSCON.saradc_ctrl.sar_sel = 1;
  891. } else if (adc_unit == ADC_UNIT_BOTH) {
  892. // saradc mode sel : 0--single saradc; 1--double saradc; 2--alternative saradc
  893. SYSCON.saradc_ctrl.work_mode = 1;
  894. } else if (adc_unit == ADC_UNIT_ALTER) {
  895. // saradc mode sel : 0--single saradc; 1--double saradc; 2--alternative saradc
  896. SYSCON.saradc_ctrl.work_mode = 2;
  897. }
  898. portEXIT_CRITICAL(&rtc_spinlock);
  899. return ESP_OK;
  900. }
  901. static esp_err_t adc_set_atten(adc_unit_t adc_unit, adc_channel_t channel, adc_atten_t atten)
  902. {
  903. ADC_CHECK_UNIT(adc_unit);
  904. if (adc_unit & ADC_UNIT_1) {
  905. RTC_MODULE_CHECK((adc1_channel_t)channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  906. }
  907. RTC_MODULE_CHECK(atten < ADC_ATTEN_MAX, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  908. portENTER_CRITICAL(&rtc_spinlock);
  909. if (adc_unit & ADC_UNIT_1) {
  910. //SAR1_atten
  911. SET_PERI_REG_BITS(SENS_SAR_ATTEN1_REG, SENS_SAR1_ATTEN_VAL_MASK, atten, (channel * 2));
  912. }
  913. if (adc_unit & ADC_UNIT_2) {
  914. //SAR2_atten
  915. SET_PERI_REG_BITS(SENS_SAR_ATTEN2_REG, SENS_SAR2_ATTEN_VAL_MASK, atten, (channel * 2));
  916. }
  917. portEXIT_CRITICAL(&rtc_spinlock);
  918. return ESP_OK;
  919. }
  920. void adc_power_on()
  921. {
  922. portENTER_CRITICAL(&rtc_spinlock);
  923. //Bit1 0:Fsm 1: SW mode
  924. //Bit0 0:SW mode power down 1: SW mode power on
  925. SENS.sar_meas_wait2.force_xpd_sar = ADC_FORCE_ENABLE;
  926. portEXIT_CRITICAL(&rtc_spinlock);
  927. }
  928. void adc_power_off()
  929. {
  930. portENTER_CRITICAL(&rtc_spinlock);
  931. //Bit1 0:Fsm 1: SW mode
  932. //Bit0 0:SW mode power down 1: SW mode power on
  933. SENS.sar_meas_wait2.force_xpd_sar = ADC_FORCE_DISABLE;
  934. portEXIT_CRITICAL(&rtc_spinlock);
  935. }
  936. esp_err_t adc_set_clk_div(uint8_t clk_div)
  937. {
  938. portENTER_CRITICAL(&rtc_spinlock);
  939. // ADC clock devided from APB clk, 80 / 2 = 40Mhz,
  940. SYSCON.saradc_ctrl.sar_clk_div = clk_div;
  941. portEXIT_CRITICAL(&rtc_spinlock);
  942. return ESP_OK;
  943. }
  944. esp_err_t adc_set_i2s_data_source(adc_i2s_source_t src)
  945. {
  946. RTC_MODULE_CHECK(src < ADC_I2S_DATA_SRC_MAX, "ADC i2s data source error", ESP_ERR_INVALID_ARG);
  947. portENTER_CRITICAL(&rtc_spinlock);
  948. // 1: I2S input data is from SAR ADC (for DMA) 0: I2S input data is from GPIO matrix
  949. SYSCON.saradc_ctrl.data_to_i2s = src;
  950. portEXIT_CRITICAL(&rtc_spinlock);
  951. return ESP_OK;
  952. }
  953. esp_err_t adc_gpio_init(adc_unit_t adc_unit, adc_channel_t channel)
  954. {
  955. ADC_CHECK_UNIT(adc_unit);
  956. gpio_num_t gpio_num = 0;
  957. if (adc_unit & ADC_UNIT_1) {
  958. RTC_MODULE_CHECK((adc1_channel_t) channel < ADC1_CHANNEL_MAX, "ADC1 channel error", ESP_ERR_INVALID_ARG);
  959. ADC1_CHECK_FUNCTION_RET(adc1_pad_get_io_num((adc1_channel_t) channel, &gpio_num));
  960. ADC1_CHECK_FUNCTION_RET(rtc_gpio_init(gpio_num));
  961. ADC1_CHECK_FUNCTION_RET(rtc_gpio_output_disable(gpio_num));
  962. ADC1_CHECK_FUNCTION_RET(rtc_gpio_input_disable(gpio_num));
  963. ADC1_CHECK_FUNCTION_RET(gpio_set_pull_mode(gpio_num, GPIO_FLOATING));
  964. }
  965. return ESP_OK;
  966. }
  967. esp_err_t adc_set_data_inv(adc_unit_t adc_unit, bool inv_en)
  968. {
  969. portENTER_CRITICAL(&rtc_spinlock);
  970. if (adc_unit & ADC_UNIT_1) {
  971. // Enable ADC data invert
  972. SENS.sar_read_ctrl.sar1_data_inv = inv_en;
  973. }
  974. if (adc_unit & ADC_UNIT_2) {
  975. // Enable ADC data invert
  976. SENS.sar_read_ctrl2.sar2_data_inv = inv_en;
  977. }
  978. portEXIT_CRITICAL(&rtc_spinlock);
  979. return ESP_OK;
  980. }
  981. esp_err_t adc_set_data_width(adc_unit_t adc_unit, adc_bits_width_t bits)
  982. {
  983. ADC_CHECK_UNIT(adc_unit);
  984. RTC_MODULE_CHECK(bits < ADC_WIDTH_MAX, "ADC bit width error", ESP_ERR_INVALID_ARG);
  985. portENTER_CRITICAL(&rtc_spinlock);
  986. if (adc_unit & ADC_UNIT_1) {
  987. SENS.sar_start_force.sar1_bit_width = bits;
  988. SENS.sar_read_ctrl.sar1_sample_bit = bits;
  989. }
  990. if (adc_unit & ADC_UNIT_2) {
  991. SENS.sar_start_force.sar2_bit_width = bits;
  992. SENS.sar_read_ctrl2.sar2_sample_bit = bits;
  993. }
  994. portEXIT_CRITICAL(&rtc_spinlock);
  995. return ESP_OK;
  996. }
  997. static esp_err_t adc_set_i2s_data_len(adc_unit_t adc_unit, int patt_len)
  998. {
  999. ADC_CHECK_UNIT(adc_unit);
  1000. RTC_MODULE_CHECK((patt_len < ADC_PATT_LEN_MAX) && (patt_len > 0), "ADC pattern length error", ESP_ERR_INVALID_ARG);
  1001. portENTER_CRITICAL(&rtc_spinlock);
  1002. if(adc_unit & ADC_UNIT_1) {
  1003. SYSCON.saradc_ctrl.sar1_patt_len = patt_len - 1;
  1004. }
  1005. if(adc_unit & ADC_UNIT_2) {
  1006. SYSCON.saradc_ctrl.sar2_patt_len = patt_len - 1;
  1007. }
  1008. portEXIT_CRITICAL(&rtc_spinlock);
  1009. return ESP_OK;
  1010. }
  1011. static esp_err_t adc_set_i2s_data_pattern(adc_unit_t adc_unit, int seq_num, adc_channel_t channel, adc_bits_width_t bits, adc_atten_t atten)
  1012. {
  1013. ADC_CHECK_UNIT(adc_unit);
  1014. if (adc_unit & ADC_UNIT_1) {
  1015. RTC_MODULE_CHECK((adc1_channel_t) channel < ADC1_CHANNEL_MAX, "ADC1 channel error", ESP_ERR_INVALID_ARG);
  1016. }
  1017. RTC_MODULE_CHECK(bits < ADC_WIDTH_MAX, "ADC bit width error", ESP_ERR_INVALID_ARG);
  1018. RTC_MODULE_CHECK(atten < ADC_ATTEN_MAX, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  1019. portENTER_CRITICAL(&rtc_spinlock);
  1020. //Configure pattern table, each 8 bit defines one channel
  1021. //[7:4]-channel [3:2]-bit width [1:0]- attenuation
  1022. //BIT WIDTH: 3: 12BIT 2: 11BIT 1: 10BIT 0: 9BIT
  1023. //ATTEN: 3: ATTEN = 11dB 2: 6dB 1: 2.5dB 0: 0dB
  1024. uint8_t val = (channel << 4) | (bits << 2) | (atten << 0);
  1025. if (adc_unit & ADC_UNIT_1) {
  1026. SYSCON.saradc_sar1_patt_tab[seq_num / 4] &= (~(0xff << ((3 - (seq_num % 4)) * 8)));
  1027. SYSCON.saradc_sar1_patt_tab[seq_num / 4] |= (val << ((3 - (seq_num % 4)) * 8));
  1028. }
  1029. if (adc_unit & ADC_UNIT_2) {
  1030. SYSCON.saradc_sar2_patt_tab[seq_num / 4] &= (~(0xff << ((3 - (seq_num % 4)) * 8)));
  1031. SYSCON.saradc_sar2_patt_tab[seq_num / 4] |= (val << ((3 - (seq_num % 4)) * 8));
  1032. }
  1033. portEXIT_CRITICAL(&rtc_spinlock);
  1034. return ESP_OK;
  1035. }
  1036. esp_err_t adc_i2s_mode_init(adc_unit_t adc_unit, adc_channel_t channel)
  1037. {
  1038. ADC_CHECK_UNIT(adc_unit);
  1039. if (adc_unit & ADC_UNIT_1) {
  1040. RTC_MODULE_CHECK((adc1_channel_t) channel < ADC1_CHANNEL_MAX, "ADC1 channel error", ESP_ERR_INVALID_ARG);
  1041. }
  1042. uint8_t table_len = 1;
  1043. //POWER ON SAR
  1044. adc_power_on();
  1045. adc_gpio_init(adc_unit, channel);
  1046. adc_set_i2s_data_len(adc_unit, table_len);
  1047. adc_set_i2s_data_pattern(adc_unit, 0, channel, ADC_WIDTH_BIT_12, ADC_ATTEN_DB_11);
  1048. portENTER_CRITICAL(&rtc_spinlock);
  1049. if (adc_unit & ADC_UNIT_1) {
  1050. //switch SARADC into DIG channel
  1051. SENS.sar_read_ctrl.sar1_dig_force = 1;
  1052. }
  1053. if (adc_unit & ADC_UNIT_2) {
  1054. //switch SARADC into DIG channel
  1055. SENS.sar_read_ctrl2.sar2_dig_force = 1;
  1056. //1: SAR ADC2 is controlled by DIG ADC2 CTRL 0: SAR ADC2 is controlled by PWDET CTRL
  1057. SYSCON.saradc_ctrl.sar2_mux = 1;
  1058. }
  1059. portEXIT_CRITICAL(&rtc_spinlock);
  1060. adc_set_i2s_data_source(ADC_I2S_DATA_SRC_ADC);
  1061. adc_set_clk_div(SAR_ADC_CLK_DIV_DEFUALT);
  1062. // Set internal FSM wait time.
  1063. adc_set_fsm_time(ADC_FSM_RSTB_WAIT_DEFAULT, ADC_FSM_START_WAIT_DEFAULT, ADC_FSM_STANDBY_WAIT_DEFAULT,
  1064. ADC_FSM_TIME_KEEP);
  1065. adc_set_work_mode(adc_unit);
  1066. adc_set_data_format(ADC_ENCODE_12BIT);
  1067. adc_set_measure_limit(ADC_MAX_MEAS_NUM_DEFAULT, ADC_MEAS_NUM_LIM_DEFAULT);
  1068. //Invert The Level, Invert SAR ADC1 data
  1069. adc_set_data_inv(adc_unit, true);
  1070. return ESP_OK;
  1071. }
  1072. esp_err_t adc1_config_channel_atten(adc1_channel_t channel, adc_atten_t atten)
  1073. {
  1074. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  1075. RTC_MODULE_CHECK(atten < ADC_ATTEN_MAX, "ADC Atten Err", ESP_ERR_INVALID_ARG);
  1076. adc_gpio_init(ADC_UNIT_1, channel);
  1077. adc_set_atten(ADC_UNIT_1, channel, atten);
  1078. return ESP_OK;
  1079. }
  1080. esp_err_t adc1_config_width(adc_bits_width_t width_bit)
  1081. {
  1082. RTC_MODULE_CHECK(width_bit < ADC_WIDTH_MAX, "ADC bit width error", ESP_ERR_INVALID_ARG);
  1083. adc_set_data_width(ADC_UNIT_1, width_bit);
  1084. adc_set_data_inv(ADC_UNIT_1, true);
  1085. return ESP_OK;
  1086. }
  1087. int adc1_get_raw(adc1_channel_t channel)
  1088. {
  1089. uint16_t adc_value;
  1090. RTC_MODULE_CHECK(channel < ADC1_CHANNEL_MAX, "ADC Channel Err", ESP_ERR_INVALID_ARG);
  1091. portENTER_CRITICAL(&rtc_spinlock);
  1092. //Adc Controler is Rtc module,not ulp coprocessor
  1093. SENS.sar_meas_start1.meas1_start_force = 1;
  1094. //Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  1095. SENS.sar_meas_wait2.force_xpd_sar = 0;
  1096. //Disable Amp Bit1=0:Fsm Bit1=1(Bit0=0:PownDown Bit10=1:Powerup)
  1097. SENS.sar_meas_wait2.force_xpd_amp = 0x2;
  1098. //Open the ADC1 Data port Not ulp coprocessor
  1099. SENS.sar_meas_start1.sar1_en_pad_force = 1;
  1100. //Select channel
  1101. SENS.sar_meas_start1.sar1_en_pad = (1 << channel);
  1102. SENS.sar_meas_ctrl.amp_rst_fb_fsm = 0;
  1103. SENS.sar_meas_ctrl.amp_short_ref_fsm = 0;
  1104. SENS.sar_meas_ctrl.amp_short_ref_gnd_fsm = 0;
  1105. SENS.sar_meas_wait1.sar_amp_wait1 = 1;
  1106. SENS.sar_meas_wait1.sar_amp_wait2 = 1;
  1107. SENS.sar_meas_wait2.sar_amp_wait3 = 1;
  1108. while (SENS.sar_slave_addr1.meas_status != 0);
  1109. SENS.sar_meas_start1.meas1_start_sar = 0;
  1110. SENS.sar_meas_start1.meas1_start_sar = 1;
  1111. while (SENS.sar_meas_start1.meas1_done_sar == 0);
  1112. adc_value = SENS.sar_meas_start1.meas1_data_sar;
  1113. portEXIT_CRITICAL(&rtc_spinlock);
  1114. return adc_value;
  1115. }
  1116. int adc1_get_voltage(adc1_channel_t channel) //Deprecated. Use adc1_get_raw() instead
  1117. {
  1118. return adc1_get_raw(channel);
  1119. }
  1120. void adc1_ulp_enable(void)
  1121. {
  1122. portENTER_CRITICAL(&rtc_spinlock);
  1123. SENS.sar_meas_start1.meas1_start_force = 0;
  1124. SENS.sar_meas_start1.sar1_en_pad_force = 0;
  1125. SENS.sar_meas_wait2.force_xpd_amp = 0x2;
  1126. SENS.sar_meas_wait2.force_xpd_sar = 0;
  1127. SENS.sar_meas_ctrl.amp_rst_fb_fsm = 0;
  1128. SENS.sar_meas_ctrl.amp_short_ref_fsm = 0;
  1129. SENS.sar_meas_ctrl.amp_short_ref_gnd_fsm = 0;
  1130. SENS.sar_meas_wait1.sar_amp_wait1 = 0x1;
  1131. SENS.sar_meas_wait1.sar_amp_wait2 = 1;
  1132. SENS.sar_meas_wait2.sar_amp_wait3 = 0x1;
  1133. portEXIT_CRITICAL(&rtc_spinlock);
  1134. }
  1135. esp_err_t adc2_vref_to_gpio(gpio_num_t gpio)
  1136. {
  1137. int channel;
  1138. if(gpio == GPIO_NUM_25){
  1139. channel = 8; //Channel 8 bit
  1140. }else if (gpio == GPIO_NUM_26){
  1141. channel = 9; //Channel 9 bit
  1142. }else if (gpio == GPIO_NUM_27){
  1143. channel = 7; //Channel 7 bit
  1144. }else{
  1145. return ESP_ERR_INVALID_ARG;
  1146. }
  1147. //Configure RTC gpio
  1148. rtc_gpio_init(gpio);
  1149. rtc_gpio_output_disable(gpio);
  1150. rtc_gpio_input_disable(gpio);
  1151. rtc_gpio_pullup_dis(gpio);
  1152. rtc_gpio_pulldown_dis(gpio);
  1153. SET_PERI_REG_BITS(RTC_CNTL_BIAS_CONF_REG, RTC_CNTL_DBG_ATTEN, 0, RTC_CNTL_DBG_ATTEN_S); //Check DBG effect outside sleep mode
  1154. //set dtest (MUX_SEL : 0 -> RTC; 1-> vdd_sar2)
  1155. SET_PERI_REG_BITS(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_DTEST_RTC, 1, RTC_CNTL_DTEST_RTC_S); //Config test mux to route v_ref to ADC2 Channels
  1156. //set ent
  1157. SET_PERI_REG_MASK(RTC_CNTL_TEST_MUX_REG, RTC_CNTL_ENT_RTC_M);
  1158. //set sar2_en_test
  1159. SET_PERI_REG_MASK(SENS_SAR_START_FORCE_REG, SENS_SAR2_EN_TEST_M);
  1160. //force fsm
  1161. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 3, SENS_FORCE_XPD_SAR_S); //Select power source of ADC
  1162. //set sar2 en force
  1163. SET_PERI_REG_MASK(SENS_SAR_MEAS_START2_REG, SENS_SAR2_EN_PAD_FORCE_M); //Pad bitmap controlled by SW
  1164. //set en_pad for channels 7,8,9 (bits 0x380)
  1165. SET_PERI_REG_BITS(SENS_SAR_MEAS_START2_REG, SENS_SAR2_EN_PAD, 1<<channel, SENS_SAR2_EN_PAD_S);
  1166. return ESP_OK;
  1167. }
  1168. /*---------------------------------------------------------------
  1169. DAC
  1170. ---------------------------------------------------------------*/
  1171. static esp_err_t dac_pad_get_io_num(dac_channel_t channel, gpio_num_t *gpio_num)
  1172. {
  1173. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1174. RTC_MODULE_CHECK(gpio_num, "Param null", ESP_ERR_INVALID_ARG);
  1175. switch (channel) {
  1176. case DAC_CHANNEL_1:
  1177. *gpio_num = DAC_CHANNEL_1_GPIO_NUM;
  1178. break;
  1179. case DAC_CHANNEL_2:
  1180. *gpio_num = DAC_CHANNEL_2_GPIO_NUM;
  1181. break;
  1182. default:
  1183. return ESP_ERR_INVALID_ARG;
  1184. }
  1185. return ESP_OK;
  1186. }
  1187. static esp_err_t dac_rtc_pad_init(dac_channel_t channel)
  1188. {
  1189. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1190. gpio_num_t gpio_num = 0;
  1191. dac_pad_get_io_num(channel, &gpio_num);
  1192. rtc_gpio_init(gpio_num);
  1193. rtc_gpio_output_disable(gpio_num);
  1194. rtc_gpio_input_disable(gpio_num);
  1195. rtc_gpio_pullup_dis(gpio_num);
  1196. rtc_gpio_pulldown_dis(gpio_num);
  1197. return ESP_OK;
  1198. }
  1199. esp_err_t dac_output_enable(dac_channel_t channel)
  1200. {
  1201. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1202. dac_rtc_pad_init(channel);
  1203. portENTER_CRITICAL(&rtc_spinlock);
  1204. if (channel == DAC_CHANNEL_1) {
  1205. SET_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  1206. } else if (channel == DAC_CHANNEL_2) {
  1207. SET_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  1208. }
  1209. portEXIT_CRITICAL(&rtc_spinlock);
  1210. return ESP_OK;
  1211. }
  1212. esp_err_t dac_output_disable(dac_channel_t channel)
  1213. {
  1214. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1215. portENTER_CRITICAL(&rtc_spinlock);
  1216. if (channel == DAC_CHANNEL_1) {
  1217. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_XPD_DAC | RTC_IO_PDAC1_DAC_XPD_FORCE);
  1218. } else if (channel == DAC_CHANNEL_2) {
  1219. CLEAR_PERI_REG_MASK(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_XPD_DAC | RTC_IO_PDAC2_DAC_XPD_FORCE);
  1220. }
  1221. portEXIT_CRITICAL(&rtc_spinlock);
  1222. return ESP_OK;
  1223. }
  1224. esp_err_t dac_output_voltage(dac_channel_t channel, uint8_t dac_value)
  1225. {
  1226. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1227. portENTER_CRITICAL(&rtc_spinlock);
  1228. //Disable Tone
  1229. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  1230. //Disable Channel Tone
  1231. if (channel == DAC_CHANNEL_1) {
  1232. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  1233. } else if (channel == DAC_CHANNEL_2) {
  1234. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  1235. }
  1236. //Set the Dac value
  1237. if (channel == DAC_CHANNEL_1) {
  1238. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  1239. } else if (channel == DAC_CHANNEL_2) {
  1240. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  1241. }
  1242. portEXIT_CRITICAL(&rtc_spinlock);
  1243. return ESP_OK;
  1244. }
  1245. esp_err_t dac_out_voltage(dac_channel_t channel, uint8_t dac_value)
  1246. {
  1247. RTC_MODULE_CHECK((channel >= DAC_CHANNEL_1) && (channel < DAC_CHANNEL_MAX), DAC_ERR_STR_CHANNEL_ERROR, ESP_ERR_INVALID_ARG);
  1248. portENTER_CRITICAL(&rtc_spinlock);
  1249. //Disable Tone
  1250. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN);
  1251. //Disable Channel Tone
  1252. if (channel == DAC_CHANNEL_1) {
  1253. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M);
  1254. } else if (channel == DAC_CHANNEL_2) {
  1255. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN2_M);
  1256. }
  1257. //Set the Dac value
  1258. if (channel == DAC_CHANNEL_1) {
  1259. SET_PERI_REG_BITS(RTC_IO_PAD_DAC1_REG, RTC_IO_PDAC1_DAC, dac_value, RTC_IO_PDAC1_DAC_S); //dac_output
  1260. } else if (channel == DAC_CHANNEL_2) {
  1261. SET_PERI_REG_BITS(RTC_IO_PAD_DAC2_REG, RTC_IO_PDAC2_DAC, dac_value, RTC_IO_PDAC2_DAC_S); //dac_output
  1262. }
  1263. portEXIT_CRITICAL(&rtc_spinlock);
  1264. //dac pad init
  1265. dac_rtc_pad_init(channel);
  1266. dac_output_enable(channel);
  1267. return ESP_OK;
  1268. }
  1269. esp_err_t dac_i2s_enable()
  1270. {
  1271. portENTER_CRITICAL(&rtc_spinlock);
  1272. SET_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  1273. portEXIT_CRITICAL(&rtc_spinlock);
  1274. return ESP_OK;
  1275. }
  1276. esp_err_t dac_i2s_disable()
  1277. {
  1278. portENTER_CRITICAL(&rtc_spinlock);
  1279. CLEAR_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_DAC_DIG_FORCE_M | SENS_DAC_CLK_INV_M);
  1280. portEXIT_CRITICAL(&rtc_spinlock);
  1281. return ESP_OK;
  1282. }
  1283. /*---------------------------------------------------------------
  1284. HALL SENSOR
  1285. ---------------------------------------------------------------*/
  1286. static int hall_sensor_get_value() //hall sensor without LNA
  1287. {
  1288. int Sens_Vp0;
  1289. int Sens_Vn0;
  1290. int Sens_Vp1;
  1291. int Sens_Vn1;
  1292. int hall_value;
  1293. portENTER_CRITICAL(&rtc_spinlock);
  1294. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE_M); // hall sens force enable
  1295. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_XPD_HALL); // xpd hall
  1296. SET_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE_M); // phase force
  1297. CLEAR_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE); // hall phase
  1298. Sens_Vp0 = adc1_get_raw(ADC1_CHANNEL_0);
  1299. Sens_Vn0 = adc1_get_raw(ADC1_CHANNEL_3);
  1300. SET_PERI_REG_MASK(RTC_IO_HALL_SENS_REG, RTC_IO_HALL_PHASE);
  1301. Sens_Vp1 = adc1_get_raw(ADC1_CHANNEL_0);
  1302. Sens_Vn1 = adc1_get_raw(ADC1_CHANNEL_3);
  1303. SET_PERI_REG_BITS(SENS_SAR_MEAS_WAIT2_REG, SENS_FORCE_XPD_SAR, 0, SENS_FORCE_XPD_SAR_S);
  1304. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_XPD_HALL_FORCE);
  1305. CLEAR_PERI_REG_MASK(SENS_SAR_TOUCH_CTRL1_REG, SENS_HALL_PHASE_FORCE);
  1306. portEXIT_CRITICAL(&rtc_spinlock);
  1307. hall_value = (Sens_Vp1 - Sens_Vp0) - (Sens_Vn1 - Sens_Vn0);
  1308. return hall_value;
  1309. }
  1310. int hall_sensor_read()
  1311. {
  1312. adc_gpio_init(ADC_UNIT_1, ADC1_CHANNEL_0);
  1313. adc_gpio_init(ADC_UNIT_1, ADC1_CHANNEL_3);
  1314. adc1_config_channel_atten(ADC1_CHANNEL_0, ADC_ATTEN_DB_0);
  1315. adc1_config_channel_atten(ADC1_CHANNEL_3, ADC_ATTEN_DB_0);
  1316. return hall_sensor_get_value();
  1317. }
  1318. /*---------------------------------------------------------------
  1319. INTERRUPT HANDLER
  1320. ---------------------------------------------------------------*/
  1321. typedef struct rtc_isr_handler_ {
  1322. uint32_t mask;
  1323. intr_handler_t handler;
  1324. void* handler_arg;
  1325. SLIST_ENTRY(rtc_isr_handler_) next;
  1326. } rtc_isr_handler_t;
  1327. static SLIST_HEAD(rtc_isr_handler_list_, rtc_isr_handler_) s_rtc_isr_handler_list =
  1328. SLIST_HEAD_INITIALIZER(s_rtc_isr_handler_list);
  1329. portMUX_TYPE s_rtc_isr_handler_list_lock = portMUX_INITIALIZER_UNLOCKED;
  1330. static intr_handle_t s_rtc_isr_handle;
  1331. static void rtc_isr(void* arg)
  1332. {
  1333. uint32_t status = REG_READ(RTC_CNTL_INT_ST_REG);
  1334. rtc_isr_handler_t* it;
  1335. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  1336. SLIST_FOREACH(it, &s_rtc_isr_handler_list, next) {
  1337. if (it->mask & status) {
  1338. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  1339. (*it->handler)(it->handler_arg);
  1340. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  1341. }
  1342. }
  1343. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  1344. REG_WRITE(RTC_CNTL_INT_CLR_REG, status);
  1345. }
  1346. static esp_err_t rtc_isr_ensure_installed()
  1347. {
  1348. esp_err_t err = ESP_OK;
  1349. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  1350. if (s_rtc_isr_handle) {
  1351. goto out;
  1352. }
  1353. REG_WRITE(RTC_CNTL_INT_ENA_REG, 0);
  1354. REG_WRITE(RTC_CNTL_INT_CLR_REG, UINT32_MAX);
  1355. err = esp_intr_alloc(ETS_RTC_CORE_INTR_SOURCE, 0, &rtc_isr, NULL, &s_rtc_isr_handle);
  1356. if (err != ESP_OK) {
  1357. goto out;
  1358. }
  1359. out:
  1360. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  1361. return err;
  1362. }
  1363. esp_err_t rtc_isr_register(intr_handler_t handler, void* handler_arg, uint32_t rtc_intr_mask)
  1364. {
  1365. esp_err_t err = rtc_isr_ensure_installed();
  1366. if (err != ESP_OK) {
  1367. return err;
  1368. }
  1369. rtc_isr_handler_t* item = malloc(sizeof(*item));
  1370. if (item == NULL) {
  1371. return ESP_ERR_NO_MEM;
  1372. }
  1373. item->handler = handler;
  1374. item->handler_arg = handler_arg;
  1375. item->mask = rtc_intr_mask;
  1376. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  1377. SLIST_INSERT_HEAD(&s_rtc_isr_handler_list, item, next);
  1378. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  1379. return ESP_OK;
  1380. }
  1381. esp_err_t rtc_isr_deregister(intr_handler_t handler, void* handler_arg)
  1382. {
  1383. rtc_isr_handler_t* it;
  1384. rtc_isr_handler_t* prev = NULL;
  1385. bool found = false;
  1386. portENTER_CRITICAL(&s_rtc_isr_handler_list_lock);
  1387. SLIST_FOREACH(it, &s_rtc_isr_handler_list, next) {
  1388. if (it->handler == handler && it->handler_arg == handler_arg) {
  1389. if (it == SLIST_FIRST(&s_rtc_isr_handler_list)) {
  1390. SLIST_REMOVE_HEAD(&s_rtc_isr_handler_list, next);
  1391. } else {
  1392. SLIST_REMOVE_AFTER(prev, next);
  1393. }
  1394. found = true;
  1395. break;
  1396. }
  1397. prev = it;
  1398. }
  1399. portEXIT_CRITICAL(&s_rtc_isr_handler_list_lock);
  1400. return found ? ESP_OK : ESP_ERR_INVALID_STATE;
  1401. }