esp_intr_alloc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. // Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #ifndef __ESP_INTR_ALLOC_H__
  14. #define __ESP_INTR_ALLOC_H__
  15. #include <stdint.h>
  16. #include <stdbool.h>
  17. #include "esp_err.h"
  18. #ifdef __cplusplus
  19. extern "C" {
  20. #endif
  21. /** @addtogroup Intr_Alloc
  22. * @{
  23. */
  24. /** @brief Interrupt allocation flags
  25. *
  26. * These flags can be used to specify which interrupt qualities the
  27. * code calling esp_intr_alloc* needs.
  28. *
  29. */
  30. //Keep the LEVELx values as they are here; they match up with (1<<level)
  31. #define ESP_INTR_FLAG_LEVEL1 (1<<1) ///< Accept a Level 1 interrupt vector (lowest priority)
  32. #define ESP_INTR_FLAG_LEVEL2 (1<<2) ///< Accept a Level 2 interrupt vector
  33. #define ESP_INTR_FLAG_LEVEL3 (1<<3) ///< Accept a Level 3 interrupt vector
  34. #define ESP_INTR_FLAG_LEVEL4 (1<<4) ///< Accept a Level 4 interrupt vector
  35. #define ESP_INTR_FLAG_LEVEL5 (1<<5) ///< Accept a Level 5 interrupt vector
  36. #define ESP_INTR_FLAG_LEVEL6 (1<<6) ///< Accept a Level 6 interrupt vector
  37. #define ESP_INTR_FLAG_NMI (1<<7) ///< Accept a Level 7 interrupt vector (highest priority)
  38. #define ESP_INTR_FLAG_SHARED (1<<8) ///< Interrupt can be shared between ISRs
  39. #define ESP_INTR_FLAG_EDGE (1<<9) ///< Edge-triggered interrupt
  40. #define ESP_INTR_FLAG_IRAM (1<<10) ///< ISR can be called if cache is disabled
  41. #define ESP_INTR_FLAG_INTRDISABLED (1<<11) ///< Return with this interrupt disabled
  42. #define ESP_INTR_FLAG_LOWMED (ESP_INTR_FLAG_LEVEL1|ESP_INTR_FLAG_LEVEL2|ESP_INTR_FLAG_LEVEL3) ///< Low and medium prio interrupts. These can be handled in C.
  43. #define ESP_INTR_FLAG_HIGH (ESP_INTR_FLAG_LEVEL4|ESP_INTR_FLAG_LEVEL5|ESP_INTR_FLAG_LEVEL6|ESP_INTR_FLAG_NMI) ///< High level interrupts. Need to be handled in assembly.
  44. #define ESP_INTR_FLAG_LEVELMASK (ESP_INTR_FLAG_LEVEL1|ESP_INTR_FLAG_LEVEL2|ESP_INTR_FLAG_LEVEL3| \
  45. ESP_INTR_FLAG_LEVEL4|ESP_INTR_FLAG_LEVEL5|ESP_INTR_FLAG_LEVEL6| \
  46. ESP_INTR_FLAG_NMI) ///< Mask for all level flags
  47. /** @addtogroup Intr_Alloc_Pseudo_Src
  48. * @{
  49. */
  50. /**
  51. * The esp_intr_alloc* functions can allocate an int for all ETS_*_INTR_SOURCE interrupt sources that
  52. * are routed through the interrupt mux. Apart from these sources, each core also has some internal
  53. * sources that do not pass through the interrupt mux. To allocate an interrupt for these sources,
  54. * pass these pseudo-sources to the functions.
  55. */
  56. #define ETS_INTERNAL_TIMER0_INTR_SOURCE -1 ///< Platform timer 0 interrupt source
  57. #define ETS_INTERNAL_TIMER1_INTR_SOURCE -2 ///< Platform timer 1 interrupt source
  58. #define ETS_INTERNAL_TIMER2_INTR_SOURCE -3 ///< Platform timer 2 interrupt source
  59. #define ETS_INTERNAL_SW0_INTR_SOURCE -4 ///< Software int source 1
  60. #define ETS_INTERNAL_SW1_INTR_SOURCE -5 ///< Software int source 2
  61. #define ETS_INTERNAL_PROFILING_INTR_SOURCE -6 ///< Int source for profiling
  62. /**@}*/
  63. /** Provides SystemView with positive IRQ IDs, otherwise scheduler events are not shown properly
  64. */
  65. #define ETS_INTERNAL_INTR_SOURCE_OFF (-ETS_INTERNAL_PROFILING_INTR_SOURCE)
  66. /** Enable interrupt by interrupt number */
  67. #define ESP_INTR_ENABLE(inum) esp_intr_enable_source(inum)
  68. /** Disable interrupt by interrupt number */
  69. #define ESP_INTR_DISABLE(inum) esp_intr_disable_source(inum)
  70. /** Function prototype for interrupt handler function */
  71. typedef void (*intr_handler_t)(void *arg);
  72. /** Interrupt handler associated data structure */
  73. typedef struct intr_handle_data_t intr_handle_data_t;
  74. /** Handle to an interrupt handler */
  75. typedef intr_handle_data_t* intr_handle_t ;
  76. /**
  77. * @brief Mark an interrupt as a shared interrupt
  78. *
  79. * This will mark a certain interrupt on the specified CPU as
  80. * an interrupt that can be used to hook shared interrupt handlers
  81. * to.
  82. *
  83. * @param intno The number of the interrupt (0-31)
  84. * @param cpu CPU on which the interrupt should be marked as shared (0 or 1)
  85. * @param is_in_iram Shared interrupt is for handlers that reside in IRAM and
  86. * the int can be left enabled while the flash cache is disabled.
  87. *
  88. * @return ESP_ERR_INVALID_ARG if cpu or intno is invalid
  89. * ESP_OK otherwise
  90. */
  91. esp_err_t esp_intr_mark_shared(int intno, int cpu, bool is_in_iram);
  92. /**
  93. * @brief Reserve an interrupt to be used outside of this framework
  94. *
  95. * This will mark a certain interrupt on the specified CPU as
  96. * reserved, not to be allocated for any reason.
  97. *
  98. * @param intno The number of the interrupt (0-31)
  99. * @param cpu CPU on which the interrupt should be marked as shared (0 or 1)
  100. *
  101. * @return ESP_ERR_INVALID_ARG if cpu or intno is invalid
  102. * ESP_OK otherwise
  103. */
  104. esp_err_t esp_intr_reserve(int intno, int cpu);
  105. /**
  106. * @brief Allocate an interrupt with the given parameters.
  107. *
  108. * This finds an interrupt that matches the restrictions as given in the flags
  109. * parameter, maps the given interrupt source to it and hooks up the given
  110. * interrupt handler (with optional argument) as well. If needed, it can return
  111. * a handle for the interrupt as well.
  112. *
  113. * The interrupt will always be allocated on the core that runs this function.
  114. *
  115. * If ESP_INTR_FLAG_IRAM flag is used, and handler address is not in IRAM or
  116. * RTC_FAST_MEM, then ESP_ERR_INVALID_ARG is returned.
  117. *
  118. * @param source The interrupt source. One of the ETS_*_INTR_SOURCE interrupt mux
  119. * sources, as defined in soc/soc.h, or one of the internal
  120. * ETS_INTERNAL_*_INTR_SOURCE sources as defined in this header.
  121. * @param flags An ORred mask of the ESP_INTR_FLAG_* defines. These restrict the
  122. * choice of interrupts that this routine can choose from. If this value
  123. * is 0, it will default to allocating a non-shared interrupt of level
  124. * 1, 2 or 3. If this is ESP_INTR_FLAG_SHARED, it will allocate a shared
  125. * interrupt of level 1. Setting ESP_INTR_FLAG_INTRDISABLED will return
  126. * from this function with the interrupt disabled.
  127. * @param handler The interrupt handler. Must be NULL when an interrupt of level >3
  128. * is requested, because these types of interrupts aren't C-callable.
  129. * @param arg Optional argument for passed to the interrupt handler
  130. * @param ret_handle Pointer to an intr_handle_t to store a handle that can later be
  131. * used to request details or free the interrupt. Can be NULL if no handle
  132. * is required.
  133. *
  134. * @return ESP_ERR_INVALID_ARG if the combination of arguments is invalid.
  135. * ESP_ERR_NOT_FOUND No free interrupt found with the specified flags
  136. * ESP_OK otherwise
  137. */
  138. esp_err_t esp_intr_alloc(int source, int flags, intr_handler_t handler, void *arg, intr_handle_t *ret_handle);
  139. /**
  140. * @brief Allocate an interrupt with the given parameters.
  141. *
  142. *
  143. * This essentially does the same as esp_intr_alloc, but allows specifying a register and mask
  144. * combo. For shared interrupts, the handler is only called if a read from the specified
  145. * register, ANDed with the mask, returns non-zero. By passing an interrupt status register
  146. * address and a fitting mask, this can be used to accelerate interrupt handling in the case
  147. * a shared interrupt is triggered; by checking the interrupt statuses first, the code can
  148. * decide which ISRs can be skipped
  149. *
  150. * @param source The interrupt source. One of the ETS_*_INTR_SOURCE interrupt mux
  151. * sources, as defined in soc/soc.h, or one of the internal
  152. * ETS_INTERNAL_*_INTR_SOURCE sources as defined in this header.
  153. * @param flags An ORred mask of the ESP_INTR_FLAG_* defines. These restrict the
  154. * choice of interrupts that this routine can choose from. If this value
  155. * is 0, it will default to allocating a non-shared interrupt of level
  156. * 1, 2 or 3. If this is ESP_INTR_FLAG_SHARED, it will allocate a shared
  157. * interrupt of level 1. Setting ESP_INTR_FLAG_INTRDISABLED will return
  158. * from this function with the interrupt disabled.
  159. * @param intrstatusreg The address of an interrupt status register
  160. * @param intrstatusmask A mask. If a read of address intrstatusreg has any of the bits
  161. * that are 1 in the mask set, the ISR will be called. If not, it will be
  162. * skipped.
  163. * @param handler The interrupt handler. Must be NULL when an interrupt of level >3
  164. * is requested, because these types of interrupts aren't C-callable.
  165. * @param arg Optional argument for passed to the interrupt handler
  166. * @param ret_handle Pointer to an intr_handle_t to store a handle that can later be
  167. * used to request details or free the interrupt. Can be NULL if no handle
  168. * is required.
  169. *
  170. * @return ESP_ERR_INVALID_ARG if the combination of arguments is invalid.
  171. * ESP_ERR_NOT_FOUND No free interrupt found with the specified flags
  172. * ESP_OK otherwise
  173. */
  174. esp_err_t esp_intr_alloc_intrstatus(int source, int flags, uint32_t intrstatusreg, uint32_t intrstatusmask, intr_handler_t handler, void *arg, intr_handle_t *ret_handle);
  175. /**
  176. * @brief Disable and free an interrupt.
  177. *
  178. * Use an interrupt handle to disable the interrupt and release the resources associated with it.
  179. * If the current core is not the core that registered this interrupt, this routine will be assigned to
  180. * the core that allocated this interrupt, blocking and waiting until the resource is successfully released.
  181. *
  182. * @note
  183. * When the handler shares its source with other handlers, the interrupt status
  184. * bits it's responsible for should be managed properly before freeing it. see
  185. * ``esp_intr_disable`` for more details. Please do not call this function in ``esp_ipc_call_blocking``.
  186. *
  187. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  188. *
  189. * @return ESP_ERR_INVALID_ARG the handle is NULL
  190. * ESP_FAIL failed to release this handle
  191. * ESP_OK otherwise
  192. */
  193. esp_err_t esp_intr_free(intr_handle_t handle);
  194. /**
  195. * @brief Get CPU number an interrupt is tied to
  196. *
  197. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  198. *
  199. * @return The core number where the interrupt is allocated
  200. */
  201. int esp_intr_get_cpu(intr_handle_t handle);
  202. /**
  203. * @brief Get the allocated interrupt for a certain handle
  204. *
  205. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  206. *
  207. * @return The interrupt number
  208. */
  209. int esp_intr_get_intno(intr_handle_t handle);
  210. /**
  211. * @brief Disable the interrupt associated with the handle
  212. *
  213. * @note
  214. * 1. For local interrupts (ESP_INTERNAL_* sources), this function has to be called on the
  215. * CPU the interrupt is allocated on. Other interrupts have no such restriction.
  216. * 2. When several handlers sharing a same interrupt source, interrupt status bits, which are
  217. * handled in the handler to be disabled, should be masked before the disabling, or handled
  218. * in other enabled interrupts properly. Miss of interrupt status handling will cause infinite
  219. * interrupt calls and finally system crash.
  220. *
  221. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  222. *
  223. * @return ESP_ERR_INVALID_ARG if the combination of arguments is invalid.
  224. * ESP_OK otherwise
  225. */
  226. esp_err_t esp_intr_disable(intr_handle_t handle);
  227. /**
  228. * @brief Enable the interrupt associated with the handle
  229. *
  230. * @note For local interrupts (ESP_INTERNAL_* sources), this function has to be called on the
  231. * CPU the interrupt is allocated on. Other interrupts have no such restriction.
  232. *
  233. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  234. *
  235. * @return ESP_ERR_INVALID_ARG if the combination of arguments is invalid.
  236. * ESP_OK otherwise
  237. */
  238. esp_err_t esp_intr_enable(intr_handle_t handle);
  239. /**
  240. * @brief Set the "in IRAM" status of the handler.
  241. *
  242. * @note Does not work on shared interrupts.
  243. *
  244. * @param handle The handle, as obtained by esp_intr_alloc or esp_intr_alloc_intrstatus
  245. * @param is_in_iram Whether the handler associated with this handle resides in IRAM.
  246. * Handlers residing in IRAM can be called when cache is disabled.
  247. *
  248. * @return ESP_ERR_INVALID_ARG if the combination of arguments is invalid.
  249. * ESP_OK otherwise
  250. */
  251. esp_err_t esp_intr_set_in_iram(intr_handle_t handle, bool is_in_iram);
  252. /**
  253. * @brief Disable interrupts that aren't specifically marked as running from IRAM
  254. */
  255. void esp_intr_noniram_disable(void);
  256. /**
  257. * @brief Re-enable interrupts disabled by esp_intr_noniram_disable
  258. */
  259. void esp_intr_noniram_enable(void);
  260. /**
  261. * @brief enable the interrupt source based on its number
  262. * @param inum interrupt number from 0 to 31
  263. */
  264. void esp_intr_enable_source(int inum);
  265. /**
  266. * @brief disable the interrupt source based on its number
  267. * @param inum interrupt number from 0 to 31
  268. */
  269. void esp_intr_disable_source(int inum);
  270. /**@}*/
  271. #ifdef __cplusplus
  272. }
  273. #endif
  274. #endif