flash_ops.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * SPDX-FileCopyrightText: 2015-2022 Espressif Systems (Shanghai) CO LTD
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #include <stdlib.h>
  7. #include <assert.h>
  8. #include <string.h>
  9. #include <stdio.h>
  10. #include <sys/param.h> // For MIN/MAX(a, b)
  11. #include <freertos/FreeRTOS.h>
  12. #include <freertos/task.h>
  13. #include <freertos/semphr.h>
  14. #include <soc/soc.h>
  15. #include <soc/soc_memory_layout.h>
  16. #include "soc/io_mux_reg.h"
  17. #include "sdkconfig.h"
  18. #include "esp_attr.h"
  19. #include "spi_flash_mmap.h"
  20. #include "esp_log.h"
  21. #include "esp_private/system_internal.h"
  22. #include "esp_private/spi_flash_os.h"
  23. #include "esp_private/esp_clk.h"
  24. #if CONFIG_IDF_TARGET_ESP32
  25. #include "esp32/rom/cache.h"
  26. #include "esp32/rom/spi_flash.h"
  27. #elif CONFIG_IDF_TARGET_ESP32S2
  28. #include "esp32s2/rom/cache.h"
  29. #elif CONFIG_IDF_TARGET_ESP32S3
  30. #include "soc/spi_mem_reg.h"
  31. #include "esp32s3/rom/opi_flash.h"
  32. #include "esp32s3/rom/cache.h"
  33. #include "esp32s3/opi_flash_private.h"
  34. #elif CONFIG_IDF_TARGET_ESP32C3
  35. #include "esp32c3/rom/cache.h"
  36. #elif CONFIG_IDF_TARGET_ESP32H2
  37. #include "esp32h2/rom/cache.h"
  38. #elif CONFIG_IDF_TARGET_ESP32C2
  39. #include "esp32c2/rom/cache.h"
  40. #endif
  41. #include "esp_rom_spiflash.h"
  42. #include "esp_flash_partitions.h"
  43. #include "esp_private/cache_utils.h"
  44. #include "esp_flash.h"
  45. #include "esp_attr.h"
  46. #include "bootloader_flash.h"
  47. #include "bootloader_flash_config.h"
  48. #include "esp_compiler.h"
  49. #include "esp_rom_efuse.h"
  50. #if CONFIG_SPIRAM
  51. #include "esp_private/esp_psram_io.h"
  52. #endif
  53. /* bytes erased by SPIEraseBlock() ROM function */
  54. #define BLOCK_ERASE_SIZE 65536
  55. /* Limit number of bytes written/read in a single SPI operation,
  56. as these operations disable all higher priority tasks from running.
  57. */
  58. #ifdef CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  59. #define MAX_WRITE_CHUNK CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  60. #else
  61. #define MAX_WRITE_CHUNK 8192
  62. #endif // CONFIG_SPI_FLASH_WRITE_CHUNK_SIZE
  63. #define MAX_READ_CHUNK 16384
  64. static const char *TAG __attribute__((unused)) = "spi_flash";
  65. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  66. static spi_flash_counters_t s_flash_stats;
  67. #define COUNTER_START() uint32_t ts_begin = cpu_hal_get_cycle_count()
  68. #define COUNTER_STOP(counter) \
  69. do{ \
  70. s_flash_stats.counter.count++; \
  71. s_flash_stats.counter.time += (cpu_hal_get_cycle_count() - ts_begin) / (esp_clk_cpu_freq() / 1000000); \
  72. } while(0)
  73. #define COUNTER_ADD_BYTES(counter, size) \
  74. do { \
  75. s_flash_stats.counter.bytes += size; \
  76. } while (0)
  77. #else
  78. #define COUNTER_START()
  79. #define COUNTER_STOP(counter)
  80. #define COUNTER_ADD_BYTES(counter, size)
  81. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  82. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_default_ops = {
  83. .start = spi_flash_disable_interrupts_caches_and_other_cpu,
  84. .end = spi_flash_enable_interrupts_caches_and_other_cpu,
  85. };
  86. const DRAM_ATTR spi_flash_guard_funcs_t g_flash_guard_no_os_ops = {
  87. .start = spi_flash_disable_interrupts_caches_and_other_cpu_no_os,
  88. .end = spi_flash_enable_interrupts_caches_no_os,
  89. };
  90. static const spi_flash_guard_funcs_t *s_flash_guard_ops;
  91. void IRAM_ATTR spi_flash_guard_set(const spi_flash_guard_funcs_t *funcs)
  92. {
  93. s_flash_guard_ops = funcs;
  94. }
  95. const spi_flash_guard_funcs_t *IRAM_ATTR spi_flash_guard_get(void)
  96. {
  97. return s_flash_guard_ops;
  98. }
  99. #ifdef CONFIG_SPI_FLASH_DANGEROUS_WRITE_ABORTS
  100. #define UNSAFE_WRITE_ADDRESS abort()
  101. #else
  102. #define UNSAFE_WRITE_ADDRESS return false
  103. #endif
  104. static __attribute__((unused)) bool is_safe_write_address(size_t addr, size_t size)
  105. {
  106. if (!esp_partition_main_flash_region_safe(addr, size)) {
  107. UNSAFE_WRITE_ADDRESS;
  108. }
  109. return true;
  110. }
  111. #if CONFIG_SPI_FLASH_ROM_IMPL
  112. #include "esp_heap_caps.h"
  113. void IRAM_ATTR *spi_flash_malloc_internal(size_t size)
  114. {
  115. return heap_caps_malloc(size, MALLOC_CAP_8BIT|MALLOC_CAP_INTERNAL);
  116. }
  117. void IRAM_ATTR spi_flash_rom_impl_init(void)
  118. {
  119. spi_flash_guard_set(&g_flash_guard_default_ops);
  120. /* These two functions are in ROM only */
  121. extern void spi_flash_mmap_os_func_set(void *(*func1)(size_t size), void (*func2)(void *p));
  122. spi_flash_mmap_os_func_set(spi_flash_malloc_internal, heap_caps_free);
  123. extern esp_err_t spi_flash_mmap_page_num_init(uint32_t page_num);
  124. spi_flash_mmap_page_num_init(128);
  125. }
  126. #endif
  127. void IRAM_ATTR esp_mspi_pin_init(void)
  128. {
  129. #if CONFIG_ESPTOOLPY_OCT_FLASH || CONFIG_SPIRAM_MODE_OCT
  130. esp_rom_opiflash_pin_config();
  131. extern void spi_timing_set_pin_drive_strength(void);
  132. spi_timing_set_pin_drive_strength();
  133. #else
  134. //Set F4R4 board pin drive strength. TODO: IDF-3663
  135. #endif
  136. }
  137. esp_err_t IRAM_ATTR spi_flash_init_chip_state(void)
  138. {
  139. #if CONFIG_ESPTOOLPY_OCT_FLASH
  140. return esp_opiflash_init(rom_spiflash_legacy_data->chip.device_id);
  141. #else
  142. #if CONFIG_IDF_TARGET_ESP32S3
  143. // Currently, only esp32s3 allows high performance mode.
  144. return spi_flash_enable_high_performance_mode();
  145. #else
  146. return ESP_OK;
  147. #endif // CONFIG_IDF_TARGET_ESP32S3
  148. #endif // CONFIG_ESPTOOLPY_OCT_FLASH
  149. }
  150. #if CONFIG_SPI_FLASH_ENABLE_COUNTERS
  151. static inline void dump_counter(spi_flash_counter_t *counter, const char *name)
  152. {
  153. ESP_LOGI(TAG, "%s count=%8d time=%8dus bytes=%8d\n", name,
  154. counter->count, counter->time, counter->bytes);
  155. }
  156. const spi_flash_counters_t *spi_flash_get_counters(void)
  157. {
  158. return &s_flash_stats;
  159. }
  160. void spi_flash_reset_counters(void)
  161. {
  162. memset(&s_flash_stats, 0, sizeof(s_flash_stats));
  163. }
  164. void spi_flash_dump_counters(void)
  165. {
  166. dump_counter(&s_flash_stats.read, "read ");
  167. dump_counter(&s_flash_stats.write, "write");
  168. dump_counter(&s_flash_stats.erase, "erase");
  169. }
  170. #endif //CONFIG_SPI_FLASH_ENABLE_COUNTERS
  171. void IRAM_ATTR spi_flash_set_rom_required_regs(void)
  172. {
  173. #if CONFIG_ESPTOOLPY_OCT_FLASH
  174. //Disable the variable dummy mode when doing timing tuning
  175. CLEAR_PERI_REG_MASK(SPI_MEM_DDR_REG(1), SPI_MEM_SPI_FMEM_VAR_DUMMY);
  176. /**
  177. * STR /DTR mode setting is done every time when `esp_rom_opiflash_exec_cmd` is called
  178. *
  179. * Add any registers that are not set in ROM SPI flash functions here in the future
  180. */
  181. #endif
  182. }
  183. #if CONFIG_SPIRAM_MODE_OCT
  184. // This function will only be called when Octal PSRAM enabled.
  185. void IRAM_ATTR spi_flash_set_vendor_required_regs(void)
  186. {
  187. #if CONFIG_ESPTOOLPY_OCT_FLASH
  188. //Flash chip requires MSPI specifically, call this function to set them
  189. esp_opiflash_set_required_regs();
  190. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 1, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  191. #else
  192. // Set back MSPI registers after Octal PSRAM initialization.
  193. SET_PERI_REG_BITS(SPI_MEM_CACHE_FCTRL_REG(1), SPI_MEM_CACHE_USR_CMD_4BYTE_V, 0, SPI_MEM_CACHE_USR_CMD_4BYTE_S);
  194. #endif // CONFIG_ESPTOOLPY_OCT_FLASH
  195. }
  196. #endif
  197. static const uint8_t s_mspi_io_num_default[] = {
  198. SPI_CLK_GPIO_NUM,
  199. SPI_Q_GPIO_NUM,
  200. SPI_D_GPIO_NUM,
  201. SPI_CS0_GPIO_NUM,
  202. SPI_HD_GPIO_NUM,
  203. SPI_WP_GPIO_NUM,
  204. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  205. SPI_DQS_GPIO_NUM,
  206. SPI_D4_GPIO_NUM,
  207. SPI_D5_GPIO_NUM,
  208. SPI_D6_GPIO_NUM,
  209. SPI_D7_GPIO_NUM
  210. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  211. };
  212. uint8_t esp_mspi_get_io(esp_mspi_io_t io)
  213. {
  214. #if CONFIG_SPIRAM
  215. if (io == ESP_MSPI_IO_CS1) {
  216. return esp_psram_io_get_cs_io();
  217. }
  218. #endif
  219. assert(io >= ESP_MSPI_IO_CLK);
  220. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  221. assert(io <= ESP_MSPI_IO_D7);
  222. #else
  223. assert(io <= ESP_MSPI_IO_WP);
  224. #endif
  225. #if SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  226. uint8_t mspi_io = 0;
  227. uint32_t spiconfig = 0;
  228. if (io == ESP_MSPI_IO_WP) {
  229. /**
  230. * wp pad is a bit special:
  231. * 1. since 32's efuse does not have enough bits for wp pad, so wp pad config put in flash bin header
  232. * 2. rom code take 0x3f as invalid wp pad num, but take 0 as other invalid mspi pads num
  233. */
  234. #if CONFIG_IDF_TARGET_ESP32
  235. return bootloader_flash_get_wp_pin();
  236. #else
  237. spiconfig = esp_rom_efuse_get_flash_wp_gpio();
  238. return (spiconfig == 0x3f) ? s_mspi_io_num_default[io] : spiconfig & 0x3f;
  239. #endif
  240. }
  241. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  242. spiconfig = (io < ESP_MSPI_IO_WP) ? esp_rom_efuse_get_flash_gpio_info() : esp_rom_efuse_get_opiconfig();
  243. #else
  244. spiconfig = esp_rom_efuse_get_flash_gpio_info();
  245. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  246. if (spiconfig == ESP_ROM_EFUSE_FLASH_DEFAULT_SPI) {
  247. mspi_io = s_mspi_io_num_default[io];
  248. } else if (io < ESP_MSPI_IO_WP) {
  249. /**
  250. * [0 : 5] -- CLK
  251. * [6 :11] -- Q(D1)
  252. * [12:17] -- D(D0)
  253. * [18:23] -- CS
  254. * [24:29] -- HD(D3)
  255. */
  256. mspi_io = (spiconfig >> io * 6) & 0x3f;
  257. }
  258. #if SOC_SPI_MEM_SUPPORT_OPI_MODE
  259. else {
  260. /**
  261. * [0 : 5] -- DQS
  262. * [6 :11] -- D4
  263. * [12:17] -- D5
  264. * [18:23] -- D6
  265. * [24:29] -- D7
  266. */
  267. mspi_io = (spiconfig >> (io - ESP_MSPI_IO_DQS) * 6) & 0x3f;
  268. }
  269. #endif // SOC_SPI_MEM_SUPPORT_OPI_MODE
  270. return mspi_io;
  271. #else // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  272. return s_mspi_io_num_default[io];
  273. #endif // SOC_SPI_MEM_SUPPORT_CONFIG_GPIO_BY_EFUSE
  274. }