spi_slave.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. // Copyright 2015-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at
  6. // http://www.apache.org/licenses/LICENSE-2.0
  7. //
  8. // Unless required by applicable law or agreed to in writing, software
  9. // distributed under the License is distributed on an "AS IS" BASIS,
  10. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  11. // See the License for the specific language governing permissions and
  12. // limitations under the License.
  13. #include <string.h>
  14. #include "esp_types.h"
  15. #include "esp_attr.h"
  16. #include "esp_intr_alloc.h"
  17. #include "esp_log.h"
  18. #include "esp_err.h"
  19. #include "esp_pm.h"
  20. #include "esp_heap_caps.h"
  21. #include "esp_rom_gpio.h"
  22. #include "esp_rom_sys.h"
  23. #include "soc/lldesc.h"
  24. #include "soc/soc_caps.h"
  25. #include "soc/spi_periph.h"
  26. #include "soc/soc_memory_layout.h"
  27. #include "hal/spi_ll.h"
  28. #include "hal/spi_slave_hal.h"
  29. #include "freertos/FreeRTOS.h"
  30. #include "freertos/semphr.h"
  31. #include "freertos/task.h"
  32. #include "sdkconfig.h"
  33. #include "driver/gpio.h"
  34. #include "driver/spi_common_internal.h"
  35. #include "driver/spi_slave.h"
  36. #include "hal/spi_slave_hal.h"
  37. static const char *SPI_TAG = "spi_slave";
  38. #define SPI_CHECK(a, str, ret_val) \
  39. if (!(a)) { \
  40. ESP_LOGE(SPI_TAG,"%s(%d): %s", __FUNCTION__, __LINE__, str); \
  41. return (ret_val); \
  42. }
  43. #ifdef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  44. #define SPI_SLAVE_ISR_ATTR IRAM_ATTR
  45. #else
  46. #define SPI_SLAVE_ISR_ATTR
  47. #endif
  48. #ifdef CONFIG_SPI_SLAVE_IN_IRAM
  49. #define SPI_SLAVE_ATTR IRAM_ATTR
  50. #else
  51. #define SPI_SLAVE_ATTR
  52. #endif
  53. typedef struct {
  54. int id;
  55. spi_slave_interface_config_t cfg;
  56. intr_handle_t intr;
  57. spi_slave_hal_context_t hal;
  58. spi_slave_transaction_t *cur_trans;
  59. uint32_t flags;
  60. int max_transfer_sz;
  61. QueueHandle_t trans_queue;
  62. QueueHandle_t ret_queue;
  63. int dma_chan;
  64. #ifdef CONFIG_PM_ENABLE
  65. esp_pm_lock_handle_t pm_lock;
  66. #endif
  67. } spi_slave_t;
  68. static spi_slave_t *spihost[SOC_SPI_PERIPH_NUM];
  69. static void IRAM_ATTR spi_intr(void *arg);
  70. static inline bool is_valid_host(spi_host_device_t host)
  71. {
  72. #if CONFIG_IDF_TARGET_ESP32
  73. return host >= SPI1_HOST && host <= SPI3_HOST;
  74. #else
  75. // SPI_HOST (SPI1_HOST) is not supported by the SPI Slave driver on ESP32-S2 & later
  76. return host >= SPI2_HOST && host <= SPI3_HOST;
  77. #endif
  78. }
  79. static inline bool bus_is_iomux(spi_slave_t *host)
  80. {
  81. return host->flags&SPICOMMON_BUSFLAG_IOMUX_PINS;
  82. }
  83. static void freeze_cs(spi_slave_t *host)
  84. {
  85. esp_rom_gpio_connect_in_signal(GPIO_MATRIX_CONST_ONE_INPUT, spi_periph_signal[host->id].spics_in, false);
  86. }
  87. // Use this function instead of cs_initial to avoid overwrite the output config
  88. // This is used in test by internal gpio matrix connections
  89. static inline void restore_cs(spi_slave_t *host)
  90. {
  91. if (bus_is_iomux(host)) {
  92. gpio_iomux_in(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in);
  93. } else {
  94. esp_rom_gpio_connect_in_signal(host->cfg.spics_io_num, spi_periph_signal[host->id].spics_in, false);
  95. }
  96. }
  97. esp_err_t spi_slave_initialize(spi_host_device_t host, const spi_bus_config_t *bus_config, const spi_slave_interface_config_t *slave_config, int dma_chan)
  98. {
  99. bool spi_chan_claimed, dma_chan_claimed;
  100. esp_err_t ret = ESP_OK;
  101. esp_err_t err;
  102. //We only support HSPI/VSPI, period.
  103. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  104. #if defined(CONFIG_IDF_TARGET_ESP32)
  105. SPI_CHECK( dma_chan >= 0 && dma_chan <= 2, "invalid dma channel", ESP_ERR_INVALID_ARG );
  106. #elif defined(CONFIG_IDF_TARGET_ESP32S2)
  107. SPI_CHECK( dma_chan == 0 || dma_chan == host, "invalid dma channel", ESP_ERR_INVALID_ARG );
  108. #endif
  109. SPI_CHECK((bus_config->intr_flags & (ESP_INTR_FLAG_HIGH|ESP_INTR_FLAG_EDGE|ESP_INTR_FLAG_INTRDISABLED))==0, "intr flag not allowed", ESP_ERR_INVALID_ARG);
  110. #ifndef CONFIG_SPI_SLAVE_ISR_IN_IRAM
  111. SPI_CHECK((bus_config->intr_flags & ESP_INTR_FLAG_IRAM)==0, "ESP_INTR_FLAG_IRAM should be disabled when CONFIG_SPI_SLAVE_ISR_IN_IRAM is not set.", ESP_ERR_INVALID_ARG);
  112. #endif
  113. SPI_CHECK(slave_config->spics_io_num < 0 || GPIO_IS_VALID_GPIO(slave_config->spics_io_num), "spics pin invalid", ESP_ERR_INVALID_ARG);
  114. spi_chan_claimed=spicommon_periph_claim(host, "spi slave");
  115. SPI_CHECK(spi_chan_claimed, "host already in use", ESP_ERR_INVALID_STATE);
  116. bool use_dma = dma_chan != 0;
  117. if (use_dma) {
  118. dma_chan_claimed=spicommon_dma_chan_claim(dma_chan);
  119. if ( !dma_chan_claimed ) {
  120. spicommon_periph_free( host );
  121. SPI_CHECK(dma_chan_claimed, "dma channel already in use", ESP_ERR_INVALID_STATE);
  122. }
  123. spicommon_connect_spi_and_dma(host, dma_chan);
  124. }
  125. spihost[host] = malloc(sizeof(spi_slave_t));
  126. if (spihost[host] == NULL) {
  127. ret = ESP_ERR_NO_MEM;
  128. goto cleanup;
  129. }
  130. memset(spihost[host], 0, sizeof(spi_slave_t));
  131. memcpy(&spihost[host]->cfg, slave_config, sizeof(spi_slave_interface_config_t));
  132. spihost[host]->id = host;
  133. err = spicommon_bus_initialize_io(host, bus_config, dma_chan, SPICOMMON_BUSFLAG_SLAVE|bus_config->flags, &spihost[host]->flags);
  134. if (err!=ESP_OK) {
  135. ret = err;
  136. goto cleanup;
  137. }
  138. if (slave_config->spics_io_num >= 0) {
  139. spicommon_cs_initialize(host, slave_config->spics_io_num, 0, !bus_is_iomux(spihost[host]));
  140. }
  141. // The slave DMA suffers from unexpected transactions. Forbid reading if DMA is enabled by disabling the CS line.
  142. if (use_dma) freeze_cs(spihost[host]);
  143. int dma_desc_ct = 0;
  144. spihost[host]->dma_chan = dma_chan;
  145. if (use_dma) {
  146. //See how many dma descriptors we need and allocate them
  147. dma_desc_ct = (bus_config->max_transfer_sz + SPI_MAX_DMA_LEN - 1) / SPI_MAX_DMA_LEN;
  148. if (dma_desc_ct == 0) dma_desc_ct = 1; //default to 4k when max is not given
  149. spihost[host]->max_transfer_sz = dma_desc_ct * SPI_MAX_DMA_LEN;
  150. } else {
  151. //We're limited to non-DMA transfers: the SPI work registers can hold 64 bytes at most.
  152. spihost[host]->max_transfer_sz = SOC_SPI_MAXIMUM_BUFFER_SIZE;
  153. }
  154. #ifdef CONFIG_PM_ENABLE
  155. err = esp_pm_lock_create(ESP_PM_APB_FREQ_MAX, 0, "spi_slave",
  156. &spihost[host]->pm_lock);
  157. if (err != ESP_OK) {
  158. ret = err;
  159. goto cleanup;
  160. }
  161. // Lock APB frequency while SPI slave driver is in use
  162. esp_pm_lock_acquire(spihost[host]->pm_lock);
  163. #endif //CONFIG_PM_ENABLE
  164. //Create queues
  165. spihost[host]->trans_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  166. spihost[host]->ret_queue = xQueueCreate(slave_config->queue_size, sizeof(spi_slave_transaction_t *));
  167. if (!spihost[host]->trans_queue || !spihost[host]->ret_queue) {
  168. ret = ESP_ERR_NO_MEM;
  169. goto cleanup;
  170. }
  171. int flags = bus_config->intr_flags | ESP_INTR_FLAG_INTRDISABLED;
  172. err = esp_intr_alloc(spicommon_irqsource_for_host(host), flags, spi_intr, (void *)spihost[host], &spihost[host]->intr);
  173. if (err != ESP_OK) {
  174. ret = err;
  175. goto cleanup;
  176. }
  177. spi_slave_hal_context_t *hal = &spihost[host]->hal;
  178. //assign the SPI, RX DMA and TX DMA peripheral registers beginning address
  179. spi_slave_hal_config_t hal_config = {
  180. .host_id = host,
  181. .dma_in = SPI_LL_GET_HW(host),
  182. .dma_out = SPI_LL_GET_HW(host)
  183. };
  184. spi_slave_hal_init(hal, &hal_config);
  185. if (dma_desc_ct) {
  186. hal->dmadesc_tx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  187. hal->dmadesc_rx = heap_caps_malloc(sizeof(lldesc_t) * dma_desc_ct, MALLOC_CAP_DMA);
  188. if (!hal->dmadesc_tx || !hal->dmadesc_rx) {
  189. ret = ESP_ERR_NO_MEM;
  190. goto cleanup;
  191. }
  192. }
  193. hal->dmadesc_n = dma_desc_ct;
  194. hal->rx_lsbfirst = (slave_config->flags & SPI_SLAVE_RXBIT_LSBFIRST) ? 1 : 0;
  195. hal->tx_lsbfirst = (slave_config->flags & SPI_SLAVE_TXBIT_LSBFIRST) ? 1 : 0;
  196. hal->mode = slave_config->mode;
  197. hal->use_dma = use_dma;
  198. spi_slave_hal_setup_device(hal);
  199. return ESP_OK;
  200. cleanup:
  201. if (spihost[host]) {
  202. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  203. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  204. free(spihost[host]->hal.dmadesc_tx);
  205. free(spihost[host]->hal.dmadesc_rx);
  206. #ifdef CONFIG_PM_ENABLE
  207. if (spihost[host]->pm_lock) {
  208. esp_pm_lock_release(spihost[host]->pm_lock);
  209. esp_pm_lock_delete(spihost[host]->pm_lock);
  210. }
  211. #endif
  212. }
  213. spi_slave_hal_deinit(&spihost[host]->hal);
  214. free(spihost[host]);
  215. spihost[host] = NULL;
  216. spicommon_periph_free(host);
  217. if (dma_chan != 0) spicommon_dma_chan_free(dma_chan);
  218. return ret;
  219. }
  220. esp_err_t spi_slave_free(spi_host_device_t host)
  221. {
  222. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  223. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  224. if (spihost[host]->trans_queue) vQueueDelete(spihost[host]->trans_queue);
  225. if (spihost[host]->ret_queue) vQueueDelete(spihost[host]->ret_queue);
  226. if ( spihost[host]->dma_chan > 0 ) {
  227. spicommon_dma_chan_free ( spihost[host]->dma_chan );
  228. }
  229. free(spihost[host]->hal.dmadesc_tx);
  230. free(spihost[host]->hal.dmadesc_rx);
  231. esp_intr_free(spihost[host]->intr);
  232. #ifdef CONFIG_PM_ENABLE
  233. esp_pm_lock_release(spihost[host]->pm_lock);
  234. esp_pm_lock_delete(spihost[host]->pm_lock);
  235. #endif //CONFIG_PM_ENABLE
  236. free(spihost[host]);
  237. spihost[host] = NULL;
  238. spicommon_periph_free(host);
  239. return ESP_OK;
  240. }
  241. esp_err_t SPI_SLAVE_ATTR spi_slave_queue_trans(spi_host_device_t host, const spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  242. {
  243. BaseType_t r;
  244. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  245. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  246. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->tx_buffer==NULL || esp_ptr_dma_capable(trans_desc->tx_buffer),
  247. "txdata not in DMA-capable memory", ESP_ERR_INVALID_ARG);
  248. SPI_CHECK(spihost[host]->dma_chan == 0 || trans_desc->rx_buffer==NULL ||
  249. (esp_ptr_dma_capable(trans_desc->rx_buffer) && esp_ptr_word_aligned(trans_desc->rx_buffer) &&
  250. (trans_desc->length%4==0)),
  251. "rxdata not in DMA-capable memory or not WORD aligned", ESP_ERR_INVALID_ARG);
  252. SPI_CHECK(trans_desc->length <= spihost[host]->max_transfer_sz * 8, "data transfer > host maximum", ESP_ERR_INVALID_ARG);
  253. r = xQueueSend(spihost[host]->trans_queue, (void *)&trans_desc, ticks_to_wait);
  254. if (!r) return ESP_ERR_TIMEOUT;
  255. esp_intr_enable(spihost[host]->intr);
  256. return ESP_OK;
  257. }
  258. esp_err_t SPI_SLAVE_ATTR spi_slave_get_trans_result(spi_host_device_t host, spi_slave_transaction_t **trans_desc, TickType_t ticks_to_wait)
  259. {
  260. BaseType_t r;
  261. SPI_CHECK(is_valid_host(host), "invalid host", ESP_ERR_INVALID_ARG);
  262. SPI_CHECK(spihost[host], "host not slave", ESP_ERR_INVALID_ARG);
  263. r = xQueueReceive(spihost[host]->ret_queue, (void *)trans_desc, ticks_to_wait);
  264. if (!r) return ESP_ERR_TIMEOUT;
  265. return ESP_OK;
  266. }
  267. esp_err_t SPI_SLAVE_ATTR spi_slave_transmit(spi_host_device_t host, spi_slave_transaction_t *trans_desc, TickType_t ticks_to_wait)
  268. {
  269. esp_err_t ret;
  270. spi_slave_transaction_t *ret_trans;
  271. //ToDo: check if any spi transfers in flight
  272. ret = spi_slave_queue_trans(host, trans_desc, ticks_to_wait);
  273. if (ret != ESP_OK) return ret;
  274. ret = spi_slave_get_trans_result(host, &ret_trans, ticks_to_wait);
  275. if (ret != ESP_OK) return ret;
  276. assert(ret_trans == trans_desc);
  277. return ESP_OK;
  278. }
  279. static void SPI_SLAVE_ISR_ATTR spi_slave_restart_after_dmareset(void *arg)
  280. {
  281. spi_slave_t *host = (spi_slave_t *)arg;
  282. esp_intr_enable(host->intr);
  283. }
  284. //This is run in interrupt context and apart from initialization and destruction, this is the only code
  285. //touching the host (=spihost[x]) variable. The rest of the data arrives in queues. That is why there are
  286. //no muxes in this code.
  287. static void SPI_SLAVE_ISR_ATTR spi_intr(void *arg)
  288. {
  289. BaseType_t r;
  290. BaseType_t do_yield = pdFALSE;
  291. spi_slave_transaction_t *trans = NULL;
  292. spi_slave_t *host = (spi_slave_t *)arg;
  293. spi_slave_hal_context_t *hal = &host->hal;
  294. assert(spi_slave_hal_usr_is_done(hal));
  295. bool use_dma = host->dma_chan != 0;
  296. if (host->cur_trans) {
  297. // When DMA is enabled, the slave rx dma suffers from unexpected transactions. Forbid reading until transaction ready.
  298. if (use_dma) freeze_cs(host);
  299. spi_slave_hal_store_result(hal);
  300. host->cur_trans->trans_len = spi_slave_hal_get_rcv_bitlen(hal);
  301. if (spi_slave_hal_dma_need_reset(hal)) {
  302. spicommon_dmaworkaround_req_reset(host->dma_chan, spi_slave_restart_after_dmareset, host);
  303. }
  304. if (host->cfg.post_trans_cb) host->cfg.post_trans_cb(host->cur_trans);
  305. //Okay, transaction is done.
  306. //Return transaction descriptor.
  307. xQueueSendFromISR(host->ret_queue, &host->cur_trans, &do_yield);
  308. host->cur_trans = NULL;
  309. }
  310. if (use_dma) {
  311. spicommon_dmaworkaround_idle(host->dma_chan);
  312. if (spicommon_dmaworkaround_reset_in_progress()) {
  313. //We need to wait for the reset to complete. Disable int (will be re-enabled on reset callback) and exit isr.
  314. esp_intr_disable(host->intr);
  315. if (do_yield) portYIELD_FROM_ISR();
  316. return;
  317. }
  318. }
  319. //Disable interrupt before checking to avoid concurrency issue.
  320. esp_intr_disable(host->intr);
  321. //Grab next transaction
  322. r = xQueueReceiveFromISR(host->trans_queue, &trans, &do_yield);
  323. if (r) {
  324. //enable the interrupt again if there is packet to send
  325. esp_intr_enable(host->intr);
  326. //We have a transaction. Send it.
  327. host->cur_trans = trans;
  328. hal->bitlen = trans->length;
  329. hal->rx_buffer = trans->rx_buffer;
  330. hal->tx_buffer = trans->tx_buffer;
  331. if (use_dma) {
  332. spicommon_dmaworkaround_transfer_active(host->dma_chan);
  333. }
  334. spi_slave_hal_prepare_data(hal);
  335. //The slave rx dma get disturbed by unexpected transaction. Only connect the CS when slave is ready.
  336. if (use_dma) {
  337. restore_cs(host);
  338. }
  339. //Kick off transfer
  340. spi_slave_hal_user_start(hal);
  341. if (host->cfg.post_setup_cb) host->cfg.post_setup_cb(trans);
  342. }
  343. if (do_yield) portYIELD_FROM_ISR();
  344. }