esp_efuse_table.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. // Copyright 2017-2018 Espressif Systems (Shanghai) PTE LTD
  2. //
  3. // Licensed under the Apache License, Version 2.0 (the "License");
  4. // you may not use this file except in compliance with the License.
  5. // You may obtain a copy of the License at",
  6. //
  7. // http://www.apache.org/licenses/LICENSE-2.0
  8. //
  9. // Unless required by applicable law or agreed to in writing, software
  10. // distributed under the License is distributed on an "AS IS" BASIS,
  11. // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  12. // See the License for the specific language governing permissions and
  13. // limitations under the License
  14. #include "sdkconfig.h"
  15. #include "esp_efuse.h"
  16. #include <assert.h>
  17. #include "esp_efuse_table.h"
  18. // md5_digest_table f552d73ac112985991efa6734a60c8d9
  19. // This file was generated from the file esp_efuse_table.csv. DO NOT CHANGE THIS FILE MANUALLY.
  20. // If you want to change some fields, you need to change esp_efuse_table.csv file
  21. // then run `efuse_common_table` or `efuse_custom_table` command it will generate this file.
  22. // To show efuse_table run the command 'show_efuse_table'.
  23. #define MAX_BLK_LEN CONFIG_EFUSE_MAX_BLK_LEN
  24. // The last free bit in the block is counted over the entire file.
  25. #define LAST_FREE_BIT_BLK1 MAX_BLK_LEN
  26. #define LAST_FREE_BIT_BLK2 MAX_BLK_LEN
  27. #define LAST_FREE_BIT_BLK3 192
  28. _Static_assert(LAST_FREE_BIT_BLK1 <= MAX_BLK_LEN, "The eFuse table does not match the coding scheme. Edit the table and restart the efuse_common_table or efuse_custom_table command to regenerate the new files.");
  29. _Static_assert(LAST_FREE_BIT_BLK2 <= MAX_BLK_LEN, "The eFuse table does not match the coding scheme. Edit the table and restart the efuse_common_table or efuse_custom_table command to regenerate the new files.");
  30. _Static_assert(LAST_FREE_BIT_BLK3 <= MAX_BLK_LEN, "The eFuse table does not match the coding scheme. Edit the table and restart the efuse_common_table or efuse_custom_table command to regenerate the new files.");
  31. static const esp_efuse_desc_t MAC_FACTORY[] = {
  32. {EFUSE_BLK0, 72, 8}, // Factory MAC addr [0],
  33. {EFUSE_BLK0, 64, 8}, // Factory MAC addr [1],
  34. {EFUSE_BLK0, 56, 8}, // Factory MAC addr [2],
  35. {EFUSE_BLK0, 48, 8}, // Factory MAC addr [3],
  36. {EFUSE_BLK0, 40, 8}, // Factory MAC addr [4],
  37. {EFUSE_BLK0, 32, 8}, // Factory MAC addr [5],
  38. };
  39. static const esp_efuse_desc_t MAC_FACTORY_CRC[] = {
  40. {EFUSE_BLK0, 80, 8}, // CRC8 for factory MAC address,
  41. };
  42. static const esp_efuse_desc_t MAC_CUSTOM_CRC[] = {
  43. {EFUSE_BLK3, 0, 8}, // CRC8 for custom MAC address.,
  44. };
  45. static const esp_efuse_desc_t MAC_CUSTOM[] = {
  46. {EFUSE_BLK3, 8, 48}, // Custom MAC,
  47. };
  48. static const esp_efuse_desc_t MAC_CUSTOM_VER[] = {
  49. {EFUSE_BLK3, 184, 8}, // Custom MAC version,
  50. };
  51. static const esp_efuse_desc_t SECURE_BOOT_KEY[] = {
  52. {EFUSE_BLK2, 0, MAX_BLK_LEN}, // Security boot. Key. (length = "None" - 256. "3/4" - 192. "REPEAT" - 128),
  53. };
  54. static const esp_efuse_desc_t ABS_DONE_0[] = {
  55. {EFUSE_BLK0, 196, 1}, // Secure boot V1 is enabled for bootloader image. EFUSE_RD_ABS_DONE_0,
  56. };
  57. static const esp_efuse_desc_t ABS_DONE_1[] = {
  58. {EFUSE_BLK0, 197, 1}, // Secure boot V2 is enabled for bootloader image. EFUSE_RD_ABS_DONE_1,
  59. };
  60. static const esp_efuse_desc_t ENCRYPT_FLASH_KEY[] = {
  61. {EFUSE_BLK1, 0, MAX_BLK_LEN}, // Flash encrypt. Key. (length = "None" - 256. "3/4" - 192. "REPEAT" - 128),
  62. };
  63. static const esp_efuse_desc_t ENCRYPT_CONFIG[] = {
  64. {EFUSE_BLK0, 188, 4}, // Flash encrypt. EFUSE_FLASH_CRYPT_CONFIG_M,
  65. };
  66. static const esp_efuse_desc_t DISABLE_DL_ENCRYPT[] = {
  67. {EFUSE_BLK0, 199, 1}, // Flash encrypt. Disable UART bootloader encryption. EFUSE_DISABLE_DL_ENCRYPT.,
  68. };
  69. static const esp_efuse_desc_t DISABLE_DL_DECRYPT[] = {
  70. {EFUSE_BLK0, 200, 1}, // Flash encrypt. Disable UART bootloader decryption. EFUSE_DISABLE_DL_DECRYPT.,
  71. };
  72. static const esp_efuse_desc_t DISABLE_DL_CACHE[] = {
  73. {EFUSE_BLK0, 201, 1}, // Flash encrypt. Disable UART bootloader MMU cache. EFUSE_DISABLE_DL_CACHE.,
  74. };
  75. static const esp_efuse_desc_t FLASH_CRYPT_CNT[] = {
  76. {EFUSE_BLK0, 20, 7}, // Flash encrypt. Flash encryption is enabled if this field has an odd number of bits set. EFUSE_FLASH_CRYPT_CNT.,
  77. };
  78. static const esp_efuse_desc_t DISABLE_JTAG[] = {
  79. {EFUSE_BLK0, 198, 1}, // Disable JTAG. EFUSE_RD_DISABLE_JTAG.,
  80. };
  81. static const esp_efuse_desc_t CONSOLE_DEBUG_DISABLE[] = {
  82. {EFUSE_BLK0, 194, 1}, // Disable ROM BASIC interpreter fallback. EFUSE_RD_CONSOLE_DEBUG_DISABLE.,
  83. };
  84. static const esp_efuse_desc_t UART_DOWNLOAD_DIS[] = {
  85. {EFUSE_BLK0, 27, 1}, // Disable UART download mode. Valid for ESP32 V3 and newer,
  86. };
  87. static const esp_efuse_desc_t WR_DIS_EFUSE_RD_DISABLE[] = {
  88. {EFUSE_BLK0, 0, 1}, // Write protection for EFUSE_RD_DISABLE,
  89. };
  90. static const esp_efuse_desc_t WR_DIS_FLASH_CRYPT_CNT[] = {
  91. {EFUSE_BLK0, 2, 1}, // Flash encrypt. Write protection FLASH_CRYPT_CNT,
  92. };
  93. static const esp_efuse_desc_t WR_DIS_BLK1[] = {
  94. {EFUSE_BLK0, 7, 1}, // Flash encrypt. Write protection encryption key. EFUSE_WR_DIS_BLK1,
  95. };
  96. static const esp_efuse_desc_t WR_DIS_BLK2[] = {
  97. {EFUSE_BLK0, 8, 1}, // Security boot. Write protection security key. EFUSE_WR_DIS_BLK2,
  98. };
  99. static const esp_efuse_desc_t WR_DIS_BLK3[] = {
  100. {EFUSE_BLK0, 9, 1}, // Write protection for EFUSE_BLK3. EFUSE_WR_DIS_BLK3,
  101. };
  102. static const esp_efuse_desc_t RD_DIS_BLK1[] = {
  103. {EFUSE_BLK0, 16, 1}, // Flash encrypt. efuse_key_read_protected. EFUSE_RD_DIS_BLK1,
  104. };
  105. static const esp_efuse_desc_t RD_DIS_BLK2[] = {
  106. {EFUSE_BLK0, 17, 1}, // Security boot. efuse_key_read_protected. EFUSE_RD_DIS_BLK2,
  107. };
  108. static const esp_efuse_desc_t RD_DIS_BLK3[] = {
  109. {EFUSE_BLK0, 18, 1}, // Read protection for EFUSE_BLK3. EFUSE_RD_DIS_BLK3,
  110. };
  111. static const esp_efuse_desc_t CHIP_VER_DIS_APP_CPU[] = {
  112. {EFUSE_BLK0, 96, 1}, // EFUSE_RD_CHIP_VER_DIS_APP_CPU,
  113. };
  114. static const esp_efuse_desc_t CHIP_VER_DIS_BT[] = {
  115. {EFUSE_BLK0, 97, 1}, // EFUSE_RD_CHIP_VER_DIS_BT,
  116. };
  117. static const esp_efuse_desc_t CHIP_VER_PKG[] = {
  118. {EFUSE_BLK0, 105, 3}, // EFUSE_RD_CHIP_VER_PKG least significant bits,
  119. {EFUSE_BLK0, 98, 1}, // EFUSE_RD_CHIP_VER_PKG_4BIT most significant bit,
  120. };
  121. static const esp_efuse_desc_t CHIP_CPU_FREQ_LOW[] = {
  122. {EFUSE_BLK0, 108, 1}, // EFUSE_RD_CHIP_CPU_FREQ_LOW,
  123. };
  124. static const esp_efuse_desc_t CHIP_CPU_FREQ_RATED[] = {
  125. {EFUSE_BLK0, 109, 1}, // EFUSE_RD_CHIP_CPU_FREQ_RATED,
  126. };
  127. static const esp_efuse_desc_t CHIP_VER_REV1[] = {
  128. {EFUSE_BLK0, 111, 1}, // EFUSE_RD_CHIP_VER_REV1,
  129. };
  130. static const esp_efuse_desc_t CHIP_VER_REV2[] = {
  131. {EFUSE_BLK0, 180, 1}, // EFUSE_RD_CHIP_VER_REV2,
  132. };
  133. static const esp_efuse_desc_t XPD_SDIO_REG[] = {
  134. {EFUSE_BLK0, 142, 1}, // EFUSE_RD_XPD_SDIO_REG,
  135. };
  136. static const esp_efuse_desc_t SDIO_TIEH[] = {
  137. {EFUSE_BLK0, 143, 1}, // EFUSE_RD_SDIO_TIEH,
  138. };
  139. static const esp_efuse_desc_t SDIO_FORCE[] = {
  140. {EFUSE_BLK0, 144, 1}, // EFUSE_RD_SDIO_FORCE,
  141. };
  142. static const esp_efuse_desc_t ADC_VREF_AND_SDIO_DREF[] = {
  143. {EFUSE_BLK0, 136, 6}, // EFUSE_RD_ADC_VREF[0..4] or ( SDIO_DREFH[0 1],
  144. };
  145. static const esp_efuse_desc_t ADC1_TP_LOW[] = {
  146. {EFUSE_BLK3, 96, 7}, // TP_REG EFUSE_RD_ADC1_TP_LOW,
  147. };
  148. static const esp_efuse_desc_t ADC2_TP_LOW[] = {
  149. {EFUSE_BLK3, 112, 7}, // TP_REG EFUSE_RD_ADC2_TP_LOW,
  150. };
  151. static const esp_efuse_desc_t ADC1_TP_HIGH[] = {
  152. {EFUSE_BLK3, 103, 9}, // TP_REG EFUSE_RD_ADC1_TP_HIGH,
  153. };
  154. static const esp_efuse_desc_t ADC2_TP_HIGH[] = {
  155. {EFUSE_BLK3, 119, 9}, // TP_REG EFUSE_RD_ADC2_TP_HIGH,
  156. };
  157. static const esp_efuse_desc_t SECURE_VERSION[] = {
  158. {EFUSE_BLK3, 128, 32}, // Secure version for anti-rollback,
  159. };
  160. const esp_efuse_desc_t* ESP_EFUSE_MAC_FACTORY[] = {
  161. &MAC_FACTORY[0], // Factory MAC addr [0]
  162. &MAC_FACTORY[1], // Factory MAC addr [1]
  163. &MAC_FACTORY[2], // Factory MAC addr [2]
  164. &MAC_FACTORY[3], // Factory MAC addr [3]
  165. &MAC_FACTORY[4], // Factory MAC addr [4]
  166. &MAC_FACTORY[5], // Factory MAC addr [5]
  167. NULL
  168. };
  169. const esp_efuse_desc_t* ESP_EFUSE_MAC_FACTORY_CRC[] = {
  170. &MAC_FACTORY_CRC[0], // CRC8 for factory MAC address
  171. NULL
  172. };
  173. const esp_efuse_desc_t* ESP_EFUSE_MAC_CUSTOM_CRC[] = {
  174. &MAC_CUSTOM_CRC[0], // CRC8 for custom MAC address.
  175. NULL
  176. };
  177. const esp_efuse_desc_t* ESP_EFUSE_MAC_CUSTOM[] = {
  178. &MAC_CUSTOM[0], // Custom MAC
  179. NULL
  180. };
  181. const esp_efuse_desc_t* ESP_EFUSE_MAC_CUSTOM_VER[] = {
  182. &MAC_CUSTOM_VER[0], // Custom MAC version
  183. NULL
  184. };
  185. const esp_efuse_desc_t* ESP_EFUSE_SECURE_BOOT_KEY[] = {
  186. &SECURE_BOOT_KEY[0], // Security boot. Key. (length = "None" - 256. "3/4" - 192. "REPEAT" - 128)
  187. NULL
  188. };
  189. const esp_efuse_desc_t* ESP_EFUSE_ABS_DONE_0[] = {
  190. &ABS_DONE_0[0], // Secure boot V1 is enabled for bootloader image. EFUSE_RD_ABS_DONE_0
  191. NULL
  192. };
  193. const esp_efuse_desc_t* ESP_EFUSE_ABS_DONE_1[] = {
  194. &ABS_DONE_1[0], // Secure boot V2 is enabled for bootloader image. EFUSE_RD_ABS_DONE_1
  195. NULL
  196. };
  197. const esp_efuse_desc_t* ESP_EFUSE_ENCRYPT_FLASH_KEY[] = {
  198. &ENCRYPT_FLASH_KEY[0], // Flash encrypt. Key. (length = "None" - 256. "3/4" - 192. "REPEAT" - 128)
  199. NULL
  200. };
  201. const esp_efuse_desc_t* ESP_EFUSE_ENCRYPT_CONFIG[] = {
  202. &ENCRYPT_CONFIG[0], // Flash encrypt. EFUSE_FLASH_CRYPT_CONFIG_M
  203. NULL
  204. };
  205. const esp_efuse_desc_t* ESP_EFUSE_DISABLE_DL_ENCRYPT[] = {
  206. &DISABLE_DL_ENCRYPT[0], // Flash encrypt. Disable UART bootloader encryption. EFUSE_DISABLE_DL_ENCRYPT.
  207. NULL
  208. };
  209. const esp_efuse_desc_t* ESP_EFUSE_DISABLE_DL_DECRYPT[] = {
  210. &DISABLE_DL_DECRYPT[0], // Flash encrypt. Disable UART bootloader decryption. EFUSE_DISABLE_DL_DECRYPT.
  211. NULL
  212. };
  213. const esp_efuse_desc_t* ESP_EFUSE_DISABLE_DL_CACHE[] = {
  214. &DISABLE_DL_CACHE[0], // Flash encrypt. Disable UART bootloader MMU cache. EFUSE_DISABLE_DL_CACHE.
  215. NULL
  216. };
  217. const esp_efuse_desc_t* ESP_EFUSE_FLASH_CRYPT_CNT[] = {
  218. &FLASH_CRYPT_CNT[0], // Flash encrypt. Flash encryption is enabled if this field has an odd number of bits set. EFUSE_FLASH_CRYPT_CNT.
  219. NULL
  220. };
  221. const esp_efuse_desc_t* ESP_EFUSE_DISABLE_JTAG[] = {
  222. &DISABLE_JTAG[0], // Disable JTAG. EFUSE_RD_DISABLE_JTAG.
  223. NULL
  224. };
  225. const esp_efuse_desc_t* ESP_EFUSE_CONSOLE_DEBUG_DISABLE[] = {
  226. &CONSOLE_DEBUG_DISABLE[0], // Disable ROM BASIC interpreter fallback. EFUSE_RD_CONSOLE_DEBUG_DISABLE.
  227. NULL
  228. };
  229. const esp_efuse_desc_t* ESP_EFUSE_UART_DOWNLOAD_DIS[] = {
  230. &UART_DOWNLOAD_DIS[0], // Disable UART download mode. Valid for ESP32 V3 and newer
  231. NULL
  232. };
  233. const esp_efuse_desc_t* ESP_EFUSE_WR_DIS_EFUSE_RD_DISABLE[] = {
  234. &WR_DIS_EFUSE_RD_DISABLE[0], // Write protection for EFUSE_RD_DISABLE
  235. NULL
  236. };
  237. const esp_efuse_desc_t* ESP_EFUSE_WR_DIS_FLASH_CRYPT_CNT[] = {
  238. &WR_DIS_FLASH_CRYPT_CNT[0], // Flash encrypt. Write protection FLASH_CRYPT_CNT
  239. NULL
  240. };
  241. const esp_efuse_desc_t* ESP_EFUSE_WR_DIS_BLK1[] = {
  242. &WR_DIS_BLK1[0], // Flash encrypt. Write protection encryption key. EFUSE_WR_DIS_BLK1
  243. NULL
  244. };
  245. const esp_efuse_desc_t* ESP_EFUSE_WR_DIS_BLK2[] = {
  246. &WR_DIS_BLK2[0], // Security boot. Write protection security key. EFUSE_WR_DIS_BLK2
  247. NULL
  248. };
  249. const esp_efuse_desc_t* ESP_EFUSE_WR_DIS_BLK3[] = {
  250. &WR_DIS_BLK3[0], // Write protection for EFUSE_BLK3. EFUSE_WR_DIS_BLK3
  251. NULL
  252. };
  253. const esp_efuse_desc_t* ESP_EFUSE_RD_DIS_BLK1[] = {
  254. &RD_DIS_BLK1[0], // Flash encrypt. efuse_key_read_protected. EFUSE_RD_DIS_BLK1
  255. NULL
  256. };
  257. const esp_efuse_desc_t* ESP_EFUSE_RD_DIS_BLK2[] = {
  258. &RD_DIS_BLK2[0], // Security boot. efuse_key_read_protected. EFUSE_RD_DIS_BLK2
  259. NULL
  260. };
  261. const esp_efuse_desc_t* ESP_EFUSE_RD_DIS_BLK3[] = {
  262. &RD_DIS_BLK3[0], // Read protection for EFUSE_BLK3. EFUSE_RD_DIS_BLK3
  263. NULL
  264. };
  265. const esp_efuse_desc_t* ESP_EFUSE_CHIP_VER_DIS_APP_CPU[] = {
  266. &CHIP_VER_DIS_APP_CPU[0], // EFUSE_RD_CHIP_VER_DIS_APP_CPU
  267. NULL
  268. };
  269. const esp_efuse_desc_t* ESP_EFUSE_CHIP_VER_DIS_BT[] = {
  270. &CHIP_VER_DIS_BT[0], // EFUSE_RD_CHIP_VER_DIS_BT
  271. NULL
  272. };
  273. const esp_efuse_desc_t* ESP_EFUSE_CHIP_VER_PKG[] = {
  274. &CHIP_VER_PKG[0], // EFUSE_RD_CHIP_VER_PKG least significant bits
  275. &CHIP_VER_PKG[1], // EFUSE_RD_CHIP_VER_PKG_4BIT most significant bit
  276. NULL
  277. };
  278. const esp_efuse_desc_t* ESP_EFUSE_CHIP_CPU_FREQ_LOW[] = {
  279. &CHIP_CPU_FREQ_LOW[0], // EFUSE_RD_CHIP_CPU_FREQ_LOW
  280. NULL
  281. };
  282. const esp_efuse_desc_t* ESP_EFUSE_CHIP_CPU_FREQ_RATED[] = {
  283. &CHIP_CPU_FREQ_RATED[0], // EFUSE_RD_CHIP_CPU_FREQ_RATED
  284. NULL
  285. };
  286. const esp_efuse_desc_t* ESP_EFUSE_CHIP_VER_REV1[] = {
  287. &CHIP_VER_REV1[0], // EFUSE_RD_CHIP_VER_REV1
  288. NULL
  289. };
  290. const esp_efuse_desc_t* ESP_EFUSE_CHIP_VER_REV2[] = {
  291. &CHIP_VER_REV2[0], // EFUSE_RD_CHIP_VER_REV2
  292. NULL
  293. };
  294. const esp_efuse_desc_t* ESP_EFUSE_XPD_SDIO_REG[] = {
  295. &XPD_SDIO_REG[0], // EFUSE_RD_XPD_SDIO_REG
  296. NULL
  297. };
  298. const esp_efuse_desc_t* ESP_EFUSE_SDIO_TIEH[] = {
  299. &SDIO_TIEH[0], // EFUSE_RD_SDIO_TIEH
  300. NULL
  301. };
  302. const esp_efuse_desc_t* ESP_EFUSE_SDIO_FORCE[] = {
  303. &SDIO_FORCE[0], // EFUSE_RD_SDIO_FORCE
  304. NULL
  305. };
  306. const esp_efuse_desc_t* ESP_EFUSE_ADC_VREF_AND_SDIO_DREF[] = {
  307. &ADC_VREF_AND_SDIO_DREF[0], // EFUSE_RD_ADC_VREF[0..4] or ( SDIO_DREFH[0 1]
  308. NULL
  309. };
  310. const esp_efuse_desc_t* ESP_EFUSE_ADC1_TP_LOW[] = {
  311. &ADC1_TP_LOW[0], // TP_REG EFUSE_RD_ADC1_TP_LOW
  312. NULL
  313. };
  314. const esp_efuse_desc_t* ESP_EFUSE_ADC2_TP_LOW[] = {
  315. &ADC2_TP_LOW[0], // TP_REG EFUSE_RD_ADC2_TP_LOW
  316. NULL
  317. };
  318. const esp_efuse_desc_t* ESP_EFUSE_ADC1_TP_HIGH[] = {
  319. &ADC1_TP_HIGH[0], // TP_REG EFUSE_RD_ADC1_TP_HIGH
  320. NULL
  321. };
  322. const esp_efuse_desc_t* ESP_EFUSE_ADC2_TP_HIGH[] = {
  323. &ADC2_TP_HIGH[0], // TP_REG EFUSE_RD_ADC2_TP_HIGH
  324. NULL
  325. };
  326. const esp_efuse_desc_t* ESP_EFUSE_SECURE_VERSION[] = {
  327. &SECURE_VERSION[0], // Secure version for anti-rollback
  328. NULL
  329. };